blob: 123f14063558faec61bb7276eaf71a869ca415b1 [file] [log] [blame]
Jeevan Shriram89b72f42015-01-07 16:33:25 -08001/* Copyright (c) 2013-2015, The Linux Foundation. All rights reserved.
Channagoud Kadabi123c9722014-02-06 13:22:50 -08002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
Channagoud Kadabi608b6a72014-04-14 13:58:03 -070029#ifndef _PLATFORM_MSM8994_IOMAP_H_
30#define _PLATFORM_MSM8994_IOMAP_H_
Channagoud Kadabi123c9722014-02-06 13:22:50 -080031
Channagoud Kadabi4983cf02014-05-06 17:34:52 -070032#define MSM_SHARED_BASE 0x06A00000
Channagoud Kadabi123c9722014-02-06 13:22:50 -080033
34#define MSM_IOMAP_BASE 0xF9000000
35#define MSM_IOMAP_END 0xFEFFFFFF
36
37#define SYSTEM_IMEM_BASE 0xFE800000
38#define MSM_SHARED_IMEM_BASE 0xFE87F000
Sridhar Parasuram39419a32014-09-12 18:11:05 -070039#define MSM_SHARED_IMEM_BASE2 0xFE80F000
Channagoud Kadabi123c9722014-02-06 13:22:50 -080040#define RESTART_REASON_ADDR (MSM_SHARED_IMEM_BASE + 0x65C)
Sridhar Parasuram39419a32014-09-12 18:11:05 -070041#define RESTART_REASON_ADDR2 (MSM_SHARED_IMEM_BASE2 + 0x65C)
Channagoud Kadabi123c9722014-02-06 13:22:50 -080042
Channagoud Kadabi44da93e2015-08-20 15:10:46 -070043#define DLOAD_MODE_ADDR (MSM_SHARED_IMEM_BASE + 0x0)
44#define EMERGENCY_DLOAD_MODE_ADDR (MSM_SHARED_IMEM_BASE + 0xFE0)
45#define DLOAD_MODE_ADDR_V2 (MSM_SHARED_IMEM_BASE2 + 0x0)
46#define EMERGENCY_DLOAD_MODE_ADDR_V2 (MSM_SHARED_IMEM_BASE2 + 0xFE0)
47
48
Sridhar Parasuram39419a32014-09-12 18:11:05 -070049#define BS_INFO_OFFSET (0x6B0)
50#define BS_INFO_ADDR (MSM_SHARED_IMEM_BASE + BS_INFO_OFFSET)
51#define BS_INFO_ADDR2 (MSM_SHARED_IMEM_BASE2 + BS_INFO_OFFSET)
Channagoud Kadabi123c9722014-02-06 13:22:50 -080052
53#define KPSS_BASE 0xF9000000
54
55#define MSM_GIC_DIST_BASE KPSS_BASE
56#define MSM_GIC_CPU_BASE (KPSS_BASE + 0x00002000)
57#define APCS_KPSS_ACS_BASE (KPSS_BASE + 0x00008000)
58#define APCS_APC_KPSS_PLL_BASE (KPSS_BASE + 0x0000A000)
59#define APCS_KPSS_CFG_BASE (KPSS_BASE + 0x00010000)
60#define APCS_KPSS_WDT_BASE (KPSS_BASE + 0x00017000)
61#define KPSS_APCS_QTMR_AC_BASE (KPSS_BASE + 0x00020000)
62#define KPSS_APCS_F0_QTMR_V1_BASE (KPSS_BASE + 0x00021000)
Sundarajan Srinivasan19b95c72014-07-24 16:37:04 -070063#define APCS_ALIAS0_IPC_INTERRUPT (KPSS_BASE + 0x0000D008)
Channagoud Kadabi123c9722014-02-06 13:22:50 -080064#define QTMR_BASE KPSS_APCS_F0_QTMR_V1_BASE
65
66#define PERIPH_SS_BASE 0xF9800000
67
68#define MSM_SDC1_BASE (PERIPH_SS_BASE + 0x00024000)
69#define MSM_SDC1_SDHCI_BASE (PERIPH_SS_BASE + 0x00024900)
70#define MSM_SDC3_BASE (PERIPH_SS_BASE + 0x00064000)
71#define MSM_SDC3_SDHCI_BASE (PERIPH_SS_BASE + 0x00064900)
72#define MSM_SDC2_BASE (PERIPH_SS_BASE + 0x000A4000)
73#define MSM_SDC2_SDHCI_BASE (PERIPH_SS_BASE + 0x000A4900)
74#define MSM_SDC4_BASE (PERIPH_SS_BASE + 0x000E4000)
75#define MSM_SDC4_SDHCI_BASE (PERIPH_SS_BASE + 0x000E4900)
76
77#define BLSP1_UART0_BASE (PERIPH_SS_BASE + 0x0011D000)
78#define BLSP1_UART1_BASE (PERIPH_SS_BASE + 0x0011E000)
79#define BLSP1_UART2_BASE (PERIPH_SS_BASE + 0x0011F000)
80#define BLSP1_UART3_BASE (PERIPH_SS_BASE + 0x00120000)
81#define BLSP1_UART4_BASE (PERIPH_SS_BASE + 0x00121000)
82#define BLSP1_UART5_BASE (PERIPH_SS_BASE + 0x00122000)
83
84#define BLSP2_UART1_BASE (PERIPH_SS_BASE + 0x0015E000)
85
86#define MSM_USB_BASE (PERIPH_SS_BASE + 0x00255000)
Sundarajan Srinivasan0ebf2fc2014-04-23 16:45:18 -070087#define USB2_PHY_SEL 0xFD4AB000
88
89/* QUSB2 PHY */
90#define QUSB2_PHY_BASE (PERIPH_SS_BASE + 0x00339000)
91
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -070092#define MSM_USB30_BASE 0xF9200000
93#define MSM_USB30_QSCRATCH_BASE 0xF92F8800
94
95/* SS QMP (Qulacomm Multi Protocol) */
96#define QMP_PHY_BASE 0xF9B38000
Channagoud Kadabib12f7072015-09-15 14:56:24 -070097#define PERIPH_SS_AHB2PHY_TOP_CFG 0xF9B3E010
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -070098
Channagoud Kadabi123c9722014-02-06 13:22:50 -080099/* Clocks */
100#define CLK_CTL_BASE 0xFC400000
101
102/* GPLL */
103#define GPLL0_MODE (CLK_CTL_BASE + 0x0000)
104#define GPLL4_MODE (CLK_CTL_BASE + 0x1DC0)
105#define APCS_GPLL_ENA_VOTE (CLK_CTL_BASE + 0x1480)
106#define APCS_CLOCK_BRANCH_ENA_VOTE (CLK_CTL_BASE + 0x1484)
107
108/* UART */
109#define BLSP1_AHB_CBCR (CLK_CTL_BASE + 0x5C4)
110#define BLSP1_UART2_APPS_CBCR (CLK_CTL_BASE + 0x704)
111#define BLSP1_UART2_APPS_CMD_RCGR (CLK_CTL_BASE + 0x70C)
112#define BLSP1_UART2_APPS_CFG_RCGR (CLK_CTL_BASE + 0x710)
113#define BLSP1_UART2_APPS_M (CLK_CTL_BASE + 0x714)
114#define BLSP1_UART2_APPS_N (CLK_CTL_BASE + 0x718)
115#define BLSP1_UART2_APPS_D (CLK_CTL_BASE + 0x71C)
116#define BLSP2_AHB_CBCR (CLK_CTL_BASE + 0x944)
117#define BLSP2_UART2_APPS_CBCR (CLK_CTL_BASE + 0xA44)
118#define BLSP2_UART2_APPS_CMD_RCGR (CLK_CTL_BASE + 0xA4C)
119#define BLSP2_UART2_APPS_CFG_RCGR (CLK_CTL_BASE + 0xA50)
120#define BLSP2_UART2_APPS_M (CLK_CTL_BASE + 0xA54)
121#define BLSP2_UART2_APPS_N (CLK_CTL_BASE + 0xA58)
122#define BLSP2_UART2_APPS_D (CLK_CTL_BASE + 0xA5C)
123
124/* USB */
125#define USB_HS_BCR (CLK_CTL_BASE + 0x480)
126
127#define USB_HS_SYSTEM_CBCR (CLK_CTL_BASE + 0x484)
128#define USB_HS_AHB_CBCR (CLK_CTL_BASE + 0x488)
129#define USB_HS_SYSTEM_CMD_RCGR (CLK_CTL_BASE + 0x490)
130#define USB_HS_SYSTEM_CFG_RCGR (CLK_CTL_BASE + 0x494)
131
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -0700132/* USB3 clocks */
133#define SYS_NOC_USB3_AXI_CBCR (CLK_CTL_BASE + 0x03FC)
134#define USB2B_PHY_SLEEP_CBCR (CLK_CTL_BASE + 0x04AC)
135#define USB2B_PHY_BCR (CLK_CTL_BASE + 0x04A8)
136#define USB30_MASTER_CMD_RCGR (CLK_CTL_BASE + 0x03D4)
137#define USB30_MASTER_CFG_RCGR (CLK_CTL_BASE + 0x03D8)
138#define USB30_MASTER_M (CLK_CTL_BASE + 0x03DC)
139#define USB30_MASTER_N (CLK_CTL_BASE + 0x03E0)
140#define USB30_MASTER_D (CLK_CTL_BASE + 0x03E4)
141#define USB30_MASTER_CBCR (CLK_CTL_BASE + 0x03C8)
142#define USB_30_BCR (CLK_CTL_BASE + 0x03C0)
143#define USB30_MOCK_UTMI_CMD_RCGR (CLK_CTL_BASE + 0x03E8)
144#define USB30_MOCK_UTMI_CFG_RCGR (CLK_CTL_BASE + 0x03EC)
145#define USB30_MOCK_UTMI_CBCR (CLK_CTL_BASE + 0x03D0)
146#define USB30_SLEEP_CBCR (CLK_CTL_BASE + 0x03CC)
147#define USB30_PHY_AUX_CMD_RCGR (CLK_CTL_BASE + 0x1414)
148#define USB30_PHY_AUX_CFG_RCGR (CLK_CTL_BASE + 0x1418)
149#define USB30_PHY_AUX_CBCR (CLK_CTL_BASE + 0x1408)
150#define USB30_PHY_PIPE_CBCR (CLK_CTL_BASE + 0x140C)
151#define USB30_PHY_BCR (CLK_CTL_BASE + 0x1400)
152#define USB30PHY_PHY_BCR (CLK_CTL_BASE + 0x1404)
153#define GCC_USB30_GDSCR (CLK_CTL_BASE + 0x03C4)
Sundarajan Srinivasan0ebf2fc2014-04-23 16:45:18 -0700154#define GCC_QUSB2_PHY_BCR (CLK_CTL_BASE + 0x04B8)
Channagoud Kadabi3c2be1c2014-06-01 18:59:21 -0700155#define USB_PHY_CFG_AHB2PHY_CBCR (CLK_CTL_BASE + 0x1A84)
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -0700156
Channagoud Kadabi123c9722014-02-06 13:22:50 -0800157/* SDCC */
158#define SDCC1_BCR (CLK_CTL_BASE + 0x4C0) /* block reset */
159#define SDCC1_APPS_CBCR (CLK_CTL_BASE + 0x4C4) /* branch control */
160#define SDCC1_AHB_CBCR (CLK_CTL_BASE + 0x4C8)
161#define SDCC1_CMD_RCGR (CLK_CTL_BASE + 0x4D0) /* cmd */
162#define SDCC1_CFG_RCGR (CLK_CTL_BASE + 0x4D4) /* cfg */
163#define SDCC1_M (CLK_CTL_BASE + 0x4D8) /* m */
164#define SDCC1_N (CLK_CTL_BASE + 0x4DC) /* n */
165#define SDCC1_D (CLK_CTL_BASE + 0x4E0) /* d */
166
Channagoud Kadabie804d642014-08-20 17:43:57 -0700167/* SDCC2 */
168#define SDCC2_BCR (CLK_CTL_BASE + 0x500) /* block reset */
169#define SDCC2_APPS_CBCR (CLK_CTL_BASE + 0x504) /* branch control */
170#define SDCC2_AHB_CBCR (CLK_CTL_BASE + 0x508)
171#define SDCC2_INACTIVITY_TIMER_CBCR (CLK_CTL_BASE + 0x50C)
172#define SDCC2_CMD_RCGR (CLK_CTL_BASE + 0x510) /* cmd */
173#define SDCC2_CFG_RCGR (CLK_CTL_BASE + 0x514) /* cfg */
174#define SDCC2_M (CLK_CTL_BASE + 0x518) /* m */
175#define SDCC2_N (CLK_CTL_BASE + 0x51C) /* n */
176#define SDCC2_D (CLK_CTL_BASE + 0x520) /* d */
177
Channagoud Kadabi123c9722014-02-06 13:22:50 -0800178/* SDCC3 */
179#define SDCC3_BCR (CLK_CTL_BASE + 0x540) /* block reset */
180#define SDCC3_APPS_CBCR (CLK_CTL_BASE + 0x544) /* branch control */
181#define SDCC3_AHB_CBCR (CLK_CTL_BASE + 0x548)
182#define SDCC3_INACTIVITY_TIMER_CBCR (CLK_CTL_BASE + 0x54C)
183#define SDCC3_CMD_RCGR (CLK_CTL_BASE + 0x550) /* cmd */
184#define SDCC3_CFG_RCGR (CLK_CTL_BASE + 0x554) /* cfg */
185#define SDCC3_M (CLK_CTL_BASE + 0x558) /* m */
186#define SDCC3_N (CLK_CTL_BASE + 0x55C) /* n */
187#define SDCC3_D (CLK_CTL_BASE + 0x560) /* d */
188
189
190#define GCC_WDOG_DEBUG (CLK_CTL_BASE + 0x00001780)
191
192#define UFS_BASE (0xFC590000 + 0x00004000)
193
194#define SPMI_BASE 0xFC4C0000
195#define SPMI_GENI_BASE (SPMI_BASE + 0xA000)
196#define SPMI_PIC_BASE (SPMI_BASE + 0xB000)
197
Channagoud Kadabi27ff9342014-06-16 11:19:29 -0700198#define MSM_CE2_BAM_BASE 0xFD444000
199#define MSM_CE2_BASE 0xFD45A000
Channagoud Kadabi2c488742014-12-02 11:37:18 -0800200#define GCC_CE2_BCR (CLK_CTL_BASE + 0x1080)
Channagoud Kadabi123c9722014-02-06 13:22:50 -0800201
202#define TLMM_BASE_ADDR 0xFD510000
203#define GPIO_CONFIG_ADDR(x) (TLMM_BASE_ADDR + 0x1000 + (x)*0x10)
204#define GPIO_IN_OUT_ADDR(x) (TLMM_BASE_ADDR + 0x1004 + (x)*0x10)
205
206#define MPM2_MPM_CTRL_BASE 0xFC4A1000
207#define MPM2_MPM_PS_HOLD 0xFC4AB000
208#define MPM2_MPM_SLEEP_TIMETICK_COUNT_VAL 0xFC4A3000
209
210/* DRV strength for sdcc */
211#define SDC1_HDRV_PULL_CTL (TLMM_BASE_ADDR + 0x00002044)
Channagoud Kadabie804d642014-08-20 17:43:57 -0700212#define SDC2_HDRV_PULL_CTL (TLMM_BASE_ADDR + 0x00002048)
Channagoud Kadabi123c9722014-02-06 13:22:50 -0800213
214/* SDHCI */
215#define SDCC_MCI_HC_MODE (0x00000078)
216#define SDCC_HC_PWRCTL_STATUS_REG (0x000000DC)
217#define SDCC_HC_PWRCTL_MASK_REG (0x000000E0)
218#define SDCC_HC_PWRCTL_CLEAR_REG (0x000000E4)
219#define SDCC_HC_PWRCTL_CTL_REG (0x000000E8)
220
221/* Boot config */
222#define SEC_CTRL_CORE_BASE 0xFC4B8000
223#define BOOT_CONFIG_OFFSET 0x00006034
224#define BOOT_CONFIG_REG (SEC_CTRL_CORE_BASE+BOOT_CONFIG_OFFSET)
225
226#define MPM2_MPM_SLEEP_TIMETICK_COUNT_VAL 0xFC4A3000
227
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -0700228#define TCSR_PHSS_USB2_PHY_SEL 0xFD4AB000
229#define PLATFORM_QMP_OFFSET 0x8
230
Channagoud Kadabi9e574882014-06-24 16:15:23 -0700231#define SMEM_TARG_INFO_ADDR 0xFE805FF0
Channagoud Kadabib4c64b82014-07-24 17:18:46 -0700232
Sridhar Parasuram8d925a02015-05-21 21:28:32 -0700233
234/* RPMB send receive buffer needs to be mapped
235 * as device memory, define the start address
236 * and size in MB
237 */
238#define RPMB_SND_RCV_BUF 0x10000000
239#define RPMB_SND_RCV_BUF_SZ 0x1
240
241/* QSEECOM: Secure app region notification */
242#define APP_REGION_ADDR 0x6500000
243#define APP_REGION_SIZE 0x500000
244
Dhaval Patelddce3012014-08-12 14:08:31 -0700245/* MDSS */
246#define MSM_MMSS_CLK_CTL_BASE 0xFD8C0000
Channagoud Kadabi5f42b272014-08-21 18:40:39 -0700247#define MMSS_MISC_AHB_CBCR (MSM_MMSS_CLK_CTL_BASE + 0x502C)
Dhaval Patelddce3012014-08-12 14:08:31 -0700248#define MIPI_DSI_BASE (0xFD998000)
249#define MIPI_DSI0_BASE (MIPI_DSI_BASE)
250#define MIPI_DSI1_BASE (0xFD9A0000)
251#define DSI0_PHY_BASE (0xFD998500)
252#define DSI1_PHY_BASE (0xFD9A0500)
253#define DSI0_PLL_BASE (0xFD998300)
254#define DSI1_PLL_BASE (0xFD9A0300)
Jeevan Shriram89b72f42015-01-07 16:33:25 -0800255#define DSI0_REGULATOR_BASE (0xFD998780)
256#define DSI1_REGULATOR_BASE (0xFD9A0780)
Dhaval Patelddce3012014-08-12 14:08:31 -0700257
Huaibin Yang928201b2015-01-15 10:40:21 -0800258#define MMSS_DSI_PHY_PLL_CORE_VCO_TUNE 0x0160
259#define MMSS_DSI_PHY_PLL_CORE_KVCO_CODE 0x0168
260
Dhaval Patelddce3012014-08-12 14:08:31 -0700261#define MDP_BASE (0xfd900000)
262
Siddhartha Agrawal869809e2014-09-25 10:18:59 -0700263
264#ifdef MDP_PP_0_BASE
265#undef MDP_PP_0_BASE
266#endif
267#define MDP_PP_0_BASE REG_MDP(0x71000)
268
269#ifdef MDP_PP_1_BASE
270#undef MDP_PP_1_BASE
271#endif
272#define MDP_PP_1_BASE REG_MDP(0x71800)
273
Dhaval Patelddce3012014-08-12 14:08:31 -0700274#define REG_MDP(off) (MDP_BASE + (off))
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800275
276#ifdef MDP_HW_REV
277#undef MDP_HW_REV
278#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700279#define MDP_HW_REV REG_MDP(0x1000)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800280
281#ifdef MDP_INTR_EN
282#undef MDP_INTR_EN
283#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700284#define MDP_INTR_EN REG_MDP(0x1010)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800285
286#ifdef MDP_INTR_CLEAR
287#undef MDP_INTR_CLEAR
288#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700289#define MDP_INTR_CLEAR REG_MDP(0x1018)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800290
291#ifdef MDP_HIST_INTR_EN
292#undef MDP_HIST_INTR_EN
293#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700294#define MDP_HIST_INTR_EN REG_MDP(0x101C)
295
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800296#ifdef MDP_DISP_INTF_SEL
297#undef MDP_DISP_INTF_SEL
298#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700299#define MDP_DISP_INTF_SEL REG_MDP(0x1004)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800300
301#ifdef MDP_VIDEO_INTF_UNDERFLOW_CTL
302#undef MDP_VIDEO_INTF_UNDERFLOW_CTL
303#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700304#define MDP_VIDEO_INTF_UNDERFLOW_CTL REG_MDP(0x12E0)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800305
306#ifdef MDP_UPPER_NEW_ROI_PRIOR_RO_START
307#undef MDP_UPPER_NEW_ROI_PRIOR_RO_START
308#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700309#define MDP_UPPER_NEW_ROI_PRIOR_RO_START REG_MDP(0x11EC)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800310
311#ifdef MDP_LOWER_NEW_ROI_PRIOR_TO_START
312#undef MDP_LOWER_NEW_ROI_PRIOR_TO_START
313#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700314#define MDP_LOWER_NEW_ROI_PRIOR_TO_START REG_MDP(0x13F8)
315
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800316#ifdef MDP_INTF_0_TIMING_ENGINE_EN
317#undef MDP_INTF_0_TIMING_ENGINE_EN
318#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700319#define MDP_INTF_0_TIMING_ENGINE_EN REG_MDP(0x6b000)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800320
321#ifdef MDP_INTF_1_TIMING_ENGINE_EN
322#undef MDP_INTF_1_TIMING_ENGINE_EN
323#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700324#define MDP_INTF_1_TIMING_ENGINE_EN REG_MDP(0x6b800)
Veera Sundaram Sankaranbacb4012014-12-16 18:16:44 -0800325
326#ifdef MDP_INTF_2_TIMING_ENGINE_EN
327#undef MDP_INTF_2_TIMING_ENGINE_EN
328#endif
Aravind Venkateswaran982bdd82014-12-08 12:03:11 -0800329#define MDP_INTF_2_TIMING_ENGINE_EN REG_MDP(0x6C000)
Dhaval Patelddce3012014-08-12 14:08:31 -0700330
Casey Piper47ea5dd2015-03-20 15:39:49 -0700331#ifdef MDP_INTF_3_TIMING_ENGINE_EN
332#undef MDP_INTF_3_TIMING_ENGINE_EN
333#endif
334#define MDP_INTF_3_TIMING_ENGINE_EN REG_MDP(0x6C800)
335
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800336#ifdef MDP_CTL_0_BASE
337#undef MDP_CTL_0_BASE
338#endif
339#define MDP_CTL_0_BASE REG_MDP(0x2000)
Dhaval Patelddce3012014-08-12 14:08:31 -0700340
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800341#ifdef MDP_CTL_1_BASE
342#undef MDP_CTL_1_BASE
343#endif
344#define MDP_CTL_1_BASE REG_MDP(0x2200)
345
346#ifdef MDP_REG_SPLIT_DISPLAY_EN
347#undef MDP_REG_SPLIT_DISPLAY_EN
348#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700349#define MDP_REG_SPLIT_DISPLAY_EN REG_MDP(0x12F4)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800350
351#ifdef MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL
352#undef MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL
353#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700354#define MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL REG_MDP(0x12F8)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800355
356#ifdef MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL
357#undef MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL
358#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700359#define MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL REG_MDP(0x13F0)
360
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800361#ifdef MDP_INTF_0_BASE
362#undef MDP_INTF_0_BASE
363#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700364#define MDP_INTF_0_BASE REG_MDP(0x6b000)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800365
366#ifdef MDP_INTF_1_BASE
367#undef MDP_INTF_1_BASE
368#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700369#define MDP_INTF_1_BASE REG_MDP(0x6b800)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800370
371#ifdef MDP_INTF_2_BASE
372#undef MDP_INTF_2_BASE
373#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700374#define MDP_INTF_2_BASE REG_MDP(0x6c000)
375
Casey Piper47ea5dd2015-03-20 15:39:49 -0700376#ifdef MDP_INTF_3_BASE
377#undef MDP_INTF_3_BASE
378#endif
379#define MDP_INTF_3_BASE REG_MDP(0x6c800)
380
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800381#ifdef MDP_CLK_CTRL0
382#undef MDP_CLK_CTRL0
383#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700384#define MDP_CLK_CTRL0 REG_MDP(0x12AC)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800385
386#ifdef MDP_CLK_CTRL1
387#undef MDP_CLK_CTRL1
388#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700389#define MDP_CLK_CTRL1 REG_MDP(0x12B4)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800390
391#ifdef MDP_CLK_CTRL2
392#undef MDP_CLK_CTRL2
393#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700394#define MDP_CLK_CTRL2 REG_MDP(0x12BC)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800395
396#ifdef MDP_CLK_CTRL3
397#undef MDP_CLK_CTRL3
398#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700399#define MDP_CLK_CTRL3 REG_MDP(0x13A8)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800400
401#ifdef MDP_CLK_CTRL4
402#undef MDP_CLK_CTRL4
403#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700404#define MDP_CLK_CTRL4 REG_MDP(0x13B0)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800405
406#ifdef MDP_CLK_CTRL5
407#undef MDP_CLK_CTRL5
408#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700409#define MDP_CLK_CTRL5 REG_MDP(0x13B8)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800410
411#ifdef MDP_CLK_CTRL6
412#undef MDP_CLK_CTRL6
413#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700414#define MDP_CLK_CTRL6 REG_MDP(0x12C4)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800415
416#ifdef MDP_CLK_CTRL7
417#undef MDP_CLK_CTRL7
418#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700419#define MDP_CLK_CTRL7 REG_MDP(0x13D0)
420
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800421#ifdef MMSS_MDP_SMP_ALLOC_W_BASE
422#undef MMSS_MDP_SMP_ALLOC_W_BASE
423#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700424#define MMSS_MDP_SMP_ALLOC_W_BASE REG_MDP(0x1080)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800425
426#ifdef MMSS_MDP_SMP_ALLOC_R_BASE
427#undef MMSS_MDP_SMP_ALLOC_R_BASE
428#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700429#define MMSS_MDP_SMP_ALLOC_R_BASE REG_MDP(0x1130)
430
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800431#ifdef MDP_QOS_REMAPPER_CLASS_0
432#undef MDP_QOS_REMAPPER_CLASS_0
433#endif
Ingrid Gallardo998ea442014-09-10 17:22:08 -0700434#define MDP_QOS_REMAPPER_CLASS_0 REG_MDP(0x11E0)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800435
436#ifdef MDP_QOS_REMAPPER_CLASS_1
437#undef MDP_QOS_REMAPPER_CLASS_1
438#endif
Ingrid Gallardo998ea442014-09-10 17:22:08 -0700439#define MDP_QOS_REMAPPER_CLASS_1 REG_MDP(0x11E4)
Dhaval Patelddce3012014-08-12 14:08:31 -0700440
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800441#ifdef VBIF_VBIF_DDR_FORCE_CLK_ON
442#undef VBIF_VBIF_DDR_FORCE_CLK_ON
443#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700444#define VBIF_VBIF_DDR_FORCE_CLK_ON REG_MDP(0xc8004)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800445
446#ifdef VBIF_VBIF_DDR_OUT_MAX_BURST
447#undef VBIF_VBIF_DDR_OUT_MAX_BURST
448#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700449#define VBIF_VBIF_DDR_OUT_MAX_BURST REG_MDP(0xc80D8)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800450
451#ifdef VBIF_VBIF_DDR_ARB_CTRL
452#undef VBIF_VBIF_DDR_ARB_CTRL
453#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700454#define VBIF_VBIF_DDR_ARB_CTRL REG_MDP(0xc80F0)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800455
456#ifdef VBIF_VBIF_DDR_RND_RBN_QOS_ARB
457#undef VBIF_VBIF_DDR_RND_RBN_QOS_ARB
458#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700459#define VBIF_VBIF_DDR_RND_RBN_QOS_ARB REG_MDP(0xc8124)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800460
461#ifdef VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0
462#undef VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0
463#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700464#define VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0 REG_MDP(0xc8160)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800465
466#ifdef VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1
467#undef VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1
468#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700469#define VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1 REG_MDP(0xc8164)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800470
471#ifdef VBIF_VBIF_DDR_OUT_AOOO_AXI_EN
472#undef VBIF_VBIF_DDR_OUT_AOOO_AXI_EN
473#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700474#define VBIF_VBIF_DDR_OUT_AOOO_AXI_EN REG_MDP(0xc8178)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800475
476#ifdef VBIF_VBIF_DDR_OUT_AX_AOOO
477#undef VBIF_VBIF_DDR_OUT_AX_AOOO
478#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700479#define VBIF_VBIF_DDR_OUT_AX_AOOO REG_MDP(0xc817C)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800480
481#ifdef VBIF_VBIF_IN_RD_LIM_CONF0
482#undef VBIF_VBIF_IN_RD_LIM_CONF0
483#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700484#define VBIF_VBIF_IN_RD_LIM_CONF0 REG_MDP(0xc80B0)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800485
486#ifdef VBIF_VBIF_IN_RD_LIM_CONF1
487#undef VBIF_VBIF_IN_RD_LIM_CONF1
488#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700489#define VBIF_VBIF_IN_RD_LIM_CONF1 REG_MDP(0xc80B4)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800490
491#ifdef VBIF_VBIF_IN_RD_LIM_CONF2
492#undef VBIF_VBIF_IN_RD_LIM_CONF2
493#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700494#define VBIF_VBIF_IN_RD_LIM_CONF2 REG_MDP(0xc80B8)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800495
496#ifdef VBIF_VBIF_IN_RD_LIM_CONF3
497#undef VBIF_VBIF_IN_RD_LIM_CONF3
498#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700499#define VBIF_VBIF_IN_RD_LIM_CONF3 REG_MDP(0xc80BC)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800500
501#ifdef VBIF_VBIF_IN_WR_LIM_CONF0
502#undef VBIF_VBIF_IN_WR_LIM_CONF0
503#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700504#define VBIF_VBIF_IN_WR_LIM_CONF0 REG_MDP(0xc80C0)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800505
506#ifdef VBIF_VBIF_IN_WR_LIM_CONF1
507#undef VBIF_VBIF_IN_WR_LIM_CONF1
508#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700509#define VBIF_VBIF_IN_WR_LIM_CONF1 REG_MDP(0xc80C4)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800510
511#ifdef VBIF_VBIF_IN_WR_LIM_CONF2
512#undef VBIF_VBIF_IN_WR_LIM_CONF2
513#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700514#define VBIF_VBIF_IN_WR_LIM_CONF2 REG_MDP(0xc80C8)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800515
516#ifdef VBIF_VBIF_IN_WR_LIM_CONF3
517#undef VBIF_VBIF_IN_WR_LIM_CONF3
518#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700519#define VBIF_VBIF_IN_WR_LIM_CONF3 REG_MDP(0xc80CC)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800520
521#ifdef VBIF_VBIF_ABIT_SHORT
522#undef VBIF_VBIF_ABIT_SHORT
523#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700524#define VBIF_VBIF_ABIT_SHORT REG_MDP(0xc8070)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800525
526#ifdef VBIF_VBIF_ABIT_SHORT_CONF
527#undef VBIF_VBIF_ABIT_SHORT_CONF
528#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700529#define VBIF_VBIF_ABIT_SHORT_CONF REG_MDP(0xc8074)
Veera Sundaram Sankaran602d95a2014-12-09 17:55:04 -0800530
531#ifdef VBIF_VBIF_GATE_OFF_WRREQ_EN
532#undef VBIF_VBIF_GATE_OFF_WRREQ_EN
533#endif
Dhaval Patelddce3012014-08-12 14:08:31 -0700534#define VBIF_VBIF_GATE_OFF_WRREQ_EN REG_MDP(0xc80A8)
535
536#define MDP_VP_0_VIG_0_BASE REG_MDP(0x5000)
537#define MDP_VP_0_VIG_1_BASE REG_MDP(0x7000)
538#define MDP_VP_0_RGB_0_BASE REG_MDP(0x15000)
539#define MDP_VP_0_RGB_1_BASE REG_MDP(0x17000)
540#define MDP_VP_0_DMA_0_BASE REG_MDP(0x25000)
541#define MDP_VP_0_DMA_1_BASE REG_MDP(0x27000)
542#define MDP_VP_0_MIXER_0_BASE REG_MDP(0x45000)
543#define MDP_VP_0_MIXER_1_BASE REG_MDP(0x46000)
544
545#define DMA_CMD_OFFSET 0x048
546#define DMA_CMD_LENGTH 0x04C
547
548#define INT_CTRL 0x110
549#define CMD_MODE_DMA_SW_TRIGGER 0x090
550
551#define EOT_PACKET_CTRL 0x0CC
552#define MISR_CMD_CTRL 0x0A0
553#define MISR_VIDEO_CTRL 0x0A4
554#define VIDEO_MODE_CTRL 0x010
555#define HS_TIMER_CTRL 0x0BC
Channagoud Kadabib4c64b82014-07-24 17:18:46 -0700556
557#define SOFT_RESET 0x118
558#define CLK_CTRL 0x11C
559#define TRIG_CTRL 0x084
560#define CTRL 0x004
561#define COMMAND_MODE_DMA_CTRL 0x03C
562#define COMMAND_MODE_MDP_CTRL 0x040
563#define COMMAND_MODE_MDP_DCS_CMD_CTRL 0x044
564#define COMMAND_MODE_MDP_STREAM0_CTRL 0x058
565#define COMMAND_MODE_MDP_STREAM0_TOTAL 0x05C
566#define COMMAND_MODE_MDP_STREAM1_CTRL 0x060
567#define COMMAND_MODE_MDP_STREAM1_TOTAL 0x064
568#define ERR_INT_MASK0 0x10C
569
Ray Zhangd1cd0852015-01-20 15:31:33 +0800570#define LANE_CTL 0x0AC
Channagoud Kadabib4c64b82014-07-24 17:18:46 -0700571#define LANE_SWAP_CTL 0x0B0
572#define TIMING_CTL 0x0C4
573
574#define VIDEO_MODE_ACTIVE_H 0x024
575#define VIDEO_MODE_ACTIVE_V 0x028
576#define VIDEO_MODE_TOTAL 0x02C
577#define VIDEO_MODE_HSYNC 0x030
578#define VIDEO_MODE_VSYNC 0x034
579#define VIDEO_MODE_VSYNC_VPOS 0x038
580
Shimrit Malichi561a5e52015-01-20 09:58:40 +0200581#define QPNP_LED_CTRL_BASE 0xD000
582#define QPNP_BLUE_LPG_CTRL_BASE 0xB100
583#define QPNP_GREEN_LPG_CTRL_BASE 0xB200
584#define QPNP_RED_LPG_CTRL_BASE 0xB300
585
Casey Piper47ea5dd2015-03-20 15:39:49 -0700586/* HDMI reg addresses */
587#define HDMI_BASE 0xFD9A8000
588#define REG_HDMI(off) (HDMI_BASE + (off))
589
590#define HDMI_ACR_32_0 REG_HDMI(0xC4)
591#define HDMI_ACR_32_1 REG_HDMI(0xC8)
592#define HDMI_ACR_44_0 REG_HDMI(0xCC)
593#define HDMI_ACR_44_1 REG_HDMI(0xD0)
594#define HDMI_ACR_48_0 REG_HDMI(0xD4)
595#define HDMI_ACR_48_1 REG_HDMI(0xD8)
596#define HDMI_AUDIO_PKT_CTRL2 REG_HDMI(0x44)
597#define HDMI_ACR_PKT_CTRL REG_HDMI(0x24)
598#define HDMI_INFOFRAME_CTRL0 REG_HDMI(0x2C)
599#define HDMI_AUDIO_INFO0 REG_HDMI(0xE4)
600#define HDMI_AUDIO_INFO1 REG_HDMI(0xE8)
601#define HDMI_AUDIO_PKT_CTRL REG_HDMI(0x20)
602#define HDMI_VBI_PKT_CTRL REG_HDMI(0x28)
603#define HDMI_GEN_PKT_CTRL REG_HDMI(0x34)
604#define HDMI_GC REG_HDMI(0x40)
605#define HDMI_AUDIO_CFG REG_HDMI(0x1D0)
606
607#define HDMI_DDC_SPEED REG_HDMI(0x220)
608#define HDMI_DDC_SETUP REG_HDMI(0x224)
609#define HDMI_DDC_REF REG_HDMI(0x27C)
610#define HDMI_DDC_DATA REG_HDMI(0x238)
611#define HDMI_DDC_TRANS0 REG_HDMI(0x228)
612#define HDMI_DDC_TRANS1 REG_HDMI(0x22C)
613#define HDMI_DDC_CTRL REG_HDMI(0x20C)
614#define HDMI_DDC_INT_CTRL REG_HDMI(0x214)
615#define HDMI_DDC_SW_STATUS REG_HDMI(0x218)
616#define HDMI_DDC_ARBITRATION REG_HDMI(0x210)
617
618#define HDMI_USEC_REFTIMER REG_HDMI(0x208)
619#define HDMI_CTRL REG_HDMI(0x000)
620#define HDMI_HPD_INT_STATUS REG_HDMI(0x250)
621#define HDMI_HPD_INT_CTRL REG_HDMI(0x254)
622#define HDMI_HPD_CTRL REG_HDMI(0x258)
623#define HDMI_PHY_CTRL REG_HDMI(0x2D4)
624#define HDMI_TOTAL REG_HDMI(0x2C0)
625#define HDMI_ACTIVE_H REG_HDMI(0x2B4)
626#define HDMI_ACTIVE_V REG_HDMI(0x2B8)
627#define HDMI_V_TOTAL_F2 REG_HDMI(0x2C4)
628#define HDMI_ACTIVE_V_F2 REG_HDMI(0x2BC)
629#define HDMI_FRAME_CTRL REG_HDMI(0x2C8)
630
631#define HDMI_AVI_INFO0 REG_HDMI(0x06C)
632#define HDMI_AVI_INFO1 REG_HDMI(0x070)
633#define HDMI_AVI_INFO2 REG_HDMI(0x074)
634#define HDMI_AVI_INFO3 REG_HDMI(0x078)
635
636#define LPASS_LPAIF_RDDMA_CTL0 0xFE0D2000
637#define LPASS_LPAIF_RDDMA_BASE0 0xFE0D2004
638#define LPASS_LPAIF_RDDMA_BUFF_LEN0 0xFE0D2008
639#define LPASS_LPAIF_RDDMA_PER_LEN0 0xFE0D2010
640#define LPASS_LPAIF_DEBUG_CTL 0xFE0DE004
641
Channagoud Kadabi123c9722014-02-06 13:22:50 -0800642#endif