blob: d92c3edf10ffeb429de124964d2286ceb8d33f52 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080031#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38
Keith Packarde7dbb2f2010-11-16 16:03:53 +080039/* Here's the desired hotplug mode */
40#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
41 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
42 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
43 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
44 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
45 ADPA_CRT_HOTPLUG_ENABLE)
46
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000047struct intel_crt {
48 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040049 /* DPMS state is stored in the connector, which we need in the
50 * encoder's enable/disable callbacks */
51 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080052 bool force_hotplug_required;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020053 i915_reg_t adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000054};
55
Daniel Vetter540a8952012-07-11 16:27:57 +020056static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080057{
Daniel Vetter540a8952012-07-11 16:27:57 +020058 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070059}
60
Daniel Vettereebe6f02013-07-21 21:37:03 +020061static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
62{
63 return intel_encoder_to_crt(intel_attached_encoder(connector));
64}
65
Daniel Vettere403fc92012-07-02 13:41:21 +020066static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070068{
Daniel Vettere403fc92012-07-02 13:41:21 +020069 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010070 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettere403fc92012-07-02 13:41:21 +020071 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +020072 enum intel_display_power_domain power_domain;
Daniel Vettere403fc92012-07-02 13:41:21 +020073 u32 tmp;
Imre Deak1c8fdda2016-02-12 18:55:15 +020074 bool ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +080075
Imre Deak6d129be2014-03-05 16:20:54 +020076 power_domain = intel_display_port_power_domain(encoder);
Imre Deak1c8fdda2016-02-12 18:55:15 +020077 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +020078 return false;
79
Imre Deak1c8fdda2016-02-12 18:55:15 +020080 ret = false;
81
Daniel Vettere403fc92012-07-02 13:41:21 +020082 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080083
Daniel Vettere403fc92012-07-02 13:41:21 +020084 if (!(tmp & ADPA_DAC_ENABLE))
Imre Deak1c8fdda2016-02-12 18:55:15 +020085 goto out;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070086
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010087 if (HAS_PCH_CPT(dev_priv))
Daniel Vettere403fc92012-07-02 13:41:21 +020088 *pipe = PORT_TO_PIPE_CPT(tmp);
89 else
90 *pipe = PORT_TO_PIPE(tmp);
91
Imre Deak1c8fdda2016-02-12 18:55:15 +020092 ret = true;
93out:
94 intel_display_power_put(dev_priv, power_domain);
95
96 return ret;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070097}
98
Ville Syrjälä6801c182013-09-24 14:24:05 +030099static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700100{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100101 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700102 struct intel_crt *crt = intel_encoder_to_crt(encoder);
103 u32 tmp, flags = 0;
104
105 tmp = I915_READ(crt->adpa_reg);
106
107 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
108 flags |= DRM_MODE_FLAG_PHSYNC;
109 else
110 flags |= DRM_MODE_FLAG_NHSYNC;
111
112 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
113 flags |= DRM_MODE_FLAG_PVSYNC;
114 else
115 flags |= DRM_MODE_FLAG_NVSYNC;
116
Ville Syrjälä6801c182013-09-24 14:24:05 +0300117 return flags;
118}
119
120static void intel_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200121 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300122{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200123 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300124
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200125 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700126}
127
Ville Syrjälä6801c182013-09-24 14:24:05 +0300128static void hsw_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200129 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300130{
Ville Syrjälä8802e5b2016-02-17 21:41:12 +0200131 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
132
Ville Syrjälä6801c182013-09-24 14:24:05 +0300133 intel_ddi_get_config(encoder, pipe_config);
134
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200135 pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
Ville Syrjälä6801c182013-09-24 14:24:05 +0300136 DRM_MODE_FLAG_NHSYNC |
137 DRM_MODE_FLAG_PVSYNC |
138 DRM_MODE_FLAG_NVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200139 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +0200140
141 pipe_config->base.adjusted_mode.crtc_clock = lpt_get_iclkip(dev_priv);
Ville Syrjälä6801c182013-09-24 14:24:05 +0300142}
143
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200144/* Note: The caller is required to filter out dpms modes not supported by the
145 * platform. */
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200146static void intel_crt_set_dpms(struct intel_encoder *encoder,
147 struct intel_crtc_state *crtc_state,
148 int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800149{
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200150 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100151 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200152 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200153 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
154 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200155 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800156
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200157 if (INTEL_INFO(dev)->gen >= 5)
158 adpa = ADPA_HOTPLUG_BITS;
159 else
160 adpa = 0;
161
162 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
163 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
164 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
165 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
166
167 /* For CPT allow 3 pipe config, for others just use A or B */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100168 if (HAS_PCH_LPT(dev_priv))
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200169 ; /* Those bits don't exist here */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100170 else if (HAS_PCH_CPT(dev_priv))
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200171 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
172 else if (crtc->pipe == 0)
173 adpa |= ADPA_PIPE_A_SELECT;
174 else
175 adpa |= ADPA_PIPE_B_SELECT;
176
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100177 if (!HAS_PCH_SPLIT(dev_priv))
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200178 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnesbd9e8412012-06-15 11:55:18 -0700179
Akshay Joshi0206e352011-08-16 15:34:10 -0400180 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800181 case DRM_MODE_DPMS_ON:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200182 adpa |= ADPA_DAC_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800183 break;
184 case DRM_MODE_DPMS_STANDBY:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200185 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800186 break;
187 case DRM_MODE_DPMS_SUSPEND:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200188 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800189 break;
190 case DRM_MODE_DPMS_OFF:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200191 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800192 break;
193 }
194
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200195 I915_WRITE(crt->adpa_reg, adpa);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200196}
197
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200198static void intel_disable_crt(struct intel_encoder *encoder,
199 struct intel_crtc_state *old_crtc_state,
200 struct drm_connector_state *old_conn_state)
Adam Jackson637f44d2013-03-25 15:40:05 -0400201{
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200202 intel_crt_set_dpms(encoder, old_crtc_state, DRM_MODE_DPMS_OFF);
Adam Jackson637f44d2013-03-25 15:40:05 -0400203}
204
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200205static void pch_disable_crt(struct intel_encoder *encoder,
206 struct intel_crtc_state *old_crtc_state,
207 struct drm_connector_state *old_conn_state)
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300208{
209}
210
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200211static void pch_post_disable_crt(struct intel_encoder *encoder,
212 struct intel_crtc_state *old_crtc_state,
213 struct drm_connector_state *old_conn_state)
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300214{
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200215 intel_disable_crt(encoder, old_crtc_state, old_conn_state);
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300216}
Daniel Vetterabfdc1e2014-06-25 22:01:52 +0300217
Maarten Lankhorstb7076542016-08-23 16:18:08 +0200218static void hsw_post_disable_crt(struct intel_encoder *encoder,
219 struct intel_crtc_state *old_crtc_state,
220 struct drm_connector_state *old_conn_state)
221{
222 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
223
224 pch_post_disable_crt(encoder, old_crtc_state, old_conn_state);
225
226 lpt_disable_pch_transcoder(dev_priv);
227 lpt_disable_iclkip(dev_priv);
228
229 intel_ddi_fdi_post_disable(encoder, old_crtc_state, old_conn_state);
230}
231
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200232static void intel_enable_crt(struct intel_encoder *encoder,
233 struct intel_crtc_state *pipe_config,
234 struct drm_connector_state *conn_state)
Adam Jackson637f44d2013-03-25 15:40:05 -0400235{
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200236 intel_crt_set_dpms(encoder, pipe_config, DRM_MODE_DPMS_ON);
Adam Jackson637f44d2013-03-25 15:40:05 -0400237}
238
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000239static enum drm_mode_status
240intel_crt_mode_valid(struct drm_connector *connector,
241 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800242{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800243 struct drm_device *dev = connector->dev;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100244 struct drm_i915_private *dev_priv = to_i915(dev);
245 int max_dotclk = dev_priv->max_dotclk_freq;
Ville Syrjälädebded82016-02-17 21:41:13 +0200246 int max_clock;
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800247
Jesse Barnes79e53942008-11-07 14:24:08 -0800248 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
249 return MODE_NO_DBLESCAN;
250
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800251 if (mode->clock < 25000)
252 return MODE_CLOCK_LOW;
253
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100254 if (HAS_PCH_LPT(dev_priv))
Ville Syrjälädebded82016-02-17 21:41:13 +0200255 max_clock = 180000;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +0100256 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälädebded82016-02-17 21:41:13 +0200257 /*
258 * 270 MHz due to current DPLL limits,
259 * DAC limit supposedly 355 MHz.
260 */
261 max_clock = 270000;
262 else if (IS_GEN3(dev) || IS_GEN4(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800263 max_clock = 400000;
Ville Syrjälädebded82016-02-17 21:41:13 +0200264 else
265 max_clock = 350000;
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800266 if (mode->clock > max_clock)
267 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800268
Mika Kaholaf8700b32016-02-02 15:16:42 +0200269 if (mode->clock > max_dotclk)
270 return MODE_CLOCK_HIGH;
271
Paulo Zanonid4b19312012-11-29 11:29:32 -0200272 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100273 if (HAS_PCH_LPT(dev_priv) &&
Paulo Zanonid4b19312012-11-29 11:29:32 -0200274 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
275 return MODE_CLOCK_HIGH;
276
Jesse Barnes79e53942008-11-07 14:24:08 -0800277 return MODE_OK;
278}
279
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100280static bool intel_crt_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200281 struct intel_crtc_state *pipe_config,
282 struct drm_connector_state *conn_state)
Jesse Barnes79e53942008-11-07 14:24:08 -0800283{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100284 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100285
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100286 if (HAS_PCH_SPLIT(dev_priv))
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100287 pipe_config->has_pch_encoder = true;
288
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200289 /* LPT FDI RX only supports 8bpc. */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100290 if (HAS_PCH_LPT(dev_priv)) {
Daniel Vetterf58a1ac2016-05-03 10:33:01 +0200291 if (pipe_config->bw_constrained && pipe_config->pipe_bpp < 24) {
292 DRM_DEBUG_KMS("LPT only supports 24bpp\n");
293 return false;
294 }
295
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200296 pipe_config->pipe_bpp = 24;
Daniel Vetterf58a1ac2016-05-03 10:33:01 +0200297 }
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200298
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200299 /* FDI must always be 2.7 GHz */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100300 if (HAS_DDI(dev_priv))
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200301 pipe_config->port_clock = 135000 * 2;
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100302
Jesse Barnes79e53942008-11-07 14:24:08 -0800303 return true;
304}
305
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500306static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800307{
308 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800309 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100310 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800311 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800312 bool ret;
313
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800314 /* The first time through, trigger an explicit detection cycle */
315 if (crt->force_hotplug_required) {
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100316 bool turn_off_dac = HAS_PCH_SPLIT(dev_priv);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800317 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800318
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800319 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000320
Ville Syrjäläca54b812013-01-25 21:44:42 +0200321 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800322 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000323
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800324 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
325 if (turn_off_dac)
326 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800327
Ville Syrjäläca54b812013-01-25 21:44:42 +0200328 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800329
Chris Wilsone1672d12016-06-30 15:32:49 +0100330 if (intel_wait_for_register(dev_priv,
331 crt->adpa_reg,
332 ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
333 1000))
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800334 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800335
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800336 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200337 I915_WRITE(crt->adpa_reg, save_adpa);
338 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800339 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800340 }
341
Zhenyu Wang2c072452009-06-05 15:38:42 +0800342 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200343 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800344 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800345 ret = true;
346 else
347 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800348 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800349
Zhenyu Wang2c072452009-06-05 15:38:42 +0800350 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800351}
352
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700353static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
354{
355 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200356 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100357 struct drm_i915_private *dev_priv = to_i915(dev);
Lyudeb236d7c82016-06-21 17:03:43 -0400358 bool reenable_hpd;
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700359 u32 adpa;
360 bool ret;
361 u32 save_adpa;
362
Lyudeb236d7c82016-06-21 17:03:43 -0400363 /*
364 * Doing a force trigger causes a hpd interrupt to get sent, which can
365 * get us stuck in a loop if we're polling:
366 * - We enable power wells and reset the ADPA
367 * - output_poll_exec does force probe on VGA, triggering a hpd
368 * - HPD handler waits for poll to unlock dev->mode_config.mutex
369 * - output_poll_exec shuts off the ADPA, unlocks
370 * dev->mode_config.mutex
371 * - HPD handler runs, resets ADPA and brings us back to the start
372 *
373 * Just disable HPD interrupts here to prevent this
374 */
375 reenable_hpd = intel_hpd_disable(dev_priv, crt->base.hpd_pin);
376
Ville Syrjäläca54b812013-01-25 21:44:42 +0200377 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700378 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
379
380 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
381
Ville Syrjäläca54b812013-01-25 21:44:42 +0200382 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700383
Chris Wilsona522ae42016-06-30 15:32:50 +0100384 if (intel_wait_for_register(dev_priv,
385 crt->adpa_reg,
386 ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
387 1000)) {
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700388 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200389 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700390 }
391
392 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200393 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700394 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
395 ret = true;
396 else
397 ret = false;
398
399 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
400
Lyudeb236d7c82016-06-21 17:03:43 -0400401 if (reenable_hpd)
402 intel_hpd_enable(dev_priv, crt->base.hpd_pin);
403
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700404 return ret;
405}
406
Jesse Barnes79e53942008-11-07 14:24:08 -0800407/**
408 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
409 *
410 * Not for i915G/i915GM
411 *
412 * \return true if CRT is connected.
413 * \return false if CRT is disconnected.
414 */
415static bool intel_crt_detect_hotplug(struct drm_connector *connector)
416{
417 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100418 struct drm_i915_private *dev_priv = to_i915(dev);
Egbert Eich0706f172015-09-23 16:15:27 +0200419 u32 stat;
Adam Jackson7a772c42010-05-24 16:46:29 -0400420 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800421 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800422
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100423 if (HAS_PCH_SPLIT(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500424 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800425
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +0100426 if (IS_VALLEYVIEW(dev_priv))
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700427 return valleyview_crt_detect_hotplug(connector);
428
Zhao Yakui771cb082009-03-03 18:07:52 +0800429 /*
430 * On 4 series desktop, CRT detect sequence need to be done twice
431 * to get a reliable result.
432 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800433
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100434 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv))
Zhao Yakui771cb082009-03-03 18:07:52 +0800435 tries = 2;
436 else
437 tries = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800438
Zhao Yakui771cb082009-03-03 18:07:52 +0800439 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800440 /* turn on the FORCE_DETECT */
Egbert Eich0706f172015-09-23 16:15:27 +0200441 i915_hotplug_interrupt_update(dev_priv,
442 CRT_HOTPLUG_FORCE_DETECT,
443 CRT_HOTPLUG_FORCE_DETECT);
Zhao Yakui771cb082009-03-03 18:07:52 +0800444 /* wait for FORCE_DETECT to go off */
Chris Wilsonfd3790d2016-06-30 15:32:51 +0100445 if (intel_wait_for_register(dev_priv, PORT_HOTPLUG_EN,
446 CRT_HOTPLUG_FORCE_DETECT, 0,
447 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100448 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800449 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800450
Adam Jackson7a772c42010-05-24 16:46:29 -0400451 stat = I915_READ(PORT_HOTPLUG_STAT);
452 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
453 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800454
Adam Jackson7a772c42010-05-24 16:46:29 -0400455 /* clear the interrupt we just generated, if any */
456 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
457
Egbert Eich0706f172015-09-23 16:15:27 +0200458 i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
Adam Jackson7a772c42010-05-24 16:46:29 -0400459
460 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800461}
462
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300463static struct edid *intel_crt_get_edid(struct drm_connector *connector,
464 struct i2c_adapter *i2c)
465{
466 struct edid *edid;
467
468 edid = drm_get_edid(connector, i2c);
469
470 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
471 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
472 intel_gmbus_force_bit(i2c, true);
473 edid = drm_get_edid(connector, i2c);
474 intel_gmbus_force_bit(i2c, false);
475 }
476
477 return edid;
478}
479
480/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
481static int intel_crt_ddc_get_modes(struct drm_connector *connector,
482 struct i2c_adapter *adapter)
483{
484 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300485 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300486
487 edid = intel_crt_get_edid(connector, adapter);
488 if (!edid)
489 return 0;
490
Jani Nikulaebda95a2012-10-19 14:51:51 +0300491 ret = intel_connector_update_modes(connector, edid);
492 kfree(edid);
493
494 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300495}
496
David Müllerf5afcd32011-01-06 12:29:32 +0000497static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800498{
David Müllerf5afcd32011-01-06 12:29:32 +0000499 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100500 struct drm_i915_private *dev_priv = to_i915(crt->base.base.dev);
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200501 struct edid *edid;
502 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800503
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200504 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800505
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300506 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300507 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000508
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200509 if (edid) {
510 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
511
David Müllerf5afcd32011-01-06 12:29:32 +0000512 /*
513 * This may be a DVI-I connector with a shared DDC
514 * link between analog and digital outputs, so we
515 * have to check the EDID input spec of the attached device.
516 */
David Müllerf5afcd32011-01-06 12:29:32 +0000517 if (!is_digital) {
518 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
519 return true;
520 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200521
522 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
523 } else {
524 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100525 }
526
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200527 kfree(edid);
528
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100529 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800530}
531
Ma Linge4a5d542009-05-26 11:31:00 +0800532static enum drm_connector_status
Maarten Lankhorstc8ecb2f2016-02-17 09:18:36 +0100533intel_crt_load_detect(struct intel_crt *crt, uint32_t pipe)
Ma Linge4a5d542009-05-26 11:31:00 +0800534{
Chris Wilson71731882011-04-19 23:10:58 +0100535 struct drm_device *dev = crt->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100536 struct drm_i915_private *dev_priv = to_i915(dev);
Ma Linge4a5d542009-05-26 11:31:00 +0800537 uint32_t save_bclrpat;
538 uint32_t save_vtotal;
539 uint32_t vtotal, vactive;
540 uint32_t vsample;
541 uint32_t vblank, vblank_start, vblank_end;
542 uint32_t dsl;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200543 i915_reg_t bclrpat_reg, vtotal_reg,
544 vblank_reg, vsync_reg, pipeconf_reg, pipe_dsl_reg;
Ma Linge4a5d542009-05-26 11:31:00 +0800545 uint8_t st00;
546 enum drm_connector_status status;
547
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100548 DRM_DEBUG_KMS("starting load-detect on CRT\n");
549
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800550 bclrpat_reg = BCLRPAT(pipe);
551 vtotal_reg = VTOTAL(pipe);
552 vblank_reg = VBLANK(pipe);
553 vsync_reg = VSYNC(pipe);
554 pipeconf_reg = PIPECONF(pipe);
555 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800556
557 save_bclrpat = I915_READ(bclrpat_reg);
558 save_vtotal = I915_READ(vtotal_reg);
559 vblank = I915_READ(vblank_reg);
560
561 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
562 vactive = (save_vtotal & 0x7ff) + 1;
563
564 vblank_start = (vblank & 0xfff) + 1;
565 vblank_end = ((vblank >> 16) & 0xfff) + 1;
566
567 /* Set the border color to purple. */
568 I915_WRITE(bclrpat_reg, 0x500050);
569
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100570 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800571 uint32_t pipeconf = I915_READ(pipeconf_reg);
572 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100573 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800574 /* Wait for next Vblank to substitue
575 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700576 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200577 st00 = I915_READ8(_VGA_MSR_WRITE);
Ma Linge4a5d542009-05-26 11:31:00 +0800578 status = ((st00 & (1 << 4)) != 0) ?
579 connector_status_connected :
580 connector_status_disconnected;
581
582 I915_WRITE(pipeconf_reg, pipeconf);
583 } else {
584 bool restore_vblank = false;
585 int count, detect;
586
587 /*
588 * If there isn't any border, add some.
589 * Yes, this will flicker
590 */
591 if (vblank_start <= vactive && vblank_end >= vtotal) {
592 uint32_t vsync = I915_READ(vsync_reg);
593 uint32_t vsync_start = (vsync & 0xffff) + 1;
594
595 vblank_start = vsync_start;
596 I915_WRITE(vblank_reg,
597 (vblank_start - 1) |
598 ((vblank_end - 1) << 16));
599 restore_vblank = true;
600 }
601 /* sample in the vertical border, selecting the larger one */
602 if (vblank_start - vactive >= vtotal - vblank_end)
603 vsample = (vblank_start + vactive) >> 1;
604 else
605 vsample = (vtotal + vblank_end) >> 1;
606
607 /*
608 * Wait for the border to be displayed
609 */
610 while (I915_READ(pipe_dsl_reg) >= vactive)
611 ;
612 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
613 ;
614 /*
615 * Watch ST00 for an entire scanline
616 */
617 detect = 0;
618 count = 0;
619 do {
620 count++;
621 /* Read the ST00 VGA status register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200622 st00 = I915_READ8(_VGA_MSR_WRITE);
Ma Linge4a5d542009-05-26 11:31:00 +0800623 if (st00 & (1 << 4))
624 detect++;
625 } while ((I915_READ(pipe_dsl_reg) == dsl));
626
627 /* restore vblank if necessary */
628 if (restore_vblank)
629 I915_WRITE(vblank_reg, vblank);
630 /*
631 * If more than 3/4 of the scanline detected a monitor,
632 * then it is assumed to be present. This works even on i830,
633 * where there isn't any way to force the border color across
634 * the screen
635 */
636 status = detect * 4 > count * 3 ?
637 connector_status_connected :
638 connector_status_disconnected;
639 }
640
641 /* Restore previous settings */
642 I915_WRITE(bclrpat_reg, save_bclrpat);
643
644 return status;
645}
646
Ville Syrjäläf0dfb1a2016-09-26 12:20:45 +0300647static int intel_spurious_crt_detect_dmi_callback(const struct dmi_system_id *id)
648{
649 DRM_DEBUG_DRIVER("Skipping CRT detection for %s\n", id->ident);
650 return 1;
651}
652
653static const struct dmi_system_id intel_spurious_crt_detect[] = {
654 {
655 .callback = intel_spurious_crt_detect_dmi_callback,
656 .ident = "ACER ZGB",
657 .matches = {
658 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
659 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
660 },
661 },
Ville Syrjälä69a44b12016-09-26 12:20:46 +0300662 {
663 .callback = intel_spurious_crt_detect_dmi_callback,
664 .ident = "Intel DZ77BH-55K",
665 .matches = {
666 DMI_MATCH(DMI_BOARD_VENDOR, "Intel Corporation"),
667 DMI_MATCH(DMI_BOARD_NAME, "DZ77BH-55K"),
668 },
669 },
Ville Syrjäläf0dfb1a2016-09-26 12:20:45 +0300670 { }
671};
672
Chris Wilson7b334fc2010-09-09 23:51:02 +0100673static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100674intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800675{
676 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100677 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000678 struct intel_crt *crt = intel_attached_crt(connector);
Imre Deak671dedd2014-03-05 16:20:53 +0200679 struct intel_encoder *intel_encoder = &crt->base;
680 enum intel_display_power_domain power_domain;
Ma Linge4a5d542009-05-26 11:31:00 +0800681 enum drm_connector_status status;
Daniel Vettere95c8432012-04-20 21:03:36 +0200682 struct intel_load_detect_pipe tmp;
Rob Clark51fd3712013-11-19 12:10:12 -0500683 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes79e53942008-11-07 14:24:08 -0800684
Chris Wilson164c8592013-07-20 20:27:08 +0100685 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300686 connector->base.id, connector->name,
Chris Wilson164c8592013-07-20 20:27:08 +0100687 force);
688
Ville Syrjäläf0dfb1a2016-09-26 12:20:45 +0300689 /* Skip machines without VGA that falsely report hotplug events */
690 if (dmi_check_system(intel_spurious_crt_detect))
691 return connector_status_disconnected;
692
Imre Deak671dedd2014-03-05 16:20:53 +0200693 power_domain = intel_display_port_power_domain(intel_encoder);
694 intel_display_power_get(dev_priv, power_domain);
695
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100696 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200697 /* We can not rely on the HPD pin always being correctly wired
698 * up, for example many KVM do not pass it through, and so
699 * only trust an assertion that the monitor is connected.
700 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100701 if (intel_crt_detect_hotplug(connector)) {
702 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300703 status = connector_status_connected;
704 goto out;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200705 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800706 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800707 }
708
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300709 if (intel_crt_detect_ddc(connector)) {
710 status = connector_status_connected;
711 goto out;
712 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800713
Daniel Vetteraaa37732012-06-16 15:30:32 +0200714 /* Load detection is broken on HPD capable machines. Whoever wants a
715 * broken monitor (without edid) to work behind a broken kvm (that fails
716 * to have the right resistors for HP detection) needs to fix this up.
717 * For now just bail out. */
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100718 if (I915_HAS_HOTPLUG(dev) && !i915.load_detect_test) {
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300719 status = connector_status_disconnected;
720 goto out;
721 }
Daniel Vetteraaa37732012-06-16 15:30:32 +0200722
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300723 if (!force) {
724 status = connector->status;
725 goto out;
726 }
Chris Wilson7b334fc2010-09-09 23:51:02 +0100727
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300728 drm_modeset_acquire_init(&ctx, 0);
729
Ma Linge4a5d542009-05-26 11:31:00 +0800730 /* for pre-945g platforms use load detect */
Rob Clark51fd3712013-11-19 12:10:12 -0500731 if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200732 if (intel_crt_detect_ddc(connector))
733 status = connector_status_connected;
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100734 else if (INTEL_INFO(dev)->gen < 4)
Maarten Lankhorstc8ecb2f2016-02-17 09:18:36 +0100735 status = intel_crt_load_detect(crt,
736 to_intel_crtc(connector->state->crtc)->pipe);
Maarten Lankhorst32fff612016-03-01 17:04:01 +0100737 else if (i915.load_detect_test)
738 status = connector_status_disconnected;
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100739 else
740 status = connector_status_unknown;
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +0200741 intel_release_load_detect_pipe(connector, &tmp, &ctx);
Daniel Vettere95c8432012-04-20 21:03:36 +0200742 } else
743 status = connector_status_unknown;
Ma Linge4a5d542009-05-26 11:31:00 +0800744
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300745 drm_modeset_drop_locks(&ctx);
746 drm_modeset_acquire_fini(&ctx);
747
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300748out:
Imre Deak671dedd2014-03-05 16:20:53 +0200749 intel_display_power_put(dev_priv, power_domain);
Ma Linge4a5d542009-05-26 11:31:00 +0800750 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800751}
752
753static void intel_crt_destroy(struct drm_connector *connector)
754{
Jesse Barnes79e53942008-11-07 14:24:08 -0800755 drm_connector_cleanup(connector);
756 kfree(connector);
757}
758
759static int intel_crt_get_modes(struct drm_connector *connector)
760{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800761 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100762 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak671dedd2014-03-05 16:20:53 +0200763 struct intel_crt *crt = intel_attached_crt(connector);
764 struct intel_encoder *intel_encoder = &crt->base;
765 enum intel_display_power_domain power_domain;
Chris Wilson890f3352010-09-14 16:46:59 +0100766 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800767 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800768
Imre Deak671dedd2014-03-05 16:20:53 +0200769 power_domain = intel_display_port_power_domain(intel_encoder);
770 intel_display_power_get(dev_priv, power_domain);
771
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300772 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300773 ret = intel_crt_ddc_get_modes(connector, i2c);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +0100774 if (ret || !IS_G4X(dev_priv))
Imre Deak671dedd2014-03-05 16:20:53 +0200775 goto out;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800776
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800777 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Jani Nikula988c7012015-03-27 00:20:19 +0200778 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
Imre Deak671dedd2014-03-05 16:20:53 +0200779 ret = intel_crt_ddc_get_modes(connector, i2c);
780
781out:
782 intel_display_power_put(dev_priv, power_domain);
783
784 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800785}
786
787static int intel_crt_set_property(struct drm_connector *connector,
788 struct drm_property *property,
789 uint64_t value)
790{
Jesse Barnes79e53942008-11-07 14:24:08 -0800791 return 0;
792}
793
Lyude9504a892016-06-21 17:03:42 -0400794void intel_crt_reset(struct drm_encoder *encoder)
Chris Wilsonf3269052011-01-24 15:17:08 +0000795{
Lyude28cf71c2016-06-21 17:03:41 -0400796 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100797 struct drm_i915_private *dev_priv = to_i915(dev);
Lyude28cf71c2016-06-21 17:03:41 -0400798 struct intel_crt *crt = intel_encoder_to_crt(to_intel_encoder(encoder));
Chris Wilsonf3269052011-01-24 15:17:08 +0000799
Chris Wilson10603ca2013-08-26 19:51:06 -0300800 if (INTEL_INFO(dev)->gen >= 5) {
Daniel Vetter2e938892012-10-11 20:08:24 +0200801 u32 adpa;
802
Ville Syrjäläca54b812013-01-25 21:44:42 +0200803 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200804 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
805 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200806 I915_WRITE(crt->adpa_reg, adpa);
807 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200808
Ville Syrjälä0039a4b32014-10-16 20:52:30 +0300809 DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000810 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200811 }
812
Chris Wilsonf3269052011-01-24 15:17:08 +0000813}
814
Jesse Barnes79e53942008-11-07 14:24:08 -0800815/*
816 * Routines for controlling stuff on the analog port
817 */
818
Jesse Barnes79e53942008-11-07 14:24:08 -0800819static const struct drm_connector_funcs intel_crt_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +0200820 .dpms = drm_atomic_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800821 .detect = intel_crt_detect,
822 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +0100823 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +0100824 .early_unregister = intel_connector_unregister,
Jesse Barnes79e53942008-11-07 14:24:08 -0800825 .destroy = intel_crt_destroy,
826 .set_property = intel_crt_set_property,
Matt Roperc6f95f22015-01-22 16:50:32 -0800827 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +0200828 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Matt Roper2545e4a2015-01-22 16:51:27 -0800829 .atomic_get_property = intel_connector_atomic_get_property,
Jesse Barnes79e53942008-11-07 14:24:08 -0800830};
831
832static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
833 .mode_valid = intel_crt_mode_valid,
834 .get_modes = intel_crt_get_modes,
Jesse Barnes79e53942008-11-07 14:24:08 -0800835};
836
Jesse Barnes79e53942008-11-07 14:24:08 -0800837static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Lyude28cf71c2016-06-21 17:03:41 -0400838 .reset = intel_crt_reset,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100839 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800840};
841
842void intel_crt_init(struct drm_device *dev)
843{
844 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000845 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800846 struct intel_connector *intel_connector;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100847 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200848 i915_reg_t adpa_reg;
849 u32 adpa;
Jesse Barnes79e53942008-11-07 14:24:08 -0800850
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100851 if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200852 adpa_reg = PCH_ADPA;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +0100853 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200854 adpa_reg = VLV_ADPA;
855 else
856 adpa_reg = ADPA;
857
858 adpa = I915_READ(adpa_reg);
859 if ((adpa & ADPA_DAC_ENABLE) == 0) {
860 /*
861 * On some machines (some IVB at least) CRT can be
862 * fused off, but there's no known fuse bit to
863 * indicate that. On these machine the ADPA register
864 * works normally, except the DAC enable bit won't
865 * take. So the only way to tell is attempt to enable
866 * it and see what happens.
867 */
868 I915_WRITE(adpa_reg, adpa | ADPA_DAC_ENABLE |
869 ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
870 if ((I915_READ(adpa_reg) & ADPA_DAC_ENABLE) == 0)
871 return;
872 I915_WRITE(adpa_reg, adpa);
873 }
874
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000875 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
876 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800877 return;
878
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +0300879 intel_connector = intel_connector_alloc();
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800880 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000881 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800882 return;
883 }
884
885 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400886 crt->connector = intel_connector;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800887 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800888 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
889
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000890 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +0300891 DRM_MODE_ENCODER_DAC, "CRT");
Jesse Barnes79e53942008-11-07 14:24:08 -0800892
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000893 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800894
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000895 crt->base.type = INTEL_OUTPUT_ANALOG;
Ville Syrjälä301ea742014-03-03 16:15:30 +0200896 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100897 if (IS_I830(dev_priv))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300898 crt->base.crtc_mask = (1 << 0);
899 else
Keith Packard08268742012-08-13 21:34:45 -0700900 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300901
Daniel Vetterdbb02572012-01-28 14:49:23 +0100902 if (IS_GEN2(dev))
903 connector->interlace_allowed = 0;
904 else
905 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800906 connector->doublescan_allowed = 0;
907
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200908 crt->adpa_reg = adpa_reg;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700909
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100910 crt->base.compute_config = intel_crt_compute_config;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100911 if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300912 crt->base.disable = pch_disable_crt;
913 crt->base.post_disable = pch_post_disable_crt;
914 } else {
915 crt->base.disable = intel_disable_crt;
916 }
Daniel Vetter21246042012-07-01 14:58:27 +0200917 crt->base.enable = intel_enable_crt;
Ville Syrjäläf0dfb1a2016-09-26 12:20:45 +0300918 if (I915_HAS_HOTPLUG(dev) &&
919 !dmi_check_system(intel_spurious_crt_detect))
Egbert Eich1d843f92013-02-25 12:06:49 -0500920 crt->base.hpd_pin = HPD_CRT;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100921 if (HAS_DDI(dev_priv)) {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700922 crt->base.port = PORT_E;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200923 crt->base.get_config = hsw_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200924 crt->base.get_hw_state = intel_ddi_get_hw_state;
Maarten Lankhorstb7076542016-08-23 16:18:08 +0200925 crt->base.post_disable = hsw_post_disable_crt;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200926 } else {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700927 crt->base.port = PORT_NONE;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200928 crt->base.get_config = intel_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200929 crt->base.get_hw_state = intel_crt_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200930 }
Daniel Vettere403fc92012-07-02 13:41:21 +0200931 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vetter21246042012-07-01 14:58:27 +0200932
Jesse Barnes79e53942008-11-07 14:24:08 -0800933 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
934
Egbert Eich821450c2013-04-16 13:36:55 +0200935 if (!I915_HAS_HOTPLUG(dev))
936 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000937
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800938 /*
939 * Configure the automatic hotplug detection stuff
940 */
941 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800942
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200943 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000944 * TODO: find a proper way to discover whether we need to set the the
945 * polarity and link reversal bits or not, instead of relying on the
946 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200947 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100948 if (HAS_PCH_LPT(dev_priv)) {
Damien Lespiau3e683202012-12-11 18:48:29 +0000949 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
950 FDI_RX_LINK_REVERSAL_OVERRIDE;
951
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300952 dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config;
Damien Lespiau3e683202012-12-11 18:48:29 +0000953 }
Daniel Vetter754970e2014-01-16 22:28:44 +0100954
Lyude28cf71c2016-06-21 17:03:41 -0400955 intel_crt_reset(&crt->base.base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800956}