blob: 10777da730394f7a63a7c1a551e6cd40b132fd0d [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010035#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000037#include <linux/dma-fence-array.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000041#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070042#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020044#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070045
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010046static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson05394f32010-11-08 19:18:58 +000047static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010048static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilsonc76ce032013-08-08 14:41:03 +010050static bool cpu_cache_is_coherent(struct drm_device *dev,
51 enum i915_cache_level level)
52{
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +000053 return HAS_LLC(to_i915(dev)) || level != I915_CACHE_NONE;
Chris Wilsonc76ce032013-08-08 14:41:03 +010054}
55
Chris Wilson2c225692013-08-09 12:26:45 +010056static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
57{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053058 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
59 return false;
60
Chris Wilson2c225692013-08-09 12:26:45 +010061 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
62 return true;
63
64 return obj->pin_display;
65}
66
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053067static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010068insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053069 struct drm_mm_node *node, u32 size)
70{
71 memset(node, 0, sizeof(*node));
Chris Wilson4e64e552017-02-02 21:04:38 +000072 return drm_mm_insert_node_in_range(&ggtt->base.mm, node,
73 size, 0, I915_COLOR_UNEVICTABLE,
74 0, ggtt->mappable_end,
75 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053076}
77
78static void
79remove_mappable_node(struct drm_mm_node *node)
80{
81 drm_mm_remove_node(node);
82}
83
Chris Wilson73aa8082010-09-30 11:46:12 +010084/* some bookkeeping */
85static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010086 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010087{
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089 dev_priv->mm.object_count++;
90 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092}
93
94static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010095 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010096{
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098 dev_priv->mm.object_count--;
99 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200100 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100101}
102
Chris Wilson21dd3732011-01-26 15:55:56 +0000103static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100104i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106 int ret;
107
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100108 might_sleep();
109
Chris Wilsond98c52c2016-04-13 17:35:05 +0100110 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return 0;
112
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200113 /*
114 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
115 * userspace. If it takes that long something really bad is going on and
116 * we should simply try to bail out and fail as gracefully as possible.
117 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100119 !i915_reset_in_progress(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100120 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 if (ret == 0) {
122 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
123 return -EIO;
124 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100126 } else {
127 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100129}
130
Chris Wilson54cf91d2010-11-25 18:00:26 +0000131int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100133 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 int ret;
135
Daniel Vetter33196de2012-11-14 17:14:05 +0100136 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100137 if (ret)
138 return ret;
139
140 ret = mutex_lock_interruptible(&dev->struct_mutex);
141 if (ret)
142 return ret;
143
Chris Wilson76c1dec2010-09-25 11:22:51 +0100144 return 0;
145}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100146
Eric Anholt673a3942008-07-30 12:06:12 -0700147int
Eric Anholt5a125c32008-10-22 21:40:13 -0700148i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000149 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700150{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300151 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200152 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300153 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100154 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000155 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700156
Chris Wilson6299f992010-11-24 12:23:44 +0000157 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100158 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000162 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100163 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100164 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100165 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700166
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300167 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400168 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000169
Eric Anholt5a125c32008-10-22 21:40:13 -0700170 return 0;
171}
172
Chris Wilson03ac84f2016-10-28 13:58:36 +0100173static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100175{
Al Viro93c76a32015-12-04 23:45:44 -0500176 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000177 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800178 struct sg_table *st;
179 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000180 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100182
Chris Wilson6a2c4232014-11-04 04:51:40 -0800183 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100184 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100185
Chris Wilsondbb43512016-12-07 13:34:11 +0000186 /* Always aligning to the object size, allows a single allocation
187 * to handle all possible callers, and given typical object sizes,
188 * the alignment of the buddy allocation will naturally match.
189 */
190 phys = drm_pci_alloc(obj->base.dev,
191 obj->base.size,
192 roundup_pow_of_two(obj->base.size));
193 if (!phys)
194 return ERR_PTR(-ENOMEM);
195
196 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800197 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
198 struct page *page;
199 char *src;
200
201 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000202 if (IS_ERR(page)) {
203 st = ERR_CAST(page);
204 goto err_phys;
205 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800206
207 src = kmap_atomic(page);
208 memcpy(vaddr, src, PAGE_SIZE);
209 drm_clflush_virt_range(vaddr, PAGE_SIZE);
210 kunmap_atomic(src);
211
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300212 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800213 vaddr += PAGE_SIZE;
214 }
215
Chris Wilsonc0336662016-05-06 15:40:21 +0100216 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800217
218 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000219 if (!st) {
220 st = ERR_PTR(-ENOMEM);
221 goto err_phys;
222 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800223
224 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
225 kfree(st);
Chris Wilsondbb43512016-12-07 13:34:11 +0000226 st = ERR_PTR(-ENOMEM);
227 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800228 }
229
230 sg = st->sgl;
231 sg->offset = 0;
232 sg->length = obj->base.size;
233
Chris Wilsondbb43512016-12-07 13:34:11 +0000234 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800235 sg_dma_len(sg) = obj->base.size;
236
Chris Wilsondbb43512016-12-07 13:34:11 +0000237 obj->phys_handle = phys;
238 return st;
239
240err_phys:
241 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100242 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800243}
244
245static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000246__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000247 struct sg_table *pages,
248 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100250 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800251
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100252 if (obj->mm.madv == I915_MADV_DONTNEED)
253 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800254
Chris Wilsone5facdf2016-12-23 14:57:57 +0000255 if (needs_clflush &&
256 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilson05c34832016-11-18 21:17:47 +0000257 !cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000258 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100259
260 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
261 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
262}
263
264static void
265i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
266 struct sg_table *pages)
267{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000268 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100269
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100270 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500271 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800272 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100273 int i;
274
275 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800276 struct page *page;
277 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100278
Chris Wilson6a2c4232014-11-04 04:51:40 -0800279 page = shmem_read_mapping_page(mapping, i);
280 if (IS_ERR(page))
281 continue;
282
283 dst = kmap_atomic(page);
284 drm_clflush_virt_range(vaddr, PAGE_SIZE);
285 memcpy(dst, vaddr, PAGE_SIZE);
286 kunmap_atomic(dst);
287
288 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100289 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100290 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300291 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100292 vaddr += PAGE_SIZE;
293 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100294 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100295 }
296
Chris Wilson03ac84f2016-10-28 13:58:36 +0100297 sg_free_table(pages);
298 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000299
300 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800301}
302
303static void
304i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
305{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100306 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800307}
308
309static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
310 .get_pages = i915_gem_object_get_pages_phys,
311 .put_pages = i915_gem_object_put_pages_phys,
312 .release = i915_gem_object_release_phys,
313};
314
Chris Wilson35a96112016-08-14 18:44:40 +0100315int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100316{
317 struct i915_vma *vma;
318 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100319 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100320
Chris Wilson02bef8f2016-08-14 18:44:41 +0100321 lockdep_assert_held(&obj->base.dev->struct_mutex);
322
323 /* Closed vma are removed from the obj->vma_list - but they may
324 * still have an active binding on the object. To remove those we
325 * must wait for all rendering to complete to the object (as unbinding
326 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100327 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100328 ret = i915_gem_object_wait(obj,
329 I915_WAIT_INTERRUPTIBLE |
330 I915_WAIT_LOCKED |
331 I915_WAIT_ALL,
332 MAX_SCHEDULE_TIMEOUT,
333 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100334 if (ret)
335 return ret;
336
337 i915_gem_retire_requests(to_i915(obj->base.dev));
338
Chris Wilsonaa653a62016-08-04 07:52:27 +0100339 while ((vma = list_first_entry_or_null(&obj->vma_list,
340 struct i915_vma,
341 obj_link))) {
342 list_move_tail(&vma->obj_link, &still_in_list);
343 ret = i915_vma_unbind(vma);
344 if (ret)
345 break;
346 }
347 list_splice(&still_in_list, &obj->vma_list);
348
349 return ret;
350}
351
Chris Wilsone95433c2016-10-28 13:58:27 +0100352static long
353i915_gem_object_wait_fence(struct dma_fence *fence,
354 unsigned int flags,
355 long timeout,
356 struct intel_rps_client *rps)
357{
358 struct drm_i915_gem_request *rq;
359
360 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
361
362 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
363 return timeout;
364
365 if (!dma_fence_is_i915(fence))
366 return dma_fence_wait_timeout(fence,
367 flags & I915_WAIT_INTERRUPTIBLE,
368 timeout);
369
370 rq = to_request(fence);
371 if (i915_gem_request_completed(rq))
372 goto out;
373
374 /* This client is about to stall waiting for the GPU. In many cases
375 * this is undesirable and limits the throughput of the system, as
376 * many clients cannot continue processing user input/output whilst
377 * blocked. RPS autotuning may take tens of milliseconds to respond
378 * to the GPU load and thus incurs additional latency for the client.
379 * We can circumvent that by promoting the GPU frequency to maximum
380 * before we wait. This makes the GPU throttle up much more quickly
381 * (good for benchmarks and user experience, e.g. window animations),
382 * but at a cost of spending more power processing the workload
383 * (bad for battery). Not all clients even want their results
384 * immediately and for them we should just let the GPU select its own
385 * frequency to maximise efficiency. To prevent a single client from
386 * forcing the clocks too high for the whole system, we only allow
387 * each client to waitboost once in a busy period.
388 */
389 if (rps) {
390 if (INTEL_GEN(rq->i915) >= 6)
391 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
392 else
393 rps = NULL;
394 }
395
396 timeout = i915_wait_request(rq, flags, timeout);
397
398out:
399 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
400 i915_gem_request_retire_upto(rq);
401
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000402 if (rps && rq->global_seqno == intel_engine_last_submit(rq->engine)) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100403 /* The GPU is now idle and this client has stalled.
404 * Since no other client has submitted a request in the
405 * meantime, assume that this client is the only one
406 * supplying work to the GPU but is unable to keep that
407 * work supplied because it is waiting. Since the GPU is
408 * then never kept fully busy, RPS autoclocking will
409 * keep the clocks relatively low, causing further delays.
410 * Compensate by giving the synchronous client credit for
411 * a waitboost next time.
412 */
413 spin_lock(&rq->i915->rps.client_lock);
414 list_del_init(&rps->link);
415 spin_unlock(&rq->i915->rps.client_lock);
416 }
417
418 return timeout;
419}
420
421static long
422i915_gem_object_wait_reservation(struct reservation_object *resv,
423 unsigned int flags,
424 long timeout,
425 struct intel_rps_client *rps)
426{
427 struct dma_fence *excl;
428
429 if (flags & I915_WAIT_ALL) {
430 struct dma_fence **shared;
431 unsigned int count, i;
432 int ret;
433
434 ret = reservation_object_get_fences_rcu(resv,
435 &excl, &count, &shared);
436 if (ret)
437 return ret;
438
439 for (i = 0; i < count; i++) {
440 timeout = i915_gem_object_wait_fence(shared[i],
441 flags, timeout,
442 rps);
Chris Wilson636deb52017-02-12 21:53:43 +0000443 if (timeout < 0)
Chris Wilsone95433c2016-10-28 13:58:27 +0100444 break;
445
446 dma_fence_put(shared[i]);
447 }
448
449 for (; i < count; i++)
450 dma_fence_put(shared[i]);
451 kfree(shared);
452 } else {
453 excl = reservation_object_get_excl_rcu(resv);
454 }
455
Chris Wilson636deb52017-02-12 21:53:43 +0000456 if (excl && timeout >= 0)
Chris Wilsone95433c2016-10-28 13:58:27 +0100457 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
458
459 dma_fence_put(excl);
460
461 return timeout;
462}
463
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000464static void __fence_set_priority(struct dma_fence *fence, int prio)
465{
466 struct drm_i915_gem_request *rq;
467 struct intel_engine_cs *engine;
468
469 if (!dma_fence_is_i915(fence))
470 return;
471
472 rq = to_request(fence);
473 engine = rq->engine;
474 if (!engine->schedule)
475 return;
476
477 engine->schedule(rq, prio);
478}
479
480static void fence_set_priority(struct dma_fence *fence, int prio)
481{
482 /* Recurse once into a fence-array */
483 if (dma_fence_is_array(fence)) {
484 struct dma_fence_array *array = to_dma_fence_array(fence);
485 int i;
486
487 for (i = 0; i < array->num_fences; i++)
488 __fence_set_priority(array->fences[i], prio);
489 } else {
490 __fence_set_priority(fence, prio);
491 }
492}
493
494int
495i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
496 unsigned int flags,
497 int prio)
498{
499 struct dma_fence *excl;
500
501 if (flags & I915_WAIT_ALL) {
502 struct dma_fence **shared;
503 unsigned int count, i;
504 int ret;
505
506 ret = reservation_object_get_fences_rcu(obj->resv,
507 &excl, &count, &shared);
508 if (ret)
509 return ret;
510
511 for (i = 0; i < count; i++) {
512 fence_set_priority(shared[i], prio);
513 dma_fence_put(shared[i]);
514 }
515
516 kfree(shared);
517 } else {
518 excl = reservation_object_get_excl_rcu(obj->resv);
519 }
520
521 if (excl) {
522 fence_set_priority(excl, prio);
523 dma_fence_put(excl);
524 }
525 return 0;
526}
527
Chris Wilson00e60f22016-08-04 16:32:40 +0100528/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100529 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100530 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100531 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
532 * @timeout: how long to wait
533 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100534 */
535int
Chris Wilsone95433c2016-10-28 13:58:27 +0100536i915_gem_object_wait(struct drm_i915_gem_object *obj,
537 unsigned int flags,
538 long timeout,
539 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100540{
Chris Wilsone95433c2016-10-28 13:58:27 +0100541 might_sleep();
542#if IS_ENABLED(CONFIG_LOCKDEP)
543 GEM_BUG_ON(debug_locks &&
544 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
545 !!(flags & I915_WAIT_LOCKED));
546#endif
547 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100548
Chris Wilsond07f0e52016-10-28 13:58:44 +0100549 timeout = i915_gem_object_wait_reservation(obj->resv,
550 flags, timeout,
551 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100552 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100553}
554
555static struct intel_rps_client *to_rps_client(struct drm_file *file)
556{
557 struct drm_i915_file_private *fpriv = file->driver_priv;
558
559 return &fpriv->rps;
560}
561
Chris Wilson00731152014-05-21 12:42:56 +0100562int
563i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
564 int align)
565{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800566 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100567
Chris Wilsondbb43512016-12-07 13:34:11 +0000568 if (align > obj->base.size)
569 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100570
Chris Wilsondbb43512016-12-07 13:34:11 +0000571 if (obj->ops == &i915_gem_phys_ops)
Chris Wilson00731152014-05-21 12:42:56 +0100572 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100573
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100574 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100575 return -EFAULT;
576
577 if (obj->base.filp == NULL)
578 return -EINVAL;
579
Chris Wilson4717ca92016-08-04 07:52:28 +0100580 ret = i915_gem_object_unbind(obj);
581 if (ret)
582 return ret;
583
Chris Wilson548625e2016-11-01 12:11:34 +0000584 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100585 if (obj->mm.pages)
586 return -EBUSY;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800587
Chris Wilson6a2c4232014-11-04 04:51:40 -0800588 obj->ops = &i915_gem_phys_ops;
589
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100590 return i915_gem_object_pin_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100591}
592
593static int
594i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
595 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100596 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100597{
Chris Wilson00731152014-05-21 12:42:56 +0100598 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300599 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800600
601 /* We manually control the domain here and pretend that it
602 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
603 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700604 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000605 if (copy_from_user(vaddr, user_data, args->size))
606 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100607
Chris Wilson6a2c4232014-11-04 04:51:40 -0800608 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000609 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200610
Rodrigo Vivide152b62015-07-07 16:28:51 -0700611 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000612 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100613}
614
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000615void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000616{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100617 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000618}
619
620void i915_gem_object_free(struct drm_i915_gem_object *obj)
621{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100622 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100623 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000624}
625
Dave Airlieff72145b2011-02-07 12:16:14 +1000626static int
627i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000628 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000629 uint64_t size,
630 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700631{
Chris Wilson05394f32010-11-08 19:18:58 +0000632 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300633 int ret;
634 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700635
Dave Airlieff72145b2011-02-07 12:16:14 +1000636 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200637 if (size == 0)
638 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700639
640 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000641 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100642 if (IS_ERR(obj))
643 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700644
Chris Wilson05394f32010-11-08 19:18:58 +0000645 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100646 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100647 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200648 if (ret)
649 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100650
Dave Airlieff72145b2011-02-07 12:16:14 +1000651 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700652 return 0;
653}
654
Dave Airlieff72145b2011-02-07 12:16:14 +1000655int
656i915_gem_dumb_create(struct drm_file *file,
657 struct drm_device *dev,
658 struct drm_mode_create_dumb *args)
659{
660 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300661 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000662 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000663 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000664 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000665}
666
Dave Airlieff72145b2011-02-07 12:16:14 +1000667/**
668 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100669 * @dev: drm device pointer
670 * @data: ioctl data blob
671 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000672 */
673int
674i915_gem_create_ioctl(struct drm_device *dev, void *data,
675 struct drm_file *file)
676{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000677 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000678 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200679
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000680 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100681
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000682 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000683 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000684}
685
Daniel Vetter8c599672011-12-14 13:57:31 +0100686static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100687__copy_to_user_swizzled(char __user *cpu_vaddr,
688 const char *gpu_vaddr, int gpu_offset,
689 int length)
690{
691 int ret, cpu_offset = 0;
692
693 while (length > 0) {
694 int cacheline_end = ALIGN(gpu_offset + 1, 64);
695 int this_length = min(cacheline_end - gpu_offset, length);
696 int swizzled_gpu_offset = gpu_offset ^ 64;
697
698 ret = __copy_to_user(cpu_vaddr + cpu_offset,
699 gpu_vaddr + swizzled_gpu_offset,
700 this_length);
701 if (ret)
702 return ret + length;
703
704 cpu_offset += this_length;
705 gpu_offset += this_length;
706 length -= this_length;
707 }
708
709 return 0;
710}
711
712static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700713__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
714 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100715 int length)
716{
717 int ret, cpu_offset = 0;
718
719 while (length > 0) {
720 int cacheline_end = ALIGN(gpu_offset + 1, 64);
721 int this_length = min(cacheline_end - gpu_offset, length);
722 int swizzled_gpu_offset = gpu_offset ^ 64;
723
724 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
725 cpu_vaddr + cpu_offset,
726 this_length);
727 if (ret)
728 return ret + length;
729
730 cpu_offset += this_length;
731 gpu_offset += this_length;
732 length -= this_length;
733 }
734
735 return 0;
736}
737
Brad Volkin4c914c02014-02-18 10:15:45 -0800738/*
739 * Pins the specified object's pages and synchronizes the object with
740 * GPU accesses. Sets needs_clflush to non-zero if the caller should
741 * flush the object from the CPU cache.
742 */
743int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100744 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800745{
746 int ret;
747
Chris Wilsone95433c2016-10-28 13:58:27 +0100748 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800749
Chris Wilsone95433c2016-10-28 13:58:27 +0100750 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100751 if (!i915_gem_object_has_struct_page(obj))
752 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800753
Chris Wilsone95433c2016-10-28 13:58:27 +0100754 ret = i915_gem_object_wait(obj,
755 I915_WAIT_INTERRUPTIBLE |
756 I915_WAIT_LOCKED,
757 MAX_SCHEDULE_TIMEOUT,
758 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100759 if (ret)
760 return ret;
761
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100762 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100763 if (ret)
764 return ret;
765
Chris Wilsona314d5c2016-08-18 17:16:48 +0100766 i915_gem_object_flush_gtt_write_domain(obj);
767
Chris Wilson43394c72016-08-18 17:16:47 +0100768 /* If we're not in the cpu read domain, set ourself into the gtt
769 * read domain and manually flush cachelines (if required). This
770 * optimizes for the case when the gpu will dirty the data
771 * anyway again before the next pread happens.
772 */
773 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800774 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
775 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800776
Chris Wilson43394c72016-08-18 17:16:47 +0100777 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
778 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100779 if (ret)
780 goto err_unpin;
781
Chris Wilson43394c72016-08-18 17:16:47 +0100782 *needs_clflush = 0;
783 }
784
Chris Wilson97649512016-08-18 17:16:50 +0100785 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100786 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100787
788err_unpin:
789 i915_gem_object_unpin_pages(obj);
790 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100791}
792
793int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
794 unsigned int *needs_clflush)
795{
796 int ret;
797
Chris Wilsone95433c2016-10-28 13:58:27 +0100798 lockdep_assert_held(&obj->base.dev->struct_mutex);
799
Chris Wilson43394c72016-08-18 17:16:47 +0100800 *needs_clflush = 0;
801 if (!i915_gem_object_has_struct_page(obj))
802 return -ENODEV;
803
Chris Wilsone95433c2016-10-28 13:58:27 +0100804 ret = i915_gem_object_wait(obj,
805 I915_WAIT_INTERRUPTIBLE |
806 I915_WAIT_LOCKED |
807 I915_WAIT_ALL,
808 MAX_SCHEDULE_TIMEOUT,
809 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100810 if (ret)
811 return ret;
812
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100813 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100814 if (ret)
815 return ret;
816
Chris Wilsona314d5c2016-08-18 17:16:48 +0100817 i915_gem_object_flush_gtt_write_domain(obj);
818
Chris Wilson43394c72016-08-18 17:16:47 +0100819 /* If we're not in the cpu write domain, set ourself into the
820 * gtt write domain and manually flush cachelines (as required).
821 * This optimizes for the case when the gpu will use the data
822 * right away and we therefore have to clflush anyway.
823 */
824 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
825 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
826
827 /* Same trick applies to invalidate partially written cachelines read
828 * before writing.
829 */
830 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
831 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
832 obj->cache_level);
833
Chris Wilson43394c72016-08-18 17:16:47 +0100834 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
835 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100836 if (ret)
837 goto err_unpin;
838
Chris Wilson43394c72016-08-18 17:16:47 +0100839 *needs_clflush = 0;
840 }
841
842 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
843 obj->cache_dirty = true;
844
845 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100846 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100847 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100848 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100849
850err_unpin:
851 i915_gem_object_unpin_pages(obj);
852 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800853}
854
Daniel Vetter23c18c72012-03-25 19:47:42 +0200855static void
856shmem_clflush_swizzled_range(char *addr, unsigned long length,
857 bool swizzled)
858{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200859 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200860 unsigned long start = (unsigned long) addr;
861 unsigned long end = (unsigned long) addr + length;
862
863 /* For swizzling simply ensure that we always flush both
864 * channels. Lame, but simple and it works. Swizzled
865 * pwrite/pread is far from a hotpath - current userspace
866 * doesn't use it at all. */
867 start = round_down(start, 128);
868 end = round_up(end, 128);
869
870 drm_clflush_virt_range((void *)start, end - start);
871 } else {
872 drm_clflush_virt_range(addr, length);
873 }
874
875}
876
Daniel Vetterd174bd62012-03-25 19:47:40 +0200877/* Only difference to the fast-path function is that this can handle bit17
878 * and uses non-atomic copy and kmap functions. */
879static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100880shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200881 char __user *user_data,
882 bool page_do_bit17_swizzling, bool needs_clflush)
883{
884 char *vaddr;
885 int ret;
886
887 vaddr = kmap(page);
888 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100889 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200890 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200891
892 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100893 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200894 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100895 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200896 kunmap(page);
897
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100898 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200899}
900
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100901static int
902shmem_pread(struct page *page, int offset, int length, char __user *user_data,
903 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530904{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100905 int ret;
906
907 ret = -ENODEV;
908 if (!page_do_bit17_swizzling) {
909 char *vaddr = kmap_atomic(page);
910
911 if (needs_clflush)
912 drm_clflush_virt_range(vaddr + offset, length);
913 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
914 kunmap_atomic(vaddr);
915 }
916 if (ret == 0)
917 return 0;
918
919 return shmem_pread_slow(page, offset, length, user_data,
920 page_do_bit17_swizzling, needs_clflush);
921}
922
923static int
924i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
925 struct drm_i915_gem_pread *args)
926{
927 char __user *user_data;
928 u64 remain;
929 unsigned int obj_do_bit17_swizzling;
930 unsigned int needs_clflush;
931 unsigned int idx, offset;
932 int ret;
933
934 obj_do_bit17_swizzling = 0;
935 if (i915_gem_object_needs_bit17_swizzle(obj))
936 obj_do_bit17_swizzling = BIT(17);
937
938 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
939 if (ret)
940 return ret;
941
942 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
943 mutex_unlock(&obj->base.dev->struct_mutex);
944 if (ret)
945 return ret;
946
947 remain = args->size;
948 user_data = u64_to_user_ptr(args->data_ptr);
949 offset = offset_in_page(args->offset);
950 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
951 struct page *page = i915_gem_object_get_page(obj, idx);
952 int length;
953
954 length = remain;
955 if (offset + length > PAGE_SIZE)
956 length = PAGE_SIZE - offset;
957
958 ret = shmem_pread(page, offset, length, user_data,
959 page_to_phys(page) & obj_do_bit17_swizzling,
960 needs_clflush);
961 if (ret)
962 break;
963
964 remain -= length;
965 user_data += length;
966 offset = 0;
967 }
968
969 i915_gem_obj_finish_shmem_access(obj);
970 return ret;
971}
972
973static inline bool
974gtt_user_read(struct io_mapping *mapping,
975 loff_t base, int offset,
976 char __user *user_data, int length)
977{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530978 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100979 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530980
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530981 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100982 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
983 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
984 io_mapping_unmap_atomic(vaddr);
985 if (unwritten) {
986 vaddr = (void __force *)
987 io_mapping_map_wc(mapping, base, PAGE_SIZE);
988 unwritten = copy_to_user(user_data, vaddr + offset, length);
989 io_mapping_unmap(vaddr);
990 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530991 return unwritten;
992}
993
994static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100995i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
996 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530997{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100998 struct drm_i915_private *i915 = to_i915(obj->base.dev);
999 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301000 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001001 struct i915_vma *vma;
1002 void __user *user_data;
1003 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301004 int ret;
1005
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001006 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1007 if (ret)
1008 return ret;
1009
1010 intel_runtime_pm_get(i915);
1011 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1012 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001013 if (!IS_ERR(vma)) {
1014 node.start = i915_ggtt_offset(vma);
1015 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001016 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001017 if (ret) {
1018 i915_vma_unpin(vma);
1019 vma = ERR_PTR(ret);
1020 }
1021 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001022 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001023 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301024 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001025 goto out_unlock;
1026 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301027 }
1028
1029 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1030 if (ret)
1031 goto out_unpin;
1032
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001033 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301034
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001035 user_data = u64_to_user_ptr(args->data_ptr);
1036 remain = args->size;
1037 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301038
1039 while (remain > 0) {
1040 /* Operation in this page
1041 *
1042 * page_base = page offset within aperture
1043 * page_offset = offset within page
1044 * page_length = bytes to copy for this page
1045 */
1046 u32 page_base = node.start;
1047 unsigned page_offset = offset_in_page(offset);
1048 unsigned page_length = PAGE_SIZE - page_offset;
1049 page_length = remain < page_length ? remain : page_length;
1050 if (node.allocated) {
1051 wmb();
1052 ggtt->base.insert_page(&ggtt->base,
1053 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001054 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301055 wmb();
1056 } else {
1057 page_base += offset & PAGE_MASK;
1058 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001059
1060 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1061 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301062 ret = -EFAULT;
1063 break;
1064 }
1065
1066 remain -= page_length;
1067 user_data += page_length;
1068 offset += page_length;
1069 }
1070
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001071 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301072out_unpin:
1073 if (node.allocated) {
1074 wmb();
1075 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001076 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301077 remove_mappable_node(&node);
1078 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001079 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301080 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001081out_unlock:
1082 intel_runtime_pm_put(i915);
1083 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001084
Eric Anholteb014592009-03-10 11:44:52 -07001085 return ret;
1086}
1087
Eric Anholt673a3942008-07-30 12:06:12 -07001088/**
1089 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001090 * @dev: drm device pointer
1091 * @data: ioctl data blob
1092 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001093 *
1094 * On error, the contents of *data are undefined.
1095 */
1096int
1097i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001098 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001099{
1100 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001101 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001102 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001103
Chris Wilson51311d02010-11-17 09:10:42 +00001104 if (args->size == 0)
1105 return 0;
1106
1107 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001108 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001109 args->size))
1110 return -EFAULT;
1111
Chris Wilson03ac0642016-07-20 13:31:51 +01001112 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001113 if (!obj)
1114 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001115
Chris Wilson7dcd2492010-09-26 20:21:44 +01001116 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001117 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001118 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001119 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001120 }
1121
Chris Wilsondb53a302011-02-03 11:57:46 +00001122 trace_i915_gem_object_pread(obj, args->offset, args->size);
1123
Chris Wilsone95433c2016-10-28 13:58:27 +01001124 ret = i915_gem_object_wait(obj,
1125 I915_WAIT_INTERRUPTIBLE,
1126 MAX_SCHEDULE_TIMEOUT,
1127 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001128 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001129 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001130
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001131 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001132 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001133 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001134
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001135 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001136 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001137 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301138
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001139 i915_gem_object_unpin_pages(obj);
1140out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001141 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001142 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001143}
1144
Keith Packard0839ccb2008-10-30 19:38:48 -07001145/* This is the fast write path which cannot handle
1146 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001147 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001148
Chris Wilsonfe115622016-10-28 13:58:40 +01001149static inline bool
1150ggtt_write(struct io_mapping *mapping,
1151 loff_t base, int offset,
1152 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001153{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001154 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001155 unsigned long unwritten;
1156
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001157 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001158 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1159 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001160 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001161 io_mapping_unmap_atomic(vaddr);
1162 if (unwritten) {
1163 vaddr = (void __force *)
1164 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1165 unwritten = copy_from_user(vaddr + offset, user_data, length);
1166 io_mapping_unmap(vaddr);
1167 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001168
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001169 return unwritten;
1170}
1171
Eric Anholt3de09aa2009-03-09 09:42:23 -07001172/**
1173 * This is the fast pwrite path, where we copy the data directly from the
1174 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001175 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001176 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001177 */
Eric Anholt673a3942008-07-30 12:06:12 -07001178static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001179i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1180 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001181{
Chris Wilsonfe115622016-10-28 13:58:40 +01001182 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301183 struct i915_ggtt *ggtt = &i915->ggtt;
1184 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001185 struct i915_vma *vma;
1186 u64 remain, offset;
1187 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301188 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301189
Chris Wilsonfe115622016-10-28 13:58:40 +01001190 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1191 if (ret)
1192 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001193
Chris Wilson9c870d02016-10-24 13:42:15 +01001194 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001195 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001196 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001197 if (!IS_ERR(vma)) {
1198 node.start = i915_ggtt_offset(vma);
1199 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001200 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001201 if (ret) {
1202 i915_vma_unpin(vma);
1203 vma = ERR_PTR(ret);
1204 }
1205 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001206 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001207 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301208 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001209 goto out_unlock;
1210 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301211 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001212
1213 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1214 if (ret)
1215 goto out_unpin;
1216
Chris Wilsonfe115622016-10-28 13:58:40 +01001217 mutex_unlock(&i915->drm.struct_mutex);
1218
Chris Wilsonb19482d2016-08-18 17:16:43 +01001219 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001220
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301221 user_data = u64_to_user_ptr(args->data_ptr);
1222 offset = args->offset;
1223 remain = args->size;
1224 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001225 /* Operation in this page
1226 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001227 * page_base = page offset within aperture
1228 * page_offset = offset within page
1229 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001230 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301231 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001232 unsigned int page_offset = offset_in_page(offset);
1233 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301234 page_length = remain < page_length ? remain : page_length;
1235 if (node.allocated) {
1236 wmb(); /* flush the write before we modify the GGTT */
1237 ggtt->base.insert_page(&ggtt->base,
1238 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1239 node.start, I915_CACHE_NONE, 0);
1240 wmb(); /* flush modifications to the GGTT (insert_page) */
1241 } else {
1242 page_base += offset & PAGE_MASK;
1243 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001244 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001245 * source page isn't available. Return the error and we'll
1246 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301247 * If the object is non-shmem backed, we retry again with the
1248 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001249 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001250 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1251 user_data, page_length)) {
1252 ret = -EFAULT;
1253 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001254 }
Eric Anholt673a3942008-07-30 12:06:12 -07001255
Keith Packard0839ccb2008-10-30 19:38:48 -07001256 remain -= page_length;
1257 user_data += page_length;
1258 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001259 }
Chris Wilsonb19482d2016-08-18 17:16:43 +01001260 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001261
1262 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001263out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301264 if (node.allocated) {
1265 wmb();
1266 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001267 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301268 remove_mappable_node(&node);
1269 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001270 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301271 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001272out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001273 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001274 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001275 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001276}
1277
Eric Anholt673a3942008-07-30 12:06:12 -07001278static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001279shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001280 char __user *user_data,
1281 bool page_do_bit17_swizzling,
1282 bool needs_clflush_before,
1283 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001284{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001285 char *vaddr;
1286 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001287
Daniel Vetterd174bd62012-03-25 19:47:40 +02001288 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001289 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001290 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001291 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001292 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001293 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1294 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001295 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001296 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001297 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001298 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001299 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001300 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001301
Chris Wilson755d2212012-09-04 21:02:55 +01001302 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001303}
1304
Chris Wilsonfe115622016-10-28 13:58:40 +01001305/* Per-page copy function for the shmem pwrite fastpath.
1306 * Flushes invalid cachelines before writing to the target if
1307 * needs_clflush_before is set and flushes out any written cachelines after
1308 * writing if needs_clflush is set.
1309 */
Eric Anholt40123c12009-03-09 13:42:30 -07001310static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001311shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1312 bool page_do_bit17_swizzling,
1313 bool needs_clflush_before,
1314 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001315{
Chris Wilsonfe115622016-10-28 13:58:40 +01001316 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001317
Chris Wilsonfe115622016-10-28 13:58:40 +01001318 ret = -ENODEV;
1319 if (!page_do_bit17_swizzling) {
1320 char *vaddr = kmap_atomic(page);
1321
1322 if (needs_clflush_before)
1323 drm_clflush_virt_range(vaddr + offset, len);
1324 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1325 if (needs_clflush_after)
1326 drm_clflush_virt_range(vaddr + offset, len);
1327
1328 kunmap_atomic(vaddr);
1329 }
1330 if (ret == 0)
1331 return ret;
1332
1333 return shmem_pwrite_slow(page, offset, len, user_data,
1334 page_do_bit17_swizzling,
1335 needs_clflush_before,
1336 needs_clflush_after);
1337}
1338
1339static int
1340i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1341 const struct drm_i915_gem_pwrite *args)
1342{
1343 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1344 void __user *user_data;
1345 u64 remain;
1346 unsigned int obj_do_bit17_swizzling;
1347 unsigned int partial_cacheline_write;
1348 unsigned int needs_clflush;
1349 unsigned int offset, idx;
1350 int ret;
1351
1352 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001353 if (ret)
1354 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001355
Chris Wilsonfe115622016-10-28 13:58:40 +01001356 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1357 mutex_unlock(&i915->drm.struct_mutex);
1358 if (ret)
1359 return ret;
1360
1361 obj_do_bit17_swizzling = 0;
1362 if (i915_gem_object_needs_bit17_swizzle(obj))
1363 obj_do_bit17_swizzling = BIT(17);
1364
1365 /* If we don't overwrite a cacheline completely we need to be
1366 * careful to have up-to-date data by first clflushing. Don't
1367 * overcomplicate things and flush the entire patch.
1368 */
1369 partial_cacheline_write = 0;
1370 if (needs_clflush & CLFLUSH_BEFORE)
1371 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1372
Chris Wilson43394c72016-08-18 17:16:47 +01001373 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001374 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001375 offset = offset_in_page(args->offset);
1376 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1377 struct page *page = i915_gem_object_get_page(obj, idx);
1378 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001379
Chris Wilsonfe115622016-10-28 13:58:40 +01001380 length = remain;
1381 if (offset + length > PAGE_SIZE)
1382 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001383
Chris Wilsonfe115622016-10-28 13:58:40 +01001384 ret = shmem_pwrite(page, offset, length, user_data,
1385 page_to_phys(page) & obj_do_bit17_swizzling,
1386 (offset | length) & partial_cacheline_write,
1387 needs_clflush & CLFLUSH_AFTER);
1388 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001389 break;
1390
Chris Wilsonfe115622016-10-28 13:58:40 +01001391 remain -= length;
1392 user_data += length;
1393 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001394 }
1395
Rodrigo Vivide152b62015-07-07 16:28:51 -07001396 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001397 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001398 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001399}
1400
1401/**
1402 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001403 * @dev: drm device
1404 * @data: ioctl data blob
1405 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001406 *
1407 * On error, the contents of the buffer that were to be modified are undefined.
1408 */
1409int
1410i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001411 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001412{
1413 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001414 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001415 int ret;
1416
1417 if (args->size == 0)
1418 return 0;
1419
1420 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001421 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001422 args->size))
1423 return -EFAULT;
1424
Chris Wilson03ac0642016-07-20 13:31:51 +01001425 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001426 if (!obj)
1427 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001428
Chris Wilson7dcd2492010-09-26 20:21:44 +01001429 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001430 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001431 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001432 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001433 }
1434
Chris Wilsondb53a302011-02-03 11:57:46 +00001435 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1436
Chris Wilson4e6fdafa2017-03-07 12:03:38 +00001437 ret = -ENODEV;
1438 if (obj->ops->pwrite)
1439 ret = obj->ops->pwrite(obj, args);
1440 if (ret != -ENODEV)
1441 goto err;
1442
Chris Wilsone95433c2016-10-28 13:58:27 +01001443 ret = i915_gem_object_wait(obj,
1444 I915_WAIT_INTERRUPTIBLE |
1445 I915_WAIT_ALL,
1446 MAX_SCHEDULE_TIMEOUT,
1447 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001448 if (ret)
1449 goto err;
1450
Chris Wilsonfe115622016-10-28 13:58:40 +01001451 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001452 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001453 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001454
Daniel Vetter935aaa62012-03-25 19:47:35 +02001455 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001456 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1457 * it would end up going through the fenced access, and we'll get
1458 * different detiling behavior between reading and writing.
1459 * pread/pwrite currently are reading and writing from the CPU
1460 * perspective, requiring manual detiling by the client.
1461 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001462 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001463 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001464 /* Note that the gtt paths might fail with non-page-backed user
1465 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001466 * textures). Fallback to the shmem path in that case.
1467 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001468 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001469
Chris Wilsond1054ee2016-07-16 18:42:36 +01001470 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001471 if (obj->phys_handle)
1472 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301473 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001474 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001475 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001476
Chris Wilsonfe115622016-10-28 13:58:40 +01001477 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001478err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001479 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001480 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001481}
1482
Chris Wilsond243ad82016-08-18 17:16:44 +01001483static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001484write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1485{
Chris Wilson50349242016-08-18 17:17:04 +01001486 return (domain == I915_GEM_DOMAIN_GTT ?
1487 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001488}
1489
Chris Wilson40e62d52016-10-28 13:58:41 +01001490static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1491{
1492 struct drm_i915_private *i915;
1493 struct list_head *list;
1494 struct i915_vma *vma;
1495
1496 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1497 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001498 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001499
1500 if (i915_vma_is_active(vma))
1501 continue;
1502
1503 if (!drm_mm_node_allocated(&vma->node))
1504 continue;
1505
1506 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1507 }
1508
1509 i915 = to_i915(obj->base.dev);
1510 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001511 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001512}
1513
Eric Anholt673a3942008-07-30 12:06:12 -07001514/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001515 * Called when user space prepares to use an object with the CPU, either
1516 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001517 * @dev: drm device
1518 * @data: ioctl data blob
1519 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001520 */
1521int
1522i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001523 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001524{
1525 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001526 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001527 uint32_t read_domains = args->read_domains;
1528 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001529 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001530
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001531 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001532 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001533 return -EINVAL;
1534
1535 /* Having something in the write domain implies it's in the read
1536 * domain, and only that read domain. Enforce that in the request.
1537 */
1538 if (write_domain != 0 && read_domains != write_domain)
1539 return -EINVAL;
1540
Chris Wilson03ac0642016-07-20 13:31:51 +01001541 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001542 if (!obj)
1543 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001544
Chris Wilson3236f572012-08-24 09:35:09 +01001545 /* Try to flush the object off the GPU without holding the lock.
1546 * We will repeat the flush holding the lock in the normal manner
1547 * to catch cases where we are gazumped.
1548 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001549 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001550 I915_WAIT_INTERRUPTIBLE |
1551 (write_domain ? I915_WAIT_ALL : 0),
1552 MAX_SCHEDULE_TIMEOUT,
1553 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001554 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001555 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001556
Chris Wilson40e62d52016-10-28 13:58:41 +01001557 /* Flush and acquire obj->pages so that we are coherent through
1558 * direct access in memory with previous cached writes through
1559 * shmemfs and that our cache domain tracking remains valid.
1560 * For example, if the obj->filp was moved to swap without us
1561 * being notified and releasing the pages, we would mistakenly
1562 * continue to assume that the obj remained out of the CPU cached
1563 * domain.
1564 */
1565 err = i915_gem_object_pin_pages(obj);
1566 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001567 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001568
1569 err = i915_mutex_lock_interruptible(dev);
1570 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001571 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001572
Chris Wilson43566de2015-01-02 16:29:29 +05301573 if (read_domains & I915_GEM_DOMAIN_GTT)
Chris Wilson40e62d52016-10-28 13:58:41 +01001574 err = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301575 else
Chris Wilson40e62d52016-10-28 13:58:41 +01001576 err = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1577
1578 /* And bump the LRU for this access */
1579 i915_gem_object_bump_inactive_ggtt(obj);
1580
1581 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001582
Daniel Vetter031b6982015-06-26 19:35:16 +02001583 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001584 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001585
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001586out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001587 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001588out:
1589 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001590 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001591}
1592
1593/**
1594 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001595 * @dev: drm device
1596 * @data: ioctl data blob
1597 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001598 */
1599int
1600i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001601 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001602{
1603 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001604 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001605 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001606
Chris Wilson03ac0642016-07-20 13:31:51 +01001607 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001608 if (!obj)
1609 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001610
Eric Anholt673a3942008-07-30 12:06:12 -07001611 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001612 if (READ_ONCE(obj->pin_display)) {
1613 err = i915_mutex_lock_interruptible(dev);
1614 if (!err) {
1615 i915_gem_object_flush_cpu_write_domain(obj);
1616 mutex_unlock(&dev->struct_mutex);
1617 }
1618 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001619
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001620 i915_gem_object_put(obj);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001621 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001622}
1623
1624/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001625 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1626 * it is mapped to.
1627 * @dev: drm device
1628 * @data: ioctl data blob
1629 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001630 *
1631 * While the mapping holds a reference on the contents of the object, it doesn't
1632 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001633 *
1634 * IMPORTANT:
1635 *
1636 * DRM driver writers who look a this function as an example for how to do GEM
1637 * mmap support, please don't implement mmap support like here. The modern way
1638 * to implement DRM mmap support is with an mmap offset ioctl (like
1639 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1640 * That way debug tooling like valgrind will understand what's going on, hiding
1641 * the mmap call in a driver private ioctl will break that. The i915 driver only
1642 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001643 */
1644int
1645i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001646 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001647{
1648 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001649 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001650 unsigned long addr;
1651
Akash Goel1816f922015-01-02 16:29:30 +05301652 if (args->flags & ~(I915_MMAP_WC))
1653 return -EINVAL;
1654
Borislav Petkov568a58e2016-03-29 17:42:01 +02001655 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301656 return -ENODEV;
1657
Chris Wilson03ac0642016-07-20 13:31:51 +01001658 obj = i915_gem_object_lookup(file, args->handle);
1659 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001660 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001661
Daniel Vetter1286ff72012-05-10 15:25:09 +02001662 /* prime objects have no backing filp to GEM mmap
1663 * pages from.
1664 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001665 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001666 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001667 return -EINVAL;
1668 }
1669
Chris Wilson03ac0642016-07-20 13:31:51 +01001670 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001671 PROT_READ | PROT_WRITE, MAP_SHARED,
1672 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301673 if (args->flags & I915_MMAP_WC) {
1674 struct mm_struct *mm = current->mm;
1675 struct vm_area_struct *vma;
1676
Michal Hocko80a89a52016-05-23 16:26:11 -07001677 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001678 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001679 return -EINTR;
1680 }
Akash Goel1816f922015-01-02 16:29:30 +05301681 vma = find_vma(mm, addr);
1682 if (vma)
1683 vma->vm_page_prot =
1684 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1685 else
1686 addr = -ENOMEM;
1687 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001688
1689 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001690 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301691 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001692 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001693 if (IS_ERR((void *)addr))
1694 return addr;
1695
1696 args->addr_ptr = (uint64_t) addr;
1697
1698 return 0;
1699}
1700
Chris Wilson03af84f2016-08-18 17:17:01 +01001701static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1702{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001703 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001704}
1705
Jesse Barnesde151cf2008-11-12 10:03:55 -08001706/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001707 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1708 *
1709 * A history of the GTT mmap interface:
1710 *
1711 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1712 * aligned and suitable for fencing, and still fit into the available
1713 * mappable space left by the pinned display objects. A classic problem
1714 * we called the page-fault-of-doom where we would ping-pong between
1715 * two objects that could not fit inside the GTT and so the memcpy
1716 * would page one object in at the expense of the other between every
1717 * single byte.
1718 *
1719 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1720 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1721 * object is too large for the available space (or simply too large
1722 * for the mappable aperture!), a view is created instead and faulted
1723 * into userspace. (This view is aligned and sized appropriately for
1724 * fenced access.)
1725 *
1726 * Restrictions:
1727 *
1728 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1729 * hangs on some architectures, corruption on others. An attempt to service
1730 * a GTT page fault from a snoopable object will generate a SIGBUS.
1731 *
1732 * * the object must be able to fit into RAM (physical memory, though no
1733 * limited to the mappable aperture).
1734 *
1735 *
1736 * Caveats:
1737 *
1738 * * a new GTT page fault will synchronize rendering from the GPU and flush
1739 * all data to system memory. Subsequent access will not be synchronized.
1740 *
1741 * * all mappings are revoked on runtime device suspend.
1742 *
1743 * * there are only 8, 16 or 32 fence registers to share between all users
1744 * (older machines require fence register for display and blitter access
1745 * as well). Contention of the fence registers will cause the previous users
1746 * to be unmapped and any new access will generate new page faults.
1747 *
1748 * * running out of memory while servicing a fault may generate a SIGBUS,
1749 * rather than the expected SIGSEGV.
1750 */
1751int i915_gem_mmap_gtt_version(void)
1752{
1753 return 1;
1754}
1755
Chris Wilson2d4281b2017-01-10 09:56:32 +00001756static inline struct i915_ggtt_view
1757compute_partial_view(struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001758 pgoff_t page_offset,
1759 unsigned int chunk)
1760{
1761 struct i915_ggtt_view view;
1762
1763 if (i915_gem_object_is_tiled(obj))
1764 chunk = roundup(chunk, tile_row_pages(obj));
1765
Chris Wilson2d4281b2017-01-10 09:56:32 +00001766 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab1192017-01-14 00:28:25 +00001767 view.partial.offset = rounddown(page_offset, chunk);
1768 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001769 min_t(unsigned int, chunk,
Chris Wilson8bab1192017-01-14 00:28:25 +00001770 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001771
1772 /* If the partial covers the entire object, just create a normal VMA. */
1773 if (chunk >= obj->base.size >> PAGE_SHIFT)
1774 view.type = I915_GGTT_VIEW_NORMAL;
1775
1776 return view;
1777}
1778
Chris Wilson4cc69072016-08-25 19:05:19 +01001779/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001780 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001781 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001782 *
1783 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1784 * from userspace. The fault handler takes care of binding the object to
1785 * the GTT (if needed), allocating and programming a fence register (again,
1786 * only if needed based on whether the old reg is still valid or the object
1787 * is tiled) and inserting a new PTE into the faulting process.
1788 *
1789 * Note that the faulting process may involve evicting existing objects
1790 * from the GTT and/or fence registers to make room. So performance may
1791 * suffer if the GTT working set is large or there are few fence registers
1792 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001793 *
1794 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1795 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001796 */
Dave Jiang11bac802017-02-24 14:56:41 -08001797int i915_gem_fault(struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001798{
Chris Wilson03af84f2016-08-18 17:17:01 +01001799#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Dave Jiang11bac802017-02-24 14:56:41 -08001800 struct vm_area_struct *area = vmf->vma;
Chris Wilson058d88c2016-08-15 10:49:06 +01001801 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001802 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001803 struct drm_i915_private *dev_priv = to_i915(dev);
1804 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001805 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001806 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001807 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001808 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001809 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001810
Jesse Barnesde151cf2008-11-12 10:03:55 -08001811 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001812 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001813
Chris Wilsondb53a302011-02-03 11:57:46 +00001814 trace_i915_gem_object_fault(obj, page_offset, true, write);
1815
Chris Wilson6e4930f2014-02-07 18:37:06 -02001816 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001817 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001818 * repeat the flush holding the lock in the normal manner to catch cases
1819 * where we are gazumped.
1820 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001821 ret = i915_gem_object_wait(obj,
1822 I915_WAIT_INTERRUPTIBLE,
1823 MAX_SCHEDULE_TIMEOUT,
1824 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001825 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001826 goto err;
1827
Chris Wilson40e62d52016-10-28 13:58:41 +01001828 ret = i915_gem_object_pin_pages(obj);
1829 if (ret)
1830 goto err;
1831
Chris Wilsonb8f90962016-08-05 10:14:07 +01001832 intel_runtime_pm_get(dev_priv);
1833
1834 ret = i915_mutex_lock_interruptible(dev);
1835 if (ret)
1836 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001837
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001838 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001839 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001840 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001841 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001842 }
1843
Chris Wilson82118872016-08-18 17:17:05 +01001844 /* If the object is smaller than a couple of partial vma, it is
1845 * not worth only creating a single partial vma - we may as well
1846 * clear enough space for the full object.
1847 */
1848 flags = PIN_MAPPABLE;
1849 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1850 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1851
Chris Wilsona61007a2016-08-18 17:17:02 +01001852 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001853 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001854 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01001855 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00001856 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00001857 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilsonaa136d92016-08-18 17:17:03 +01001858
Chris Wilson50349242016-08-18 17:17:04 +01001859 /* Userspace is now writing through an untracked VMA, abandon
1860 * all hope that the hardware is able to track future writes.
1861 */
1862 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1863
Chris Wilsona61007a2016-08-18 17:17:02 +01001864 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1865 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001866 if (IS_ERR(vma)) {
1867 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001868 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001869 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001870
Chris Wilsonc9839302012-11-20 10:45:17 +00001871 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1872 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001873 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001874
Chris Wilson49ef5292016-08-18 17:17:00 +01001875 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001876 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001877 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001878
Chris Wilson275f0392016-10-24 13:42:14 +01001879 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001880 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001881 if (list_empty(&obj->userfault_link))
1882 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001883
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001884 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001885 ret = remap_io_mapping(area,
Chris Wilson8bab1192017-01-14 00:28:25 +00001886 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Chris Wilsonc58305a2016-08-19 16:54:28 +01001887 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1888 min_t(u64, vma->size, area->vm_end - area->vm_start),
1889 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001890
Chris Wilsonb8f90962016-08-05 10:14:07 +01001891err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001892 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001893err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001894 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001895err_rpm:
1896 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001897 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001898err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001899 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001900 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001901 /*
1902 * We eat errors when the gpu is terminally wedged to avoid
1903 * userspace unduly crashing (gl has no provisions for mmaps to
1904 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1905 * and so needs to be reported.
1906 */
1907 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001908 ret = VM_FAULT_SIGBUS;
1909 break;
1910 }
Chris Wilson045e7692010-11-07 09:18:22 +00001911 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001912 /*
1913 * EAGAIN means the gpu is hung and we'll wait for the error
1914 * handler to reset everything when re-faulting in
1915 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001916 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001917 case 0:
1918 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001919 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001920 case -EBUSY:
1921 /*
1922 * EBUSY is ok: this just means that another thread
1923 * already did the job.
1924 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001925 ret = VM_FAULT_NOPAGE;
1926 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001927 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001928 ret = VM_FAULT_OOM;
1929 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001930 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001931 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001932 ret = VM_FAULT_SIGBUS;
1933 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001934 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001935 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001936 ret = VM_FAULT_SIGBUS;
1937 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001938 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001939 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001940}
1941
1942/**
Chris Wilson901782b2009-07-10 08:18:50 +01001943 * i915_gem_release_mmap - remove physical page mappings
1944 * @obj: obj in question
1945 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001946 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001947 * relinquish ownership of the pages back to the system.
1948 *
1949 * It is vital that we remove the page mapping if we have mapped a tiled
1950 * object through the GTT and then lose the fence register due to
1951 * resource pressure. Similarly if the object has been moved out of the
1952 * aperture, than pages mapped into userspace must be revoked. Removing the
1953 * mapping will then trigger a page fault on the next user access, allowing
1954 * fixup by i915_gem_fault().
1955 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001956void
Chris Wilson05394f32010-11-08 19:18:58 +00001957i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001958{
Chris Wilson275f0392016-10-24 13:42:14 +01001959 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001960
Chris Wilson349f2cc2016-04-13 17:35:12 +01001961 /* Serialisation between user GTT access and our code depends upon
1962 * revoking the CPU's PTE whilst the mutex is held. The next user
1963 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001964 *
1965 * Note that RPM complicates somewhat by adding an additional
1966 * requirement that operations to the GGTT be made holding the RPM
1967 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001968 */
Chris Wilson275f0392016-10-24 13:42:14 +01001969 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01001970 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001971
Chris Wilson3594a3e2016-10-24 13:42:16 +01001972 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01001973 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01001974
Chris Wilson3594a3e2016-10-24 13:42:16 +01001975 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01001976 drm_vma_node_unmap(&obj->base.vma_node,
1977 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001978
1979 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1980 * memory transactions from userspace before we return. The TLB
1981 * flushing implied above by changing the PTE above *should* be
1982 * sufficient, an extra barrier here just provides us with a bit
1983 * of paranoid documentation about our requirement to serialise
1984 * memory writes before touching registers / GSM.
1985 */
1986 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01001987
1988out:
1989 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01001990}
1991
Chris Wilson7c108fd2016-10-24 13:42:18 +01001992void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001993{
Chris Wilson3594a3e2016-10-24 13:42:16 +01001994 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01001995 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001996
Chris Wilson3594a3e2016-10-24 13:42:16 +01001997 /*
1998 * Only called during RPM suspend. All users of the userfault_list
1999 * must be holding an RPM wakeref to ensure that this can not
2000 * run concurrently with themselves (and use the struct_mutex for
2001 * protection between themselves).
2002 */
2003
2004 list_for_each_entry_safe(obj, on,
2005 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002006 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002007 drm_vma_node_unmap(&obj->base.vma_node,
2008 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002009 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002010
2011 /* The fence will be lost when the device powers down. If any were
2012 * in use by hardware (i.e. they are pinned), we should not be powering
2013 * down! All other fences will be reacquired by the user upon waking.
2014 */
2015 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2016 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2017
Chris Wilson83bf6d52017-02-03 12:57:17 +00002018 /* Ideally we want to assert that the fence register is not
2019 * live at this point (i.e. that no piece of code will be
2020 * trying to write through fence + GTT, as that both violates
2021 * our tracking of activity and associated locking/barriers,
2022 * but also is illegal given that the hw is powered down).
2023 *
2024 * Previously we used reg->pin_count as a "liveness" indicator.
2025 * That is not sufficient, and we need a more fine-grained
2026 * tool if we want to have a sanity check here.
2027 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002028
2029 if (!reg->vma)
2030 continue;
2031
2032 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2033 reg->dirty = true;
2034 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002035}
2036
Chris Wilsond8cb5082012-08-11 15:41:03 +01002037static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2038{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002039 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002040 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002041
Chris Wilsonf3f61842016-08-05 10:14:14 +01002042 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002043 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002044 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002045
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002046 /* Attempt to reap some mmap space from dead objects */
2047 do {
2048 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2049 if (err)
2050 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002051
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002052 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002053 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002054 if (!err)
2055 break;
2056
2057 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002058
Chris Wilsonf3f61842016-08-05 10:14:14 +01002059 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002060}
2061
2062static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2063{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002064 drm_gem_free_mmap_offset(&obj->base);
2065}
2066
Dave Airlieda6b51d2014-12-24 13:11:17 +10002067int
Dave Airlieff72145b2011-02-07 12:16:14 +10002068i915_gem_mmap_gtt(struct drm_file *file,
2069 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002070 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002071 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002072{
Chris Wilson05394f32010-11-08 19:18:58 +00002073 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002074 int ret;
2075
Chris Wilson03ac0642016-07-20 13:31:51 +01002076 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002077 if (!obj)
2078 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002079
Chris Wilsond8cb5082012-08-11 15:41:03 +01002080 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002081 if (ret == 0)
2082 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002083
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002084 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002085 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002086}
2087
Dave Airlieff72145b2011-02-07 12:16:14 +10002088/**
2089 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2090 * @dev: DRM device
2091 * @data: GTT mapping ioctl data
2092 * @file: GEM object info
2093 *
2094 * Simply returns the fake offset to userspace so it can mmap it.
2095 * The mmap call will end up in drm_gem_mmap(), which will set things
2096 * up so we can get faults in the handler above.
2097 *
2098 * The fault handler will take care of binding the object into the GTT
2099 * (since it may have been evicted to make room for something), allocating
2100 * a fence register, and mapping the appropriate aperture address into
2101 * userspace.
2102 */
2103int
2104i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2105 struct drm_file *file)
2106{
2107 struct drm_i915_gem_mmap_gtt *args = data;
2108
Dave Airlieda6b51d2014-12-24 13:11:17 +10002109 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002110}
2111
Daniel Vetter225067e2012-08-20 10:23:20 +02002112/* Immediately discard the backing storage */
2113static void
2114i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002115{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002116 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002117
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002118 if (obj->base.filp == NULL)
2119 return;
2120
Daniel Vetter225067e2012-08-20 10:23:20 +02002121 /* Our goal here is to return as much of the memory as
2122 * is possible back to the system as we are called from OOM.
2123 * To do this we must instruct the shmfs to drop all of its
2124 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002125 */
Chris Wilson55372522014-03-25 13:23:06 +00002126 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002127 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilson0d9dc302017-03-07 13:20:31 +00002128 obj->mm.pages = ERR_PTR(-EFAULT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002129}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002130
Chris Wilson55372522014-03-25 13:23:06 +00002131/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002132void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002133{
Chris Wilson55372522014-03-25 13:23:06 +00002134 struct address_space *mapping;
2135
Chris Wilson1233e2d2016-10-28 13:58:37 +01002136 lockdep_assert_held(&obj->mm.lock);
2137 GEM_BUG_ON(obj->mm.pages);
2138
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002139 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002140 case I915_MADV_DONTNEED:
2141 i915_gem_object_truncate(obj);
2142 case __I915_MADV_PURGED:
2143 return;
2144 }
2145
2146 if (obj->base.filp == NULL)
2147 return;
2148
Al Viro93c76a32015-12-04 23:45:44 -05002149 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002150 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002151}
2152
Chris Wilson5cdf5882010-09-27 15:51:07 +01002153static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002154i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2155 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002156{
Dave Gordon85d12252016-05-20 11:54:06 +01002157 struct sgt_iter sgt_iter;
2158 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002159
Chris Wilsone5facdf2016-12-23 14:57:57 +00002160 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002161
Chris Wilson03ac84f2016-10-28 13:58:36 +01002162 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002163
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002164 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002165 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002166
Chris Wilson03ac84f2016-10-28 13:58:36 +01002167 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002168 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002169 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002170
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002171 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002172 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002173
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002174 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002175 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002176 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002177
Chris Wilson03ac84f2016-10-28 13:58:36 +01002178 sg_free_table(pages);
2179 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002180}
2181
Chris Wilson96d77632016-10-28 13:58:33 +01002182static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2183{
2184 struct radix_tree_iter iter;
2185 void **slot;
2186
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002187 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2188 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002189}
2190
Chris Wilson548625e2016-11-01 12:11:34 +00002191void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2192 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002193{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002194 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002195
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002196 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002197 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002198
Chris Wilson15717de2016-08-04 07:52:26 +01002199 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002200 if (!READ_ONCE(obj->mm.pages))
2201 return;
2202
2203 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002204 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002205 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2206 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002207
Chris Wilsona2165e32012-12-03 11:49:00 +00002208 /* ->put_pages might need to allocate memory for the bit17 swizzle
2209 * array, hence protect them from being reaped by removing them from gtt
2210 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002211 pages = fetch_and_zero(&obj->mm.pages);
2212 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002213
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002214 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002215 void *ptr;
2216
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002217 ptr = ptr_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002218 if (is_vmalloc_addr(ptr))
2219 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002220 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002221 kunmap(kmap_to_page(ptr));
2222
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002223 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002224 }
2225
Chris Wilson96d77632016-10-28 13:58:33 +01002226 __i915_gem_object_reset_page_iter(obj);
2227
Chris Wilson0d9dc302017-03-07 13:20:31 +00002228 if (!IS_ERR(pages))
2229 obj->ops->put_pages(obj, pages);
2230
Chris Wilson1233e2d2016-10-28 13:58:37 +01002231unlock:
2232 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002233}
2234
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002235static void i915_sg_trim(struct sg_table *orig_st)
2236{
2237 struct sg_table new_st;
2238 struct scatterlist *sg, *new_sg;
2239 unsigned int i;
2240
2241 if (orig_st->nents == orig_st->orig_nents)
2242 return;
2243
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002244 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002245 return;
2246
2247 new_sg = new_st.sgl;
2248 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2249 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2250 /* called before being DMA mapped, no need to copy sg->dma_* */
2251 new_sg = sg_next(new_sg);
2252 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002253 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002254
2255 sg_free_table(orig_st);
2256
2257 *orig_st = new_st;
2258}
2259
Chris Wilson03ac84f2016-10-28 13:58:36 +01002260static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002261i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002262{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002263 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002264 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2265 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002266 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002267 struct sg_table *st;
2268 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002269 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002270 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002271 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002272 unsigned int max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002273 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002274 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002275
Chris Wilson6c085a72012-08-20 11:40:46 +02002276 /* Assert that the object is not currently in any GPU domain. As it
2277 * wasn't in the GTT, there shouldn't be any way it could have been in
2278 * a GPU cache
2279 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002280 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2281 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002282
Konrad Rzeszutek Wilk7453c542016-12-20 10:02:02 -05002283 max_segment = swiotlb_max_segment();
Chris Wilson871dfbd2016-10-11 09:20:21 +01002284 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002285 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002286
Chris Wilson9da3da62012-06-01 15:20:22 +01002287 st = kmalloc(sizeof(*st), GFP_KERNEL);
2288 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002289 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002290
Chris Wilsond766ef52016-12-19 12:43:45 +00002291rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002292 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002293 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002294 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002295 }
2296
2297 /* Get the list of pages out of our struct file. They'll be pinned
2298 * at this point until we release them.
2299 *
2300 * Fail silently without starting the shrinker
2301 */
Al Viro93c76a32015-12-04 23:45:44 -05002302 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002303 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002304 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002305 sg = st->sgl;
2306 st->nents = 0;
2307 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002308 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2309 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002310 i915_gem_shrink(dev_priv,
2311 page_count,
2312 I915_SHRINK_BOUND |
2313 I915_SHRINK_UNBOUND |
2314 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002315 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2316 }
2317 if (IS_ERR(page)) {
2318 /* We've tried hard to allocate the memory by reaping
2319 * our own buffer, now let the real VM do its job and
2320 * go down in flames if truly OOM.
2321 */
David Herrmannf461d1b2014-05-25 14:34:10 +02002322 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002323 if (IS_ERR(page)) {
2324 ret = PTR_ERR(page);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002325 goto err_sg;
Imre Deake2273302015-07-09 12:59:05 +03002326 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002327 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002328 if (!i ||
2329 sg->length >= max_segment ||
2330 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002331 if (i)
2332 sg = sg_next(sg);
2333 st->nents++;
2334 sg_set_page(sg, page, PAGE_SIZE, 0);
2335 } else {
2336 sg->length += PAGE_SIZE;
2337 }
2338 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002339
2340 /* Check that the i965g/gm workaround works. */
2341 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002342 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002343 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002344 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002345
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002346 /* Trim unused sg entries to avoid wasting memory. */
2347 i915_sg_trim(st);
2348
Chris Wilson03ac84f2016-10-28 13:58:36 +01002349 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002350 if (ret) {
2351 /* DMA remapping failed? One possible cause is that
2352 * it could not reserve enough large entries, asking
2353 * for PAGE_SIZE chunks instead may be helpful.
2354 */
2355 if (max_segment > PAGE_SIZE) {
2356 for_each_sgt_page(page, sgt_iter, st)
2357 put_page(page);
2358 sg_free_table(st);
2359
2360 max_segment = PAGE_SIZE;
2361 goto rebuild_st;
2362 } else {
2363 dev_warn(&dev_priv->drm.pdev->dev,
2364 "Failed to DMA remap %lu pages\n",
2365 page_count);
2366 goto err_pages;
2367 }
2368 }
Imre Deake2273302015-07-09 12:59:05 +03002369
Eric Anholt673a3942008-07-30 12:06:12 -07002370 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002371 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002372
Chris Wilson03ac84f2016-10-28 13:58:36 +01002373 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002374
Chris Wilsonb17993b2016-11-14 11:29:30 +00002375err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002376 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002377err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002378 for_each_sgt_page(page, sgt_iter, st)
2379 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002380 sg_free_table(st);
2381 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002382
2383 /* shmemfs first checks if there is enough memory to allocate the page
2384 * and reports ENOSPC should there be insufficient, along with the usual
2385 * ENOMEM for a genuine allocation failure.
2386 *
2387 * We use ENOSPC in our driver to mean that we have run out of aperture
2388 * space and so want to translate the error from shmemfs back to our
2389 * usual understanding of ENOMEM.
2390 */
Imre Deake2273302015-07-09 12:59:05 +03002391 if (ret == -ENOSPC)
2392 ret = -ENOMEM;
2393
Chris Wilson03ac84f2016-10-28 13:58:36 +01002394 return ERR_PTR(ret);
2395}
2396
2397void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2398 struct sg_table *pages)
2399{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002400 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002401
2402 obj->mm.get_page.sg_pos = pages->sgl;
2403 obj->mm.get_page.sg_idx = 0;
2404
2405 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002406
2407 if (i915_gem_object_is_tiled(obj) &&
2408 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2409 GEM_BUG_ON(obj->mm.quirked);
2410 __i915_gem_object_pin_pages(obj);
2411 obj->mm.quirked = true;
2412 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002413}
2414
2415static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2416{
2417 struct sg_table *pages;
2418
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002419 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2420
Chris Wilson03ac84f2016-10-28 13:58:36 +01002421 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2422 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2423 return -EFAULT;
2424 }
2425
2426 pages = obj->ops->get_pages(obj);
2427 if (unlikely(IS_ERR(pages)))
2428 return PTR_ERR(pages);
2429
2430 __i915_gem_object_set_pages(obj, pages);
2431 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002432}
2433
Chris Wilson37e680a2012-06-07 15:38:42 +01002434/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002435 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002436 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002437 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002438 * either as a result of memory pressure (reaping pages under the shrinker)
2439 * or as the object is itself released.
2440 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002441int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002442{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002443 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002444
Chris Wilson1233e2d2016-10-28 13:58:37 +01002445 err = mutex_lock_interruptible(&obj->mm.lock);
2446 if (err)
2447 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002448
Chris Wilson0d9dc302017-03-07 13:20:31 +00002449 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002450 err = ____i915_gem_object_get_pages(obj);
2451 if (err)
2452 goto unlock;
2453
2454 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002455 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002456 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002457
Chris Wilson1233e2d2016-10-28 13:58:37 +01002458unlock:
2459 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002460 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002461}
2462
Dave Gordondd6034c2016-05-20 11:54:04 +01002463/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002464static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2465 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002466{
2467 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002468 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002469 struct sgt_iter sgt_iter;
2470 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002471 struct page *stack_pages[32];
2472 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002473 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002474 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002475 void *addr;
2476
2477 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002478 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002479 return kmap(sg_page(sgt->sgl));
2480
Dave Gordonb338fa42016-05-20 11:54:05 +01002481 if (n_pages > ARRAY_SIZE(stack_pages)) {
2482 /* Too big for stack -- allocate temporary array instead */
2483 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2484 if (!pages)
2485 return NULL;
2486 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002487
Dave Gordon85d12252016-05-20 11:54:06 +01002488 for_each_sgt_page(page, sgt_iter, sgt)
2489 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002490
2491 /* Check that we have the expected number of pages */
2492 GEM_BUG_ON(i != n_pages);
2493
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002494 switch (type) {
2495 case I915_MAP_WB:
2496 pgprot = PAGE_KERNEL;
2497 break;
2498 case I915_MAP_WC:
2499 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2500 break;
2501 }
2502 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002503
Dave Gordonb338fa42016-05-20 11:54:05 +01002504 if (pages != stack_pages)
2505 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002506
2507 return addr;
2508}
2509
2510/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002511void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2512 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002513{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002514 enum i915_map_type has_type;
2515 bool pinned;
2516 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002517 int ret;
2518
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002519 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002520
Chris Wilson1233e2d2016-10-28 13:58:37 +01002521 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002522 if (ret)
2523 return ERR_PTR(ret);
2524
Chris Wilson1233e2d2016-10-28 13:58:37 +01002525 pinned = true;
2526 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson0d9dc302017-03-07 13:20:31 +00002527 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002528 ret = ____i915_gem_object_get_pages(obj);
2529 if (ret)
2530 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002531
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002532 smp_mb__before_atomic();
2533 }
2534 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002535 pinned = false;
2536 }
2537 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002538
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002539 ptr = ptr_unpack_bits(obj->mm.mapping, has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002540 if (ptr && has_type != type) {
2541 if (pinned) {
2542 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002543 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002544 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002545
2546 if (is_vmalloc_addr(ptr))
2547 vunmap(ptr);
2548 else
2549 kunmap(kmap_to_page(ptr));
2550
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002551 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002552 }
2553
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002554 if (!ptr) {
2555 ptr = i915_gem_object_map(obj, type);
2556 if (!ptr) {
2557 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002558 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002559 }
2560
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002561 obj->mm.mapping = ptr_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002562 }
2563
Chris Wilson1233e2d2016-10-28 13:58:37 +01002564out_unlock:
2565 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002566 return ptr;
2567
Chris Wilson1233e2d2016-10-28 13:58:37 +01002568err_unpin:
2569 atomic_dec(&obj->mm.pages_pin_count);
2570err_unlock:
2571 ptr = ERR_PTR(ret);
2572 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002573}
2574
Chris Wilson4e6fdafa2017-03-07 12:03:38 +00002575static int
2576i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj,
2577 const struct drm_i915_gem_pwrite *arg)
2578{
2579 struct address_space *mapping = obj->base.filp->f_mapping;
2580 char __user *user_data = u64_to_user_ptr(arg->data_ptr);
2581 u64 remain, offset;
2582 unsigned int pg;
2583
2584 /* Before we instantiate/pin the backing store for our use, we
2585 * can prepopulate the shmemfs filp efficiently using a write into
2586 * the pagecache. We avoid the penalty of instantiating all the
2587 * pages, important if the user is just writing to a few and never
2588 * uses the object on the GPU, and using a direct write into shmemfs
2589 * allows it to avoid the cost of retrieving a page (either swapin
2590 * or clearing-before-use) before it is overwritten.
2591 */
2592 if (READ_ONCE(obj->mm.pages))
2593 return -ENODEV;
2594
2595 /* Before the pages are instantiated the object is treated as being
2596 * in the CPU domain. The pages will be clflushed as required before
2597 * use, and we can freely write into the pages directly. If userspace
2598 * races pwrite with any other operation; corruption will ensue -
2599 * that is userspace's prerogative!
2600 */
2601
2602 remain = arg->size;
2603 offset = arg->offset;
2604 pg = offset_in_page(offset);
2605
2606 do {
2607 unsigned int len, unwritten;
2608 struct page *page;
2609 void *data, *vaddr;
2610 int err;
2611
2612 len = PAGE_SIZE - pg;
2613 if (len > remain)
2614 len = remain;
2615
2616 err = pagecache_write_begin(obj->base.filp, mapping,
2617 offset, len, 0,
2618 &page, &data);
2619 if (err < 0)
2620 return err;
2621
2622 vaddr = kmap(page);
2623 unwritten = copy_from_user(vaddr + pg, user_data, len);
2624 kunmap(page);
2625
2626 err = pagecache_write_end(obj->base.filp, mapping,
2627 offset, len, len - unwritten,
2628 page, data);
2629 if (err < 0)
2630 return err;
2631
2632 if (unwritten)
2633 return -EFAULT;
2634
2635 remain -= len;
2636 user_data += len;
2637 offset += len;
2638 pg = 0;
2639 } while (remain);
2640
2641 return 0;
2642}
2643
Chris Wilson60958682016-12-31 11:20:11 +00002644static bool ban_context(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002645{
Chris Wilson60958682016-12-31 11:20:11 +00002646 return (i915_gem_context_is_bannable(ctx) &&
2647 ctx->ban_score >= CONTEXT_SCORE_BAN_THRESHOLD);
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002648}
2649
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002650static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002651{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002652 ctx->guilty_count++;
Chris Wilson60958682016-12-31 11:20:11 +00002653 ctx->ban_score += CONTEXT_SCORE_GUILTY;
2654 if (ban_context(ctx))
2655 i915_gem_context_set_banned(ctx);
Mika Kuoppalab083a082016-11-18 15:10:47 +02002656
2657 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002658 ctx->name, ctx->ban_score,
Chris Wilson60958682016-12-31 11:20:11 +00002659 yesno(i915_gem_context_is_banned(ctx)));
Mika Kuoppalab083a082016-11-18 15:10:47 +02002660
Chris Wilson60958682016-12-31 11:20:11 +00002661 if (!i915_gem_context_is_banned(ctx) || IS_ERR_OR_NULL(ctx->file_priv))
Mika Kuoppalab083a082016-11-18 15:10:47 +02002662 return;
2663
Chris Wilsond9e9da62016-11-22 14:41:18 +00002664 ctx->file_priv->context_bans++;
2665 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2666 ctx->name, ctx->file_priv->context_bans);
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002667}
2668
2669static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2670{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002671 ctx->active_count++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002672}
2673
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002674struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002675i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002676{
Chris Wilson4db080f2013-12-04 11:37:09 +00002677 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002678
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002679 /* We are called by the error capture and reset at a random
2680 * point in time. In particular, note that neither is crucially
2681 * ordered with an interrupt. After a hang, the GPU is dead and we
2682 * assume that no more writes can happen (we waited long enough for
2683 * all writes that were in transaction to be flushed) - adding an
2684 * extra delay for a recent interrupt is pointless. Hence, we do
2685 * not need an engine->irq_seqno_barrier() before the seqno reads.
2686 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002687 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson80b204b2016-10-28 13:58:58 +01002688 if (__i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002689 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002690
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002691 GEM_BUG_ON(request->engine != engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002692 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002693 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002694
2695 return NULL;
2696}
2697
Mika Kuoppalabf2f0432017-01-17 17:59:04 +02002698static bool engine_stalled(struct intel_engine_cs *engine)
2699{
2700 if (!engine->hangcheck.stalled)
2701 return false;
2702
2703 /* Check for possible seqno movement after hang declaration */
2704 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2705 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2706 return false;
2707 }
2708
2709 return true;
2710}
2711
Chris Wilson0e178ae2017-01-17 17:59:06 +02002712int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02002713{
2714 struct intel_engine_cs *engine;
2715 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002716 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02002717
2718 /* Ensure irq handler finishes, and not run again. */
Chris Wilson0e178ae2017-01-17 17:59:06 +02002719 for_each_engine(engine, dev_priv, id) {
2720 struct drm_i915_gem_request *request;
2721
Chris Wilson4c965542017-01-17 17:59:01 +02002722 tasklet_kill(&engine->irq_tasklet);
2723
Chris Wilson0e178ae2017-01-17 17:59:06 +02002724 if (engine_stalled(engine)) {
2725 request = i915_gem_find_active_request(engine);
2726 if (request && request->fence.error == -EIO)
2727 err = -EIO; /* Previous reset failed! */
2728 }
2729 }
2730
Chris Wilson4c965542017-01-17 17:59:01 +02002731 i915_gem_revoke_fences(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002732
2733 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02002734}
2735
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002736static void skip_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002737{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002738 void *vaddr = request->ring->vaddr;
2739 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002740
Chris Wilson821ed7d2016-09-09 14:11:53 +01002741 /* As this request likely depends on state from the lost
2742 * context, clear out all the user operations leaving the
2743 * breadcrumb at the end (so we get the fence notifications).
2744 */
2745 head = request->head;
2746 if (request->postfix < head) {
2747 memset(vaddr + head, 0, request->ring->size - head);
2748 head = 0;
2749 }
2750 memset(vaddr + head, 0, request->postfix - head);
Chris Wilsonc0d5f322017-01-10 17:22:43 +00002751
2752 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson4db080f2013-12-04 11:37:09 +00002753}
2754
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002755static void engine_skip_context(struct drm_i915_gem_request *request)
2756{
2757 struct intel_engine_cs *engine = request->engine;
2758 struct i915_gem_context *hung_ctx = request->ctx;
2759 struct intel_timeline *timeline;
2760 unsigned long flags;
2761
2762 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
2763
2764 spin_lock_irqsave(&engine->timeline->lock, flags);
2765 spin_lock(&timeline->lock);
2766
2767 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2768 if (request->ctx == hung_ctx)
2769 skip_request(request);
2770
2771 list_for_each_entry(request, &timeline->requests, link)
2772 skip_request(request);
2773
2774 spin_unlock(&timeline->lock);
2775 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2776}
2777
Mika Kuoppala61da5362017-01-17 17:59:05 +02002778/* Returns true if the request was guilty of hang */
2779static bool i915_gem_reset_request(struct drm_i915_gem_request *request)
2780{
2781 /* Read once and return the resolution */
2782 const bool guilty = engine_stalled(request->engine);
2783
Mika Kuoppala71895a02017-01-17 17:59:07 +02002784 /* The guilty request will get skipped on a hung engine.
2785 *
2786 * Users of client default contexts do not rely on logical
2787 * state preserved between batches so it is safe to execute
2788 * queued requests following the hang. Non default contexts
2789 * rely on preserved state, so skipping a batch loses the
2790 * evolution of the state and it needs to be considered corrupted.
2791 * Executing more queued batches on top of corrupted state is
2792 * risky. But we take the risk by trying to advance through
2793 * the queued requests in order to make the client behaviour
2794 * more predictable around resets, by not throwing away random
2795 * amount of batches it has prepared for execution. Sophisticated
2796 * clients can use gem_reset_stats_ioctl and dma fence status
2797 * (exported via sync_file info ioctl on explicit fences) to observe
2798 * when it loses the context state and should rebuild accordingly.
2799 *
2800 * The context ban, and ultimately the client ban, mechanism are safety
2801 * valves if client submission ends up resulting in nothing more than
2802 * subsequent hangs.
2803 */
2804
Mika Kuoppala61da5362017-01-17 17:59:05 +02002805 if (guilty) {
2806 i915_gem_context_mark_guilty(request->ctx);
2807 skip_request(request);
2808 } else {
2809 i915_gem_context_mark_innocent(request->ctx);
2810 dma_fence_set_error(&request->fence, -EAGAIN);
2811 }
2812
2813 return guilty;
2814}
2815
Chris Wilson821ed7d2016-09-09 14:11:53 +01002816static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002817{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002818 struct drm_i915_gem_request *request;
Chris Wilson608c1a52015-09-03 13:01:40 +01002819
Chris Wilson821ed7d2016-09-09 14:11:53 +01002820 if (engine->irq_seqno_barrier)
2821 engine->irq_seqno_barrier(engine);
2822
2823 request = i915_gem_find_active_request(engine);
Chris Wilsonec62ed32017-02-07 15:24:37 +00002824 if (request && i915_gem_reset_request(request)) {
2825 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2826 engine->name, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002827
Chris Wilsonec62ed32017-02-07 15:24:37 +00002828 /* If this context is now banned, skip all pending requests. */
2829 if (i915_gem_context_is_banned(request->ctx))
2830 engine_skip_context(request);
2831 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002832
2833 /* Setup the CS to resume from the breadcrumb of the hung request */
2834 engine->reset_hw(engine, request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002835}
2836
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00002837void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002838{
2839 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302840 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002841
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002842 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2843
Chris Wilson821ed7d2016-09-09 14:11:53 +01002844 i915_gem_retire_requests(dev_priv);
2845
Akash Goel3b3f1652016-10-13 22:44:48 +05302846 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002847 i915_gem_reset_engine(engine);
2848
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002849 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002850
2851 if (dev_priv->gt.awake) {
2852 intel_sanitize_gt_powersave(dev_priv);
2853 intel_enable_gt_powersave(dev_priv);
2854 if (INTEL_GEN(dev_priv) >= 6)
2855 gen6_rps_busy(dev_priv);
2856 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002857}
2858
2859static void nop_submit_request(struct drm_i915_gem_request *request)
2860{
Chris Wilson3cd94422017-01-10 17:22:45 +00002861 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3dcf93f2016-11-22 14:41:20 +00002862 i915_gem_request_submit(request);
2863 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002864}
2865
Chris Wilson2a20d6f2017-01-10 17:22:46 +00002866static void engine_set_wedged(struct intel_engine_cs *engine)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002867{
Chris Wilson3cd94422017-01-10 17:22:45 +00002868 struct drm_i915_gem_request *request;
2869 unsigned long flags;
2870
Chris Wilson20e49332016-11-22 14:41:21 +00002871 /* We need to be sure that no thread is running the old callback as
2872 * we install the nop handler (otherwise we would submit a request
2873 * to hardware that will never complete). In order to prevent this
2874 * race, we wait until the machine is idle before making the swap
2875 * (using stop_machine()).
2876 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01002877 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002878
Chris Wilson3cd94422017-01-10 17:22:45 +00002879 /* Mark all executing requests as skipped */
2880 spin_lock_irqsave(&engine->timeline->lock, flags);
2881 list_for_each_entry(request, &engine->timeline->requests, link)
2882 dma_fence_set_error(&request->fence, -EIO);
2883 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2884
Chris Wilsonc4b09302016-07-20 09:21:10 +01002885 /* Mark all pending requests as complete so that any concurrent
2886 * (lockless) lookup doesn't try and wait upon the request as we
2887 * reset it.
2888 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002889 intel_engine_init_global_seqno(engine,
Chris Wilsoncb399ea2016-11-01 10:03:16 +00002890 intel_engine_last_submit(engine));
Chris Wilsonc4b09302016-07-20 09:21:10 +01002891
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002892 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002893 * Clear the execlists queue up before freeing the requests, as those
2894 * are the ones that keep the context and ringbuffer backing objects
2895 * pinned in place.
2896 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002897
Tomas Elf7de1691a2015-10-19 16:32:32 +01002898 if (i915.enable_execlists) {
Chris Wilson663f71e2016-11-14 20:41:00 +00002899 unsigned long flags;
2900
2901 spin_lock_irqsave(&engine->timeline->lock, flags);
2902
Chris Wilson70c2a242016-09-09 14:11:46 +01002903 i915_gem_request_put(engine->execlist_port[0].request);
2904 i915_gem_request_put(engine->execlist_port[1].request);
2905 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00002906 engine->execlist_queue = RB_ROOT;
2907 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00002908
2909 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002910 }
Eric Anholt673a3942008-07-30 12:06:12 -07002911}
2912
Chris Wilson20e49332016-11-22 14:41:21 +00002913static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07002914{
Chris Wilson20e49332016-11-22 14:41:21 +00002915 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002916 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302917 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002918
Chris Wilson20e49332016-11-22 14:41:21 +00002919 for_each_engine(engine, i915, id)
Chris Wilson2a20d6f2017-01-10 17:22:46 +00002920 engine_set_wedged(engine);
Chris Wilson20e49332016-11-22 14:41:21 +00002921
2922 return 0;
2923}
2924
2925void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
2926{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002927 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2928 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002929
Chris Wilson20e49332016-11-22 14:41:21 +00002930 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Chris Wilsondfaae392010-09-22 10:31:52 +01002931
Chris Wilson20e49332016-11-22 14:41:21 +00002932 i915_gem_context_lost(dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002933 i915_gem_retire_requests(dev_priv);
Chris Wilson20e49332016-11-22 14:41:21 +00002934
2935 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002936}
2937
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002938static void
Eric Anholt673a3942008-07-30 12:06:12 -07002939i915_gem_retire_work_handler(struct work_struct *work)
2940{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002941 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002942 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002943 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002944
Chris Wilson891b48c2010-09-29 12:26:37 +01002945 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002946 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002947 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002948 mutex_unlock(&dev->struct_mutex);
2949 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002950
2951 /* Keep the retire handler running until we are finally idle.
2952 * We do not need to do this test under locking as in the worst-case
2953 * we queue the retire worker once too often.
2954 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002955 if (READ_ONCE(dev_priv->gt.awake)) {
2956 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002957 queue_delayed_work(dev_priv->wq,
2958 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002959 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002960 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002961}
Chris Wilson891b48c2010-09-29 12:26:37 +01002962
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002963static void
2964i915_gem_idle_work_handler(struct work_struct *work)
2965{
2966 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002967 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002968 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002969 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302970 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01002971 bool rearm_hangcheck;
2972
2973 if (!READ_ONCE(dev_priv->gt.awake))
2974 return;
2975
Imre Deak0cb56702016-11-07 11:20:04 +02002976 /*
2977 * Wait for last execlists context complete, but bail out in case a
2978 * new request is submitted.
2979 */
2980 wait_for(READ_ONCE(dev_priv->gt.active_requests) ||
2981 intel_execlists_idle(dev_priv), 10);
2982
Chris Wilson28176ef2016-10-28 13:58:56 +01002983 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01002984 return;
2985
2986 rearm_hangcheck =
2987 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2988
2989 if (!mutex_trylock(&dev->struct_mutex)) {
2990 /* Currently busy, come back later */
2991 mod_delayed_work(dev_priv->wq,
2992 &dev_priv->gt.idle_work,
2993 msecs_to_jiffies(50));
2994 goto out_rearm;
2995 }
2996
Imre Deak93c97dc2016-11-07 11:20:03 +02002997 /*
2998 * New request retired after this work handler started, extend active
2999 * period until next instance of the work.
3000 */
3001 if (work_pending(work))
3002 goto out_unlock;
3003
Chris Wilson28176ef2016-10-28 13:58:56 +01003004 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01003005 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003006
Imre Deak0cb56702016-11-07 11:20:04 +02003007 if (wait_for(intel_execlists_idle(dev_priv), 10))
3008 DRM_ERROR("Timeout waiting for engines to idle\n");
3009
Akash Goel3b3f1652016-10-13 22:44:48 +05303010 for_each_engine(engine, dev_priv, id)
Chris Wilson67d97da2016-07-04 08:08:31 +01003011 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08003012
Chris Wilson67d97da2016-07-04 08:08:31 +01003013 GEM_BUG_ON(!dev_priv->gt.awake);
3014 dev_priv->gt.awake = false;
3015 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003016
Chris Wilson67d97da2016-07-04 08:08:31 +01003017 if (INTEL_GEN(dev_priv) >= 6)
3018 gen6_rps_idle(dev_priv);
3019 intel_runtime_pm_put(dev_priv);
3020out_unlock:
3021 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003022
Chris Wilson67d97da2016-07-04 08:08:31 +01003023out_rearm:
3024 if (rearm_hangcheck) {
3025 GEM_BUG_ON(!dev_priv->gt.awake);
3026 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003027 }
Eric Anholt673a3942008-07-30 12:06:12 -07003028}
3029
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003030void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
3031{
3032 struct drm_i915_gem_object *obj = to_intel_bo(gem);
3033 struct drm_i915_file_private *fpriv = file->driver_priv;
3034 struct i915_vma *vma, *vn;
3035
3036 mutex_lock(&obj->base.dev->struct_mutex);
3037 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
3038 if (vma->vm->file == fpriv)
3039 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003040
3041 if (i915_gem_object_is_active(obj) &&
3042 !i915_gem_object_has_active_reference(obj)) {
3043 i915_gem_object_set_active_reference(obj);
3044 i915_gem_object_get(obj);
3045 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003046 mutex_unlock(&obj->base.dev->struct_mutex);
3047}
3048
Chris Wilsone95433c2016-10-28 13:58:27 +01003049static unsigned long to_wait_timeout(s64 timeout_ns)
3050{
3051 if (timeout_ns < 0)
3052 return MAX_SCHEDULE_TIMEOUT;
3053
3054 if (timeout_ns == 0)
3055 return 0;
3056
3057 return nsecs_to_jiffies_timeout(timeout_ns);
3058}
3059
Ben Widawsky5816d642012-04-11 11:18:19 -07003060/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003061 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003062 * @dev: drm device pointer
3063 * @data: ioctl data blob
3064 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003065 *
3066 * Returns 0 if successful, else an error is returned with the remaining time in
3067 * the timeout parameter.
3068 * -ETIME: object is still busy after timeout
3069 * -ERESTARTSYS: signal interrupted the wait
3070 * -ENONENT: object doesn't exist
3071 * Also possible, but rare:
3072 * -EAGAIN: GPU wedged
3073 * -ENOMEM: damn
3074 * -ENODEV: Internal IRQ fail
3075 * -E?: The add request failed
3076 *
3077 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3078 * non-zero timeout parameter the wait ioctl will wait for the given number of
3079 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3080 * without holding struct_mutex the object may become re-busied before this
3081 * function completes. A similar but shorter * race condition exists in the busy
3082 * ioctl
3083 */
3084int
3085i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3086{
3087 struct drm_i915_gem_wait *args = data;
3088 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003089 ktime_t start;
3090 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003091
Daniel Vetter11b5d512014-09-29 15:31:26 +02003092 if (args->flags != 0)
3093 return -EINVAL;
3094
Chris Wilson03ac0642016-07-20 13:31:51 +01003095 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003096 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003097 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003098
Chris Wilsone95433c2016-10-28 13:58:27 +01003099 start = ktime_get();
3100
3101 ret = i915_gem_object_wait(obj,
3102 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3103 to_wait_timeout(args->timeout_ns),
3104 to_rps_client(file));
3105
3106 if (args->timeout_ns > 0) {
3107 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3108 if (args->timeout_ns < 0)
3109 args->timeout_ns = 0;
Chris Wilson89cf83d2017-02-16 12:54:41 +00003110
3111 /*
3112 * Apparently ktime isn't accurate enough and occasionally has a
3113 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
3114 * things up to make the test happy. We allow up to 1 jiffy.
3115 *
3116 * This is a regression from the timespec->ktime conversion.
3117 */
3118 if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns))
3119 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003120 }
3121
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003122 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003123 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003124}
3125
Chris Wilson73cb9702016-10-28 13:58:46 +01003126static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003127{
Chris Wilson73cb9702016-10-28 13:58:46 +01003128 int ret, i;
3129
3130 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3131 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3132 if (ret)
3133 return ret;
3134 }
3135
3136 return 0;
3137}
3138
3139int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3140{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003141 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003142
Chris Wilson9caa34a2016-11-11 14:58:08 +00003143 if (flags & I915_WAIT_LOCKED) {
3144 struct i915_gem_timeline *tl;
3145
3146 lockdep_assert_held(&i915->drm.struct_mutex);
3147
3148 list_for_each_entry(tl, &i915->gt.timelines, link) {
3149 ret = wait_for_timeline(tl, flags);
3150 if (ret)
3151 return ret;
3152 }
3153 } else {
3154 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003155 if (ret)
3156 return ret;
3157 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003158
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003159 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003160}
3161
Chris Wilsond0da48c2016-11-06 12:59:59 +00003162void i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3163 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003164{
Eric Anholt673a3942008-07-30 12:06:12 -07003165 /* If we don't have a page list set up, then we're not pinned
3166 * to GPU, and we can ignore the cache flush because it'll happen
3167 * again at bind time.
3168 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003169 if (!obj->mm.pages)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003170 return;
Eric Anholt673a3942008-07-30 12:06:12 -07003171
Imre Deak769ce462013-02-13 21:56:05 +02003172 /*
3173 * Stolen memory is always coherent with the GPU as it is explicitly
3174 * marked as wc by the system, or the system is cache-coherent.
3175 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003176 if (obj->stolen || obj->phys_handle)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003177 return;
Imre Deak769ce462013-02-13 21:56:05 +02003178
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003179 /* If the GPU is snooping the contents of the CPU cache,
3180 * we do not need to manually clear the CPU cache lines. However,
3181 * the caches are only snooped when the render cache is
3182 * flushed/invalidated. As we always have to emit invalidations
3183 * and flushes when moving into and out of the RENDER domain, correct
3184 * snooping behaviour occurs naturally as the result of our domain
3185 * tracking.
3186 */
Chris Wilson0f719792015-01-13 13:32:52 +00003187 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3188 obj->cache_dirty = true;
Chris Wilsond0da48c2016-11-06 12:59:59 +00003189 return;
Chris Wilson0f719792015-01-13 13:32:52 +00003190 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003191
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003192 trace_i915_gem_object_clflush(obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003193 drm_clflush_sg(obj->mm.pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003194 obj->cache_dirty = false;
Eric Anholte47c68e2008-11-14 13:35:19 -08003195}
3196
3197/** Flushes the GTT write domain for the object if it's dirty. */
3198static void
Chris Wilson05394f32010-11-08 19:18:58 +00003199i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003200{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003201 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003202
Chris Wilson05394f32010-11-08 19:18:58 +00003203 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003204 return;
3205
Chris Wilson63256ec2011-01-04 18:42:07 +00003206 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003207 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003208 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003209 *
3210 * However, we do have to enforce the order so that all writes through
3211 * the GTT land before any writes to the device, such as updates to
3212 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003213 *
3214 * We also have to wait a bit for the writes to land from the GTT.
3215 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3216 * timing. This issue has only been observed when switching quickly
3217 * between GTT writes and CPU reads from inside the kernel on recent hw,
3218 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3219 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003220 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003221 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003222 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303223 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003224
Chris Wilsond243ad82016-08-18 17:16:44 +01003225 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003226
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003227 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003228 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003229 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003230 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003231}
3232
3233/** Flushes the CPU write domain for the object if it's dirty. */
3234static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003235i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003236{
Chris Wilson05394f32010-11-08 19:18:58 +00003237 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003238 return;
3239
Chris Wilsond0da48c2016-11-06 12:59:59 +00003240 i915_gem_clflush_object(obj, obj->pin_display);
Rodrigo Vivide152b62015-07-07 16:28:51 -07003241 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003242
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003243 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003244 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003245 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003246 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003247}
3248
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003249/**
3250 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003251 * @obj: object to act on
3252 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003253 *
3254 * This function returns when the move is complete, including waiting on
3255 * flushes to occur.
3256 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003257int
Chris Wilson20217462010-11-23 15:26:33 +00003258i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003259{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003260 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003261 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003262
Chris Wilsone95433c2016-10-28 13:58:27 +01003263 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003264
Chris Wilsone95433c2016-10-28 13:58:27 +01003265 ret = i915_gem_object_wait(obj,
3266 I915_WAIT_INTERRUPTIBLE |
3267 I915_WAIT_LOCKED |
3268 (write ? I915_WAIT_ALL : 0),
3269 MAX_SCHEDULE_TIMEOUT,
3270 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003271 if (ret)
3272 return ret;
3273
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003274 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3275 return 0;
3276
Chris Wilson43566de2015-01-02 16:29:29 +05303277 /* Flush and acquire obj->pages so that we are coherent through
3278 * direct access in memory with previous cached writes through
3279 * shmemfs and that our cache domain tracking remains valid.
3280 * For example, if the obj->filp was moved to swap without us
3281 * being notified and releasing the pages, we would mistakenly
3282 * continue to assume that the obj remained out of the CPU cached
3283 * domain.
3284 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003285 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303286 if (ret)
3287 return ret;
3288
Daniel Vettere62b59e2015-01-21 14:53:48 +01003289 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003290
Chris Wilsond0a57782012-10-09 19:24:37 +01003291 /* Serialise direct access to this object with the barriers for
3292 * coherent writes from the GPU, by effectively invalidating the
3293 * GTT domain upon first access.
3294 */
3295 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3296 mb();
3297
Chris Wilson05394f32010-11-08 19:18:58 +00003298 old_write_domain = obj->base.write_domain;
3299 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003300
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003301 /* It should now be out of any other write domains, and we can update
3302 * the domain values for our changes.
3303 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003304 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003305 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003306 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003307 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3308 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003309 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003310 }
3311
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003312 trace_i915_gem_object_change_domain(obj,
3313 old_read_domains,
3314 old_write_domain);
3315
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003316 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003317 return 0;
3318}
3319
Chris Wilsonef55f922015-10-09 14:11:27 +01003320/**
3321 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003322 * @obj: object to act on
3323 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003324 *
3325 * After this function returns, the object will be in the new cache-level
3326 * across all GTT and the contents of the backing storage will be coherent,
3327 * with respect to the new cache-level. In order to keep the backing storage
3328 * coherent for all users, we only allow a single cache level to be set
3329 * globally on the object and prevent it from being changed whilst the
3330 * hardware is reading from the object. That is if the object is currently
3331 * on the scanout it will be set to uncached (or equivalent display
3332 * cache coherency) and all non-MOCS GPU access will also be uncached so
3333 * that all direct access to the scanout remains coherent.
3334 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003335int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3336 enum i915_cache_level cache_level)
3337{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003338 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003339 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003340
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003341 lockdep_assert_held(&obj->base.dev->struct_mutex);
3342
Chris Wilsone4ffd172011-04-04 09:44:39 +01003343 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003344 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003345
Chris Wilsonef55f922015-10-09 14:11:27 +01003346 /* Inspect the list of currently bound VMA and unbind any that would
3347 * be invalid given the new cache-level. This is principally to
3348 * catch the issue of the CS prefetch crossing page boundaries and
3349 * reading an invalid PTE on older architectures.
3350 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003351restart:
3352 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003353 if (!drm_mm_node_allocated(&vma->node))
3354 continue;
3355
Chris Wilson20dfbde2016-08-04 16:32:30 +01003356 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003357 DRM_DEBUG("can not change the cache level of pinned objects\n");
3358 return -EBUSY;
3359 }
3360
Chris Wilsonaa653a62016-08-04 07:52:27 +01003361 if (i915_gem_valid_gtt_space(vma, cache_level))
3362 continue;
3363
3364 ret = i915_vma_unbind(vma);
3365 if (ret)
3366 return ret;
3367
3368 /* As unbinding may affect other elements in the
3369 * obj->vma_list (due to side-effects from retiring
3370 * an active vma), play safe and restart the iterator.
3371 */
3372 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003373 }
3374
Chris Wilsonef55f922015-10-09 14:11:27 +01003375 /* We can reuse the existing drm_mm nodes but need to change the
3376 * cache-level on the PTE. We could simply unbind them all and
3377 * rebind with the correct cache-level on next use. However since
3378 * we already have a valid slot, dma mapping, pages etc, we may as
3379 * rewrite the PTE in the belief that doing so tramples upon less
3380 * state and so involves less work.
3381 */
Chris Wilson15717de2016-08-04 07:52:26 +01003382 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003383 /* Before we change the PTE, the GPU must not be accessing it.
3384 * If we wait upon the object, we know that all the bound
3385 * VMA are no longer active.
3386 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003387 ret = i915_gem_object_wait(obj,
3388 I915_WAIT_INTERRUPTIBLE |
3389 I915_WAIT_LOCKED |
3390 I915_WAIT_ALL,
3391 MAX_SCHEDULE_TIMEOUT,
3392 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003393 if (ret)
3394 return ret;
3395
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003396 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3397 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003398 /* Access to snoopable pages through the GTT is
3399 * incoherent and on some machines causes a hard
3400 * lockup. Relinquish the CPU mmaping to force
3401 * userspace to refault in the pages and we can
3402 * then double check if the GTT mapping is still
3403 * valid for that pointer access.
3404 */
3405 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003406
Chris Wilsonef55f922015-10-09 14:11:27 +01003407 /* As we no longer need a fence for GTT access,
3408 * we can relinquish it now (and so prevent having
3409 * to steal a fence from someone else on the next
3410 * fence request). Note GPU activity would have
3411 * dropped the fence as all snoopable access is
3412 * supposed to be linear.
3413 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003414 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3415 ret = i915_vma_put_fence(vma);
3416 if (ret)
3417 return ret;
3418 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003419 } else {
3420 /* We either have incoherent backing store and
3421 * so no GTT access or the architecture is fully
3422 * coherent. In such cases, existing GTT mmaps
3423 * ignore the cache bit in the PTE and we can
3424 * rewrite it without confusing the GPU or having
3425 * to force userspace to fault back in its mmaps.
3426 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003427 }
3428
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003429 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003430 if (!drm_mm_node_allocated(&vma->node))
3431 continue;
3432
3433 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3434 if (ret)
3435 return ret;
3436 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003437 }
3438
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003439 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU &&
3440 cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3441 obj->cache_dirty = true;
3442
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003443 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003444 vma->node.color = cache_level;
3445 obj->cache_level = cache_level;
3446
Chris Wilsone4ffd172011-04-04 09:44:39 +01003447 return 0;
3448}
3449
Ben Widawsky199adf42012-09-21 17:01:20 -07003450int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3451 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003452{
Ben Widawsky199adf42012-09-21 17:01:20 -07003453 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003454 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003455 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003456
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003457 rcu_read_lock();
3458 obj = i915_gem_object_lookup_rcu(file, args->handle);
3459 if (!obj) {
3460 err = -ENOENT;
3461 goto out;
3462 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003463
Chris Wilson651d7942013-08-08 14:41:10 +01003464 switch (obj->cache_level) {
3465 case I915_CACHE_LLC:
3466 case I915_CACHE_L3_LLC:
3467 args->caching = I915_CACHING_CACHED;
3468 break;
3469
Chris Wilson4257d3b2013-08-08 14:41:11 +01003470 case I915_CACHE_WT:
3471 args->caching = I915_CACHING_DISPLAY;
3472 break;
3473
Chris Wilson651d7942013-08-08 14:41:10 +01003474 default:
3475 args->caching = I915_CACHING_NONE;
3476 break;
3477 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003478out:
3479 rcu_read_unlock();
3480 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003481}
3482
Ben Widawsky199adf42012-09-21 17:01:20 -07003483int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3484 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003485{
Chris Wilson9c870d02016-10-24 13:42:15 +01003486 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003487 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003488 struct drm_i915_gem_object *obj;
3489 enum i915_cache_level level;
Chris Wilsond65415d2017-01-19 08:22:10 +00003490 int ret = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003491
Ben Widawsky199adf42012-09-21 17:01:20 -07003492 switch (args->caching) {
3493 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003494 level = I915_CACHE_NONE;
3495 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003496 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003497 /*
3498 * Due to a HW issue on BXT A stepping, GPU stores via a
3499 * snooped mapping may leave stale data in a corresponding CPU
3500 * cacheline, whereas normally such cachelines would get
3501 * invalidated.
3502 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003503 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003504 return -ENODEV;
3505
Chris Wilsone6994ae2012-07-10 10:27:08 +01003506 level = I915_CACHE_LLC;
3507 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003508 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003509 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003510 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003511 default:
3512 return -EINVAL;
3513 }
3514
Chris Wilsond65415d2017-01-19 08:22:10 +00003515 obj = i915_gem_object_lookup(file, args->handle);
3516 if (!obj)
3517 return -ENOENT;
3518
3519 if (obj->cache_level == level)
3520 goto out;
3521
3522 ret = i915_gem_object_wait(obj,
3523 I915_WAIT_INTERRUPTIBLE,
3524 MAX_SCHEDULE_TIMEOUT,
3525 to_rps_client(file));
3526 if (ret)
3527 goto out;
3528
Ben Widawsky3bc29132012-09-26 16:15:20 -07003529 ret = i915_mutex_lock_interruptible(dev);
3530 if (ret)
Chris Wilsond65415d2017-01-19 08:22:10 +00003531 goto out;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003532
3533 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003534 mutex_unlock(&dev->struct_mutex);
Chris Wilsond65415d2017-01-19 08:22:10 +00003535
3536out:
3537 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003538 return ret;
3539}
3540
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003541/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003542 * Prepare buffer for display plane (scanout, cursors, etc).
3543 * Can be called from an uninterruptible phase (modesetting) and allows
3544 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003545 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003546struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003547i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3548 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003549 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003550{
Chris Wilson058d88c2016-08-15 10:49:06 +01003551 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003552 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003553 int ret;
3554
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003555 lockdep_assert_held(&obj->base.dev->struct_mutex);
3556
Chris Wilsoncc98b412013-08-09 12:25:09 +01003557 /* Mark the pin_display early so that we account for the
3558 * display coherency whilst setting up the cache domains.
3559 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003560 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003561
Eric Anholta7ef0642011-03-29 16:59:54 -07003562 /* The display engine is not coherent with the LLC cache on gen6. As
3563 * a result, we make sure that the pinning that is about to occur is
3564 * done with uncached PTEs. This is lowest common denominator for all
3565 * chipsets.
3566 *
3567 * However for gen6+, we could do better by using the GFDT bit instead
3568 * of uncaching, which would allow us to flush all the LLC-cached data
3569 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3570 */
Chris Wilson651d7942013-08-08 14:41:10 +01003571 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003572 HAS_WT(to_i915(obj->base.dev)) ?
3573 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003574 if (ret) {
3575 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003576 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003577 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003578
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003579 /* As the user may map the buffer once pinned in the display plane
3580 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003581 * always use map_and_fenceable for all scanout buffers. However,
3582 * it may simply be too big to fit into mappable, in which case
3583 * put it anyway and hope that userspace can cope (but always first
3584 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003585 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003586 vma = ERR_PTR(-ENOSPC);
Chris Wilson47a8e3f2017-01-14 00:28:27 +00003587 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson2efb8132016-08-18 17:17:06 +01003588 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3589 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003590 if (IS_ERR(vma)) {
3591 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3592 unsigned int flags;
3593
3594 /* Valleyview is definitely limited to scanning out the first
3595 * 512MiB. Lets presume this behaviour was inherited from the
3596 * g4x display engine and that all earlier gen are similarly
3597 * limited. Testing suggests that it is a little more
3598 * complicated than this. For example, Cherryview appears quite
3599 * happy to scanout from anywhere within its global aperture.
3600 */
3601 flags = 0;
3602 if (HAS_GMCH_DISPLAY(i915))
3603 flags = PIN_MAPPABLE;
3604 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3605 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003606 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003607 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003608
Chris Wilsond8923dc2016-08-18 17:17:07 +01003609 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3610
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003611 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
Chris Wilsone3818692017-01-09 11:19:32 +00003612 if (obj->cache_dirty || obj->base.write_domain == I915_GEM_DOMAIN_CPU) {
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003613 i915_gem_clflush_object(obj, true);
3614 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
3615 }
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003616
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003617 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003618 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003619
3620 /* It should now be out of any other write domains, and we can update
3621 * the domain values for our changes.
3622 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003623 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003624 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003625
3626 trace_i915_gem_object_change_domain(obj,
3627 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003628 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003629
Chris Wilson058d88c2016-08-15 10:49:06 +01003630 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003631
3632err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003633 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003634 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003635}
3636
3637void
Chris Wilson058d88c2016-08-15 10:49:06 +01003638i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003639{
Chris Wilson49d73912016-11-29 09:50:08 +00003640 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003641
Chris Wilson058d88c2016-08-15 10:49:06 +01003642 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003643 return;
3644
Chris Wilsond8923dc2016-08-18 17:17:07 +01003645 if (--vma->obj->pin_display == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00003646 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003647
Chris Wilson383d5822016-08-18 17:17:08 +01003648 /* Bump the LRU to try and avoid premature eviction whilst flipping */
Chris Wilsonbefedbb2017-01-19 19:26:55 +00003649 i915_gem_object_bump_inactive_ggtt(vma->obj);
Chris Wilson383d5822016-08-18 17:17:08 +01003650
Chris Wilson058d88c2016-08-15 10:49:06 +01003651 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003652}
3653
Eric Anholte47c68e2008-11-14 13:35:19 -08003654/**
3655 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003656 * @obj: object to act on
3657 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003658 *
3659 * This function returns when the move is complete, including waiting on
3660 * flushes to occur.
3661 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003662int
Chris Wilson919926a2010-11-12 13:42:53 +00003663i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003664{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003665 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003666 int ret;
3667
Chris Wilsone95433c2016-10-28 13:58:27 +01003668 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003669
Chris Wilsone95433c2016-10-28 13:58:27 +01003670 ret = i915_gem_object_wait(obj,
3671 I915_WAIT_INTERRUPTIBLE |
3672 I915_WAIT_LOCKED |
3673 (write ? I915_WAIT_ALL : 0),
3674 MAX_SCHEDULE_TIMEOUT,
3675 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003676 if (ret)
3677 return ret;
3678
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003679 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3680 return 0;
3681
Eric Anholte47c68e2008-11-14 13:35:19 -08003682 i915_gem_object_flush_gtt_write_domain(obj);
3683
Chris Wilson05394f32010-11-08 19:18:58 +00003684 old_write_domain = obj->base.write_domain;
3685 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003686
Eric Anholte47c68e2008-11-14 13:35:19 -08003687 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003688 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003689 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003690
Chris Wilson05394f32010-11-08 19:18:58 +00003691 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003692 }
3693
3694 /* It should now be out of any other write domains, and we can update
3695 * the domain values for our changes.
3696 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003697 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003698
3699 /* If we're writing through the CPU, then the GPU read domains will
3700 * need to be invalidated at next use.
3701 */
3702 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003703 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3704 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003705 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003706
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003707 trace_i915_gem_object_change_domain(obj,
3708 old_read_domains,
3709 old_write_domain);
3710
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003711 return 0;
3712}
3713
Eric Anholt673a3942008-07-30 12:06:12 -07003714/* Throttle our rendering by waiting until the ring has completed our requests
3715 * emitted over 20 msec ago.
3716 *
Eric Anholtb9624422009-06-03 07:27:35 +00003717 * Note that if we were to use the current jiffies each time around the loop,
3718 * we wouldn't escape the function with any frames outstanding if the time to
3719 * render a frame was over 20ms.
3720 *
Eric Anholt673a3942008-07-30 12:06:12 -07003721 * This should get us reasonable parallelism between CPU and GPU but also
3722 * relatively low latency when blocking on a particular request to finish.
3723 */
3724static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003725i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003726{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003727 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003728 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003729 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003730 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003731 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003732
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003733 /* ABI: return -EIO if already wedged */
3734 if (i915_terminally_wedged(&dev_priv->gpu_error))
3735 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003736
Chris Wilson1c255952010-09-26 11:03:27 +01003737 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003738 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003739 if (time_after_eq(request->emitted_jiffies, recent_enough))
3740 break;
3741
John Harrisonfcfa423c2015-05-29 17:44:12 +01003742 /*
3743 * Note that the request might not have been submitted yet.
3744 * In which case emitted_jiffies will be zero.
3745 */
3746 if (!request->emitted_jiffies)
3747 continue;
3748
John Harrison54fb2412014-11-24 18:49:27 +00003749 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003750 }
John Harrisonff865882014-11-24 18:49:28 +00003751 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003752 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003753 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003754
John Harrison54fb2412014-11-24 18:49:27 +00003755 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003756 return 0;
3757
Chris Wilsone95433c2016-10-28 13:58:27 +01003758 ret = i915_wait_request(target,
3759 I915_WAIT_INTERRUPTIBLE,
3760 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003761 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003762
Chris Wilsone95433c2016-10-28 13:58:27 +01003763 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003764}
3765
Chris Wilson058d88c2016-08-15 10:49:06 +01003766struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003767i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3768 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003769 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003770 u64 alignment,
3771 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003772{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003773 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3774 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003775 struct i915_vma *vma;
3776 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003777
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003778 lockdep_assert_held(&obj->base.dev->struct_mutex);
3779
Chris Wilson718659a2017-01-16 15:21:28 +00003780 vma = i915_vma_instance(obj, vm, view);
Chris Wilsone0216b72017-01-19 19:26:57 +00003781 if (unlikely(IS_ERR(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003782 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003783
3784 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3785 if (flags & PIN_NONBLOCK &&
3786 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003787 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003788
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003789 if (flags & PIN_MAPPABLE) {
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003790 /* If the required space is larger than the available
3791 * aperture, we will not able to find a slot for the
3792 * object and unbinding the object now will be in
3793 * vain. Worse, doing so may cause us to ping-pong
3794 * the object in and out of the Global GTT and
3795 * waste a lot of cycles under the mutex.
3796 */
Chris Wilson944397f2017-01-09 16:16:11 +00003797 if (vma->fence_size > dev_priv->ggtt.mappable_end)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003798 return ERR_PTR(-E2BIG);
3799
3800 /* If NONBLOCK is set the caller is optimistically
3801 * trying to cache the full object within the mappable
3802 * aperture, and *must* have a fallback in place for
3803 * situations where we cannot bind the object. We
3804 * can be a little more lax here and use the fallback
3805 * more often to avoid costly migrations of ourselves
3806 * and other objects within the aperture.
3807 *
3808 * Half-the-aperture is used as a simple heuristic.
3809 * More interesting would to do search for a free
3810 * block prior to making the commitment to unbind.
3811 * That caters for the self-harm case, and with a
3812 * little more heuristics (e.g. NOFAULT, NOEVICT)
3813 * we could try to minimise harm to others.
3814 */
3815 if (flags & PIN_NONBLOCK &&
Chris Wilson944397f2017-01-09 16:16:11 +00003816 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003817 return ERR_PTR(-ENOSPC);
3818 }
3819
Chris Wilson59bfa122016-08-04 16:32:31 +01003820 WARN(i915_vma_is_pinned(vma),
3821 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003822 " offset=%08x, req.alignment=%llx,"
3823 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3824 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003825 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003826 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003827 ret = i915_vma_unbind(vma);
3828 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003829 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003830 }
3831
Chris Wilson058d88c2016-08-15 10:49:06 +01003832 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3833 if (ret)
3834 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003835
Chris Wilson058d88c2016-08-15 10:49:06 +01003836 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003837}
3838
Chris Wilsonedf6b762016-08-09 09:23:33 +01003839static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003840{
3841 /* Note that we could alias engines in the execbuf API, but
3842 * that would be very unwise as it prevents userspace from
3843 * fine control over engine selection. Ahem.
3844 *
3845 * This should be something like EXEC_MAX_ENGINE instead of
3846 * I915_NUM_ENGINES.
3847 */
3848 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3849 return 0x10000 << id;
3850}
3851
3852static __always_inline unsigned int __busy_write_id(unsigned int id)
3853{
Chris Wilson70cb4722016-08-09 18:08:25 +01003854 /* The uABI guarantees an active writer is also amongst the read
3855 * engines. This would be true if we accessed the activity tracking
3856 * under the lock, but as we perform the lookup of the object and
3857 * its activity locklessly we can not guarantee that the last_write
3858 * being active implies that we have set the same engine flag from
3859 * last_read - hence we always set both read and write busy for
3860 * last_write.
3861 */
3862 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003863}
3864
Chris Wilsonedf6b762016-08-09 09:23:33 +01003865static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003866__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003867 unsigned int (*flag)(unsigned int id))
3868{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003869 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01003870
Chris Wilsond07f0e52016-10-28 13:58:44 +01003871 /* We have to check the current hw status of the fence as the uABI
3872 * guarantees forward progress. We could rely on the idle worker
3873 * to eventually flush us, but to minimise latency just ask the
3874 * hardware.
3875 *
3876 * Note we only report on the status of native fences.
3877 */
3878 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01003879 return 0;
3880
Chris Wilsond07f0e52016-10-28 13:58:44 +01003881 /* opencode to_request() in order to avoid const warnings */
3882 rq = container_of(fence, struct drm_i915_gem_request, fence);
3883 if (i915_gem_request_completed(rq))
3884 return 0;
3885
3886 return flag(rq->engine->exec_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003887}
3888
Chris Wilsonedf6b762016-08-09 09:23:33 +01003889static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003890busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003891{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003892 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003893}
3894
Chris Wilsonedf6b762016-08-09 09:23:33 +01003895static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003896busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003897{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003898 if (!fence)
3899 return 0;
3900
3901 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003902}
3903
Eric Anholt673a3942008-07-30 12:06:12 -07003904int
Eric Anholt673a3942008-07-30 12:06:12 -07003905i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003906 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003907{
3908 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003909 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003910 struct reservation_object_list *list;
3911 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003912 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07003913
Chris Wilsond07f0e52016-10-28 13:58:44 +01003914 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003915 rcu_read_lock();
3916 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01003917 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003918 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003919
3920 /* A discrepancy here is that we do not report the status of
3921 * non-i915 fences, i.e. even though we may report the object as idle,
3922 * a call to set-domain may still stall waiting for foreign rendering.
3923 * This also means that wait-ioctl may report an object as busy,
3924 * where busy-ioctl considers it idle.
3925 *
3926 * We trade the ability to warn of foreign fences to report on which
3927 * i915 engines are active for the object.
3928 *
3929 * Alternatively, we can trade that extra information on read/write
3930 * activity with
3931 * args->busy =
3932 * !reservation_object_test_signaled_rcu(obj->resv, true);
3933 * to report the overall busyness. This is what the wait-ioctl does.
3934 *
3935 */
3936retry:
3937 seq = raw_read_seqcount(&obj->resv->seq);
3938
3939 /* Translate the exclusive fence to the READ *and* WRITE engine */
3940 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
3941
3942 /* Translate shared fences to READ set of engines */
3943 list = rcu_dereference(obj->resv->fence);
3944 if (list) {
3945 unsigned int shared_count = list->shared_count, i;
3946
3947 for (i = 0; i < shared_count; ++i) {
3948 struct dma_fence *fence =
3949 rcu_dereference(list->shared[i]);
3950
3951 args->busy |= busy_check_reader(fence);
3952 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003953 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003954
Chris Wilsond07f0e52016-10-28 13:58:44 +01003955 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
3956 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00003957
Chris Wilsond07f0e52016-10-28 13:58:44 +01003958 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003959out:
3960 rcu_read_unlock();
3961 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07003962}
3963
3964int
3965i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3966 struct drm_file *file_priv)
3967{
Akshay Joshi0206e352011-08-16 15:34:10 -04003968 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003969}
3970
Chris Wilson3ef94da2009-09-14 16:50:29 +01003971int
3972i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3973 struct drm_file *file_priv)
3974{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003975 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003976 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003977 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003978 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003979
3980 switch (args->madv) {
3981 case I915_MADV_DONTNEED:
3982 case I915_MADV_WILLNEED:
3983 break;
3984 default:
3985 return -EINVAL;
3986 }
3987
Chris Wilson03ac0642016-07-20 13:31:51 +01003988 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003989 if (!obj)
3990 return -ENOENT;
3991
3992 err = mutex_lock_interruptible(&obj->mm.lock);
3993 if (err)
3994 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003995
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003996 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003997 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01003998 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003999 if (obj->mm.madv == I915_MADV_WILLNEED) {
4000 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004001 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004002 obj->mm.quirked = false;
4003 }
4004 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00004005 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004006 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004007 obj->mm.quirked = true;
4008 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01004009 }
4010
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004011 if (obj->mm.madv != __I915_MADV_PURGED)
4012 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004013
Chris Wilson6c085a72012-08-20 11:40:46 +02004014 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004015 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004016 i915_gem_object_truncate(obj);
4017
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004018 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004019 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004020
Chris Wilson1233e2d2016-10-28 13:58:37 +01004021out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004022 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004023 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004024}
4025
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004026static void
4027frontbuffer_retire(struct i915_gem_active *active,
4028 struct drm_i915_gem_request *request)
4029{
4030 struct drm_i915_gem_object *obj =
4031 container_of(active, typeof(*obj), frontbuffer_write);
4032
4033 intel_fb_obj_flush(obj, true, ORIGIN_CS);
4034}
4035
Chris Wilson37e680a2012-06-07 15:38:42 +01004036void i915_gem_object_init(struct drm_i915_gem_object *obj,
4037 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004038{
Chris Wilson1233e2d2016-10-28 13:58:37 +01004039 mutex_init(&obj->mm.lock);
4040
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004041 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01004042 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004043 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004044 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004045 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004046
Chris Wilson37e680a2012-06-07 15:38:42 +01004047 obj->ops = ops;
4048
Chris Wilsond07f0e52016-10-28 13:58:44 +01004049 reservation_object_init(&obj->__builtin_resv);
4050 obj->resv = &obj->__builtin_resv;
4051
Chris Wilson50349242016-08-18 17:17:04 +01004052 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004053 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004054
4055 obj->mm.madv = I915_MADV_WILLNEED;
4056 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4057 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004058
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004059 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004060}
4061
Chris Wilson37e680a2012-06-07 15:38:42 +01004062static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004063 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4064 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson4e6fdafa2017-03-07 12:03:38 +00004065
Chris Wilson37e680a2012-06-07 15:38:42 +01004066 .get_pages = i915_gem_object_get_pages_gtt,
4067 .put_pages = i915_gem_object_put_pages_gtt,
Chris Wilson4e6fdafa2017-03-07 12:03:38 +00004068
4069 .pwrite = i915_gem_object_pwrite_gtt,
Chris Wilson37e680a2012-06-07 15:38:42 +01004070};
4071
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004072struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004073i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004074{
Daniel Vetterc397b902010-04-09 19:05:07 +00004075 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004076 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004077 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004078 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004079
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004080 /* There is a prevalence of the assumption that we fit the object's
4081 * page count inside a 32bit _signed_ variable. Let's document this and
4082 * catch if we ever need to fix it. In the meantime, if you do spot
4083 * such a local variable, please consider fixing!
4084 */
4085 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
4086 return ERR_PTR(-E2BIG);
4087
4088 if (overflows_type(size, obj->base.size))
4089 return ERR_PTR(-E2BIG);
4090
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004091 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004092 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004093 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004094
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004095 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004096 if (ret)
4097 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004098
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004099 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004100 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004101 /* 965gm cannot relocate objects above 4GiB. */
4102 mask &= ~__GFP_HIGHMEM;
4103 mask |= __GFP_DMA32;
4104 }
4105
Al Viro93c76a32015-12-04 23:45:44 -05004106 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004107 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004108
Chris Wilson37e680a2012-06-07 15:38:42 +01004109 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004110
Daniel Vetterc397b902010-04-09 19:05:07 +00004111 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4112 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4113
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004114 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004115 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004116 * cache) for about a 10% performance improvement
4117 * compared to uncached. Graphics requests other than
4118 * display scanout are coherent with the CPU in
4119 * accessing this cache. This means in this mode we
4120 * don't need to clflush on the CPU side, and on the
4121 * GPU side we only need to flush internal caches to
4122 * get data visible to the CPU.
4123 *
4124 * However, we maintain the display planes as UC, and so
4125 * need to rebind when first used as such.
4126 */
4127 obj->cache_level = I915_CACHE_LLC;
4128 } else
4129 obj->cache_level = I915_CACHE_NONE;
4130
Daniel Vetterd861e332013-07-24 23:25:03 +02004131 trace_i915_gem_object_create(obj);
4132
Chris Wilson05394f32010-11-08 19:18:58 +00004133 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004134
4135fail:
4136 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004137 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004138}
4139
Chris Wilson340fbd82014-05-22 09:16:52 +01004140static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4141{
4142 /* If we are the last user of the backing storage (be it shmemfs
4143 * pages or stolen etc), we know that the pages are going to be
4144 * immediately released. In this case, we can then skip copying
4145 * back the contents from the GPU.
4146 */
4147
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004148 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004149 return false;
4150
4151 if (obj->base.filp == NULL)
4152 return true;
4153
4154 /* At first glance, this looks racy, but then again so would be
4155 * userspace racing mmap against close. However, the first external
4156 * reference to the filp can only be obtained through the
4157 * i915_gem_mmap_ioctl() which safeguards us against the user
4158 * acquiring such a reference whilst we are in the middle of
4159 * freeing the object.
4160 */
4161 return atomic_long_read(&obj->base.filp->f_count) == 1;
4162}
4163
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004164static void __i915_gem_free_objects(struct drm_i915_private *i915,
4165 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004166{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004167 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004168
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004169 mutex_lock(&i915->drm.struct_mutex);
4170 intel_runtime_pm_get(i915);
4171 llist_for_each_entry(obj, freed, freed) {
4172 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004173
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004174 trace_i915_gem_object_destroy(obj);
4175
4176 GEM_BUG_ON(i915_gem_object_is_active(obj));
4177 list_for_each_entry_safe(vma, vn,
4178 &obj->vma_list, obj_link) {
4179 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4180 GEM_BUG_ON(i915_vma_is_active(vma));
4181 vma->flags &= ~I915_VMA_PIN_MASK;
4182 i915_vma_close(vma);
4183 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004184 GEM_BUG_ON(!list_empty(&obj->vma_list));
4185 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004186
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004187 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004188 }
4189 intel_runtime_pm_put(i915);
4190 mutex_unlock(&i915->drm.struct_mutex);
4191
4192 llist_for_each_entry_safe(obj, on, freed, freed) {
4193 GEM_BUG_ON(obj->bind_count);
4194 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4195
4196 if (obj->ops->release)
4197 obj->ops->release(obj);
4198
4199 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4200 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004201 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004202 GEM_BUG_ON(obj->mm.pages);
4203
4204 if (obj->base.import_attach)
4205 drm_prime_gem_destroy(&obj->base, NULL);
4206
Chris Wilsond07f0e52016-10-28 13:58:44 +01004207 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004208 drm_gem_object_release(&obj->base);
4209 i915_gem_info_remove_obj(i915, obj->base.size);
4210
4211 kfree(obj->bit_17);
4212 i915_gem_object_free(obj);
4213 }
4214}
4215
4216static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4217{
4218 struct llist_node *freed;
4219
4220 freed = llist_del_all(&i915->mm.free_list);
4221 if (unlikely(freed))
4222 __i915_gem_free_objects(i915, freed);
4223}
4224
4225static void __i915_gem_free_work(struct work_struct *work)
4226{
4227 struct drm_i915_private *i915 =
4228 container_of(work, struct drm_i915_private, mm.free_work);
4229 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004230
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004231 /* All file-owned VMA should have been released by this point through
4232 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4233 * However, the object may also be bound into the global GTT (e.g.
4234 * older GPUs without per-process support, or for direct access through
4235 * the GTT either for the user or for scanout). Those VMA still need to
4236 * unbound now.
4237 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004238
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004239 while ((freed = llist_del_all(&i915->mm.free_list)))
4240 __i915_gem_free_objects(i915, freed);
4241}
4242
4243static void __i915_gem_free_object_rcu(struct rcu_head *head)
4244{
4245 struct drm_i915_gem_object *obj =
4246 container_of(head, typeof(*obj), rcu);
4247 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4248
4249 /* We can't simply use call_rcu() from i915_gem_free_object()
4250 * as we need to block whilst unbinding, and the call_rcu
4251 * task may be called from softirq context. So we take a
4252 * detour through a worker.
4253 */
4254 if (llist_add(&obj->freed, &i915->mm.free_list))
4255 schedule_work(&i915->mm.free_work);
4256}
4257
4258void i915_gem_free_object(struct drm_gem_object *gem_obj)
4259{
4260 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4261
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004262 if (obj->mm.quirked)
4263 __i915_gem_object_unpin_pages(obj);
4264
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004265 if (discard_backing_storage(obj))
4266 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004267
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004268 /* Before we free the object, make sure any pure RCU-only
4269 * read-side critical sections are complete, e.g.
4270 * i915_gem_busy_ioctl(). For the corresponding synchronized
4271 * lookup see i915_gem_object_lookup_rcu().
4272 */
4273 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004274}
4275
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004276void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4277{
4278 lockdep_assert_held(&obj->base.dev->struct_mutex);
4279
4280 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4281 if (i915_gem_object_is_active(obj))
4282 i915_gem_object_set_active_reference(obj);
4283 else
4284 i915_gem_object_put(obj);
4285}
4286
Chris Wilson3033aca2016-10-28 13:58:47 +01004287static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4288{
4289 struct intel_engine_cs *engine;
4290 enum intel_engine_id id;
4291
4292 for_each_engine(engine, dev_priv, id)
Chris Wilsonf131e352016-12-29 14:40:37 +00004293 GEM_BUG_ON(engine->last_retired_context &&
4294 !i915_gem_context_is_kernel(engine->last_retired_context));
Chris Wilson3033aca2016-10-28 13:58:47 +01004295}
4296
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004297int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004298{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004299 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004300 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004301
Chris Wilson54b4f682016-07-21 21:16:19 +01004302 intel_suspend_gt_powersave(dev_priv);
4303
Chris Wilson45c5f202013-10-16 11:50:01 +01004304 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004305
4306 /* We have to flush all the executing contexts to main memory so
4307 * that they can saved in the hibernation image. To ensure the last
4308 * context image is coherent, we have to switch away from it. That
4309 * leaves the dev_priv->kernel_context still active when
4310 * we actually suspend, and its image in memory may not match the GPU
4311 * state. Fortunately, the kernel_context is disposable and we do
4312 * not rely on its state.
4313 */
4314 ret = i915_gem_switch_to_kernel_context(dev_priv);
4315 if (ret)
4316 goto err;
4317
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004318 ret = i915_gem_wait_for_idle(dev_priv,
4319 I915_WAIT_INTERRUPTIBLE |
4320 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004321 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004322 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004323
Chris Wilsonc0336662016-05-06 15:40:21 +01004324 i915_gem_retire_requests(dev_priv);
Chris Wilson28176ef2016-10-28 13:58:56 +01004325 GEM_BUG_ON(dev_priv->gt.active_requests);
Eric Anholt673a3942008-07-30 12:06:12 -07004326
Chris Wilson3033aca2016-10-28 13:58:47 +01004327 assert_kernel_context_is_current(dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004328 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004329 mutex_unlock(&dev->struct_mutex);
4330
Chris Wilson737b1502015-01-26 18:03:03 +02004331 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004332 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004333
4334 /* As the idle_work is rearming if it detects a race, play safe and
4335 * repeat the flush until it is definitely idle.
4336 */
4337 while (flush_delayed_work(&dev_priv->gt.idle_work))
4338 ;
4339
4340 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson29105cc2010-01-07 10:39:13 +00004341
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004342 /* Assert that we sucessfully flushed all the work and
4343 * reset the GPU back to its idle, low power state.
4344 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004345 WARN_ON(dev_priv->gt.awake);
Imre Deak31ab49a2016-11-07 11:20:05 +02004346 WARN_ON(!intel_execlists_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004347
Imre Deak1c777c52016-10-12 17:46:37 +03004348 /*
4349 * Neither the BIOS, ourselves or any other kernel
4350 * expects the system to be in execlists mode on startup,
4351 * so we need to reset the GPU back to legacy mode. And the only
4352 * known way to disable logical contexts is through a GPU reset.
4353 *
4354 * So in order to leave the system in a known default configuration,
4355 * always reset the GPU upon unload and suspend. Afterwards we then
4356 * clean up the GEM state tracking, flushing off the requests and
4357 * leaving the system in a known idle state.
4358 *
4359 * Note that is of the upmost importance that the GPU is idle and
4360 * all stray writes are flushed *before* we dismantle the backing
4361 * storage for the pinned objects.
4362 *
4363 * However, since we are uncertain that resetting the GPU on older
4364 * machines is a good idea, we don't - just in case it leaves the
4365 * machine in an unusable condition.
4366 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004367 if (HAS_HW_CONTEXTS(dev_priv)) {
Imre Deak1c777c52016-10-12 17:46:37 +03004368 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4369 WARN_ON(reset && reset != -ENODEV);
4370 }
4371
Eric Anholt673a3942008-07-30 12:06:12 -07004372 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004373
4374err:
4375 mutex_unlock(&dev->struct_mutex);
4376 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004377}
4378
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004379void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004380{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004381 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004382
Imre Deak31ab49a2016-11-07 11:20:05 +02004383 WARN_ON(dev_priv->gt.awake);
4384
Chris Wilson5ab57c72016-07-15 14:56:20 +01004385 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004386 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004387
4388 /* As we didn't flush the kernel context before suspend, we cannot
4389 * guarantee that the context image is complete. So let's just reset
4390 * it and start again.
4391 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004392 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004393
4394 mutex_unlock(&dev->struct_mutex);
4395}
4396
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004397void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004398{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004399 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004400 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4401 return;
4402
4403 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4404 DISP_TILE_SURFACE_SWIZZLING);
4405
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004406 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004407 return;
4408
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004409 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004410 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004411 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004412 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004413 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004414 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004415 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004416 else
4417 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004418}
Daniel Vettere21af882012-02-09 20:53:27 +01004419
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004420static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004421{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004422 I915_WRITE(RING_CTL(base), 0);
4423 I915_WRITE(RING_HEAD(base), 0);
4424 I915_WRITE(RING_TAIL(base), 0);
4425 I915_WRITE(RING_START(base), 0);
4426}
4427
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004428static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004429{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004430 if (IS_I830(dev_priv)) {
4431 init_unused_ring(dev_priv, PRB1_BASE);
4432 init_unused_ring(dev_priv, SRB0_BASE);
4433 init_unused_ring(dev_priv, SRB1_BASE);
4434 init_unused_ring(dev_priv, SRB2_BASE);
4435 init_unused_ring(dev_priv, SRB3_BASE);
4436 } else if (IS_GEN2(dev_priv)) {
4437 init_unused_ring(dev_priv, SRB0_BASE);
4438 init_unused_ring(dev_priv, SRB1_BASE);
4439 } else if (IS_GEN3(dev_priv)) {
4440 init_unused_ring(dev_priv, PRB1_BASE);
4441 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004442 }
4443}
4444
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004445int
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004446i915_gem_init_hw(struct drm_i915_private *dev_priv)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004447{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004448 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304449 enum intel_engine_id id;
Chris Wilsond200cda2016-04-28 09:56:44 +01004450 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004451
Chris Wilsonde867c22016-10-25 13:16:02 +01004452 dev_priv->gt.last_init_time = ktime_get();
4453
Chris Wilson5e4f5182015-02-13 14:35:59 +00004454 /* Double layer security blanket, see i915_gem_init() */
4455 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4456
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004457 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004458 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004459
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004460 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004461 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004462 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004463
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004464 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004465 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004466 u32 temp = I915_READ(GEN7_MSG_CTL);
4467 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4468 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004469 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004470 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4471 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4472 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4473 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004474 }
4475
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004476 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004477
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004478 /*
4479 * At least 830 can leave some of the unused rings
4480 * "active" (ie. head != tail) after resume which
4481 * will prevent c3 entry. Makes sure all unused rings
4482 * are totally idle.
4483 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004484 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004485
Dave Gordoned54c1a2016-01-19 19:02:54 +00004486 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004487
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004488 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004489 if (ret) {
4490 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4491 goto out;
4492 }
4493
4494 /* Need to do basic initialisation of all rings first: */
Akash Goel3b3f1652016-10-13 22:44:48 +05304495 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004496 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004497 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004498 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004499 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004500
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004501 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004502
Alex Dai33a732f2015-08-12 15:43:36 +01004503 /* We can't enable contexts until all firmware is loaded */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004504 ret = intel_guc_setup(dev_priv);
Dave Gordone556f7c2016-06-07 09:14:49 +01004505 if (ret)
4506 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004507
Chris Wilson5e4f5182015-02-13 14:35:59 +00004508out:
4509 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004510 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004511}
4512
Chris Wilson39df9192016-07-20 13:31:57 +01004513bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4514{
4515 if (INTEL_INFO(dev_priv)->gen < 6)
4516 return false;
4517
4518 /* TODO: make semaphores and Execlists play nicely together */
4519 if (i915.enable_execlists)
4520 return false;
4521
4522 if (value >= 0)
4523 return value;
4524
4525#ifdef CONFIG_INTEL_IOMMU
4526 /* Enable semaphores on SNB when IO remapping is off */
4527 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4528 return false;
4529#endif
4530
4531 return true;
4532}
4533
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004534int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004535{
Chris Wilson1070a422012-04-24 15:47:41 +01004536 int ret;
4537
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004538 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004539
Oscar Mateoa83014d2014-07-24 17:04:21 +01004540 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004541 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004542 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004543 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004544 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004545 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004546 }
4547
Chris Wilson5e4f5182015-02-13 14:35:59 +00004548 /* This is just a security blanket to placate dragons.
4549 * On some systems, we very sporadically observe that the first TLBs
4550 * used by the CS may be stale, despite us poking the TLB reset. If
4551 * we hold the forcewake during initialisation these problems
4552 * just magically go away.
4553 */
4554 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4555
Chris Wilson72778cb2016-05-19 16:17:16 +01004556 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004557
4558 ret = i915_gem_init_ggtt(dev_priv);
4559 if (ret)
4560 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004561
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004562 ret = i915_gem_context_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004563 if (ret)
4564 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004565
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004566 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004567 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004568 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004569
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004570 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004571 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004572 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004573 * wedged. But we only want to do this where the GPU is angry,
4574 * for all other failure, such as an allocation failure, bail.
4575 */
4576 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004577 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004578 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004579 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004580
4581out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004582 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004583 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004584
Chris Wilson60990322014-04-09 09:19:42 +01004585 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004586}
4587
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004588void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004589i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004590{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004591 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304592 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004593
Akash Goel3b3f1652016-10-13 22:44:48 +05304594 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004595 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004596}
4597
Eric Anholt673a3942008-07-30 12:06:12 -07004598void
Imre Deak40ae4e12016-03-16 14:54:03 +02004599i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4600{
Chris Wilson49ef5292016-08-18 17:17:00 +01004601 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004602
4603 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4604 !IS_CHERRYVIEW(dev_priv))
4605 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004606 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4607 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4608 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004609 dev_priv->num_fence_regs = 16;
4610 else
4611 dev_priv->num_fence_regs = 8;
4612
Chris Wilsonc0336662016-05-06 15:40:21 +01004613 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004614 dev_priv->num_fence_regs =
4615 I915_READ(vgtif_reg(avail_rs.fence_num));
4616
4617 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004618 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4619 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4620
4621 fence->i915 = dev_priv;
4622 fence->id = i;
4623 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4624 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004625 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004626
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004627 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004628}
4629
Chris Wilson73cb9702016-10-28 13:58:46 +01004630int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004631i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004632{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004633 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004634
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004635 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4636 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004637 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004638
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004639 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4640 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004641 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004642
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004643 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4644 SLAB_HWCACHE_ALIGN |
4645 SLAB_RECLAIM_ACCOUNT |
4646 SLAB_DESTROY_BY_RCU);
4647 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004648 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004649
Chris Wilson52e54202016-11-14 20:41:02 +00004650 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4651 SLAB_HWCACHE_ALIGN |
4652 SLAB_RECLAIM_ACCOUNT);
4653 if (!dev_priv->dependencies)
4654 goto err_requests;
4655
Chris Wilson73cb9702016-10-28 13:58:46 +01004656 mutex_lock(&dev_priv->drm.struct_mutex);
4657 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004658 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004659 mutex_unlock(&dev_priv->drm.struct_mutex);
4660 if (err)
Chris Wilson52e54202016-11-14 20:41:02 +00004661 goto err_dependencies;
Eric Anholt673a3942008-07-30 12:06:12 -07004662
Ben Widawskya33afea2013-09-17 21:12:45 -07004663 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004664 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4665 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004666 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4667 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004668 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004669 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004670 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004671 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004672 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004673 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004674 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004675 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004676
Chris Wilson72bfa192010-12-19 11:42:05 +00004677 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4678
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004679 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004680
Chris Wilsonce453d82011-02-21 14:43:56 +00004681 dev_priv->mm.interruptible = true;
4682
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004683 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4684
Chris Wilsonb5add952016-08-04 16:32:36 +01004685 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004686
4687 return 0;
4688
Chris Wilson52e54202016-11-14 20:41:02 +00004689err_dependencies:
4690 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004691err_requests:
4692 kmem_cache_destroy(dev_priv->requests);
4693err_vmas:
4694 kmem_cache_destroy(dev_priv->vmas);
4695err_objects:
4696 kmem_cache_destroy(dev_priv->objects);
4697err_out:
4698 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004699}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004700
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004701void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02004702{
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004703 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
4704
Matthew Auldea84aa72016-11-17 21:04:11 +00004705 mutex_lock(&dev_priv->drm.struct_mutex);
4706 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4707 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4708 mutex_unlock(&dev_priv->drm.struct_mutex);
4709
Chris Wilson52e54202016-11-14 20:41:02 +00004710 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004711 kmem_cache_destroy(dev_priv->requests);
4712 kmem_cache_destroy(dev_priv->vmas);
4713 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004714
4715 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4716 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004717}
4718
Chris Wilson6a800ea2016-09-21 14:51:07 +01004719int i915_gem_freeze(struct drm_i915_private *dev_priv)
4720{
4721 intel_runtime_pm_get(dev_priv);
4722
4723 mutex_lock(&dev_priv->drm.struct_mutex);
4724 i915_gem_shrink_all(dev_priv);
4725 mutex_unlock(&dev_priv->drm.struct_mutex);
4726
4727 intel_runtime_pm_put(dev_priv);
4728
4729 return 0;
4730}
4731
Chris Wilson461fb992016-05-14 07:26:33 +01004732int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4733{
4734 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004735 struct list_head *phases[] = {
4736 &dev_priv->mm.unbound_list,
4737 &dev_priv->mm.bound_list,
4738 NULL
4739 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004740
4741 /* Called just before we write the hibernation image.
4742 *
4743 * We need to update the domain tracking to reflect that the CPU
4744 * will be accessing all the pages to create and restore from the
4745 * hibernation, and so upon restoration those pages will be in the
4746 * CPU domain.
4747 *
4748 * To make sure the hibernation image contains the latest state,
4749 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004750 *
4751 * To try and reduce the hibernation image, we manually shrink
4752 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004753 */
4754
Chris Wilson6a800ea2016-09-21 14:51:07 +01004755 mutex_lock(&dev_priv->drm.struct_mutex);
4756 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004757
Chris Wilson7aab2d52016-09-09 20:02:18 +01004758 for (p = phases; *p; p++) {
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004759 list_for_each_entry(obj, *p, global_link) {
Chris Wilson7aab2d52016-09-09 20:02:18 +01004760 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4761 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4762 }
Chris Wilson461fb992016-05-14 07:26:33 +01004763 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004764 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004765
4766 return 0;
4767}
4768
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004769void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004770{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004771 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004772 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004773
4774 /* Clean up our request list when the client is going away, so that
4775 * later retire_requests won't dereference our soon-to-be-gone
4776 * file_priv.
4777 */
Chris Wilson1c255952010-09-26 11:03:27 +01004778 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004779 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004780 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004781 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004782
Chris Wilson2e1b8732015-04-27 13:41:22 +01004783 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004784 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004785 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004786 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004787 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004788}
4789
4790int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4791{
4792 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004793 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004794
Chris Wilsonc4c29d72016-11-09 10:45:07 +00004795 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004796
4797 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4798 if (!file_priv)
4799 return -ENOMEM;
4800
4801 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004802 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004803 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004804 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004805
4806 spin_lock_init(&file_priv->mm.lock);
4807 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004808
Chris Wilsonc80ff162016-07-27 09:07:27 +01004809 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004810
Ben Widawskye422b882013-12-06 14:10:58 -08004811 ret = i915_gem_context_open(dev, file);
4812 if (ret)
4813 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004814
Ben Widawskye422b882013-12-06 14:10:58 -08004815 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004816}
4817
Daniel Vetterb680c372014-09-19 18:27:27 +02004818/**
4819 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004820 * @old: current GEM buffer for the frontbuffer slots
4821 * @new: new GEM buffer for the frontbuffer slots
4822 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004823 *
4824 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4825 * from @old and setting them in @new. Both @old and @new can be NULL.
4826 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004827void i915_gem_track_fb(struct drm_i915_gem_object *old,
4828 struct drm_i915_gem_object *new,
4829 unsigned frontbuffer_bits)
4830{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004831 /* Control of individual bits within the mask are guarded by
4832 * the owning plane->mutex, i.e. we can never see concurrent
4833 * manipulation of individual bits. But since the bitfield as a whole
4834 * is updated using RMW, we need to use atomics in order to update
4835 * the bits.
4836 */
4837 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4838 sizeof(atomic_t) * BITS_PER_BYTE);
4839
Daniel Vettera071fa02014-06-18 23:28:09 +02004840 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004841 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4842 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004843 }
4844
4845 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004846 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4847 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004848 }
4849}
4850
Dave Gordonea702992015-07-09 19:29:02 +01004851/* Allocate a new GEM object and fill it with the supplied data */
4852struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004853i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01004854 const void *data, size_t size)
4855{
4856 struct drm_i915_gem_object *obj;
4857 struct sg_table *sg;
4858 size_t bytes;
4859 int ret;
4860
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004861 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004862 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004863 return obj;
4864
4865 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4866 if (ret)
4867 goto fail;
4868
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004869 ret = i915_gem_object_pin_pages(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004870 if (ret)
4871 goto fail;
4872
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004873 sg = obj->mm.pages;
Dave Gordonea702992015-07-09 19:29:02 +01004874 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004875 obj->mm.dirty = true; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004876 i915_gem_object_unpin_pages(obj);
4877
4878 if (WARN_ON(bytes != size)) {
4879 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4880 ret = -EFAULT;
4881 goto fail;
4882 }
4883
4884 return obj;
4885
4886fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004887 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004888 return ERR_PTR(ret);
4889}
Chris Wilson96d77632016-10-28 13:58:33 +01004890
4891struct scatterlist *
4892i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
4893 unsigned int n,
4894 unsigned int *offset)
4895{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004896 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01004897 struct scatterlist *sg;
4898 unsigned int idx, count;
4899
4900 might_sleep();
4901 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004902 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01004903
4904 /* As we iterate forward through the sg, we record each entry in a
4905 * radixtree for quick repeated (backwards) lookups. If we have seen
4906 * this index previously, we will have an entry for it.
4907 *
4908 * Initial lookup is O(N), but this is amortized to O(1) for
4909 * sequential page access (where each new request is consecutive
4910 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
4911 * i.e. O(1) with a large constant!
4912 */
4913 if (n < READ_ONCE(iter->sg_idx))
4914 goto lookup;
4915
4916 mutex_lock(&iter->lock);
4917
4918 /* We prefer to reuse the last sg so that repeated lookup of this
4919 * (or the subsequent) sg are fast - comparing against the last
4920 * sg is faster than going through the radixtree.
4921 */
4922
4923 sg = iter->sg_pos;
4924 idx = iter->sg_idx;
4925 count = __sg_page_count(sg);
4926
4927 while (idx + count <= n) {
4928 unsigned long exception, i;
4929 int ret;
4930
4931 /* If we cannot allocate and insert this entry, or the
4932 * individual pages from this range, cancel updating the
4933 * sg_idx so that on this lookup we are forced to linearly
4934 * scan onwards, but on future lookups we will try the
4935 * insertion again (in which case we need to be careful of
4936 * the error return reporting that we have already inserted
4937 * this index).
4938 */
4939 ret = radix_tree_insert(&iter->radix, idx, sg);
4940 if (ret && ret != -EEXIST)
4941 goto scan;
4942
4943 exception =
4944 RADIX_TREE_EXCEPTIONAL_ENTRY |
4945 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
4946 for (i = 1; i < count; i++) {
4947 ret = radix_tree_insert(&iter->radix, idx + i,
4948 (void *)exception);
4949 if (ret && ret != -EEXIST)
4950 goto scan;
4951 }
4952
4953 idx += count;
4954 sg = ____sg_next(sg);
4955 count = __sg_page_count(sg);
4956 }
4957
4958scan:
4959 iter->sg_pos = sg;
4960 iter->sg_idx = idx;
4961
4962 mutex_unlock(&iter->lock);
4963
4964 if (unlikely(n < idx)) /* insertion completed by another thread */
4965 goto lookup;
4966
4967 /* In case we failed to insert the entry into the radixtree, we need
4968 * to look beyond the current sg.
4969 */
4970 while (idx + count <= n) {
4971 idx += count;
4972 sg = ____sg_next(sg);
4973 count = __sg_page_count(sg);
4974 }
4975
4976 *offset = n - idx;
4977 return sg;
4978
4979lookup:
4980 rcu_read_lock();
4981
4982 sg = radix_tree_lookup(&iter->radix, n);
4983 GEM_BUG_ON(!sg);
4984
4985 /* If this index is in the middle of multi-page sg entry,
4986 * the radixtree will contain an exceptional entry that points
4987 * to the start of that range. We will return the pointer to
4988 * the base page and the offset of this page within the
4989 * sg entry's range.
4990 */
4991 *offset = 0;
4992 if (unlikely(radix_tree_exception(sg))) {
4993 unsigned long base =
4994 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
4995
4996 sg = radix_tree_lookup(&iter->radix, base);
4997 GEM_BUG_ON(!sg);
4998
4999 *offset = n - base;
5000 }
5001
5002 rcu_read_unlock();
5003
5004 return sg;
5005}
5006
5007struct page *
5008i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
5009{
5010 struct scatterlist *sg;
5011 unsigned int offset;
5012
5013 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
5014
5015 sg = i915_gem_object_get_sg(obj, n, &offset);
5016 return nth_page(sg_page(sg), offset);
5017}
5018
5019/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5020struct page *
5021i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
5022 unsigned int n)
5023{
5024 struct page *page;
5025
5026 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005027 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01005028 set_page_dirty(page);
5029
5030 return page;
5031}
5032
5033dma_addr_t
5034i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
5035 unsigned long n)
5036{
5037 struct scatterlist *sg;
5038 unsigned int offset;
5039
5040 sg = i915_gem_object_get_sg(obj, n, &offset);
5041 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
5042}