blob: 25d48380c3127a68965c577b3f9acb41f07aed5a [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080051
Marcelo Tosatti229456f2009-06-17 09:22:14 -030052#include "trace.h"
Wei Huang25462f7f2015-06-19 15:45:05 +020053#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040056#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030058
Avi Kivity6aa8b732006-12-10 02:21:36 -080059MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
Josh Triplette9bda3b2012-03-20 23:33:51 -070062static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070078module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
Xudong Hao83c3a332012-05-28 19:33:35 +080081static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
Avi Kivitya27685c2012-06-12 20:30:18 +030084static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020085module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080088module_param(vmm_exclusive, bool, S_IRUGO);
89
Rusty Russell476bc002012-01-13 09:32:18 +103090static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030091module_param(fasteoi, bool, S_IRUGO);
92
Yang Zhang5a717852013-04-11 19:25:16 +080093static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080094module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080095
Abel Gordonabc4fc52013-04-18 14:35:25 +030096static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030098/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
Rusty Russell476bc002012-01-13 09:32:18 +1030103static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300104module_param(nested, bool, S_IRUGO);
105
Wanpeng Li20300092014-12-02 19:14:59 +0800106static u64 __read_mostly host_xss;
107
Kai Huang843e4332015-01-28 10:54:28 +0800108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
Haozhong Zhang64903d62015-10-20 15:39:09 +0800111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
Yunhong Jiang64672c92016-06-13 14:19:59 -0700113/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
114static int __read_mostly cpu_preemption_timer_multi;
115static bool __read_mostly enable_preemption_timer = 1;
116#ifdef CONFIG_X86_64
117module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
118#endif
119
Gleb Natapov50378782013-02-04 16:00:28 +0200120#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
121#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200122#define KVM_VM_CR0_ALWAYS_ON \
123 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200124#define KVM_CR4_GUEST_OWNED_BITS \
125 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700126 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200127
Avi Kivitycdc0e242009-12-06 17:21:14 +0200128#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
129#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
130
Avi Kivity78ac8b42010-04-08 18:19:35 +0300131#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
132
Jan Kiszkaf4124502014-03-07 20:03:13 +0100133#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
134
Jan Dakinevichbcdde302016-10-28 07:00:30 +0300135#define VMX_VPID_EXTENT_SUPPORTED_MASK \
136 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
137 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
138 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
139 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
140
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800141/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300142 * Hyper-V requires all of these, so mark them as supported even though
143 * they are just treated the same as all-context.
144 */
145#define VMX_VPID_EXTENT_SUPPORTED_MASK \
146 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
147 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
148 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
149 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
150
151/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800152 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
153 * ple_gap: upper bound on the amount of time between two successive
154 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500155 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800156 * ple_window: upper bound on the amount of time a guest is allowed to execute
157 * in a PAUSE loop. Tests indicate that most spinlocks are held for
158 * less than 2^12 cycles
159 * Time is measured based on a counter that runs at the same rate as the TSC,
160 * refer SDM volume 3b section 21.6.13 & 22.1.3.
161 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200162#define KVM_VMX_DEFAULT_PLE_GAP 128
163#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
164#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
165#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
166#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
167 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
168
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800169static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
170module_param(ple_gap, int, S_IRUGO);
171
172static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
173module_param(ple_window, int, S_IRUGO);
174
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200175/* Default doubles per-vcpu window every exit. */
176static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
177module_param(ple_window_grow, int, S_IRUGO);
178
179/* Default resets per-vcpu window every exit to ple_window. */
180static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
181module_param(ple_window_shrink, int, S_IRUGO);
182
183/* Default is to compute the maximum so we can never overflow. */
184static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
185static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
186module_param(ple_window_max, int, S_IRUGO);
187
Avi Kivity83287ea422012-09-16 15:10:57 +0300188extern const ulong vmx_return;
189
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200190#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300191#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300192
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400193struct vmcs {
194 u32 revision_id;
195 u32 abort;
196 char data[0];
197};
198
Nadav Har'Eld462b812011-05-24 15:26:10 +0300199/*
200 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
201 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
202 * loaded on this CPU (so we can clear them if the CPU goes down).
203 */
204struct loaded_vmcs {
205 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700206 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300207 int cpu;
208 int launched;
209 struct list_head loaded_vmcss_on_cpu_link;
210};
211
Avi Kivity26bb0982009-09-07 11:14:12 +0300212struct shared_msr_entry {
213 unsigned index;
214 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200215 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300216};
217
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300218/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300219 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
220 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
221 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
222 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
223 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
224 * More than one of these structures may exist, if L1 runs multiple L2 guests.
225 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
226 * underlying hardware which will be used to run L2.
227 * This structure is packed to ensure that its layout is identical across
228 * machines (necessary for live migration).
229 * If there are changes in this struct, VMCS12_REVISION must be changed.
230 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300231typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300232struct __packed vmcs12 {
233 /* According to the Intel spec, a VMCS region must start with the
234 * following two fields. Then follow implementation-specific data.
235 */
236 u32 revision_id;
237 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300238
Nadav Har'El27d6c862011-05-25 23:06:59 +0300239 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
240 u32 padding[7]; /* room for future expansion */
241
Nadav Har'El22bd0352011-05-25 23:05:57 +0300242 u64 io_bitmap_a;
243 u64 io_bitmap_b;
244 u64 msr_bitmap;
245 u64 vm_exit_msr_store_addr;
246 u64 vm_exit_msr_load_addr;
247 u64 vm_entry_msr_load_addr;
248 u64 tsc_offset;
249 u64 virtual_apic_page_addr;
250 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800251 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300252 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800253 u64 eoi_exit_bitmap0;
254 u64 eoi_exit_bitmap1;
255 u64 eoi_exit_bitmap2;
256 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800257 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300258 u64 guest_physical_address;
259 u64 vmcs_link_pointer;
260 u64 guest_ia32_debugctl;
261 u64 guest_ia32_pat;
262 u64 guest_ia32_efer;
263 u64 guest_ia32_perf_global_ctrl;
264 u64 guest_pdptr0;
265 u64 guest_pdptr1;
266 u64 guest_pdptr2;
267 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100268 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300269 u64 host_ia32_pat;
270 u64 host_ia32_efer;
271 u64 host_ia32_perf_global_ctrl;
272 u64 padding64[8]; /* room for future expansion */
273 /*
274 * To allow migration of L1 (complete with its L2 guests) between
275 * machines of different natural widths (32 or 64 bit), we cannot have
276 * unsigned long fields with no explict size. We use u64 (aliased
277 * natural_width) instead. Luckily, x86 is little-endian.
278 */
279 natural_width cr0_guest_host_mask;
280 natural_width cr4_guest_host_mask;
281 natural_width cr0_read_shadow;
282 natural_width cr4_read_shadow;
283 natural_width cr3_target_value0;
284 natural_width cr3_target_value1;
285 natural_width cr3_target_value2;
286 natural_width cr3_target_value3;
287 natural_width exit_qualification;
288 natural_width guest_linear_address;
289 natural_width guest_cr0;
290 natural_width guest_cr3;
291 natural_width guest_cr4;
292 natural_width guest_es_base;
293 natural_width guest_cs_base;
294 natural_width guest_ss_base;
295 natural_width guest_ds_base;
296 natural_width guest_fs_base;
297 natural_width guest_gs_base;
298 natural_width guest_ldtr_base;
299 natural_width guest_tr_base;
300 natural_width guest_gdtr_base;
301 natural_width guest_idtr_base;
302 natural_width guest_dr7;
303 natural_width guest_rsp;
304 natural_width guest_rip;
305 natural_width guest_rflags;
306 natural_width guest_pending_dbg_exceptions;
307 natural_width guest_sysenter_esp;
308 natural_width guest_sysenter_eip;
309 natural_width host_cr0;
310 natural_width host_cr3;
311 natural_width host_cr4;
312 natural_width host_fs_base;
313 natural_width host_gs_base;
314 natural_width host_tr_base;
315 natural_width host_gdtr_base;
316 natural_width host_idtr_base;
317 natural_width host_ia32_sysenter_esp;
318 natural_width host_ia32_sysenter_eip;
319 natural_width host_rsp;
320 natural_width host_rip;
321 natural_width paddingl[8]; /* room for future expansion */
322 u32 pin_based_vm_exec_control;
323 u32 cpu_based_vm_exec_control;
324 u32 exception_bitmap;
325 u32 page_fault_error_code_mask;
326 u32 page_fault_error_code_match;
327 u32 cr3_target_count;
328 u32 vm_exit_controls;
329 u32 vm_exit_msr_store_count;
330 u32 vm_exit_msr_load_count;
331 u32 vm_entry_controls;
332 u32 vm_entry_msr_load_count;
333 u32 vm_entry_intr_info_field;
334 u32 vm_entry_exception_error_code;
335 u32 vm_entry_instruction_len;
336 u32 tpr_threshold;
337 u32 secondary_vm_exec_control;
338 u32 vm_instruction_error;
339 u32 vm_exit_reason;
340 u32 vm_exit_intr_info;
341 u32 vm_exit_intr_error_code;
342 u32 idt_vectoring_info_field;
343 u32 idt_vectoring_error_code;
344 u32 vm_exit_instruction_len;
345 u32 vmx_instruction_info;
346 u32 guest_es_limit;
347 u32 guest_cs_limit;
348 u32 guest_ss_limit;
349 u32 guest_ds_limit;
350 u32 guest_fs_limit;
351 u32 guest_gs_limit;
352 u32 guest_ldtr_limit;
353 u32 guest_tr_limit;
354 u32 guest_gdtr_limit;
355 u32 guest_idtr_limit;
356 u32 guest_es_ar_bytes;
357 u32 guest_cs_ar_bytes;
358 u32 guest_ss_ar_bytes;
359 u32 guest_ds_ar_bytes;
360 u32 guest_fs_ar_bytes;
361 u32 guest_gs_ar_bytes;
362 u32 guest_ldtr_ar_bytes;
363 u32 guest_tr_ar_bytes;
364 u32 guest_interruptibility_info;
365 u32 guest_activity_state;
366 u32 guest_sysenter_cs;
367 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100368 u32 vmx_preemption_timer_value;
369 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300370 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800371 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300372 u16 guest_es_selector;
373 u16 guest_cs_selector;
374 u16 guest_ss_selector;
375 u16 guest_ds_selector;
376 u16 guest_fs_selector;
377 u16 guest_gs_selector;
378 u16 guest_ldtr_selector;
379 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800380 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300381 u16 host_es_selector;
382 u16 host_cs_selector;
383 u16 host_ss_selector;
384 u16 host_ds_selector;
385 u16 host_fs_selector;
386 u16 host_gs_selector;
387 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300388};
389
390/*
391 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
392 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
393 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
394 */
395#define VMCS12_REVISION 0x11e57ed0
396
397/*
398 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
399 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
400 * current implementation, 4K are reserved to avoid future complications.
401 */
402#define VMCS12_SIZE 0x1000
403
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300404/* Used to remember the last vmcs02 used for some recently used vmcs12s */
405struct vmcs02_list {
406 struct list_head list;
407 gpa_t vmptr;
408 struct loaded_vmcs vmcs02;
409};
410
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300411/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300412 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
413 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
414 */
415struct nested_vmx {
416 /* Has the level1 guest done vmxon? */
417 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400418 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300419
420 /* The guest-physical address of the current VMCS L1 keeps for L2 */
421 gpa_t current_vmptr;
422 /* The host-usable pointer to the above */
423 struct page *current_vmcs12_page;
424 struct vmcs12 *current_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -0700425 /*
426 * Cache of the guest's VMCS, existing outside of guest memory.
427 * Loaded from guest memory during VMPTRLD. Flushed to guest
428 * memory during VMXOFF, VMCLEAR, VMPTRLD.
429 */
430 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300431 /*
432 * Indicates if the shadow vmcs must be updated with the
433 * data hold by vmcs12
434 */
435 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300436
437 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
438 struct list_head vmcs02_pool;
439 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200440 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300441 /* L2 must run next, and mustn't decide to exit to L1. */
442 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300443 /*
444 * Guest pages referred to in vmcs02 with host-physical pointers, so
445 * we must keep them pinned while L2 runs.
446 */
447 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800448 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800449 struct page *pi_desc_page;
450 struct pi_desc *pi_desc;
451 bool pi_pending;
452 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100453
Radim Krčmářd048c092016-08-08 20:16:22 +0200454 unsigned long *msr_bitmap;
455
Jan Kiszkaf4124502014-03-07 20:03:13 +0100456 struct hrtimer preemption_timer;
457 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200458
459 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
460 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800461
Wanpeng Li5c614b32015-10-13 09:18:36 -0700462 u16 vpid02;
463 u16 last_vpid;
464
David Matlack0115f9c2016-11-29 18:14:06 -0800465 /*
466 * We only store the "true" versions of the VMX capability MSRs. We
467 * generate the "non-true" versions by setting the must-be-1 bits
468 * according to the SDM.
469 */
Wincy Vanb9c237b2015-02-03 23:56:30 +0800470 u32 nested_vmx_procbased_ctls_low;
471 u32 nested_vmx_procbased_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800472 u32 nested_vmx_secondary_ctls_low;
473 u32 nested_vmx_secondary_ctls_high;
474 u32 nested_vmx_pinbased_ctls_low;
475 u32 nested_vmx_pinbased_ctls_high;
476 u32 nested_vmx_exit_ctls_low;
477 u32 nested_vmx_exit_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800478 u32 nested_vmx_entry_ctls_low;
479 u32 nested_vmx_entry_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800480 u32 nested_vmx_misc_low;
481 u32 nested_vmx_misc_high;
482 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700483 u32 nested_vmx_vpid_caps;
David Matlack62cc6b9d2016-11-29 18:14:07 -0800484 u64 nested_vmx_basic;
485 u64 nested_vmx_cr0_fixed0;
486 u64 nested_vmx_cr0_fixed1;
487 u64 nested_vmx_cr4_fixed0;
488 u64 nested_vmx_cr4_fixed1;
489 u64 nested_vmx_vmcs_enum;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300490};
491
Yang Zhang01e439b2013-04-11 19:25:12 +0800492#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800493#define POSTED_INTR_SN 1
494
Yang Zhang01e439b2013-04-11 19:25:12 +0800495/* Posted-Interrupt Descriptor */
496struct pi_desc {
497 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800498 union {
499 struct {
500 /* bit 256 - Outstanding Notification */
501 u16 on : 1,
502 /* bit 257 - Suppress Notification */
503 sn : 1,
504 /* bit 271:258 - Reserved */
505 rsvd_1 : 14;
506 /* bit 279:272 - Notification Vector */
507 u8 nv;
508 /* bit 287:280 - Reserved */
509 u8 rsvd_2;
510 /* bit 319:288 - Notification Destination */
511 u32 ndst;
512 };
513 u64 control;
514 };
515 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800516} __aligned(64);
517
Yang Zhanga20ed542013-04-11 19:25:15 +0800518static bool pi_test_and_set_on(struct pi_desc *pi_desc)
519{
520 return test_and_set_bit(POSTED_INTR_ON,
521 (unsigned long *)&pi_desc->control);
522}
523
524static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
525{
526 return test_and_clear_bit(POSTED_INTR_ON,
527 (unsigned long *)&pi_desc->control);
528}
529
530static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
531{
532 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
533}
534
Feng Wuebbfc762015-09-18 22:29:46 +0800535static inline void pi_clear_sn(struct pi_desc *pi_desc)
536{
537 return clear_bit(POSTED_INTR_SN,
538 (unsigned long *)&pi_desc->control);
539}
540
541static inline void pi_set_sn(struct pi_desc *pi_desc)
542{
543 return set_bit(POSTED_INTR_SN,
544 (unsigned long *)&pi_desc->control);
545}
546
Paolo Bonziniad361092016-09-20 16:15:05 +0200547static inline void pi_clear_on(struct pi_desc *pi_desc)
548{
549 clear_bit(POSTED_INTR_ON,
550 (unsigned long *)&pi_desc->control);
551}
552
Feng Wuebbfc762015-09-18 22:29:46 +0800553static inline int pi_test_on(struct pi_desc *pi_desc)
554{
555 return test_bit(POSTED_INTR_ON,
556 (unsigned long *)&pi_desc->control);
557}
558
559static inline int pi_test_sn(struct pi_desc *pi_desc)
560{
561 return test_bit(POSTED_INTR_SN,
562 (unsigned long *)&pi_desc->control);
563}
564
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400565struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000566 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300567 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300568 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200569 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300570 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200571 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200572 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300573 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400574 int nmsrs;
575 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800576 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400577#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300578 u64 msr_host_kernel_gs_base;
579 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400580#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200581 u32 vm_entry_controls_shadow;
582 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300583 /*
584 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
585 * non-nested (L1) guest, it always points to vmcs01. For a nested
586 * guest (L2), it points to a different VMCS.
587 */
588 struct loaded_vmcs vmcs01;
589 struct loaded_vmcs *loaded_vmcs;
590 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300591 struct msr_autoload {
592 unsigned nr;
593 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
594 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
595 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400596 struct {
597 int loaded;
598 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300599#ifdef CONFIG_X86_64
600 u16 ds_sel, es_sel;
601#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200602 int gs_ldt_reload_needed;
603 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000604 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700605 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400606 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200607 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300608 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300609 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300610 struct kvm_segment segs[8];
611 } rmode;
612 struct {
613 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300614 struct kvm_save_segment {
615 u16 selector;
616 unsigned long base;
617 u32 limit;
618 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300619 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300620 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800621 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300622 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200623
624 /* Support for vnmi-less CPUs */
625 int soft_vnmi_blocked;
626 ktime_t entry_time;
627 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800628 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800629
Yang Zhang01e439b2013-04-11 19:25:12 +0800630 /* Posted interrupt descriptor */
631 struct pi_desc pi_desc;
632
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300633 /* Support for a guest hypervisor (nested VMX) */
634 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200635
636 /* Dynamic PLE window. */
637 int ple_window;
638 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800639
640 /* Support for PML */
641#define PML_ENTITY_NUM 512
642 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800643
Yunhong Jiang64672c92016-06-13 14:19:59 -0700644 /* apic deadline value in host tsc */
645 u64 hv_deadline_tsc;
646
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800647 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800648
649 bool guest_pkru_valid;
650 u32 guest_pkru;
651 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800652
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800653 /*
654 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
655 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
656 * in msr_ia32_feature_control_valid_bits.
657 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800658 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800659 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400660};
661
Avi Kivity2fb92db2011-04-27 19:42:18 +0300662enum segment_cache_field {
663 SEG_FIELD_SEL = 0,
664 SEG_FIELD_BASE = 1,
665 SEG_FIELD_LIMIT = 2,
666 SEG_FIELD_AR = 3,
667
668 SEG_FIELD_NR = 4
669};
670
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400671static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
672{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000673 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400674}
675
Feng Wuefc64402015-09-18 22:29:51 +0800676static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
677{
678 return &(to_vmx(vcpu)->pi_desc);
679}
680
Nadav Har'El22bd0352011-05-25 23:05:57 +0300681#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
682#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
683#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
684 [number##_HIGH] = VMCS12_OFFSET(name)+4
685
Abel Gordon4607c2d2013-04-18 14:35:55 +0300686
Bandan Dasfe2b2012014-04-21 15:20:14 -0400687static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300688 /*
689 * We do NOT shadow fields that are modified when L0
690 * traps and emulates any vmx instruction (e.g. VMPTRLD,
691 * VMXON...) executed by L1.
692 * For example, VM_INSTRUCTION_ERROR is read
693 * by L1 if a vmx instruction fails (part of the error path).
694 * Note the code assumes this logic. If for some reason
695 * we start shadowing these fields then we need to
696 * force a shadow sync when L0 emulates vmx instructions
697 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
698 * by nested_vmx_failValid)
699 */
700 VM_EXIT_REASON,
701 VM_EXIT_INTR_INFO,
702 VM_EXIT_INSTRUCTION_LEN,
703 IDT_VECTORING_INFO_FIELD,
704 IDT_VECTORING_ERROR_CODE,
705 VM_EXIT_INTR_ERROR_CODE,
706 EXIT_QUALIFICATION,
707 GUEST_LINEAR_ADDRESS,
708 GUEST_PHYSICAL_ADDRESS
709};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400710static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300711 ARRAY_SIZE(shadow_read_only_fields);
712
Bandan Dasfe2b2012014-04-21 15:20:14 -0400713static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800714 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300715 GUEST_RIP,
716 GUEST_RSP,
717 GUEST_CR0,
718 GUEST_CR3,
719 GUEST_CR4,
720 GUEST_INTERRUPTIBILITY_INFO,
721 GUEST_RFLAGS,
722 GUEST_CS_SELECTOR,
723 GUEST_CS_AR_BYTES,
724 GUEST_CS_LIMIT,
725 GUEST_CS_BASE,
726 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100727 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300728 CR0_GUEST_HOST_MASK,
729 CR0_READ_SHADOW,
730 CR4_READ_SHADOW,
731 TSC_OFFSET,
732 EXCEPTION_BITMAP,
733 CPU_BASED_VM_EXEC_CONTROL,
734 VM_ENTRY_EXCEPTION_ERROR_CODE,
735 VM_ENTRY_INTR_INFO_FIELD,
736 VM_ENTRY_INSTRUCTION_LEN,
737 VM_ENTRY_EXCEPTION_ERROR_CODE,
738 HOST_FS_BASE,
739 HOST_GS_BASE,
740 HOST_FS_SELECTOR,
741 HOST_GS_SELECTOR
742};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400743static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300744 ARRAY_SIZE(shadow_read_write_fields);
745
Mathias Krause772e0312012-08-30 01:30:19 +0200746static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300747 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800748 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300749 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
750 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
751 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
752 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
753 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
754 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
755 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
756 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800757 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300758 FIELD(HOST_ES_SELECTOR, host_es_selector),
759 FIELD(HOST_CS_SELECTOR, host_cs_selector),
760 FIELD(HOST_SS_SELECTOR, host_ss_selector),
761 FIELD(HOST_DS_SELECTOR, host_ds_selector),
762 FIELD(HOST_FS_SELECTOR, host_fs_selector),
763 FIELD(HOST_GS_SELECTOR, host_gs_selector),
764 FIELD(HOST_TR_SELECTOR, host_tr_selector),
765 FIELD64(IO_BITMAP_A, io_bitmap_a),
766 FIELD64(IO_BITMAP_B, io_bitmap_b),
767 FIELD64(MSR_BITMAP, msr_bitmap),
768 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
769 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
770 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
771 FIELD64(TSC_OFFSET, tsc_offset),
772 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
773 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800774 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300775 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800776 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
777 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
778 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
779 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800780 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300781 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
782 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
783 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
784 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
785 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
786 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
787 FIELD64(GUEST_PDPTR0, guest_pdptr0),
788 FIELD64(GUEST_PDPTR1, guest_pdptr1),
789 FIELD64(GUEST_PDPTR2, guest_pdptr2),
790 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100791 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300792 FIELD64(HOST_IA32_PAT, host_ia32_pat),
793 FIELD64(HOST_IA32_EFER, host_ia32_efer),
794 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
795 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
796 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
797 FIELD(EXCEPTION_BITMAP, exception_bitmap),
798 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
799 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
800 FIELD(CR3_TARGET_COUNT, cr3_target_count),
801 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
802 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
803 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
804 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
805 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
806 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
807 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
808 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
809 FIELD(TPR_THRESHOLD, tpr_threshold),
810 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
811 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
812 FIELD(VM_EXIT_REASON, vm_exit_reason),
813 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
814 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
815 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
816 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
817 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
818 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
819 FIELD(GUEST_ES_LIMIT, guest_es_limit),
820 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
821 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
822 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
823 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
824 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
825 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
826 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
827 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
828 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
829 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
830 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
831 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
832 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
833 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
834 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
835 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
836 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
837 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
838 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
839 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
840 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100841 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300842 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
843 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
844 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
845 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
846 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
847 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
848 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
849 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
850 FIELD(EXIT_QUALIFICATION, exit_qualification),
851 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
852 FIELD(GUEST_CR0, guest_cr0),
853 FIELD(GUEST_CR3, guest_cr3),
854 FIELD(GUEST_CR4, guest_cr4),
855 FIELD(GUEST_ES_BASE, guest_es_base),
856 FIELD(GUEST_CS_BASE, guest_cs_base),
857 FIELD(GUEST_SS_BASE, guest_ss_base),
858 FIELD(GUEST_DS_BASE, guest_ds_base),
859 FIELD(GUEST_FS_BASE, guest_fs_base),
860 FIELD(GUEST_GS_BASE, guest_gs_base),
861 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
862 FIELD(GUEST_TR_BASE, guest_tr_base),
863 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
864 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
865 FIELD(GUEST_DR7, guest_dr7),
866 FIELD(GUEST_RSP, guest_rsp),
867 FIELD(GUEST_RIP, guest_rip),
868 FIELD(GUEST_RFLAGS, guest_rflags),
869 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
870 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
871 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
872 FIELD(HOST_CR0, host_cr0),
873 FIELD(HOST_CR3, host_cr3),
874 FIELD(HOST_CR4, host_cr4),
875 FIELD(HOST_FS_BASE, host_fs_base),
876 FIELD(HOST_GS_BASE, host_gs_base),
877 FIELD(HOST_TR_BASE, host_tr_base),
878 FIELD(HOST_GDTR_BASE, host_gdtr_base),
879 FIELD(HOST_IDTR_BASE, host_idtr_base),
880 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
881 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
882 FIELD(HOST_RSP, host_rsp),
883 FIELD(HOST_RIP, host_rip),
884};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300885
886static inline short vmcs_field_to_offset(unsigned long field)
887{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100888 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
889
890 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
891 vmcs_field_to_offset_table[field] == 0)
892 return -ENOENT;
893
Nadav Har'El22bd0352011-05-25 23:05:57 +0300894 return vmcs_field_to_offset_table[field];
895}
896
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300897static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
898{
David Matlack4f2777b2016-07-13 17:16:37 -0700899 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300900}
901
902static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
903{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200904 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800905 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300906 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800907
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300908 return page;
909}
910
911static void nested_release_page(struct page *page)
912{
913 kvm_release_page_dirty(page);
914}
915
916static void nested_release_page_clean(struct page *page)
917{
918 kvm_release_page_clean(page);
919}
920
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300921static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800922static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800923static void kvm_cpu_vmxon(u64 addr);
924static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800925static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200926static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300927static void vmx_set_segment(struct kvm_vcpu *vcpu,
928 struct kvm_segment *var, int seg);
929static void vmx_get_segment(struct kvm_vcpu *vcpu,
930 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200931static bool guest_state_valid(struct kvm_vcpu *vcpu);
932static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300933static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300934static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800935static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300936
Avi Kivity6aa8b732006-12-10 02:21:36 -0800937static DEFINE_PER_CPU(struct vmcs *, vmxarea);
938static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300939/*
940 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
941 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
942 */
943static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300944static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800945
Feng Wubf9f6ac2015-09-18 22:29:55 +0800946/*
947 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
948 * can find which vCPU should be waken up.
949 */
950static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
951static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
952
Radim Krčmář23611332016-09-29 22:41:33 +0200953enum {
954 VMX_IO_BITMAP_A,
955 VMX_IO_BITMAP_B,
956 VMX_MSR_BITMAP_LEGACY,
957 VMX_MSR_BITMAP_LONGMODE,
958 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
959 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
960 VMX_MSR_BITMAP_LEGACY_X2APIC,
961 VMX_MSR_BITMAP_LONGMODE_X2APIC,
962 VMX_VMREAD_BITMAP,
963 VMX_VMWRITE_BITMAP,
964 VMX_BITMAP_NR
965};
966
967static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
968
969#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
970#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
971#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
972#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
973#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
974#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
975#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
976#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
977#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
978#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300979
Avi Kivity110312c2010-12-21 12:54:20 +0200980static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200981static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200982
Sheng Yang2384d2b2008-01-17 15:14:33 +0800983static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
984static DEFINE_SPINLOCK(vmx_vpid_lock);
985
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300986static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800987 int size;
988 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300989 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800990 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300991 u32 pin_based_exec_ctrl;
992 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800993 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300994 u32 vmexit_ctrl;
995 u32 vmentry_ctrl;
996} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800997
Hannes Ederefff9e52008-11-28 17:02:06 +0100998static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800999 u32 ept;
1000 u32 vpid;
1001} vmx_capability;
1002
Avi Kivity6aa8b732006-12-10 02:21:36 -08001003#define VMX_SEGMENT_FIELD(seg) \
1004 [VCPU_SREG_##seg] = { \
1005 .selector = GUEST_##seg##_SELECTOR, \
1006 .base = GUEST_##seg##_BASE, \
1007 .limit = GUEST_##seg##_LIMIT, \
1008 .ar_bytes = GUEST_##seg##_AR_BYTES, \
1009 }
1010
Mathias Krause772e0312012-08-30 01:30:19 +02001011static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001012 unsigned selector;
1013 unsigned base;
1014 unsigned limit;
1015 unsigned ar_bytes;
1016} kvm_vmx_segment_fields[] = {
1017 VMX_SEGMENT_FIELD(CS),
1018 VMX_SEGMENT_FIELD(DS),
1019 VMX_SEGMENT_FIELD(ES),
1020 VMX_SEGMENT_FIELD(FS),
1021 VMX_SEGMENT_FIELD(GS),
1022 VMX_SEGMENT_FIELD(SS),
1023 VMX_SEGMENT_FIELD(TR),
1024 VMX_SEGMENT_FIELD(LDTR),
1025};
1026
Avi Kivity26bb0982009-09-07 11:14:12 +03001027static u64 host_efer;
1028
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001029static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1030
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001031/*
Brian Gerst8c065852010-07-17 09:03:26 -04001032 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001033 * away by decrementing the array size.
1034 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001035static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001036#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001037 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001038#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001039 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001040};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001041
Jan Kiszka5bb16012016-02-09 20:14:21 +01001042static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001043{
1044 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1045 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001046 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1047}
1048
Jan Kiszka6f054852016-02-09 20:15:18 +01001049static inline bool is_debug(u32 intr_info)
1050{
1051 return is_exception_n(intr_info, DB_VECTOR);
1052}
1053
1054static inline bool is_breakpoint(u32 intr_info)
1055{
1056 return is_exception_n(intr_info, BP_VECTOR);
1057}
1058
Jan Kiszka5bb16012016-02-09 20:14:21 +01001059static inline bool is_page_fault(u32 intr_info)
1060{
1061 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001062}
1063
Gui Jianfeng31299942010-03-15 17:29:09 +08001064static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001065{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001066 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001067}
1068
Gui Jianfeng31299942010-03-15 17:29:09 +08001069static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001070{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001071 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001072}
1073
Gui Jianfeng31299942010-03-15 17:29:09 +08001074static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001075{
1076 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1077 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1078}
1079
Gui Jianfeng31299942010-03-15 17:29:09 +08001080static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001081{
1082 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1083 INTR_INFO_VALID_MASK)) ==
1084 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1085}
1086
Gui Jianfeng31299942010-03-15 17:29:09 +08001087static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001088{
Sheng Yang04547152009-04-01 15:52:31 +08001089 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001090}
1091
Gui Jianfeng31299942010-03-15 17:29:09 +08001092static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001093{
Sheng Yang04547152009-04-01 15:52:31 +08001094 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001095}
1096
Paolo Bonzini35754c92015-07-29 12:05:37 +02001097static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001098{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001099 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001100}
1101
Gui Jianfeng31299942010-03-15 17:29:09 +08001102static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001103{
Sheng Yang04547152009-04-01 15:52:31 +08001104 return vmcs_config.cpu_based_exec_ctrl &
1105 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001106}
1107
Avi Kivity774ead32007-12-26 13:57:04 +02001108static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001109{
Sheng Yang04547152009-04-01 15:52:31 +08001110 return vmcs_config.cpu_based_2nd_exec_ctrl &
1111 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1112}
1113
Yang Zhang8d146952013-01-25 10:18:50 +08001114static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1115{
1116 return vmcs_config.cpu_based_2nd_exec_ctrl &
1117 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1118}
1119
Yang Zhang83d4c282013-01-25 10:18:49 +08001120static inline bool cpu_has_vmx_apic_register_virt(void)
1121{
1122 return vmcs_config.cpu_based_2nd_exec_ctrl &
1123 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1124}
1125
Yang Zhangc7c9c562013-01-25 10:18:51 +08001126static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1127{
1128 return vmcs_config.cpu_based_2nd_exec_ctrl &
1129 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1130}
1131
Yunhong Jiang64672c92016-06-13 14:19:59 -07001132/*
1133 * Comment's format: document - errata name - stepping - processor name.
1134 * Refer from
1135 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1136 */
1137static u32 vmx_preemption_cpu_tfms[] = {
1138/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11390x000206E6,
1140/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1141/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1142/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11430x00020652,
1144/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11450x00020655,
1146/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1147/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1148/*
1149 * 320767.pdf - AAP86 - B1 -
1150 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1151 */
11520x000106E5,
1153/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11540x000106A0,
1155/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11560x000106A1,
1157/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11580x000106A4,
1159 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1160 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1161 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11620x000106A5,
1163};
1164
1165static inline bool cpu_has_broken_vmx_preemption_timer(void)
1166{
1167 u32 eax = cpuid_eax(0x00000001), i;
1168
1169 /* Clear the reserved bits */
1170 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001171 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001172 if (eax == vmx_preemption_cpu_tfms[i])
1173 return true;
1174
1175 return false;
1176}
1177
1178static inline bool cpu_has_vmx_preemption_timer(void)
1179{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001180 return vmcs_config.pin_based_exec_ctrl &
1181 PIN_BASED_VMX_PREEMPTION_TIMER;
1182}
1183
Yang Zhang01e439b2013-04-11 19:25:12 +08001184static inline bool cpu_has_vmx_posted_intr(void)
1185{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001186 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1187 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001188}
1189
1190static inline bool cpu_has_vmx_apicv(void)
1191{
1192 return cpu_has_vmx_apic_register_virt() &&
1193 cpu_has_vmx_virtual_intr_delivery() &&
1194 cpu_has_vmx_posted_intr();
1195}
1196
Sheng Yang04547152009-04-01 15:52:31 +08001197static inline bool cpu_has_vmx_flexpriority(void)
1198{
1199 return cpu_has_vmx_tpr_shadow() &&
1200 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001201}
1202
Marcelo Tosattie7997942009-06-11 12:07:40 -03001203static inline bool cpu_has_vmx_ept_execute_only(void)
1204{
Gui Jianfeng31299942010-03-15 17:29:09 +08001205 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001206}
1207
Marcelo Tosattie7997942009-06-11 12:07:40 -03001208static inline bool cpu_has_vmx_ept_2m_page(void)
1209{
Gui Jianfeng31299942010-03-15 17:29:09 +08001210 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001211}
1212
Sheng Yang878403b2010-01-05 19:02:29 +08001213static inline bool cpu_has_vmx_ept_1g_page(void)
1214{
Gui Jianfeng31299942010-03-15 17:29:09 +08001215 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001216}
1217
Sheng Yang4bc9b982010-06-02 14:05:24 +08001218static inline bool cpu_has_vmx_ept_4levels(void)
1219{
1220 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1221}
1222
Xudong Hao83c3a332012-05-28 19:33:35 +08001223static inline bool cpu_has_vmx_ept_ad_bits(void)
1224{
1225 return vmx_capability.ept & VMX_EPT_AD_BIT;
1226}
1227
Gui Jianfeng31299942010-03-15 17:29:09 +08001228static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001229{
Gui Jianfeng31299942010-03-15 17:29:09 +08001230 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001231}
1232
Gui Jianfeng31299942010-03-15 17:29:09 +08001233static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001234{
Gui Jianfeng31299942010-03-15 17:29:09 +08001235 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001236}
1237
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001238static inline bool cpu_has_vmx_invvpid_single(void)
1239{
1240 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1241}
1242
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001243static inline bool cpu_has_vmx_invvpid_global(void)
1244{
1245 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1246}
1247
Gui Jianfeng31299942010-03-15 17:29:09 +08001248static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001249{
Sheng Yang04547152009-04-01 15:52:31 +08001250 return vmcs_config.cpu_based_2nd_exec_ctrl &
1251 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001252}
1253
Gui Jianfeng31299942010-03-15 17:29:09 +08001254static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001255{
1256 return vmcs_config.cpu_based_2nd_exec_ctrl &
1257 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1258}
1259
Gui Jianfeng31299942010-03-15 17:29:09 +08001260static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001261{
1262 return vmcs_config.cpu_based_2nd_exec_ctrl &
1263 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1264}
1265
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001266static inline bool cpu_has_vmx_basic_inout(void)
1267{
1268 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1269}
1270
Paolo Bonzini35754c92015-07-29 12:05:37 +02001271static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001272{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001273 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001274}
1275
Gui Jianfeng31299942010-03-15 17:29:09 +08001276static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001277{
Sheng Yang04547152009-04-01 15:52:31 +08001278 return vmcs_config.cpu_based_2nd_exec_ctrl &
1279 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001280}
1281
Gui Jianfeng31299942010-03-15 17:29:09 +08001282static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001283{
1284 return vmcs_config.cpu_based_2nd_exec_ctrl &
1285 SECONDARY_EXEC_RDTSCP;
1286}
1287
Mao, Junjiead756a12012-07-02 01:18:48 +00001288static inline bool cpu_has_vmx_invpcid(void)
1289{
1290 return vmcs_config.cpu_based_2nd_exec_ctrl &
1291 SECONDARY_EXEC_ENABLE_INVPCID;
1292}
1293
Gui Jianfeng31299942010-03-15 17:29:09 +08001294static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001295{
1296 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1297}
1298
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001299static inline bool cpu_has_vmx_wbinvd_exit(void)
1300{
1301 return vmcs_config.cpu_based_2nd_exec_ctrl &
1302 SECONDARY_EXEC_WBINVD_EXITING;
1303}
1304
Abel Gordonabc4fc52013-04-18 14:35:25 +03001305static inline bool cpu_has_vmx_shadow_vmcs(void)
1306{
1307 u64 vmx_msr;
1308 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1309 /* check if the cpu supports writing r/o exit information fields */
1310 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1311 return false;
1312
1313 return vmcs_config.cpu_based_2nd_exec_ctrl &
1314 SECONDARY_EXEC_SHADOW_VMCS;
1315}
1316
Kai Huang843e4332015-01-28 10:54:28 +08001317static inline bool cpu_has_vmx_pml(void)
1318{
1319 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1320}
1321
Haozhong Zhang64903d62015-10-20 15:39:09 +08001322static inline bool cpu_has_vmx_tsc_scaling(void)
1323{
1324 return vmcs_config.cpu_based_2nd_exec_ctrl &
1325 SECONDARY_EXEC_TSC_SCALING;
1326}
1327
Sheng Yang04547152009-04-01 15:52:31 +08001328static inline bool report_flexpriority(void)
1329{
1330 return flexpriority_enabled;
1331}
1332
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001333static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1334{
1335 return vmcs12->cpu_based_vm_exec_control & bit;
1336}
1337
1338static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1339{
1340 return (vmcs12->cpu_based_vm_exec_control &
1341 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1342 (vmcs12->secondary_vm_exec_control & bit);
1343}
1344
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001345static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001346{
1347 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1348}
1349
Jan Kiszkaf4124502014-03-07 20:03:13 +01001350static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1351{
1352 return vmcs12->pin_based_vm_exec_control &
1353 PIN_BASED_VMX_PREEMPTION_TIMER;
1354}
1355
Nadav Har'El155a97a2013-08-05 11:07:16 +03001356static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1357{
1358 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1359}
1360
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001361static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1362{
1363 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1364 vmx_xsaves_supported();
1365}
1366
Wincy Vanf2b93282015-02-03 23:56:03 +08001367static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1368{
1369 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1370}
1371
Wanpeng Li5c614b32015-10-13 09:18:36 -07001372static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1373{
1374 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1375}
1376
Wincy Van82f0dd42015-02-03 23:57:18 +08001377static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1378{
1379 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1380}
1381
Wincy Van608406e2015-02-03 23:57:51 +08001382static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1383{
1384 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1385}
1386
Wincy Van705699a2015-02-03 23:58:17 +08001387static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1388{
1389 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1390}
1391
Nadav Har'El644d7112011-05-25 23:12:35 +03001392static inline bool is_exception(u32 intr_info)
1393{
1394 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1395 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1396}
1397
Jan Kiszka533558b2014-01-04 18:47:20 +01001398static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1399 u32 exit_intr_info,
1400 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001401static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1402 struct vmcs12 *vmcs12,
1403 u32 reason, unsigned long qualification);
1404
Rusty Russell8b9cf982007-07-30 16:31:43 +10001405static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001406{
1407 int i;
1408
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001409 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001410 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001411 return i;
1412 return -1;
1413}
1414
Sheng Yang2384d2b2008-01-17 15:14:33 +08001415static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1416{
1417 struct {
1418 u64 vpid : 16;
1419 u64 rsvd : 48;
1420 u64 gva;
1421 } operand = { vpid, 0, gva };
1422
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001423 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001424 /* CF==1 or ZF==1 --> rc = -1 */
1425 "; ja 1f ; ud2 ; 1:"
1426 : : "a"(&operand), "c"(ext) : "cc", "memory");
1427}
1428
Sheng Yang14394422008-04-28 12:24:45 +08001429static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1430{
1431 struct {
1432 u64 eptp, gpa;
1433 } operand = {eptp, gpa};
1434
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001435 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001436 /* CF==1 or ZF==1 --> rc = -1 */
1437 "; ja 1f ; ud2 ; 1:\n"
1438 : : "a" (&operand), "c" (ext) : "cc", "memory");
1439}
1440
Avi Kivity26bb0982009-09-07 11:14:12 +03001441static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001442{
1443 int i;
1444
Rusty Russell8b9cf982007-07-30 16:31:43 +10001445 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001446 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001447 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001448 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001449}
1450
Avi Kivity6aa8b732006-12-10 02:21:36 -08001451static void vmcs_clear(struct vmcs *vmcs)
1452{
1453 u64 phys_addr = __pa(vmcs);
1454 u8 error;
1455
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001456 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001457 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001458 : "cc", "memory");
1459 if (error)
1460 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1461 vmcs, phys_addr);
1462}
1463
Nadav Har'Eld462b812011-05-24 15:26:10 +03001464static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1465{
1466 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001467 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1468 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001469 loaded_vmcs->cpu = -1;
1470 loaded_vmcs->launched = 0;
1471}
1472
Dongxiao Xu7725b892010-05-11 18:29:38 +08001473static void vmcs_load(struct vmcs *vmcs)
1474{
1475 u64 phys_addr = __pa(vmcs);
1476 u8 error;
1477
1478 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001479 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001480 : "cc", "memory");
1481 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001482 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001483 vmcs, phys_addr);
1484}
1485
Dave Young2965faa2015-09-09 15:38:55 -07001486#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001487/*
1488 * This bitmap is used to indicate whether the vmclear
1489 * operation is enabled on all cpus. All disabled by
1490 * default.
1491 */
1492static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1493
1494static inline void crash_enable_local_vmclear(int cpu)
1495{
1496 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1497}
1498
1499static inline void crash_disable_local_vmclear(int cpu)
1500{
1501 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1502}
1503
1504static inline int crash_local_vmclear_enabled(int cpu)
1505{
1506 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1507}
1508
1509static void crash_vmclear_local_loaded_vmcss(void)
1510{
1511 int cpu = raw_smp_processor_id();
1512 struct loaded_vmcs *v;
1513
1514 if (!crash_local_vmclear_enabled(cpu))
1515 return;
1516
1517 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1518 loaded_vmcss_on_cpu_link)
1519 vmcs_clear(v->vmcs);
1520}
1521#else
1522static inline void crash_enable_local_vmclear(int cpu) { }
1523static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001524#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001525
Nadav Har'Eld462b812011-05-24 15:26:10 +03001526static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001527{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001528 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001529 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001530
Nadav Har'Eld462b812011-05-24 15:26:10 +03001531 if (loaded_vmcs->cpu != cpu)
1532 return; /* vcpu migration can race with cpu offline */
1533 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001534 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001535 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001536 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001537
1538 /*
1539 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1540 * is before setting loaded_vmcs->vcpu to -1 which is done in
1541 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1542 * then adds the vmcs into percpu list before it is deleted.
1543 */
1544 smp_wmb();
1545
Nadav Har'Eld462b812011-05-24 15:26:10 +03001546 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001547 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001548}
1549
Nadav Har'Eld462b812011-05-24 15:26:10 +03001550static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001551{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001552 int cpu = loaded_vmcs->cpu;
1553
1554 if (cpu != -1)
1555 smp_call_function_single(cpu,
1556 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001557}
1558
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001559static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001560{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001561 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001562 return;
1563
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001564 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001565 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001566}
1567
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001568static inline void vpid_sync_vcpu_global(void)
1569{
1570 if (cpu_has_vmx_invvpid_global())
1571 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1572}
1573
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001574static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001575{
1576 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001577 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001578 else
1579 vpid_sync_vcpu_global();
1580}
1581
Sheng Yang14394422008-04-28 12:24:45 +08001582static inline void ept_sync_global(void)
1583{
1584 if (cpu_has_vmx_invept_global())
1585 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1586}
1587
1588static inline void ept_sync_context(u64 eptp)
1589{
Avi Kivity089d0342009-03-23 18:26:32 +02001590 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001591 if (cpu_has_vmx_invept_context())
1592 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1593 else
1594 ept_sync_global();
1595 }
1596}
1597
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001598static __always_inline void vmcs_check16(unsigned long field)
1599{
1600 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1601 "16-bit accessor invalid for 64-bit field");
1602 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1603 "16-bit accessor invalid for 64-bit high field");
1604 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1605 "16-bit accessor invalid for 32-bit high field");
1606 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1607 "16-bit accessor invalid for natural width field");
1608}
1609
1610static __always_inline void vmcs_check32(unsigned long field)
1611{
1612 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1613 "32-bit accessor invalid for 16-bit field");
1614 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1615 "32-bit accessor invalid for natural width field");
1616}
1617
1618static __always_inline void vmcs_check64(unsigned long field)
1619{
1620 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1621 "64-bit accessor invalid for 16-bit field");
1622 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1623 "64-bit accessor invalid for 64-bit high field");
1624 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1625 "64-bit accessor invalid for 32-bit field");
1626 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1627 "64-bit accessor invalid for natural width field");
1628}
1629
1630static __always_inline void vmcs_checkl(unsigned long field)
1631{
1632 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1633 "Natural width accessor invalid for 16-bit field");
1634 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1635 "Natural width accessor invalid for 64-bit field");
1636 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1637 "Natural width accessor invalid for 64-bit high field");
1638 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1639 "Natural width accessor invalid for 32-bit field");
1640}
1641
1642static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001643{
Avi Kivity5e520e62011-05-15 10:13:12 -04001644 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001645
Avi Kivity5e520e62011-05-15 10:13:12 -04001646 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1647 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001648 return value;
1649}
1650
Avi Kivity96304212011-05-15 10:13:13 -04001651static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001652{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001653 vmcs_check16(field);
1654 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001655}
1656
Avi Kivity96304212011-05-15 10:13:13 -04001657static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001658{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001659 vmcs_check32(field);
1660 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001661}
1662
Avi Kivity96304212011-05-15 10:13:13 -04001663static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001664{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001665 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001666#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001667 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001668#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001669 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001670#endif
1671}
1672
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001673static __always_inline unsigned long vmcs_readl(unsigned long field)
1674{
1675 vmcs_checkl(field);
1676 return __vmcs_readl(field);
1677}
1678
Avi Kivitye52de1b2007-01-05 16:36:56 -08001679static noinline void vmwrite_error(unsigned long field, unsigned long value)
1680{
1681 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1682 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1683 dump_stack();
1684}
1685
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001686static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001687{
1688 u8 error;
1689
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001690 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001691 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001692 if (unlikely(error))
1693 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001694}
1695
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001696static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001697{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001698 vmcs_check16(field);
1699 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001700}
1701
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001702static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001703{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001704 vmcs_check32(field);
1705 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001706}
1707
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001708static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001709{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001710 vmcs_check64(field);
1711 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001712#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001713 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001714 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001715#endif
1716}
1717
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001718static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001719{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001720 vmcs_checkl(field);
1721 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001722}
1723
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001724static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001725{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001726 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1727 "vmcs_clear_bits does not support 64-bit fields");
1728 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1729}
1730
1731static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1732{
1733 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1734 "vmcs_set_bits does not support 64-bit fields");
1735 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001736}
1737
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001738static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1739{
1740 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1741}
1742
Gleb Natapov2961e8762013-11-25 15:37:13 +02001743static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1744{
1745 vmcs_write32(VM_ENTRY_CONTROLS, val);
1746 vmx->vm_entry_controls_shadow = val;
1747}
1748
1749static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1750{
1751 if (vmx->vm_entry_controls_shadow != val)
1752 vm_entry_controls_init(vmx, val);
1753}
1754
1755static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1756{
1757 return vmx->vm_entry_controls_shadow;
1758}
1759
1760
1761static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1762{
1763 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1764}
1765
1766static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1767{
1768 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1769}
1770
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001771static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1772{
1773 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1774}
1775
Gleb Natapov2961e8762013-11-25 15:37:13 +02001776static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1777{
1778 vmcs_write32(VM_EXIT_CONTROLS, val);
1779 vmx->vm_exit_controls_shadow = val;
1780}
1781
1782static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1783{
1784 if (vmx->vm_exit_controls_shadow != val)
1785 vm_exit_controls_init(vmx, val);
1786}
1787
1788static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1789{
1790 return vmx->vm_exit_controls_shadow;
1791}
1792
1793
1794static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1795{
1796 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1797}
1798
1799static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1800{
1801 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1802}
1803
Avi Kivity2fb92db2011-04-27 19:42:18 +03001804static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1805{
1806 vmx->segment_cache.bitmask = 0;
1807}
1808
1809static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1810 unsigned field)
1811{
1812 bool ret;
1813 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1814
1815 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1816 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1817 vmx->segment_cache.bitmask = 0;
1818 }
1819 ret = vmx->segment_cache.bitmask & mask;
1820 vmx->segment_cache.bitmask |= mask;
1821 return ret;
1822}
1823
1824static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1825{
1826 u16 *p = &vmx->segment_cache.seg[seg].selector;
1827
1828 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1829 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1830 return *p;
1831}
1832
1833static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1834{
1835 ulong *p = &vmx->segment_cache.seg[seg].base;
1836
1837 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1838 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1839 return *p;
1840}
1841
1842static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1843{
1844 u32 *p = &vmx->segment_cache.seg[seg].limit;
1845
1846 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1847 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1848 return *p;
1849}
1850
1851static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1852{
1853 u32 *p = &vmx->segment_cache.seg[seg].ar;
1854
1855 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1856 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1857 return *p;
1858}
1859
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001860static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1861{
1862 u32 eb;
1863
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001864 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001865 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001866 if ((vcpu->guest_debug &
1867 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1868 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1869 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001870 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001871 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001872 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001873 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001874 if (vcpu->fpu_active)
1875 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001876
1877 /* When we are running a nested L2 guest and L1 specified for it a
1878 * certain exception bitmap, we must trap the same exceptions and pass
1879 * them to L1. When running L2, we will only handle the exceptions
1880 * specified above if L1 did not want them.
1881 */
1882 if (is_guest_mode(vcpu))
1883 eb |= get_vmcs12(vcpu)->exception_bitmap;
1884
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001885 vmcs_write32(EXCEPTION_BITMAP, eb);
1886}
1887
Gleb Natapov2961e8762013-11-25 15:37:13 +02001888static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1889 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001890{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001891 vm_entry_controls_clearbit(vmx, entry);
1892 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001893}
1894
Avi Kivity61d2ef22010-04-28 16:40:38 +03001895static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1896{
1897 unsigned i;
1898 struct msr_autoload *m = &vmx->msr_autoload;
1899
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001900 switch (msr) {
1901 case MSR_EFER:
1902 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001903 clear_atomic_switch_msr_special(vmx,
1904 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001905 VM_EXIT_LOAD_IA32_EFER);
1906 return;
1907 }
1908 break;
1909 case MSR_CORE_PERF_GLOBAL_CTRL:
1910 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001911 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001912 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1913 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1914 return;
1915 }
1916 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001917 }
1918
Avi Kivity61d2ef22010-04-28 16:40:38 +03001919 for (i = 0; i < m->nr; ++i)
1920 if (m->guest[i].index == msr)
1921 break;
1922
1923 if (i == m->nr)
1924 return;
1925 --m->nr;
1926 m->guest[i] = m->guest[m->nr];
1927 m->host[i] = m->host[m->nr];
1928 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1929 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1930}
1931
Gleb Natapov2961e8762013-11-25 15:37:13 +02001932static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1933 unsigned long entry, unsigned long exit,
1934 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1935 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001936{
1937 vmcs_write64(guest_val_vmcs, guest_val);
1938 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001939 vm_entry_controls_setbit(vmx, entry);
1940 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001941}
1942
Avi Kivity61d2ef22010-04-28 16:40:38 +03001943static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1944 u64 guest_val, u64 host_val)
1945{
1946 unsigned i;
1947 struct msr_autoload *m = &vmx->msr_autoload;
1948
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001949 switch (msr) {
1950 case MSR_EFER:
1951 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001952 add_atomic_switch_msr_special(vmx,
1953 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001954 VM_EXIT_LOAD_IA32_EFER,
1955 GUEST_IA32_EFER,
1956 HOST_IA32_EFER,
1957 guest_val, host_val);
1958 return;
1959 }
1960 break;
1961 case MSR_CORE_PERF_GLOBAL_CTRL:
1962 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001963 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001964 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1965 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1966 GUEST_IA32_PERF_GLOBAL_CTRL,
1967 HOST_IA32_PERF_GLOBAL_CTRL,
1968 guest_val, host_val);
1969 return;
1970 }
1971 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001972 case MSR_IA32_PEBS_ENABLE:
1973 /* PEBS needs a quiescent period after being disabled (to write
1974 * a record). Disabling PEBS through VMX MSR swapping doesn't
1975 * provide that period, so a CPU could write host's record into
1976 * guest's memory.
1977 */
1978 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001979 }
1980
Avi Kivity61d2ef22010-04-28 16:40:38 +03001981 for (i = 0; i < m->nr; ++i)
1982 if (m->guest[i].index == msr)
1983 break;
1984
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001985 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001986 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001987 "Can't add msr %x\n", msr);
1988 return;
1989 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001990 ++m->nr;
1991 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1992 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1993 }
1994
1995 m->guest[i].index = msr;
1996 m->guest[i].value = guest_val;
1997 m->host[i].index = msr;
1998 m->host[i].value = host_val;
1999}
2000
Avi Kivity33ed6322007-05-02 16:54:03 +03002001static void reload_tss(void)
2002{
Avi Kivity33ed6322007-05-02 16:54:03 +03002003 /*
2004 * VT restores TR but not its size. Useless.
2005 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05002006 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02002007 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03002008
Avi Kivityd3591922010-07-26 18:32:39 +03002009 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03002010 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
2011 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03002012}
2013
Avi Kivity92c0d902009-10-29 11:00:16 +02002014static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002015{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002016 u64 guest_efer = vmx->vcpu.arch.efer;
2017 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002018
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002019 if (!enable_ept) {
2020 /*
2021 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2022 * host CPUID is more efficient than testing guest CPUID
2023 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2024 */
2025 if (boot_cpu_has(X86_FEATURE_SMEP))
2026 guest_efer |= EFER_NX;
2027 else if (!(guest_efer & EFER_NX))
2028 ignore_bits |= EFER_NX;
2029 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002030
Avi Kivity51c6cf62007-08-29 03:48:05 +03002031 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002032 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002033 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002034 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002035#ifdef CONFIG_X86_64
2036 ignore_bits |= EFER_LMA | EFER_LME;
2037 /* SCE is meaningful only in long mode on Intel */
2038 if (guest_efer & EFER_LMA)
2039 ignore_bits &= ~(u64)EFER_SCE;
2040#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002041
2042 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002043
2044 /*
2045 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2046 * On CPUs that support "load IA32_EFER", always switch EFER
2047 * atomically, since it's faster than switching it manually.
2048 */
2049 if (cpu_has_load_ia32_efer ||
2050 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002051 if (!(guest_efer & EFER_LMA))
2052 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002053 if (guest_efer != host_efer)
2054 add_atomic_switch_msr(vmx, MSR_EFER,
2055 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002056 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002057 } else {
2058 guest_efer &= ~ignore_bits;
2059 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002060
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002061 vmx->guest_msrs[efer_offset].data = guest_efer;
2062 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2063
2064 return true;
2065 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002066}
2067
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002068static unsigned long segment_base(u16 selector)
2069{
Christoph Lameter89cbc762014-08-17 12:30:40 -05002070 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002071 struct desc_struct *d;
2072 unsigned long table_base;
2073 unsigned long v;
2074
2075 if (!(selector & ~3))
2076 return 0;
2077
Avi Kivityd3591922010-07-26 18:32:39 +03002078 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002079
2080 if (selector & 4) { /* from ldt */
2081 u16 ldt_selector = kvm_read_ldt();
2082
2083 if (!(ldt_selector & ~3))
2084 return 0;
2085
2086 table_base = segment_base(ldt_selector);
2087 }
2088 d = (struct desc_struct *)(table_base + (selector & ~7));
2089 v = get_desc_base(d);
2090#ifdef CONFIG_X86_64
2091 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
2092 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
2093#endif
2094 return v;
2095}
2096
2097static inline unsigned long kvm_read_tr_base(void)
2098{
2099 u16 tr;
2100 asm("str %0" : "=g"(tr));
2101 return segment_base(tr);
2102}
2103
Avi Kivity04d2cc72007-09-10 18:10:54 +03002104static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002105{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002106 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002107 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002108
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002109 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002110 return;
2111
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002112 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002113 /*
2114 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2115 * allow segment selectors with cpl > 0 or ti == 1.
2116 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002117 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002118 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002119 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002120 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002121 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002122 vmx->host_state.fs_reload_needed = 0;
2123 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002124 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002125 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002126 }
Avi Kivity9581d442010-10-19 16:46:55 +02002127 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002128 if (!(vmx->host_state.gs_sel & 7))
2129 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002130 else {
2131 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002132 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002133 }
2134
2135#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002136 savesegment(ds, vmx->host_state.ds_sel);
2137 savesegment(es, vmx->host_state.es_sel);
2138#endif
2139
2140#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002141 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2142 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2143#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002144 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2145 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002146#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002147
2148#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002149 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2150 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002151 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002152#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002153 if (boot_cpu_has(X86_FEATURE_MPX))
2154 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002155 for (i = 0; i < vmx->save_nmsrs; ++i)
2156 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002157 vmx->guest_msrs[i].data,
2158 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002159}
2160
Avi Kivitya9b21b62008-06-24 11:48:49 +03002161static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002162{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002163 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002164 return;
2165
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002166 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002167 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002168#ifdef CONFIG_X86_64
2169 if (is_long_mode(&vmx->vcpu))
2170 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2171#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002172 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002173 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002174#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002175 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002176#else
2177 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002178#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002179 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002180 if (vmx->host_state.fs_reload_needed)
2181 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002182#ifdef CONFIG_X86_64
2183 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2184 loadsegment(ds, vmx->host_state.ds_sel);
2185 loadsegment(es, vmx->host_state.es_sel);
2186 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002187#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002188 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002189#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002190 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002191#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002192 if (vmx->host_state.msr_host_bndcfgs)
2193 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002194 /*
2195 * If the FPU is not active (through the host task or
2196 * the guest vcpu), then restore the cr0.TS bit.
2197 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002198 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002199 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002200 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002201}
2202
Avi Kivitya9b21b62008-06-24 11:48:49 +03002203static void vmx_load_host_state(struct vcpu_vmx *vmx)
2204{
2205 preempt_disable();
2206 __vmx_load_host_state(vmx);
2207 preempt_enable();
2208}
2209
Feng Wu28b835d2015-09-18 22:29:54 +08002210static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2211{
2212 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2213 struct pi_desc old, new;
2214 unsigned int dest;
2215
2216 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002217 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2218 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002219 return;
2220
2221 do {
2222 old.control = new.control = pi_desc->control;
2223
2224 /*
2225 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2226 * are two possible cases:
2227 * 1. After running 'pre_block', context switch
2228 * happened. For this case, 'sn' was set in
2229 * vmx_vcpu_put(), so we need to clear it here.
2230 * 2. After running 'pre_block', we were blocked,
2231 * and woken up by some other guy. For this case,
2232 * we don't need to do anything, 'pi_post_block'
2233 * will do everything for us. However, we cannot
2234 * check whether it is case #1 or case #2 here
2235 * (maybe, not needed), so we also clear sn here,
2236 * I think it is not a big deal.
2237 */
2238 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2239 if (vcpu->cpu != cpu) {
2240 dest = cpu_physical_id(cpu);
2241
2242 if (x2apic_enabled())
2243 new.ndst = dest;
2244 else
2245 new.ndst = (dest << 8) & 0xFF00;
2246 }
2247
2248 /* set 'NV' to 'notification vector' */
2249 new.nv = POSTED_INTR_VECTOR;
2250 }
2251
2252 /* Allow posting non-urgent interrupts */
2253 new.sn = 0;
2254 } while (cmpxchg(&pi_desc->control, old.control,
2255 new.control) != old.control);
2256}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002257
Peter Feinerc95ba922016-08-17 09:36:47 -07002258static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2259{
2260 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2261 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2262}
2263
Avi Kivity6aa8b732006-12-10 02:21:36 -08002264/*
2265 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2266 * vcpu mutex is already taken.
2267 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002268static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002269{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002270 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002271 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002272 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002273
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002274 if (!vmm_exclusive)
2275 kvm_cpu_vmxon(phys_addr);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002276 else if (!already_loaded)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002277 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002278
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002279 if (!already_loaded) {
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002280 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002281 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002282
2283 /*
2284 * Read loaded_vmcs->cpu should be before fetching
2285 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2286 * See the comments in __loaded_vmcs_clear().
2287 */
2288 smp_rmb();
2289
Nadav Har'Eld462b812011-05-24 15:26:10 +03002290 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2291 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002292 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002293 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002294 }
2295
2296 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2297 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2298 vmcs_load(vmx->loaded_vmcs->vmcs);
2299 }
2300
2301 if (!already_loaded) {
2302 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2303 unsigned long sysenter_esp;
2304
2305 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002306
Avi Kivity6aa8b732006-12-10 02:21:36 -08002307 /*
2308 * Linux uses per-cpu TSS and GDT, so set these when switching
2309 * processors.
2310 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002311 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002312 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002313
2314 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2315 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002316
Nadav Har'Eld462b812011-05-24 15:26:10 +03002317 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002318 }
Feng Wu28b835d2015-09-18 22:29:54 +08002319
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002320 /* Setup TSC multiplier */
2321 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002322 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2323 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002324
Feng Wu28b835d2015-09-18 22:29:54 +08002325 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002326 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002327}
2328
2329static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2330{
2331 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2332
2333 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002334 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2335 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002336 return;
2337
2338 /* Set SN when the vCPU is preempted */
2339 if (vcpu->preempted)
2340 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002341}
2342
2343static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2344{
Feng Wu28b835d2015-09-18 22:29:54 +08002345 vmx_vcpu_pi_put(vcpu);
2346
Avi Kivitya9b21b62008-06-24 11:48:49 +03002347 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002348 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002349 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2350 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002351 kvm_cpu_vmxoff();
2352 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002353}
2354
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002355static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2356{
Avi Kivity81231c62010-01-24 16:26:40 +02002357 ulong cr0;
2358
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002359 if (vcpu->fpu_active)
2360 return;
2361 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002362 cr0 = vmcs_readl(GUEST_CR0);
2363 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2364 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2365 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002366 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002367 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002368 if (is_guest_mode(vcpu))
2369 vcpu->arch.cr0_guest_owned_bits &=
2370 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002371 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002372}
2373
Avi Kivityedcafe32009-12-30 18:07:40 +02002374static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2375
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002376/*
2377 * Return the cr0 value that a nested guest would read. This is a combination
2378 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2379 * its hypervisor (cr0_read_shadow).
2380 */
2381static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2382{
2383 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2384 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2385}
2386static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2387{
2388 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2389 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2390}
2391
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002392static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2393{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002394 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2395 * set this *before* calling this function.
2396 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002397 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002398 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002399 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002400 vcpu->arch.cr0_guest_owned_bits = 0;
2401 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002402 if (is_guest_mode(vcpu)) {
2403 /*
2404 * L1's specified read shadow might not contain the TS bit,
2405 * so now that we turned on shadowing of this bit, we need to
2406 * set this bit of the shadow. Like in nested_vmx_run we need
2407 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2408 * up-to-date here because we just decached cr0.TS (and we'll
2409 * only update vmcs12->guest_cr0 on nested exit).
2410 */
2411 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2412 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2413 (vcpu->arch.cr0 & X86_CR0_TS);
2414 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2415 } else
2416 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002417}
2418
Avi Kivity6aa8b732006-12-10 02:21:36 -08002419static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2420{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002421 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002422
Avi Kivity6de12732011-03-07 12:51:22 +02002423 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2424 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2425 rflags = vmcs_readl(GUEST_RFLAGS);
2426 if (to_vmx(vcpu)->rmode.vm86_active) {
2427 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2428 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2429 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2430 }
2431 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002432 }
Avi Kivity6de12732011-03-07 12:51:22 +02002433 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002434}
2435
2436static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2437{
Avi Kivity6de12732011-03-07 12:51:22 +02002438 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2439 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002440 if (to_vmx(vcpu)->rmode.vm86_active) {
2441 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002442 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002443 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002444 vmcs_writel(GUEST_RFLAGS, rflags);
2445}
2446
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002447static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2448{
2449 return to_vmx(vcpu)->guest_pkru;
2450}
2451
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002452static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002453{
2454 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2455 int ret = 0;
2456
2457 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002458 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002459 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002460 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002461
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002462 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002463}
2464
2465static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2466{
2467 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2468 u32 interruptibility = interruptibility_old;
2469
2470 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2471
Jan Kiszka48005f62010-02-19 19:38:07 +01002472 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002473 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002474 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002475 interruptibility |= GUEST_INTR_STATE_STI;
2476
2477 if ((interruptibility != interruptibility_old))
2478 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2479}
2480
Avi Kivity6aa8b732006-12-10 02:21:36 -08002481static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2482{
2483 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002484
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002485 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002486 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002487 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002488
Glauber Costa2809f5d2009-05-12 16:21:05 -04002489 /* skipping an emulated instruction also counts */
2490 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002491}
2492
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002493/*
2494 * KVM wants to inject page-faults which it got to the guest. This function
2495 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002496 */
Gleb Natapove011c662013-09-25 12:51:35 +03002497static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002498{
2499 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2500
Gleb Natapove011c662013-09-25 12:51:35 +03002501 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002502 return 0;
2503
Jan Kiszka533558b2014-01-04 18:47:20 +01002504 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2505 vmcs_read32(VM_EXIT_INTR_INFO),
2506 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002507 return 1;
2508}
2509
Avi Kivity298101d2007-11-25 13:41:11 +02002510static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002511 bool has_error_code, u32 error_code,
2512 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002513{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002514 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002515 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002516
Gleb Natapove011c662013-09-25 12:51:35 +03002517 if (!reinject && is_guest_mode(vcpu) &&
2518 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002519 return;
2520
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002521 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002522 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002523 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2524 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002525
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002526 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002527 int inc_eip = 0;
2528 if (kvm_exception_is_soft(nr))
2529 inc_eip = vcpu->arch.event_exit_inst_len;
2530 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002531 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002532 return;
2533 }
2534
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002535 if (kvm_exception_is_soft(nr)) {
2536 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2537 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002538 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2539 } else
2540 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2541
2542 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002543}
2544
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002545static bool vmx_rdtscp_supported(void)
2546{
2547 return cpu_has_vmx_rdtscp();
2548}
2549
Mao, Junjiead756a12012-07-02 01:18:48 +00002550static bool vmx_invpcid_supported(void)
2551{
2552 return cpu_has_vmx_invpcid() && enable_ept;
2553}
2554
Avi Kivity6aa8b732006-12-10 02:21:36 -08002555/*
Eddie Donga75beee2007-05-17 18:55:15 +03002556 * Swap MSR entry in host/guest MSR entry array.
2557 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002558static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002559{
Avi Kivity26bb0982009-09-07 11:14:12 +03002560 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002561
2562 tmp = vmx->guest_msrs[to];
2563 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2564 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002565}
2566
Yang Zhang8d146952013-01-25 10:18:50 +08002567static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2568{
2569 unsigned long *msr_bitmap;
2570
Wincy Van670125b2015-03-04 14:31:56 +08002571 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002572 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002573 else if (cpu_has_secondary_exec_ctrls() &&
2574 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2575 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002576 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2577 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002578 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2579 else
2580 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2581 } else {
2582 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002583 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2584 else
2585 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002586 }
Yang Zhang8d146952013-01-25 10:18:50 +08002587 } else {
2588 if (is_long_mode(vcpu))
2589 msr_bitmap = vmx_msr_bitmap_longmode;
2590 else
2591 msr_bitmap = vmx_msr_bitmap_legacy;
2592 }
2593
2594 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2595}
2596
Eddie Donga75beee2007-05-17 18:55:15 +03002597/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002598 * Set up the vmcs to automatically save and restore system
2599 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2600 * mode, as fiddling with msrs is very expensive.
2601 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002602static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002603{
Avi Kivity26bb0982009-09-07 11:14:12 +03002604 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002605
Eddie Donga75beee2007-05-17 18:55:15 +03002606 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002607#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002608 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002609 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002610 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002611 move_msr_up(vmx, index, save_nmsrs++);
2612 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002613 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002614 move_msr_up(vmx, index, save_nmsrs++);
2615 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002616 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002617 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002618 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002619 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002620 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002621 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002622 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002623 * if efer.sce is enabled.
2624 */
Brian Gerst8c065852010-07-17 09:03:26 -04002625 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002626 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002627 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002628 }
Eddie Donga75beee2007-05-17 18:55:15 +03002629#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002630 index = __find_msr_index(vmx, MSR_EFER);
2631 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002632 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002633
Avi Kivity26bb0982009-09-07 11:14:12 +03002634 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002635
Yang Zhang8d146952013-01-25 10:18:50 +08002636 if (cpu_has_vmx_msr_bitmap())
2637 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002638}
2639
2640/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002641 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002642 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2643 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002644 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002645static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002646{
2647 u64 host_tsc, tsc_offset;
2648
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002649 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002650 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002651 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002652}
2653
2654/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002655 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002656 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002657static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002658{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002659 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002660 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002661 * We're here if L1 chose not to trap WRMSR to TSC. According
2662 * to the spec, this should set L1's TSC; The offset that L1
2663 * set for L2 remains unchanged, and still needs to be added
2664 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002665 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002666 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002667 /* recalculate vmcs02.TSC_OFFSET: */
2668 vmcs12 = get_vmcs12(vcpu);
2669 vmcs_write64(TSC_OFFSET, offset +
2670 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2671 vmcs12->tsc_offset : 0));
2672 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002673 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2674 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002675 vmcs_write64(TSC_OFFSET, offset);
2676 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002677}
2678
Nadav Har'El801d3422011-05-25 23:02:23 +03002679static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2680{
2681 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2682 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2683}
2684
2685/*
2686 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2687 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2688 * all guests if the "nested" module option is off, and can also be disabled
2689 * for a single guest by disabling its VMX cpuid bit.
2690 */
2691static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2692{
2693 return nested && guest_cpuid_has_vmx(vcpu);
2694}
2695
Avi Kivity6aa8b732006-12-10 02:21:36 -08002696/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002697 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2698 * returned for the various VMX controls MSRs when nested VMX is enabled.
2699 * The same values should also be used to verify that vmcs12 control fields are
2700 * valid during nested entry from L1 to L2.
2701 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2702 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2703 * bit in the high half is on if the corresponding bit in the control field
2704 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002705 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002706static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002707{
2708 /*
2709 * Note that as a general rule, the high half of the MSRs (bits in
2710 * the control fields which may be 1) should be initialized by the
2711 * intersection of the underlying hardware's MSR (i.e., features which
2712 * can be supported) and the list of features we want to expose -
2713 * because they are known to be properly supported in our code.
2714 * Also, usually, the low half of the MSRs (bits which must be 1) can
2715 * be set to 0, meaning that L1 may turn off any of these bits. The
2716 * reason is that if one of these bits is necessary, it will appear
2717 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2718 * fields of vmcs01 and vmcs02, will turn these bits off - and
2719 * nested_vmx_exit_handled() will not pass related exits to L1.
2720 * These rules have exceptions below.
2721 */
2722
2723 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002724 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002725 vmx->nested.nested_vmx_pinbased_ctls_low,
2726 vmx->nested.nested_vmx_pinbased_ctls_high);
2727 vmx->nested.nested_vmx_pinbased_ctls_low |=
2728 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2729 vmx->nested.nested_vmx_pinbased_ctls_high &=
2730 PIN_BASED_EXT_INTR_MASK |
2731 PIN_BASED_NMI_EXITING |
2732 PIN_BASED_VIRTUAL_NMIS;
2733 vmx->nested.nested_vmx_pinbased_ctls_high |=
2734 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002735 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002736 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002737 vmx->nested.nested_vmx_pinbased_ctls_high |=
2738 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002739
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002740 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002741 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002742 vmx->nested.nested_vmx_exit_ctls_low,
2743 vmx->nested.nested_vmx_exit_ctls_high);
2744 vmx->nested.nested_vmx_exit_ctls_low =
2745 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002746
Wincy Vanb9c237b2015-02-03 23:56:30 +08002747 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002748#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002749 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002750#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002751 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002752 vmx->nested.nested_vmx_exit_ctls_high |=
2753 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002754 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002755 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2756
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002757 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002758 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002759
Jan Kiszka2996fca2014-06-16 13:59:43 +02002760 /* We support free control of debug control saving. */
David Matlack0115f9c2016-11-29 18:14:06 -08002761 vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002762
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002763 /* entry controls */
2764 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002765 vmx->nested.nested_vmx_entry_ctls_low,
2766 vmx->nested.nested_vmx_entry_ctls_high);
2767 vmx->nested.nested_vmx_entry_ctls_low =
2768 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2769 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002770#ifdef CONFIG_X86_64
2771 VM_ENTRY_IA32E_MODE |
2772#endif
2773 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002774 vmx->nested.nested_vmx_entry_ctls_high |=
2775 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002776 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002777 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002778
Jan Kiszka2996fca2014-06-16 13:59:43 +02002779 /* We support free control of debug control loading. */
David Matlack0115f9c2016-11-29 18:14:06 -08002780 vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002781
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002782 /* cpu-based controls */
2783 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002784 vmx->nested.nested_vmx_procbased_ctls_low,
2785 vmx->nested.nested_vmx_procbased_ctls_high);
2786 vmx->nested.nested_vmx_procbased_ctls_low =
2787 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2788 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002789 CPU_BASED_VIRTUAL_INTR_PENDING |
2790 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002791 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2792 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2793 CPU_BASED_CR3_STORE_EXITING |
2794#ifdef CONFIG_X86_64
2795 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2796#endif
2797 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002798 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2799 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2800 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2801 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002802 /*
2803 * We can allow some features even when not supported by the
2804 * hardware. For example, L1 can specify an MSR bitmap - and we
2805 * can use it to avoid exits to L1 - even when L0 runs L2
2806 * without MSR bitmaps.
2807 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002808 vmx->nested.nested_vmx_procbased_ctls_high |=
2809 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002810 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002811
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002812 /* We support free control of CR3 access interception. */
David Matlack0115f9c2016-11-29 18:14:06 -08002813 vmx->nested.nested_vmx_procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002814 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2815
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002816 /* secondary cpu-based controls */
2817 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002818 vmx->nested.nested_vmx_secondary_ctls_low,
2819 vmx->nested.nested_vmx_secondary_ctls_high);
2820 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2821 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002822 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002823 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini1b073042016-10-25 16:06:30 +02002824 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08002825 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002826 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002827 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002828 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002829 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002830 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002831
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002832 if (enable_ept) {
2833 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002834 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002835 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002836 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002837 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2838 VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002839 if (cpu_has_vmx_ept_execute_only())
2840 vmx->nested.nested_vmx_ept_caps |=
2841 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002842 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002843 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2844 VMX_EPT_EXTENT_CONTEXT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002845 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002846 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002847
Paolo Bonzinief697a72016-03-18 16:58:38 +01002848 /*
2849 * Old versions of KVM use the single-context version without
2850 * checking for support, so declare that it is supported even
2851 * though it is treated as global context. The alternative is
2852 * not failing the single-context invvpid, and it is worse.
2853 */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002854 if (enable_vpid)
2855 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03002856 VMX_VPID_EXTENT_SUPPORTED_MASK;
Wanpeng Li089d7b62015-10-13 09:18:37 -07002857 else
2858 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002859
Radim Krčmář0790ec12015-03-17 14:02:32 +01002860 if (enable_unrestricted_guest)
2861 vmx->nested.nested_vmx_secondary_ctls_high |=
2862 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2863
Jan Kiszkac18911a2013-03-13 16:06:41 +01002864 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002865 rdmsr(MSR_IA32_VMX_MISC,
2866 vmx->nested.nested_vmx_misc_low,
2867 vmx->nested.nested_vmx_misc_high);
2868 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2869 vmx->nested.nested_vmx_misc_low |=
2870 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002871 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002872 vmx->nested.nested_vmx_misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002873
2874 /*
2875 * This MSR reports some information about VMX support. We
2876 * should return information about the VMX we emulate for the
2877 * guest, and the VMCS structure we give it - not about the
2878 * VMX support of the underlying hardware.
2879 */
2880 vmx->nested.nested_vmx_basic =
2881 VMCS12_REVISION |
2882 VMX_BASIC_TRUE_CTLS |
2883 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2884 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2885
2886 if (cpu_has_vmx_basic_inout())
2887 vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;
2888
2889 /*
David Matlack8322ebb2016-11-29 18:14:09 -08002890 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08002891 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2892 * We picked the standard core2 setting.
2893 */
2894#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2895#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2896 vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002897 vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08002898
2899 /* These MSRs specify bits which the guest must keep fixed off. */
2900 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
2901 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08002902
2903 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2904 vmx->nested.nested_vmx_vmcs_enum = 0x2e;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002905}
2906
David Matlack38991522016-11-29 18:14:08 -08002907/*
2908 * if fixed0[i] == 1: val[i] must be 1
2909 * if fixed1[i] == 0: val[i] must be 0
2910 */
2911static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
2912{
2913 return ((val & fixed1) | fixed0) == val;
2914}
2915
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002916static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2917{
David Matlack38991522016-11-29 18:14:08 -08002918 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002919}
2920
2921static inline u64 vmx_control_msr(u32 low, u32 high)
2922{
2923 return low | ((u64)high << 32);
2924}
2925
David Matlack62cc6b9d2016-11-29 18:14:07 -08002926static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
2927{
2928 superset &= mask;
2929 subset &= mask;
2930
2931 return (superset | subset) == superset;
2932}
2933
2934static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
2935{
2936 const u64 feature_and_reserved =
2937 /* feature (except bit 48; see below) */
2938 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
2939 /* reserved */
2940 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
2941 u64 vmx_basic = vmx->nested.nested_vmx_basic;
2942
2943 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
2944 return -EINVAL;
2945
2946 /*
2947 * KVM does not emulate a version of VMX that constrains physical
2948 * addresses of VMX structures (e.g. VMCS) to 32-bits.
2949 */
2950 if (data & BIT_ULL(48))
2951 return -EINVAL;
2952
2953 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
2954 vmx_basic_vmcs_revision_id(data))
2955 return -EINVAL;
2956
2957 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
2958 return -EINVAL;
2959
2960 vmx->nested.nested_vmx_basic = data;
2961 return 0;
2962}
2963
2964static int
2965vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2966{
2967 u64 supported;
2968 u32 *lowp, *highp;
2969
2970 switch (msr_index) {
2971 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2972 lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
2973 highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
2974 break;
2975 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2976 lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
2977 highp = &vmx->nested.nested_vmx_procbased_ctls_high;
2978 break;
2979 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2980 lowp = &vmx->nested.nested_vmx_exit_ctls_low;
2981 highp = &vmx->nested.nested_vmx_exit_ctls_high;
2982 break;
2983 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2984 lowp = &vmx->nested.nested_vmx_entry_ctls_low;
2985 highp = &vmx->nested.nested_vmx_entry_ctls_high;
2986 break;
2987 case MSR_IA32_VMX_PROCBASED_CTLS2:
2988 lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
2989 highp = &vmx->nested.nested_vmx_secondary_ctls_high;
2990 break;
2991 default:
2992 BUG();
2993 }
2994
2995 supported = vmx_control_msr(*lowp, *highp);
2996
2997 /* Check must-be-1 bits are still 1. */
2998 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
2999 return -EINVAL;
3000
3001 /* Check must-be-0 bits are still 0. */
3002 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
3003 return -EINVAL;
3004
3005 *lowp = data;
3006 *highp = data >> 32;
3007 return 0;
3008}
3009
3010static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
3011{
3012 const u64 feature_and_reserved_bits =
3013 /* feature */
3014 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3015 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3016 /* reserved */
3017 GENMASK_ULL(13, 9) | BIT_ULL(31);
3018 u64 vmx_misc;
3019
3020 vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
3021 vmx->nested.nested_vmx_misc_high);
3022
3023 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3024 return -EINVAL;
3025
3026 if ((vmx->nested.nested_vmx_pinbased_ctls_high &
3027 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3028 vmx_misc_preemption_timer_rate(data) !=
3029 vmx_misc_preemption_timer_rate(vmx_misc))
3030 return -EINVAL;
3031
3032 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3033 return -EINVAL;
3034
3035 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3036 return -EINVAL;
3037
3038 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3039 return -EINVAL;
3040
3041 vmx->nested.nested_vmx_misc_low = data;
3042 vmx->nested.nested_vmx_misc_high = data >> 32;
3043 return 0;
3044}
3045
3046static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3047{
3048 u64 vmx_ept_vpid_cap;
3049
3050 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
3051 vmx->nested.nested_vmx_vpid_caps);
3052
3053 /* Every bit is either reserved or a feature bit. */
3054 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3055 return -EINVAL;
3056
3057 vmx->nested.nested_vmx_ept_caps = data;
3058 vmx->nested.nested_vmx_vpid_caps = data >> 32;
3059 return 0;
3060}
3061
3062static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3063{
3064 u64 *msr;
3065
3066 switch (msr_index) {
3067 case MSR_IA32_VMX_CR0_FIXED0:
3068 msr = &vmx->nested.nested_vmx_cr0_fixed0;
3069 break;
3070 case MSR_IA32_VMX_CR4_FIXED0:
3071 msr = &vmx->nested.nested_vmx_cr4_fixed0;
3072 break;
3073 default:
3074 BUG();
3075 }
3076
3077 /*
3078 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3079 * must be 1 in the restored value.
3080 */
3081 if (!is_bitwise_subset(data, *msr, -1ULL))
3082 return -EINVAL;
3083
3084 *msr = data;
3085 return 0;
3086}
3087
3088/*
3089 * Called when userspace is restoring VMX MSRs.
3090 *
3091 * Returns 0 on success, non-0 otherwise.
3092 */
3093static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3094{
3095 struct vcpu_vmx *vmx = to_vmx(vcpu);
3096
3097 switch (msr_index) {
3098 case MSR_IA32_VMX_BASIC:
3099 return vmx_restore_vmx_basic(vmx, data);
3100 case MSR_IA32_VMX_PINBASED_CTLS:
3101 case MSR_IA32_VMX_PROCBASED_CTLS:
3102 case MSR_IA32_VMX_EXIT_CTLS:
3103 case MSR_IA32_VMX_ENTRY_CTLS:
3104 /*
3105 * The "non-true" VMX capability MSRs are generated from the
3106 * "true" MSRs, so we do not support restoring them directly.
3107 *
3108 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3109 * should restore the "true" MSRs with the must-be-1 bits
3110 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3111 * DEFAULT SETTINGS".
3112 */
3113 return -EINVAL;
3114 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3115 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3116 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3117 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3118 case MSR_IA32_VMX_PROCBASED_CTLS2:
3119 return vmx_restore_control_msr(vmx, msr_index, data);
3120 case MSR_IA32_VMX_MISC:
3121 return vmx_restore_vmx_misc(vmx, data);
3122 case MSR_IA32_VMX_CR0_FIXED0:
3123 case MSR_IA32_VMX_CR4_FIXED0:
3124 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3125 case MSR_IA32_VMX_CR0_FIXED1:
3126 case MSR_IA32_VMX_CR4_FIXED1:
3127 /*
3128 * These MSRs are generated based on the vCPU's CPUID, so we
3129 * do not support restoring them directly.
3130 */
3131 return -EINVAL;
3132 case MSR_IA32_VMX_EPT_VPID_CAP:
3133 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3134 case MSR_IA32_VMX_VMCS_ENUM:
3135 vmx->nested.nested_vmx_vmcs_enum = data;
3136 return 0;
3137 default:
3138 /*
3139 * The rest of the VMX capability MSRs do not support restore.
3140 */
3141 return -EINVAL;
3142 }
3143}
3144
Jan Kiszkacae50132014-01-04 18:47:22 +01003145/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003146static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
3147{
Wincy Vanb9c237b2015-02-03 23:56:30 +08003148 struct vcpu_vmx *vmx = to_vmx(vcpu);
3149
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003150 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003151 case MSR_IA32_VMX_BASIC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003152 *pdata = vmx->nested.nested_vmx_basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003153 break;
3154 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3155 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003156 *pdata = vmx_control_msr(
3157 vmx->nested.nested_vmx_pinbased_ctls_low,
3158 vmx->nested.nested_vmx_pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003159 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3160 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003161 break;
3162 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3163 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003164 *pdata = vmx_control_msr(
3165 vmx->nested.nested_vmx_procbased_ctls_low,
3166 vmx->nested.nested_vmx_procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003167 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3168 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003169 break;
3170 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3171 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003172 *pdata = vmx_control_msr(
3173 vmx->nested.nested_vmx_exit_ctls_low,
3174 vmx->nested.nested_vmx_exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003175 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3176 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003177 break;
3178 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3179 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003180 *pdata = vmx_control_msr(
3181 vmx->nested.nested_vmx_entry_ctls_low,
3182 vmx->nested.nested_vmx_entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003183 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3184 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003185 break;
3186 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003187 *pdata = vmx_control_msr(
3188 vmx->nested.nested_vmx_misc_low,
3189 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003190 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003191 case MSR_IA32_VMX_CR0_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003192 *pdata = vmx->nested.nested_vmx_cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003193 break;
3194 case MSR_IA32_VMX_CR0_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003195 *pdata = vmx->nested.nested_vmx_cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003196 break;
3197 case MSR_IA32_VMX_CR4_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003198 *pdata = vmx->nested.nested_vmx_cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003199 break;
3200 case MSR_IA32_VMX_CR4_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003201 *pdata = vmx->nested.nested_vmx_cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003202 break;
3203 case MSR_IA32_VMX_VMCS_ENUM:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003204 *pdata = vmx->nested.nested_vmx_vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003205 break;
3206 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003207 *pdata = vmx_control_msr(
3208 vmx->nested.nested_vmx_secondary_ctls_low,
3209 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003210 break;
3211 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07003212 *pdata = vmx->nested.nested_vmx_ept_caps |
3213 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003214 break;
3215 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003216 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003217 }
3218
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003219 return 0;
3220}
3221
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003222static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3223 uint64_t val)
3224{
3225 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3226
3227 return !(val & ~valid_bits);
3228}
3229
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003230/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003231 * Reads an msr value (of 'msr_index') into 'pdata'.
3232 * Returns 0 on success, non-0 otherwise.
3233 * Assumes vcpu_load() was already called.
3234 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003235static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003236{
Avi Kivity26bb0982009-09-07 11:14:12 +03003237 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003238
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003239 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003240#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003241 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003242 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003243 break;
3244 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003245 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003246 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003247 case MSR_KERNEL_GS_BASE:
3248 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003249 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003250 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003251#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003252 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003253 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303254 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08003255 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003256 break;
3257 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003258 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003259 break;
3260 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003261 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003262 break;
3263 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003264 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003265 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003266 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003267 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003268 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003269 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003270 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003271 case MSR_IA32_MCG_EXT_CTL:
3272 if (!msr_info->host_initiated &&
3273 !(to_vmx(vcpu)->msr_ia32_feature_control &
3274 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003275 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003276 msr_info->data = vcpu->arch.mcg_ext_ctl;
3277 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003278 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003279 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003280 break;
3281 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3282 if (!nested_vmx_allowed(vcpu))
3283 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003284 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003285 case MSR_IA32_XSS:
3286 if (!vmx_xsaves_supported())
3287 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003288 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003289 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003290 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003291 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003292 return 1;
3293 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003294 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003295 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003296 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003297 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003298 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003299 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003300 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003301 }
3302
Avi Kivity6aa8b732006-12-10 02:21:36 -08003303 return 0;
3304}
3305
Jan Kiszkacae50132014-01-04 18:47:22 +01003306static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3307
Avi Kivity6aa8b732006-12-10 02:21:36 -08003308/*
3309 * Writes msr value into into the appropriate "register".
3310 * Returns 0 on success, non-0 otherwise.
3311 * Assumes vcpu_load() was already called.
3312 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003313static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003314{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003315 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003316 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003317 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003318 u32 msr_index = msr_info->index;
3319 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003320
Avi Kivity6aa8b732006-12-10 02:21:36 -08003321 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003322 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003323 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003324 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003325#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003326 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003327 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003328 vmcs_writel(GUEST_FS_BASE, data);
3329 break;
3330 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003331 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003332 vmcs_writel(GUEST_GS_BASE, data);
3333 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003334 case MSR_KERNEL_GS_BASE:
3335 vmx_load_host_state(vmx);
3336 vmx->msr_guest_kernel_gs_base = data;
3337 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003338#endif
3339 case MSR_IA32_SYSENTER_CS:
3340 vmcs_write32(GUEST_SYSENTER_CS, data);
3341 break;
3342 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003343 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003344 break;
3345 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003346 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003347 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003348 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003349 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003350 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003351 vmcs_write64(GUEST_BNDCFGS, data);
3352 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303353 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08003354 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003355 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003356 case MSR_IA32_CR_PAT:
3357 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003358 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3359 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003360 vmcs_write64(GUEST_IA32_PAT, data);
3361 vcpu->arch.pat = data;
3362 break;
3363 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003364 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003365 break;
Will Auldba904632012-11-29 12:42:50 -08003366 case MSR_IA32_TSC_ADJUST:
3367 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003368 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003369 case MSR_IA32_MCG_EXT_CTL:
3370 if ((!msr_info->host_initiated &&
3371 !(to_vmx(vcpu)->msr_ia32_feature_control &
3372 FEATURE_CONTROL_LMCE)) ||
3373 (data & ~MCG_EXT_CTL_LMCE_EN))
3374 return 1;
3375 vcpu->arch.mcg_ext_ctl = data;
3376 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003377 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003378 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003379 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003380 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3381 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003382 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003383 if (msr_info->host_initiated && data == 0)
3384 vmx_leave_nested(vcpu);
3385 break;
3386 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003387 if (!msr_info->host_initiated)
3388 return 1; /* they are read-only */
3389 if (!nested_vmx_allowed(vcpu))
3390 return 1;
3391 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003392 case MSR_IA32_XSS:
3393 if (!vmx_xsaves_supported())
3394 return 1;
3395 /*
3396 * The only supported bit as of Skylake is bit 8, but
3397 * it is not supported on KVM.
3398 */
3399 if (data != 0)
3400 return 1;
3401 vcpu->arch.ia32_xss = data;
3402 if (vcpu->arch.ia32_xss != host_xss)
3403 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3404 vcpu->arch.ia32_xss, host_xss);
3405 else
3406 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3407 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003408 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003409 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003410 return 1;
3411 /* Check reserved bit, higher 32 bits should be zero */
3412 if ((data >> 32) != 0)
3413 return 1;
3414 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003415 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003416 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003417 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003418 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003419 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003420 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3421 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003422 ret = kvm_set_shared_msr(msr->index, msr->data,
3423 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003424 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003425 if (ret)
3426 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003427 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003428 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003429 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003430 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003431 }
3432
Eddie Dong2cc51562007-05-21 07:28:09 +03003433 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003434}
3435
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003436static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003437{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003438 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3439 switch (reg) {
3440 case VCPU_REGS_RSP:
3441 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3442 break;
3443 case VCPU_REGS_RIP:
3444 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3445 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003446 case VCPU_EXREG_PDPTR:
3447 if (enable_ept)
3448 ept_save_pdptrs(vcpu);
3449 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003450 default:
3451 break;
3452 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003453}
3454
Avi Kivity6aa8b732006-12-10 02:21:36 -08003455static __init int cpu_has_kvm_support(void)
3456{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003457 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003458}
3459
3460static __init int vmx_disabled_by_bios(void)
3461{
3462 u64 msr;
3463
3464 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003465 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003466 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003467 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3468 && tboot_enabled())
3469 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003470 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003471 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003472 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003473 && !tboot_enabled()) {
3474 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003475 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003476 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003477 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003478 /* launched w/o TXT and VMX disabled */
3479 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3480 && !tboot_enabled())
3481 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003482 }
3483
3484 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003485}
3486
Dongxiao Xu7725b892010-05-11 18:29:38 +08003487static void kvm_cpu_vmxon(u64 addr)
3488{
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003489 intel_pt_handle_vmx(1);
3490
Dongxiao Xu7725b892010-05-11 18:29:38 +08003491 asm volatile (ASM_VMX_VMXON_RAX
3492 : : "a"(&addr), "m"(addr)
3493 : "memory", "cc");
3494}
3495
Radim Krčmář13a34e02014-08-28 15:13:03 +02003496static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003497{
3498 int cpu = raw_smp_processor_id();
3499 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003500 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003501
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003502 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003503 return -EBUSY;
3504
Nadav Har'Eld462b812011-05-24 15:26:10 +03003505 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003506 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3507 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003508
3509 /*
3510 * Now we can enable the vmclear operation in kdump
3511 * since the loaded_vmcss_on_cpu list on this cpu
3512 * has been initialized.
3513 *
3514 * Though the cpu is not in VMX operation now, there
3515 * is no problem to enable the vmclear operation
3516 * for the loaded_vmcss_on_cpu list is empty!
3517 */
3518 crash_enable_local_vmclear(cpu);
3519
Avi Kivity6aa8b732006-12-10 02:21:36 -08003520 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003521
3522 test_bits = FEATURE_CONTROL_LOCKED;
3523 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3524 if (tboot_enabled())
3525 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3526
3527 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003528 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003529 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3530 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003531 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003532
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003533 if (vmm_exclusive) {
3534 kvm_cpu_vmxon(phys_addr);
3535 ept_sync_global();
3536 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003537
Christoph Lameter89cbc762014-08-17 12:30:40 -05003538 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003539
Alexander Graf10474ae2009-09-15 11:37:46 +02003540 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003541}
3542
Nadav Har'Eld462b812011-05-24 15:26:10 +03003543static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003544{
3545 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003546 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003547
Nadav Har'Eld462b812011-05-24 15:26:10 +03003548 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3549 loaded_vmcss_on_cpu_link)
3550 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003551}
3552
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003553
3554/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3555 * tricks.
3556 */
3557static void kvm_cpu_vmxoff(void)
3558{
3559 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003560
3561 intel_pt_handle_vmx(0);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003562}
3563
Radim Krčmář13a34e02014-08-28 15:13:03 +02003564static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003565{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003566 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003567 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003568 kvm_cpu_vmxoff();
3569 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003570 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003571}
3572
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003573static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003574 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003575{
3576 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003577 u32 ctl = ctl_min | ctl_opt;
3578
3579 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3580
3581 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3582 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3583
3584 /* Ensure minimum (required) set of control bits are supported. */
3585 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003586 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003587
3588 *result = ctl;
3589 return 0;
3590}
3591
Avi Kivity110312c2010-12-21 12:54:20 +02003592static __init bool allow_1_setting(u32 msr, u32 ctl)
3593{
3594 u32 vmx_msr_low, vmx_msr_high;
3595
3596 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3597 return vmx_msr_high & ctl;
3598}
3599
Yang, Sheng002c7f72007-07-31 14:23:01 +03003600static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003601{
3602 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003603 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003604 u32 _pin_based_exec_control = 0;
3605 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003606 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003607 u32 _vmexit_control = 0;
3608 u32 _vmentry_control = 0;
3609
Raghavendra K T10166742012-02-07 23:19:20 +05303610 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003611#ifdef CONFIG_X86_64
3612 CPU_BASED_CR8_LOAD_EXITING |
3613 CPU_BASED_CR8_STORE_EXITING |
3614#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003615 CPU_BASED_CR3_LOAD_EXITING |
3616 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003617 CPU_BASED_USE_IO_BITMAPS |
3618 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003619 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003620 CPU_BASED_MWAIT_EXITING |
3621 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003622 CPU_BASED_INVLPG_EXITING |
3623 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003624
Sheng Yangf78e0e22007-10-29 09:40:42 +08003625 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003626 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003627 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003628 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3629 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003630 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003631#ifdef CONFIG_X86_64
3632 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3633 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3634 ~CPU_BASED_CR8_STORE_EXITING;
3635#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003636 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003637 min2 = 0;
3638 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003639 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003640 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003641 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003642 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003643 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003644 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003645 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003646 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003647 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003648 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003649 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003650 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003651 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003652 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003653 if (adjust_vmx_controls(min2, opt2,
3654 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003655 &_cpu_based_2nd_exec_control) < 0)
3656 return -EIO;
3657 }
3658#ifndef CONFIG_X86_64
3659 if (!(_cpu_based_2nd_exec_control &
3660 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3661 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3662#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003663
3664 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3665 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003666 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003667 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3668 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003669
Sheng Yangd56f5462008-04-25 10:13:16 +08003670 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003671 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3672 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003673 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3674 CPU_BASED_CR3_STORE_EXITING |
3675 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003676 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3677 vmx_capability.ept, vmx_capability.vpid);
3678 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003679
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003680 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003681#ifdef CONFIG_X86_64
3682 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3683#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003684 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003685 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003686 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3687 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003688 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003689
Yang Zhang01e439b2013-04-11 19:25:12 +08003690 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Yunhong Jiang64672c92016-06-13 14:19:59 -07003691 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
3692 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003693 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3694 &_pin_based_exec_control) < 0)
3695 return -EIO;
3696
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003697 if (cpu_has_broken_vmx_preemption_timer())
3698 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003699 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003700 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003701 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3702
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003703 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003704 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003705 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3706 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003707 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003708
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003709 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003710
3711 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3712 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003713 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003714
3715#ifdef CONFIG_X86_64
3716 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3717 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003718 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003719#endif
3720
3721 /* Require Write-Back (WB) memory type for VMCS accesses. */
3722 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003723 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003724
Yang, Sheng002c7f72007-07-31 14:23:01 +03003725 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003726 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003727 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003728 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003729
Yang, Sheng002c7f72007-07-31 14:23:01 +03003730 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3731 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003732 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003733 vmcs_conf->vmexit_ctrl = _vmexit_control;
3734 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003735
Avi Kivity110312c2010-12-21 12:54:20 +02003736 cpu_has_load_ia32_efer =
3737 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3738 VM_ENTRY_LOAD_IA32_EFER)
3739 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3740 VM_EXIT_LOAD_IA32_EFER);
3741
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003742 cpu_has_load_perf_global_ctrl =
3743 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3744 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3745 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3746 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3747
3748 /*
3749 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003750 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003751 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3752 *
3753 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3754 *
3755 * AAK155 (model 26)
3756 * AAP115 (model 30)
3757 * AAT100 (model 37)
3758 * BC86,AAY89,BD102 (model 44)
3759 * BA97 (model 46)
3760 *
3761 */
3762 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3763 switch (boot_cpu_data.x86_model) {
3764 case 26:
3765 case 30:
3766 case 37:
3767 case 44:
3768 case 46:
3769 cpu_has_load_perf_global_ctrl = false;
3770 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3771 "does not work properly. Using workaround\n");
3772 break;
3773 default:
3774 break;
3775 }
3776 }
3777
Borislav Petkov782511b2016-04-04 22:25:03 +02003778 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003779 rdmsrl(MSR_IA32_XSS, host_xss);
3780
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003781 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003782}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003783
3784static struct vmcs *alloc_vmcs_cpu(int cpu)
3785{
3786 int node = cpu_to_node(cpu);
3787 struct page *pages;
3788 struct vmcs *vmcs;
3789
Vlastimil Babka96db8002015-09-08 15:03:50 -07003790 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003791 if (!pages)
3792 return NULL;
3793 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003794 memset(vmcs, 0, vmcs_config.size);
3795 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003796 return vmcs;
3797}
3798
3799static struct vmcs *alloc_vmcs(void)
3800{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003801 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003802}
3803
3804static void free_vmcs(struct vmcs *vmcs)
3805{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003806 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003807}
3808
Nadav Har'Eld462b812011-05-24 15:26:10 +03003809/*
3810 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3811 */
3812static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3813{
3814 if (!loaded_vmcs->vmcs)
3815 return;
3816 loaded_vmcs_clear(loaded_vmcs);
3817 free_vmcs(loaded_vmcs->vmcs);
3818 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003819 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003820}
3821
Sam Ravnborg39959582007-06-01 00:47:13 -07003822static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003823{
3824 int cpu;
3825
Zachary Amsden3230bb42009-09-29 11:38:37 -10003826 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003827 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003828 per_cpu(vmxarea, cpu) = NULL;
3829 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003830}
3831
Bandan Dasfe2b2012014-04-21 15:20:14 -04003832static void init_vmcs_shadow_fields(void)
3833{
3834 int i, j;
3835
3836 /* No checks for read only fields yet */
3837
3838 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3839 switch (shadow_read_write_fields[i]) {
3840 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003841 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003842 continue;
3843 break;
3844 default:
3845 break;
3846 }
3847
3848 if (j < i)
3849 shadow_read_write_fields[j] =
3850 shadow_read_write_fields[i];
3851 j++;
3852 }
3853 max_shadow_read_write_fields = j;
3854
3855 /* shadowed fields guest access without vmexit */
3856 for (i = 0; i < max_shadow_read_write_fields; i++) {
3857 clear_bit(shadow_read_write_fields[i],
3858 vmx_vmwrite_bitmap);
3859 clear_bit(shadow_read_write_fields[i],
3860 vmx_vmread_bitmap);
3861 }
3862 for (i = 0; i < max_shadow_read_only_fields; i++)
3863 clear_bit(shadow_read_only_fields[i],
3864 vmx_vmread_bitmap);
3865}
3866
Avi Kivity6aa8b732006-12-10 02:21:36 -08003867static __init int alloc_kvm_area(void)
3868{
3869 int cpu;
3870
Zachary Amsden3230bb42009-09-29 11:38:37 -10003871 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003872 struct vmcs *vmcs;
3873
3874 vmcs = alloc_vmcs_cpu(cpu);
3875 if (!vmcs) {
3876 free_kvm_area();
3877 return -ENOMEM;
3878 }
3879
3880 per_cpu(vmxarea, cpu) = vmcs;
3881 }
3882 return 0;
3883}
3884
Gleb Natapov14168782013-01-21 15:36:49 +02003885static bool emulation_required(struct kvm_vcpu *vcpu)
3886{
3887 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3888}
3889
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003890static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003891 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003892{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003893 if (!emulate_invalid_guest_state) {
3894 /*
3895 * CS and SS RPL should be equal during guest entry according
3896 * to VMX spec, but in reality it is not always so. Since vcpu
3897 * is in the middle of the transition from real mode to
3898 * protected mode it is safe to assume that RPL 0 is a good
3899 * default value.
3900 */
3901 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003902 save->selector &= ~SEGMENT_RPL_MASK;
3903 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003904 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003905 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003906 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003907}
3908
3909static void enter_pmode(struct kvm_vcpu *vcpu)
3910{
3911 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003912 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003913
Gleb Natapovd99e4152012-12-20 16:57:45 +02003914 /*
3915 * Update real mode segment cache. It may be not up-to-date if sement
3916 * register was written while vcpu was in a guest mode.
3917 */
3918 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3919 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3920 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3921 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3922 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3923 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3924
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003925 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003926
Avi Kivity2fb92db2011-04-27 19:42:18 +03003927 vmx_segment_cache_clear(vmx);
3928
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003929 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003930
3931 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003932 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3933 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003934 vmcs_writel(GUEST_RFLAGS, flags);
3935
Rusty Russell66aee912007-07-17 23:34:16 +10003936 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3937 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003938
3939 update_exception_bitmap(vcpu);
3940
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003941 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3942 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3943 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3944 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3945 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3946 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003947}
3948
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003949static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003950{
Mathias Krause772e0312012-08-30 01:30:19 +02003951 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003952 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003953
Gleb Natapovd99e4152012-12-20 16:57:45 +02003954 var.dpl = 0x3;
3955 if (seg == VCPU_SREG_CS)
3956 var.type = 0x3;
3957
3958 if (!emulate_invalid_guest_state) {
3959 var.selector = var.base >> 4;
3960 var.base = var.base & 0xffff0;
3961 var.limit = 0xffff;
3962 var.g = 0;
3963 var.db = 0;
3964 var.present = 1;
3965 var.s = 1;
3966 var.l = 0;
3967 var.unusable = 0;
3968 var.type = 0x3;
3969 var.avl = 0;
3970 if (save->base & 0xf)
3971 printk_once(KERN_WARNING "kvm: segment base is not "
3972 "paragraph aligned when entering "
3973 "protected mode (seg=%d)", seg);
3974 }
3975
3976 vmcs_write16(sf->selector, var.selector);
3977 vmcs_write32(sf->base, var.base);
3978 vmcs_write32(sf->limit, var.limit);
3979 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003980}
3981
3982static void enter_rmode(struct kvm_vcpu *vcpu)
3983{
3984 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003985 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003986
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003987 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3988 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3989 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3990 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3991 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003992 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3993 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003994
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003995 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003996
Gleb Natapov776e58e2011-03-13 12:34:27 +02003997 /*
3998 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003999 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02004000 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004001 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02004002 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
4003 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02004004
Avi Kivity2fb92db2011-04-27 19:42:18 +03004005 vmx_segment_cache_clear(vmx);
4006
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004007 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004008 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004009 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4010
4011 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004012 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004013
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004014 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004015
4016 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10004017 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004018 update_exception_bitmap(vcpu);
4019
Gleb Natapovd99e4152012-12-20 16:57:45 +02004020 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4021 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4022 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4023 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4024 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
4025 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004026
Eddie Dong8668a3c2007-10-10 14:26:45 +08004027 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004028}
4029
Amit Shah401d10d2009-02-20 22:53:37 +05304030static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
4031{
4032 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004033 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
4034
4035 if (!msr)
4036 return;
Amit Shah401d10d2009-02-20 22:53:37 +05304037
Avi Kivity44ea2b12009-09-06 15:55:37 +03004038 /*
4039 * Force kernel_gs_base reloading before EFER changes, as control
4040 * of this msr depends on is_long_mode().
4041 */
4042 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004043 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304044 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004045 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304046 msr->data = efer;
4047 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004048 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304049
4050 msr->data = efer & ~EFER_LME;
4051 }
4052 setup_msrs(vmx);
4053}
4054
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004055#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004056
4057static void enter_lmode(struct kvm_vcpu *vcpu)
4058{
4059 u32 guest_tr_ar;
4060
Avi Kivity2fb92db2011-04-27 19:42:18 +03004061 vmx_segment_cache_clear(to_vmx(vcpu));
4062
Avi Kivity6aa8b732006-12-10 02:21:36 -08004063 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004064 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004065 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4066 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004067 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004068 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4069 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004070 }
Avi Kivityda38f432010-07-06 11:30:49 +03004071 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004072}
4073
4074static void exit_lmode(struct kvm_vcpu *vcpu)
4075{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004076 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004077 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004078}
4079
4080#endif
4081
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004082static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004083{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004084 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004085 if (enable_ept) {
4086 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4087 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08004088 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004089 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004090}
4091
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004092static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
4093{
4094 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
4095}
4096
Avi Kivitye8467fd2009-12-29 18:43:06 +02004097static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4098{
4099 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4100
4101 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4102 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4103}
4104
Avi Kivityaff48ba2010-12-05 18:56:11 +02004105static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4106{
4107 if (enable_ept && is_paging(vcpu))
4108 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4109 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4110}
4111
Anthony Liguori25c4c272007-04-27 09:29:21 +03004112static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004113{
Avi Kivityfc78f512009-12-07 12:16:48 +02004114 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4115
4116 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4117 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004118}
4119
Sheng Yang14394422008-04-28 12:24:45 +08004120static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4121{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004122 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4123
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004124 if (!test_bit(VCPU_EXREG_PDPTR,
4125 (unsigned long *)&vcpu->arch.regs_dirty))
4126 return;
4127
Sheng Yang14394422008-04-28 12:24:45 +08004128 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004129 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4130 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4131 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4132 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004133 }
4134}
4135
Avi Kivity8f5d5492009-05-31 18:41:29 +03004136static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4137{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004138 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4139
Avi Kivity8f5d5492009-05-31 18:41:29 +03004140 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004141 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4142 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4143 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4144 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004145 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004146
4147 __set_bit(VCPU_EXREG_PDPTR,
4148 (unsigned long *)&vcpu->arch.regs_avail);
4149 __set_bit(VCPU_EXREG_PDPTR,
4150 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004151}
4152
David Matlack38991522016-11-29 18:14:08 -08004153static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4154{
4155 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4156 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4157 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4158
4159 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
4160 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4161 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4162 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4163
4164 return fixed_bits_valid(val, fixed0, fixed1);
4165}
4166
4167static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4168{
4169 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4170 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4171
4172 return fixed_bits_valid(val, fixed0, fixed1);
4173}
4174
4175static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4176{
4177 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
4178 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;
4179
4180 return fixed_bits_valid(val, fixed0, fixed1);
4181}
4182
4183/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4184#define nested_guest_cr4_valid nested_cr4_valid
4185#define nested_host_cr4_valid nested_cr4_valid
4186
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004187static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004188
4189static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4190 unsigned long cr0,
4191 struct kvm_vcpu *vcpu)
4192{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004193 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4194 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004195 if (!(cr0 & X86_CR0_PG)) {
4196 /* From paging/starting to nonpaging */
4197 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004198 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004199 (CPU_BASED_CR3_LOAD_EXITING |
4200 CPU_BASED_CR3_STORE_EXITING));
4201 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004202 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004203 } else if (!is_paging(vcpu)) {
4204 /* From nonpaging to paging */
4205 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004206 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004207 ~(CPU_BASED_CR3_LOAD_EXITING |
4208 CPU_BASED_CR3_STORE_EXITING));
4209 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004210 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004211 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004212
4213 if (!(cr0 & X86_CR0_WP))
4214 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004215}
4216
Avi Kivity6aa8b732006-12-10 02:21:36 -08004217static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4218{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004219 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004220 unsigned long hw_cr0;
4221
Gleb Natapov50378782013-02-04 16:00:28 +02004222 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004223 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004224 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004225 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004226 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004227
Gleb Natapov218e7632013-01-21 15:36:45 +02004228 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4229 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004230
Gleb Natapov218e7632013-01-21 15:36:45 +02004231 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4232 enter_rmode(vcpu);
4233 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004234
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004235#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004236 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004237 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004238 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004239 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004240 exit_lmode(vcpu);
4241 }
4242#endif
4243
Avi Kivity089d0342009-03-23 18:26:32 +02004244 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08004245 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4246
Avi Kivity02daab22009-12-30 12:40:26 +02004247 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02004248 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02004249
Avi Kivity6aa8b732006-12-10 02:21:36 -08004250 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004251 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004252 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004253
4254 /* depends on vcpu->arch.cr0 to be set to a new value */
4255 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004256}
4257
Sheng Yang14394422008-04-28 12:24:45 +08004258static u64 construct_eptp(unsigned long root_hpa)
4259{
4260 u64 eptp;
4261
4262 /* TODO write the value reading from MSR */
4263 eptp = VMX_EPT_DEFAULT_MT |
4264 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08004265 if (enable_ept_ad_bits)
4266 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004267 eptp |= (root_hpa & PAGE_MASK);
4268
4269 return eptp;
4270}
4271
Avi Kivity6aa8b732006-12-10 02:21:36 -08004272static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4273{
Sheng Yang14394422008-04-28 12:24:45 +08004274 unsigned long guest_cr3;
4275 u64 eptp;
4276
4277 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004278 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08004279 eptp = construct_eptp(cr3);
4280 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004281 if (is_paging(vcpu) || is_guest_mode(vcpu))
4282 guest_cr3 = kvm_read_cr3(vcpu);
4283 else
4284 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02004285 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004286 }
4287
Sheng Yang2384d2b2008-01-17 15:14:33 +08004288 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004289 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004290}
4291
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004292static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004293{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004294 /*
4295 * Pass through host's Machine Check Enable value to hw_cr4, which
4296 * is in force while we are in guest mode. Do not let guests control
4297 * this bit, even if host CR4.MCE == 0.
4298 */
4299 unsigned long hw_cr4 =
4300 (cr4_read_shadow() & X86_CR4_MCE) |
4301 (cr4 & ~X86_CR4_MCE) |
4302 (to_vmx(vcpu)->rmode.vm86_active ?
4303 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004304
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004305 if (cr4 & X86_CR4_VMXE) {
4306 /*
4307 * To use VMXON (and later other VMX instructions), a guest
4308 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4309 * So basically the check on whether to allow nested VMX
4310 * is here.
4311 */
4312 if (!nested_vmx_allowed(vcpu))
4313 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004314 }
David Matlack38991522016-11-29 18:14:08 -08004315
4316 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004317 return 1;
4318
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004319 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004320 if (enable_ept) {
4321 if (!is_paging(vcpu)) {
4322 hw_cr4 &= ~X86_CR4_PAE;
4323 hw_cr4 |= X86_CR4_PSE;
4324 } else if (!(cr4 & X86_CR4_PAE)) {
4325 hw_cr4 &= ~X86_CR4_PAE;
4326 }
4327 }
Sheng Yang14394422008-04-28 12:24:45 +08004328
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004329 if (!enable_unrestricted_guest && !is_paging(vcpu))
4330 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004331 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4332 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4333 * to be manually disabled when guest switches to non-paging
4334 * mode.
4335 *
4336 * If !enable_unrestricted_guest, the CPU is always running
4337 * with CR0.PG=1 and CR4 needs to be modified.
4338 * If enable_unrestricted_guest, the CPU automatically
4339 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004340 */
Huaitong Handdba2622016-03-22 16:51:15 +08004341 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004342
Sheng Yang14394422008-04-28 12:24:45 +08004343 vmcs_writel(CR4_READ_SHADOW, cr4);
4344 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004345 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004346}
4347
Avi Kivity6aa8b732006-12-10 02:21:36 -08004348static void vmx_get_segment(struct kvm_vcpu *vcpu,
4349 struct kvm_segment *var, int seg)
4350{
Avi Kivitya9179492011-01-03 14:28:52 +02004351 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004352 u32 ar;
4353
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004354 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004355 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004356 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004357 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004358 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004359 var->base = vmx_read_guest_seg_base(vmx, seg);
4360 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4361 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004362 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004363 var->base = vmx_read_guest_seg_base(vmx, seg);
4364 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4365 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4366 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004367 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004368 var->type = ar & 15;
4369 var->s = (ar >> 4) & 1;
4370 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004371 /*
4372 * Some userspaces do not preserve unusable property. Since usable
4373 * segment has to be present according to VMX spec we can use present
4374 * property to amend userspace bug by making unusable segment always
4375 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4376 * segment as unusable.
4377 */
4378 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004379 var->avl = (ar >> 12) & 1;
4380 var->l = (ar >> 13) & 1;
4381 var->db = (ar >> 14) & 1;
4382 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004383}
4384
Avi Kivitya9179492011-01-03 14:28:52 +02004385static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4386{
Avi Kivitya9179492011-01-03 14:28:52 +02004387 struct kvm_segment s;
4388
4389 if (to_vmx(vcpu)->rmode.vm86_active) {
4390 vmx_get_segment(vcpu, &s, seg);
4391 return s.base;
4392 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004393 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004394}
4395
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004396static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004397{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004398 struct vcpu_vmx *vmx = to_vmx(vcpu);
4399
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004400 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004401 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004402 else {
4403 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004404 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004405 }
Avi Kivity69c73022011-03-07 15:26:44 +02004406}
4407
Avi Kivity653e3102007-05-07 10:55:37 +03004408static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004409{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004410 u32 ar;
4411
Avi Kivityf0495f92012-06-07 17:06:10 +03004412 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004413 ar = 1 << 16;
4414 else {
4415 ar = var->type & 15;
4416 ar |= (var->s & 1) << 4;
4417 ar |= (var->dpl & 3) << 5;
4418 ar |= (var->present & 1) << 7;
4419 ar |= (var->avl & 1) << 12;
4420 ar |= (var->l & 1) << 13;
4421 ar |= (var->db & 1) << 14;
4422 ar |= (var->g & 1) << 15;
4423 }
Avi Kivity653e3102007-05-07 10:55:37 +03004424
4425 return ar;
4426}
4427
4428static void vmx_set_segment(struct kvm_vcpu *vcpu,
4429 struct kvm_segment *var, int seg)
4430{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004431 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004432 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004433
Avi Kivity2fb92db2011-04-27 19:42:18 +03004434 vmx_segment_cache_clear(vmx);
4435
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004436 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4437 vmx->rmode.segs[seg] = *var;
4438 if (seg == VCPU_SREG_TR)
4439 vmcs_write16(sf->selector, var->selector);
4440 else if (var->s)
4441 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004442 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004443 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004444
Avi Kivity653e3102007-05-07 10:55:37 +03004445 vmcs_writel(sf->base, var->base);
4446 vmcs_write32(sf->limit, var->limit);
4447 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004448
4449 /*
4450 * Fix the "Accessed" bit in AR field of segment registers for older
4451 * qemu binaries.
4452 * IA32 arch specifies that at the time of processor reset the
4453 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004454 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004455 * state vmexit when "unrestricted guest" mode is turned on.
4456 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4457 * tree. Newer qemu binaries with that qemu fix would not need this
4458 * kvm hack.
4459 */
4460 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004461 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004462
Gleb Natapovf924d662012-12-12 19:10:55 +02004463 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004464
4465out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004466 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004467}
4468
Avi Kivity6aa8b732006-12-10 02:21:36 -08004469static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4470{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004471 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004472
4473 *db = (ar >> 14) & 1;
4474 *l = (ar >> 13) & 1;
4475}
4476
Gleb Natapov89a27f42010-02-16 10:51:48 +02004477static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004478{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004479 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4480 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004481}
4482
Gleb Natapov89a27f42010-02-16 10:51:48 +02004483static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004484{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004485 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4486 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004487}
4488
Gleb Natapov89a27f42010-02-16 10:51:48 +02004489static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004490{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004491 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4492 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004493}
4494
Gleb Natapov89a27f42010-02-16 10:51:48 +02004495static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004496{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004497 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4498 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004499}
4500
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004501static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4502{
4503 struct kvm_segment var;
4504 u32 ar;
4505
4506 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004507 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004508 if (seg == VCPU_SREG_CS)
4509 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004510 ar = vmx_segment_access_rights(&var);
4511
4512 if (var.base != (var.selector << 4))
4513 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004514 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004515 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004516 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004517 return false;
4518
4519 return true;
4520}
4521
4522static bool code_segment_valid(struct kvm_vcpu *vcpu)
4523{
4524 struct kvm_segment cs;
4525 unsigned int cs_rpl;
4526
4527 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004528 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004529
Avi Kivity1872a3f2009-01-04 23:26:52 +02004530 if (cs.unusable)
4531 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004532 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004533 return false;
4534 if (!cs.s)
4535 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004536 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004537 if (cs.dpl > cs_rpl)
4538 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004539 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004540 if (cs.dpl != cs_rpl)
4541 return false;
4542 }
4543 if (!cs.present)
4544 return false;
4545
4546 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4547 return true;
4548}
4549
4550static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4551{
4552 struct kvm_segment ss;
4553 unsigned int ss_rpl;
4554
4555 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004556 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004557
Avi Kivity1872a3f2009-01-04 23:26:52 +02004558 if (ss.unusable)
4559 return true;
4560 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004561 return false;
4562 if (!ss.s)
4563 return false;
4564 if (ss.dpl != ss_rpl) /* DPL != RPL */
4565 return false;
4566 if (!ss.present)
4567 return false;
4568
4569 return true;
4570}
4571
4572static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4573{
4574 struct kvm_segment var;
4575 unsigned int rpl;
4576
4577 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004578 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004579
Avi Kivity1872a3f2009-01-04 23:26:52 +02004580 if (var.unusable)
4581 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004582 if (!var.s)
4583 return false;
4584 if (!var.present)
4585 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004586 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004587 if (var.dpl < rpl) /* DPL < RPL */
4588 return false;
4589 }
4590
4591 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4592 * rights flags
4593 */
4594 return true;
4595}
4596
4597static bool tr_valid(struct kvm_vcpu *vcpu)
4598{
4599 struct kvm_segment tr;
4600
4601 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4602
Avi Kivity1872a3f2009-01-04 23:26:52 +02004603 if (tr.unusable)
4604 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004605 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004606 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004607 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004608 return false;
4609 if (!tr.present)
4610 return false;
4611
4612 return true;
4613}
4614
4615static bool ldtr_valid(struct kvm_vcpu *vcpu)
4616{
4617 struct kvm_segment ldtr;
4618
4619 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4620
Avi Kivity1872a3f2009-01-04 23:26:52 +02004621 if (ldtr.unusable)
4622 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004623 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004624 return false;
4625 if (ldtr.type != 2)
4626 return false;
4627 if (!ldtr.present)
4628 return false;
4629
4630 return true;
4631}
4632
4633static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4634{
4635 struct kvm_segment cs, ss;
4636
4637 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4638 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4639
Nadav Amitb32a9912015-03-29 16:33:04 +03004640 return ((cs.selector & SEGMENT_RPL_MASK) ==
4641 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004642}
4643
4644/*
4645 * Check if guest state is valid. Returns true if valid, false if
4646 * not.
4647 * We assume that registers are always usable
4648 */
4649static bool guest_state_valid(struct kvm_vcpu *vcpu)
4650{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004651 if (enable_unrestricted_guest)
4652 return true;
4653
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004654 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004655 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004656 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4657 return false;
4658 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4659 return false;
4660 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4661 return false;
4662 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4663 return false;
4664 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4665 return false;
4666 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4667 return false;
4668 } else {
4669 /* protected mode guest state checks */
4670 if (!cs_ss_rpl_check(vcpu))
4671 return false;
4672 if (!code_segment_valid(vcpu))
4673 return false;
4674 if (!stack_segment_valid(vcpu))
4675 return false;
4676 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4677 return false;
4678 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4679 return false;
4680 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4681 return false;
4682 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4683 return false;
4684 if (!tr_valid(vcpu))
4685 return false;
4686 if (!ldtr_valid(vcpu))
4687 return false;
4688 }
4689 /* TODO:
4690 * - Add checks on RIP
4691 * - Add checks on RFLAGS
4692 */
4693
4694 return true;
4695}
4696
Mike Dayd77c26f2007-10-08 09:02:08 -04004697static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004698{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004699 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004700 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004701 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004702
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004703 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004704 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004705 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4706 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004707 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004708 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004709 r = kvm_write_guest_page(kvm, fn++, &data,
4710 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004711 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004712 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004713 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4714 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004715 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004716 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4717 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004718 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004719 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004720 r = kvm_write_guest_page(kvm, fn, &data,
4721 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4722 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004723out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004724 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004725 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004726}
4727
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004728static int init_rmode_identity_map(struct kvm *kvm)
4729{
Tang Chenf51770e2014-09-16 18:41:59 +08004730 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004731 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004732 u32 tmp;
4733
Avi Kivity089d0342009-03-23 18:26:32 +02004734 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004735 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004736
4737 /* Protect kvm->arch.ept_identity_pagetable_done. */
4738 mutex_lock(&kvm->slots_lock);
4739
Tang Chenf51770e2014-09-16 18:41:59 +08004740 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004741 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004742
Sheng Yangb927a3c2009-07-21 10:42:48 +08004743 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004744
4745 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004746 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004747 goto out2;
4748
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004749 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004750 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4751 if (r < 0)
4752 goto out;
4753 /* Set up identity-mapping pagetable for EPT in real mode */
4754 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4755 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4756 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4757 r = kvm_write_guest_page(kvm, identity_map_pfn,
4758 &tmp, i * sizeof(tmp), sizeof(tmp));
4759 if (r < 0)
4760 goto out;
4761 }
4762 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004763
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004764out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004765 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004766
4767out2:
4768 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004769 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004770}
4771
Avi Kivity6aa8b732006-12-10 02:21:36 -08004772static void seg_setup(int seg)
4773{
Mathias Krause772e0312012-08-30 01:30:19 +02004774 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004775 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004776
4777 vmcs_write16(sf->selector, 0);
4778 vmcs_writel(sf->base, 0);
4779 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004780 ar = 0x93;
4781 if (seg == VCPU_SREG_CS)
4782 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004783
4784 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004785}
4786
Sheng Yangf78e0e22007-10-29 09:40:42 +08004787static int alloc_apic_access_page(struct kvm *kvm)
4788{
Xiao Guangrong44841412012-09-07 14:14:20 +08004789 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004790 int r = 0;
4791
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004792 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004793 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004794 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004795 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4796 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004797 if (r)
4798 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004799
Tang Chen73a6d942014-09-11 13:38:00 +08004800 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004801 if (is_error_page(page)) {
4802 r = -EFAULT;
4803 goto out;
4804 }
4805
Tang Chenc24ae0d2014-09-24 15:57:58 +08004806 /*
4807 * Do not pin the page in memory, so that memory hot-unplug
4808 * is able to migrate it.
4809 */
4810 put_page(page);
4811 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004812out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004813 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004814 return r;
4815}
4816
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004817static int alloc_identity_pagetable(struct kvm *kvm)
4818{
Tang Chena255d472014-09-16 18:41:58 +08004819 /* Called with kvm->slots_lock held. */
4820
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004821 int r = 0;
4822
Tang Chena255d472014-09-16 18:41:58 +08004823 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4824
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004825 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4826 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004827
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004828 return r;
4829}
4830
Wanpeng Li991e7a02015-09-16 17:30:05 +08004831static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004832{
4833 int vpid;
4834
Avi Kivity919818a2009-03-23 18:01:29 +02004835 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004836 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004837 spin_lock(&vmx_vpid_lock);
4838 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004839 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004840 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004841 else
4842 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004843 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004844 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004845}
4846
Wanpeng Li991e7a02015-09-16 17:30:05 +08004847static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004848{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004849 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004850 return;
4851 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004852 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004853 spin_unlock(&vmx_vpid_lock);
4854}
4855
Yang Zhang8d146952013-01-25 10:18:50 +08004856#define MSR_TYPE_R 1
4857#define MSR_TYPE_W 2
4858static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4859 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004860{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004861 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004862
4863 if (!cpu_has_vmx_msr_bitmap())
4864 return;
4865
4866 /*
4867 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4868 * have the write-low and read-high bitmap offsets the wrong way round.
4869 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4870 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004871 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004872 if (type & MSR_TYPE_R)
4873 /* read-low */
4874 __clear_bit(msr, msr_bitmap + 0x000 / f);
4875
4876 if (type & MSR_TYPE_W)
4877 /* write-low */
4878 __clear_bit(msr, msr_bitmap + 0x800 / f);
4879
Sheng Yang25c5f222008-03-28 13:18:56 +08004880 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4881 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004882 if (type & MSR_TYPE_R)
4883 /* read-high */
4884 __clear_bit(msr, msr_bitmap + 0x400 / f);
4885
4886 if (type & MSR_TYPE_W)
4887 /* write-high */
4888 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4889
4890 }
4891}
4892
Wincy Vanf2b93282015-02-03 23:56:03 +08004893/*
4894 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4895 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4896 */
4897static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4898 unsigned long *msr_bitmap_nested,
4899 u32 msr, int type)
4900{
4901 int f = sizeof(unsigned long);
4902
4903 if (!cpu_has_vmx_msr_bitmap()) {
4904 WARN_ON(1);
4905 return;
4906 }
4907
4908 /*
4909 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4910 * have the write-low and read-high bitmap offsets the wrong way round.
4911 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4912 */
4913 if (msr <= 0x1fff) {
4914 if (type & MSR_TYPE_R &&
4915 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4916 /* read-low */
4917 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4918
4919 if (type & MSR_TYPE_W &&
4920 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4921 /* write-low */
4922 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4923
4924 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4925 msr &= 0x1fff;
4926 if (type & MSR_TYPE_R &&
4927 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4928 /* read-high */
4929 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4930
4931 if (type & MSR_TYPE_W &&
4932 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4933 /* write-high */
4934 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4935
4936 }
4937}
4938
Avi Kivity58972972009-02-24 22:26:47 +02004939static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4940{
4941 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004942 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4943 msr, MSR_TYPE_R | MSR_TYPE_W);
4944 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4945 msr, MSR_TYPE_R | MSR_TYPE_W);
4946}
4947
Radim Krčmář2e69f862016-09-29 22:41:32 +02004948static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004949{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004950 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08004951 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004952 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004953 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004954 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004955 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004956 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004957 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004958 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004959 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004960 }
Avi Kivity58972972009-02-24 22:26:47 +02004961}
4962
Andrey Smetanind62caab2015-11-10 15:36:33 +03004963static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004964{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004965 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004966}
4967
Wincy Van705699a2015-02-03 23:58:17 +08004968static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4969{
4970 struct vcpu_vmx *vmx = to_vmx(vcpu);
4971 int max_irr;
4972 void *vapic_page;
4973 u16 status;
4974
4975 if (vmx->nested.pi_desc &&
4976 vmx->nested.pi_pending) {
4977 vmx->nested.pi_pending = false;
4978 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4979 return 0;
4980
4981 max_irr = find_last_bit(
4982 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4983
4984 if (max_irr == 256)
4985 return 0;
4986
4987 vapic_page = kmap(vmx->nested.virtual_apic_page);
4988 if (!vapic_page) {
4989 WARN_ON(1);
4990 return -ENOMEM;
4991 }
4992 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4993 kunmap(vmx->nested.virtual_apic_page);
4994
4995 status = vmcs_read16(GUEST_INTR_STATUS);
4996 if ((u8)max_irr > ((u8)status & 0xff)) {
4997 status &= ~0xff;
4998 status |= (u8)max_irr;
4999 vmcs_write16(GUEST_INTR_STATUS, status);
5000 }
5001 }
5002 return 0;
5003}
5004
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005005static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
5006{
5007#ifdef CONFIG_SMP
5008 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08005009 struct vcpu_vmx *vmx = to_vmx(vcpu);
5010
5011 /*
5012 * Currently, we don't support urgent interrupt,
5013 * all interrupts are recognized as non-urgent
5014 * interrupt, so we cannot post interrupts when
5015 * 'SN' is set.
5016 *
5017 * If the vcpu is in guest mode, it means it is
5018 * running instead of being scheduled out and
5019 * waiting in the run queue, and that's the only
5020 * case when 'SN' is set currently, warning if
5021 * 'SN' is set.
5022 */
5023 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
5024
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005025 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
5026 POSTED_INTR_VECTOR);
5027 return true;
5028 }
5029#endif
5030 return false;
5031}
5032
Wincy Van705699a2015-02-03 23:58:17 +08005033static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5034 int vector)
5035{
5036 struct vcpu_vmx *vmx = to_vmx(vcpu);
5037
5038 if (is_guest_mode(vcpu) &&
5039 vector == vmx->nested.posted_intr_nv) {
5040 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005041 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005042 /*
5043 * If a posted intr is not recognized by hardware,
5044 * we will accomplish it in the next vmentry.
5045 */
5046 vmx->nested.pi_pending = true;
5047 kvm_make_request(KVM_REQ_EVENT, vcpu);
5048 return 0;
5049 }
5050 return -1;
5051}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005052/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005053 * Send interrupt to vcpu via posted interrupt way.
5054 * 1. If target vcpu is running(non-root mode), send posted interrupt
5055 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5056 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5057 * interrupt from PIR in next vmentry.
5058 */
5059static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5060{
5061 struct vcpu_vmx *vmx = to_vmx(vcpu);
5062 int r;
5063
Wincy Van705699a2015-02-03 23:58:17 +08005064 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5065 if (!r)
5066 return;
5067
Yang Zhanga20ed542013-04-11 19:25:15 +08005068 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5069 return;
5070
5071 r = pi_test_and_set_on(&vmx->pi_desc);
5072 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005073 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08005074 kvm_vcpu_kick(vcpu);
5075}
5076
5077static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
5078{
5079 struct vcpu_vmx *vmx = to_vmx(vcpu);
5080
Paolo Bonziniad361092016-09-20 16:15:05 +02005081 if (!pi_test_on(&vmx->pi_desc))
Yang Zhanga20ed542013-04-11 19:25:15 +08005082 return;
5083
Paolo Bonziniad361092016-09-20 16:15:05 +02005084 pi_clear_on(&vmx->pi_desc);
5085 /*
5086 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
5087 * But on x86 this is just a compiler barrier anyway.
5088 */
5089 smp_mb__after_atomic();
Yang Zhanga20ed542013-04-11 19:25:15 +08005090 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
5091}
5092
Avi Kivity6aa8b732006-12-10 02:21:36 -08005093/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005094 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5095 * will not change in the lifetime of the guest.
5096 * Note that host-state that does change is set elsewhere. E.g., host-state
5097 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5098 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005099static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005100{
5101 u32 low32, high32;
5102 unsigned long tmpl;
5103 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005104 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005105
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07005106 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005107 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
5108
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005109 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005110 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005111 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
5112 vmx->host_state.vmcs_host_cr4 = cr4;
5113
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005114 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005115#ifdef CONFIG_X86_64
5116 /*
5117 * Load null selectors, so we can avoid reloading them in
5118 * __vmx_load_host_state(), in case userspace uses the null selectors
5119 * too (the expected case).
5120 */
5121 vmcs_write16(HOST_DS_SELECTOR, 0);
5122 vmcs_write16(HOST_ES_SELECTOR, 0);
5123#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005124 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5125 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005126#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005127 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5128 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5129
5130 native_store_idt(&dt);
5131 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005132 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005133
Avi Kivity83287ea422012-09-16 15:10:57 +03005134 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005135
5136 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5137 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5138 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5139 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5140
5141 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5142 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5143 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5144 }
5145}
5146
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005147static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5148{
5149 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5150 if (enable_ept)
5151 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005152 if (is_guest_mode(&vmx->vcpu))
5153 vmx->vcpu.arch.cr4_guest_owned_bits &=
5154 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005155 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5156}
5157
Yang Zhang01e439b2013-04-11 19:25:12 +08005158static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5159{
5160 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5161
Andrey Smetanind62caab2015-11-10 15:36:33 +03005162 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005163 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07005164 /* Enable the preemption timer dynamically */
5165 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005166 return pin_based_exec_ctrl;
5167}
5168
Andrey Smetanind62caab2015-11-10 15:36:33 +03005169static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5170{
5171 struct vcpu_vmx *vmx = to_vmx(vcpu);
5172
5173 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005174 if (cpu_has_secondary_exec_ctrls()) {
5175 if (kvm_vcpu_apicv_active(vcpu))
5176 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5177 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5178 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5179 else
5180 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5181 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5182 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5183 }
5184
5185 if (cpu_has_vmx_msr_bitmap())
5186 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005187}
5188
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005189static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5190{
5191 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005192
5193 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5194 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5195
Paolo Bonzini35754c92015-07-29 12:05:37 +02005196 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005197 exec_control &= ~CPU_BASED_TPR_SHADOW;
5198#ifdef CONFIG_X86_64
5199 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5200 CPU_BASED_CR8_LOAD_EXITING;
5201#endif
5202 }
5203 if (!enable_ept)
5204 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5205 CPU_BASED_CR3_LOAD_EXITING |
5206 CPU_BASED_INVLPG_EXITING;
5207 return exec_control;
5208}
5209
5210static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
5211{
5212 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02005213 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005214 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5215 if (vmx->vpid == 0)
5216 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5217 if (!enable_ept) {
5218 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5219 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005220 /* Enable INVPCID for non-ept guests may cause performance regression. */
5221 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005222 }
5223 if (!enable_unrestricted_guest)
5224 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5225 if (!ple_gap)
5226 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03005227 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005228 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5229 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005230 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005231 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5232 (handle_vmptrld).
5233 We can NOT enable shadow_vmcs here because we don't have yet
5234 a current VMCS12
5235 */
5236 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005237
5238 if (!enable_pml)
5239 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005240
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005241 return exec_control;
5242}
5243
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005244static void ept_set_mmio_spte_mask(void)
5245{
5246 /*
5247 * EPT Misconfigurations can be generated if the value of bits 2:0
5248 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08005249 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005250 * spte.
5251 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08005252 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005253}
5254
Wanpeng Lif53cd632014-12-02 19:14:58 +08005255#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005256/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005257 * Sets up the vmcs for emulated real mode.
5258 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005259static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005260{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005261#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005262 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005263#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005264 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005265
Avi Kivity6aa8b732006-12-10 02:21:36 -08005266 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005267 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5268 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005269
Abel Gordon4607c2d2013-04-18 14:35:55 +03005270 if (enable_shadow_vmcs) {
5271 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5272 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5273 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005274 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005275 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005276
Avi Kivity6aa8b732006-12-10 02:21:36 -08005277 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5278
Avi Kivity6aa8b732006-12-10 02:21:36 -08005279 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005280 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005281 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005282
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005283 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005284
Dan Williamsdfa169b2016-06-02 11:17:24 -07005285 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005286 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5287 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005288 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005289
Andrey Smetanind62caab2015-11-10 15:36:33 +03005290 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005291 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5292 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5293 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5294 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5295
5296 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005297
Li RongQing0bcf2612015-12-03 13:29:34 +08005298 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005299 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005300 }
5301
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005302 if (ple_gap) {
5303 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005304 vmx->ple_window = ple_window;
5305 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005306 }
5307
Xiao Guangrongc3707952011-07-12 03:28:04 +08005308 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5309 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005310 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5311
Avi Kivity9581d442010-10-19 16:46:55 +02005312 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5313 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005314 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005315#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005316 rdmsrl(MSR_FS_BASE, a);
5317 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5318 rdmsrl(MSR_GS_BASE, a);
5319 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5320#else
5321 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5322 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5323#endif
5324
Eddie Dong2cc51562007-05-21 07:28:09 +03005325 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5326 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005327 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005328 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005329 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005330
Radim Krčmář74545702015-04-27 15:11:25 +02005331 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5332 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005333
Paolo Bonzini03916db2014-07-24 14:21:57 +02005334 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005335 u32 index = vmx_msr_index[i];
5336 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005337 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005338
5339 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5340 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005341 if (wrmsr_safe(index, data_low, data_high) < 0)
5342 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005343 vmx->guest_msrs[j].index = i;
5344 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005345 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005346 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005347 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005348
Gleb Natapov2961e8762013-11-25 15:37:13 +02005349
5350 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005351
5352 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005353 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005354
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005355 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005356 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005357
Wanpeng Lif53cd632014-12-02 19:14:58 +08005358 if (vmx_xsaves_supported())
5359 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5360
Peter Feiner4e595162016-07-07 14:49:58 -07005361 if (enable_pml) {
5362 ASSERT(vmx->pml_pg);
5363 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5364 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5365 }
5366
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005367 return 0;
5368}
5369
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005370static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005371{
5372 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005373 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005374 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005375
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005376 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005377
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005378 vmx->soft_vnmi_blocked = 0;
5379
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005380 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005381 kvm_set_cr8(vcpu, 0);
5382
5383 if (!init_event) {
5384 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5385 MSR_IA32_APICBASE_ENABLE;
5386 if (kvm_vcpu_is_reset_bsp(vcpu))
5387 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5388 apic_base_msr.host_initiated = true;
5389 kvm_set_apic_base(vcpu, &apic_base_msr);
5390 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005391
Avi Kivity2fb92db2011-04-27 19:42:18 +03005392 vmx_segment_cache_clear(vmx);
5393
Avi Kivity5706be02008-08-20 15:07:31 +03005394 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005395 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005396 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005397
5398 seg_setup(VCPU_SREG_DS);
5399 seg_setup(VCPU_SREG_ES);
5400 seg_setup(VCPU_SREG_FS);
5401 seg_setup(VCPU_SREG_GS);
5402 seg_setup(VCPU_SREG_SS);
5403
5404 vmcs_write16(GUEST_TR_SELECTOR, 0);
5405 vmcs_writel(GUEST_TR_BASE, 0);
5406 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5407 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5408
5409 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5410 vmcs_writel(GUEST_LDTR_BASE, 0);
5411 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5412 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5413
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005414 if (!init_event) {
5415 vmcs_write32(GUEST_SYSENTER_CS, 0);
5416 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5417 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5418 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5419 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005420
5421 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005422 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005423
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005424 vmcs_writel(GUEST_GDTR_BASE, 0);
5425 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5426
5427 vmcs_writel(GUEST_IDTR_BASE, 0);
5428 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5429
Anthony Liguori443381a2010-12-06 10:53:38 -06005430 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005431 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005432 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005433
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005434 setup_msrs(vmx);
5435
Avi Kivity6aa8b732006-12-10 02:21:36 -08005436 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5437
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005438 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005439 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005440 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005441 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005442 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005443 vmcs_write32(TPR_THRESHOLD, 0);
5444 }
5445
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005446 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005447
Andrey Smetanind62caab2015-11-10 15:36:33 +03005448 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005449 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5450
Sheng Yang2384d2b2008-01-17 15:14:33 +08005451 if (vmx->vpid != 0)
5452 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5453
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005454 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005455 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005456 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005457 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005458 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005459 vmx_fpu_activate(vcpu);
5460 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005461
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005462 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005463}
5464
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005465/*
5466 * In nested virtualization, check if L1 asked to exit on external interrupts.
5467 * For most existing hypervisors, this will always return true.
5468 */
5469static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5470{
5471 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5472 PIN_BASED_EXT_INTR_MASK;
5473}
5474
Bandan Das77b0f5d2014-04-19 18:17:45 -04005475/*
5476 * In nested virtualization, check if L1 has set
5477 * VM_EXIT_ACK_INTR_ON_EXIT
5478 */
5479static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5480{
5481 return get_vmcs12(vcpu)->vm_exit_controls &
5482 VM_EXIT_ACK_INTR_ON_EXIT;
5483}
5484
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005485static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5486{
5487 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5488 PIN_BASED_NMI_EXITING;
5489}
5490
Jan Kiszkac9a79532014-03-07 20:03:15 +01005491static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005492{
5493 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005494
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005495 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5496 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5497 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5498}
5499
Jan Kiszkac9a79532014-03-07 20:03:15 +01005500static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005501{
5502 u32 cpu_based_vm_exec_control;
5503
Jan Kiszkac9a79532014-03-07 20:03:15 +01005504 if (!cpu_has_virtual_nmis() ||
5505 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5506 enable_irq_window(vcpu);
5507 return;
5508 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005509
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005510 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5511 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5512 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5513}
5514
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005515static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005516{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005517 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005518 uint32_t intr;
5519 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005520
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005521 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005522
Avi Kivityfa89a812008-09-01 15:57:51 +03005523 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005524 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005525 int inc_eip = 0;
5526 if (vcpu->arch.interrupt.soft)
5527 inc_eip = vcpu->arch.event_exit_inst_len;
5528 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005529 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005530 return;
5531 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005532 intr = irq | INTR_INFO_VALID_MASK;
5533 if (vcpu->arch.interrupt.soft) {
5534 intr |= INTR_TYPE_SOFT_INTR;
5535 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5536 vmx->vcpu.arch.event_exit_inst_len);
5537 } else
5538 intr |= INTR_TYPE_EXT_INTR;
5539 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005540}
5541
Sheng Yangf08864b2008-05-15 18:23:25 +08005542static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5543{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005544 struct vcpu_vmx *vmx = to_vmx(vcpu);
5545
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005546 if (!is_guest_mode(vcpu)) {
5547 if (!cpu_has_virtual_nmis()) {
5548 /*
5549 * Tracking the NMI-blocked state in software is built upon
5550 * finding the next open IRQ window. This, in turn, depends on
5551 * well-behaving guests: They have to keep IRQs disabled at
5552 * least as long as the NMI handler runs. Otherwise we may
5553 * cause NMI nesting, maybe breaking the guest. But as this is
5554 * highly unlikely, we can live with the residual risk.
5555 */
5556 vmx->soft_vnmi_blocked = 1;
5557 vmx->vnmi_blocked_time = 0;
5558 }
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005559
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005560 ++vcpu->stat.nmi_injections;
5561 vmx->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005562 }
5563
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005564 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005565 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005566 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005567 return;
5568 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005569
Sheng Yangf08864b2008-05-15 18:23:25 +08005570 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5571 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005572}
5573
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005574static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5575{
5576 if (!cpu_has_virtual_nmis())
5577 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005578 if (to_vmx(vcpu)->nmi_known_unmasked)
5579 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005580 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005581}
5582
5583static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5584{
5585 struct vcpu_vmx *vmx = to_vmx(vcpu);
5586
5587 if (!cpu_has_virtual_nmis()) {
5588 if (vmx->soft_vnmi_blocked != masked) {
5589 vmx->soft_vnmi_blocked = masked;
5590 vmx->vnmi_blocked_time = 0;
5591 }
5592 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005593 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005594 if (masked)
5595 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5596 GUEST_INTR_STATE_NMI);
5597 else
5598 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5599 GUEST_INTR_STATE_NMI);
5600 }
5601}
5602
Jan Kiszka2505dc92013-04-14 12:12:47 +02005603static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5604{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005605 if (to_vmx(vcpu)->nested.nested_run_pending)
5606 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005607
Jan Kiszka2505dc92013-04-14 12:12:47 +02005608 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5609 return 0;
5610
5611 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5612 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5613 | GUEST_INTR_STATE_NMI));
5614}
5615
Gleb Natapov78646122009-03-23 12:12:11 +02005616static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5617{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005618 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5619 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005620 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5621 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005622}
5623
Izik Eiduscbc94022007-10-25 00:29:55 +02005624static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5625{
5626 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005627
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005628 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5629 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005630 if (ret)
5631 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005632 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005633 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005634}
5635
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005636static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005637{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005638 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005639 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005640 /*
5641 * Update instruction length as we may reinject the exception
5642 * from user space while in guest debugging mode.
5643 */
5644 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5645 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005646 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005647 return false;
5648 /* fall through */
5649 case DB_VECTOR:
5650 if (vcpu->guest_debug &
5651 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5652 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005653 /* fall through */
5654 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005655 case OF_VECTOR:
5656 case BR_VECTOR:
5657 case UD_VECTOR:
5658 case DF_VECTOR:
5659 case SS_VECTOR:
5660 case GP_VECTOR:
5661 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005662 return true;
5663 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005664 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005665 return false;
5666}
5667
5668static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5669 int vec, u32 err_code)
5670{
5671 /*
5672 * Instruction with address size override prefix opcode 0x67
5673 * Cause the #SS fault with 0 error code in VM86 mode.
5674 */
5675 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5676 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5677 if (vcpu->arch.halt_request) {
5678 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005679 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005680 }
5681 return 1;
5682 }
5683 return 0;
5684 }
5685
5686 /*
5687 * Forward all other exceptions that are valid in real mode.
5688 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5689 * the required debugging infrastructure rework.
5690 */
5691 kvm_queue_exception(vcpu, vec);
5692 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005693}
5694
Andi Kleena0861c02009-06-08 17:37:09 +08005695/*
5696 * Trigger machine check on the host. We assume all the MSRs are already set up
5697 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5698 * We pass a fake environment to the machine check handler because we want
5699 * the guest to be always treated like user space, no matter what context
5700 * it used internally.
5701 */
5702static void kvm_machine_check(void)
5703{
5704#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5705 struct pt_regs regs = {
5706 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5707 .flags = X86_EFLAGS_IF,
5708 };
5709
5710 do_machine_check(&regs, 0);
5711#endif
5712}
5713
Avi Kivity851ba692009-08-24 11:10:17 +03005714static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005715{
5716 /* already handled by vcpu_run */
5717 return 1;
5718}
5719
Avi Kivity851ba692009-08-24 11:10:17 +03005720static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005721{
Avi Kivity1155f762007-11-22 11:30:47 +02005722 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005723 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005724 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005725 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005726 u32 vect_info;
5727 enum emulation_result er;
5728
Avi Kivity1155f762007-11-22 11:30:47 +02005729 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005730 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005731
Andi Kleena0861c02009-06-08 17:37:09 +08005732 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005733 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005734
Jan Kiszkae4a41882008-09-26 09:30:46 +02005735 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005736 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005737
5738 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005739 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005740 return 1;
5741 }
5742
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005743 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005744 if (is_guest_mode(vcpu)) {
5745 kvm_queue_exception(vcpu, UD_VECTOR);
5746 return 1;
5747 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005748 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005749 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005750 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005751 return 1;
5752 }
5753
Avi Kivity6aa8b732006-12-10 02:21:36 -08005754 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005755 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005756 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005757
5758 /*
5759 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5760 * MMIO, it is better to report an internal error.
5761 * See the comments in vmx_handle_exit.
5762 */
5763 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5764 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5765 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5766 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005767 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005768 vcpu->run->internal.data[0] = vect_info;
5769 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005770 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005771 return 0;
5772 }
5773
Avi Kivity6aa8b732006-12-10 02:21:36 -08005774 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005775 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005776 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005777 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005778 trace_kvm_page_fault(cr2, error_code);
5779
Gleb Natapov3298b752009-05-11 13:35:46 +03005780 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005781 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005782 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005783 }
5784
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005785 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005786
5787 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5788 return handle_rmode_exception(vcpu, ex_no, error_code);
5789
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005790 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005791 case AC_VECTOR:
5792 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5793 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005794 case DB_VECTOR:
5795 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5796 if (!(vcpu->guest_debug &
5797 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005798 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005799 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005800 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5801 skip_emulated_instruction(vcpu);
5802
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005803 kvm_queue_exception(vcpu, DB_VECTOR);
5804 return 1;
5805 }
5806 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5807 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5808 /* fall through */
5809 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005810 /*
5811 * Update instruction length as we may reinject #BP from
5812 * user space while in guest debugging mode. Reading it for
5813 * #DB as well causes no harm, it is not used in that case.
5814 */
5815 vmx->vcpu.arch.event_exit_inst_len =
5816 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005817 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005818 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005819 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5820 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005821 break;
5822 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005823 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5824 kvm_run->ex.exception = ex_no;
5825 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005826 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005827 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005828 return 0;
5829}
5830
Avi Kivity851ba692009-08-24 11:10:17 +03005831static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005832{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005833 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005834 return 1;
5835}
5836
Avi Kivity851ba692009-08-24 11:10:17 +03005837static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005838{
Avi Kivity851ba692009-08-24 11:10:17 +03005839 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005840 return 0;
5841}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005842
Avi Kivity851ba692009-08-24 11:10:17 +03005843static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005844{
He, Qingbfdaab02007-09-12 14:18:28 +08005845 unsigned long exit_qualification;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005846 int size, in, string, ret;
Avi Kivity039576c2007-03-20 12:46:50 +02005847 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005848
He, Qingbfdaab02007-09-12 14:18:28 +08005849 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005850 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005851 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005852
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005853 ++vcpu->stat.io_exits;
5854
5855 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005856 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005857
5858 port = exit_qualification >> 16;
5859 size = (exit_qualification & 7) + 1;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005860
Kyle Huey6affcbe2016-11-29 12:40:40 -08005861 ret = kvm_skip_emulated_instruction(vcpu);
5862
5863 /*
5864 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
5865 * KVM_EXIT_DEBUG here.
5866 */
5867 return kvm_fast_pio_out(vcpu, size, port) && ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005868}
5869
Ingo Molnar102d8322007-02-19 14:37:47 +02005870static void
5871vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5872{
5873 /*
5874 * Patch in the VMCALL instruction:
5875 */
5876 hypercall[0] = 0x0f;
5877 hypercall[1] = 0x01;
5878 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005879}
5880
Guo Chao0fa06072012-06-28 15:16:19 +08005881/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005882static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5883{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005884 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005885 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5886 unsigned long orig_val = val;
5887
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005888 /*
5889 * We get here when L2 changed cr0 in a way that did not change
5890 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005891 * but did change L0 shadowed bits. So we first calculate the
5892 * effective cr0 value that L1 would like to write into the
5893 * hardware. It consists of the L2-owned bits from the new
5894 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005895 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005896 val = (val & ~vmcs12->cr0_guest_host_mask) |
5897 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5898
David Matlack38991522016-11-29 18:14:08 -08005899 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005900 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005901
5902 if (kvm_set_cr0(vcpu, val))
5903 return 1;
5904 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005905 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005906 } else {
5907 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08005908 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005909 return 1;
David Matlack38991522016-11-29 18:14:08 -08005910
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005911 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005912 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005913}
5914
5915static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5916{
5917 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005918 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5919 unsigned long orig_val = val;
5920
5921 /* analogously to handle_set_cr0 */
5922 val = (val & ~vmcs12->cr4_guest_host_mask) |
5923 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5924 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005925 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005926 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005927 return 0;
5928 } else
5929 return kvm_set_cr4(vcpu, val);
5930}
5931
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08005932/* called to set cr0 as appropriate for clts instruction exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005933static void handle_clts(struct kvm_vcpu *vcpu)
5934{
5935 if (is_guest_mode(vcpu)) {
5936 /*
5937 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5938 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5939 * just pretend it's off (also in arch.cr0 for fpu_activate).
5940 */
5941 vmcs_writel(CR0_READ_SHADOW,
5942 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5943 vcpu->arch.cr0 &= ~X86_CR0_TS;
5944 } else
5945 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5946}
5947
Avi Kivity851ba692009-08-24 11:10:17 +03005948static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005949{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005950 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005951 int cr;
5952 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005953 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005954 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005955
He, Qingbfdaab02007-09-12 14:18:28 +08005956 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005957 cr = exit_qualification & 15;
5958 reg = (exit_qualification >> 8) & 15;
5959 switch ((exit_qualification >> 4) & 3) {
5960 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005961 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005962 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005963 switch (cr) {
5964 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005965 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005966 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005967 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005968 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005969 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005970 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005971 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005972 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005973 case 8: {
5974 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005975 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005976 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005977 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005978 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08005979 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005980 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005981 return ret;
5982 /*
5983 * TODO: we might be squashing a
5984 * KVM_GUESTDBG_SINGLESTEP-triggered
5985 * KVM_EXIT_DEBUG here.
5986 */
Avi Kivity851ba692009-08-24 11:10:17 +03005987 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005988 return 0;
5989 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005990 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005991 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005992 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005993 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005994 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Avi Kivity6b52d182010-01-21 15:31:47 +02005995 vmx_fpu_activate(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005996 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005997 case 1: /*mov from cr*/
5998 switch (cr) {
5999 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02006000 val = kvm_read_cr3(vcpu);
6001 kvm_register_write(vcpu, reg, val);
6002 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006003 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006004 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006005 val = kvm_get_cr8(vcpu);
6006 kvm_register_write(vcpu, reg, val);
6007 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006008 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006009 }
6010 break;
6011 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02006012 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02006013 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02006014 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006015
Kyle Huey6affcbe2016-11-29 12:40:40 -08006016 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006017 default:
6018 break;
6019 }
Avi Kivity851ba692009-08-24 11:10:17 +03006020 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03006021 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08006022 (int)(exit_qualification >> 4) & 3, cr);
6023 return 0;
6024}
6025
Avi Kivity851ba692009-08-24 11:10:17 +03006026static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006027{
He, Qingbfdaab02007-09-12 14:18:28 +08006028 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006029 int dr, dr7, reg;
6030
6031 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6032 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
6033
6034 /* First, if DR does not exist, trigger UD */
6035 if (!kvm_require_dr(vcpu, dr))
6036 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006037
Jan Kiszkaf2483412010-01-20 18:20:20 +01006038 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03006039 if (!kvm_require_cpl(vcpu, 0))
6040 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006041 dr7 = vmcs_readl(GUEST_DR7);
6042 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006043 /*
6044 * As the vm-exit takes precedence over the debug trap, we
6045 * need to emulate the latter, either for the host or the
6046 * guest debugging itself.
6047 */
6048 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03006049 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006050 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02006051 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006052 vcpu->run->debug.arch.exception = DB_VECTOR;
6053 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006054 return 0;
6055 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02006056 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006057 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006058 kvm_queue_exception(vcpu, DB_VECTOR);
6059 return 1;
6060 }
6061 }
6062
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006063 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01006064 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6065 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006066
6067 /*
6068 * No more DR vmexits; force a reload of the debug registers
6069 * and reenter on this instruction. The next vmexit will
6070 * retrieve the full state of the debug registers.
6071 */
6072 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
6073 return 1;
6074 }
6075
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006076 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
6077 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03006078 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006079
6080 if (kvm_get_dr(vcpu, dr, &val))
6081 return 1;
6082 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03006083 } else
Nadav Amit57773922014-06-18 17:19:23 +03006084 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006085 return 1;
6086
Kyle Huey6affcbe2016-11-29 12:40:40 -08006087 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006088}
6089
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01006090static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
6091{
6092 return vcpu->arch.dr6;
6093}
6094
6095static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
6096{
6097}
6098
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006099static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
6100{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006101 get_debugreg(vcpu->arch.db[0], 0);
6102 get_debugreg(vcpu->arch.db[1], 1);
6103 get_debugreg(vcpu->arch.db[2], 2);
6104 get_debugreg(vcpu->arch.db[3], 3);
6105 get_debugreg(vcpu->arch.dr6, 6);
6106 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6107
6108 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006109 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006110}
6111
Gleb Natapov020df072010-04-13 10:05:23 +03006112static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6113{
6114 vmcs_writel(GUEST_DR7, val);
6115}
6116
Avi Kivity851ba692009-08-24 11:10:17 +03006117static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006118{
Kyle Huey6a908b62016-11-29 12:40:37 -08006119 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006120}
6121
Avi Kivity851ba692009-08-24 11:10:17 +03006122static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006123{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006124 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006125 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006126
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006127 msr_info.index = ecx;
6128 msr_info.host_initiated = false;
6129 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006130 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006131 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006132 return 1;
6133 }
6134
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006135 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006136
Avi Kivity6aa8b732006-12-10 02:21:36 -08006137 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006138 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6139 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006140 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006141}
6142
Avi Kivity851ba692009-08-24 11:10:17 +03006143static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006144{
Will Auld8fe8ab42012-11-29 12:42:12 -08006145 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006146 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6147 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6148 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006149
Will Auld8fe8ab42012-11-29 12:42:12 -08006150 msr.data = data;
6151 msr.index = ecx;
6152 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006153 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006154 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006155 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006156 return 1;
6157 }
6158
Avi Kivity59200272010-01-25 19:47:02 +02006159 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006160 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006161}
6162
Avi Kivity851ba692009-08-24 11:10:17 +03006163static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006164{
Avi Kivity3842d132010-07-27 12:30:24 +03006165 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006166 return 1;
6167}
6168
Avi Kivity851ba692009-08-24 11:10:17 +03006169static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006170{
Eddie Dong85f455f2007-07-06 12:20:49 +03006171 u32 cpu_based_vm_exec_control;
6172
6173 /* clear pending irq */
6174 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6175 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
6176 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006177
Avi Kivity3842d132010-07-27 12:30:24 +03006178 kvm_make_request(KVM_REQ_EVENT, vcpu);
6179
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006180 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006181 return 1;
6182}
6183
Avi Kivity851ba692009-08-24 11:10:17 +03006184static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006185{
Avi Kivityd3bef152007-06-05 15:53:05 +03006186 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006187}
6188
Avi Kivity851ba692009-08-24 11:10:17 +03006189static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006190{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006191 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006192}
6193
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006194static int handle_invd(struct kvm_vcpu *vcpu)
6195{
Andre Przywara51d8b662010-12-21 11:12:02 +01006196 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006197}
6198
Avi Kivity851ba692009-08-24 11:10:17 +03006199static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006200{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006201 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006202
6203 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006204 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006205}
6206
Avi Kivityfee84b02011-11-10 14:57:25 +02006207static int handle_rdpmc(struct kvm_vcpu *vcpu)
6208{
6209 int err;
6210
6211 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006212 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006213}
6214
Avi Kivity851ba692009-08-24 11:10:17 +03006215static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006216{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006217 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006218}
6219
Dexuan Cui2acf9232010-06-10 11:27:12 +08006220static int handle_xsetbv(struct kvm_vcpu *vcpu)
6221{
6222 u64 new_bv = kvm_read_edx_eax(vcpu);
6223 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6224
6225 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006226 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006227 return 1;
6228}
6229
Wanpeng Lif53cd632014-12-02 19:14:58 +08006230static int handle_xsaves(struct kvm_vcpu *vcpu)
6231{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006232 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006233 WARN(1, "this should never happen\n");
6234 return 1;
6235}
6236
6237static int handle_xrstors(struct kvm_vcpu *vcpu)
6238{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006239 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006240 WARN(1, "this should never happen\n");
6241 return 1;
6242}
6243
Avi Kivity851ba692009-08-24 11:10:17 +03006244static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006245{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006246 if (likely(fasteoi)) {
6247 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6248 int access_type, offset;
6249
6250 access_type = exit_qualification & APIC_ACCESS_TYPE;
6251 offset = exit_qualification & APIC_ACCESS_OFFSET;
6252 /*
6253 * Sane guest uses MOV to write EOI, with written value
6254 * not cared. So make a short-circuit here by avoiding
6255 * heavy instruction emulation.
6256 */
6257 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6258 (offset == APIC_EOI)) {
6259 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006260 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006261 }
6262 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006263 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006264}
6265
Yang Zhangc7c9c562013-01-25 10:18:51 +08006266static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6267{
6268 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6269 int vector = exit_qualification & 0xff;
6270
6271 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6272 kvm_apic_set_eoi_accelerated(vcpu, vector);
6273 return 1;
6274}
6275
Yang Zhang83d4c282013-01-25 10:18:49 +08006276static int handle_apic_write(struct kvm_vcpu *vcpu)
6277{
6278 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6279 u32 offset = exit_qualification & 0xfff;
6280
6281 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6282 kvm_apic_write_nodecode(vcpu, offset);
6283 return 1;
6284}
6285
Avi Kivity851ba692009-08-24 11:10:17 +03006286static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006287{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006288 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006289 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006290 bool has_error_code = false;
6291 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006292 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006293 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006294
6295 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006296 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006297 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006298
6299 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6300
6301 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006302 if (reason == TASK_SWITCH_GATE && idt_v) {
6303 switch (type) {
6304 case INTR_TYPE_NMI_INTR:
6305 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006306 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006307 break;
6308 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006309 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006310 kvm_clear_interrupt_queue(vcpu);
6311 break;
6312 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006313 if (vmx->idt_vectoring_info &
6314 VECTORING_INFO_DELIVER_CODE_MASK) {
6315 has_error_code = true;
6316 error_code =
6317 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6318 }
6319 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006320 case INTR_TYPE_SOFT_EXCEPTION:
6321 kvm_clear_exception_queue(vcpu);
6322 break;
6323 default:
6324 break;
6325 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006326 }
Izik Eidus37817f22008-03-24 23:14:53 +02006327 tss_selector = exit_qualification;
6328
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006329 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6330 type != INTR_TYPE_EXT_INTR &&
6331 type != INTR_TYPE_NMI_INTR))
6332 skip_emulated_instruction(vcpu);
6333
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006334 if (kvm_task_switch(vcpu, tss_selector,
6335 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6336 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006337 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6338 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6339 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006340 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006341 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006342
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006343 /*
6344 * TODO: What about debug traps on tss switch?
6345 * Are we supposed to inject them and update dr6?
6346 */
6347
6348 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006349}
6350
Avi Kivity851ba692009-08-24 11:10:17 +03006351static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006352{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006353 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006354 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006355 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006356 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08006357
Sheng Yangf9c617f2009-03-25 10:08:52 +08006358 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006359
Sheng Yang14394422008-04-28 12:24:45 +08006360 gla_validity = (exit_qualification >> 7) & 0x3;
Liang Li72e0ae52016-08-18 15:49:19 +08006361 if (gla_validity == 0x2) {
Sheng Yang14394422008-04-28 12:24:45 +08006362 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
6363 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
6364 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08006365 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08006366 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
6367 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03006368 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6369 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03006370 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08006371 }
6372
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006373 /*
6374 * EPT violation happened while executing iret from NMI,
6375 * "blocked by NMI" bit has to be set before next VM entry.
6376 * There are errata that may cause this bit to not be set:
6377 * AAK134, BY25.
6378 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006379 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6380 cpu_has_virtual_nmis() &&
6381 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006382 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6383
Sheng Yang14394422008-04-28 12:24:45 +08006384 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006385 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006386
Bandan Dasd95c5562016-07-12 18:18:51 -04006387 /* it is a read fault? */
6388 error_code = (exit_qualification << 2) & PFERR_USER_MASK;
6389 /* it is a write fault? */
6390 error_code |= exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006391 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006392 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006393 /* ept page table is present? */
Bandan Dasd95c5562016-07-12 18:18:51 -04006394 error_code |= (exit_qualification & 0x38) != 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006395
Yang Zhang25d92082013-08-06 12:00:32 +03006396 vcpu->arch.exit_qualification = exit_qualification;
6397
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006398 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006399}
6400
Avi Kivity851ba692009-08-24 11:10:17 +03006401static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006402{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006403 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006404 gpa_t gpa;
6405
6406 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006407 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08006408 trace_kvm_fast_mmio(gpa);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006409 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006410 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006411
Paolo Bonzini450869d2015-11-04 13:41:21 +01006412 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006413 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006414 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6415 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006416
6417 if (unlikely(ret == RET_MMIO_PF_INVALID))
6418 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6419
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006420 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006421 return 1;
6422
6423 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006424 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006425
Avi Kivity851ba692009-08-24 11:10:17 +03006426 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6427 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006428
6429 return 0;
6430}
6431
Avi Kivity851ba692009-08-24 11:10:17 +03006432static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006433{
6434 u32 cpu_based_vm_exec_control;
6435
6436 /* clear pending NMI */
6437 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6438 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6439 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6440 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006441 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006442
6443 return 1;
6444}
6445
Mohammed Gamal80ced182009-09-01 12:48:18 +02006446static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006447{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006448 struct vcpu_vmx *vmx = to_vmx(vcpu);
6449 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006450 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006451 u32 cpu_exec_ctrl;
6452 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006453 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006454
6455 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6456 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006457
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006458 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006459 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006460 return handle_interrupt_window(&vmx->vcpu);
6461
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006462 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6463 return 1;
6464
Gleb Natapov991eebf2013-04-11 12:10:51 +03006465 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006466
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006467 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006468 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006469 ret = 0;
6470 goto out;
6471 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006472
Avi Kivityde5f70e2012-06-12 20:22:28 +03006473 if (err != EMULATE_DONE) {
6474 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6475 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6476 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006477 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006478 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006479
Gleb Natapov8d76c492013-05-08 18:38:44 +03006480 if (vcpu->arch.halt_request) {
6481 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006482 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006483 goto out;
6484 }
6485
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006486 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006487 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006488 if (need_resched())
6489 schedule();
6490 }
6491
Mohammed Gamal80ced182009-09-01 12:48:18 +02006492out:
6493 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006494}
6495
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006496static int __grow_ple_window(int val)
6497{
6498 if (ple_window_grow < 1)
6499 return ple_window;
6500
6501 val = min(val, ple_window_actual_max);
6502
6503 if (ple_window_grow < ple_window)
6504 val *= ple_window_grow;
6505 else
6506 val += ple_window_grow;
6507
6508 return val;
6509}
6510
6511static int __shrink_ple_window(int val, int modifier, int minimum)
6512{
6513 if (modifier < 1)
6514 return ple_window;
6515
6516 if (modifier < ple_window)
6517 val /= modifier;
6518 else
6519 val -= modifier;
6520
6521 return max(val, minimum);
6522}
6523
6524static void grow_ple_window(struct kvm_vcpu *vcpu)
6525{
6526 struct vcpu_vmx *vmx = to_vmx(vcpu);
6527 int old = vmx->ple_window;
6528
6529 vmx->ple_window = __grow_ple_window(old);
6530
6531 if (vmx->ple_window != old)
6532 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006533
6534 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006535}
6536
6537static void shrink_ple_window(struct kvm_vcpu *vcpu)
6538{
6539 struct vcpu_vmx *vmx = to_vmx(vcpu);
6540 int old = vmx->ple_window;
6541
6542 vmx->ple_window = __shrink_ple_window(old,
6543 ple_window_shrink, ple_window);
6544
6545 if (vmx->ple_window != old)
6546 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006547
6548 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006549}
6550
6551/*
6552 * ple_window_actual_max is computed to be one grow_ple_window() below
6553 * ple_window_max. (See __grow_ple_window for the reason.)
6554 * This prevents overflows, because ple_window_max is int.
6555 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6556 * this process.
6557 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6558 */
6559static void update_ple_window_actual_max(void)
6560{
6561 ple_window_actual_max =
6562 __shrink_ple_window(max(ple_window_max, ple_window),
6563 ple_window_grow, INT_MIN);
6564}
6565
Feng Wubf9f6ac2015-09-18 22:29:55 +08006566/*
6567 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6568 */
6569static void wakeup_handler(void)
6570{
6571 struct kvm_vcpu *vcpu;
6572 int cpu = smp_processor_id();
6573
6574 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6575 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6576 blocked_vcpu_list) {
6577 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6578
6579 if (pi_test_on(pi_desc) == 1)
6580 kvm_vcpu_kick(vcpu);
6581 }
6582 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6583}
6584
Tiejun Chenf2c76482014-10-28 10:14:47 +08006585static __init int hardware_setup(void)
6586{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006587 int r = -ENOMEM, i, msr;
6588
6589 rdmsrl_safe(MSR_EFER, &host_efer);
6590
6591 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6592 kvm_define_shared_msr(i, vmx_msr_index[i]);
6593
Radim Krčmář23611332016-09-29 22:41:33 +02006594 for (i = 0; i < VMX_BITMAP_NR; i++) {
6595 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6596 if (!vmx_bitmap[i])
6597 goto out;
6598 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006599
6600 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006601 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6602 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6603
6604 /*
6605 * Allow direct access to the PC debug port (it is often used for I/O
6606 * delays, but the vmexits simply slow things down).
6607 */
6608 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6609 clear_bit(0x80, vmx_io_bitmap_a);
6610
6611 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6612
6613 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6614 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6615
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006616 if (setup_vmcs_config(&vmcs_config) < 0) {
6617 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006618 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006619 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006620
6621 if (boot_cpu_has(X86_FEATURE_NX))
6622 kvm_enable_efer_bits(EFER_NX);
6623
6624 if (!cpu_has_vmx_vpid())
6625 enable_vpid = 0;
6626 if (!cpu_has_vmx_shadow_vmcs())
6627 enable_shadow_vmcs = 0;
6628 if (enable_shadow_vmcs)
6629 init_vmcs_shadow_fields();
6630
6631 if (!cpu_has_vmx_ept() ||
6632 !cpu_has_vmx_ept_4levels()) {
6633 enable_ept = 0;
6634 enable_unrestricted_guest = 0;
6635 enable_ept_ad_bits = 0;
6636 }
6637
6638 if (!cpu_has_vmx_ept_ad_bits())
6639 enable_ept_ad_bits = 0;
6640
6641 if (!cpu_has_vmx_unrestricted_guest())
6642 enable_unrestricted_guest = 0;
6643
Paolo Bonziniad15a292015-01-30 16:18:49 +01006644 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006645 flexpriority_enabled = 0;
6646
Paolo Bonziniad15a292015-01-30 16:18:49 +01006647 /*
6648 * set_apic_access_page_addr() is used to reload apic access
6649 * page upon invalidation. No need to do anything if not
6650 * using the APIC_ACCESS_ADDR VMCS field.
6651 */
6652 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006653 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006654
6655 if (!cpu_has_vmx_tpr_shadow())
6656 kvm_x86_ops->update_cr8_intercept = NULL;
6657
6658 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6659 kvm_disable_largepages();
6660
6661 if (!cpu_has_vmx_ple())
6662 ple_gap = 0;
6663
6664 if (!cpu_has_vmx_apicv())
6665 enable_apicv = 0;
6666
Haozhong Zhang64903d62015-10-20 15:39:09 +08006667 if (cpu_has_vmx_tsc_scaling()) {
6668 kvm_has_tsc_control = true;
6669 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6670 kvm_tsc_scaling_ratio_frac_bits = 48;
6671 }
6672
Tiejun Chenbaa03522014-12-23 16:21:11 +08006673 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6674 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6675 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6676 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6677 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6678 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6679 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6680
Wanpeng Lic63e4562016-09-23 19:17:16 +08006681 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6682 vmx_msr_bitmap_legacy, PAGE_SIZE);
6683 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6684 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006685 memcpy(vmx_msr_bitmap_legacy_x2apic,
6686 vmx_msr_bitmap_legacy, PAGE_SIZE);
6687 memcpy(vmx_msr_bitmap_longmode_x2apic,
6688 vmx_msr_bitmap_longmode, PAGE_SIZE);
6689
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006690 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6691
Radim Krčmář40d83382016-09-29 22:41:31 +02006692 for (msr = 0x800; msr <= 0x8ff; msr++) {
6693 if (msr == 0x839 /* TMCCT */)
6694 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006695 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006696 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006697
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006698 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006699 * TPR reads and writes can be virtualized even if virtual interrupt
6700 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006701 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006702 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6703 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6704
6705 /* EOI */
6706 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
6707 /* SELF-IPI */
6708 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006709
6710 if (enable_ept) {
Bandan Dasd95c5562016-07-12 18:18:51 -04006711 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
Tiejun Chenbaa03522014-12-23 16:21:11 +08006712 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6713 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
Bandan Dasd95c5562016-07-12 18:18:51 -04006714 0ull, VMX_EPT_EXECUTABLE_MASK,
6715 cpu_has_vmx_ept_execute_only() ?
6716 0ull : VMX_EPT_READABLE_MASK);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006717 ept_set_mmio_spte_mask();
6718 kvm_enable_tdp();
6719 } else
6720 kvm_disable_tdp();
6721
6722 update_ple_window_actual_max();
6723
Kai Huang843e4332015-01-28 10:54:28 +08006724 /*
6725 * Only enable PML when hardware supports PML feature, and both EPT
6726 * and EPT A/D bit features are enabled -- PML depends on them to work.
6727 */
6728 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6729 enable_pml = 0;
6730
6731 if (!enable_pml) {
6732 kvm_x86_ops->slot_enable_log_dirty = NULL;
6733 kvm_x86_ops->slot_disable_log_dirty = NULL;
6734 kvm_x86_ops->flush_log_dirty = NULL;
6735 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6736 }
6737
Yunhong Jiang64672c92016-06-13 14:19:59 -07006738 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6739 u64 vmx_msr;
6740
6741 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6742 cpu_preemption_timer_multi =
6743 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6744 } else {
6745 kvm_x86_ops->set_hv_timer = NULL;
6746 kvm_x86_ops->cancel_hv_timer = NULL;
6747 }
6748
Feng Wubf9f6ac2015-09-18 22:29:55 +08006749 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6750
Ashok Rajc45dcc72016-06-22 14:59:56 +08006751 kvm_mce_cap_supported |= MCG_LMCE_P;
6752
Tiejun Chenf2c76482014-10-28 10:14:47 +08006753 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006754
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006755out:
Radim Krčmář23611332016-09-29 22:41:33 +02006756 for (i = 0; i < VMX_BITMAP_NR; i++)
6757 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006758
6759 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006760}
6761
6762static __exit void hardware_unsetup(void)
6763{
Radim Krčmář23611332016-09-29 22:41:33 +02006764 int i;
6765
6766 for (i = 0; i < VMX_BITMAP_NR; i++)
6767 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006768
Tiejun Chenf2c76482014-10-28 10:14:47 +08006769 free_kvm_area();
6770}
6771
Avi Kivity6aa8b732006-12-10 02:21:36 -08006772/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006773 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6774 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6775 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006776static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006777{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006778 if (ple_gap)
6779 grow_ple_window(vcpu);
6780
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006781 kvm_vcpu_on_spin(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006782 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006783}
6784
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006785static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006786{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006787 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006788}
6789
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006790static int handle_mwait(struct kvm_vcpu *vcpu)
6791{
6792 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6793 return handle_nop(vcpu);
6794}
6795
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006796static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6797{
6798 return 1;
6799}
6800
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006801static int handle_monitor(struct kvm_vcpu *vcpu)
6802{
6803 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6804 return handle_nop(vcpu);
6805}
6806
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006807/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006808 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6809 * We could reuse a single VMCS for all the L2 guests, but we also want the
6810 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6811 * allows keeping them loaded on the processor, and in the future will allow
6812 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6813 * every entry if they never change.
6814 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6815 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6816 *
6817 * The following functions allocate and free a vmcs02 in this pool.
6818 */
6819
6820/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6821static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6822{
6823 struct vmcs02_list *item;
6824 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6825 if (item->vmptr == vmx->nested.current_vmptr) {
6826 list_move(&item->list, &vmx->nested.vmcs02_pool);
6827 return &item->vmcs02;
6828 }
6829
6830 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6831 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006832 item = list_last_entry(&vmx->nested.vmcs02_pool,
6833 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006834 item->vmptr = vmx->nested.current_vmptr;
6835 list_move(&item->list, &vmx->nested.vmcs02_pool);
6836 return &item->vmcs02;
6837 }
6838
6839 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006840 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006841 if (!item)
6842 return NULL;
6843 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006844 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006845 if (!item->vmcs02.vmcs) {
6846 kfree(item);
6847 return NULL;
6848 }
6849 loaded_vmcs_init(&item->vmcs02);
6850 item->vmptr = vmx->nested.current_vmptr;
6851 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6852 vmx->nested.vmcs02_num++;
6853 return &item->vmcs02;
6854}
6855
6856/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6857static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6858{
6859 struct vmcs02_list *item;
6860 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6861 if (item->vmptr == vmptr) {
6862 free_loaded_vmcs(&item->vmcs02);
6863 list_del(&item->list);
6864 kfree(item);
6865 vmx->nested.vmcs02_num--;
6866 return;
6867 }
6868}
6869
6870/*
6871 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006872 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6873 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006874 */
6875static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6876{
6877 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006878
6879 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006880 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006881 /*
6882 * Something will leak if the above WARN triggers. Better than
6883 * a use-after-free.
6884 */
6885 if (vmx->loaded_vmcs == &item->vmcs02)
6886 continue;
6887
6888 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006889 list_del(&item->list);
6890 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006891 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006892 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006893}
6894
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006895/*
6896 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6897 * set the success or error code of an emulated VMX instruction, as specified
6898 * by Vol 2B, VMX Instruction Reference, "Conventions".
6899 */
6900static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6901{
6902 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6903 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6904 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6905}
6906
6907static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6908{
6909 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6910 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6911 X86_EFLAGS_SF | X86_EFLAGS_OF))
6912 | X86_EFLAGS_CF);
6913}
6914
Abel Gordon145c28d2013-04-18 14:36:55 +03006915static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006916 u32 vm_instruction_error)
6917{
6918 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6919 /*
6920 * failValid writes the error number to the current VMCS, which
6921 * can't be done there isn't a current VMCS.
6922 */
6923 nested_vmx_failInvalid(vcpu);
6924 return;
6925 }
6926 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6927 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6928 X86_EFLAGS_SF | X86_EFLAGS_OF))
6929 | X86_EFLAGS_ZF);
6930 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6931 /*
6932 * We don't need to force a shadow sync because
6933 * VM_INSTRUCTION_ERROR is not shadowed
6934 */
6935}
Abel Gordon145c28d2013-04-18 14:36:55 +03006936
Wincy Vanff651cb2014-12-11 08:52:58 +03006937static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6938{
6939 /* TODO: not to reset guest simply here. */
6940 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006941 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006942}
6943
Jan Kiszkaf4124502014-03-07 20:03:13 +01006944static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6945{
6946 struct vcpu_vmx *vmx =
6947 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6948
6949 vmx->nested.preemption_timer_expired = true;
6950 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6951 kvm_vcpu_kick(&vmx->vcpu);
6952
6953 return HRTIMER_NORESTART;
6954}
6955
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006956/*
Bandan Das19677e32014-05-06 02:19:15 -04006957 * Decode the memory-address operand of a vmx instruction, as recorded on an
6958 * exit caused by such an instruction (run by a guest hypervisor).
6959 * On success, returns 0. When the operand is invalid, returns 1 and throws
6960 * #UD or #GP.
6961 */
6962static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6963 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006964 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006965{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006966 gva_t off;
6967 bool exn;
6968 struct kvm_segment s;
6969
Bandan Das19677e32014-05-06 02:19:15 -04006970 /*
6971 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6972 * Execution", on an exit, vmx_instruction_info holds most of the
6973 * addressing components of the operand. Only the displacement part
6974 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6975 * For how an actual address is calculated from all these components,
6976 * refer to Vol. 1, "Operand Addressing".
6977 */
6978 int scaling = vmx_instruction_info & 3;
6979 int addr_size = (vmx_instruction_info >> 7) & 7;
6980 bool is_reg = vmx_instruction_info & (1u << 10);
6981 int seg_reg = (vmx_instruction_info >> 15) & 7;
6982 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6983 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6984 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6985 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6986
6987 if (is_reg) {
6988 kvm_queue_exception(vcpu, UD_VECTOR);
6989 return 1;
6990 }
6991
6992 /* Addr = segment_base + offset */
6993 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006994 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006995 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006996 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006997 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006998 off += kvm_register_read(vcpu, index_reg)<<scaling;
6999 vmx_get_segment(vcpu, &s, seg_reg);
7000 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04007001
7002 if (addr_size == 1) /* 32 bit */
7003 *ret &= 0xffffffff;
7004
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007005 /* Checks for #GP/#SS exceptions. */
7006 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007007 if (is_long_mode(vcpu)) {
7008 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
7009 * non-canonical form. This is the only check on the memory
7010 * destination for long mode!
7011 */
7012 exn = is_noncanonical_address(*ret);
7013 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007014 /* Protected mode: apply checks for segment validity in the
7015 * following order:
7016 * - segment type check (#GP(0) may be thrown)
7017 * - usability check (#GP(0)/#SS(0))
7018 * - limit check (#GP(0)/#SS(0))
7019 */
7020 if (wr)
7021 /* #GP(0) if the destination operand is located in a
7022 * read-only data segment or any code segment.
7023 */
7024 exn = ((s.type & 0xa) == 0 || (s.type & 8));
7025 else
7026 /* #GP(0) if the source operand is located in an
7027 * execute-only code segment
7028 */
7029 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007030 if (exn) {
7031 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
7032 return 1;
7033 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007034 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
7035 */
7036 exn = (s.unusable != 0);
7037 /* Protected mode: #GP(0)/#SS(0) if the memory
7038 * operand is outside the segment limit.
7039 */
7040 exn = exn || (off + sizeof(u64) > s.limit);
7041 }
7042 if (exn) {
7043 kvm_queue_exception_e(vcpu,
7044 seg_reg == VCPU_SREG_SS ?
7045 SS_VECTOR : GP_VECTOR,
7046 0);
7047 return 1;
7048 }
7049
Bandan Das19677e32014-05-06 02:19:15 -04007050 return 0;
7051}
7052
7053/*
Bandan Das3573e222014-05-06 02:19:16 -04007054 * This function performs the various checks including
7055 * - if it's 4KB aligned
7056 * - No bits beyond the physical address width are set
7057 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04007058 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04007059 */
Bandan Das4291b582014-05-06 02:19:18 -04007060static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
7061 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04007062{
7063 gva_t gva;
7064 gpa_t vmptr;
7065 struct x86_exception e;
7066 struct page *page;
7067 struct vcpu_vmx *vmx = to_vmx(vcpu);
7068 int maxphyaddr = cpuid_maxphyaddr(vcpu);
7069
7070 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007071 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04007072 return 1;
7073
7074 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
7075 sizeof(vmptr), &e)) {
7076 kvm_inject_page_fault(vcpu, &e);
7077 return 1;
7078 }
7079
7080 switch (exit_reason) {
7081 case EXIT_REASON_VMON:
7082 /*
7083 * SDM 3: 24.11.5
7084 * The first 4 bytes of VMXON region contain the supported
7085 * VMCS revision identifier
7086 *
7087 * Note - IA32_VMX_BASIC[48] will never be 1
7088 * for the nested case;
7089 * which replaces physical address width with 32
7090 *
7091 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02007092 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04007093 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007094 return kvm_skip_emulated_instruction(vcpu);
Bandan Das3573e222014-05-06 02:19:16 -04007095 }
7096
7097 page = nested_get_page(vcpu, vmptr);
7098 if (page == NULL ||
7099 *(u32 *)kmap(page) != VMCS12_REVISION) {
7100 nested_vmx_failInvalid(vcpu);
7101 kunmap(page);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007102 return kvm_skip_emulated_instruction(vcpu);
Bandan Das3573e222014-05-06 02:19:16 -04007103 }
7104 kunmap(page);
7105 vmx->nested.vmxon_ptr = vmptr;
7106 break;
Bandan Das4291b582014-05-06 02:19:18 -04007107 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02007108 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04007109 nested_vmx_failValid(vcpu,
7110 VMXERR_VMCLEAR_INVALID_ADDRESS);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007111 return kvm_skip_emulated_instruction(vcpu);
Bandan Das4291b582014-05-06 02:19:18 -04007112 }
Bandan Das3573e222014-05-06 02:19:16 -04007113
Bandan Das4291b582014-05-06 02:19:18 -04007114 if (vmptr == vmx->nested.vmxon_ptr) {
7115 nested_vmx_failValid(vcpu,
7116 VMXERR_VMCLEAR_VMXON_POINTER);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007117 return kvm_skip_emulated_instruction(vcpu);
Bandan Das4291b582014-05-06 02:19:18 -04007118 }
7119 break;
7120 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02007121 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04007122 nested_vmx_failValid(vcpu,
7123 VMXERR_VMPTRLD_INVALID_ADDRESS);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007124 return kvm_skip_emulated_instruction(vcpu);
Bandan Das4291b582014-05-06 02:19:18 -04007125 }
7126
7127 if (vmptr == vmx->nested.vmxon_ptr) {
7128 nested_vmx_failValid(vcpu,
7129 VMXERR_VMCLEAR_VMXON_POINTER);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007130 return kvm_skip_emulated_instruction(vcpu);
Bandan Das4291b582014-05-06 02:19:18 -04007131 }
7132 break;
Bandan Das3573e222014-05-06 02:19:16 -04007133 default:
7134 return 1; /* shouldn't happen */
7135 }
7136
Bandan Das4291b582014-05-06 02:19:18 -04007137 if (vmpointer)
7138 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04007139 return 0;
7140}
7141
7142/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007143 * Emulate the VMXON instruction.
7144 * Currently, we just remember that VMX is active, and do not save or even
7145 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7146 * do not currently need to store anything in that guest-allocated memory
7147 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7148 * argument is different from the VMXON pointer (which the spec says they do).
7149 */
7150static int handle_vmon(struct kvm_vcpu *vcpu)
7151{
7152 struct kvm_segment cs;
7153 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03007154 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007155 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7156 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007157
7158 /* The Intel VMX Instruction Reference lists a bunch of bits that
7159 * are prerequisite to running VMXON, most notably cr4.VMXE must be
7160 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
7161 * Otherwise, we should fail with #UD. We test these now:
7162 */
7163 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
7164 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
7165 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
7166 kvm_queue_exception(vcpu, UD_VECTOR);
7167 return 1;
7168 }
7169
7170 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7171 if (is_long_mode(vcpu) && !cs.l) {
7172 kvm_queue_exception(vcpu, UD_VECTOR);
7173 return 1;
7174 }
7175
7176 if (vmx_get_cpl(vcpu)) {
7177 kvm_inject_gp(vcpu, 0);
7178 return 1;
7179 }
Bandan Das3573e222014-05-06 02:19:16 -04007180
Bandan Das4291b582014-05-06 02:19:18 -04007181 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04007182 return 1;
7183
Abel Gordon145c28d2013-04-18 14:36:55 +03007184 if (vmx->nested.vmxon) {
7185 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007186 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007187 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007188
Haozhong Zhang3b840802016-06-22 14:59:54 +08007189 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007190 != VMXON_NEEDED_FEATURES) {
7191 kvm_inject_gp(vcpu, 0);
7192 return 1;
7193 }
7194
Radim Krčmářd048c092016-08-08 20:16:22 +02007195 if (cpu_has_vmx_msr_bitmap()) {
7196 vmx->nested.msr_bitmap =
7197 (unsigned long *)__get_free_page(GFP_KERNEL);
7198 if (!vmx->nested.msr_bitmap)
7199 goto out_msr_bitmap;
7200 }
7201
David Matlack4f2777b2016-07-13 17:16:37 -07007202 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7203 if (!vmx->nested.cached_vmcs12)
Radim Krčmářd048c092016-08-08 20:16:22 +02007204 goto out_cached_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -07007205
Abel Gordon8de48832013-04-18 14:37:25 +03007206 if (enable_shadow_vmcs) {
7207 shadow_vmcs = alloc_vmcs();
Radim Krčmářd048c092016-08-08 20:16:22 +02007208 if (!shadow_vmcs)
7209 goto out_shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03007210 /* mark vmcs as shadow */
7211 shadow_vmcs->revision_id |= (1u << 31);
7212 /* init shadow vmcs */
7213 vmcs_clear(shadow_vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07007214 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03007215 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007216
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007217 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7218 vmx->nested.vmcs02_num = 0;
7219
Jan Kiszkaf4124502014-03-07 20:03:13 +01007220 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
Wanpeng Lif15a75e2016-08-30 16:14:01 +08007221 HRTIMER_MODE_REL_PINNED);
Jan Kiszkaf4124502014-03-07 20:03:13 +01007222 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7223
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007224 vmx->nested.vmxon = true;
7225
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007226 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007227 return kvm_skip_emulated_instruction(vcpu);
Radim Krčmářd048c092016-08-08 20:16:22 +02007228
7229out_shadow_vmcs:
7230 kfree(vmx->nested.cached_vmcs12);
7231
7232out_cached_vmcs12:
7233 free_page((unsigned long)vmx->nested.msr_bitmap);
7234
7235out_msr_bitmap:
7236 return -ENOMEM;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007237}
7238
7239/*
7240 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7241 * for running VMX instructions (except VMXON, whose prerequisites are
7242 * slightly different). It also specifies what exception to inject otherwise.
7243 */
7244static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7245{
7246 struct kvm_segment cs;
7247 struct vcpu_vmx *vmx = to_vmx(vcpu);
7248
7249 if (!vmx->nested.vmxon) {
7250 kvm_queue_exception(vcpu, UD_VECTOR);
7251 return 0;
7252 }
7253
7254 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7255 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
7256 (is_long_mode(vcpu) && !cs.l)) {
7257 kvm_queue_exception(vcpu, UD_VECTOR);
7258 return 0;
7259 }
7260
7261 if (vmx_get_cpl(vcpu)) {
7262 kvm_inject_gp(vcpu, 0);
7263 return 0;
7264 }
7265
7266 return 1;
7267}
7268
Abel Gordone7953d72013-04-18 14:37:55 +03007269static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7270{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007271 if (vmx->nested.current_vmptr == -1ull)
7272 return;
7273
7274 /* current_vmptr and current_vmcs12 are always set/reset together */
7275 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7276 return;
7277
Abel Gordon012f83c2013-04-18 14:39:25 +03007278 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007279 /* copy to memory all shadowed fields in case
7280 they were modified */
7281 copy_shadow_to_vmcs12(vmx);
7282 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007283 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7284 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007285 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007286 }
Wincy Van705699a2015-02-03 23:58:17 +08007287 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007288
7289 /* Flush VMCS12 to guest memory */
7290 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7291 VMCS12_SIZE);
7292
Abel Gordone7953d72013-04-18 14:37:55 +03007293 kunmap(vmx->nested.current_vmcs12_page);
7294 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007295 vmx->nested.current_vmptr = -1ull;
7296 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007297}
7298
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007299/*
7300 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7301 * just stops using VMX.
7302 */
7303static void free_nested(struct vcpu_vmx *vmx)
7304{
7305 if (!vmx->nested.vmxon)
7306 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007307
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007308 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007309 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007310 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007311 if (vmx->nested.msr_bitmap) {
7312 free_page((unsigned long)vmx->nested.msr_bitmap);
7313 vmx->nested.msr_bitmap = NULL;
7314 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007315 if (enable_shadow_vmcs) {
7316 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7317 free_vmcs(vmx->vmcs01.shadow_vmcs);
7318 vmx->vmcs01.shadow_vmcs = NULL;
7319 }
David Matlack4f2777b2016-07-13 17:16:37 -07007320 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007321 /* Unpin physical memory we referred to in current vmcs02 */
7322 if (vmx->nested.apic_access_page) {
7323 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007324 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007325 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007326 if (vmx->nested.virtual_apic_page) {
7327 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007328 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007329 }
Wincy Van705699a2015-02-03 23:58:17 +08007330 if (vmx->nested.pi_desc_page) {
7331 kunmap(vmx->nested.pi_desc_page);
7332 nested_release_page(vmx->nested.pi_desc_page);
7333 vmx->nested.pi_desc_page = NULL;
7334 vmx->nested.pi_desc = NULL;
7335 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007336
7337 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007338}
7339
7340/* Emulate the VMXOFF instruction */
7341static int handle_vmoff(struct kvm_vcpu *vcpu)
7342{
7343 if (!nested_vmx_check_permission(vcpu))
7344 return 1;
7345 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007346 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007347 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007348}
7349
Nadav Har'El27d6c862011-05-25 23:06:59 +03007350/* Emulate the VMCLEAR instruction */
7351static int handle_vmclear(struct kvm_vcpu *vcpu)
7352{
7353 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007354 gpa_t vmptr;
7355 struct vmcs12 *vmcs12;
7356 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007357
7358 if (!nested_vmx_check_permission(vcpu))
7359 return 1;
7360
Bandan Das4291b582014-05-06 02:19:18 -04007361 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007362 return 1;
7363
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007364 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007365 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007366
7367 page = nested_get_page(vcpu, vmptr);
7368 if (page == NULL) {
7369 /*
7370 * For accurate processor emulation, VMCLEAR beyond available
7371 * physical memory should do nothing at all. However, it is
7372 * possible that a nested vmx bug, not a guest hypervisor bug,
7373 * resulted in this case, so let's shut down before doing any
7374 * more damage:
7375 */
7376 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7377 return 1;
7378 }
7379 vmcs12 = kmap(page);
7380 vmcs12->launch_state = 0;
7381 kunmap(page);
7382 nested_release_page(page);
7383
7384 nested_free_vmcs02(vmx, vmptr);
7385
Nadav Har'El27d6c862011-05-25 23:06:59 +03007386 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007387 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007388}
7389
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007390static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7391
7392/* Emulate the VMLAUNCH instruction */
7393static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7394{
7395 return nested_vmx_run(vcpu, true);
7396}
7397
7398/* Emulate the VMRESUME instruction */
7399static int handle_vmresume(struct kvm_vcpu *vcpu)
7400{
7401
7402 return nested_vmx_run(vcpu, false);
7403}
7404
Nadav Har'El49f705c2011-05-25 23:08:30 +03007405enum vmcs_field_type {
7406 VMCS_FIELD_TYPE_U16 = 0,
7407 VMCS_FIELD_TYPE_U64 = 1,
7408 VMCS_FIELD_TYPE_U32 = 2,
7409 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7410};
7411
7412static inline int vmcs_field_type(unsigned long field)
7413{
7414 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7415 return VMCS_FIELD_TYPE_U32;
7416 return (field >> 13) & 0x3 ;
7417}
7418
7419static inline int vmcs_field_readonly(unsigned long field)
7420{
7421 return (((field >> 10) & 0x3) == 1);
7422}
7423
7424/*
7425 * Read a vmcs12 field. Since these can have varying lengths and we return
7426 * one type, we chose the biggest type (u64) and zero-extend the return value
7427 * to that size. Note that the caller, handle_vmread, might need to use only
7428 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7429 * 64-bit fields are to be returned).
7430 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007431static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7432 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007433{
7434 short offset = vmcs_field_to_offset(field);
7435 char *p;
7436
7437 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007438 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007439
7440 p = ((char *)(get_vmcs12(vcpu))) + offset;
7441
7442 switch (vmcs_field_type(field)) {
7443 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7444 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007445 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007446 case VMCS_FIELD_TYPE_U16:
7447 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007448 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007449 case VMCS_FIELD_TYPE_U32:
7450 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007451 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007452 case VMCS_FIELD_TYPE_U64:
7453 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007454 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007455 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007456 WARN_ON(1);
7457 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007458 }
7459}
7460
Abel Gordon20b97fe2013-04-18 14:36:25 +03007461
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007462static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7463 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007464 short offset = vmcs_field_to_offset(field);
7465 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7466 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007467 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007468
7469 switch (vmcs_field_type(field)) {
7470 case VMCS_FIELD_TYPE_U16:
7471 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007472 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007473 case VMCS_FIELD_TYPE_U32:
7474 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007475 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007476 case VMCS_FIELD_TYPE_U64:
7477 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007478 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007479 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7480 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007481 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007482 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007483 WARN_ON(1);
7484 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007485 }
7486
7487}
7488
Abel Gordon16f5b902013-04-18 14:38:25 +03007489static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7490{
7491 int i;
7492 unsigned long field;
7493 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007494 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007495 const unsigned long *fields = shadow_read_write_fields;
7496 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007497
Jan Kiszka282da872014-10-08 18:05:39 +02007498 preempt_disable();
7499
Abel Gordon16f5b902013-04-18 14:38:25 +03007500 vmcs_load(shadow_vmcs);
7501
7502 for (i = 0; i < num_fields; i++) {
7503 field = fields[i];
7504 switch (vmcs_field_type(field)) {
7505 case VMCS_FIELD_TYPE_U16:
7506 field_value = vmcs_read16(field);
7507 break;
7508 case VMCS_FIELD_TYPE_U32:
7509 field_value = vmcs_read32(field);
7510 break;
7511 case VMCS_FIELD_TYPE_U64:
7512 field_value = vmcs_read64(field);
7513 break;
7514 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7515 field_value = vmcs_readl(field);
7516 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007517 default:
7518 WARN_ON(1);
7519 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007520 }
7521 vmcs12_write_any(&vmx->vcpu, field, field_value);
7522 }
7523
7524 vmcs_clear(shadow_vmcs);
7525 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007526
7527 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007528}
7529
Abel Gordonc3114422013-04-18 14:38:55 +03007530static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7531{
Mathias Krausec2bae892013-06-26 20:36:21 +02007532 const unsigned long *fields[] = {
7533 shadow_read_write_fields,
7534 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007535 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007536 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007537 max_shadow_read_write_fields,
7538 max_shadow_read_only_fields
7539 };
7540 int i, q;
7541 unsigned long field;
7542 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007543 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007544
7545 vmcs_load(shadow_vmcs);
7546
Mathias Krausec2bae892013-06-26 20:36:21 +02007547 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007548 for (i = 0; i < max_fields[q]; i++) {
7549 field = fields[q][i];
7550 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7551
7552 switch (vmcs_field_type(field)) {
7553 case VMCS_FIELD_TYPE_U16:
7554 vmcs_write16(field, (u16)field_value);
7555 break;
7556 case VMCS_FIELD_TYPE_U32:
7557 vmcs_write32(field, (u32)field_value);
7558 break;
7559 case VMCS_FIELD_TYPE_U64:
7560 vmcs_write64(field, (u64)field_value);
7561 break;
7562 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7563 vmcs_writel(field, (long)field_value);
7564 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007565 default:
7566 WARN_ON(1);
7567 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007568 }
7569 }
7570 }
7571
7572 vmcs_clear(shadow_vmcs);
7573 vmcs_load(vmx->loaded_vmcs->vmcs);
7574}
7575
Nadav Har'El49f705c2011-05-25 23:08:30 +03007576/*
7577 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7578 * used before) all generate the same failure when it is missing.
7579 */
7580static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7581{
7582 struct vcpu_vmx *vmx = to_vmx(vcpu);
7583 if (vmx->nested.current_vmptr == -1ull) {
7584 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007585 return 0;
7586 }
7587 return 1;
7588}
7589
7590static int handle_vmread(struct kvm_vcpu *vcpu)
7591{
7592 unsigned long field;
7593 u64 field_value;
7594 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7595 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7596 gva_t gva = 0;
7597
Kyle Hueyeb277562016-11-29 12:40:39 -08007598 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007599 return 1;
7600
Kyle Huey6affcbe2016-11-29 12:40:40 -08007601 if (!nested_vmx_check_vmcs12(vcpu))
7602 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007603
Nadav Har'El49f705c2011-05-25 23:08:30 +03007604 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007605 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007606 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007607 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007608 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007609 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007610 }
7611 /*
7612 * Now copy part of this value to register or memory, as requested.
7613 * Note that the number of bits actually copied is 32 or 64 depending
7614 * on the guest's mode (32 or 64 bit), not on the given field's length.
7615 */
7616 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007617 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007618 field_value);
7619 } else {
7620 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007621 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007622 return 1;
7623 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7624 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7625 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7626 }
7627
7628 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007629 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007630}
7631
7632
7633static int handle_vmwrite(struct kvm_vcpu *vcpu)
7634{
7635 unsigned long field;
7636 gva_t gva;
7637 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7638 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007639 /* The value to write might be 32 or 64 bits, depending on L1's long
7640 * mode, and eventually we need to write that into a field of several
7641 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007642 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007643 * bits into the vmcs12 field.
7644 */
7645 u64 field_value = 0;
7646 struct x86_exception e;
7647
Kyle Hueyeb277562016-11-29 12:40:39 -08007648 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007649 return 1;
7650
Kyle Huey6affcbe2016-11-29 12:40:40 -08007651 if (!nested_vmx_check_vmcs12(vcpu))
7652 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007653
Nadav Har'El49f705c2011-05-25 23:08:30 +03007654 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007655 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007656 (((vmx_instruction_info) >> 3) & 0xf));
7657 else {
7658 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007659 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007660 return 1;
7661 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007662 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007663 kvm_inject_page_fault(vcpu, &e);
7664 return 1;
7665 }
7666 }
7667
7668
Nadav Amit27e6fb52014-06-18 17:19:26 +03007669 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007670 if (vmcs_field_readonly(field)) {
7671 nested_vmx_failValid(vcpu,
7672 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007673 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007674 }
7675
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007676 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007677 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007678 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007679 }
7680
7681 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007682 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007683}
7684
Nadav Har'El63846662011-05-25 23:07:29 +03007685/* Emulate the VMPTRLD instruction */
7686static int handle_vmptrld(struct kvm_vcpu *vcpu)
7687{
7688 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007689 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007690
7691 if (!nested_vmx_check_permission(vcpu))
7692 return 1;
7693
Bandan Das4291b582014-05-06 02:19:18 -04007694 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007695 return 1;
7696
Nadav Har'El63846662011-05-25 23:07:29 +03007697 if (vmx->nested.current_vmptr != vmptr) {
7698 struct vmcs12 *new_vmcs12;
7699 struct page *page;
7700 page = nested_get_page(vcpu, vmptr);
7701 if (page == NULL) {
7702 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007703 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007704 }
7705 new_vmcs12 = kmap(page);
7706 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7707 kunmap(page);
7708 nested_release_page_clean(page);
7709 nested_vmx_failValid(vcpu,
7710 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007711 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007712 }
Nadav Har'El63846662011-05-25 23:07:29 +03007713
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007714 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007715 vmx->nested.current_vmptr = vmptr;
7716 vmx->nested.current_vmcs12 = new_vmcs12;
7717 vmx->nested.current_vmcs12_page = page;
David Matlack4f2777b2016-07-13 17:16:37 -07007718 /*
7719 * Load VMCS12 from guest memory since it is not already
7720 * cached.
7721 */
7722 memcpy(vmx->nested.cached_vmcs12,
7723 vmx->nested.current_vmcs12, VMCS12_SIZE);
7724
Abel Gordon012f83c2013-04-18 14:39:25 +03007725 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007726 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7727 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007728 vmcs_write64(VMCS_LINK_POINTER,
Jim Mattson355f4fb2016-10-28 08:29:39 -07007729 __pa(vmx->vmcs01.shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007730 vmx->nested.sync_shadow_vmcs = true;
7731 }
Nadav Har'El63846662011-05-25 23:07:29 +03007732 }
7733
7734 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007735 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007736}
7737
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007738/* Emulate the VMPTRST instruction */
7739static int handle_vmptrst(struct kvm_vcpu *vcpu)
7740{
7741 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7742 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7743 gva_t vmcs_gva;
7744 struct x86_exception e;
7745
7746 if (!nested_vmx_check_permission(vcpu))
7747 return 1;
7748
7749 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007750 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007751 return 1;
7752 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7753 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7754 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7755 sizeof(u64), &e)) {
7756 kvm_inject_page_fault(vcpu, &e);
7757 return 1;
7758 }
7759 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007760 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007761}
7762
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007763/* Emulate the INVEPT instruction */
7764static int handle_invept(struct kvm_vcpu *vcpu)
7765{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007766 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007767 u32 vmx_instruction_info, types;
7768 unsigned long type;
7769 gva_t gva;
7770 struct x86_exception e;
7771 struct {
7772 u64 eptp, gpa;
7773 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007774
Wincy Vanb9c237b2015-02-03 23:56:30 +08007775 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7776 SECONDARY_EXEC_ENABLE_EPT) ||
7777 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007778 kvm_queue_exception(vcpu, UD_VECTOR);
7779 return 1;
7780 }
7781
7782 if (!nested_vmx_check_permission(vcpu))
7783 return 1;
7784
7785 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7786 kvm_queue_exception(vcpu, UD_VECTOR);
7787 return 1;
7788 }
7789
7790 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007791 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007792
Wincy Vanb9c237b2015-02-03 23:56:30 +08007793 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007794
Jim Mattson85c856b2016-10-26 08:38:38 -07007795 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007796 nested_vmx_failValid(vcpu,
7797 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007798 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007799 }
7800
7801 /* According to the Intel VMX instruction reference, the memory
7802 * operand is read even if it isn't needed (e.g., for type==global)
7803 */
7804 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007805 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007806 return 1;
7807 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7808 sizeof(operand), &e)) {
7809 kvm_inject_page_fault(vcpu, &e);
7810 return 1;
7811 }
7812
7813 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007814 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007815 /*
7816 * TODO: track mappings and invalidate
7817 * single context requests appropriately
7818 */
7819 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007820 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007821 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007822 nested_vmx_succeed(vcpu);
7823 break;
7824 default:
7825 BUG_ON(1);
7826 break;
7827 }
7828
Kyle Huey6affcbe2016-11-29 12:40:40 -08007829 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007830}
7831
Petr Matouseka642fc32014-09-23 20:22:30 +02007832static int handle_invvpid(struct kvm_vcpu *vcpu)
7833{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007834 struct vcpu_vmx *vmx = to_vmx(vcpu);
7835 u32 vmx_instruction_info;
7836 unsigned long type, types;
7837 gva_t gva;
7838 struct x86_exception e;
7839 int vpid;
7840
7841 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7842 SECONDARY_EXEC_ENABLE_VPID) ||
7843 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7844 kvm_queue_exception(vcpu, UD_VECTOR);
7845 return 1;
7846 }
7847
7848 if (!nested_vmx_check_permission(vcpu))
7849 return 1;
7850
7851 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7852 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7853
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007854 types = (vmx->nested.nested_vmx_vpid_caps &
7855 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007856
Jim Mattson85c856b2016-10-26 08:38:38 -07007857 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007858 nested_vmx_failValid(vcpu,
7859 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007860 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007861 }
7862
7863 /* according to the intel vmx instruction reference, the memory
7864 * operand is read even if it isn't needed (e.g., for type==global)
7865 */
7866 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7867 vmx_instruction_info, false, &gva))
7868 return 1;
7869 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7870 sizeof(u32), &e)) {
7871 kvm_inject_page_fault(vcpu, &e);
7872 return 1;
7873 }
7874
7875 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007876 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007877 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007878 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
7879 if (!vpid) {
7880 nested_vmx_failValid(vcpu,
7881 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007882 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007883 }
7884 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007885 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007886 break;
7887 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007888 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007889 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007890 }
7891
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007892 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7893 nested_vmx_succeed(vcpu);
7894
Kyle Huey6affcbe2016-11-29 12:40:40 -08007895 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007896}
7897
Kai Huang843e4332015-01-28 10:54:28 +08007898static int handle_pml_full(struct kvm_vcpu *vcpu)
7899{
7900 unsigned long exit_qualification;
7901
7902 trace_kvm_pml_full(vcpu->vcpu_id);
7903
7904 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7905
7906 /*
7907 * PML buffer FULL happened while executing iret from NMI,
7908 * "blocked by NMI" bit has to be set before next VM entry.
7909 */
7910 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7911 cpu_has_virtual_nmis() &&
7912 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7913 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7914 GUEST_INTR_STATE_NMI);
7915
7916 /*
7917 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7918 * here.., and there's no userspace involvement needed for PML.
7919 */
7920 return 1;
7921}
7922
Yunhong Jiang64672c92016-06-13 14:19:59 -07007923static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7924{
7925 kvm_lapic_expired_hv_timer(vcpu);
7926 return 1;
7927}
7928
Nadav Har'El0140cae2011-05-25 23:06:28 +03007929/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007930 * The exit handlers return 1 if the exit was handled fully and guest execution
7931 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7932 * to be done to userspace and return 0.
7933 */
Mathias Krause772e0312012-08-30 01:30:19 +02007934static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007935 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7936 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007937 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007938 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007939 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007940 [EXIT_REASON_CR_ACCESS] = handle_cr,
7941 [EXIT_REASON_DR_ACCESS] = handle_dr,
7942 [EXIT_REASON_CPUID] = handle_cpuid,
7943 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7944 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7945 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7946 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007947 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007948 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007949 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007950 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007951 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007952 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007953 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007954 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007955 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007956 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007957 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007958 [EXIT_REASON_VMOFF] = handle_vmoff,
7959 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007960 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7961 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007962 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007963 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007964 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007965 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007966 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007967 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007968 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7969 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007970 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007971 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007972 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007973 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007974 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007975 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007976 [EXIT_REASON_XSAVES] = handle_xsaves,
7977 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007978 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007979 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007980};
7981
7982static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007983 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007984
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007985static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7986 struct vmcs12 *vmcs12)
7987{
7988 unsigned long exit_qualification;
7989 gpa_t bitmap, last_bitmap;
7990 unsigned int port;
7991 int size;
7992 u8 b;
7993
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007994 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007995 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007996
7997 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7998
7999 port = exit_qualification >> 16;
8000 size = (exit_qualification & 7) + 1;
8001
8002 last_bitmap = (gpa_t)-1;
8003 b = -1;
8004
8005 while (size > 0) {
8006 if (port < 0x8000)
8007 bitmap = vmcs12->io_bitmap_a;
8008 else if (port < 0x10000)
8009 bitmap = vmcs12->io_bitmap_b;
8010 else
Joe Perches1d804d02015-03-30 16:46:09 -07008011 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008012 bitmap += (port & 0x7fff) / 8;
8013
8014 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008015 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008016 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008017 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07008018 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008019
8020 port++;
8021 size--;
8022 last_bitmap = bitmap;
8023 }
8024
Joe Perches1d804d02015-03-30 16:46:09 -07008025 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008026}
8027
Nadav Har'El644d7112011-05-25 23:12:35 +03008028/*
8029 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
8030 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
8031 * disinterest in the current event (read or write a specific MSR) by using an
8032 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
8033 */
8034static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
8035 struct vmcs12 *vmcs12, u32 exit_reason)
8036{
8037 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
8038 gpa_t bitmap;
8039
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01008040 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07008041 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008042
8043 /*
8044 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
8045 * for the four combinations of read/write and low/high MSR numbers.
8046 * First we need to figure out which of the four to use:
8047 */
8048 bitmap = vmcs12->msr_bitmap;
8049 if (exit_reason == EXIT_REASON_MSR_WRITE)
8050 bitmap += 2048;
8051 if (msr_index >= 0xc0000000) {
8052 msr_index -= 0xc0000000;
8053 bitmap += 1024;
8054 }
8055
8056 /* Then read the msr_index'th bit from this bitmap: */
8057 if (msr_index < 1024*8) {
8058 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008059 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008060 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008061 return 1 & (b >> (msr_index & 7));
8062 } else
Joe Perches1d804d02015-03-30 16:46:09 -07008063 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03008064}
8065
8066/*
8067 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
8068 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
8069 * intercept (via guest_host_mask etc.) the current event.
8070 */
8071static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
8072 struct vmcs12 *vmcs12)
8073{
8074 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8075 int cr = exit_qualification & 15;
8076 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03008077 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03008078
8079 switch ((exit_qualification >> 4) & 3) {
8080 case 0: /* mov to cr */
8081 switch (cr) {
8082 case 0:
8083 if (vmcs12->cr0_guest_host_mask &
8084 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008085 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008086 break;
8087 case 3:
8088 if ((vmcs12->cr3_target_count >= 1 &&
8089 vmcs12->cr3_target_value0 == val) ||
8090 (vmcs12->cr3_target_count >= 2 &&
8091 vmcs12->cr3_target_value1 == val) ||
8092 (vmcs12->cr3_target_count >= 3 &&
8093 vmcs12->cr3_target_value2 == val) ||
8094 (vmcs12->cr3_target_count >= 4 &&
8095 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07008096 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008097 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008098 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008099 break;
8100 case 4:
8101 if (vmcs12->cr4_guest_host_mask &
8102 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07008103 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008104 break;
8105 case 8:
8106 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008107 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008108 break;
8109 }
8110 break;
8111 case 2: /* clts */
8112 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8113 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008114 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008115 break;
8116 case 1: /* mov from cr */
8117 switch (cr) {
8118 case 3:
8119 if (vmcs12->cpu_based_vm_exec_control &
8120 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008121 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008122 break;
8123 case 8:
8124 if (vmcs12->cpu_based_vm_exec_control &
8125 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008126 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008127 break;
8128 }
8129 break;
8130 case 3: /* lmsw */
8131 /*
8132 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8133 * cr0. Other attempted changes are ignored, with no exit.
8134 */
8135 if (vmcs12->cr0_guest_host_mask & 0xe &
8136 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008137 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008138 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8139 !(vmcs12->cr0_read_shadow & 0x1) &&
8140 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008141 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008142 break;
8143 }
Joe Perches1d804d02015-03-30 16:46:09 -07008144 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008145}
8146
8147/*
8148 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8149 * should handle it ourselves in L0 (and then continue L2). Only call this
8150 * when in is_guest_mode (L2).
8151 */
8152static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
8153{
Nadav Har'El644d7112011-05-25 23:12:35 +03008154 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8155 struct vcpu_vmx *vmx = to_vmx(vcpu);
8156 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01008157 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03008158
Jan Kiszka542060e2014-01-04 18:47:21 +01008159 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8160 vmcs_readl(EXIT_QUALIFICATION),
8161 vmx->idt_vectoring_info,
8162 intr_info,
8163 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8164 KVM_ISA_VMX);
8165
Nadav Har'El644d7112011-05-25 23:12:35 +03008166 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07008167 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008168
8169 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008170 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8171 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07008172 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008173 }
8174
8175 switch (exit_reason) {
8176 case EXIT_REASON_EXCEPTION_NMI:
8177 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008178 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008179 else if (is_page_fault(intr_info))
8180 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008181 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008182 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008183 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008184 else if (is_debug(intr_info) &&
8185 vcpu->guest_debug &
8186 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8187 return false;
8188 else if (is_breakpoint(intr_info) &&
8189 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8190 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008191 return vmcs12->exception_bitmap &
8192 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8193 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008194 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008195 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008196 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008197 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008198 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008199 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008200 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008201 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008202 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008203 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03008204 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07008205 return false;
8206 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008207 case EXIT_REASON_HLT:
8208 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8209 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008210 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008211 case EXIT_REASON_INVLPG:
8212 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8213 case EXIT_REASON_RDPMC:
8214 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008215 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008216 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8217 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8218 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8219 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8220 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8221 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008222 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008223 /*
8224 * VMX instructions trap unconditionally. This allows L1 to
8225 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8226 */
Joe Perches1d804d02015-03-30 16:46:09 -07008227 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008228 case EXIT_REASON_CR_ACCESS:
8229 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8230 case EXIT_REASON_DR_ACCESS:
8231 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8232 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008233 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008234 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8235 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008236 case EXIT_REASON_MSR_READ:
8237 case EXIT_REASON_MSR_WRITE:
8238 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8239 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008240 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008241 case EXIT_REASON_MWAIT_INSTRUCTION:
8242 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008243 case EXIT_REASON_MONITOR_TRAP_FLAG:
8244 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008245 case EXIT_REASON_MONITOR_INSTRUCTION:
8246 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8247 case EXIT_REASON_PAUSE_INSTRUCTION:
8248 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8249 nested_cpu_has2(vmcs12,
8250 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8251 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008252 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008253 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008254 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008255 case EXIT_REASON_APIC_ACCESS:
8256 return nested_cpu_has2(vmcs12,
8257 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008258 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008259 case EXIT_REASON_EOI_INDUCED:
8260 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008261 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008262 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008263 /*
8264 * L0 always deals with the EPT violation. If nested EPT is
8265 * used, and the nested mmu code discovers that the address is
8266 * missing in the guest EPT table (EPT12), the EPT violation
8267 * will be injected with nested_ept_inject_page_fault()
8268 */
Joe Perches1d804d02015-03-30 16:46:09 -07008269 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008270 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008271 /*
8272 * L2 never uses directly L1's EPT, but rather L0's own EPT
8273 * table (shadow on EPT) or a merged EPT table that L0 built
8274 * (EPT on EPT). So any problems with the structure of the
8275 * table is L0's fault.
8276 */
Joe Perches1d804d02015-03-30 16:46:09 -07008277 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008278 case EXIT_REASON_WBINVD:
8279 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8280 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008281 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008282 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8283 /*
8284 * This should never happen, since it is not possible to
8285 * set XSS to a non-zero value---neither in L1 nor in L2.
8286 * If if it were, XSS would have to be checked against
8287 * the XSS exit bitmap in vmcs12.
8288 */
8289 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008290 case EXIT_REASON_PREEMPTION_TIMER:
8291 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008292 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008293 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008294 }
8295}
8296
Avi Kivity586f9602010-11-18 13:09:54 +02008297static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8298{
8299 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8300 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8301}
8302
Kai Huanga3eaa862015-11-04 13:46:05 +08008303static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008304{
Kai Huanga3eaa862015-11-04 13:46:05 +08008305 if (vmx->pml_pg) {
8306 __free_page(vmx->pml_pg);
8307 vmx->pml_pg = NULL;
8308 }
Kai Huang843e4332015-01-28 10:54:28 +08008309}
8310
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008311static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008312{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008313 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008314 u64 *pml_buf;
8315 u16 pml_idx;
8316
8317 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8318
8319 /* Do nothing if PML buffer is empty */
8320 if (pml_idx == (PML_ENTITY_NUM - 1))
8321 return;
8322
8323 /* PML index always points to next available PML buffer entity */
8324 if (pml_idx >= PML_ENTITY_NUM)
8325 pml_idx = 0;
8326 else
8327 pml_idx++;
8328
8329 pml_buf = page_address(vmx->pml_pg);
8330 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8331 u64 gpa;
8332
8333 gpa = pml_buf[pml_idx];
8334 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008335 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008336 }
8337
8338 /* reset PML index */
8339 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8340}
8341
8342/*
8343 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8344 * Called before reporting dirty_bitmap to userspace.
8345 */
8346static void kvm_flush_pml_buffers(struct kvm *kvm)
8347{
8348 int i;
8349 struct kvm_vcpu *vcpu;
8350 /*
8351 * We only need to kick vcpu out of guest mode here, as PML buffer
8352 * is flushed at beginning of all VMEXITs, and it's obvious that only
8353 * vcpus running in guest are possible to have unflushed GPAs in PML
8354 * buffer.
8355 */
8356 kvm_for_each_vcpu(i, vcpu, kvm)
8357 kvm_vcpu_kick(vcpu);
8358}
8359
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008360static void vmx_dump_sel(char *name, uint32_t sel)
8361{
8362 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
8363 name, vmcs_read32(sel),
8364 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8365 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8366 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8367}
8368
8369static void vmx_dump_dtsel(char *name, uint32_t limit)
8370{
8371 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8372 name, vmcs_read32(limit),
8373 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8374}
8375
8376static void dump_vmcs(void)
8377{
8378 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8379 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8380 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8381 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8382 u32 secondary_exec_control = 0;
8383 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008384 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008385 int i, n;
8386
8387 if (cpu_has_secondary_exec_ctrls())
8388 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8389
8390 pr_err("*** Guest State ***\n");
8391 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8392 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8393 vmcs_readl(CR0_GUEST_HOST_MASK));
8394 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8395 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8396 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8397 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8398 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8399 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008400 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8401 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8402 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8403 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008404 }
8405 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8406 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8407 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8408 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8409 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8410 vmcs_readl(GUEST_SYSENTER_ESP),
8411 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8412 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8413 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8414 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8415 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8416 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8417 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8418 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8419 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8420 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8421 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8422 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8423 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008424 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8425 efer, vmcs_read64(GUEST_IA32_PAT));
8426 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8427 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008428 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8429 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008430 pr_err("PerfGlobCtl = 0x%016llx\n",
8431 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008432 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008433 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008434 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8435 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8436 vmcs_read32(GUEST_ACTIVITY_STATE));
8437 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8438 pr_err("InterruptStatus = %04x\n",
8439 vmcs_read16(GUEST_INTR_STATUS));
8440
8441 pr_err("*** Host State ***\n");
8442 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8443 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8444 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8445 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8446 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8447 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8448 vmcs_read16(HOST_TR_SELECTOR));
8449 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8450 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8451 vmcs_readl(HOST_TR_BASE));
8452 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8453 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8454 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8455 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8456 vmcs_readl(HOST_CR4));
8457 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8458 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8459 vmcs_read32(HOST_IA32_SYSENTER_CS),
8460 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8461 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008462 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8463 vmcs_read64(HOST_IA32_EFER),
8464 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008465 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008466 pr_err("PerfGlobCtl = 0x%016llx\n",
8467 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008468
8469 pr_err("*** Control State ***\n");
8470 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8471 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8472 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8473 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8474 vmcs_read32(EXCEPTION_BITMAP),
8475 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8476 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8477 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8478 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8479 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8480 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8481 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8482 vmcs_read32(VM_EXIT_INTR_INFO),
8483 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8484 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8485 pr_err(" reason=%08x qualification=%016lx\n",
8486 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8487 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8488 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8489 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008490 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008491 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008492 pr_err("TSC Multiplier = 0x%016llx\n",
8493 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008494 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8495 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8496 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8497 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8498 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008499 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008500 n = vmcs_read32(CR3_TARGET_COUNT);
8501 for (i = 0; i + 1 < n; i += 4)
8502 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8503 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8504 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8505 if (i < n)
8506 pr_err("CR3 target%u=%016lx\n",
8507 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8508 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8509 pr_err("PLE Gap=%08x Window=%08x\n",
8510 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8511 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8512 pr_err("Virtual processor ID = 0x%04x\n",
8513 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8514}
8515
Avi Kivity6aa8b732006-12-10 02:21:36 -08008516/*
8517 * The guest has exited. See if we can fix it or if we need userspace
8518 * assistance.
8519 */
Avi Kivity851ba692009-08-24 11:10:17 +03008520static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008521{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008522 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008523 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008524 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008525
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008526 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8527
Kai Huang843e4332015-01-28 10:54:28 +08008528 /*
8529 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8530 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8531 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8532 * mode as if vcpus is in root mode, the PML buffer must has been
8533 * flushed already.
8534 */
8535 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008536 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008537
Mohammed Gamal80ced182009-09-01 12:48:18 +02008538 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008539 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008540 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008541
Nadav Har'El644d7112011-05-25 23:12:35 +03008542 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008543 nested_vmx_vmexit(vcpu, exit_reason,
8544 vmcs_read32(VM_EXIT_INTR_INFO),
8545 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008546 return 1;
8547 }
8548
Mohammed Gamal51207022010-05-31 22:40:54 +03008549 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008550 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008551 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8552 vcpu->run->fail_entry.hardware_entry_failure_reason
8553 = exit_reason;
8554 return 0;
8555 }
8556
Avi Kivity29bd8a72007-09-10 17:27:03 +03008557 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008558 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8559 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008560 = vmcs_read32(VM_INSTRUCTION_ERROR);
8561 return 0;
8562 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008563
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008564 /*
8565 * Note:
8566 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8567 * delivery event since it indicates guest is accessing MMIO.
8568 * The vm-exit can be triggered again after return to guest that
8569 * will cause infinite loop.
8570 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008571 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008572 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008573 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008574 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008575 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8576 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8577 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8578 vcpu->run->internal.ndata = 2;
8579 vcpu->run->internal.data[0] = vectoring_info;
8580 vcpu->run->internal.data[1] = exit_reason;
8581 return 0;
8582 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008583
Nadav Har'El644d7112011-05-25 23:12:35 +03008584 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8585 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008586 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008587 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008588 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008589 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008590 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008591 /*
8592 * This CPU don't support us in finding the end of an
8593 * NMI-blocked window if the guest runs with IRQs
8594 * disabled. So we pull the trigger after 1 s of
8595 * futile waiting, but inform the user about this.
8596 */
8597 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8598 "state on VCPU %d after 1 s timeout\n",
8599 __func__, vcpu->vcpu_id);
8600 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008601 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008602 }
8603
Avi Kivity6aa8b732006-12-10 02:21:36 -08008604 if (exit_reason < kvm_vmx_max_exit_handlers
8605 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008606 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008607 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008608 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8609 kvm_queue_exception(vcpu, UD_VECTOR);
8610 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008611 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008612}
8613
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008614static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008615{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008616 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8617
8618 if (is_guest_mode(vcpu) &&
8619 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8620 return;
8621
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008622 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008623 vmcs_write32(TPR_THRESHOLD, 0);
8624 return;
8625 }
8626
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008627 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008628}
8629
Yang Zhang8d146952013-01-25 10:18:50 +08008630static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8631{
8632 u32 sec_exec_control;
8633
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008634 /* Postpone execution until vmcs01 is the current VMCS. */
8635 if (is_guest_mode(vcpu)) {
8636 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8637 return;
8638 }
8639
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008640 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008641 return;
8642
Paolo Bonzini35754c92015-07-29 12:05:37 +02008643 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008644 return;
8645
8646 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8647
8648 if (set) {
8649 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8650 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8651 } else {
8652 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8653 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8654 }
8655 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8656
8657 vmx_set_msr_bitmap(vcpu);
8658}
8659
Tang Chen38b99172014-09-24 15:57:54 +08008660static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8661{
8662 struct vcpu_vmx *vmx = to_vmx(vcpu);
8663
8664 /*
8665 * Currently we do not handle the nested case where L2 has an
8666 * APIC access page of its own; that page is still pinned.
8667 * Hence, we skip the case where the VCPU is in guest mode _and_
8668 * L1 prepared an APIC access page for L2.
8669 *
8670 * For the case where L1 and L2 share the same APIC access page
8671 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8672 * in the vmcs12), this function will only update either the vmcs01
8673 * or the vmcs02. If the former, the vmcs02 will be updated by
8674 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8675 * the next L2->L1 exit.
8676 */
8677 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008678 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Tang Chen38b99172014-09-24 15:57:54 +08008679 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8680 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8681}
8682
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008683static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008684{
8685 u16 status;
8686 u8 old;
8687
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008688 if (max_isr == -1)
8689 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008690
8691 status = vmcs_read16(GUEST_INTR_STATUS);
8692 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008693 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008694 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008695 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008696 vmcs_write16(GUEST_INTR_STATUS, status);
8697 }
8698}
8699
8700static void vmx_set_rvi(int vector)
8701{
8702 u16 status;
8703 u8 old;
8704
Wei Wang4114c272014-11-05 10:53:43 +08008705 if (vector == -1)
8706 vector = 0;
8707
Yang Zhangc7c9c562013-01-25 10:18:51 +08008708 status = vmcs_read16(GUEST_INTR_STATUS);
8709 old = (u8)status & 0xff;
8710 if ((u8)vector != old) {
8711 status &= ~0xff;
8712 status |= (u8)vector;
8713 vmcs_write16(GUEST_INTR_STATUS, status);
8714 }
8715}
8716
8717static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8718{
Wanpeng Li963fee12014-07-17 19:03:00 +08008719 if (!is_guest_mode(vcpu)) {
8720 vmx_set_rvi(max_irr);
8721 return;
8722 }
8723
Wei Wang4114c272014-11-05 10:53:43 +08008724 if (max_irr == -1)
8725 return;
8726
Wanpeng Li963fee12014-07-17 19:03:00 +08008727 /*
Wei Wang4114c272014-11-05 10:53:43 +08008728 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8729 * handles it.
8730 */
8731 if (nested_exit_on_intr(vcpu))
8732 return;
8733
8734 /*
8735 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008736 * is run without virtual interrupt delivery.
8737 */
8738 if (!kvm_event_needs_reinjection(vcpu) &&
8739 vmx_interrupt_allowed(vcpu)) {
8740 kvm_queue_interrupt(vcpu, max_irr, false);
8741 vmx_inject_irq(vcpu);
8742 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008743}
8744
Andrey Smetanin63086302015-11-10 15:36:32 +03008745static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008746{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008747 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008748 return;
8749
Yang Zhangc7c9c562013-01-25 10:18:51 +08008750 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8751 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8752 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8753 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8754}
8755
Avi Kivity51aa01d2010-07-20 14:31:20 +03008756static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008757{
Avi Kivity00eba012011-03-07 17:24:54 +02008758 u32 exit_intr_info;
8759
8760 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8761 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8762 return;
8763
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008764 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008765 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008766
8767 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008768 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008769 kvm_machine_check();
8770
Gleb Natapov20f65982009-05-11 13:35:55 +03008771 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008772 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008773 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8774 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008775 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008776 kvm_after_handle_nmi(&vmx->vcpu);
8777 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008778}
Gleb Natapov20f65982009-05-11 13:35:55 +03008779
Yang Zhanga547c6d2013-04-11 19:25:10 +08008780static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8781{
8782 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008783 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008784
Yang Zhanga547c6d2013-04-11 19:25:10 +08008785 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8786 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8787 unsigned int vector;
8788 unsigned long entry;
8789 gate_desc *desc;
8790 struct vcpu_vmx *vmx = to_vmx(vcpu);
8791#ifdef CONFIG_X86_64
8792 unsigned long tmp;
8793#endif
8794
8795 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8796 desc = (gate_desc *)vmx->host_idt_base + vector;
8797 entry = gate_offset(*desc);
8798 asm volatile(
8799#ifdef CONFIG_X86_64
8800 "mov %%" _ASM_SP ", %[sp]\n\t"
8801 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8802 "push $%c[ss]\n\t"
8803 "push %[sp]\n\t"
8804#endif
8805 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008806 __ASM_SIZE(push) " $%c[cs]\n\t"
8807 "call *%[entry]\n\t"
8808 :
8809#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008810 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008811#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008812 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008813 :
8814 [entry]"r"(entry),
8815 [ss]"i"(__KERNEL_DS),
8816 [cs]"i"(__KERNEL_CS)
8817 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008818 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008819}
8820
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008821static bool vmx_has_high_real_mode_segbase(void)
8822{
8823 return enable_unrestricted_guest || emulate_invalid_guest_state;
8824}
8825
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008826static bool vmx_mpx_supported(void)
8827{
8828 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8829 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8830}
8831
Wanpeng Li55412b22014-12-02 19:21:30 +08008832static bool vmx_xsaves_supported(void)
8833{
8834 return vmcs_config.cpu_based_2nd_exec_ctrl &
8835 SECONDARY_EXEC_XSAVES;
8836}
8837
Avi Kivity51aa01d2010-07-20 14:31:20 +03008838static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8839{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008840 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008841 bool unblock_nmi;
8842 u8 vector;
8843 bool idtv_info_valid;
8844
8845 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008846
Avi Kivitycf393f72008-07-01 16:20:21 +03008847 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008848 if (vmx->nmi_known_unmasked)
8849 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008850 /*
8851 * Can't use vmx->exit_intr_info since we're not sure what
8852 * the exit reason is.
8853 */
8854 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008855 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8856 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8857 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008858 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008859 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8860 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008861 * SDM 3: 23.2.2 (September 2008)
8862 * Bit 12 is undefined in any of the following cases:
8863 * If the VM exit sets the valid bit in the IDT-vectoring
8864 * information field.
8865 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008866 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008867 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8868 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008869 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8870 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008871 else
8872 vmx->nmi_known_unmasked =
8873 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8874 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008875 } else if (unlikely(vmx->soft_vnmi_blocked))
8876 vmx->vnmi_blocked_time +=
8877 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008878}
8879
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008880static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008881 u32 idt_vectoring_info,
8882 int instr_len_field,
8883 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008884{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008885 u8 vector;
8886 int type;
8887 bool idtv_info_valid;
8888
8889 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008890
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008891 vcpu->arch.nmi_injected = false;
8892 kvm_clear_exception_queue(vcpu);
8893 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008894
8895 if (!idtv_info_valid)
8896 return;
8897
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008898 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008899
Avi Kivity668f6122008-07-02 09:28:55 +03008900 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8901 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008902
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008903 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008904 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008905 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008906 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008907 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008908 * Clear bit "block by NMI" before VM entry if a NMI
8909 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008910 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008911 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008912 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008913 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008914 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008915 /* fall through */
8916 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008917 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008918 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008919 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008920 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008921 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008922 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008923 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008924 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008925 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008926 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008927 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008928 break;
8929 default:
8930 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008931 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008932}
8933
Avi Kivity83422e12010-07-20 14:43:23 +03008934static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8935{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008936 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008937 VM_EXIT_INSTRUCTION_LEN,
8938 IDT_VECTORING_ERROR_CODE);
8939}
8940
Avi Kivityb463a6f2010-07-20 15:06:17 +03008941static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8942{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008943 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008944 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8945 VM_ENTRY_INSTRUCTION_LEN,
8946 VM_ENTRY_EXCEPTION_ERROR_CODE);
8947
8948 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8949}
8950
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008951static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8952{
8953 int i, nr_msrs;
8954 struct perf_guest_switch_msr *msrs;
8955
8956 msrs = perf_guest_get_msrs(&nr_msrs);
8957
8958 if (!msrs)
8959 return;
8960
8961 for (i = 0; i < nr_msrs; i++)
8962 if (msrs[i].host == msrs[i].guest)
8963 clear_atomic_switch_msr(vmx, msrs[i].msr);
8964 else
8965 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8966 msrs[i].host);
8967}
8968
Jiang Biao33365e72016-11-03 15:03:37 +08008969static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07008970{
8971 struct vcpu_vmx *vmx = to_vmx(vcpu);
8972 u64 tscl;
8973 u32 delta_tsc;
8974
8975 if (vmx->hv_deadline_tsc == -1)
8976 return;
8977
8978 tscl = rdtsc();
8979 if (vmx->hv_deadline_tsc > tscl)
8980 /* sure to be 32 bit only because checked on set_hv_timer */
8981 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8982 cpu_preemption_timer_multi);
8983 else
8984 delta_tsc = 0;
8985
8986 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8987}
8988
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008989static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008990{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008991 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008992 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008993
8994 /* Record the guest's net vcpu time for enforced NMI injections. */
8995 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8996 vmx->entry_time = ktime_get();
8997
8998 /* Don't enter VMX if guest state is invalid, let the exit handler
8999 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02009000 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02009001 return;
9002
Radim Krčmářa7653ec2014-08-21 18:08:07 +02009003 if (vmx->ple_window_dirty) {
9004 vmx->ple_window_dirty = false;
9005 vmcs_write32(PLE_WINDOW, vmx->ple_window);
9006 }
9007
Abel Gordon012f83c2013-04-18 14:39:25 +03009008 if (vmx->nested.sync_shadow_vmcs) {
9009 copy_vmcs12_to_shadow(vmx);
9010 vmx->nested.sync_shadow_vmcs = false;
9011 }
9012
Avi Kivity104f2262010-11-18 13:12:52 +02009013 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
9014 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
9015 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
9016 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
9017
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07009018 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009019 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
9020 vmcs_writel(HOST_CR4, cr4);
9021 vmx->host_state.vmcs_host_cr4 = cr4;
9022 }
9023
Avi Kivity104f2262010-11-18 13:12:52 +02009024 /* When single-stepping over STI and MOV SS, we must clear the
9025 * corresponding interruptibility bits in the guest state. Otherwise
9026 * vmentry fails as it then expects bit 14 (BS) in pending debug
9027 * exceptions being set, but that's not correct for the guest debugging
9028 * case. */
9029 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
9030 vmx_set_interrupt_shadow(vcpu, 0);
9031
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009032 if (vmx->guest_pkru_valid)
9033 __write_pkru(vmx->guest_pkru);
9034
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009035 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009036 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009037
Yunhong Jiang64672c92016-06-13 14:19:59 -07009038 vmx_arm_hv_timer(vcpu);
9039
Nadav Har'Eld462b812011-05-24 15:26:10 +03009040 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02009041 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08009042 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009043 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
9044 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
9045 "push %%" _ASM_CX " \n\t"
9046 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009047 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009048 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009049 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009050 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009051 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009052 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
9053 "mov %%cr2, %%" _ASM_DX " \n\t"
9054 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009055 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009056 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009057 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009058 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02009059 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009060 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009061 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
9062 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
9063 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
9064 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
9065 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
9066 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009067#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009068 "mov %c[r8](%0), %%r8 \n\t"
9069 "mov %c[r9](%0), %%r9 \n\t"
9070 "mov %c[r10](%0), %%r10 \n\t"
9071 "mov %c[r11](%0), %%r11 \n\t"
9072 "mov %c[r12](%0), %%r12 \n\t"
9073 "mov %c[r13](%0), %%r13 \n\t"
9074 "mov %c[r14](%0), %%r14 \n\t"
9075 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009076#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009077 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03009078
Avi Kivity6aa8b732006-12-10 02:21:36 -08009079 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03009080 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009081 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009082 "jmp 2f \n\t"
9083 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
9084 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08009085 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009086 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02009087 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009088 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
9089 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
9090 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
9091 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
9092 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
9093 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
9094 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009095#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009096 "mov %%r8, %c[r8](%0) \n\t"
9097 "mov %%r9, %c[r9](%0) \n\t"
9098 "mov %%r10, %c[r10](%0) \n\t"
9099 "mov %%r11, %c[r11](%0) \n\t"
9100 "mov %%r12, %c[r12](%0) \n\t"
9101 "mov %%r13, %c[r13](%0) \n\t"
9102 "mov %%r14, %c[r14](%0) \n\t"
9103 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009104#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009105 "mov %%cr2, %%" _ASM_AX " \n\t"
9106 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03009107
Avi Kivityb188c81f2012-09-16 15:10:58 +03009108 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02009109 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009110 ".pushsection .rodata \n\t"
9111 ".global vmx_return \n\t"
9112 "vmx_return: " _ASM_PTR " 2b \n\t"
9113 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02009114 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03009115 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02009116 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03009117 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009118 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9119 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9120 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9121 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9122 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9123 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9124 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009125#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009126 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9127 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9128 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9129 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9130 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9131 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9132 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9133 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009134#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009135 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9136 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009137 : "cc", "memory"
9138#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03009139 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009140 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009141#else
9142 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009143#endif
9144 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009145
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009146 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9147 if (debugctlmsr)
9148 update_debugctlmsr(debugctlmsr);
9149
Avi Kivityaa67f602012-08-01 16:48:03 +03009150#ifndef CONFIG_X86_64
9151 /*
9152 * The sysexit path does not restore ds/es, so we must set them to
9153 * a reasonable value ourselves.
9154 *
9155 * We can't defer this to vmx_load_host_state() since that function
9156 * may be executed in interrupt context, which saves and restore segments
9157 * around it, nullifying its effect.
9158 */
9159 loadsegment(ds, __USER_DS);
9160 loadsegment(es, __USER_DS);
9161#endif
9162
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009163 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009164 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009165 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009166 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009167 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009168 vcpu->arch.regs_dirty = 0;
9169
Avi Kivity1155f762007-11-22 11:30:47 +02009170 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9171
Nadav Har'Eld462b812011-05-24 15:26:10 +03009172 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02009173
Avi Kivity51aa01d2010-07-20 14:31:20 +03009174 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009175
Gleb Natapove0b890d2013-09-25 12:51:33 +03009176 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009177 * eager fpu is enabled if PKEY is supported and CR4 is switched
9178 * back on host, so it is safe to read guest PKRU from current
9179 * XSAVE.
9180 */
9181 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
9182 vmx->guest_pkru = __read_pkru();
9183 if (vmx->guest_pkru != vmx->host_pkru) {
9184 vmx->guest_pkru_valid = true;
9185 __write_pkru(vmx->host_pkru);
9186 } else
9187 vmx->guest_pkru_valid = false;
9188 }
9189
9190 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009191 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9192 * we did not inject a still-pending event to L1 now because of
9193 * nested_run_pending, we need to re-enable this bit.
9194 */
9195 if (vmx->nested.nested_run_pending)
9196 kvm_make_request(KVM_REQ_EVENT, vcpu);
9197
9198 vmx->nested.nested_run_pending = 0;
9199
Avi Kivity51aa01d2010-07-20 14:31:20 +03009200 vmx_complete_atomic_exit(vmx);
9201 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009202 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009203}
9204
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009205static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
9206{
9207 struct vcpu_vmx *vmx = to_vmx(vcpu);
9208 int cpu;
9209
9210 if (vmx->loaded_vmcs == &vmx->vmcs01)
9211 return;
9212
9213 cpu = get_cpu();
9214 vmx->loaded_vmcs = &vmx->vmcs01;
9215 vmx_vcpu_put(vcpu);
9216 vmx_vcpu_load(vcpu, cpu);
9217 vcpu->cpu = cpu;
9218 put_cpu();
9219}
9220
Jim Mattson2f1fe812016-07-08 15:36:06 -07009221/*
9222 * Ensure that the current vmcs of the logical processor is the
9223 * vmcs01 of the vcpu before calling free_nested().
9224 */
9225static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9226{
9227 struct vcpu_vmx *vmx = to_vmx(vcpu);
9228 int r;
9229
9230 r = vcpu_load(vcpu);
9231 BUG_ON(r);
9232 vmx_load_vmcs01(vcpu);
9233 free_nested(vmx);
9234 vcpu_put(vcpu);
9235}
9236
Avi Kivity6aa8b732006-12-10 02:21:36 -08009237static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9238{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009239 struct vcpu_vmx *vmx = to_vmx(vcpu);
9240
Kai Huang843e4332015-01-28 10:54:28 +08009241 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009242 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009243 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009244 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009245 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009246 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009247 kfree(vmx->guest_msrs);
9248 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009249 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009250}
9251
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009252static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009253{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009254 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009255 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009256 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009257
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009258 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009259 return ERR_PTR(-ENOMEM);
9260
Wanpeng Li991e7a02015-09-16 17:30:05 +08009261 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009262
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009263 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9264 if (err)
9265 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009266
Peter Feiner4e595162016-07-07 14:49:58 -07009267 err = -ENOMEM;
9268
9269 /*
9270 * If PML is turned on, failure on enabling PML just results in failure
9271 * of creating the vcpu, therefore we can simplify PML logic (by
9272 * avoiding dealing with cases, such as enabling PML partially on vcpus
9273 * for the guest, etc.
9274 */
9275 if (enable_pml) {
9276 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9277 if (!vmx->pml_pg)
9278 goto uninit_vcpu;
9279 }
9280
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009281 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009282 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9283 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009284
Peter Feiner4e595162016-07-07 14:49:58 -07009285 if (!vmx->guest_msrs)
9286 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009287
Nadav Har'Eld462b812011-05-24 15:26:10 +03009288 vmx->loaded_vmcs = &vmx->vmcs01;
9289 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009290 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009291 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009292 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009293 if (!vmm_exclusive)
9294 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
9295 loaded_vmcs_init(vmx->loaded_vmcs);
9296 if (!vmm_exclusive)
9297 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009298
Avi Kivity15ad7142007-07-11 18:17:21 +03009299 cpu = get_cpu();
9300 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009301 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009302 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009303 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009304 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009305 if (err)
9306 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009307 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009308 err = alloc_apic_access_page(kvm);
9309 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009310 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009311 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009312
Sheng Yangb927a3c2009-07-21 10:42:48 +08009313 if (enable_ept) {
9314 if (!kvm->arch.ept_identity_map_addr)
9315 kvm->arch.ept_identity_map_addr =
9316 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009317 err = init_rmode_identity_map(kvm);
9318 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009319 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009320 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009321
Wanpeng Li5c614b32015-10-13 09:18:36 -07009322 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009323 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009324 vmx->nested.vpid02 = allocate_vpid();
9325 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009326
Wincy Van705699a2015-02-03 23:58:17 +08009327 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009328 vmx->nested.current_vmptr = -1ull;
9329 vmx->nested.current_vmcs12 = NULL;
9330
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009331 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9332
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009333 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009334
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009335free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009336 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009337 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009338free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009339 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009340free_pml:
9341 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009342uninit_vcpu:
9343 kvm_vcpu_uninit(&vmx->vcpu);
9344free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009345 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009346 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009347 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009348}
9349
Yang, Sheng002c7f72007-07-31 14:23:01 +03009350static void __init vmx_check_processor_compat(void *rtn)
9351{
9352 struct vmcs_config vmcs_conf;
9353
9354 *(int *)rtn = 0;
9355 if (setup_vmcs_config(&vmcs_conf) < 0)
9356 *(int *)rtn = -EIO;
9357 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9358 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9359 smp_processor_id());
9360 *(int *)rtn = -EIO;
9361 }
9362}
9363
Sheng Yang67253af2008-04-25 10:20:22 +08009364static int get_ept_level(void)
9365{
9366 return VMX_EPT_DEFAULT_GAW + 1;
9367}
9368
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009369static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009370{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009371 u8 cache;
9372 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009373
Sheng Yang522c68c2009-04-27 20:35:43 +08009374 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009375 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009376 * 2. EPT with VT-d:
9377 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009378 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009379 * b. VT-d with snooping control feature: snooping control feature of
9380 * VT-d engine can guarantee the cache correctness. Just set it
9381 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009382 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009383 * consistent with host MTRR
9384 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009385 if (is_mmio) {
9386 cache = MTRR_TYPE_UNCACHABLE;
9387 goto exit;
9388 }
9389
9390 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009391 ipat = VMX_EPT_IPAT_BIT;
9392 cache = MTRR_TYPE_WRBACK;
9393 goto exit;
9394 }
9395
9396 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9397 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009398 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009399 cache = MTRR_TYPE_WRBACK;
9400 else
9401 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009402 goto exit;
9403 }
9404
Xiao Guangrongff536042015-06-15 16:55:22 +08009405 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009406
9407exit:
9408 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009409}
9410
Sheng Yang17cc3932010-01-05 19:02:27 +08009411static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009412{
Sheng Yang878403b2010-01-05 19:02:29 +08009413 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9414 return PT_DIRECTORY_LEVEL;
9415 else
9416 /* For shadow and EPT supported 1GB page */
9417 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009418}
9419
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009420static void vmcs_set_secondary_exec_control(u32 new_ctl)
9421{
9422 /*
9423 * These bits in the secondary execution controls field
9424 * are dynamic, the others are mostly based on the hypervisor
9425 * architecture and the guest's CPUID. Do not touch the
9426 * dynamic bits.
9427 */
9428 u32 mask =
9429 SECONDARY_EXEC_SHADOW_VMCS |
9430 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9431 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9432
9433 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9434
9435 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9436 (new_ctl & ~mask) | (cur_ctl & mask));
9437}
9438
David Matlack8322ebb2016-11-29 18:14:09 -08009439/*
9440 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
9441 * (indicating "allowed-1") if they are supported in the guest's CPUID.
9442 */
9443static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
9444{
9445 struct vcpu_vmx *vmx = to_vmx(vcpu);
9446 struct kvm_cpuid_entry2 *entry;
9447
9448 vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
9449 vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;
9450
9451#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
9452 if (entry && (entry->_reg & (_cpuid_mask))) \
9453 vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask); \
9454} while (0)
9455
9456 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
9457 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
9458 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
9459 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
9460 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
9461 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
9462 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
9463 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
9464 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
9465 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
9466 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
9467 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
9468 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
9469 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
9470 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
9471
9472 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9473 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
9474 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
9475 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
9476 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
9477 /* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
9478 cr4_fixed1_update(bit(11), ecx, bit(2));
9479
9480#undef cr4_fixed1_update
9481}
9482
Sheng Yang0e851882009-12-18 16:48:46 +08009483static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9484{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009485 struct kvm_cpuid_entry2 *best;
9486 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009487 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009488
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009489 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009490 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9491 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009492 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009493
Paolo Bonzini8b972652015-09-15 17:34:42 +02009494 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009495 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009496 vmx->nested.nested_vmx_secondary_ctls_high |=
9497 SECONDARY_EXEC_RDTSCP;
9498 else
9499 vmx->nested.nested_vmx_secondary_ctls_high &=
9500 ~SECONDARY_EXEC_RDTSCP;
9501 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009502 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009503
Mao, Junjiead756a12012-07-02 01:18:48 +00009504 /* Exposing INVPCID only when PCID is exposed */
9505 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9506 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009507 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9508 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009509 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009510
Mao, Junjiead756a12012-07-02 01:18:48 +00009511 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009512 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009513 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009514
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009515 if (cpu_has_secondary_exec_ctrls())
9516 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009517
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009518 if (nested_vmx_allowed(vcpu))
9519 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9520 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9521 else
9522 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9523 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08009524
9525 if (nested_vmx_allowed(vcpu))
9526 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08009527}
9528
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009529static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9530{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009531 if (func == 1 && nested)
9532 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009533}
9534
Yang Zhang25d92082013-08-06 12:00:32 +03009535static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9536 struct x86_exception *fault)
9537{
Jan Kiszka533558b2014-01-04 18:47:20 +01009538 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9539 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009540
9541 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009542 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009543 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009544 exit_reason = EXIT_REASON_EPT_VIOLATION;
9545 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009546 vmcs12->guest_physical_address = fault->address;
9547}
9548
Nadav Har'El155a97a2013-08-05 11:07:16 +03009549/* Callbacks for nested_ept_init_mmu_context: */
9550
9551static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9552{
9553 /* return the page table to be shadowed - in our case, EPT12 */
9554 return get_vmcs12(vcpu)->ept_pointer;
9555}
9556
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009557static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009558{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009559 WARN_ON(mmu_is_nested(vcpu));
9560 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009561 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9562 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009563 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9564 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9565 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9566
9567 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009568}
9569
9570static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9571{
9572 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9573}
9574
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009575static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9576 u16 error_code)
9577{
9578 bool inequality, bit;
9579
9580 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9581 inequality =
9582 (error_code & vmcs12->page_fault_error_code_mask) !=
9583 vmcs12->page_fault_error_code_match;
9584 return inequality ^ bit;
9585}
9586
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009587static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9588 struct x86_exception *fault)
9589{
9590 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9591
9592 WARN_ON(!is_guest_mode(vcpu));
9593
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009594 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009595 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9596 vmcs_read32(VM_EXIT_INTR_INFO),
9597 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009598 else
9599 kvm_inject_page_fault(vcpu, fault);
9600}
9601
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009602static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9603 struct vmcs12 *vmcs12)
9604{
9605 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009606 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009607
9608 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009609 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9610 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009611 return false;
9612
9613 /*
9614 * Translate L1 physical address to host physical
9615 * address for vmcs02. Keep the page pinned, so this
9616 * physical address remains valid. We keep a reference
9617 * to it so we can release it later.
9618 */
9619 if (vmx->nested.apic_access_page) /* shouldn't happen */
9620 nested_release_page(vmx->nested.apic_access_page);
9621 vmx->nested.apic_access_page =
9622 nested_get_page(vcpu, vmcs12->apic_access_addr);
9623 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009624
9625 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009626 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9627 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009628 return false;
9629
9630 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9631 nested_release_page(vmx->nested.virtual_apic_page);
9632 vmx->nested.virtual_apic_page =
9633 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9634
9635 /*
9636 * Failing the vm entry is _not_ what the processor does
9637 * but it's basically the only possibility we have.
9638 * We could still enter the guest if CR8 load exits are
9639 * enabled, CR8 store exits are enabled, and virtualize APIC
9640 * access is disabled; in this case the processor would never
9641 * use the TPR shadow and we could simply clear the bit from
9642 * the execution control. But such a configuration is useless,
9643 * so let's keep the code simple.
9644 */
9645 if (!vmx->nested.virtual_apic_page)
9646 return false;
9647 }
9648
Wincy Van705699a2015-02-03 23:58:17 +08009649 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009650 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9651 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009652 return false;
9653
9654 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9655 kunmap(vmx->nested.pi_desc_page);
9656 nested_release_page(vmx->nested.pi_desc_page);
9657 }
9658 vmx->nested.pi_desc_page =
9659 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9660 if (!vmx->nested.pi_desc_page)
9661 return false;
9662
9663 vmx->nested.pi_desc =
9664 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9665 if (!vmx->nested.pi_desc) {
9666 nested_release_page_clean(vmx->nested.pi_desc_page);
9667 return false;
9668 }
9669 vmx->nested.pi_desc =
9670 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9671 (unsigned long)(vmcs12->posted_intr_desc_addr &
9672 (PAGE_SIZE - 1)));
9673 }
9674
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009675 return true;
9676}
9677
Jan Kiszkaf4124502014-03-07 20:03:13 +01009678static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9679{
9680 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9681 struct vcpu_vmx *vmx = to_vmx(vcpu);
9682
9683 if (vcpu->arch.virtual_tsc_khz == 0)
9684 return;
9685
9686 /* Make sure short timeouts reliably trigger an immediate vmexit.
9687 * hrtimer_start does not guarantee this. */
9688 if (preemption_timeout <= 1) {
9689 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9690 return;
9691 }
9692
9693 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9694 preemption_timeout *= 1000000;
9695 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9696 hrtimer_start(&vmx->nested.preemption_timer,
9697 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9698}
9699
Wincy Van3af18d92015-02-03 23:49:31 +08009700static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9701 struct vmcs12 *vmcs12)
9702{
9703 int maxphyaddr;
9704 u64 addr;
9705
9706 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9707 return 0;
9708
9709 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9710 WARN_ON(1);
9711 return -EINVAL;
9712 }
9713 maxphyaddr = cpuid_maxphyaddr(vcpu);
9714
9715 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9716 ((addr + PAGE_SIZE) >> maxphyaddr))
9717 return -EINVAL;
9718
9719 return 0;
9720}
9721
9722/*
9723 * Merge L0's and L1's MSR bitmap, return false to indicate that
9724 * we do not use the hardware.
9725 */
9726static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9727 struct vmcs12 *vmcs12)
9728{
Wincy Van82f0dd42015-02-03 23:57:18 +08009729 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009730 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009731 unsigned long *msr_bitmap_l1;
9732 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009733
Radim Krčmářd048c092016-08-08 20:16:22 +02009734 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009735 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9736 return false;
9737
9738 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9739 if (!page) {
9740 WARN_ON(1);
9741 return false;
9742 }
Radim Krčmářd048c092016-08-08 20:16:22 +02009743 msr_bitmap_l1 = (unsigned long *)kmap(page);
9744 if (!msr_bitmap_l1) {
Wincy Vanf2b93282015-02-03 23:56:03 +08009745 nested_release_page_clean(page);
9746 WARN_ON(1);
9747 return false;
9748 }
9749
Radim Krčmářd048c092016-08-08 20:16:22 +02009750 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9751
Wincy Vanf2b93282015-02-03 23:56:03 +08009752 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009753 if (nested_cpu_has_apic_reg_virt(vmcs12))
9754 for (msr = 0x800; msr <= 0x8ff; msr++)
9755 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009756 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009757 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009758
9759 nested_vmx_disable_intercept_for_msr(
9760 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009761 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9762 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009763
Wincy Van608406e2015-02-03 23:57:51 +08009764 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009765 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009766 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009767 APIC_BASE_MSR + (APIC_EOI >> 4),
9768 MSR_TYPE_W);
9769 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009770 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009771 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9772 MSR_TYPE_W);
9773 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009774 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009775 kunmap(page);
9776 nested_release_page_clean(page);
9777
9778 return true;
9779}
9780
9781static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9782 struct vmcs12 *vmcs12)
9783{
Wincy Van82f0dd42015-02-03 23:57:18 +08009784 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009785 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009786 !nested_cpu_has_vid(vmcs12) &&
9787 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009788 return 0;
9789
9790 /*
9791 * If virtualize x2apic mode is enabled,
9792 * virtualize apic access must be disabled.
9793 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009794 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9795 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009796 return -EINVAL;
9797
Wincy Van608406e2015-02-03 23:57:51 +08009798 /*
9799 * If virtual interrupt delivery is enabled,
9800 * we must exit on external interrupts.
9801 */
9802 if (nested_cpu_has_vid(vmcs12) &&
9803 !nested_exit_on_intr(vcpu))
9804 return -EINVAL;
9805
Wincy Van705699a2015-02-03 23:58:17 +08009806 /*
9807 * bits 15:8 should be zero in posted_intr_nv,
9808 * the descriptor address has been already checked
9809 * in nested_get_vmcs12_pages.
9810 */
9811 if (nested_cpu_has_posted_intr(vmcs12) &&
9812 (!nested_cpu_has_vid(vmcs12) ||
9813 !nested_exit_intr_ack_set(vcpu) ||
9814 vmcs12->posted_intr_nv & 0xff00))
9815 return -EINVAL;
9816
Wincy Vanf2b93282015-02-03 23:56:03 +08009817 /* tpr shadow is needed by all apicv features. */
9818 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9819 return -EINVAL;
9820
9821 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009822}
9823
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009824static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9825 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009826 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009827{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009828 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009829 u64 count, addr;
9830
9831 if (vmcs12_read_any(vcpu, count_field, &count) ||
9832 vmcs12_read_any(vcpu, addr_field, &addr)) {
9833 WARN_ON(1);
9834 return -EINVAL;
9835 }
9836 if (count == 0)
9837 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009838 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009839 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9840 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009841 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009842 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9843 addr_field, maxphyaddr, count, addr);
9844 return -EINVAL;
9845 }
9846 return 0;
9847}
9848
9849static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9850 struct vmcs12 *vmcs12)
9851{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009852 if (vmcs12->vm_exit_msr_load_count == 0 &&
9853 vmcs12->vm_exit_msr_store_count == 0 &&
9854 vmcs12->vm_entry_msr_load_count == 0)
9855 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009856 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009857 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009858 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009859 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009860 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009861 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009862 return -EINVAL;
9863 return 0;
9864}
9865
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009866static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9867 struct vmx_msr_entry *e)
9868{
9869 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009870 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009871 return -EINVAL;
9872 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9873 e->index == MSR_IA32_UCODE_REV)
9874 return -EINVAL;
9875 if (e->reserved != 0)
9876 return -EINVAL;
9877 return 0;
9878}
9879
9880static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9881 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009882{
9883 if (e->index == MSR_FS_BASE ||
9884 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009885 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9886 nested_vmx_msr_check_common(vcpu, e))
9887 return -EINVAL;
9888 return 0;
9889}
9890
9891static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9892 struct vmx_msr_entry *e)
9893{
9894 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9895 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009896 return -EINVAL;
9897 return 0;
9898}
9899
9900/*
9901 * Load guest's/host's msr at nested entry/exit.
9902 * return 0 for success, entry index for failure.
9903 */
9904static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9905{
9906 u32 i;
9907 struct vmx_msr_entry e;
9908 struct msr_data msr;
9909
9910 msr.host_initiated = false;
9911 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009912 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9913 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009914 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009915 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9916 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009917 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009918 }
9919 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009920 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009921 "%s check failed (%u, 0x%x, 0x%x)\n",
9922 __func__, i, e.index, e.reserved);
9923 goto fail;
9924 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009925 msr.index = e.index;
9926 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009927 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009928 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009929 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9930 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009931 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009932 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009933 }
9934 return 0;
9935fail:
9936 return i + 1;
9937}
9938
9939static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9940{
9941 u32 i;
9942 struct vmx_msr_entry e;
9943
9944 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009945 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009946 if (kvm_vcpu_read_guest(vcpu,
9947 gpa + i * sizeof(e),
9948 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009949 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009950 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9951 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009952 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009953 }
9954 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009955 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009956 "%s check failed (%u, 0x%x, 0x%x)\n",
9957 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009958 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009959 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009960 msr_info.host_initiated = false;
9961 msr_info.index = e.index;
9962 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009963 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009964 "%s cannot read MSR (%u, 0x%x)\n",
9965 __func__, i, e.index);
9966 return -EINVAL;
9967 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009968 if (kvm_vcpu_write_guest(vcpu,
9969 gpa + i * sizeof(e) +
9970 offsetof(struct vmx_msr_entry, value),
9971 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009972 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009973 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009974 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009975 return -EINVAL;
9976 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009977 }
9978 return 0;
9979}
9980
Ladi Prosek1dc35da2016-11-30 16:03:11 +01009981static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
9982{
9983 unsigned long invalid_mask;
9984
9985 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
9986 return (val & invalid_mask) == 0;
9987}
9988
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009989/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009990 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
9991 * emulating VM entry into a guest with EPT enabled.
9992 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
9993 * is assigned to entry_failure_code on failure.
9994 */
9995static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
9996 unsigned long *entry_failure_code)
9997{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009998 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +01009999 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010000 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10001 return 1;
10002 }
10003
10004 /*
10005 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
10006 * must not be dereferenced.
10007 */
10008 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
10009 !nested_ept) {
10010 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
10011 *entry_failure_code = ENTRY_FAIL_PDPTE;
10012 return 1;
10013 }
10014 }
10015
10016 vcpu->arch.cr3 = cr3;
10017 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
10018 }
10019
10020 kvm_mmu_reset_context(vcpu);
10021 return 0;
10022}
10023
10024/*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010025 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
10026 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +080010027 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010028 * guest in a way that will both be appropriate to L1's requests, and our
10029 * needs. In addition to modifying the active vmcs (which is vmcs02), this
10030 * function also has additional necessary side-effects, like setting various
10031 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +010010032 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10033 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010034 */
Ladi Prosekee146c12016-11-30 16:03:09 +010010035static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10036 unsigned long *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010037{
10038 struct vcpu_vmx *vmx = to_vmx(vcpu);
10039 u32 exec_control;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010010040 bool nested_ept_enabled = false;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010041
10042 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
10043 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
10044 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
10045 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
10046 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
10047 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
10048 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
10049 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
10050 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
10051 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
10052 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
10053 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
10054 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
10055 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
10056 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
10057 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
10058 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
10059 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
10060 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
10061 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
10062 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
10063 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
10064 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
10065 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
10066 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
10067 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
10068 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
10069 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
10070 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
10071 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
10072 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
10073 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
10074 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
10075 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
10076 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
10077 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
10078
Jan Kiszka2996fca2014-06-16 13:59:43 +020010079 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
10080 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
10081 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
10082 } else {
10083 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
10084 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
10085 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010086 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
10087 vmcs12->vm_entry_intr_info_field);
10088 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
10089 vmcs12->vm_entry_exception_error_code);
10090 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
10091 vmcs12->vm_entry_instruction_len);
10092 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
10093 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010094 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +030010095 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010096 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10097 vmcs12->guest_pending_dbg_exceptions);
10098 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10099 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10100
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010101 if (nested_cpu_has_xsaves(vmcs12))
10102 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010103 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10104
Jan Kiszkaf4124502014-03-07 20:03:13 +010010105 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080010106
Paolo Bonzini93140062016-07-06 13:23:51 +020010107 /* Preemption timer setting is only taken from vmcs01. */
10108 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10109 exec_control |= vmcs_config.pin_based_exec_ctrl;
10110 if (vmx->hv_deadline_tsc == -1)
10111 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10112
10113 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080010114 if (nested_cpu_has_posted_intr(vmcs12)) {
10115 /*
10116 * Note that we use L0's vector here and in
10117 * vmx_deliver_nested_posted_interrupt.
10118 */
10119 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
10120 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +080010121 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +080010122 vmcs_write64(POSTED_INTR_DESC_ADDR,
10123 page_to_phys(vmx->nested.pi_desc_page) +
10124 (unsigned long)(vmcs12->posted_intr_desc_addr &
10125 (PAGE_SIZE - 1)));
10126 } else
10127 exec_control &= ~PIN_BASED_POSTED_INTR;
10128
Jan Kiszkaf4124502014-03-07 20:03:13 +010010129 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010130
Jan Kiszkaf4124502014-03-07 20:03:13 +010010131 vmx->nested.preemption_timer_expired = false;
10132 if (nested_cpu_has_preemption_timer(vmcs12))
10133 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010010134
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010135 /*
10136 * Whether page-faults are trapped is determined by a combination of
10137 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10138 * If enable_ept, L0 doesn't care about page faults and we should
10139 * set all of these to L1's desires. However, if !enable_ept, L0 does
10140 * care about (at least some) page faults, and because it is not easy
10141 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10142 * to exit on each and every L2 page fault. This is done by setting
10143 * MASK=MATCH=0 and (see below) EB.PF=1.
10144 * Note that below we don't need special code to set EB.PF beyond the
10145 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10146 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10147 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
10148 *
10149 * A problem with this approach (when !enable_ept) is that L1 may be
10150 * injected with more page faults than it asked for. This could have
10151 * caused problems, but in practice existing hypervisors don't care.
10152 * To fix this, we will need to emulate the PFEC checking (on the L1
10153 * page tables), using walk_addr(), when injecting PFs to L1.
10154 */
10155 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10156 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10157 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10158 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10159
10160 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +010010161 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +080010162
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010163 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010164 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010010165 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010166 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -070010167 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010168 if (nested_cpu_has(vmcs12,
10169 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
10170 exec_control |= vmcs12->secondary_vm_exec_control;
10171
10172 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
10173 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010174 * If translation failed, no matter: This feature asks
10175 * to exit when accessing the given address, and if it
10176 * can never be accessed, this feature won't do
10177 * anything anyway.
10178 */
10179 if (!vmx->nested.apic_access_page)
10180 exec_control &=
10181 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
10182 else
10183 vmcs_write64(APIC_ACCESS_ADDR,
10184 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +080010185 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +020010186 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +010010187 exec_control |=
10188 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +080010189 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010190 }
10191
Wincy Van608406e2015-02-03 23:57:51 +080010192 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
10193 vmcs_write64(EOI_EXIT_BITMAP0,
10194 vmcs12->eoi_exit_bitmap0);
10195 vmcs_write64(EOI_EXIT_BITMAP1,
10196 vmcs12->eoi_exit_bitmap1);
10197 vmcs_write64(EOI_EXIT_BITMAP2,
10198 vmcs12->eoi_exit_bitmap2);
10199 vmcs_write64(EOI_EXIT_BITMAP3,
10200 vmcs12->eoi_exit_bitmap3);
10201 vmcs_write16(GUEST_INTR_STATUS,
10202 vmcs12->guest_intr_status);
10203 }
10204
Ladi Prosek7ca29de2016-11-30 16:03:08 +010010205 nested_ept_enabled = (exec_control & SECONDARY_EXEC_ENABLE_EPT) != 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010206 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10207 }
10208
10209
10210 /*
10211 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10212 * Some constant fields are set here by vmx_set_constant_host_state().
10213 * Other fields are different per CPU, and will be set later when
10214 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10215 */
Yang Zhanga547c6d2013-04-11 19:25:10 +080010216 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010217
10218 /*
Jim Mattson83bafef2016-10-04 10:48:38 -070010219 * Set the MSR load/store lists to match L0's settings.
10220 */
10221 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10222 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10223 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10224 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10225 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10226
10227 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010228 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10229 * entry, but only if the current (host) sp changed from the value
10230 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10231 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10232 * here we just force the write to happen on entry.
10233 */
10234 vmx->host_rsp = 0;
10235
10236 exec_control = vmx_exec_control(vmx); /* L0's desires */
10237 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10238 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10239 exec_control &= ~CPU_BASED_TPR_SHADOW;
10240 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010241
10242 if (exec_control & CPU_BASED_TPR_SHADOW) {
10243 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
10244 page_to_phys(vmx->nested.virtual_apic_page));
10245 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
10246 }
10247
Wincy Van3af18d92015-02-03 23:49:31 +080010248 if (cpu_has_vmx_msr_bitmap() &&
Radim Krčmářd048c092016-08-08 20:16:22 +020010249 exec_control & CPU_BASED_USE_MSR_BITMAPS &&
10250 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
10251 ; /* MSR_BITMAP will be set by following vmx_set_efer. */
10252 else
Wincy Van3af18d92015-02-03 23:49:31 +080010253 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
10254
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010255 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010256 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010257 * Rather, exit every time.
10258 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010259 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10260 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10261
10262 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10263
10264 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10265 * bitwise-or of what L1 wants to trap for L2, and what we want to
10266 * trap. Note that CR0.TS also needs updating - we do this later.
10267 */
10268 update_exception_bitmap(vcpu);
10269 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10270 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10271
Nadav Har'El8049d652013-08-05 11:07:06 +030010272 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10273 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10274 * bits are further modified by vmx_set_efer() below.
10275 */
Jan Kiszkaf4124502014-03-07 20:03:13 +010010276 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010277
10278 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10279 * emulated by vmx_set_efer(), below.
10280 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010281 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010282 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10283 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010284 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10285
Jan Kiszka44811c02013-08-04 17:17:27 +020010286 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010287 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010288 vcpu->arch.pat = vmcs12->guest_ia32_pat;
10289 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010290 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
10291
10292
10293 set_cr4_guest_host_mask(vmx);
10294
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010295 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
10296 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10297
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010298 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10299 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010300 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010301 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010302 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010303 if (kvm_has_tsc_control)
10304 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010305
10306 if (enable_vpid) {
10307 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010308 * There is no direct mapping between vpid02 and vpid12, the
10309 * vpid02 is per-vCPU for L0 and reused while the value of
10310 * vpid12 is changed w/ one invvpid during nested vmentry.
10311 * The vpid12 is allocated by L1 for L2, so it will not
10312 * influence global bitmap(for vpid01 and vpid02 allocation)
10313 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010314 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010315 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10316 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10317 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10318 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10319 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10320 }
10321 } else {
10322 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10323 vmx_flush_tlb(vcpu);
10324 }
10325
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010326 }
10327
Nadav Har'El155a97a2013-08-05 11:07:16 +030010328 if (nested_cpu_has_ept(vmcs12)) {
10329 kvm_mmu_unload(vcpu);
10330 nested_ept_init_mmu_context(vcpu);
10331 }
10332
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010333 /*
10334 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
10335 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
10336 * The CR0_READ_SHADOW is what L2 should have expected to read given
10337 * the specifications by L1; It's not enough to take
10338 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10339 * have more bits than L1 expected.
10340 */
10341 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10342 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10343
10344 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10345 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10346
David Matlack5a6a9742016-11-29 18:14:10 -080010347 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
10348 vcpu->arch.efer = vmcs12->guest_ia32_efer;
10349 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
10350 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10351 else
10352 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10353 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10354 vmx_set_efer(vcpu, vcpu->arch.efer);
10355
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010356 /* Shadow page tables on either EPT or shadow page tables. */
10357 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_ept_enabled,
10358 entry_failure_code))
10359 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010010360
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010361 kvm_mmu_reset_context(vcpu);
10362
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010363 if (!enable_ept)
10364 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10365
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010366 /*
10367 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10368 */
10369 if (enable_ept) {
10370 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10371 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10372 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10373 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10374 }
10375
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010376 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10377 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010010378 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010379}
10380
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010381/*
10382 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10383 * for running an L2 nested guest.
10384 */
10385static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10386{
10387 struct vmcs12 *vmcs12;
10388 struct vcpu_vmx *vmx = to_vmx(vcpu);
10389 int cpu;
10390 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +020010391 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +030010392 u32 msr_entry_idx;
Ladi Prosekee146c12016-11-30 16:03:09 +010010393 unsigned long exit_qualification;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010394
Kyle Hueyeb277562016-11-29 12:40:39 -080010395 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010396 return 1;
10397
Kyle Hueyeb277562016-11-29 12:40:39 -080010398 if (!nested_vmx_check_vmcs12(vcpu))
10399 goto out;
10400
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010401 vmcs12 = get_vmcs12(vcpu);
10402
Abel Gordon012f83c2013-04-18 14:39:25 +030010403 if (enable_shadow_vmcs)
10404 copy_shadow_to_vmcs12(vmx);
10405
Nadav Har'El7c177932011-05-25 23:12:04 +030010406 /*
10407 * The nested entry process starts with enforcing various prerequisites
10408 * on vmcs12 as required by the Intel SDM, and act appropriately when
10409 * they fail: As the SDM explains, some conditions should cause the
10410 * instruction to fail, while others will cause the instruction to seem
10411 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10412 * To speed up the normal (success) code path, we should avoid checking
10413 * for misconfigurations which will anyway be caught by the processor
10414 * when using the merged vmcs02.
10415 */
10416 if (vmcs12->launch_state == launch) {
10417 nested_vmx_failValid(vcpu,
10418 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10419 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080010420 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010421 }
10422
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010423 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10424 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010425 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010426 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010427 }
10428
Wincy Van3af18d92015-02-03 23:49:31 +080010429 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010430 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010431 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010432 }
10433
Wincy Van3af18d92015-02-03 23:49:31 +080010434 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010435 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010436 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010437 }
10438
Wincy Vanf2b93282015-02-03 23:56:03 +080010439 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
10440 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010441 goto out;
Wincy Vanf2b93282015-02-03 23:56:03 +080010442 }
10443
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010444 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
10445 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010446 goto out;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010447 }
10448
Nadav Har'El7c177932011-05-25 23:12:04 +030010449 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
David Matlack0115f9c2016-11-29 18:14:06 -080010450 vmx->nested.nested_vmx_procbased_ctls_low,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010451 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010452 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010453 vmx->nested.nested_vmx_secondary_ctls_low,
10454 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010455 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010456 vmx->nested.nested_vmx_pinbased_ctls_low,
10457 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010458 !vmx_control_verify(vmcs12->vm_exit_controls,
David Matlack0115f9c2016-11-29 18:14:06 -080010459 vmx->nested.nested_vmx_exit_ctls_low,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010460 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010461 !vmx_control_verify(vmcs12->vm_entry_controls,
David Matlack0115f9c2016-11-29 18:14:06 -080010462 vmx->nested.nested_vmx_entry_ctls_low,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010463 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +030010464 {
10465 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010466 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010467 }
10468
David Matlack38991522016-11-29 18:14:08 -080010469 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010470 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
10471 !nested_cr3_valid(vcpu, vmcs12->host_cr3)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010472 nested_vmx_failValid(vcpu,
10473 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010474 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010475 }
10476
David Matlack38991522016-11-29 18:14:08 -080010477 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10478 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010479 nested_vmx_entry_failure(vcpu, vmcs12,
10480 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
Kyle Hueyeb277562016-11-29 12:40:39 -080010481 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010482 }
10483 if (vmcs12->vmcs_link_pointer != -1ull) {
10484 nested_vmx_entry_failure(vcpu, vmcs12,
10485 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
Kyle Hueyeb277562016-11-29 12:40:39 -080010486 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010487 }
10488
10489 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +020010490 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +020010491 * are performed on the field for the IA32_EFER MSR:
10492 * - Bits reserved in the IA32_EFER MSR must be 0.
10493 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10494 * the IA-32e mode guest VM-exit control. It must also be identical
10495 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10496 * CR0.PG) is 1.
10497 */
10498 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
10499 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10500 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10501 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10502 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10503 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
10504 nested_vmx_entry_failure(vcpu, vmcs12,
10505 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
Kyle Hueyeb277562016-11-29 12:40:39 -080010506 goto out;
Jan Kiszka384bb782013-04-20 10:52:36 +020010507 }
10508 }
10509
10510 /*
10511 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10512 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10513 * the values of the LMA and LME bits in the field must each be that of
10514 * the host address-space size VM-exit control.
10515 */
10516 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10517 ia32e = (vmcs12->vm_exit_controls &
10518 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10519 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10520 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10521 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
10522 nested_vmx_entry_failure(vcpu, vmcs12,
10523 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
Kyle Hueyeb277562016-11-29 12:40:39 -080010524 goto out;
Jan Kiszka384bb782013-04-20 10:52:36 +020010525 }
10526 }
10527
10528 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010529 * We're finally done with prerequisite checking, and can start with
10530 * the nested entry.
10531 */
10532
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010533 vmcs02 = nested_get_current_vmcs02(vmx);
10534 if (!vmcs02)
10535 return -ENOMEM;
10536
Kyle Huey6affcbe2016-11-29 12:40:40 -080010537 /*
10538 * After this point, the trap flag no longer triggers a singlestep trap
10539 * on the vm entry instructions. Don't call
10540 * kvm_skip_emulated_instruction.
10541 */
Kyle Hueyeb277562016-11-29 12:40:39 -080010542 skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010543 enter_guest_mode(vcpu);
10544
Jan Kiszka2996fca2014-06-16 13:59:43 +020010545 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10546 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10547
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010548 cpu = get_cpu();
10549 vmx->loaded_vmcs = vmcs02;
10550 vmx_vcpu_put(vcpu);
10551 vmx_vcpu_load(vcpu, cpu);
10552 vcpu->cpu = cpu;
10553 put_cpu();
10554
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010555 vmx_segment_cache_clear(vmx);
10556
Ladi Prosekee146c12016-11-30 16:03:09 +010010557 if (prepare_vmcs02(vcpu, vmcs12, &exit_qualification)) {
10558 leave_guest_mode(vcpu);
10559 vmx_load_vmcs01(vcpu);
10560 nested_vmx_entry_failure(vcpu, vmcs12,
10561 EXIT_REASON_INVALID_STATE, exit_qualification);
10562 return 1;
10563 }
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010564
Wincy Vanff651cb2014-12-11 08:52:58 +030010565 msr_entry_idx = nested_vmx_load_msr(vcpu,
10566 vmcs12->vm_entry_msr_load_addr,
10567 vmcs12->vm_entry_msr_load_count);
10568 if (msr_entry_idx) {
10569 leave_guest_mode(vcpu);
10570 vmx_load_vmcs01(vcpu);
10571 nested_vmx_entry_failure(vcpu, vmcs12,
10572 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10573 return 1;
10574 }
10575
10576 vmcs12->launch_state = 1;
10577
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010578 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010579 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010580
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010581 vmx->nested.nested_run_pending = 1;
10582
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010583 /*
10584 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10585 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10586 * returned as far as L1 is concerned. It will only return (and set
10587 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10588 */
10589 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080010590
10591out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080010592 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010593}
10594
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010595/*
10596 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10597 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10598 * This function returns the new value we should put in vmcs12.guest_cr0.
10599 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10600 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10601 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10602 * didn't trap the bit, because if L1 did, so would L0).
10603 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10604 * been modified by L2, and L1 knows it. So just leave the old value of
10605 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10606 * isn't relevant, because if L0 traps this bit it can set it to anything.
10607 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10608 * changed these bits, and therefore they need to be updated, but L0
10609 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10610 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10611 */
10612static inline unsigned long
10613vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10614{
10615 return
10616 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10617 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10618 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10619 vcpu->arch.cr0_guest_owned_bits));
10620}
10621
10622static inline unsigned long
10623vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10624{
10625 return
10626 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10627 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10628 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10629 vcpu->arch.cr4_guest_owned_bits));
10630}
10631
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010632static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10633 struct vmcs12 *vmcs12)
10634{
10635 u32 idt_vectoring;
10636 unsigned int nr;
10637
Gleb Natapov851eb6672013-09-25 12:51:34 +030010638 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010639 nr = vcpu->arch.exception.nr;
10640 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10641
10642 if (kvm_exception_is_soft(nr)) {
10643 vmcs12->vm_exit_instruction_len =
10644 vcpu->arch.event_exit_inst_len;
10645 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10646 } else
10647 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10648
10649 if (vcpu->arch.exception.has_error_code) {
10650 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10651 vmcs12->idt_vectoring_error_code =
10652 vcpu->arch.exception.error_code;
10653 }
10654
10655 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010656 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010657 vmcs12->idt_vectoring_info_field =
10658 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10659 } else if (vcpu->arch.interrupt.pending) {
10660 nr = vcpu->arch.interrupt.nr;
10661 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10662
10663 if (vcpu->arch.interrupt.soft) {
10664 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10665 vmcs12->vm_entry_instruction_len =
10666 vcpu->arch.event_exit_inst_len;
10667 } else
10668 idt_vectoring |= INTR_TYPE_EXT_INTR;
10669
10670 vmcs12->idt_vectoring_info_field = idt_vectoring;
10671 }
10672}
10673
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010674static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10675{
10676 struct vcpu_vmx *vmx = to_vmx(vcpu);
10677
Jan Kiszkaf4124502014-03-07 20:03:13 +010010678 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10679 vmx->nested.preemption_timer_expired) {
10680 if (vmx->nested.nested_run_pending)
10681 return -EBUSY;
10682 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10683 return 0;
10684 }
10685
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010686 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010687 if (vmx->nested.nested_run_pending ||
10688 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010689 return -EBUSY;
10690 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10691 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10692 INTR_INFO_VALID_MASK, 0);
10693 /*
10694 * The NMI-triggered VM exit counts as injection:
10695 * clear this one and block further NMIs.
10696 */
10697 vcpu->arch.nmi_pending = 0;
10698 vmx_set_nmi_mask(vcpu, true);
10699 return 0;
10700 }
10701
10702 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10703 nested_exit_on_intr(vcpu)) {
10704 if (vmx->nested.nested_run_pending)
10705 return -EBUSY;
10706 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010707 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010708 }
10709
Wincy Van705699a2015-02-03 23:58:17 +080010710 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010711}
10712
Jan Kiszkaf4124502014-03-07 20:03:13 +010010713static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10714{
10715 ktime_t remaining =
10716 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10717 u64 value;
10718
10719 if (ktime_to_ns(remaining) <= 0)
10720 return 0;
10721
10722 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10723 do_div(value, 1000000);
10724 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10725}
10726
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010727/*
10728 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10729 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10730 * and this function updates it to reflect the changes to the guest state while
10731 * L2 was running (and perhaps made some exits which were handled directly by L0
10732 * without going back to L1), and to reflect the exit reason.
10733 * Note that we do not have to copy here all VMCS fields, just those that
10734 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10735 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10736 * which already writes to vmcs12 directly.
10737 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010738static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10739 u32 exit_reason, u32 exit_intr_info,
10740 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010741{
10742 /* update guest state fields: */
10743 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10744 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10745
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010746 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10747 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10748 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10749
10750 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10751 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10752 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10753 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10754 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10755 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10756 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10757 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10758 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10759 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10760 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10761 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10762 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10763 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10764 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10765 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10766 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10767 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10768 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10769 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10770 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10771 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10772 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10773 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10774 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10775 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10776 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10777 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10778 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10779 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10780 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10781 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10782 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10783 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10784 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10785 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10786
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010787 vmcs12->guest_interruptibility_info =
10788 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10789 vmcs12->guest_pending_dbg_exceptions =
10790 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010791 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10792 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10793 else
10794 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010795
Jan Kiszkaf4124502014-03-07 20:03:13 +010010796 if (nested_cpu_has_preemption_timer(vmcs12)) {
10797 if (vmcs12->vm_exit_controls &
10798 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10799 vmcs12->vmx_preemption_timer_value =
10800 vmx_get_preemption_timer_value(vcpu);
10801 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10802 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010803
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010804 /*
10805 * In some cases (usually, nested EPT), L2 is allowed to change its
10806 * own CR3 without exiting. If it has changed it, we must keep it.
10807 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10808 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10809 *
10810 * Additionally, restore L2's PDPTR to vmcs12.
10811 */
10812 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010813 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010814 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10815 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10816 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10817 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10818 }
10819
Jan Dakinevich119a9c02016-09-04 21:22:47 +030010820 if (nested_cpu_has_ept(vmcs12))
10821 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
10822
Wincy Van608406e2015-02-03 23:57:51 +080010823 if (nested_cpu_has_vid(vmcs12))
10824 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10825
Jan Kiszkac18911a2013-03-13 16:06:41 +010010826 vmcs12->vm_entry_controls =
10827 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010828 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010829
Jan Kiszka2996fca2014-06-16 13:59:43 +020010830 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10831 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10832 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10833 }
10834
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010835 /* TODO: These cannot have changed unless we have MSR bitmaps and
10836 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010837 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010838 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010839 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10840 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010841 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10842 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10843 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010844 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010845 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010846 if (nested_cpu_has_xsaves(vmcs12))
10847 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010848
10849 /* update exit information fields: */
10850
Jan Kiszka533558b2014-01-04 18:47:20 +010010851 vmcs12->vm_exit_reason = exit_reason;
10852 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010853
Jan Kiszka533558b2014-01-04 18:47:20 +010010854 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010855 if ((vmcs12->vm_exit_intr_info &
10856 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10857 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10858 vmcs12->vm_exit_intr_error_code =
10859 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010860 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010861 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10862 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10863
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010864 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10865 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10866 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010867 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010868
10869 /*
10870 * Transfer the event that L0 or L1 may wanted to inject into
10871 * L2 to IDT_VECTORING_INFO_FIELD.
10872 */
10873 vmcs12_save_pending_event(vcpu, vmcs12);
10874 }
10875
10876 /*
10877 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10878 * preserved above and would only end up incorrectly in L1.
10879 */
10880 vcpu->arch.nmi_injected = false;
10881 kvm_clear_exception_queue(vcpu);
10882 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010883}
10884
10885/*
10886 * A part of what we need to when the nested L2 guest exits and we want to
10887 * run its L1 parent, is to reset L1's guest state to the host state specified
10888 * in vmcs12.
10889 * This function is to be called not only on normal nested exit, but also on
10890 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10891 * Failures During or After Loading Guest State").
10892 * This function should be called when the active VMCS is L1's (vmcs01).
10893 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010894static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10895 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010896{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010897 struct kvm_segment seg;
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010898 unsigned long entry_failure_code;
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010899
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010900 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10901 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010902 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010903 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10904 else
10905 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10906 vmx_set_efer(vcpu, vcpu->arch.efer);
10907
10908 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10909 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010910 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010911 /*
10912 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10913 * actually changed, because it depends on the current state of
10914 * fpu_active (which may have changed).
10915 * Note that vmx_set_cr0 refers to efer set above.
10916 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010917 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010918 /*
10919 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10920 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10921 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10922 */
10923 update_exception_bitmap(vcpu);
10924 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10925 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10926
10927 /*
10928 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10929 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10930 */
10931 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10932 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10933
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010934 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010935
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010936 /*
10937 * Only PDPTE load can fail as the value of cr3 was checked on entry and
10938 * couldn't have changed.
10939 */
10940 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
10941 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010942
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010943 if (!enable_ept)
10944 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10945
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010946 if (enable_vpid) {
10947 /*
10948 * Trivially support vpid by letting L2s share their parent
10949 * L1's vpid. TODO: move to a more elaborate solution, giving
10950 * each L2 its own vpid and exposing the vpid feature to L1.
10951 */
10952 vmx_flush_tlb(vcpu);
10953 }
10954
10955
10956 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10957 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10958 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10959 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10960 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010961
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010962 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10963 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10964 vmcs_write64(GUEST_BNDCFGS, 0);
10965
Jan Kiszka44811c02013-08-04 17:17:27 +020010966 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010967 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010968 vcpu->arch.pat = vmcs12->host_ia32_pat;
10969 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010970 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10971 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10972 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010973
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010974 /* Set L1 segment info according to Intel SDM
10975 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10976 seg = (struct kvm_segment) {
10977 .base = 0,
10978 .limit = 0xFFFFFFFF,
10979 .selector = vmcs12->host_cs_selector,
10980 .type = 11,
10981 .present = 1,
10982 .s = 1,
10983 .g = 1
10984 };
10985 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10986 seg.l = 1;
10987 else
10988 seg.db = 1;
10989 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10990 seg = (struct kvm_segment) {
10991 .base = 0,
10992 .limit = 0xFFFFFFFF,
10993 .type = 3,
10994 .present = 1,
10995 .s = 1,
10996 .db = 1,
10997 .g = 1
10998 };
10999 seg.selector = vmcs12->host_ds_selector;
11000 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
11001 seg.selector = vmcs12->host_es_selector;
11002 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
11003 seg.selector = vmcs12->host_ss_selector;
11004 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
11005 seg.selector = vmcs12->host_fs_selector;
11006 seg.base = vmcs12->host_fs_base;
11007 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
11008 seg.selector = vmcs12->host_gs_selector;
11009 seg.base = vmcs12->host_gs_base;
11010 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
11011 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030011012 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011013 .limit = 0x67,
11014 .selector = vmcs12->host_tr_selector,
11015 .type = 11,
11016 .present = 1
11017 };
11018 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
11019
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011020 kvm_set_dr(vcpu, 7, 0x400);
11021 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030011022
Wincy Van3af18d92015-02-03 23:49:31 +080011023 if (cpu_has_vmx_msr_bitmap())
11024 vmx_set_msr_bitmap(vcpu);
11025
Wincy Vanff651cb2014-12-11 08:52:58 +030011026 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
11027 vmcs12->vm_exit_msr_load_count))
11028 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011029}
11030
11031/*
11032 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
11033 * and modify vmcs12 to make it see what it would expect to see there if
11034 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
11035 */
Jan Kiszka533558b2014-01-04 18:47:20 +010011036static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
11037 u32 exit_intr_info,
11038 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011039{
11040 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011041 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011042 u32 vm_inst_error = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011043
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011044 /* trying to cancel vmlaunch/vmresume is a bug */
11045 WARN_ON_ONCE(vmx->nested.nested_run_pending);
11046
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011047 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010011048 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
11049 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011050
Wincy Vanff651cb2014-12-11 08:52:58 +030011051 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
11052 vmcs12->vm_exit_msr_store_count))
11053 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
11054
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011055 if (unlikely(vmx->fail))
11056 vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);
11057
Wanpeng Lif3380ca2014-08-05 12:42:23 +080011058 vmx_load_vmcs01(vcpu);
11059
Bandan Das77b0f5d2014-04-19 18:17:45 -040011060 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
11061 && nested_exit_intr_ack_set(vcpu)) {
11062 int irq = kvm_cpu_get_interrupt(vcpu);
11063 WARN_ON(irq < 0);
11064 vmcs12->vm_exit_intr_info = irq |
11065 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
11066 }
11067
Jan Kiszka542060e2014-01-04 18:47:21 +010011068 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
11069 vmcs12->exit_qualification,
11070 vmcs12->idt_vectoring_info_field,
11071 vmcs12->vm_exit_intr_info,
11072 vmcs12->vm_exit_intr_error_code,
11073 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011074
Paolo Bonzini8391ce42016-07-07 14:58:33 +020011075 vm_entry_controls_reset_shadow(vmx);
11076 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010011077 vmx_segment_cache_clear(vmx);
11078
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011079 /* if no vmcs02 cache requested, remove the one we used */
11080 if (VMCS02_POOL_SIZE == 0)
11081 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
11082
11083 load_vmcs12_host_state(vcpu, vmcs12);
11084
Paolo Bonzini93140062016-07-06 13:23:51 +020011085 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070011086 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11087 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010011088 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020011089 if (vmx->hv_deadline_tsc == -1)
11090 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11091 PIN_BASED_VMX_PREEMPTION_TIMER);
11092 else
11093 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11094 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070011095 if (kvm_has_tsc_control)
11096 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011097
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011098 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
11099 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
11100 vmx_set_virtual_x2apic_mode(vcpu,
11101 vcpu->arch.apic_base & X2APIC_ENABLE);
11102 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011103
11104 /* This is needed for same reason as it was needed in prepare_vmcs02 */
11105 vmx->host_rsp = 0;
11106
11107 /* Unpin physical memory we referred to in vmcs02 */
11108 if (vmx->nested.apic_access_page) {
11109 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011110 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011111 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011112 if (vmx->nested.virtual_apic_page) {
11113 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011114 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011115 }
Wincy Van705699a2015-02-03 23:58:17 +080011116 if (vmx->nested.pi_desc_page) {
11117 kunmap(vmx->nested.pi_desc_page);
11118 nested_release_page(vmx->nested.pi_desc_page);
11119 vmx->nested.pi_desc_page = NULL;
11120 vmx->nested.pi_desc = NULL;
11121 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011122
11123 /*
Tang Chen38b99172014-09-24 15:57:54 +080011124 * We are now running in L2, mmu_notifier will force to reload the
11125 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
11126 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080011127 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080011128
11129 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011130 * Exiting from L2 to L1, we're now back to L1 which thinks it just
11131 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
11132 * success or failure flag accordingly.
11133 */
11134 if (unlikely(vmx->fail)) {
11135 vmx->fail = 0;
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011136 nested_vmx_failValid(vcpu, vm_inst_error);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011137 } else
11138 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011139 if (enable_shadow_vmcs)
11140 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011141
11142 /* in case we halted in L2 */
11143 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011144}
11145
Nadav Har'El7c177932011-05-25 23:12:04 +030011146/*
Jan Kiszka42124922014-01-04 18:47:19 +010011147 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
11148 */
11149static void vmx_leave_nested(struct kvm_vcpu *vcpu)
11150{
11151 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010011152 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010011153 free_nested(to_vmx(vcpu));
11154}
11155
11156/*
Nadav Har'El7c177932011-05-25 23:12:04 +030011157 * L1's failure to enter L2 is a subset of a normal exit, as explained in
11158 * 23.7 "VM-entry failures during or after loading guest state" (this also
11159 * lists the acceptable exit-reason and exit-qualification parameters).
11160 * It should only be called before L2 actually succeeded to run, and when
11161 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
11162 */
11163static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
11164 struct vmcs12 *vmcs12,
11165 u32 reason, unsigned long qualification)
11166{
11167 load_vmcs12_host_state(vcpu, vmcs12);
11168 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
11169 vmcs12->exit_qualification = qualification;
11170 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011171 if (enable_shadow_vmcs)
11172 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030011173}
11174
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011175static int vmx_check_intercept(struct kvm_vcpu *vcpu,
11176 struct x86_instruction_info *info,
11177 enum x86_intercept_stage stage)
11178{
11179 return X86EMUL_CONTINUE;
11180}
11181
Yunhong Jiang64672c92016-06-13 14:19:59 -070011182#ifdef CONFIG_X86_64
11183/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
11184static inline int u64_shl_div_u64(u64 a, unsigned int shift,
11185 u64 divisor, u64 *result)
11186{
11187 u64 low = a << shift, high = a >> (64 - shift);
11188
11189 /* To avoid the overflow on divq */
11190 if (high >= divisor)
11191 return 1;
11192
11193 /* Low hold the result, high hold rem which is discarded */
11194 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
11195 "rm" (divisor), "0" (low), "1" (high));
11196 *result = low;
11197
11198 return 0;
11199}
11200
11201static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
11202{
11203 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020011204 u64 tscl = rdtsc();
11205 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
11206 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011207
11208 /* Convert to host delta tsc if tsc scaling is enabled */
11209 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
11210 u64_shl_div_u64(delta_tsc,
11211 kvm_tsc_scaling_ratio_frac_bits,
11212 vcpu->arch.tsc_scaling_ratio,
11213 &delta_tsc))
11214 return -ERANGE;
11215
11216 /*
11217 * If the delta tsc can't fit in the 32 bit after the multi shift,
11218 * we can't use the preemption timer.
11219 * It's possible that it fits on later vmentries, but checking
11220 * on every vmentry is costly so we just use an hrtimer.
11221 */
11222 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11223 return -ERANGE;
11224
11225 vmx->hv_deadline_tsc = tscl + delta_tsc;
11226 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11227 PIN_BASED_VMX_PREEMPTION_TIMER);
11228 return 0;
11229}
11230
11231static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11232{
11233 struct vcpu_vmx *vmx = to_vmx(vcpu);
11234 vmx->hv_deadline_tsc = -1;
11235 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11236 PIN_BASED_VMX_PREEMPTION_TIMER);
11237}
11238#endif
11239
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011240static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011241{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020011242 if (ple_gap)
11243 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011244}
11245
Kai Huang843e4332015-01-28 10:54:28 +080011246static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11247 struct kvm_memory_slot *slot)
11248{
11249 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11250 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11251}
11252
11253static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11254 struct kvm_memory_slot *slot)
11255{
11256 kvm_mmu_slot_set_dirty(kvm, slot);
11257}
11258
11259static void vmx_flush_log_dirty(struct kvm *kvm)
11260{
11261 kvm_flush_pml_buffers(kvm);
11262}
11263
11264static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11265 struct kvm_memory_slot *memslot,
11266 gfn_t offset, unsigned long mask)
11267{
11268 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11269}
11270
Feng Wuefc64402015-09-18 22:29:51 +080011271/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011272 * This routine does the following things for vCPU which is going
11273 * to be blocked if VT-d PI is enabled.
11274 * - Store the vCPU to the wakeup list, so when interrupts happen
11275 * we can find the right vCPU to wake up.
11276 * - Change the Posted-interrupt descriptor as below:
11277 * 'NDST' <-- vcpu->pre_pcpu
11278 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11279 * - If 'ON' is set during this process, which means at least one
11280 * interrupt is posted for this vCPU, we cannot block it, in
11281 * this case, return 1, otherwise, return 0.
11282 *
11283 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011284static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011285{
11286 unsigned long flags;
11287 unsigned int dest;
11288 struct pi_desc old, new;
11289 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11290
11291 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011292 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11293 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011294 return 0;
11295
11296 vcpu->pre_pcpu = vcpu->cpu;
11297 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11298 vcpu->pre_pcpu), flags);
11299 list_add_tail(&vcpu->blocked_vcpu_list,
11300 &per_cpu(blocked_vcpu_on_cpu,
11301 vcpu->pre_pcpu));
11302 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
11303 vcpu->pre_pcpu), flags);
11304
11305 do {
11306 old.control = new.control = pi_desc->control;
11307
11308 /*
11309 * We should not block the vCPU if
11310 * an interrupt is posted for it.
11311 */
11312 if (pi_test_on(pi_desc) == 1) {
11313 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11314 vcpu->pre_pcpu), flags);
11315 list_del(&vcpu->blocked_vcpu_list);
11316 spin_unlock_irqrestore(
11317 &per_cpu(blocked_vcpu_on_cpu_lock,
11318 vcpu->pre_pcpu), flags);
11319 vcpu->pre_pcpu = -1;
11320
11321 return 1;
11322 }
11323
11324 WARN((pi_desc->sn == 1),
11325 "Warning: SN field of posted-interrupts "
11326 "is set before blocking\n");
11327
11328 /*
11329 * Since vCPU can be preempted during this process,
11330 * vcpu->cpu could be different with pre_pcpu, we
11331 * need to set pre_pcpu as the destination of wakeup
11332 * notification event, then we can find the right vCPU
11333 * to wakeup in wakeup handler if interrupts happen
11334 * when the vCPU is in blocked state.
11335 */
11336 dest = cpu_physical_id(vcpu->pre_pcpu);
11337
11338 if (x2apic_enabled())
11339 new.ndst = dest;
11340 else
11341 new.ndst = (dest << 8) & 0xFF00;
11342
11343 /* set 'NV' to 'wakeup vector' */
11344 new.nv = POSTED_INTR_WAKEUP_VECTOR;
11345 } while (cmpxchg(&pi_desc->control, old.control,
11346 new.control) != old.control);
11347
11348 return 0;
11349}
11350
Yunhong Jiangbc225122016-06-13 14:19:58 -070011351static int vmx_pre_block(struct kvm_vcpu *vcpu)
11352{
11353 if (pi_pre_block(vcpu))
11354 return 1;
11355
Yunhong Jiang64672c92016-06-13 14:19:59 -070011356 if (kvm_lapic_hv_timer_in_use(vcpu))
11357 kvm_lapic_switch_to_sw_timer(vcpu);
11358
Yunhong Jiangbc225122016-06-13 14:19:58 -070011359 return 0;
11360}
11361
11362static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011363{
11364 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11365 struct pi_desc old, new;
11366 unsigned int dest;
11367 unsigned long flags;
11368
11369 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011370 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11371 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011372 return;
11373
11374 do {
11375 old.control = new.control = pi_desc->control;
11376
11377 dest = cpu_physical_id(vcpu->cpu);
11378
11379 if (x2apic_enabled())
11380 new.ndst = dest;
11381 else
11382 new.ndst = (dest << 8) & 0xFF00;
11383
11384 /* Allow posting non-urgent interrupts */
11385 new.sn = 0;
11386
11387 /* set 'NV' to 'notification vector' */
11388 new.nv = POSTED_INTR_VECTOR;
11389 } while (cmpxchg(&pi_desc->control, old.control,
11390 new.control) != old.control);
11391
11392 if(vcpu->pre_pcpu != -1) {
11393 spin_lock_irqsave(
11394 &per_cpu(blocked_vcpu_on_cpu_lock,
11395 vcpu->pre_pcpu), flags);
11396 list_del(&vcpu->blocked_vcpu_list);
11397 spin_unlock_irqrestore(
11398 &per_cpu(blocked_vcpu_on_cpu_lock,
11399 vcpu->pre_pcpu), flags);
11400 vcpu->pre_pcpu = -1;
11401 }
11402}
11403
Yunhong Jiangbc225122016-06-13 14:19:58 -070011404static void vmx_post_block(struct kvm_vcpu *vcpu)
11405{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011406 if (kvm_x86_ops->set_hv_timer)
11407 kvm_lapic_switch_to_hv_timer(vcpu);
11408
Yunhong Jiangbc225122016-06-13 14:19:58 -070011409 pi_post_block(vcpu);
11410}
11411
Feng Wubf9f6ac2015-09-18 22:29:55 +080011412/*
Feng Wuefc64402015-09-18 22:29:51 +080011413 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11414 *
11415 * @kvm: kvm
11416 * @host_irq: host irq of the interrupt
11417 * @guest_irq: gsi of the interrupt
11418 * @set: set or unset PI
11419 * returns 0 on success, < 0 on failure
11420 */
11421static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11422 uint32_t guest_irq, bool set)
11423{
11424 struct kvm_kernel_irq_routing_entry *e;
11425 struct kvm_irq_routing_table *irq_rt;
11426 struct kvm_lapic_irq irq;
11427 struct kvm_vcpu *vcpu;
11428 struct vcpu_data vcpu_info;
11429 int idx, ret = -EINVAL;
11430
11431 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011432 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11433 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011434 return 0;
11435
11436 idx = srcu_read_lock(&kvm->irq_srcu);
11437 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11438 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11439
11440 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11441 if (e->type != KVM_IRQ_ROUTING_MSI)
11442 continue;
11443 /*
11444 * VT-d PI cannot support posting multicast/broadcast
11445 * interrupts to a vCPU, we still use interrupt remapping
11446 * for these kind of interrupts.
11447 *
11448 * For lowest-priority interrupts, we only support
11449 * those with single CPU as the destination, e.g. user
11450 * configures the interrupts via /proc/irq or uses
11451 * irqbalance to make the interrupts single-CPU.
11452 *
11453 * We will support full lowest-priority interrupt later.
11454 */
11455
Radim Krčmář371313132016-07-12 22:09:27 +020011456 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011457 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11458 /*
11459 * Make sure the IRTE is in remapped mode if
11460 * we don't handle it in posted mode.
11461 */
11462 ret = irq_set_vcpu_affinity(host_irq, NULL);
11463 if (ret < 0) {
11464 printk(KERN_INFO
11465 "failed to back to remapped mode, irq: %u\n",
11466 host_irq);
11467 goto out;
11468 }
11469
Feng Wuefc64402015-09-18 22:29:51 +080011470 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011471 }
Feng Wuefc64402015-09-18 22:29:51 +080011472
11473 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11474 vcpu_info.vector = irq.vector;
11475
Feng Wub6ce9782016-01-25 16:53:35 +080011476 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011477 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11478
11479 if (set)
11480 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11481 else {
11482 /* suppress notification event before unposting */
11483 pi_set_sn(vcpu_to_pi_desc(vcpu));
11484 ret = irq_set_vcpu_affinity(host_irq, NULL);
11485 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11486 }
11487
11488 if (ret < 0) {
11489 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11490 __func__);
11491 goto out;
11492 }
11493 }
11494
11495 ret = 0;
11496out:
11497 srcu_read_unlock(&kvm->irq_srcu, idx);
11498 return ret;
11499}
11500
Ashok Rajc45dcc72016-06-22 14:59:56 +080011501static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11502{
11503 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11504 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11505 FEATURE_CONTROL_LMCE;
11506 else
11507 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11508 ~FEATURE_CONTROL_LMCE;
11509}
11510
Kees Cook404f6aa2016-08-08 16:29:06 -070011511static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011512 .cpu_has_kvm_support = cpu_has_kvm_support,
11513 .disabled_by_bios = vmx_disabled_by_bios,
11514 .hardware_setup = hardware_setup,
11515 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011516 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011517 .hardware_enable = hardware_enable,
11518 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011519 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011520 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011521
11522 .vcpu_create = vmx_create_vcpu,
11523 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011524 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011525
Avi Kivity04d2cc72007-09-10 18:10:54 +030011526 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011527 .vcpu_load = vmx_vcpu_load,
11528 .vcpu_put = vmx_vcpu_put,
11529
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011530 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011531 .get_msr = vmx_get_msr,
11532 .set_msr = vmx_set_msr,
11533 .get_segment_base = vmx_get_segment_base,
11534 .get_segment = vmx_get_segment,
11535 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011536 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011537 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011538 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011539 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011540 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011541 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011542 .set_cr3 = vmx_set_cr3,
11543 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011544 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011545 .get_idt = vmx_get_idt,
11546 .set_idt = vmx_set_idt,
11547 .get_gdt = vmx_get_gdt,
11548 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011549 .get_dr6 = vmx_get_dr6,
11550 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011551 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011552 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011553 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011554 .get_rflags = vmx_get_rflags,
11555 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011556
11557 .get_pkru = vmx_get_pkru,
11558
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020011559 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020011560 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011561
11562 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011563
Avi Kivity6aa8b732006-12-10 02:21:36 -080011564 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011565 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011566 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011567 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11568 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011569 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011570 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011571 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011572 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011573 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011574 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011575 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011576 .get_nmi_mask = vmx_get_nmi_mask,
11577 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011578 .enable_nmi_window = enable_nmi_window,
11579 .enable_irq_window = enable_irq_window,
11580 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011581 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011582 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011583 .get_enable_apicv = vmx_get_enable_apicv,
11584 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011585 .load_eoi_exitmap = vmx_load_eoi_exitmap,
11586 .hwapic_irr_update = vmx_hwapic_irr_update,
11587 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011588 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11589 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011590
Izik Eiduscbc94022007-10-25 00:29:55 +020011591 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011592 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011593 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011594
Avi Kivity586f9602010-11-18 13:09:54 +020011595 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011596
Sheng Yang17cc3932010-01-05 19:02:27 +080011597 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011598
11599 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011600
11601 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011602 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011603
11604 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011605
11606 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011607
11608 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011609
11610 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011611
11612 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011613 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011614 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011615 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011616
11617 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011618
11619 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011620
11621 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11622 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11623 .flush_log_dirty = vmx_flush_log_dirty,
11624 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f7f2015-06-19 15:45:05 +020011625
Feng Wubf9f6ac2015-09-18 22:29:55 +080011626 .pre_block = vmx_pre_block,
11627 .post_block = vmx_post_block,
11628
Wei Huang25462f7f2015-06-19 15:45:05 +020011629 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011630
11631 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011632
11633#ifdef CONFIG_X86_64
11634 .set_hv_timer = vmx_set_hv_timer,
11635 .cancel_hv_timer = vmx_cancel_hv_timer,
11636#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011637
11638 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011639};
11640
11641static int __init vmx_init(void)
11642{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011643 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11644 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011645 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011646 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011647
Dave Young2965faa2015-09-09 15:38:55 -070011648#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011649 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11650 crash_vmclear_local_loaded_vmcss);
11651#endif
11652
He, Qingfdef3ad2007-04-30 09:45:24 +030011653 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011654}
11655
11656static void __exit vmx_exit(void)
11657{
Dave Young2965faa2015-09-09 15:38:55 -070011658#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011659 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011660 synchronize_rcu();
11661#endif
11662
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011663 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011664}
11665
11666module_init(vmx_init)
11667module_exit(vmx_exit)