blob: 9c050fe5a6e83c2347dfe74ac129280c8652bd91 [file] [log] [blame]
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001/*
2 * Support PCI/PCIe on PowerNV platforms
3 *
4 * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +000012#undef DEBUG
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000013
14#include <linux/kernel.h>
15#include <linux/pci.h>
Gavin Shan361f2a22014-04-24 18:00:25 +100016#include <linux/crash_dump.h>
Gavin Shan37c367f2013-06-20 18:13:25 +080017#include <linux/debugfs.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000018#include <linux/delay.h>
19#include <linux/string.h>
20#include <linux/init.h>
21#include <linux/bootmem.h>
22#include <linux/irq.h>
23#include <linux/io.h>
24#include <linux/msi.h>
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +110025#include <linux/memblock.h>
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +100026#include <linux/iommu.h>
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +100027#include <linux/rculist.h>
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +100028#include <linux/sizes.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000029
30#include <asm/sections.h>
31#include <asm/io.h>
32#include <asm/prom.h>
33#include <asm/pci-bridge.h>
34#include <asm/machdep.h>
Gavin Shanfb1b55d2013-03-05 21:12:37 +000035#include <asm/msi_bitmap.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000036#include <asm/ppc-pci.h>
37#include <asm/opal.h>
38#include <asm/iommu.h>
39#include <asm/tce.h>
Gavin Shan137436c2013-04-25 19:20:59 +000040#include <asm/xics.h>
Gavin Shan37c367f2013-06-20 18:13:25 +080041#include <asm/debug.h>
Guo Chao262af552014-07-21 14:42:30 +100042#include <asm/firmware.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110043#include <asm/pnv-pci.h>
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100044#include <asm/mmzone.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110045
Michael Neulingec249dd2015-05-27 16:07:16 +100046#include <misc/cxl-base.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000047
48#include "powernv.h"
49#include "pci.h"
50
Gavin Shan99451552016-05-05 12:02:13 +100051#define PNV_IODA1_M64_NUM 16 /* Number of M64 BARs */
52#define PNV_IODA1_M64_SEGS 8 /* Segments per M64 BAR */
Gavin Shanacce9712016-05-03 15:41:33 +100053#define PNV_IODA1_DMA32_SEGSIZE 0x10000000
Wei Yang781a8682015-03-25 16:23:57 +080054
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +100055#define POWERNV_IOMMU_DEFAULT_LEVELS 1
56#define POWERNV_IOMMU_MAX_LEVELS 5
57
Gavin Shan9497a1c2016-06-21 12:35:56 +100058static const char * const pnv_phb_names[] = { "IODA1", "IODA2", "NPU" };
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100059static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl);
60
Alexey Kardashevskiy7d623e42016-04-29 18:55:21 +100061void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
Joe Perches6d31c2f2014-09-21 10:55:06 -070062 const char *fmt, ...)
63{
64 struct va_format vaf;
65 va_list args;
66 char pfix[32];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000067
Joe Perches6d31c2f2014-09-21 10:55:06 -070068 va_start(args, fmt);
69
70 vaf.fmt = fmt;
71 vaf.va = &args;
72
Wei Yang781a8682015-03-25 16:23:57 +080073 if (pe->flags & PNV_IODA_PE_DEV)
Joe Perches6d31c2f2014-09-21 10:55:06 -070074 strlcpy(pfix, dev_name(&pe->pdev->dev), sizeof(pfix));
Wei Yang781a8682015-03-25 16:23:57 +080075 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Joe Perches6d31c2f2014-09-21 10:55:06 -070076 sprintf(pfix, "%04x:%02x ",
77 pci_domain_nr(pe->pbus), pe->pbus->number);
Wei Yang781a8682015-03-25 16:23:57 +080078#ifdef CONFIG_PCI_IOV
79 else if (pe->flags & PNV_IODA_PE_VF)
80 sprintf(pfix, "%04x:%02x:%2x.%d",
81 pci_domain_nr(pe->parent_dev->bus),
82 (pe->rid & 0xff00) >> 8,
83 PCI_SLOT(pe->rid), PCI_FUNC(pe->rid));
84#endif /* CONFIG_PCI_IOV*/
Joe Perches6d31c2f2014-09-21 10:55:06 -070085
Russell Currey1f52f172016-11-16 14:02:15 +110086 printk("%spci %s: [PE# %.2x] %pV",
Joe Perches6d31c2f2014-09-21 10:55:06 -070087 level, pfix, pe->pe_number, &vaf);
88
89 va_end(args);
90}
91
Thadeu Lima de Souza Cascardo4e287842014-10-23 19:19:35 -020092static bool pnv_iommu_bypass_disabled __read_mostly;
93
94static int __init iommu_setup(char *str)
95{
96 if (!str)
97 return -EINVAL;
98
99 while (*str) {
100 if (!strncmp(str, "nobypass", 8)) {
101 pnv_iommu_bypass_disabled = true;
102 pr_info("PowerNV: IOMMU bypass window disabled.\n");
103 break;
104 }
105 str += strcspn(str, ",");
106 if (*str == ',')
107 str++;
108 }
109
110 return 0;
111}
112early_param("iommu", iommu_setup);
113
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000114static inline bool pnv_pci_is_m64(struct pnv_phb *phb, struct resource *r)
Guo Chao262af552014-07-21 14:42:30 +1000115{
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000116 /*
117 * WARNING: We cannot rely on the resource flags. The Linux PCI
118 * allocation code sometimes decides to put a 64-bit prefetchable
119 * BAR in the 32-bit window, so we have to compare the addresses.
120 *
121 * For simplicity we only test resource start.
122 */
123 return (r->start >= phb->ioda.m64_base &&
124 r->start < (phb->ioda.m64_base + phb->ioda.m64_size));
Guo Chao262af552014-07-21 14:42:30 +1000125}
126
Russell Curreyb79331a2016-09-14 16:37:17 +1000127static inline bool pnv_pci_is_m64_flags(unsigned long resource_flags)
128{
129 unsigned long flags = (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
130
131 return (resource_flags & flags) == flags;
132}
133
Gavin Shan1e916772016-05-03 15:41:36 +1000134static struct pnv_ioda_pe *pnv_ioda_init_pe(struct pnv_phb *phb, int pe_no)
135{
Gavin Shan313483d2016-09-28 14:34:56 +1000136 s64 rc;
137
Gavin Shan1e916772016-05-03 15:41:36 +1000138 phb->ioda.pe_array[pe_no].phb = phb;
139 phb->ioda.pe_array[pe_no].pe_number = pe_no;
140
Gavin Shan313483d2016-09-28 14:34:56 +1000141 /*
142 * Clear the PE frozen state as it might be put into frozen state
143 * in the last PCI remove path. It's not harmful to do so when the
144 * PE is already in unfrozen state.
145 */
146 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no,
147 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
Russell Curreyd4791db2016-11-16 12:12:26 +1100148 if (rc != OPAL_SUCCESS && rc != OPAL_UNSUPPORTED)
Russell Currey1f52f172016-11-16 14:02:15 +1100149 pr_warn("%s: Error %lld unfreezing PHB#%x-PE#%x\n",
Gavin Shan313483d2016-09-28 14:34:56 +1000150 __func__, rc, phb->hose->global_number, pe_no);
151
Gavin Shan1e916772016-05-03 15:41:36 +1000152 return &phb->ioda.pe_array[pe_no];
153}
154
Gavin Shan4b82ab12014-11-12 13:36:07 +1100155static void pnv_ioda_reserve_pe(struct pnv_phb *phb, int pe_no)
156{
Gavin Shan92b8f132016-05-03 15:41:24 +1000157 if (!(pe_no >= 0 && pe_no < phb->ioda.total_pe_num)) {
Russell Currey1f52f172016-11-16 14:02:15 +1100158 pr_warn("%s: Invalid PE %x on PHB#%x\n",
Gavin Shan4b82ab12014-11-12 13:36:07 +1100159 __func__, pe_no, phb->hose->global_number);
160 return;
161 }
162
Gavin Shane9dc4d72015-06-19 12:26:16 +1000163 if (test_and_set_bit(pe_no, phb->ioda.pe_alloc))
Russell Currey1f52f172016-11-16 14:02:15 +1100164 pr_debug("%s: PE %x was reserved on PHB#%x\n",
Gavin Shane9dc4d72015-06-19 12:26:16 +1000165 __func__, pe_no, phb->hose->global_number);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100166
Gavin Shan1e916772016-05-03 15:41:36 +1000167 pnv_ioda_init_pe(phb, pe_no);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100168}
169
Gavin Shan1e916772016-05-03 15:41:36 +1000170static struct pnv_ioda_pe *pnv_ioda_alloc_pe(struct pnv_phb *phb)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000171{
Andrzej Hajda60964812016-08-17 12:03:05 +0200172 long pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000173
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000174 for (pe = phb->ioda.total_pe_num - 1; pe >= 0; pe--) {
175 if (!test_and_set_bit(pe, phb->ioda.pe_alloc))
176 return pnv_ioda_init_pe(phb, pe);
177 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000178
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000179 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000180}
181
Gavin Shan1e916772016-05-03 15:41:36 +1000182static void pnv_ioda_free_pe(struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000183{
Gavin Shan1e916772016-05-03 15:41:36 +1000184 struct pnv_phb *phb = pe->phb;
Gavin Shancaa58f82016-09-06 14:17:18 +1000185 unsigned int pe_num = pe->pe_number;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000186
Gavin Shan1e916772016-05-03 15:41:36 +1000187 WARN_ON(pe->pdev);
188
189 memset(pe, 0, sizeof(struct pnv_ioda_pe));
Gavin Shancaa58f82016-09-06 14:17:18 +1000190 clear_bit(pe_num, phb->ioda.pe_alloc);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000191}
192
Guo Chao262af552014-07-21 14:42:30 +1000193/* The default M64 BAR is shared by all PEs */
194static int pnv_ioda2_init_m64(struct pnv_phb *phb)
195{
196 const char *desc;
197 struct resource *r;
198 s64 rc;
199
200 /* Configure the default M64 BAR */
201 rc = opal_pci_set_phb_mem_window(phb->opal_id,
202 OPAL_M64_WINDOW_TYPE,
203 phb->ioda.m64_bar_idx,
204 phb->ioda.m64_base,
205 0, /* unused */
206 phb->ioda.m64_size);
207 if (rc != OPAL_SUCCESS) {
208 desc = "configuring";
209 goto fail;
210 }
211
212 /* Enable the default M64 BAR */
213 rc = opal_pci_phb_mmio_enable(phb->opal_id,
214 OPAL_M64_WINDOW_TYPE,
215 phb->ioda.m64_bar_idx,
216 OPAL_ENABLE_M64_SPLIT);
217 if (rc != OPAL_SUCCESS) {
218 desc = "enabling";
219 goto fail;
220 }
221
Guo Chao262af552014-07-21 14:42:30 +1000222 /*
Gavin Shan63803c32016-05-20 16:41:32 +1000223 * Exclude the segments for reserved and root bus PE, which
224 * are first or last two PEs.
Guo Chao262af552014-07-21 14:42:30 +1000225 */
226 r = &phb->hose->mem_resources[1];
Gavin Shan92b8f132016-05-03 15:41:24 +1000227 if (phb->ioda.reserved_pe_idx == 0)
Gavin Shan63803c32016-05-20 16:41:32 +1000228 r->start += (2 * phb->ioda.m64_segsize);
Gavin Shan92b8f132016-05-03 15:41:24 +1000229 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Gavin Shan63803c32016-05-20 16:41:32 +1000230 r->end -= (2 * phb->ioda.m64_segsize);
Guo Chao262af552014-07-21 14:42:30 +1000231 else
Russell Currey1f52f172016-11-16 14:02:15 +1100232 pr_warn(" Cannot strip M64 segment for reserved PE#%x\n",
Gavin Shan92b8f132016-05-03 15:41:24 +1000233 phb->ioda.reserved_pe_idx);
Guo Chao262af552014-07-21 14:42:30 +1000234
235 return 0;
236
237fail:
238 pr_warn(" Failure %lld %s M64 BAR#%d\n",
239 rc, desc, phb->ioda.m64_bar_idx);
240 opal_pci_phb_mmio_enable(phb->opal_id,
241 OPAL_M64_WINDOW_TYPE,
242 phb->ioda.m64_bar_idx,
243 OPAL_DISABLE_M64);
244 return -EIO;
245}
246
Gavin Shanc4306702016-05-03 15:41:30 +1000247static void pnv_ioda_reserve_dev_m64_pe(struct pci_dev *pdev,
Gavin Shan96a2f922015-06-19 12:26:17 +1000248 unsigned long *pe_bitmap)
Guo Chao262af552014-07-21 14:42:30 +1000249{
Gavin Shan96a2f922015-06-19 12:26:17 +1000250 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
251 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000252 struct resource *r;
Gavin Shan96a2f922015-06-19 12:26:17 +1000253 resource_size_t base, sgsz, start, end;
254 int segno, i;
Guo Chao262af552014-07-21 14:42:30 +1000255
Gavin Shan96a2f922015-06-19 12:26:17 +1000256 base = phb->ioda.m64_base;
257 sgsz = phb->ioda.m64_segsize;
258 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
259 r = &pdev->resource[i];
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000260 if (!r->parent || !pnv_pci_is_m64(phb, r))
Gavin Shan96a2f922015-06-19 12:26:17 +1000261 continue;
Guo Chao262af552014-07-21 14:42:30 +1000262
Gavin Shan96a2f922015-06-19 12:26:17 +1000263 start = _ALIGN_DOWN(r->start - base, sgsz);
264 end = _ALIGN_UP(r->end - base, sgsz);
265 for (segno = start / sgsz; segno < end / sgsz; segno++) {
266 if (pe_bitmap)
267 set_bit(segno, pe_bitmap);
268 else
269 pnv_ioda_reserve_pe(phb, segno);
Guo Chao262af552014-07-21 14:42:30 +1000270 }
271 }
272}
273
Gavin Shan99451552016-05-05 12:02:13 +1000274static int pnv_ioda1_init_m64(struct pnv_phb *phb)
275{
276 struct resource *r;
277 int index;
278
279 /*
280 * There are 16 M64 BARs, each of which has 8 segments. So
281 * there are as many M64 segments as the maximum number of
282 * PEs, which is 128.
283 */
284 for (index = 0; index < PNV_IODA1_M64_NUM; index++) {
285 unsigned long base, segsz = phb->ioda.m64_segsize;
286 int64_t rc;
287
288 base = phb->ioda.m64_base +
289 index * PNV_IODA1_M64_SEGS * segsz;
290 rc = opal_pci_set_phb_mem_window(phb->opal_id,
291 OPAL_M64_WINDOW_TYPE, index, base, 0,
292 PNV_IODA1_M64_SEGS * segsz);
293 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100294 pr_warn(" Error %lld setting M64 PHB#%x-BAR#%d\n",
Gavin Shan99451552016-05-05 12:02:13 +1000295 rc, phb->hose->global_number, index);
296 goto fail;
297 }
298
299 rc = opal_pci_phb_mmio_enable(phb->opal_id,
300 OPAL_M64_WINDOW_TYPE, index,
301 OPAL_ENABLE_M64_SPLIT);
302 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100303 pr_warn(" Error %lld enabling M64 PHB#%x-BAR#%d\n",
Gavin Shan99451552016-05-05 12:02:13 +1000304 rc, phb->hose->global_number, index);
305 goto fail;
306 }
307 }
308
309 /*
Gavin Shan63803c32016-05-20 16:41:32 +1000310 * Exclude the segments for reserved and root bus PE, which
311 * are first or last two PEs.
Gavin Shan99451552016-05-05 12:02:13 +1000312 */
313 r = &phb->hose->mem_resources[1];
314 if (phb->ioda.reserved_pe_idx == 0)
Gavin Shan63803c32016-05-20 16:41:32 +1000315 r->start += (2 * phb->ioda.m64_segsize);
Gavin Shan99451552016-05-05 12:02:13 +1000316 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Gavin Shan63803c32016-05-20 16:41:32 +1000317 r->end -= (2 * phb->ioda.m64_segsize);
Gavin Shan99451552016-05-05 12:02:13 +1000318 else
Russell Currey1f52f172016-11-16 14:02:15 +1100319 WARN(1, "Wrong reserved PE#%x on PHB#%x\n",
Gavin Shan99451552016-05-05 12:02:13 +1000320 phb->ioda.reserved_pe_idx, phb->hose->global_number);
321
322 return 0;
323
324fail:
325 for ( ; index >= 0; index--)
326 opal_pci_phb_mmio_enable(phb->opal_id,
327 OPAL_M64_WINDOW_TYPE, index, OPAL_DISABLE_M64);
328
329 return -EIO;
330}
331
Gavin Shanc4306702016-05-03 15:41:30 +1000332static void pnv_ioda_reserve_m64_pe(struct pci_bus *bus,
333 unsigned long *pe_bitmap,
334 bool all)
Guo Chao262af552014-07-21 14:42:30 +1000335{
Guo Chao262af552014-07-21 14:42:30 +1000336 struct pci_dev *pdev;
Gavin Shan96a2f922015-06-19 12:26:17 +1000337
338 list_for_each_entry(pdev, &bus->devices, bus_list) {
Gavin Shanc4306702016-05-03 15:41:30 +1000339 pnv_ioda_reserve_dev_m64_pe(pdev, pe_bitmap);
Gavin Shan96a2f922015-06-19 12:26:17 +1000340
341 if (all && pdev->subordinate)
Gavin Shanc4306702016-05-03 15:41:30 +1000342 pnv_ioda_reserve_m64_pe(pdev->subordinate,
343 pe_bitmap, all);
Gavin Shan96a2f922015-06-19 12:26:17 +1000344 }
345}
346
Gavin Shan1e916772016-05-03 15:41:36 +1000347static struct pnv_ioda_pe *pnv_ioda_pick_m64_pe(struct pci_bus *bus, bool all)
Guo Chao262af552014-07-21 14:42:30 +1000348{
Gavin Shan26ba2482015-06-19 12:26:19 +1000349 struct pci_controller *hose = pci_bus_to_host(bus);
350 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000351 struct pnv_ioda_pe *master_pe, *pe;
352 unsigned long size, *pe_alloc;
Gavin Shan26ba2482015-06-19 12:26:19 +1000353 int i;
Guo Chao262af552014-07-21 14:42:30 +1000354
355 /* Root bus shouldn't use M64 */
356 if (pci_is_root_bus(bus))
Gavin Shan1e916772016-05-03 15:41:36 +1000357 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000358
Guo Chao262af552014-07-21 14:42:30 +1000359 /* Allocate bitmap */
Gavin Shan92b8f132016-05-03 15:41:24 +1000360 size = _ALIGN_UP(phb->ioda.total_pe_num / 8, sizeof(unsigned long));
Guo Chao262af552014-07-21 14:42:30 +1000361 pe_alloc = kzalloc(size, GFP_KERNEL);
362 if (!pe_alloc) {
363 pr_warn("%s: Out of memory !\n",
364 __func__);
Gavin Shan1e916772016-05-03 15:41:36 +1000365 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000366 }
367
Gavin Shan26ba2482015-06-19 12:26:19 +1000368 /* Figure out reserved PE numbers by the PE */
Gavin Shanc4306702016-05-03 15:41:30 +1000369 pnv_ioda_reserve_m64_pe(bus, pe_alloc, all);
Guo Chao262af552014-07-21 14:42:30 +1000370
371 /*
372 * the current bus might not own M64 window and that's all
373 * contributed by its child buses. For the case, we needn't
374 * pick M64 dependent PE#.
375 */
Gavin Shan92b8f132016-05-03 15:41:24 +1000376 if (bitmap_empty(pe_alloc, phb->ioda.total_pe_num)) {
Guo Chao262af552014-07-21 14:42:30 +1000377 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000378 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000379 }
380
381 /*
382 * Figure out the master PE and put all slave PEs to master
383 * PE's list to form compound PE.
384 */
Guo Chao262af552014-07-21 14:42:30 +1000385 master_pe = NULL;
386 i = -1;
Gavin Shan92b8f132016-05-03 15:41:24 +1000387 while ((i = find_next_bit(pe_alloc, phb->ioda.total_pe_num, i + 1)) <
388 phb->ioda.total_pe_num) {
Guo Chao262af552014-07-21 14:42:30 +1000389 pe = &phb->ioda.pe_array[i];
Guo Chao262af552014-07-21 14:42:30 +1000390
Gavin Shan93289d82016-05-03 15:41:29 +1000391 phb->ioda.m64_segmap[pe->pe_number] = pe->pe_number;
Guo Chao262af552014-07-21 14:42:30 +1000392 if (!master_pe) {
393 pe->flags |= PNV_IODA_PE_MASTER;
394 INIT_LIST_HEAD(&pe->slaves);
395 master_pe = pe;
396 } else {
397 pe->flags |= PNV_IODA_PE_SLAVE;
398 pe->master = master_pe;
399 list_add_tail(&pe->list, &master_pe->slaves);
400 }
Gavin Shan99451552016-05-05 12:02:13 +1000401
402 /*
403 * P7IOC supports M64DT, which helps mapping M64 segment
404 * to one particular PE#. However, PHB3 has fixed mapping
405 * between M64 segment and PE#. In order to have same logic
406 * for P7IOC and PHB3, we enforce fixed mapping between M64
407 * segment and PE# on P7IOC.
408 */
409 if (phb->type == PNV_PHB_IODA1) {
410 int64_t rc;
411
412 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
413 pe->pe_number, OPAL_M64_WINDOW_TYPE,
414 pe->pe_number / PNV_IODA1_M64_SEGS,
415 pe->pe_number % PNV_IODA1_M64_SEGS);
416 if (rc != OPAL_SUCCESS)
Russell Currey1f52f172016-11-16 14:02:15 +1100417 pr_warn("%s: Error %lld mapping M64 for PHB#%x-PE#%x\n",
Gavin Shan99451552016-05-05 12:02:13 +1000418 __func__, rc, phb->hose->global_number,
419 pe->pe_number);
420 }
Guo Chao262af552014-07-21 14:42:30 +1000421 }
422
423 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000424 return master_pe;
Guo Chao262af552014-07-21 14:42:30 +1000425}
426
427static void __init pnv_ioda_parse_m64_window(struct pnv_phb *phb)
428{
429 struct pci_controller *hose = phb->hose;
430 struct device_node *dn = hose->dn;
431 struct resource *res;
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000432 u32 m64_range[2], i;
Gavin Shan0e7736c2016-08-02 14:10:35 +1000433 const __be32 *r;
Guo Chao262af552014-07-21 14:42:30 +1000434 u64 pci_addr;
435
Gavin Shan99451552016-05-05 12:02:13 +1000436 if (phb->type != PNV_PHB_IODA1 && phb->type != PNV_PHB_IODA2) {
Gavin Shan1665c4a2014-11-12 13:36:04 +1100437 pr_info(" Not support M64 window\n");
438 return;
439 }
440
Stewart Smithe4d54f72015-12-09 17:18:20 +1100441 if (!firmware_has_feature(FW_FEATURE_OPAL)) {
Guo Chao262af552014-07-21 14:42:30 +1000442 pr_info(" Firmware too old to support M64 window\n");
443 return;
444 }
445
446 r = of_get_property(dn, "ibm,opal-m64-window", NULL);
447 if (!r) {
448 pr_info(" No <ibm,opal-m64-window> on %s\n",
449 dn->full_name);
450 return;
451 }
452
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000453 /*
454 * Find the available M64 BAR range and pickup the last one for
455 * covering the whole 64-bits space. We support only one range.
456 */
457 if (of_property_read_u32_array(dn, "ibm,opal-available-m64-ranges",
458 m64_range, 2)) {
459 /* In absence of the property, assume 0..15 */
460 m64_range[0] = 0;
461 m64_range[1] = 16;
462 }
463 /* We only support 64 bits in our allocator */
464 if (m64_range[1] > 63) {
465 pr_warn("%s: Limiting M64 range to 63 (from %d) on PHB#%x\n",
466 __func__, m64_range[1], phb->hose->global_number);
467 m64_range[1] = 63;
468 }
469 /* Empty range, no m64 */
470 if (m64_range[1] <= m64_range[0]) {
471 pr_warn("%s: M64 empty, disabling M64 usage on PHB#%x\n",
472 __func__, phb->hose->global_number);
473 return;
474 }
475
476 /* Configure M64 informations */
Guo Chao262af552014-07-21 14:42:30 +1000477 res = &hose->mem_resources[1];
Gavin Shane80c4e72015-10-22 12:03:08 +1100478 res->name = dn->full_name;
Guo Chao262af552014-07-21 14:42:30 +1000479 res->start = of_translate_address(dn, r + 2);
480 res->end = res->start + of_read_number(r + 4, 2) - 1;
481 res->flags = (IORESOURCE_MEM | IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
482 pci_addr = of_read_number(r, 2);
483 hose->mem_offset[1] = res->start - pci_addr;
484
485 phb->ioda.m64_size = resource_size(res);
Gavin Shan92b8f132016-05-03 15:41:24 +1000486 phb->ioda.m64_segsize = phb->ioda.m64_size / phb->ioda.total_pe_num;
Guo Chao262af552014-07-21 14:42:30 +1000487 phb->ioda.m64_base = pci_addr;
488
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000489 /* This lines up nicely with the display from processing OF ranges */
490 pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx (M64 #%d..%d)\n",
491 res->start, res->end, pci_addr, m64_range[0],
492 m64_range[0] + m64_range[1] - 1);
493
494 /* Mark all M64 used up by default */
495 phb->ioda.m64_bar_alloc = (unsigned long)-1;
Wei Yange9863e62014-12-12 12:39:37 +0800496
Guo Chao262af552014-07-21 14:42:30 +1000497 /* Use last M64 BAR to cover M64 window */
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000498 m64_range[1]--;
499 phb->ioda.m64_bar_idx = m64_range[0] + m64_range[1];
500
501 pr_info(" Using M64 #%d as default window\n", phb->ioda.m64_bar_idx);
502
503 /* Mark remaining ones free */
504 for (i = m64_range[0]; i < m64_range[1]; i++)
505 clear_bit(i, &phb->ioda.m64_bar_alloc);
506
507 /*
508 * Setup init functions for M64 based on IODA version, IODA3 uses
509 * the IODA2 code.
510 */
Gavin Shan99451552016-05-05 12:02:13 +1000511 if (phb->type == PNV_PHB_IODA1)
512 phb->init_m64 = pnv_ioda1_init_m64;
513 else
514 phb->init_m64 = pnv_ioda2_init_m64;
Gavin Shanc4306702016-05-03 15:41:30 +1000515 phb->reserve_m64_pe = pnv_ioda_reserve_m64_pe;
516 phb->pick_m64_pe = pnv_ioda_pick_m64_pe;
Guo Chao262af552014-07-21 14:42:30 +1000517}
518
Gavin Shan49dec922014-07-21 14:42:33 +1000519static void pnv_ioda_freeze_pe(struct pnv_phb *phb, int pe_no)
520{
521 struct pnv_ioda_pe *pe = &phb->ioda.pe_array[pe_no];
522 struct pnv_ioda_pe *slave;
523 s64 rc;
524
525 /* Fetch master PE */
526 if (pe->flags & PNV_IODA_PE_SLAVE) {
527 pe = pe->master;
Gavin Shanec8e4e92014-11-12 13:36:10 +1100528 if (WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER)))
529 return;
530
Gavin Shan49dec922014-07-21 14:42:33 +1000531 pe_no = pe->pe_number;
532 }
533
534 /* Freeze master PE */
535 rc = opal_pci_eeh_freeze_set(phb->opal_id,
536 pe_no,
537 OPAL_EEH_ACTION_SET_FREEZE_ALL);
538 if (rc != OPAL_SUCCESS) {
539 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
540 __func__, rc, phb->hose->global_number, pe_no);
541 return;
542 }
543
544 /* Freeze slave PEs */
545 if (!(pe->flags & PNV_IODA_PE_MASTER))
546 return;
547
548 list_for_each_entry(slave, &pe->slaves, list) {
549 rc = opal_pci_eeh_freeze_set(phb->opal_id,
550 slave->pe_number,
551 OPAL_EEH_ACTION_SET_FREEZE_ALL);
552 if (rc != OPAL_SUCCESS)
553 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
554 __func__, rc, phb->hose->global_number,
555 slave->pe_number);
556 }
557}
558
Anton Blancharde51df2c2014-08-20 08:55:18 +1000559static int pnv_ioda_unfreeze_pe(struct pnv_phb *phb, int pe_no, int opt)
Gavin Shan49dec922014-07-21 14:42:33 +1000560{
561 struct pnv_ioda_pe *pe, *slave;
562 s64 rc;
563
564 /* Find master PE */
565 pe = &phb->ioda.pe_array[pe_no];
566 if (pe->flags & PNV_IODA_PE_SLAVE) {
567 pe = pe->master;
568 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
569 pe_no = pe->pe_number;
570 }
571
572 /* Clear frozen state for master PE */
573 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no, opt);
574 if (rc != OPAL_SUCCESS) {
575 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
576 __func__, rc, opt, phb->hose->global_number, pe_no);
577 return -EIO;
578 }
579
580 if (!(pe->flags & PNV_IODA_PE_MASTER))
581 return 0;
582
583 /* Clear frozen state for slave PEs */
584 list_for_each_entry(slave, &pe->slaves, list) {
585 rc = opal_pci_eeh_freeze_clear(phb->opal_id,
586 slave->pe_number,
587 opt);
588 if (rc != OPAL_SUCCESS) {
589 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
590 __func__, rc, opt, phb->hose->global_number,
591 slave->pe_number);
592 return -EIO;
593 }
594 }
595
596 return 0;
597}
598
599static int pnv_ioda_get_pe_state(struct pnv_phb *phb, int pe_no)
600{
601 struct pnv_ioda_pe *slave, *pe;
602 u8 fstate, state;
603 __be16 pcierr;
604 s64 rc;
605
606 /* Sanity check on PE number */
Gavin Shan92b8f132016-05-03 15:41:24 +1000607 if (pe_no < 0 || pe_no >= phb->ioda.total_pe_num)
Gavin Shan49dec922014-07-21 14:42:33 +1000608 return OPAL_EEH_STOPPED_PERM_UNAVAIL;
609
610 /*
611 * Fetch the master PE and the PE instance might be
612 * not initialized yet.
613 */
614 pe = &phb->ioda.pe_array[pe_no];
615 if (pe->flags & PNV_IODA_PE_SLAVE) {
616 pe = pe->master;
617 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
618 pe_no = pe->pe_number;
619 }
620
621 /* Check the master PE */
622 rc = opal_pci_eeh_freeze_status(phb->opal_id, pe_no,
623 &state, &pcierr, NULL);
624 if (rc != OPAL_SUCCESS) {
625 pr_warn("%s: Failure %lld getting "
626 "PHB#%x-PE#%x state\n",
627 __func__, rc,
628 phb->hose->global_number, pe_no);
629 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
630 }
631
632 /* Check the slave PE */
633 if (!(pe->flags & PNV_IODA_PE_MASTER))
634 return state;
635
636 list_for_each_entry(slave, &pe->slaves, list) {
637 rc = opal_pci_eeh_freeze_status(phb->opal_id,
638 slave->pe_number,
639 &fstate,
640 &pcierr,
641 NULL);
642 if (rc != OPAL_SUCCESS) {
643 pr_warn("%s: Failure %lld getting "
644 "PHB#%x-PE#%x state\n",
645 __func__, rc,
646 phb->hose->global_number, slave->pe_number);
647 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
648 }
649
650 /*
651 * Override the result based on the ascending
652 * priority.
653 */
654 if (fstate > state)
655 state = fstate;
656 }
657
658 return state;
659}
660
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000661/* Currently those 2 are only used when MSIs are enabled, this will change
662 * but in the meantime, we need to protect them to avoid warnings
663 */
664#ifdef CONFIG_PCI_MSI
Ian Munsief4568342016-07-14 07:17:00 +1000665struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000666{
667 struct pci_controller *hose = pci_bus_to_host(dev->bus);
668 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000669 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000670
671 if (!pdn)
672 return NULL;
673 if (pdn->pe_number == IODA_INVALID_PE)
674 return NULL;
675 return &phb->ioda.pe_array[pdn->pe_number];
676}
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000677#endif /* CONFIG_PCI_MSI */
678
Gavin Shanb131a842014-11-12 13:36:08 +1100679static int pnv_ioda_set_one_peltv(struct pnv_phb *phb,
680 struct pnv_ioda_pe *parent,
681 struct pnv_ioda_pe *child,
682 bool is_add)
683{
684 const char *desc = is_add ? "adding" : "removing";
685 uint8_t op = is_add ? OPAL_ADD_PE_TO_DOMAIN :
686 OPAL_REMOVE_PE_FROM_DOMAIN;
687 struct pnv_ioda_pe *slave;
688 long rc;
689
690 /* Parent PE affects child PE */
691 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
692 child->pe_number, op);
693 if (rc != OPAL_SUCCESS) {
694 pe_warn(child, "OPAL error %ld %s to parent PELTV\n",
695 rc, desc);
696 return -ENXIO;
697 }
698
699 if (!(child->flags & PNV_IODA_PE_MASTER))
700 return 0;
701
702 /* Compound case: parent PE affects slave PEs */
703 list_for_each_entry(slave, &child->slaves, list) {
704 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
705 slave->pe_number, op);
706 if (rc != OPAL_SUCCESS) {
707 pe_warn(slave, "OPAL error %ld %s to parent PELTV\n",
708 rc, desc);
709 return -ENXIO;
710 }
711 }
712
713 return 0;
714}
715
716static int pnv_ioda_set_peltv(struct pnv_phb *phb,
717 struct pnv_ioda_pe *pe,
718 bool is_add)
719{
720 struct pnv_ioda_pe *slave;
Wei Yang781a8682015-03-25 16:23:57 +0800721 struct pci_dev *pdev = NULL;
Gavin Shanb131a842014-11-12 13:36:08 +1100722 int ret;
723
724 /*
725 * Clear PE frozen state. If it's master PE, we need
726 * clear slave PE frozen state as well.
727 */
728 if (is_add) {
729 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
730 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
731 if (pe->flags & PNV_IODA_PE_MASTER) {
732 list_for_each_entry(slave, &pe->slaves, list)
733 opal_pci_eeh_freeze_clear(phb->opal_id,
734 slave->pe_number,
735 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
736 }
737 }
738
739 /*
740 * Associate PE in PELT. We need add the PE into the
741 * corresponding PELT-V as well. Otherwise, the error
742 * originated from the PE might contribute to other
743 * PEs.
744 */
745 ret = pnv_ioda_set_one_peltv(phb, pe, pe, is_add);
746 if (ret)
747 return ret;
748
749 /* For compound PEs, any one affects all of them */
750 if (pe->flags & PNV_IODA_PE_MASTER) {
751 list_for_each_entry(slave, &pe->slaves, list) {
752 ret = pnv_ioda_set_one_peltv(phb, slave, pe, is_add);
753 if (ret)
754 return ret;
755 }
756 }
757
758 if (pe->flags & (PNV_IODA_PE_BUS_ALL | PNV_IODA_PE_BUS))
759 pdev = pe->pbus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800760 else if (pe->flags & PNV_IODA_PE_DEV)
Gavin Shanb131a842014-11-12 13:36:08 +1100761 pdev = pe->pdev->bus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800762#ifdef CONFIG_PCI_IOV
763 else if (pe->flags & PNV_IODA_PE_VF)
Gavin Shan283e2d82015-06-22 13:45:47 +1000764 pdev = pe->parent_dev;
Wei Yang781a8682015-03-25 16:23:57 +0800765#endif /* CONFIG_PCI_IOV */
Gavin Shanb131a842014-11-12 13:36:08 +1100766 while (pdev) {
767 struct pci_dn *pdn = pci_get_pdn(pdev);
768 struct pnv_ioda_pe *parent;
769
770 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
771 parent = &phb->ioda.pe_array[pdn->pe_number];
772 ret = pnv_ioda_set_one_peltv(phb, parent, pe, is_add);
773 if (ret)
774 return ret;
775 }
776
777 pdev = pdev->bus->self;
778 }
779
780 return 0;
781}
782
Wei Yang781a8682015-03-25 16:23:57 +0800783static int pnv_ioda_deconfigure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
784{
785 struct pci_dev *parent;
786 uint8_t bcomp, dcomp, fcomp;
787 int64_t rc;
788 long rid_end, rid;
789
790 /* Currently, we just deconfigure VF PE. Bus PE will always there.*/
791 if (pe->pbus) {
792 int count;
793
794 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
795 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
796 parent = pe->pbus->self;
797 if (pe->flags & PNV_IODA_PE_BUS_ALL)
798 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
799 else
800 count = 1;
801
802 switch(count) {
803 case 1: bcomp = OpalPciBusAll; break;
804 case 2: bcomp = OpalPciBus7Bits; break;
805 case 4: bcomp = OpalPciBus6Bits; break;
806 case 8: bcomp = OpalPciBus5Bits; break;
807 case 16: bcomp = OpalPciBus4Bits; break;
808 case 32: bcomp = OpalPciBus3Bits; break;
809 default:
810 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
811 count);
812 /* Do an exact match only */
813 bcomp = OpalPciBusAll;
814 }
815 rid_end = pe->rid + (count << 8);
816 } else {
Gavin Shan93e01a52016-05-20 16:41:34 +1000817#ifdef CONFIG_PCI_IOV
Wei Yang781a8682015-03-25 16:23:57 +0800818 if (pe->flags & PNV_IODA_PE_VF)
819 parent = pe->parent_dev;
820 else
Gavin Shan93e01a52016-05-20 16:41:34 +1000821#endif
Wei Yang781a8682015-03-25 16:23:57 +0800822 parent = pe->pdev->bus->self;
823 bcomp = OpalPciBusAll;
824 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
825 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
826 rid_end = pe->rid + 1;
827 }
828
829 /* Clear the reverse map */
830 for (rid = pe->rid; rid < rid_end; rid++)
Gavin Shanc1275622016-05-20 16:41:29 +1000831 phb->ioda.pe_rmap[rid] = IODA_INVALID_PE;
Wei Yang781a8682015-03-25 16:23:57 +0800832
833 /* Release from all parents PELT-V */
834 while (parent) {
835 struct pci_dn *pdn = pci_get_pdn(parent);
836 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
837 rc = opal_pci_set_peltv(phb->opal_id, pdn->pe_number,
838 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
839 /* XXX What to do in case of error ? */
840 }
841 parent = parent->bus->self;
842 }
843
Gavin Shanf951e512015-06-23 17:01:13 +1000844 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
Wei Yang781a8682015-03-25 16:23:57 +0800845 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
846
847 /* Disassociate PE in PELT */
848 rc = opal_pci_set_peltv(phb->opal_id, pe->pe_number,
849 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
850 if (rc)
851 pe_warn(pe, "OPAL error %ld remove self from PELTV\n", rc);
852 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
853 bcomp, dcomp, fcomp, OPAL_UNMAP_PE);
854 if (rc)
855 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
856
857 pe->pbus = NULL;
858 pe->pdev = NULL;
Gavin Shan93e01a52016-05-20 16:41:34 +1000859#ifdef CONFIG_PCI_IOV
Wei Yang781a8682015-03-25 16:23:57 +0800860 pe->parent_dev = NULL;
Gavin Shan93e01a52016-05-20 16:41:34 +1000861#endif
Wei Yang781a8682015-03-25 16:23:57 +0800862
863 return 0;
864}
Wei Yang781a8682015-03-25 16:23:57 +0800865
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800866static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000867{
868 struct pci_dev *parent;
869 uint8_t bcomp, dcomp, fcomp;
870 long rc, rid_end, rid;
871
872 /* Bus validation ? */
873 if (pe->pbus) {
874 int count;
875
876 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
877 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
878 parent = pe->pbus->self;
Gavin Shanfb446ad2012-08-20 03:49:14 +0000879 if (pe->flags & PNV_IODA_PE_BUS_ALL)
880 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
881 else
882 count = 1;
883
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000884 switch(count) {
885 case 1: bcomp = OpalPciBusAll; break;
886 case 2: bcomp = OpalPciBus7Bits; break;
887 case 4: bcomp = OpalPciBus6Bits; break;
888 case 8: bcomp = OpalPciBus5Bits; break;
889 case 16: bcomp = OpalPciBus4Bits; break;
890 case 32: bcomp = OpalPciBus3Bits; break;
891 default:
Wei Yang781a8682015-03-25 16:23:57 +0800892 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
893 count);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000894 /* Do an exact match only */
895 bcomp = OpalPciBusAll;
896 }
897 rid_end = pe->rid + (count << 8);
898 } else {
Wei Yang781a8682015-03-25 16:23:57 +0800899#ifdef CONFIG_PCI_IOV
900 if (pe->flags & PNV_IODA_PE_VF)
901 parent = pe->parent_dev;
902 else
903#endif /* CONFIG_PCI_IOV */
904 parent = pe->pdev->bus->self;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000905 bcomp = OpalPciBusAll;
906 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
907 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
908 rid_end = pe->rid + 1;
909 }
910
Gavin Shan631ad692013-11-04 16:32:46 +0800911 /*
912 * Associate PE in PELT. We need add the PE into the
913 * corresponding PELT-V as well. Otherwise, the error
914 * originated from the PE might contribute to other
915 * PEs.
916 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000917 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
918 bcomp, dcomp, fcomp, OPAL_MAP_PE);
919 if (rc) {
920 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
921 return -ENXIO;
922 }
Gavin Shan631ad692013-11-04 16:32:46 +0800923
Alistair Popple5d2aa712015-12-17 13:43:13 +1100924 /*
925 * Configure PELTV. NPUs don't have a PELTV table so skip
926 * configuration on them.
927 */
928 if (phb->type != PNV_PHB_NPU)
929 pnv_ioda_set_peltv(phb, pe, true);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000930
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000931 /* Setup reverse map */
932 for (rid = pe->rid; rid < rid_end; rid++)
933 phb->ioda.pe_rmap[rid] = pe->pe_number;
934
935 /* Setup one MVTs on IODA1 */
Gavin Shan4773f762014-11-12 13:36:09 +1100936 if (phb->type != PNV_PHB_IODA1) {
937 pe->mve_number = 0;
938 goto out;
939 }
940
941 pe->mve_number = pe->pe_number;
942 rc = opal_pci_set_mve(phb->opal_id, pe->mve_number, pe->pe_number);
943 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100944 pe_err(pe, "OPAL error %ld setting up MVE %x\n",
Gavin Shan4773f762014-11-12 13:36:09 +1100945 rc, pe->mve_number);
946 pe->mve_number = -1;
947 } else {
948 rc = opal_pci_set_mve_enable(phb->opal_id,
949 pe->mve_number, OPAL_ENABLE_MVE);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000950 if (rc) {
Russell Currey1f52f172016-11-16 14:02:15 +1100951 pe_err(pe, "OPAL error %ld enabling MVE %x\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000952 rc, pe->mve_number);
953 pe->mve_number = -1;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000954 }
Gavin Shan4773f762014-11-12 13:36:09 +1100955 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000956
Gavin Shan4773f762014-11-12 13:36:09 +1100957out:
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000958 return 0;
959}
960
Wei Yang781a8682015-03-25 16:23:57 +0800961#ifdef CONFIG_PCI_IOV
962static int pnv_pci_vf_resource_shift(struct pci_dev *dev, int offset)
963{
964 struct pci_dn *pdn = pci_get_pdn(dev);
965 int i;
966 struct resource *res, res2;
967 resource_size_t size;
968 u16 num_vfs;
969
970 if (!dev->is_physfn)
971 return -EINVAL;
972
973 /*
974 * "offset" is in VFs. The M64 windows are sized so that when they
975 * are segmented, each segment is the same size as the IOV BAR.
976 * Each segment is in a separate PE, and the high order bits of the
977 * address are the PE number. Therefore, each VF's BAR is in a
978 * separate PE, and changing the IOV BAR start address changes the
979 * range of PEs the VFs are in.
980 */
981 num_vfs = pdn->num_vfs;
982 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
983 res = &dev->resource[i + PCI_IOV_RESOURCES];
984 if (!res->flags || !res->parent)
985 continue;
986
Wei Yang781a8682015-03-25 16:23:57 +0800987 /*
988 * The actual IOV BAR range is determined by the start address
989 * and the actual size for num_vfs VFs BAR. This check is to
990 * make sure that after shifting, the range will not overlap
991 * with another device.
992 */
993 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
994 res2.flags = res->flags;
995 res2.start = res->start + (size * offset);
996 res2.end = res2.start + (size * num_vfs) - 1;
997
998 if (res2.end > res->end) {
999 dev_err(&dev->dev, "VF BAR%d: %pR would extend past %pR (trying to enable %d VFs shifted by %d)\n",
1000 i, &res2, res, num_vfs, offset);
1001 return -EBUSY;
1002 }
1003 }
1004
1005 /*
1006 * After doing so, there would be a "hole" in the /proc/iomem when
1007 * offset is a positive value. It looks like the device return some
1008 * mmio back to the system, which actually no one could use it.
1009 */
1010 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1011 res = &dev->resource[i + PCI_IOV_RESOURCES];
1012 if (!res->flags || !res->parent)
1013 continue;
1014
Wei Yang781a8682015-03-25 16:23:57 +08001015 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
1016 res2 = *res;
1017 res->start += size * offset;
1018
Wei Yang74703cc2015-07-20 18:14:58 +08001019 dev_info(&dev->dev, "VF BAR%d: %pR shifted to %pR (%sabling %d VFs shifted by %d)\n",
1020 i, &res2, res, (offset > 0) ? "En" : "Dis",
1021 num_vfs, offset);
Wei Yang781a8682015-03-25 16:23:57 +08001022 pci_update_resource(dev, i + PCI_IOV_RESOURCES);
1023 }
1024 return 0;
1025}
1026#endif /* CONFIG_PCI_IOV */
1027
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001028static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001029{
1030 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1031 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001032 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001033 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001034
1035 if (!pdn) {
1036 pr_err("%s: Device tree node not associated properly\n",
1037 pci_name(dev));
1038 return NULL;
1039 }
1040 if (pdn->pe_number != IODA_INVALID_PE)
1041 return NULL;
1042
Gavin Shan1e916772016-05-03 15:41:36 +10001043 pe = pnv_ioda_alloc_pe(phb);
1044 if (!pe) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001045 pr_warning("%s: Not enough PE# available, disabling device\n",
1046 pci_name(dev));
1047 return NULL;
1048 }
1049
1050 /* NOTE: We get only one ref to the pci_dev for the pdn, not for the
1051 * pointer in the PE data structure, both should be destroyed at the
1052 * same time. However, this needs to be looked at more closely again
1053 * once we actually start removing things (Hotplug, SR-IOV, ...)
1054 *
1055 * At some point we want to remove the PDN completely anyways
1056 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001057 pci_dev_get(dev);
1058 pdn->pcidev = dev;
Gavin Shan1e916772016-05-03 15:41:36 +10001059 pdn->pe_number = pe->pe_number;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001060 pe->flags = PNV_IODA_PE_DEV;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001061 pe->pdev = dev;
1062 pe->pbus = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001063 pe->mve_number = -1;
1064 pe->rid = dev->bus->number << 8 | pdn->devfn;
1065
1066 pe_info(pe, "Associated device to PE\n");
1067
1068 if (pnv_ioda_configure_pe(phb, pe)) {
1069 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001070 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001071 pdn->pe_number = IODA_INVALID_PE;
1072 pe->pdev = NULL;
1073 pci_dev_put(dev);
1074 return NULL;
1075 }
1076
Alexey Kardashevskiy1d4e89c2016-05-12 15:47:10 +10001077 /* Put PE to the list */
1078 list_add_tail(&pe->list, &phb->ioda.pe_list);
1079
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001080 return pe;
1081}
1082
1083static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
1084{
1085 struct pci_dev *dev;
1086
1087 list_for_each_entry(dev, &bus->devices, bus_list) {
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001088 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001089
1090 if (pdn == NULL) {
1091 pr_warn("%s: No device node associated with device !\n",
1092 pci_name(dev));
1093 continue;
1094 }
Gavin Shanccd1c192016-05-20 16:41:31 +10001095
1096 /*
1097 * In partial hotplug case, the PCI device might be still
1098 * associated with the PE and needn't attach it to the PE
1099 * again.
1100 */
1101 if (pdn->pe_number != IODA_INVALID_PE)
1102 continue;
1103
Gavin Shanc5f77002016-05-20 16:41:35 +10001104 pe->device_count++;
Alistair Popple94973b22015-12-17 13:43:11 +11001105 pdn->pcidev = dev;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001106 pdn->pe_number = pe->pe_number;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001107 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001108 pnv_ioda_setup_same_PE(dev->subordinate, pe);
1109 }
1110}
1111
Gavin Shanfb446ad2012-08-20 03:49:14 +00001112/*
1113 * There're 2 types of PCI bus sensitive PEs: One that is compromised of
1114 * single PCI bus. Another one that contains the primary PCI bus and its
1115 * subordinate PCI devices and buses. The second type of PE is normally
1116 * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
1117 */
Gavin Shan1e916772016-05-03 15:41:36 +10001118static struct pnv_ioda_pe *pnv_ioda_setup_bus_PE(struct pci_bus *bus, bool all)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001119{
Gavin Shanfb446ad2012-08-20 03:49:14 +00001120 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001121 struct pnv_phb *phb = hose->private_data;
Gavin Shan1e916772016-05-03 15:41:36 +10001122 struct pnv_ioda_pe *pe = NULL;
Gavin Shanccd1c192016-05-20 16:41:31 +10001123 unsigned int pe_num;
1124
1125 /*
1126 * In partial hotplug case, the PE instance might be still alive.
1127 * We should reuse it instead of allocating a new one.
1128 */
1129 pe_num = phb->ioda.pe_rmap[bus->number << 8];
1130 if (pe_num != IODA_INVALID_PE) {
1131 pe = &phb->ioda.pe_array[pe_num];
1132 pnv_ioda_setup_same_PE(bus, pe);
1133 return NULL;
1134 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001135
Gavin Shan63803c32016-05-20 16:41:32 +10001136 /* PE number for root bus should have been reserved */
1137 if (pci_is_root_bus(bus) &&
1138 phb->ioda.root_pe_idx != IODA_INVALID_PE)
1139 pe = &phb->ioda.pe_array[phb->ioda.root_pe_idx];
1140
Guo Chao262af552014-07-21 14:42:30 +10001141 /* Check if PE is determined by M64 */
Gavin Shan63803c32016-05-20 16:41:32 +10001142 if (!pe && phb->pick_m64_pe)
Gavin Shan1e916772016-05-03 15:41:36 +10001143 pe = phb->pick_m64_pe(bus, all);
Guo Chao262af552014-07-21 14:42:30 +10001144
1145 /* The PE number isn't pinned by M64 */
Gavin Shan1e916772016-05-03 15:41:36 +10001146 if (!pe)
1147 pe = pnv_ioda_alloc_pe(phb);
Guo Chao262af552014-07-21 14:42:30 +10001148
Gavin Shan1e916772016-05-03 15:41:36 +10001149 if (!pe) {
Gavin Shanfb446ad2012-08-20 03:49:14 +00001150 pr_warning("%s: Not enough PE# available for PCI bus %04x:%02x\n",
1151 __func__, pci_domain_nr(bus), bus->number);
Gavin Shan1e916772016-05-03 15:41:36 +10001152 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001153 }
1154
Guo Chao262af552014-07-21 14:42:30 +10001155 pe->flags |= (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001156 pe->pbus = bus;
1157 pe->pdev = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001158 pe->mve_number = -1;
Yinghai Lub918c622012-05-17 18:51:11 -07001159 pe->rid = bus->busn_res.start << 8;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001160
Gavin Shanfb446ad2012-08-20 03:49:14 +00001161 if (all)
Russell Currey1f52f172016-11-16 14:02:15 +11001162 pe_info(pe, "Secondary bus %d..%d associated with PE#%x\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001163 bus->busn_res.start, bus->busn_res.end, pe->pe_number);
Gavin Shanfb446ad2012-08-20 03:49:14 +00001164 else
Russell Currey1f52f172016-11-16 14:02:15 +11001165 pe_info(pe, "Secondary bus %d associated with PE#%x\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001166 bus->busn_res.start, pe->pe_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001167
1168 if (pnv_ioda_configure_pe(phb, pe)) {
1169 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001170 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001171 pe->pbus = NULL;
Gavin Shan1e916772016-05-03 15:41:36 +10001172 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001173 }
1174
1175 /* Associate it with all child devices */
1176 pnv_ioda_setup_same_PE(bus, pe);
1177
Gavin Shan7ebdf952012-08-20 03:49:15 +00001178 /* Put PE to the list */
1179 list_add_tail(&pe->list, &phb->ioda.pe_list);
Gavin Shan1e916772016-05-03 15:41:36 +10001180
1181 return pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001182}
1183
Alistair Poppleb5215492016-01-11 16:53:49 +11001184static struct pnv_ioda_pe *pnv_ioda_setup_npu_PE(struct pci_dev *npu_pdev)
Alistair Popple5d2aa712015-12-17 13:43:13 +11001185{
Alistair Poppleb5215492016-01-11 16:53:49 +11001186 int pe_num, found_pe = false, rc;
1187 long rid;
1188 struct pnv_ioda_pe *pe;
1189 struct pci_dev *gpu_pdev;
1190 struct pci_dn *npu_pdn;
1191 struct pci_controller *hose = pci_bus_to_host(npu_pdev->bus);
1192 struct pnv_phb *phb = hose->private_data;
1193
1194 /*
1195 * Due to a hardware errata PE#0 on the NPU is reserved for
1196 * error handling. This means we only have three PEs remaining
1197 * which need to be assigned to four links, implying some
1198 * links must share PEs.
1199 *
1200 * To achieve this we assign PEs such that NPUs linking the
1201 * same GPU get assigned the same PE.
1202 */
1203 gpu_pdev = pnv_pci_get_gpu_dev(npu_pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10001204 for (pe_num = 0; pe_num < phb->ioda.total_pe_num; pe_num++) {
Alistair Poppleb5215492016-01-11 16:53:49 +11001205 pe = &phb->ioda.pe_array[pe_num];
1206 if (!pe->pdev)
1207 continue;
1208
1209 if (pnv_pci_get_gpu_dev(pe->pdev) == gpu_pdev) {
1210 /*
1211 * This device has the same peer GPU so should
1212 * be assigned the same PE as the existing
1213 * peer NPU.
1214 */
1215 dev_info(&npu_pdev->dev,
Russell Currey1f52f172016-11-16 14:02:15 +11001216 "Associating to existing PE %x\n", pe_num);
Alistair Poppleb5215492016-01-11 16:53:49 +11001217 pci_dev_get(npu_pdev);
1218 npu_pdn = pci_get_pdn(npu_pdev);
1219 rid = npu_pdev->bus->number << 8 | npu_pdn->devfn;
1220 npu_pdn->pcidev = npu_pdev;
1221 npu_pdn->pe_number = pe_num;
Alistair Poppleb5215492016-01-11 16:53:49 +11001222 phb->ioda.pe_rmap[rid] = pe->pe_number;
1223
1224 /* Map the PE to this link */
1225 rc = opal_pci_set_pe(phb->opal_id, pe_num, rid,
1226 OpalPciBusAll,
1227 OPAL_COMPARE_RID_DEVICE_NUMBER,
1228 OPAL_COMPARE_RID_FUNCTION_NUMBER,
1229 OPAL_MAP_PE);
1230 WARN_ON(rc != OPAL_SUCCESS);
1231 found_pe = true;
1232 break;
1233 }
1234 }
1235
1236 if (!found_pe)
1237 /*
1238 * Could not find an existing PE so allocate a new
1239 * one.
1240 */
1241 return pnv_ioda_setup_dev_PE(npu_pdev);
1242 else
1243 return pe;
1244}
1245
1246static void pnv_ioda_setup_npu_PEs(struct pci_bus *bus)
1247{
Alistair Popple5d2aa712015-12-17 13:43:13 +11001248 struct pci_dev *pdev;
1249
1250 list_for_each_entry(pdev, &bus->devices, bus_list)
Alistair Poppleb5215492016-01-11 16:53:49 +11001251 pnv_ioda_setup_npu_PE(pdev);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001252}
1253
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001254static void pnv_pci_ioda_setup_PEs(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00001255{
1256 struct pci_controller *hose, *tmp;
Guo Chao262af552014-07-21 14:42:30 +10001257 struct pnv_phb *phb;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001258
1259 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
Guo Chao262af552014-07-21 14:42:30 +10001260 phb = hose->private_data;
Alistair Popple08f48f32016-01-11 16:53:50 +11001261 if (phb->type == PNV_PHB_NPU) {
1262 /* PE#0 is needed for error reporting */
1263 pnv_ioda_reserve_pe(phb, 0);
Alistair Poppleb5215492016-01-11 16:53:49 +11001264 pnv_ioda_setup_npu_PEs(hose->bus);
Alistair Popple1ab66d12017-04-03 19:51:44 +10001265 if (phb->model == PNV_PHB_MODEL_NPU2)
1266 pnv_npu2_init(phb);
Gavin Shanccd1c192016-05-20 16:41:31 +10001267 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001268 }
1269}
1270
Gavin Shana8b2f822015-03-25 16:23:52 +08001271#ifdef CONFIG_PCI_IOV
Wei Yangee8222f2015-10-22 09:22:16 +08001272static int pnv_pci_vf_release_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001273{
1274 struct pci_bus *bus;
1275 struct pci_controller *hose;
1276 struct pnv_phb *phb;
1277 struct pci_dn *pdn;
Wei Yang02639b02015-03-25 16:23:59 +08001278 int i, j;
Wei Yangee8222f2015-10-22 09:22:16 +08001279 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001280
1281 bus = pdev->bus;
1282 hose = pci_bus_to_host(bus);
1283 phb = hose->private_data;
1284 pdn = pci_get_pdn(pdev);
1285
Wei Yangee8222f2015-10-22 09:22:16 +08001286 if (pdn->m64_single_mode)
1287 m64_bars = num_vfs;
1288 else
1289 m64_bars = 1;
1290
Wei Yang02639b02015-03-25 16:23:59 +08001291 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
Wei Yangee8222f2015-10-22 09:22:16 +08001292 for (j = 0; j < m64_bars; j++) {
1293 if (pdn->m64_map[j][i] == IODA_INVALID_M64)
Wei Yang02639b02015-03-25 16:23:59 +08001294 continue;
1295 opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001296 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 0);
1297 clear_bit(pdn->m64_map[j][i], &phb->ioda.m64_bar_alloc);
1298 pdn->m64_map[j][i] = IODA_INVALID_M64;
Wei Yang02639b02015-03-25 16:23:59 +08001299 }
Wei Yang781a8682015-03-25 16:23:57 +08001300
Wei Yangee8222f2015-10-22 09:22:16 +08001301 kfree(pdn->m64_map);
Wei Yang781a8682015-03-25 16:23:57 +08001302 return 0;
1303}
1304
Wei Yang02639b02015-03-25 16:23:59 +08001305static int pnv_pci_vf_assign_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001306{
1307 struct pci_bus *bus;
1308 struct pci_controller *hose;
1309 struct pnv_phb *phb;
1310 struct pci_dn *pdn;
1311 unsigned int win;
1312 struct resource *res;
Wei Yang02639b02015-03-25 16:23:59 +08001313 int i, j;
Wei Yang781a8682015-03-25 16:23:57 +08001314 int64_t rc;
Wei Yang02639b02015-03-25 16:23:59 +08001315 int total_vfs;
1316 resource_size_t size, start;
1317 int pe_num;
Wei Yangee8222f2015-10-22 09:22:16 +08001318 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001319
1320 bus = pdev->bus;
1321 hose = pci_bus_to_host(bus);
1322 phb = hose->private_data;
1323 pdn = pci_get_pdn(pdev);
Wei Yang02639b02015-03-25 16:23:59 +08001324 total_vfs = pci_sriov_get_totalvfs(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001325
Wei Yangee8222f2015-10-22 09:22:16 +08001326 if (pdn->m64_single_mode)
1327 m64_bars = num_vfs;
1328 else
1329 m64_bars = 1;
Wei Yang02639b02015-03-25 16:23:59 +08001330
Markus Elfringfb37e122016-08-24 22:26:37 +02001331 pdn->m64_map = kmalloc_array(m64_bars,
1332 sizeof(*pdn->m64_map),
1333 GFP_KERNEL);
Wei Yangee8222f2015-10-22 09:22:16 +08001334 if (!pdn->m64_map)
1335 return -ENOMEM;
1336 /* Initialize the m64_map to IODA_INVALID_M64 */
1337 for (i = 0; i < m64_bars ; i++)
1338 for (j = 0; j < PCI_SRIOV_NUM_BARS; j++)
1339 pdn->m64_map[i][j] = IODA_INVALID_M64;
1340
Wei Yang781a8682015-03-25 16:23:57 +08001341
1342 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1343 res = &pdev->resource[i + PCI_IOV_RESOURCES];
1344 if (!res->flags || !res->parent)
1345 continue;
1346
Wei Yangee8222f2015-10-22 09:22:16 +08001347 for (j = 0; j < m64_bars; j++) {
Wei Yang02639b02015-03-25 16:23:59 +08001348 do {
1349 win = find_next_zero_bit(&phb->ioda.m64_bar_alloc,
1350 phb->ioda.m64_bar_idx + 1, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001351
Wei Yang02639b02015-03-25 16:23:59 +08001352 if (win >= phb->ioda.m64_bar_idx + 1)
1353 goto m64_failed;
1354 } while (test_and_set_bit(win, &phb->ioda.m64_bar_alloc));
Wei Yang781a8682015-03-25 16:23:57 +08001355
Wei Yangee8222f2015-10-22 09:22:16 +08001356 pdn->m64_map[j][i] = win;
Wei Yang781a8682015-03-25 16:23:57 +08001357
Wei Yangee8222f2015-10-22 09:22:16 +08001358 if (pdn->m64_single_mode) {
Wei Yang02639b02015-03-25 16:23:59 +08001359 size = pci_iov_resource_size(pdev,
1360 PCI_IOV_RESOURCES + i);
Wei Yang02639b02015-03-25 16:23:59 +08001361 start = res->start + size * j;
1362 } else {
1363 size = resource_size(res);
1364 start = res->start;
1365 }
1366
1367 /* Map the M64 here */
Wei Yangee8222f2015-10-22 09:22:16 +08001368 if (pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001369 pe_num = pdn->pe_num_map[j];
Wei Yang02639b02015-03-25 16:23:59 +08001370 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
1371 pe_num, OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001372 pdn->m64_map[j][i], 0);
Wei Yang02639b02015-03-25 16:23:59 +08001373 }
1374
1375 rc = opal_pci_set_phb_mem_window(phb->opal_id,
Wei Yang781a8682015-03-25 16:23:57 +08001376 OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001377 pdn->m64_map[j][i],
Wei Yang02639b02015-03-25 16:23:59 +08001378 start,
Wei Yang781a8682015-03-25 16:23:57 +08001379 0, /* unused */
Wei Yang02639b02015-03-25 16:23:59 +08001380 size);
Wei Yang781a8682015-03-25 16:23:57 +08001381
Wei Yang02639b02015-03-25 16:23:59 +08001382
1383 if (rc != OPAL_SUCCESS) {
1384 dev_err(&pdev->dev, "Failed to map M64 window #%d: %lld\n",
1385 win, rc);
1386 goto m64_failed;
1387 }
1388
Wei Yangee8222f2015-10-22 09:22:16 +08001389 if (pdn->m64_single_mode)
Wei Yang02639b02015-03-25 16:23:59 +08001390 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001391 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 2);
Wei Yang02639b02015-03-25 16:23:59 +08001392 else
1393 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001394 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 1);
Wei Yang02639b02015-03-25 16:23:59 +08001395
1396 if (rc != OPAL_SUCCESS) {
1397 dev_err(&pdev->dev, "Failed to enable M64 window #%d: %llx\n",
1398 win, rc);
1399 goto m64_failed;
1400 }
Wei Yang781a8682015-03-25 16:23:57 +08001401 }
1402 }
1403 return 0;
1404
1405m64_failed:
Wei Yangee8222f2015-10-22 09:22:16 +08001406 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001407 return -EBUSY;
1408}
1409
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001410static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
1411 int num);
1412static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable);
1413
Wei Yang781a8682015-03-25 16:23:57 +08001414static void pnv_pci_ioda2_release_dma_pe(struct pci_dev *dev, struct pnv_ioda_pe *pe)
1415{
Wei Yang781a8682015-03-25 16:23:57 +08001416 struct iommu_table *tbl;
Wei Yang781a8682015-03-25 16:23:57 +08001417 int64_t rc;
1418
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001419 tbl = pe->table_group.tables[0];
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001420 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001421 if (rc)
1422 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
1423
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001424 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001425 if (pe->table_group.group) {
1426 iommu_group_put(pe->table_group.group);
1427 BUG_ON(pe->table_group.group);
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +10001428 }
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10001429 pnv_pci_ioda2_table_free_pages(tbl);
Wei Yang781a8682015-03-25 16:23:57 +08001430 iommu_free_table(tbl, of_node_full_name(dev->dev.of_node));
Wei Yang781a8682015-03-25 16:23:57 +08001431}
1432
Wei Yangee8222f2015-10-22 09:22:16 +08001433static void pnv_ioda_release_vf_PE(struct pci_dev *pdev)
Wei Yang781a8682015-03-25 16:23:57 +08001434{
1435 struct pci_bus *bus;
1436 struct pci_controller *hose;
1437 struct pnv_phb *phb;
1438 struct pnv_ioda_pe *pe, *pe_n;
1439 struct pci_dn *pdn;
1440
1441 bus = pdev->bus;
1442 hose = pci_bus_to_host(bus);
1443 phb = hose->private_data;
Wei Yang02639b02015-03-25 16:23:59 +08001444 pdn = pci_get_pdn(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001445
1446 if (!pdev->is_physfn)
1447 return;
1448
Wei Yang781a8682015-03-25 16:23:57 +08001449 list_for_each_entry_safe(pe, pe_n, &phb->ioda.pe_list, list) {
1450 if (pe->parent_dev != pdev)
1451 continue;
1452
1453 pnv_pci_ioda2_release_dma_pe(pdev, pe);
1454
1455 /* Remove from list */
1456 mutex_lock(&phb->ioda.pe_list_mutex);
1457 list_del(&pe->list);
1458 mutex_unlock(&phb->ioda.pe_list_mutex);
1459
1460 pnv_ioda_deconfigure_pe(phb, pe);
1461
Gavin Shan1e916772016-05-03 15:41:36 +10001462 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001463 }
1464}
1465
1466void pnv_pci_sriov_disable(struct pci_dev *pdev)
1467{
1468 struct pci_bus *bus;
1469 struct pci_controller *hose;
1470 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001471 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001472 struct pci_dn *pdn;
Wei Yangbe283ee2015-10-22 09:22:19 +08001473 u16 num_vfs, i;
Wei Yang781a8682015-03-25 16:23:57 +08001474
1475 bus = pdev->bus;
1476 hose = pci_bus_to_host(bus);
1477 phb = hose->private_data;
1478 pdn = pci_get_pdn(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001479 num_vfs = pdn->num_vfs;
1480
1481 /* Release VF PEs */
Wei Yangee8222f2015-10-22 09:22:16 +08001482 pnv_ioda_release_vf_PE(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001483
1484 if (phb->type == PNV_PHB_IODA2) {
Wei Yangee8222f2015-10-22 09:22:16 +08001485 if (!pdn->m64_single_mode)
Wei Yangbe283ee2015-10-22 09:22:19 +08001486 pnv_pci_vf_resource_shift(pdev, -*pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001487
1488 /* Release M64 windows */
Wei Yangee8222f2015-10-22 09:22:16 +08001489 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001490
1491 /* Release PE numbers */
Wei Yangbe283ee2015-10-22 09:22:19 +08001492 if (pdn->m64_single_mode) {
1493 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001494 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1495 continue;
1496
1497 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1498 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001499 }
1500 } else
1501 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1502 /* Releasing pe_num_map */
1503 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001504 }
1505}
1506
1507static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
1508 struct pnv_ioda_pe *pe);
1509static void pnv_ioda_setup_vf_PE(struct pci_dev *pdev, u16 num_vfs)
1510{
1511 struct pci_bus *bus;
1512 struct pci_controller *hose;
1513 struct pnv_phb *phb;
1514 struct pnv_ioda_pe *pe;
1515 int pe_num;
1516 u16 vf_index;
1517 struct pci_dn *pdn;
1518
1519 bus = pdev->bus;
1520 hose = pci_bus_to_host(bus);
1521 phb = hose->private_data;
1522 pdn = pci_get_pdn(pdev);
1523
1524 if (!pdev->is_physfn)
1525 return;
1526
1527 /* Reserve PE for each VF */
1528 for (vf_index = 0; vf_index < num_vfs; vf_index++) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001529 if (pdn->m64_single_mode)
1530 pe_num = pdn->pe_num_map[vf_index];
1531 else
1532 pe_num = *pdn->pe_num_map + vf_index;
Wei Yang781a8682015-03-25 16:23:57 +08001533
1534 pe = &phb->ioda.pe_array[pe_num];
1535 pe->pe_number = pe_num;
1536 pe->phb = phb;
1537 pe->flags = PNV_IODA_PE_VF;
1538 pe->pbus = NULL;
1539 pe->parent_dev = pdev;
Wei Yang781a8682015-03-25 16:23:57 +08001540 pe->mve_number = -1;
1541 pe->rid = (pci_iov_virtfn_bus(pdev, vf_index) << 8) |
1542 pci_iov_virtfn_devfn(pdev, vf_index);
1543
Russell Currey1f52f172016-11-16 14:02:15 +11001544 pe_info(pe, "VF %04d:%02d:%02d.%d associated with PE#%x\n",
Wei Yang781a8682015-03-25 16:23:57 +08001545 hose->global_number, pdev->bus->number,
1546 PCI_SLOT(pci_iov_virtfn_devfn(pdev, vf_index)),
1547 PCI_FUNC(pci_iov_virtfn_devfn(pdev, vf_index)), pe_num);
1548
1549 if (pnv_ioda_configure_pe(phb, pe)) {
1550 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001551 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001552 pe->pdev = NULL;
1553 continue;
1554 }
1555
Wei Yang781a8682015-03-25 16:23:57 +08001556 /* Put PE to the list */
1557 mutex_lock(&phb->ioda.pe_list_mutex);
1558 list_add_tail(&pe->list, &phb->ioda.pe_list);
1559 mutex_unlock(&phb->ioda.pe_list_mutex);
1560
1561 pnv_pci_ioda2_setup_dma_pe(phb, pe);
1562 }
1563}
1564
1565int pnv_pci_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1566{
1567 struct pci_bus *bus;
1568 struct pci_controller *hose;
1569 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001570 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001571 struct pci_dn *pdn;
1572 int ret;
Wei Yangbe283ee2015-10-22 09:22:19 +08001573 u16 i;
Wei Yang781a8682015-03-25 16:23:57 +08001574
1575 bus = pdev->bus;
1576 hose = pci_bus_to_host(bus);
1577 phb = hose->private_data;
1578 pdn = pci_get_pdn(pdev);
1579
1580 if (phb->type == PNV_PHB_IODA2) {
Wei Yangb0331852015-10-22 09:22:14 +08001581 if (!pdn->vfs_expanded) {
1582 dev_info(&pdev->dev, "don't support this SRIOV device"
1583 " with non 64bit-prefetchable IOV BAR\n");
1584 return -ENOSPC;
1585 }
1586
Wei Yangee8222f2015-10-22 09:22:16 +08001587 /*
1588 * When M64 BARs functions in Single PE mode, the number of VFs
1589 * could be enabled must be less than the number of M64 BARs.
1590 */
1591 if (pdn->m64_single_mode && num_vfs > phb->ioda.m64_bar_idx) {
1592 dev_info(&pdev->dev, "Not enough M64 BAR for VFs\n");
1593 return -EBUSY;
1594 }
1595
Wei Yangbe283ee2015-10-22 09:22:19 +08001596 /* Allocating pe_num_map */
1597 if (pdn->m64_single_mode)
Markus Elfringfb37e122016-08-24 22:26:37 +02001598 pdn->pe_num_map = kmalloc_array(num_vfs,
1599 sizeof(*pdn->pe_num_map),
1600 GFP_KERNEL);
Wei Yangbe283ee2015-10-22 09:22:19 +08001601 else
1602 pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map), GFP_KERNEL);
1603
1604 if (!pdn->pe_num_map)
1605 return -ENOMEM;
1606
1607 if (pdn->m64_single_mode)
1608 for (i = 0; i < num_vfs; i++)
1609 pdn->pe_num_map[i] = IODA_INVALID_PE;
1610
Wei Yang781a8682015-03-25 16:23:57 +08001611 /* Calculate available PE for required VFs */
Wei Yangbe283ee2015-10-22 09:22:19 +08001612 if (pdn->m64_single_mode) {
1613 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001614 pe = pnv_ioda_alloc_pe(phb);
1615 if (!pe) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001616 ret = -EBUSY;
1617 goto m64_failed;
1618 }
Gavin Shan1e916772016-05-03 15:41:36 +10001619
1620 pdn->pe_num_map[i] = pe->pe_number;
Wei Yangbe283ee2015-10-22 09:22:19 +08001621 }
1622 } else {
1623 mutex_lock(&phb->ioda.pe_alloc_mutex);
1624 *pdn->pe_num_map = bitmap_find_next_zero_area(
Gavin Shan92b8f132016-05-03 15:41:24 +10001625 phb->ioda.pe_alloc, phb->ioda.total_pe_num,
Wei Yangbe283ee2015-10-22 09:22:19 +08001626 0, num_vfs, 0);
Gavin Shan92b8f132016-05-03 15:41:24 +10001627 if (*pdn->pe_num_map >= phb->ioda.total_pe_num) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001628 mutex_unlock(&phb->ioda.pe_alloc_mutex);
1629 dev_info(&pdev->dev, "Failed to enable VF%d\n", num_vfs);
1630 kfree(pdn->pe_num_map);
1631 return -EBUSY;
1632 }
1633 bitmap_set(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001634 mutex_unlock(&phb->ioda.pe_alloc_mutex);
Wei Yang781a8682015-03-25 16:23:57 +08001635 }
Wei Yang781a8682015-03-25 16:23:57 +08001636 pdn->num_vfs = num_vfs;
Wei Yang781a8682015-03-25 16:23:57 +08001637
1638 /* Assign M64 window accordingly */
Wei Yang02639b02015-03-25 16:23:59 +08001639 ret = pnv_pci_vf_assign_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001640 if (ret) {
1641 dev_info(&pdev->dev, "Not enough M64 window resources\n");
1642 goto m64_failed;
1643 }
1644
1645 /*
1646 * When using one M64 BAR to map one IOV BAR, we need to shift
1647 * the IOV BAR according to the PE# allocated to the VFs.
1648 * Otherwise, the PE# for the VF will conflict with others.
1649 */
Wei Yangee8222f2015-10-22 09:22:16 +08001650 if (!pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001651 ret = pnv_pci_vf_resource_shift(pdev, *pdn->pe_num_map);
Wei Yang02639b02015-03-25 16:23:59 +08001652 if (ret)
1653 goto m64_failed;
1654 }
Wei Yang781a8682015-03-25 16:23:57 +08001655 }
1656
1657 /* Setup VF PEs */
1658 pnv_ioda_setup_vf_PE(pdev, num_vfs);
1659
1660 return 0;
1661
1662m64_failed:
Wei Yangbe283ee2015-10-22 09:22:19 +08001663 if (pdn->m64_single_mode) {
1664 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001665 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1666 continue;
1667
1668 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1669 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001670 }
1671 } else
1672 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1673
1674 /* Releasing pe_num_map */
1675 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001676
1677 return ret;
1678}
1679
Gavin Shana8b2f822015-03-25 16:23:52 +08001680int pcibios_sriov_disable(struct pci_dev *pdev)
1681{
Wei Yang781a8682015-03-25 16:23:57 +08001682 pnv_pci_sriov_disable(pdev);
1683
Gavin Shana8b2f822015-03-25 16:23:52 +08001684 /* Release PCI data */
1685 remove_dev_pci_data(pdev);
1686 return 0;
1687}
1688
1689int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1690{
1691 /* Allocate PCI data */
1692 add_dev_pci_data(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001693
Wei Yangee8222f2015-10-22 09:22:16 +08001694 return pnv_pci_sriov_enable(pdev, num_vfs);
Gavin Shana8b2f822015-03-25 16:23:52 +08001695}
1696#endif /* CONFIG_PCI_IOV */
1697
Gavin Shan959c9bd2013-04-25 19:21:02 +00001698static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001699{
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001700 struct pci_dn *pdn = pci_get_pdn(pdev);
Gavin Shan959c9bd2013-04-25 19:21:02 +00001701 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001702
Gavin Shan959c9bd2013-04-25 19:21:02 +00001703 /*
1704 * The function can be called while the PE#
1705 * hasn't been assigned. Do nothing for the
1706 * case.
1707 */
1708 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1709 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001710
Gavin Shan959c9bd2013-04-25 19:21:02 +00001711 pe = &phb->ioda.pe_array[pdn->pe_number];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001712 WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
Alexey Kardashevskiy0e1ffef2015-08-27 16:01:16 +10001713 set_dma_offset(&pdev->dev, pe->tce_bypass_base);
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001714 set_iommu_table_base(&pdev->dev, pe->table_group.tables[0]);
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10001715 /*
1716 * Note: iommu_add_device() will fail here as
1717 * for physical PE: the device is already added by now;
1718 * for virtual PE: sysfs entries are not ready yet and
1719 * tce_iommu_bus_notifier will add the device to a group later.
1720 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001721}
1722
Daniel Axtens763d2d82015-04-28 15:12:07 +10001723static int pnv_pci_ioda_dma_set_mask(struct pci_dev *pdev, u64 dma_mask)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001724{
Daniel Axtens763d2d82015-04-28 15:12:07 +10001725 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1726 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001727 struct pci_dn *pdn = pci_get_pdn(pdev);
1728 struct pnv_ioda_pe *pe;
1729 uint64_t top;
1730 bool bypass = false;
1731
1732 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1733 return -ENODEV;;
1734
1735 pe = &phb->ioda.pe_array[pdn->pe_number];
1736 if (pe->tce_bypass_enabled) {
1737 top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
1738 bypass = (dma_mask >= top);
1739 }
1740
1741 if (bypass) {
1742 dev_info(&pdev->dev, "Using 64-bit DMA iommu bypass\n");
1743 set_dma_ops(&pdev->dev, &dma_direct_ops);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001744 } else {
1745 dev_info(&pdev->dev, "Using 32-bit DMA via iommu\n");
1746 set_dma_ops(&pdev->dev, &dma_iommu_ops);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001747 }
Brian W Harta32305b2014-07-31 14:24:37 -05001748 *pdev->dev.dma_mask = dma_mask;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001749
1750 /* Update peer npu devices */
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10001751 pnv_npu_try_dma_set_bypass(pdev, bypass);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001752
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001753 return 0;
1754}
1755
Andrew Donnellan535229822015-08-07 13:45:54 +10001756static u64 pnv_pci_ioda_dma_get_required_mask(struct pci_dev *pdev)
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001757{
Andrew Donnellan535229822015-08-07 13:45:54 +10001758 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1759 struct pnv_phb *phb = hose->private_data;
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001760 struct pci_dn *pdn = pci_get_pdn(pdev);
1761 struct pnv_ioda_pe *pe;
1762 u64 end, mask;
1763
1764 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1765 return 0;
1766
1767 pe = &phb->ioda.pe_array[pdn->pe_number];
1768 if (!pe->tce_bypass_enabled)
1769 return __dma_get_required_mask(&pdev->dev);
1770
1771
1772 end = pe->tce_bypass_base + memblock_end_of_DRAM();
1773 mask = 1ULL << (fls64(end) - 1);
1774 mask += mask - 1;
1775
1776 return mask;
1777}
1778
Gavin Shandff4a392014-07-15 17:00:55 +10001779static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe,
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11001780 struct pci_bus *bus,
1781 bool add_to_group)
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001782{
1783 struct pci_dev *dev;
1784
1785 list_for_each_entry(dev, &bus->devices, bus_list) {
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001786 set_iommu_table_base(&dev->dev, pe->table_group.tables[0]);
Benjamin Herrenschmidte91c25112015-06-24 15:25:27 +10001787 set_dma_offset(&dev->dev, pe->tce_bypass_base);
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11001788 if (add_to_group)
1789 iommu_add_device(&dev->dev);
Gavin Shandff4a392014-07-15 17:00:55 +10001790
Alexey Kardashevskiy5c89a872015-06-18 11:41:36 +10001791 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11001792 pnv_ioda_setup_bus_dma(pe, dev->subordinate,
1793 add_to_group);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001794 }
1795}
1796
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001797static inline __be64 __iomem *pnv_ioda_get_inval_reg(struct pnv_phb *phb,
1798 bool real_mode)
1799{
1800 return real_mode ? (__be64 __iomem *)(phb->regs_phys + 0x210) :
1801 (phb->regs + 0x210);
1802}
1803
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001804static void pnv_pci_p7ioc_tce_invalidate(struct iommu_table *tbl,
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001805 unsigned long index, unsigned long npages, bool rm)
Gavin Shan4cce9552013-04-25 19:21:00 +00001806{
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001807 struct iommu_table_group_link *tgl = list_first_entry_or_null(
1808 &tbl->it_group_list, struct iommu_table_group_link,
1809 next);
1810 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001811 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001812 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00001813 unsigned long start, end, inc;
1814
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001815 start = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset);
1816 end = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset +
1817 npages - 1);
Gavin Shan4cce9552013-04-25 19:21:00 +00001818
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001819 /* p7ioc-style invalidation, 2 TCEs per write */
1820 start |= (1ull << 63);
1821 end |= (1ull << 63);
1822 inc = 16;
Gavin Shan4cce9552013-04-25 19:21:00 +00001823 end |= inc - 1; /* round up end to be different than start */
1824
1825 mb(); /* Ensure above stores are visible */
1826 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001827 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001828 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001829 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001830 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001831 start += inc;
1832 }
1833
1834 /*
1835 * The iommu layer will do another mb() for us on build()
1836 * and we don't care on free()
1837 */
1838}
1839
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001840static int pnv_ioda1_tce_build(struct iommu_table *tbl, long index,
1841 long npages, unsigned long uaddr,
1842 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07001843 unsigned long attrs)
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001844{
1845 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1846 attrs);
1847
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001848 if (!ret)
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001849 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001850
1851 return ret;
1852}
1853
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001854#ifdef CONFIG_IOMMU_API
1855static int pnv_ioda1_tce_xchg(struct iommu_table *tbl, long index,
1856 unsigned long *hpa, enum dma_data_direction *direction)
1857{
1858 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
1859
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001860 if (!ret)
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001861 pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, false);
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001862
1863 return ret;
1864}
1865#endif
1866
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001867static void pnv_ioda1_tce_free(struct iommu_table *tbl, long index,
1868 long npages)
1869{
1870 pnv_tce_free(tbl, index, npages);
1871
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001872 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001873}
1874
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001875static struct iommu_table_ops pnv_ioda1_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001876 .set = pnv_ioda1_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001877#ifdef CONFIG_IOMMU_API
1878 .exchange = pnv_ioda1_tce_xchg,
1879#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001880 .clear = pnv_ioda1_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001881 .get = pnv_tce_get,
1882};
1883
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001884#define PHB3_TCE_KILL_INVAL_ALL PPC_BIT(0)
1885#define PHB3_TCE_KILL_INVAL_PE PPC_BIT(1)
1886#define PHB3_TCE_KILL_INVAL_ONE PPC_BIT(2)
Alexey Kardashevskiybef92532016-04-29 18:55:17 +10001887
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001888void pnv_pci_phb3_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001889{
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001890 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(phb, rm);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001891 const unsigned long val = PHB3_TCE_KILL_INVAL_ALL;
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001892
1893 mb(); /* Ensure previous TCE table stores are visible */
1894 if (rm)
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001895 __raw_rm_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001896 else
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001897 __raw_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001898}
1899
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001900static inline void pnv_pci_phb3_tce_invalidate_pe(struct pnv_ioda_pe *pe)
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001901{
1902 /* 01xb - invalidate TCEs that match the specified PE# */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001903 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, false);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001904 unsigned long val = PHB3_TCE_KILL_INVAL_PE | (pe->pe_number & 0xFF);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001905
1906 mb(); /* Ensure above stores are visible */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001907 __raw_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001908}
1909
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001910static void pnv_pci_phb3_tce_invalidate(struct pnv_ioda_pe *pe, bool rm,
1911 unsigned shift, unsigned long index,
1912 unsigned long npages)
Gavin Shan4cce9552013-04-25 19:21:00 +00001913{
Alexey Kardashevskiy4d902192016-08-03 18:40:45 +10001914 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00001915 unsigned long start, end, inc;
Gavin Shan4cce9552013-04-25 19:21:00 +00001916
1917 /* We'll invalidate DMA address in PE scope */
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001918 start = PHB3_TCE_KILL_INVAL_ONE;
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001919 start |= (pe->pe_number & 0xFF);
Gavin Shan4cce9552013-04-25 19:21:00 +00001920 end = start;
1921
1922 /* Figure out the start, end and step */
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001923 start |= (index << shift);
1924 end |= ((index + npages - 1) << shift);
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001925 inc = (0x1ull << shift);
Gavin Shan4cce9552013-04-25 19:21:00 +00001926 mb();
1927
1928 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001929 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001930 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001931 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001932 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001933 start += inc;
1934 }
1935}
1936
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001937static inline void pnv_pci_ioda2_tce_invalidate_pe(struct pnv_ioda_pe *pe)
1938{
1939 struct pnv_phb *phb = pe->phb;
1940
1941 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
1942 pnv_pci_phb3_tce_invalidate_pe(pe);
1943 else
1944 opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL_PE,
1945 pe->pe_number, 0, 0, 0);
1946}
1947
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001948static void pnv_pci_ioda2_tce_invalidate(struct iommu_table *tbl,
1949 unsigned long index, unsigned long npages, bool rm)
1950{
1951 struct iommu_table_group_link *tgl;
1952
1953 list_for_each_entry_rcu(tgl, &tbl->it_group_list, next) {
1954 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
1955 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001956 struct pnv_phb *phb = pe->phb;
1957 unsigned int shift = tbl->it_page_shift;
1958
Alistair Popple616badd2017-01-10 15:41:44 +11001959 /*
1960 * NVLink1 can use the TCE kill register directly as
1961 * it's the same as PHB3. NVLink2 is different and
1962 * should go via the OPAL call.
1963 */
1964 if (phb->model == PNV_PHB_MODEL_NPU) {
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001965 /*
1966 * The NVLink hardware does not support TCE kill
1967 * per TCE entry so we have to invalidate
1968 * the entire cache for it.
1969 */
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001970 pnv_pci_phb3_tce_invalidate_entire(phb, rm);
Alexey Kardashevskiy85674862016-04-29 18:55:23 +10001971 continue;
1972 }
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001973 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
1974 pnv_pci_phb3_tce_invalidate(pe, rm, shift,
1975 index, npages);
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001976 else
1977 opal_pci_tce_kill(phb->opal_id,
1978 OPAL_PCI_TCE_KILL_PAGES,
1979 pe->pe_number, 1u << shift,
1980 index << shift, npages);
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001981 }
1982}
1983
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001984static int pnv_ioda2_tce_build(struct iommu_table *tbl, long index,
1985 long npages, unsigned long uaddr,
1986 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07001987 unsigned long attrs)
Gavin Shan4cce9552013-04-25 19:21:00 +00001988{
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001989 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1990 attrs);
Gavin Shan4cce9552013-04-25 19:21:00 +00001991
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001992 if (!ret)
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001993 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
1994
1995 return ret;
1996}
1997
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001998#ifdef CONFIG_IOMMU_API
1999static int pnv_ioda2_tce_xchg(struct iommu_table *tbl, long index,
2000 unsigned long *hpa, enum dma_data_direction *direction)
2001{
2002 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2003
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002004 if (!ret)
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002005 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, false);
2006
2007 return ret;
2008}
2009#endif
2010
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002011static void pnv_ioda2_tce_free(struct iommu_table *tbl, long index,
2012 long npages)
2013{
2014 pnv_tce_free(tbl, index, npages);
2015
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002016 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
Gavin Shan4cce9552013-04-25 19:21:00 +00002017}
2018
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002019static void pnv_ioda2_table_free(struct iommu_table *tbl)
2020{
2021 pnv_pci_ioda2_table_free_pages(tbl);
2022 iommu_free_table(tbl, "pnv");
2023}
2024
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002025static struct iommu_table_ops pnv_ioda2_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002026 .set = pnv_ioda2_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002027#ifdef CONFIG_IOMMU_API
2028 .exchange = pnv_ioda2_tce_xchg,
2029#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002030 .clear = pnv_ioda2_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002031 .get = pnv_tce_get,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002032 .free = pnv_ioda2_table_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002033};
2034
Gavin Shan801846d2016-05-03 15:41:34 +10002035static int pnv_pci_ioda_dev_dma_weight(struct pci_dev *dev, void *data)
2036{
2037 unsigned int *weight = (unsigned int *)data;
2038
2039 /* This is quite simplistic. The "base" weight of a device
2040 * is 10. 0 means no DMA is to be accounted for it.
2041 */
2042 if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
2043 return 0;
2044
2045 if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
2046 dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
2047 dev->class == PCI_CLASS_SERIAL_USB_EHCI)
2048 *weight += 3;
2049 else if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
2050 *weight += 15;
2051 else
2052 *weight += 10;
2053
2054 return 0;
2055}
2056
2057static unsigned int pnv_pci_ioda_pe_dma_weight(struct pnv_ioda_pe *pe)
2058{
2059 unsigned int weight = 0;
2060
2061 /* SRIOV VF has same DMA32 weight as its PF */
2062#ifdef CONFIG_PCI_IOV
2063 if ((pe->flags & PNV_IODA_PE_VF) && pe->parent_dev) {
2064 pnv_pci_ioda_dev_dma_weight(pe->parent_dev, &weight);
2065 return weight;
2066 }
2067#endif
2068
2069 if ((pe->flags & PNV_IODA_PE_DEV) && pe->pdev) {
2070 pnv_pci_ioda_dev_dma_weight(pe->pdev, &weight);
2071 } else if ((pe->flags & PNV_IODA_PE_BUS) && pe->pbus) {
2072 struct pci_dev *pdev;
2073
2074 list_for_each_entry(pdev, &pe->pbus->devices, bus_list)
2075 pnv_pci_ioda_dev_dma_weight(pdev, &weight);
2076 } else if ((pe->flags & PNV_IODA_PE_BUS_ALL) && pe->pbus) {
2077 pci_walk_bus(pe->pbus, pnv_pci_ioda_dev_dma_weight, &weight);
2078 }
2079
2080 return weight;
2081}
2082
Gavin Shanb30d9362016-05-03 15:41:32 +10002083static void pnv_pci_ioda1_setup_dma_pe(struct pnv_phb *phb,
Gavin Shan2b923ed2016-05-05 12:04:16 +10002084 struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002085{
2086
2087 struct page *tce_mem = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002088 struct iommu_table *tbl;
Gavin Shan2b923ed2016-05-05 12:04:16 +10002089 unsigned int weight, total_weight = 0;
2090 unsigned int tce32_segsz, base, segs, avail, i;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002091 int64_t rc;
2092 void *addr;
2093
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002094 /* XXX FIXME: Handle 64-bit only DMA devices */
2095 /* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
2096 /* XXX FIXME: Allocate multi-level tables on PHB3 */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002097 weight = pnv_pci_ioda_pe_dma_weight(pe);
2098 if (!weight)
2099 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002100
Gavin Shan2b923ed2016-05-05 12:04:16 +10002101 pci_walk_bus(phb->hose->bus, pnv_pci_ioda_dev_dma_weight,
2102 &total_weight);
2103 segs = (weight * phb->ioda.dma32_count) / total_weight;
2104 if (!segs)
2105 segs = 1;
2106
2107 /*
2108 * Allocate contiguous DMA32 segments. We begin with the expected
2109 * number of segments. With one more attempt, the number of DMA32
2110 * segments to be allocated is decreased by one until one segment
2111 * is allocated successfully.
2112 */
2113 do {
2114 for (base = 0; base <= phb->ioda.dma32_count - segs; base++) {
2115 for (avail = 0, i = base; i < base + segs; i++) {
2116 if (phb->ioda.dma32_segmap[i] ==
2117 IODA_INVALID_PE)
2118 avail++;
2119 }
2120
2121 if (avail == segs)
2122 goto found;
2123 }
2124 } while (--segs);
2125
2126 if (!segs) {
2127 pe_warn(pe, "No available DMA32 segments\n");
2128 return;
2129 }
2130
2131found:
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002132 tbl = pnv_pci_table_alloc(phb->hose->node);
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002133 iommu_register_group(&pe->table_group, phb->hose->global_number,
2134 pe->pe_number);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002135 pnv_pci_link_table_and_group(phb->hose->node, 0, tbl, &pe->table_group);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002136
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002137 /* Grab a 32-bit TCE table */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002138 pe_info(pe, "DMA weight %d (%d), assigned (%d) %d DMA32 segments\n",
2139 weight, total_weight, base, segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002140 pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
Gavin Shanacce9712016-05-03 15:41:33 +10002141 base * PNV_IODA1_DMA32_SEGSIZE,
2142 (base + segs) * PNV_IODA1_DMA32_SEGSIZE - 1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002143
2144 /* XXX Currently, we allocate one big contiguous table for the
2145 * TCEs. We only really need one chunk per 256M of TCE space
2146 * (ie per segment) but that's an optimization for later, it
2147 * requires some added smarts with our get/put_tce implementation
Gavin Shanacce9712016-05-03 15:41:33 +10002148 *
2149 * Each TCE page is 4KB in size and each TCE entry occupies 8
2150 * bytes
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002151 */
Gavin Shanacce9712016-05-03 15:41:33 +10002152 tce32_segsz = PNV_IODA1_DMA32_SEGSIZE >> (IOMMU_PAGE_SHIFT_4K - 3);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002153 tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
Gavin Shanacce9712016-05-03 15:41:33 +10002154 get_order(tce32_segsz * segs));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002155 if (!tce_mem) {
2156 pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
2157 goto fail;
2158 }
2159 addr = page_address(tce_mem);
Gavin Shanacce9712016-05-03 15:41:33 +10002160 memset(addr, 0, tce32_segsz * segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002161
2162 /* Configure HW */
2163 for (i = 0; i < segs; i++) {
2164 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2165 pe->pe_number,
2166 base + i, 1,
Gavin Shanacce9712016-05-03 15:41:33 +10002167 __pa(addr) + tce32_segsz * i,
2168 tce32_segsz, IOMMU_PAGE_SIZE_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002169 if (rc) {
2170 pe_err(pe, " Failed to configure 32-bit TCE table,"
2171 " err %ld\n", rc);
2172 goto fail;
2173 }
2174 }
2175
Gavin Shan2b923ed2016-05-05 12:04:16 +10002176 /* Setup DMA32 segment mapping */
2177 for (i = base; i < base + segs; i++)
2178 phb->ioda.dma32_segmap[i] = pe->pe_number;
2179
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002180 /* Setup linux iommu table */
Gavin Shanacce9712016-05-03 15:41:33 +10002181 pnv_pci_setup_iommu_table(tbl, addr, tce32_segsz * segs,
2182 base * PNV_IODA1_DMA32_SEGSIZE,
2183 IOMMU_PAGE_SHIFT_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002184
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002185 tbl->it_ops = &pnv_ioda1_iommu_ops;
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002186 pe->table_group.tce32_start = tbl->it_offset << tbl->it_page_shift;
2187 pe->table_group.tce32_size = tbl->it_size << tbl->it_page_shift;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002188 iommu_init_table(tbl, phb->hose->node);
2189
Wei Yang781a8682015-03-25 16:23:57 +08002190 if (pe->flags & PNV_IODA_PE_DEV) {
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10002191 /*
2192 * Setting table base here only for carrying iommu_group
2193 * further down to let iommu_add_device() do the job.
2194 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2195 */
2196 set_iommu_table_base(&pe->pdev->dev, tbl);
2197 iommu_add_device(&pe->pdev->dev);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002198 } else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002199 pnv_ioda_setup_bus_dma(pe, pe->pbus, true);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10002200
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002201 return;
2202 fail:
2203 /* XXX Failure: Try to fallback to 64-bit only ? */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002204 if (tce_mem)
Gavin Shanacce9712016-05-03 15:41:33 +10002205 __free_pages(tce_mem, get_order(tce32_segsz * segs));
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002206 if (tbl) {
2207 pnv_pci_unlink_table_and_group(tbl, &pe->table_group);
2208 iommu_free_table(tbl, "pnv");
2209 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002210}
2211
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002212static long pnv_pci_ioda2_set_window(struct iommu_table_group *table_group,
2213 int num, struct iommu_table *tbl)
2214{
2215 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2216 table_group);
2217 struct pnv_phb *phb = pe->phb;
2218 int64_t rc;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002219 const unsigned long size = tbl->it_indirect_levels ?
2220 tbl->it_level_size : tbl->it_size;
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002221 const __u64 start_addr = tbl->it_offset << tbl->it_page_shift;
2222 const __u64 win_size = tbl->it_size << tbl->it_page_shift;
2223
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002224 pe_info(pe, "Setting up window#%d %llx..%llx pg=%x\n", num,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002225 start_addr, start_addr + win_size - 1,
2226 IOMMU_PAGE_SIZE(tbl));
2227
2228 /*
2229 * Map TCE table through TVT. The TVE index is the PE number
2230 * shifted by 1 bit for 32-bits DMA space.
2231 */
2232 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2233 pe->pe_number,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002234 (pe->pe_number << 1) + num,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002235 tbl->it_indirect_levels + 1,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002236 __pa(tbl->it_base),
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002237 size << 3,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002238 IOMMU_PAGE_SIZE(tbl));
2239 if (rc) {
2240 pe_err(pe, "Failed to configure TCE table, err %ld\n", rc);
2241 return rc;
2242 }
2243
2244 pnv_pci_link_table_and_group(phb->hose->node, num,
2245 tbl, &pe->table_group);
Michael Ellermaned7d9a12016-09-15 17:03:06 +10002246 pnv_pci_ioda2_tce_invalidate_pe(pe);
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002247
2248 return 0;
2249}
2250
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002251static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002252{
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002253 uint16_t window_id = (pe->pe_number << 1 ) + 1;
2254 int64_t rc;
2255
2256 pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
2257 if (enable) {
2258 phys_addr_t top = memblock_end_of_DRAM();
2259
2260 top = roundup_pow_of_two(top);
2261 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2262 pe->pe_number,
2263 window_id,
2264 pe->tce_bypass_base,
2265 top);
2266 } else {
2267 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2268 pe->pe_number,
2269 window_id,
2270 pe->tce_bypass_base,
2271 0);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002272 }
2273 if (rc)
2274 pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
2275 else
2276 pe->tce_bypass_enabled = enable;
2277}
2278
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002279static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
2280 __u32 page_shift, __u64 window_size, __u32 levels,
2281 struct iommu_table *tbl);
2282
2283static long pnv_pci_ioda2_create_table(struct iommu_table_group *table_group,
2284 int num, __u32 page_shift, __u64 window_size, __u32 levels,
2285 struct iommu_table **ptbl)
2286{
2287 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2288 table_group);
2289 int nid = pe->phb->hose->node;
2290 __u64 bus_offset = num ? pe->tce_bypass_base : table_group->tce32_start;
2291 long ret;
2292 struct iommu_table *tbl;
2293
2294 tbl = pnv_pci_table_alloc(nid);
2295 if (!tbl)
2296 return -ENOMEM;
2297
2298 ret = pnv_pci_ioda2_table_alloc_pages(nid,
2299 bus_offset, page_shift, window_size,
2300 levels, tbl);
2301 if (ret) {
2302 iommu_free_table(tbl, "pnv");
2303 return ret;
2304 }
2305
2306 tbl->it_ops = &pnv_ioda2_iommu_ops;
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002307
2308 *ptbl = tbl;
2309
2310 return 0;
2311}
2312
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002313static long pnv_pci_ioda2_setup_default_config(struct pnv_ioda_pe *pe)
2314{
2315 struct iommu_table *tbl = NULL;
2316 long rc;
2317
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002318 /*
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002319 * crashkernel= specifies the kdump kernel's maximum memory at
2320 * some offset and there is no guaranteed the result is a power
2321 * of 2, which will cause errors later.
2322 */
2323 const u64 max_memory = __rounddown_pow_of_two(memory_hotplug_max());
2324
2325 /*
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002326 * In memory constrained environments, e.g. kdump kernel, the
2327 * DMA window can be larger than available memory, which will
2328 * cause errors later.
2329 */
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002330 const u64 window_size = min((u64)pe->table_group.tce32_size, max_memory);
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002331
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002332 rc = pnv_pci_ioda2_create_table(&pe->table_group, 0,
2333 IOMMU_PAGE_SHIFT_4K,
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002334 window_size,
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002335 POWERNV_IOMMU_DEFAULT_LEVELS, &tbl);
2336 if (rc) {
2337 pe_err(pe, "Failed to create 32-bit TCE table, err %ld",
2338 rc);
2339 return rc;
2340 }
2341
2342 iommu_init_table(tbl, pe->phb->hose->node);
2343
2344 rc = pnv_pci_ioda2_set_window(&pe->table_group, 0, tbl);
2345 if (rc) {
2346 pe_err(pe, "Failed to configure 32-bit TCE table, err %ld\n",
2347 rc);
2348 pnv_ioda2_table_free(tbl);
2349 return rc;
2350 }
2351
2352 if (!pnv_iommu_bypass_disabled)
2353 pnv_pci_ioda2_set_bypass(pe, true);
2354
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002355 /*
2356 * Setting table base here only for carrying iommu_group
2357 * further down to let iommu_add_device() do the job.
2358 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2359 */
2360 if (pe->flags & PNV_IODA_PE_DEV)
2361 set_iommu_table_base(&pe->pdev->dev, tbl);
2362
2363 return 0;
2364}
2365
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002366#if defined(CONFIG_IOMMU_API) || defined(CONFIG_PCI_IOV)
2367static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
2368 int num)
2369{
2370 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2371 table_group);
2372 struct pnv_phb *phb = pe->phb;
2373 long ret;
2374
2375 pe_info(pe, "Removing DMA window #%d\n", num);
2376
2377 ret = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
2378 (pe->pe_number << 1) + num,
2379 0/* levels */, 0/* table address */,
2380 0/* table size */, 0/* page size */);
2381 if (ret)
2382 pe_warn(pe, "Unmapping failed, ret = %ld\n", ret);
2383 else
Michael Ellermaned7d9a12016-09-15 17:03:06 +10002384 pnv_pci_ioda2_tce_invalidate_pe(pe);
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002385
2386 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
2387
2388 return ret;
2389}
2390#endif
2391
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002392#ifdef CONFIG_IOMMU_API
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002393static unsigned long pnv_pci_ioda2_get_table_size(__u32 page_shift,
2394 __u64 window_size, __u32 levels)
2395{
2396 unsigned long bytes = 0;
2397 const unsigned window_shift = ilog2(window_size);
2398 unsigned entries_shift = window_shift - page_shift;
2399 unsigned table_shift = entries_shift + 3;
2400 unsigned long tce_table_size = max(0x1000UL, 1UL << table_shift);
2401 unsigned long direct_table_size;
2402
2403 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS) ||
2404 (window_size > memory_hotplug_max()) ||
2405 !is_power_of_2(window_size))
2406 return 0;
2407
2408 /* Calculate a direct table size from window_size and levels */
2409 entries_shift = (entries_shift + levels - 1) / levels;
2410 table_shift = entries_shift + 3;
2411 table_shift = max_t(unsigned, table_shift, PAGE_SHIFT);
2412 direct_table_size = 1UL << table_shift;
2413
2414 for ( ; levels; --levels) {
2415 bytes += _ALIGN_UP(tce_table_size, direct_table_size);
2416
2417 tce_table_size /= direct_table_size;
2418 tce_table_size <<= 3;
2419 tce_table_size = _ALIGN_UP(tce_table_size, direct_table_size);
2420 }
2421
2422 return bytes;
2423}
2424
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002425static void pnv_ioda2_take_ownership(struct iommu_table_group *table_group)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002426{
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002427 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2428 table_group);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002429 /* Store @tbl as pnv_pci_ioda2_unset_window() resets it */
2430 struct iommu_table *tbl = pe->table_group.tables[0];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002431
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002432 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002433 pnv_pci_ioda2_unset_window(&pe->table_group, 0);
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002434 if (pe->pbus)
2435 pnv_ioda_setup_bus_dma(pe, pe->pbus, false);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002436 pnv_ioda2_table_free(tbl);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002437}
2438
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002439static void pnv_ioda2_release_ownership(struct iommu_table_group *table_group)
2440{
2441 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2442 table_group);
2443
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002444 pnv_pci_ioda2_setup_default_config(pe);
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002445 if (pe->pbus)
2446 pnv_ioda_setup_bus_dma(pe, pe->pbus, false);
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002447}
2448
2449static struct iommu_table_group_ops pnv_pci_ioda2_ops = {
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002450 .get_table_size = pnv_pci_ioda2_get_table_size,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002451 .create_table = pnv_pci_ioda2_create_table,
2452 .set_window = pnv_pci_ioda2_set_window,
2453 .unset_window = pnv_pci_ioda2_unset_window,
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002454 .take_ownership = pnv_ioda2_take_ownership,
2455 .release_ownership = pnv_ioda2_release_ownership,
2456};
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002457
2458static int gpe_table_group_to_npe_cb(struct device *dev, void *opaque)
2459{
2460 struct pci_controller *hose;
2461 struct pnv_phb *phb;
2462 struct pnv_ioda_pe **ptmppe = opaque;
2463 struct pci_dev *pdev = container_of(dev, struct pci_dev, dev);
2464 struct pci_dn *pdn = pci_get_pdn(pdev);
2465
2466 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
2467 return 0;
2468
2469 hose = pci_bus_to_host(pdev->bus);
2470 phb = hose->private_data;
2471 if (phb->type != PNV_PHB_NPU)
2472 return 0;
2473
2474 *ptmppe = &phb->ioda.pe_array[pdn->pe_number];
2475
2476 return 1;
2477}
2478
2479/*
2480 * This returns PE of associated NPU.
2481 * This assumes that NPU is in the same IOMMU group with GPU and there is
2482 * no other PEs.
2483 */
2484static struct pnv_ioda_pe *gpe_table_group_to_npe(
2485 struct iommu_table_group *table_group)
2486{
2487 struct pnv_ioda_pe *npe = NULL;
2488 int ret = iommu_group_for_each_dev(table_group->group, &npe,
2489 gpe_table_group_to_npe_cb);
2490
2491 BUG_ON(!ret || !npe);
2492
2493 return npe;
2494}
2495
2496static long pnv_pci_ioda2_npu_set_window(struct iommu_table_group *table_group,
2497 int num, struct iommu_table *tbl)
2498{
2499 long ret = pnv_pci_ioda2_set_window(table_group, num, tbl);
2500
2501 if (ret)
2502 return ret;
2503
2504 ret = pnv_npu_set_window(gpe_table_group_to_npe(table_group), num, tbl);
2505 if (ret)
2506 pnv_pci_ioda2_unset_window(table_group, num);
2507
2508 return ret;
2509}
2510
2511static long pnv_pci_ioda2_npu_unset_window(
2512 struct iommu_table_group *table_group,
2513 int num)
2514{
2515 long ret = pnv_pci_ioda2_unset_window(table_group, num);
2516
2517 if (ret)
2518 return ret;
2519
2520 return pnv_npu_unset_window(gpe_table_group_to_npe(table_group), num);
2521}
2522
2523static void pnv_ioda2_npu_take_ownership(struct iommu_table_group *table_group)
2524{
2525 /*
2526 * Detach NPU first as pnv_ioda2_take_ownership() will destroy
2527 * the iommu_table if 32bit DMA is enabled.
2528 */
2529 pnv_npu_take_ownership(gpe_table_group_to_npe(table_group));
2530 pnv_ioda2_take_ownership(table_group);
2531}
2532
2533static struct iommu_table_group_ops pnv_pci_ioda2_npu_ops = {
2534 .get_table_size = pnv_pci_ioda2_get_table_size,
2535 .create_table = pnv_pci_ioda2_create_table,
2536 .set_window = pnv_pci_ioda2_npu_set_window,
2537 .unset_window = pnv_pci_ioda2_npu_unset_window,
2538 .take_ownership = pnv_ioda2_npu_take_ownership,
2539 .release_ownership = pnv_ioda2_release_ownership,
2540};
2541
2542static void pnv_pci_ioda_setup_iommu_api(void)
2543{
2544 struct pci_controller *hose, *tmp;
2545 struct pnv_phb *phb;
2546 struct pnv_ioda_pe *pe, *gpe;
2547
2548 /*
2549 * Now we have all PHBs discovered, time to add NPU devices to
2550 * the corresponding IOMMU groups.
2551 */
2552 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
2553 phb = hose->private_data;
2554
2555 if (phb->type != PNV_PHB_NPU)
2556 continue;
2557
2558 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
2559 gpe = pnv_pci_npu_setup_iommu(pe);
2560 if (gpe)
2561 gpe->table_group.ops = &pnv_pci_ioda2_npu_ops;
2562 }
2563 }
2564}
2565#else /* !CONFIG_IOMMU_API */
2566static void pnv_pci_ioda_setup_iommu_api(void) { };
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002567#endif
2568
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002569static __be64 *pnv_pci_ioda2_table_do_alloc_pages(int nid, unsigned shift,
2570 unsigned levels, unsigned long limit,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002571 unsigned long *current_offset, unsigned long *total_allocated)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002572{
2573 struct page *tce_mem = NULL;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002574 __be64 *addr, *tmp;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002575 unsigned order = max_t(unsigned, shift, PAGE_SHIFT) - PAGE_SHIFT;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002576 unsigned long allocated = 1UL << (order + PAGE_SHIFT);
2577 unsigned entries = 1UL << (shift - 3);
2578 long i;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002579
2580 tce_mem = alloc_pages_node(nid, GFP_KERNEL, order);
2581 if (!tce_mem) {
2582 pr_err("Failed to allocate a TCE memory, order=%d\n", order);
2583 return NULL;
2584 }
2585 addr = page_address(tce_mem);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002586 memset(addr, 0, allocated);
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002587 *total_allocated += allocated;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002588
2589 --levels;
2590 if (!levels) {
2591 *current_offset += allocated;
2592 return addr;
2593 }
2594
2595 for (i = 0; i < entries; ++i) {
2596 tmp = pnv_pci_ioda2_table_do_alloc_pages(nid, shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002597 levels, limit, current_offset, total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002598 if (!tmp)
2599 break;
2600
2601 addr[i] = cpu_to_be64(__pa(tmp) |
2602 TCE_PCI_READ | TCE_PCI_WRITE);
2603
2604 if (*current_offset >= limit)
2605 break;
2606 }
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002607
2608 return addr;
2609}
2610
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002611static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2612 unsigned long size, unsigned level);
2613
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002614static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002615 __u32 page_shift, __u64 window_size, __u32 levels,
2616 struct iommu_table *tbl)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002617{
2618 void *addr;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002619 unsigned long offset = 0, level_shift, total_allocated = 0;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002620 const unsigned window_shift = ilog2(window_size);
2621 unsigned entries_shift = window_shift - page_shift;
2622 unsigned table_shift = max_t(unsigned, entries_shift + 3, PAGE_SHIFT);
2623 const unsigned long tce_table_size = 1UL << table_shift;
2624
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002625 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS))
2626 return -EINVAL;
2627
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002628 if ((window_size > memory_hotplug_max()) || !is_power_of_2(window_size))
2629 return -EINVAL;
2630
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002631 /* Adjust direct table size from window_size and levels */
2632 entries_shift = (entries_shift + levels - 1) / levels;
2633 level_shift = entries_shift + 3;
2634 level_shift = max_t(unsigned, level_shift, PAGE_SHIFT);
2635
Alexey Kardashevskiy7aafac12017-02-22 15:43:59 +11002636 if ((level_shift - 3) * levels + page_shift >= 60)
2637 return -EINVAL;
2638
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002639 /* Allocate TCE table */
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002640 addr = pnv_pci_ioda2_table_do_alloc_pages(nid, level_shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002641 levels, tce_table_size, &offset, &total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002642
2643 /* addr==NULL means that the first level allocation failed */
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002644 if (!addr)
2645 return -ENOMEM;
2646
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002647 /*
2648 * First level was allocated but some lower level failed as
2649 * we did not allocate as much as we wanted,
2650 * release partially allocated table.
2651 */
2652 if (offset < tce_table_size) {
2653 pnv_pci_ioda2_table_do_free_pages(addr,
2654 1ULL << (level_shift - 3), levels - 1);
2655 return -ENOMEM;
2656 }
2657
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002658 /* Setup linux iommu table */
2659 pnv_pci_setup_iommu_table(tbl, addr, tce_table_size, bus_offset,
2660 page_shift);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002661 tbl->it_level_size = 1ULL << (level_shift - 3);
2662 tbl->it_indirect_levels = levels - 1;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002663 tbl->it_allocated_size = total_allocated;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002664
2665 pr_devel("Created TCE table: ws=%08llx ts=%lx @%08llx\n",
2666 window_size, tce_table_size, bus_offset);
2667
2668 return 0;
2669}
2670
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002671static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2672 unsigned long size, unsigned level)
2673{
2674 const unsigned long addr_ul = (unsigned long) addr &
2675 ~(TCE_PCI_READ | TCE_PCI_WRITE);
2676
2677 if (level) {
2678 long i;
2679 u64 *tmp = (u64 *) addr_ul;
2680
2681 for (i = 0; i < size; ++i) {
2682 unsigned long hpa = be64_to_cpu(tmp[i]);
2683
2684 if (!(hpa & (TCE_PCI_READ | TCE_PCI_WRITE)))
2685 continue;
2686
2687 pnv_pci_ioda2_table_do_free_pages(__va(hpa), size,
2688 level - 1);
2689 }
2690 }
2691
2692 free_pages(addr_ul, get_order(size << 3));
2693}
2694
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002695static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl)
2696{
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002697 const unsigned long size = tbl->it_indirect_levels ?
2698 tbl->it_level_size : tbl->it_size;
2699
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002700 if (!tbl->it_size)
2701 return;
2702
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002703 pnv_pci_ioda2_table_do_free_pages((__be64 *)tbl->it_base, size,
2704 tbl->it_indirect_levels);
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002705}
2706
Gavin Shan373f5652013-04-25 19:21:01 +00002707static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
2708 struct pnv_ioda_pe *pe)
2709{
Gavin Shan373f5652013-04-25 19:21:01 +00002710 int64_t rc;
2711
Gavin Shanccd1c192016-05-20 16:41:31 +10002712 if (!pnv_pci_ioda_pe_dma_weight(pe))
2713 return;
2714
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002715 /* TVE #1 is selected by PCI address bit 59 */
2716 pe->tce_bypass_base = 1ull << 59;
2717
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002718 iommu_register_group(&pe->table_group, phb->hose->global_number,
2719 pe->pe_number);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002720
Gavin Shan373f5652013-04-25 19:21:01 +00002721 /* The PE will reserve all possible 32-bits space */
Gavin Shan373f5652013-04-25 19:21:01 +00002722 pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002723 phb->ioda.m32_pci_base);
Gavin Shan373f5652013-04-25 19:21:01 +00002724
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002725 /* Setup linux iommu table */
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002726 pe->table_group.tce32_start = 0;
2727 pe->table_group.tce32_size = phb->ioda.m32_pci_base;
2728 pe->table_group.max_dynamic_windows_supported =
2729 IOMMU_TABLE_GROUP_MAX_TABLES;
2730 pe->table_group.max_levels = POWERNV_IOMMU_MAX_LEVELS;
2731 pe->table_group.pgsizes = SZ_4K | SZ_64K | SZ_16M;
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002732#ifdef CONFIG_IOMMU_API
2733 pe->table_group.ops = &pnv_pci_ioda2_ops;
2734#endif
2735
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002736 rc = pnv_pci_ioda2_setup_default_config(pe);
Gavin Shan801846d2016-05-03 15:41:34 +10002737 if (rc)
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002738 return;
Gavin Shan373f5652013-04-25 19:21:01 +00002739
Alexey Kardashevskiy20f13b92017-02-21 13:40:20 +11002740 if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002741 pnv_ioda_setup_bus_dma(pe, pe->pbus, true);
Gavin Shan373f5652013-04-25 19:21:01 +00002742}
2743
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002744#ifdef CONFIG_PCI_MSI
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002745int64_t pnv_opal_pci_msi_eoi(struct irq_chip *chip, unsigned int hw_irq)
Gavin Shan137436c2013-04-25 19:20:59 +00002746{
Gavin Shan137436c2013-04-25 19:20:59 +00002747 struct pnv_phb *phb = container_of(chip, struct pnv_phb,
2748 ioda.irq_chip);
Gavin Shan137436c2013-04-25 19:20:59 +00002749
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002750 return opal_pci_msi_eoi(phb->opal_id, hw_irq);
2751}
2752
2753static void pnv_ioda2_msi_eoi(struct irq_data *d)
2754{
2755 int64_t rc;
2756 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
2757 struct irq_chip *chip = irq_data_get_irq_chip(d);
2758
2759 rc = pnv_opal_pci_msi_eoi(chip, hw_irq);
Gavin Shan137436c2013-04-25 19:20:59 +00002760 WARN_ON_ONCE(rc);
2761
2762 icp_native_eoi(d);
2763}
2764
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002765
Ian Munsief4568342016-07-14 07:17:00 +10002766void pnv_set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq)
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002767{
2768 struct irq_data *idata;
2769 struct irq_chip *ichip;
2770
Benjamin Herrenschmidtfb111332016-07-08 16:37:09 +10002771 /* The MSI EOI OPAL call is only needed on PHB3 */
2772 if (phb->model != PNV_PHB_MODEL_PHB3)
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002773 return;
2774
2775 if (!phb->ioda.irq_chip_init) {
2776 /*
2777 * First time we setup an MSI IRQ, we need to setup the
2778 * corresponding IRQ chip to route correctly.
2779 */
2780 idata = irq_get_irq_data(virq);
2781 ichip = irq_data_get_irq_chip(idata);
2782 phb->ioda.irq_chip_init = 1;
2783 phb->ioda.irq_chip = *ichip;
2784 phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
2785 }
2786 irq_set_chip(virq, &phb->ioda.irq_chip);
2787}
2788
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002789/*
2790 * Returns true iff chip is something that we could call
2791 * pnv_opal_pci_msi_eoi for.
2792 */
2793bool is_pnv_opal_msi(struct irq_chip *chip)
2794{
2795 return chip->irq_eoi == pnv_ioda2_msi_eoi;
2796}
2797EXPORT_SYMBOL_GPL(is_pnv_opal_msi);
2798
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002799static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
Gavin Shan137436c2013-04-25 19:20:59 +00002800 unsigned int hwirq, unsigned int virq,
2801 unsigned int is_64, struct msi_msg *msg)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002802{
2803 struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
2804 unsigned int xive_num = hwirq - phb->msi_base;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002805 __be32 data;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002806 int rc;
2807
2808 /* No PE assigned ? bail out ... no MSI for you ! */
2809 if (pe == NULL)
2810 return -ENXIO;
2811
2812 /* Check if we have an MVE */
2813 if (pe->mve_number < 0)
2814 return -ENXIO;
2815
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00002816 /* Force 32-bit MSI on some broken devices */
Benjamin Herrenschmidt36074382014-10-07 16:12:36 +11002817 if (dev->no_64bit_msi)
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00002818 is_64 = 0;
2819
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002820 /* Assign XIVE to PE */
2821 rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
2822 if (rc) {
2823 pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
2824 pci_name(dev), rc, xive_num);
2825 return -EIO;
2826 }
2827
2828 if (is_64) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002829 __be64 addr64;
2830
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002831 rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
2832 &addr64, &data);
2833 if (rc) {
2834 pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
2835 pci_name(dev), rc);
2836 return -EIO;
2837 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002838 msg->address_hi = be64_to_cpu(addr64) >> 32;
2839 msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002840 } else {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002841 __be32 addr32;
2842
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002843 rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
2844 &addr32, &data);
2845 if (rc) {
2846 pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
2847 pci_name(dev), rc);
2848 return -EIO;
2849 }
2850 msg->address_hi = 0;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002851 msg->address_lo = be32_to_cpu(addr32);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002852 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002853 msg->data = be32_to_cpu(data);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002854
Ian Munsief4568342016-07-14 07:17:00 +10002855 pnv_set_msi_irq_chip(phb, virq);
Gavin Shan137436c2013-04-25 19:20:59 +00002856
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002857 pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
Russell Currey1f52f172016-11-16 14:02:15 +11002858 " address=%x_%08x data=%x PE# %x\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002859 pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
2860 msg->address_hi, msg->address_lo, data, pe->pe_number);
2861
2862 return 0;
2863}
2864
2865static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
2866{
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002867 unsigned int count;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002868 const __be32 *prop = of_get_property(phb->hose->dn,
2869 "ibm,opal-msi-ranges", NULL);
2870 if (!prop) {
2871 /* BML Fallback */
2872 prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
2873 }
2874 if (!prop)
2875 return;
2876
2877 phb->msi_base = be32_to_cpup(prop);
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002878 count = be32_to_cpup(prop + 1);
2879 if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002880 pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
2881 phb->hose->global_number);
2882 return;
2883 }
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002884
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002885 phb->msi_setup = pnv_pci_ioda_msi_setup;
2886 phb->msi32_support = 1;
2887 pr_info(" Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002888 count, phb->msi_base);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002889}
2890#else
2891static void pnv_pci_init_ioda_msis(struct pnv_phb *phb) { }
2892#endif /* CONFIG_PCI_MSI */
2893
Wei Yang6e628c72015-03-25 16:23:55 +08002894#ifdef CONFIG_PCI_IOV
2895static void pnv_pci_ioda_fixup_iov_resources(struct pci_dev *pdev)
2896{
Wei Yangf2dd0af2015-10-22 09:22:17 +08002897 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
2898 struct pnv_phb *phb = hose->private_data;
2899 const resource_size_t gate = phb->ioda.m64_segsize >> 2;
Wei Yang6e628c72015-03-25 16:23:55 +08002900 struct resource *res;
2901 int i;
Wei Yangdfcc8d42015-10-22 09:22:18 +08002902 resource_size_t size, total_vf_bar_sz;
Wei Yang6e628c72015-03-25 16:23:55 +08002903 struct pci_dn *pdn;
Wei Yang5b88ec22015-03-25 16:23:58 +08002904 int mul, total_vfs;
Wei Yang6e628c72015-03-25 16:23:55 +08002905
2906 if (!pdev->is_physfn || pdev->is_added)
2907 return;
2908
Wei Yang6e628c72015-03-25 16:23:55 +08002909 pdn = pci_get_pdn(pdev);
2910 pdn->vfs_expanded = 0;
Wei Yangee8222f2015-10-22 09:22:16 +08002911 pdn->m64_single_mode = false;
Wei Yang6e628c72015-03-25 16:23:55 +08002912
Wei Yang5b88ec22015-03-25 16:23:58 +08002913 total_vfs = pci_sriov_get_totalvfs(pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10002914 mul = phb->ioda.total_pe_num;
Wei Yangdfcc8d42015-10-22 09:22:18 +08002915 total_vf_bar_sz = 0;
Wei Yang5b88ec22015-03-25 16:23:58 +08002916
2917 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2918 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2919 if (!res->flags || res->parent)
2920 continue;
Russell Curreyb79331a2016-09-14 16:37:17 +10002921 if (!pnv_pci_is_m64_flags(res->flags)) {
Wei Yangb0331852015-10-22 09:22:14 +08002922 dev_warn(&pdev->dev, "Don't support SR-IOV with"
2923 " non M64 VF BAR%d: %pR. \n",
Wei Yang5b88ec22015-03-25 16:23:58 +08002924 i, res);
Wei Yangb0331852015-10-22 09:22:14 +08002925 goto truncate_iov;
Wei Yang5b88ec22015-03-25 16:23:58 +08002926 }
2927
Wei Yangdfcc8d42015-10-22 09:22:18 +08002928 total_vf_bar_sz += pci_iov_resource_size(pdev,
2929 i + PCI_IOV_RESOURCES);
Wei Yang5b88ec22015-03-25 16:23:58 +08002930
Wei Yangf2dd0af2015-10-22 09:22:17 +08002931 /*
2932 * If bigger than quarter of M64 segment size, just round up
2933 * power of two.
2934 *
2935 * Generally, one M64 BAR maps one IOV BAR. To avoid conflict
2936 * with other devices, IOV BAR size is expanded to be
2937 * (total_pe * VF_BAR_size). When VF_BAR_size is half of M64
2938 * segment size , the expanded size would equal to half of the
2939 * whole M64 space size, which will exhaust the M64 Space and
2940 * limit the system flexibility. This is a design decision to
2941 * set the boundary to quarter of the M64 segment size.
2942 */
Wei Yangdfcc8d42015-10-22 09:22:18 +08002943 if (total_vf_bar_sz > gate) {
Wei Yang5b88ec22015-03-25 16:23:58 +08002944 mul = roundup_pow_of_two(total_vfs);
Wei Yangdfcc8d42015-10-22 09:22:18 +08002945 dev_info(&pdev->dev,
2946 "VF BAR Total IOV size %llx > %llx, roundup to %d VFs\n",
2947 total_vf_bar_sz, gate, mul);
Wei Yangee8222f2015-10-22 09:22:16 +08002948 pdn->m64_single_mode = true;
Wei Yang5b88ec22015-03-25 16:23:58 +08002949 break;
2950 }
2951 }
2952
Wei Yang6e628c72015-03-25 16:23:55 +08002953 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2954 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2955 if (!res->flags || res->parent)
2956 continue;
Wei Yang6e628c72015-03-25 16:23:55 +08002957
Wei Yang6e628c72015-03-25 16:23:55 +08002958 size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
Wei Yangee8222f2015-10-22 09:22:16 +08002959 /*
2960 * On PHB3, the minimum size alignment of M64 BAR in single
2961 * mode is 32MB.
2962 */
2963 if (pdn->m64_single_mode && (size < SZ_32M))
2964 goto truncate_iov;
2965 dev_dbg(&pdev->dev, " Fixing VF BAR%d: %pR to\n", i, res);
Wei Yang5b88ec22015-03-25 16:23:58 +08002966 res->end = res->start + size * mul - 1;
Wei Yang6e628c72015-03-25 16:23:55 +08002967 dev_dbg(&pdev->dev, " %pR\n", res);
2968 dev_info(&pdev->dev, "VF BAR%d: %pR (expanded to %d VFs for PE alignment)",
Wei Yang5b88ec22015-03-25 16:23:58 +08002969 i, res, mul);
Wei Yang6e628c72015-03-25 16:23:55 +08002970 }
Wei Yang5b88ec22015-03-25 16:23:58 +08002971 pdn->vfs_expanded = mul;
Wei Yangb0331852015-10-22 09:22:14 +08002972
2973 return;
2974
2975truncate_iov:
2976 /* To save MMIO space, IOV BAR is truncated. */
2977 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2978 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2979 res->flags = 0;
2980 res->end = res->start - 1;
2981 }
Wei Yang6e628c72015-03-25 16:23:55 +08002982}
2983#endif /* CONFIG_PCI_IOV */
2984
Gavin Shan23e79422016-05-03 15:41:27 +10002985static void pnv_ioda_setup_pe_res(struct pnv_ioda_pe *pe,
2986 struct resource *res)
2987{
2988 struct pnv_phb *phb = pe->phb;
2989 struct pci_bus_region region;
2990 int index;
2991 int64_t rc;
2992
2993 if (!res || !res->flags || res->start > res->end)
2994 return;
2995
2996 if (res->flags & IORESOURCE_IO) {
2997 region.start = res->start - phb->ioda.io_pci_base;
2998 region.end = res->end - phb->ioda.io_pci_base;
2999 index = region.start / phb->ioda.io_segsize;
3000
3001 while (index < phb->ioda.total_pe_num &&
3002 region.start <= region.end) {
3003 phb->ioda.io_segmap[index] = pe->pe_number;
3004 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3005 pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
3006 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +11003007 pr_err("%s: Error %lld mapping IO segment#%d to PE#%x\n",
Gavin Shan23e79422016-05-03 15:41:27 +10003008 __func__, rc, index, pe->pe_number);
3009 break;
3010 }
3011
3012 region.start += phb->ioda.io_segsize;
3013 index++;
3014 }
3015 } else if ((res->flags & IORESOURCE_MEM) &&
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003016 !pnv_pci_is_m64(phb, res)) {
Gavin Shan23e79422016-05-03 15:41:27 +10003017 region.start = res->start -
3018 phb->hose->mem_offset[0] -
3019 phb->ioda.m32_pci_base;
3020 region.end = res->end -
3021 phb->hose->mem_offset[0] -
3022 phb->ioda.m32_pci_base;
3023 index = region.start / phb->ioda.m32_segsize;
3024
3025 while (index < phb->ioda.total_pe_num &&
3026 region.start <= region.end) {
3027 phb->ioda.m32_segmap[index] = pe->pe_number;
3028 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3029 pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
3030 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +11003031 pr_err("%s: Error %lld mapping M32 segment#%d to PE#%x",
Gavin Shan23e79422016-05-03 15:41:27 +10003032 __func__, rc, index, pe->pe_number);
3033 break;
3034 }
3035
3036 region.start += phb->ioda.m32_segsize;
3037 index++;
3038 }
3039 }
3040}
3041
Gavin Shan11685be2012-08-20 03:49:16 +00003042/*
3043 * This function is supposed to be called on basis of PE from top
3044 * to bottom style. So the the I/O or MMIO segment assigned to
Masahiro Yamada03671052017-02-27 14:29:28 -08003045 * parent PE could be overridden by its child PEs if necessary.
Gavin Shan11685be2012-08-20 03:49:16 +00003046 */
Gavin Shan23e79422016-05-03 15:41:27 +10003047static void pnv_ioda_setup_pe_seg(struct pnv_ioda_pe *pe)
Gavin Shan11685be2012-08-20 03:49:16 +00003048{
Gavin Shan69d733e2016-05-03 15:41:28 +10003049 struct pci_dev *pdev;
Gavin Shan23e79422016-05-03 15:41:27 +10003050 int i;
Gavin Shan11685be2012-08-20 03:49:16 +00003051
3052 /*
3053 * NOTE: We only care PCI bus based PE for now. For PCI
3054 * device based PE, for example SRIOV sensitive VF should
3055 * be figured out later.
3056 */
3057 BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
3058
Gavin Shan69d733e2016-05-03 15:41:28 +10003059 list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
3060 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
3061 pnv_ioda_setup_pe_res(pe, &pdev->resource[i]);
3062
3063 /*
3064 * If the PE contains all subordinate PCI buses, the
3065 * windows of the child bridges should be mapped to
3066 * the PE as well.
3067 */
3068 if (!(pe->flags & PNV_IODA_PE_BUS_ALL) || !pci_is_bridge(pdev))
3069 continue;
3070 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
3071 pnv_ioda_setup_pe_res(pe,
3072 &pdev->resource[PCI_BRIDGE_RESOURCES + i]);
3073 }
Gavin Shan11685be2012-08-20 03:49:16 +00003074}
3075
Russell Currey98b665d2016-07-28 15:05:03 +10003076#ifdef CONFIG_DEBUG_FS
3077static int pnv_pci_diag_data_set(void *data, u64 val)
3078{
3079 struct pci_controller *hose;
3080 struct pnv_phb *phb;
3081 s64 ret;
3082
3083 if (val != 1ULL)
3084 return -EINVAL;
3085
3086 hose = (struct pci_controller *)data;
3087 if (!hose || !hose->private_data)
3088 return -ENODEV;
3089
3090 phb = hose->private_data;
3091
3092 /* Retrieve the diag data from firmware */
3093 ret = opal_pci_get_phb_diag_data2(phb->opal_id, phb->diag.blob,
3094 PNV_PCI_DIAG_BUF_SIZE);
3095 if (ret != OPAL_SUCCESS)
3096 return -EIO;
3097
3098 /* Print the diag data to the kernel log */
3099 pnv_pci_dump_phb_diag_data(phb->hose, phb->diag.blob);
3100 return 0;
3101}
3102
3103DEFINE_SIMPLE_ATTRIBUTE(pnv_pci_diag_data_fops, NULL,
3104 pnv_pci_diag_data_set, "%llu\n");
3105
3106#endif /* CONFIG_DEBUG_FS */
3107
Gavin Shan37c367f2013-06-20 18:13:25 +08003108static void pnv_pci_ioda_create_dbgfs(void)
3109{
3110#ifdef CONFIG_DEBUG_FS
3111 struct pci_controller *hose, *tmp;
3112 struct pnv_phb *phb;
3113 char name[16];
3114
3115 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
3116 phb = hose->private_data;
3117
Gavin Shanccd1c192016-05-20 16:41:31 +10003118 /* Notify initialization of PHB done */
3119 phb->initialized = 1;
3120
Gavin Shan37c367f2013-06-20 18:13:25 +08003121 sprintf(name, "PCI%04x", hose->global_number);
3122 phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
Russell Currey98b665d2016-07-28 15:05:03 +10003123 if (!phb->dbgfs) {
Gavin Shan37c367f2013-06-20 18:13:25 +08003124 pr_warning("%s: Error on creating debugfs on PHB#%x\n",
3125 __func__, hose->global_number);
Russell Currey98b665d2016-07-28 15:05:03 +10003126 continue;
3127 }
3128
3129 debugfs_create_file("dump_diag_regs", 0200, phb->dbgfs, hose,
3130 &pnv_pci_diag_data_fops);
Gavin Shan37c367f2013-06-20 18:13:25 +08003131 }
3132#endif /* CONFIG_DEBUG_FS */
3133}
3134
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08003135static void pnv_pci_ioda_fixup(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00003136{
3137 pnv_pci_ioda_setup_PEs();
Gavin Shanccd1c192016-05-20 16:41:31 +10003138 pnv_pci_ioda_setup_iommu_api();
Gavin Shan37c367f2013-06-20 18:13:25 +08003139 pnv_pci_ioda_create_dbgfs();
3140
Gavin Shane9cc17d2013-06-20 13:21:14 +08003141#ifdef CONFIG_EEH
Gavin Shane9cc17d2013-06-20 13:21:14 +08003142 eeh_init();
Mike Qiudadcd6d2014-06-26 02:58:47 -04003143 eeh_addr_cache_build();
Gavin Shane9cc17d2013-06-20 13:21:14 +08003144#endif
Gavin Shanfb446ad2012-08-20 03:49:14 +00003145}
3146
Gavin Shan271fd032012-09-11 16:59:47 -06003147/*
3148 * Returns the alignment for I/O or memory windows for P2P
3149 * bridges. That actually depends on how PEs are segmented.
3150 * For now, we return I/O or M32 segment size for PE sensitive
3151 * P2P bridges. Otherwise, the default values (4KiB for I/O,
3152 * 1MiB for memory) will be returned.
3153 *
3154 * The current PCI bus might be put into one PE, which was
3155 * create against the parent PCI bridge. For that case, we
3156 * needn't enlarge the alignment so that we can save some
3157 * resources.
3158 */
3159static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
3160 unsigned long type)
3161{
3162 struct pci_dev *bridge;
3163 struct pci_controller *hose = pci_bus_to_host(bus);
3164 struct pnv_phb *phb = hose->private_data;
3165 int num_pci_bridges = 0;
3166
3167 bridge = bus->self;
3168 while (bridge) {
3169 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
3170 num_pci_bridges++;
3171 if (num_pci_bridges >= 2)
3172 return 1;
3173 }
3174
3175 bridge = bridge->bus->self;
3176 }
3177
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003178 /*
3179 * We fall back to M32 if M64 isn't supported. We enforce the M64
3180 * alignment for any 64-bit resource, PCIe doesn't care and
3181 * bridges only do 64-bit prefetchable anyway.
3182 */
Russell Curreyb79331a2016-09-14 16:37:17 +10003183 if (phb->ioda.m64_segsize && pnv_pci_is_m64_flags(type))
Guo Chao262af552014-07-21 14:42:30 +10003184 return phb->ioda.m64_segsize;
Gavin Shan271fd032012-09-11 16:59:47 -06003185 if (type & IORESOURCE_MEM)
3186 return phb->ioda.m32_segsize;
3187
3188 return phb->ioda.io_segsize;
3189}
3190
Gavin Shan40e2a472016-05-20 16:41:33 +10003191/*
3192 * We are updating root port or the upstream port of the
3193 * bridge behind the root port with PHB's windows in order
3194 * to accommodate the changes on required resources during
3195 * PCI (slot) hotplug, which is connected to either root
3196 * port or the downstream ports of PCIe switch behind the
3197 * root port.
3198 */
3199static void pnv_pci_fixup_bridge_resources(struct pci_bus *bus,
3200 unsigned long type)
3201{
3202 struct pci_controller *hose = pci_bus_to_host(bus);
3203 struct pnv_phb *phb = hose->private_data;
3204 struct pci_dev *bridge = bus->self;
3205 struct resource *r, *w;
3206 bool msi_region = false;
3207 int i;
3208
3209 /* Check if we need apply fixup to the bridge's windows */
3210 if (!pci_is_root_bus(bridge->bus) &&
3211 !pci_is_root_bus(bridge->bus->self->bus))
3212 return;
3213
3214 /* Fixup the resources */
3215 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
3216 r = &bridge->resource[PCI_BRIDGE_RESOURCES + i];
3217 if (!r->flags || !r->parent)
3218 continue;
3219
3220 w = NULL;
3221 if (r->flags & type & IORESOURCE_IO)
3222 w = &hose->io_resource;
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003223 else if (pnv_pci_is_m64(phb, r) &&
Gavin Shan40e2a472016-05-20 16:41:33 +10003224 (type & IORESOURCE_PREFETCH) &&
3225 phb->ioda.m64_segsize)
3226 w = &hose->mem_resources[1];
3227 else if (r->flags & type & IORESOURCE_MEM) {
3228 w = &hose->mem_resources[0];
3229 msi_region = true;
3230 }
3231
3232 r->start = w->start;
3233 r->end = w->end;
3234
3235 /* The 64KB 32-bits MSI region shouldn't be included in
3236 * the 32-bits bridge window. Otherwise, we can see strange
3237 * issues. One of them is EEH error observed on Garrison.
3238 *
3239 * Exclude top 1MB region which is the minimal alignment of
3240 * 32-bits bridge window.
3241 */
3242 if (msi_region) {
3243 r->end += 0x10000;
3244 r->end -= 0x100000;
3245 }
3246 }
3247}
3248
Gavin Shanccd1c192016-05-20 16:41:31 +10003249static void pnv_pci_setup_bridge(struct pci_bus *bus, unsigned long type)
3250{
3251 struct pci_controller *hose = pci_bus_to_host(bus);
3252 struct pnv_phb *phb = hose->private_data;
3253 struct pci_dev *bridge = bus->self;
3254 struct pnv_ioda_pe *pe;
3255 bool all = (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE);
3256
Gavin Shan40e2a472016-05-20 16:41:33 +10003257 /* Extend bridge's windows if necessary */
3258 pnv_pci_fixup_bridge_resources(bus, type);
3259
Gavin Shan63803c32016-05-20 16:41:32 +10003260 /* The PE for root bus should be realized before any one else */
3261 if (!phb->ioda.root_pe_populated) {
3262 pe = pnv_ioda_setup_bus_PE(phb->hose->bus, false);
3263 if (pe) {
3264 phb->ioda.root_pe_idx = pe->pe_number;
3265 phb->ioda.root_pe_populated = true;
3266 }
3267 }
3268
Gavin Shanccd1c192016-05-20 16:41:31 +10003269 /* Don't assign PE to PCI bus, which doesn't have subordinate devices */
3270 if (list_empty(&bus->devices))
3271 return;
3272
3273 /* Reserve PEs according to used M64 resources */
3274 if (phb->reserve_m64_pe)
3275 phb->reserve_m64_pe(bus, NULL, all);
3276
3277 /*
3278 * Assign PE. We might run here because of partial hotplug.
3279 * For the case, we just pick up the existing PE and should
3280 * not allocate resources again.
3281 */
3282 pe = pnv_ioda_setup_bus_PE(bus, all);
3283 if (!pe)
3284 return;
3285
3286 pnv_ioda_setup_pe_seg(pe);
3287 switch (phb->type) {
3288 case PNV_PHB_IODA1:
3289 pnv_pci_ioda1_setup_dma_pe(phb, pe);
3290 break;
3291 case PNV_PHB_IODA2:
3292 pnv_pci_ioda2_setup_dma_pe(phb, pe);
3293 break;
3294 default:
Russell Currey1f52f172016-11-16 14:02:15 +11003295 pr_warn("%s: No DMA for PHB#%x (type %d)\n",
Gavin Shanccd1c192016-05-20 16:41:31 +10003296 __func__, phb->hose->global_number, phb->type);
3297 }
3298}
3299
Wei Yang5350ab32015-03-25 16:23:56 +08003300#ifdef CONFIG_PCI_IOV
3301static resource_size_t pnv_pci_iov_resource_alignment(struct pci_dev *pdev,
3302 int resno)
3303{
Wei Yangee8222f2015-10-22 09:22:16 +08003304 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3305 struct pnv_phb *phb = hose->private_data;
Wei Yang5350ab32015-03-25 16:23:56 +08003306 struct pci_dn *pdn = pci_get_pdn(pdev);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003307 resource_size_t align;
Wei Yang5350ab32015-03-25 16:23:56 +08003308
Wei Yang7fbe7a92015-10-22 09:22:15 +08003309 /*
3310 * On PowerNV platform, IOV BAR is mapped by M64 BAR to enable the
3311 * SR-IOV. While from hardware perspective, the range mapped by M64
3312 * BAR should be size aligned.
3313 *
Wei Yangee8222f2015-10-22 09:22:16 +08003314 * When IOV BAR is mapped with M64 BAR in Single PE mode, the extra
3315 * powernv-specific hardware restriction is gone. But if just use the
3316 * VF BAR size as the alignment, PF BAR / VF BAR may be allocated with
3317 * in one segment of M64 #15, which introduces the PE conflict between
3318 * PF and VF. Based on this, the minimum alignment of an IOV BAR is
3319 * m64_segsize.
3320 *
Wei Yang7fbe7a92015-10-22 09:22:15 +08003321 * This function returns the total IOV BAR size if M64 BAR is in
3322 * Shared PE mode or just VF BAR size if not.
Wei Yangee8222f2015-10-22 09:22:16 +08003323 * If the M64 BAR is in Single PE mode, return the VF BAR size or
3324 * M64 segment size if IOV BAR size is less.
Wei Yang7fbe7a92015-10-22 09:22:15 +08003325 */
Wei Yang5350ab32015-03-25 16:23:56 +08003326 align = pci_iov_resource_size(pdev, resno);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003327 if (!pdn->vfs_expanded)
3328 return align;
Wei Yangee8222f2015-10-22 09:22:16 +08003329 if (pdn->m64_single_mode)
3330 return max(align, (resource_size_t)phb->ioda.m64_segsize);
Wei Yang5350ab32015-03-25 16:23:56 +08003331
Wei Yang7fbe7a92015-10-22 09:22:15 +08003332 return pdn->vfs_expanded * align;
Wei Yang5350ab32015-03-25 16:23:56 +08003333}
3334#endif /* CONFIG_PCI_IOV */
3335
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003336/* Prevent enabling devices for which we couldn't properly
3337 * assign a PE
3338 */
Ian Munsie4361b032016-07-14 07:17:06 +10003339bool pnv_pci_enable_device_hook(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003340{
Gavin Shandb1266c2012-08-20 03:49:18 +00003341 struct pci_controller *hose = pci_bus_to_host(dev->bus);
3342 struct pnv_phb *phb = hose->private_data;
3343 struct pci_dn *pdn;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003344
Gavin Shandb1266c2012-08-20 03:49:18 +00003345 /* The function is probably called while the PEs have
3346 * not be created yet. For example, resource reassignment
3347 * during PCI probe period. We just skip the check if
3348 * PEs isn't ready.
3349 */
3350 if (!phb->initialized)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003351 return true;
Gavin Shandb1266c2012-08-20 03:49:18 +00003352
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00003353 pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003354 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003355 return false;
Gavin Shandb1266c2012-08-20 03:49:18 +00003356
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003357 return true;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003358}
3359
Gavin Shanc5f77002016-05-20 16:41:35 +10003360static long pnv_pci_ioda1_unset_window(struct iommu_table_group *table_group,
3361 int num)
3362{
3363 struct pnv_ioda_pe *pe = container_of(table_group,
3364 struct pnv_ioda_pe, table_group);
3365 struct pnv_phb *phb = pe->phb;
3366 unsigned int idx;
3367 long rc;
3368
3369 pe_info(pe, "Removing DMA window #%d\n", num);
3370 for (idx = 0; idx < phb->ioda.dma32_count; idx++) {
3371 if (phb->ioda.dma32_segmap[idx] != pe->pe_number)
3372 continue;
3373
3374 rc = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
3375 idx, 0, 0ul, 0ul, 0ul);
3376 if (rc != OPAL_SUCCESS) {
3377 pe_warn(pe, "Failure %ld unmapping DMA32 segment#%d\n",
3378 rc, idx);
3379 return rc;
3380 }
3381
3382 phb->ioda.dma32_segmap[idx] = IODA_INVALID_PE;
3383 }
3384
3385 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
3386 return OPAL_SUCCESS;
3387}
3388
3389static void pnv_pci_ioda1_release_pe_dma(struct pnv_ioda_pe *pe)
3390{
3391 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3392 struct iommu_table *tbl = pe->table_group.tables[0];
3393 int64_t rc;
3394
3395 if (!weight)
3396 return;
3397
3398 rc = pnv_pci_ioda1_unset_window(&pe->table_group, 0);
3399 if (rc != OPAL_SUCCESS)
3400 return;
3401
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10003402 pnv_pci_p7ioc_tce_invalidate(tbl, tbl->it_offset, tbl->it_size, false);
Gavin Shanc5f77002016-05-20 16:41:35 +10003403 if (pe->table_group.group) {
3404 iommu_group_put(pe->table_group.group);
3405 WARN_ON(pe->table_group.group);
3406 }
3407
3408 free_pages(tbl->it_base, get_order(tbl->it_size << 3));
3409 iommu_free_table(tbl, "pnv");
3410}
3411
3412static void pnv_pci_ioda2_release_pe_dma(struct pnv_ioda_pe *pe)
3413{
3414 struct iommu_table *tbl = pe->table_group.tables[0];
3415 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3416#ifdef CONFIG_IOMMU_API
3417 int64_t rc;
3418#endif
3419
3420 if (!weight)
3421 return;
3422
3423#ifdef CONFIG_IOMMU_API
3424 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
3425 if (rc)
3426 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
3427#endif
3428
3429 pnv_pci_ioda2_set_bypass(pe, false);
3430 if (pe->table_group.group) {
3431 iommu_group_put(pe->table_group.group);
3432 WARN_ON(pe->table_group.group);
3433 }
3434
3435 pnv_pci_ioda2_table_free_pages(tbl);
3436 iommu_free_table(tbl, "pnv");
3437}
3438
3439static void pnv_ioda_free_pe_seg(struct pnv_ioda_pe *pe,
3440 unsigned short win,
3441 unsigned int *map)
3442{
3443 struct pnv_phb *phb = pe->phb;
3444 int idx;
3445 int64_t rc;
3446
3447 for (idx = 0; idx < phb->ioda.total_pe_num; idx++) {
3448 if (map[idx] != pe->pe_number)
3449 continue;
3450
3451 if (win == OPAL_M64_WINDOW_TYPE)
3452 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3453 phb->ioda.reserved_pe_idx, win,
3454 idx / PNV_IODA1_M64_SEGS,
3455 idx % PNV_IODA1_M64_SEGS);
3456 else
3457 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3458 phb->ioda.reserved_pe_idx, win, 0, idx);
3459
3460 if (rc != OPAL_SUCCESS)
3461 pe_warn(pe, "Error %ld unmapping (%d) segment#%d\n",
3462 rc, win, idx);
3463
3464 map[idx] = IODA_INVALID_PE;
3465 }
3466}
3467
3468static void pnv_ioda_release_pe_seg(struct pnv_ioda_pe *pe)
3469{
3470 struct pnv_phb *phb = pe->phb;
3471
3472 if (phb->type == PNV_PHB_IODA1) {
3473 pnv_ioda_free_pe_seg(pe, OPAL_IO_WINDOW_TYPE,
3474 phb->ioda.io_segmap);
3475 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3476 phb->ioda.m32_segmap);
3477 pnv_ioda_free_pe_seg(pe, OPAL_M64_WINDOW_TYPE,
3478 phb->ioda.m64_segmap);
3479 } else if (phb->type == PNV_PHB_IODA2) {
3480 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3481 phb->ioda.m32_segmap);
3482 }
3483}
3484
3485static void pnv_ioda_release_pe(struct pnv_ioda_pe *pe)
3486{
3487 struct pnv_phb *phb = pe->phb;
3488 struct pnv_ioda_pe *slave, *tmp;
3489
Gavin Shanc5f77002016-05-20 16:41:35 +10003490 list_del(&pe->list);
3491 switch (phb->type) {
3492 case PNV_PHB_IODA1:
3493 pnv_pci_ioda1_release_pe_dma(pe);
3494 break;
3495 case PNV_PHB_IODA2:
3496 pnv_pci_ioda2_release_pe_dma(pe);
3497 break;
3498 default:
3499 WARN_ON(1);
3500 }
3501
3502 pnv_ioda_release_pe_seg(pe);
3503 pnv_ioda_deconfigure_pe(pe->phb, pe);
Gavin Shanb3144272016-09-06 14:16:44 +10003504
3505 /* Release slave PEs in the compound PE */
3506 if (pe->flags & PNV_IODA_PE_MASTER) {
3507 list_for_each_entry_safe(slave, tmp, &pe->slaves, list) {
3508 list_del(&slave->list);
3509 pnv_ioda_free_pe(slave);
3510 }
3511 }
3512
Gavin Shan6eaed162016-09-13 16:40:24 +10003513 /*
3514 * The PE for root bus can be removed because of hotplug in EEH
3515 * recovery for fenced PHB error. We need to mark the PE dead so
3516 * that it can be populated again in PCI hot add path. The PE
3517 * shouldn't be destroyed as it's the global reserved resource.
3518 */
3519 if (phb->ioda.root_pe_populated &&
3520 phb->ioda.root_pe_idx == pe->pe_number)
3521 phb->ioda.root_pe_populated = false;
3522 else
3523 pnv_ioda_free_pe(pe);
Gavin Shanc5f77002016-05-20 16:41:35 +10003524}
3525
3526static void pnv_pci_release_device(struct pci_dev *pdev)
3527{
3528 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3529 struct pnv_phb *phb = hose->private_data;
3530 struct pci_dn *pdn = pci_get_pdn(pdev);
3531 struct pnv_ioda_pe *pe;
3532
3533 if (pdev->is_virtfn)
3534 return;
3535
3536 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
3537 return;
3538
Gavin Shan29bf2822016-09-06 16:34:01 +10003539 /*
3540 * PCI hotplug can happen as part of EEH error recovery. The @pdn
3541 * isn't removed and added afterwards in this scenario. We should
3542 * set the PE number in @pdn to an invalid one. Otherwise, the PE's
3543 * device count is decreased on removing devices while failing to
3544 * be increased on adding devices. It leads to unbalanced PE's device
3545 * count and eventually make normal PCI hotplug path broken.
3546 */
Gavin Shanc5f77002016-05-20 16:41:35 +10003547 pe = &phb->ioda.pe_array[pdn->pe_number];
Gavin Shan29bf2822016-09-06 16:34:01 +10003548 pdn->pe_number = IODA_INVALID_PE;
3549
Gavin Shanc5f77002016-05-20 16:41:35 +10003550 WARN_ON(--pe->device_count < 0);
3551 if (pe->device_count == 0)
3552 pnv_ioda_release_pe(pe);
3553}
3554
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003555static void pnv_pci_ioda_shutdown(struct pci_controller *hose)
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003556{
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003557 struct pnv_phb *phb = hose->private_data;
3558
Gavin Shand1a85ee2014-09-30 12:39:05 +10003559 opal_pci_reset(phb->opal_id, OPAL_RESET_PCI_IODA_TABLE,
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003560 OPAL_ASSERT_RESET);
3561}
3562
Daniel Axtens92ae0352015-04-28 15:12:05 +10003563static const struct pci_controller_ops pnv_pci_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003564 .dma_dev_setup = pnv_pci_dma_dev_setup,
3565 .dma_bus_setup = pnv_pci_dma_bus_setup,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003566#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003567 .setup_msi_irqs = pnv_setup_msi_irqs,
3568 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003569#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003570 .enable_device_hook = pnv_pci_enable_device_hook,
Gavin Shanc5f77002016-05-20 16:41:35 +10003571 .release_device = pnv_pci_release_device,
Gavin Shancb4224c2016-05-03 15:41:21 +10003572 .window_alignment = pnv_pci_window_alignment,
Gavin Shanccd1c192016-05-20 16:41:31 +10003573 .setup_bridge = pnv_pci_setup_bridge,
Gavin Shancb4224c2016-05-03 15:41:21 +10003574 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3575 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3576 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3577 .shutdown = pnv_pci_ioda_shutdown,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003578};
3579
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003580static int pnv_npu_dma_set_mask(struct pci_dev *npdev, u64 dma_mask)
3581{
3582 dev_err_once(&npdev->dev,
3583 "%s operation unsupported for NVLink devices\n",
3584 __func__);
3585 return -EPERM;
3586}
3587
Alistair Popple5d2aa712015-12-17 13:43:13 +11003588static const struct pci_controller_ops pnv_npu_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003589 .dma_dev_setup = pnv_pci_dma_dev_setup,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003590#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003591 .setup_msi_irqs = pnv_setup_msi_irqs,
3592 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003593#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003594 .enable_device_hook = pnv_pci_enable_device_hook,
3595 .window_alignment = pnv_pci_window_alignment,
3596 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3597 .dma_set_mask = pnv_npu_dma_set_mask,
3598 .shutdown = pnv_pci_ioda_shutdown,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003599};
3600
Ian Munsie4361b032016-07-14 07:17:06 +10003601#ifdef CONFIG_CXL_BASE
3602const struct pci_controller_ops pnv_cxl_cx4_ioda_controller_ops = {
3603 .dma_dev_setup = pnv_pci_dma_dev_setup,
3604 .dma_bus_setup = pnv_pci_dma_bus_setup,
Ian Munsiea2f67d52016-07-14 07:17:10 +10003605#ifdef CONFIG_PCI_MSI
3606 .setup_msi_irqs = pnv_cxl_cx4_setup_msi_irqs,
3607 .teardown_msi_irqs = pnv_cxl_cx4_teardown_msi_irqs,
3608#endif
Ian Munsie4361b032016-07-14 07:17:06 +10003609 .enable_device_hook = pnv_cxl_enable_device_hook,
3610 .disable_device = pnv_cxl_disable_device,
3611 .release_device = pnv_pci_release_device,
3612 .window_alignment = pnv_pci_window_alignment,
3613 .setup_bridge = pnv_pci_setup_bridge,
3614 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3615 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3616 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3617 .shutdown = pnv_pci_ioda_shutdown,
3618};
3619#endif
3620
Anton Blancharde51df2c2014-08-20 08:55:18 +10003621static void __init pnv_pci_init_ioda_phb(struct device_node *np,
3622 u64 hub_id, int ioda_type)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003623{
3624 struct pci_controller *hose;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003625 struct pnv_phb *phb;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003626 unsigned long size, m64map_off, m32map_off, pemap_off;
3627 unsigned long iomap_off = 0, dma32map_off = 0;
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10003628 struct resource r;
Alistair Popplec681b932013-09-23 12:04:57 +10003629 const __be64 *prop64;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003630 const __be32 *prop32;
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003631 int len;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003632 unsigned int segno;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003633 u64 phb_id;
3634 void *aux;
3635 long rc;
3636
Benjamin Herrenschmidt08a45b32016-07-08 16:37:17 +10003637 if (!of_device_is_available(np))
3638 return;
3639
Gavin Shan9497a1c2016-06-21 12:35:56 +10003640 pr_info("Initializing %s PHB (%s)\n",
3641 pnv_phb_names[ioda_type], of_node_full_name(np));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003642
3643 prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
3644 if (!prop64) {
3645 pr_err(" Missing \"ibm,opal-phbid\" property !\n");
3646 return;
3647 }
3648 phb_id = be64_to_cpup(prop64);
3649 pr_debug(" PHB-ID : 0x%016llx\n", phb_id);
3650
Michael Ellermane39f223f2014-11-18 16:47:35 +11003651 phb = memblock_virt_alloc(sizeof(struct pnv_phb), 0);
Gavin Shan58d714e2013-07-31 16:47:00 +08003652
3653 /* Allocate PCI controller */
Gavin Shan58d714e2013-07-31 16:47:00 +08003654 phb->hose = hose = pcibios_alloc_controller(np);
3655 if (!phb->hose) {
3656 pr_err(" Can't allocate PCI controller for %s\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003657 np->full_name);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003658 memblock_free(__pa(phb), sizeof(struct pnv_phb));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003659 return;
3660 }
3661
3662 spin_lock_init(&phb->lock);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003663 prop32 = of_get_property(np, "bus-range", &len);
3664 if (prop32 && len == 8) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003665 hose->first_busno = be32_to_cpu(prop32[0]);
3666 hose->last_busno = be32_to_cpu(prop32[1]);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003667 } else {
3668 pr_warn(" Broken <bus-range> on %s\n", np->full_name);
3669 hose->first_busno = 0;
3670 hose->last_busno = 0xff;
3671 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003672 hose->private_data = phb;
Gavin Shane9cc17d2013-06-20 13:21:14 +08003673 phb->hub_id = hub_id;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003674 phb->opal_id = phb_id;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003675 phb->type = ioda_type;
Wei Yang781a8682015-03-25 16:23:57 +08003676 mutex_init(&phb->ioda.pe_alloc_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003677
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003678 /* Detect specific models for error handling */
3679 if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
3680 phb->model = PNV_PHB_MODEL_P7IOC;
Benjamin Herrenschmidtf3d40c22013-05-04 14:24:32 +00003681 else if (of_device_is_compatible(np, "ibm,power8-pciex"))
Gavin Shanaa0c0332013-04-25 19:20:57 +00003682 phb->model = PNV_PHB_MODEL_PHB3;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003683 else if (of_device_is_compatible(np, "ibm,power8-npu-pciex"))
3684 phb->model = PNV_PHB_MODEL_NPU;
Alistair Popple616badd2017-01-10 15:41:44 +11003685 else if (of_device_is_compatible(np, "ibm,power9-npu-pciex"))
3686 phb->model = PNV_PHB_MODEL_NPU2;
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003687 else
3688 phb->model = PNV_PHB_MODEL_UNKNOWN;
3689
Gavin Shanaa0c0332013-04-25 19:20:57 +00003690 /* Parse 32-bit and IO ranges (if any) */
Gavin Shan2f1ec022013-07-31 16:47:02 +08003691 pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003692
Gavin Shanaa0c0332013-04-25 19:20:57 +00003693 /* Get registers */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10003694 if (!of_address_to_resource(np, 0, &r)) {
3695 phb->regs_phys = r.start;
3696 phb->regs = ioremap(r.start, resource_size(&r));
3697 if (phb->regs == NULL)
3698 pr_err(" Failed to map registers !\n");
3699 }
Gavin Shan577c8c82016-05-20 16:41:28 +10003700
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003701 /* Initialize more IODA stuff */
Gavin Shan92b8f132016-05-03 15:41:24 +10003702 phb->ioda.total_pe_num = 1;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003703 prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
Gavin Shan36954dc2013-11-04 16:32:47 +08003704 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003705 phb->ioda.total_pe_num = be32_to_cpup(prop32);
Gavin Shan36954dc2013-11-04 16:32:47 +08003706 prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
3707 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003708 phb->ioda.reserved_pe_idx = be32_to_cpup(prop32);
Guo Chao262af552014-07-21 14:42:30 +10003709
Gavin Shanc1275622016-05-20 16:41:29 +10003710 /* Invalidate RID to PE# mapping */
3711 for (segno = 0; segno < ARRAY_SIZE(phb->ioda.pe_rmap); segno++)
3712 phb->ioda.pe_rmap[segno] = IODA_INVALID_PE;
3713
Guo Chao262af552014-07-21 14:42:30 +10003714 /* Parse 64-bit MMIO range */
3715 pnv_ioda_parse_m64_window(phb);
3716
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003717 phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
Gavin Shanaa0c0332013-04-25 19:20:57 +00003718 /* FW Has already off top 64k of M32 space (MSI space) */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003719 phb->ioda.m32_size += 0x10000;
3720
Gavin Shan92b8f132016-05-03 15:41:24 +10003721 phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10003722 phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003723 phb->ioda.io_size = hose->pci_io_size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003724 phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003725 phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
3726
Gavin Shan2b923ed2016-05-05 12:04:16 +10003727 /* Calculate how many 32-bit TCE segments we have */
3728 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
3729 PNV_IODA1_DMA32_SEGSIZE;
3730
Gavin Shanc35d2a82013-07-31 16:47:04 +08003731 /* Allocate aux data & arrays. We don't have IO ports on PHB3 */
Alexey Kardashevskiy92a86752016-05-12 15:47:09 +10003732 size = _ALIGN_UP(max_t(unsigned, phb->ioda.total_pe_num, 8) / 8,
3733 sizeof(unsigned long));
Gavin Shan93289d82016-05-03 15:41:29 +10003734 m64map_off = size;
3735 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m64_segmap[0]);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003736 m32map_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003737 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003738 if (phb->type == PNV_PHB_IODA1) {
3739 iomap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003740 size += phb->ioda.total_pe_num * sizeof(phb->ioda.io_segmap[0]);
Gavin Shan2b923ed2016-05-05 12:04:16 +10003741 dma32map_off = size;
3742 size += phb->ioda.dma32_count *
3743 sizeof(phb->ioda.dma32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003744 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003745 pemap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003746 size += phb->ioda.total_pe_num * sizeof(struct pnv_ioda_pe);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003747 aux = memblock_virt_alloc(size, 0);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003748 phb->ioda.pe_alloc = aux;
Gavin Shan93289d82016-05-03 15:41:29 +10003749 phb->ioda.m64_segmap = aux + m64map_off;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003750 phb->ioda.m32_segmap = aux + m32map_off;
Gavin Shan93289d82016-05-03 15:41:29 +10003751 for (segno = 0; segno < phb->ioda.total_pe_num; segno++) {
3752 phb->ioda.m64_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003753 phb->ioda.m32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan93289d82016-05-03 15:41:29 +10003754 }
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003755 if (phb->type == PNV_PHB_IODA1) {
Gavin Shanc35d2a82013-07-31 16:47:04 +08003756 phb->ioda.io_segmap = aux + iomap_off;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003757 for (segno = 0; segno < phb->ioda.total_pe_num; segno++)
3758 phb->ioda.io_segmap[segno] = IODA_INVALID_PE;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003759
3760 phb->ioda.dma32_segmap = aux + dma32map_off;
3761 for (segno = 0; segno < phb->ioda.dma32_count; segno++)
3762 phb->ioda.dma32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003763 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003764 phb->ioda.pe_array = aux + pemap_off;
Gavin Shan63803c32016-05-20 16:41:32 +10003765
3766 /*
3767 * Choose PE number for root bus, which shouldn't have
3768 * M64 resources consumed by its child devices. To pick
3769 * the PE number adjacent to the reserved one if possible.
3770 */
3771 pnv_ioda_reserve_pe(phb, phb->ioda.reserved_pe_idx);
3772 if (phb->ioda.reserved_pe_idx == 0) {
3773 phb->ioda.root_pe_idx = 1;
3774 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3775 } else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1)) {
3776 phb->ioda.root_pe_idx = phb->ioda.reserved_pe_idx - 1;
3777 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3778 } else {
3779 phb->ioda.root_pe_idx = IODA_INVALID_PE;
3780 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003781
3782 INIT_LIST_HEAD(&phb->ioda.pe_list);
Wei Yang781a8682015-03-25 16:23:57 +08003783 mutex_init(&phb->ioda.pe_list_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003784
3785 /* Calculate how many 32-bit TCE segments we have */
Gavin Shan2b923ed2016-05-05 12:04:16 +10003786 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
Gavin Shanacce9712016-05-03 15:41:33 +10003787 PNV_IODA1_DMA32_SEGSIZE;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003788
Gavin Shanaa0c0332013-04-25 19:20:57 +00003789#if 0 /* We should really do that ... */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003790 rc = opal_pci_set_phb_mem_window(opal->phb_id,
3791 window_type,
3792 window_num,
3793 starting_real_address,
3794 starting_pci_address,
3795 segment_size);
3796#endif
3797
Guo Chao262af552014-07-21 14:42:30 +10003798 pr_info(" %03d (%03d) PE's M32: 0x%x [segment=0x%x]\n",
Gavin Shan92b8f132016-05-03 15:41:24 +10003799 phb->ioda.total_pe_num, phb->ioda.reserved_pe_idx,
Guo Chao262af552014-07-21 14:42:30 +10003800 phb->ioda.m32_size, phb->ioda.m32_segsize);
3801 if (phb->ioda.m64_size)
3802 pr_info(" M64: 0x%lx [segment=0x%lx]\n",
3803 phb->ioda.m64_size, phb->ioda.m64_segsize);
3804 if (phb->ioda.io_size)
3805 pr_info(" IO: 0x%x [segment=0x%x]\n",
3806 phb->ioda.io_size, phb->ioda.io_segsize);
3807
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003808
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003809 phb->hose->ops = &pnv_pci_ops;
Gavin Shan49dec922014-07-21 14:42:33 +10003810 phb->get_pe_state = pnv_ioda_get_pe_state;
3811 phb->freeze_pe = pnv_ioda_freeze_pe;
3812 phb->unfreeze_pe = pnv_ioda_unfreeze_pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003813
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003814 /* Setup MSI support */
3815 pnv_pci_init_ioda_msis(phb);
3816
Gavin Shanc40a4212012-08-20 03:49:20 +00003817 /*
3818 * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
3819 * to let the PCI core do resource assignment. It's supposed
3820 * that the PCI core will do correct I/O and MMIO alignment
3821 * for the P2P bridge bars so that each PCI bus (excluding
3822 * the child P2P bridges) can form individual PE.
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003823 */
Gavin Shanfb446ad2012-08-20 03:49:14 +00003824 ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003825
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003826 if (phb->type == PNV_PHB_NPU) {
Alistair Popple5d2aa712015-12-17 13:43:13 +11003827 hose->controller_ops = pnv_npu_ioda_controller_ops;
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003828 } else {
3829 phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003830 hose->controller_ops = pnv_pci_ioda_controller_ops;
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003831 }
Michael Ellermanad30cb92015-04-14 09:29:23 +10003832
Wei Yang6e628c72015-03-25 16:23:55 +08003833#ifdef CONFIG_PCI_IOV
3834 ppc_md.pcibios_fixup_sriov = pnv_pci_ioda_fixup_iov_resources;
Wei Yang5350ab32015-03-25 16:23:56 +08003835 ppc_md.pcibios_iov_resource_alignment = pnv_pci_iov_resource_alignment;
Michael Ellermanad30cb92015-04-14 09:29:23 +10003836#endif
3837
Gavin Shanc40a4212012-08-20 03:49:20 +00003838 pci_add_flags(PCI_REASSIGN_ALL_RSRC);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003839
3840 /* Reset IODA tables to a clean state */
Gavin Shand1a85ee2014-09-30 12:39:05 +10003841 rc = opal_pci_reset(phb_id, OPAL_RESET_PCI_IODA_TABLE, OPAL_ASSERT_RESET);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003842 if (rc)
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +00003843 pr_warning(" OPAL Error %ld performing IODA table reset !\n", rc);
Gavin Shan361f2a22014-04-24 18:00:25 +10003844
Andrew Donnellan6060e9e2016-09-16 20:39:44 +10003845 /*
3846 * If we're running in kdump kernel, the previous kernel never
Gavin Shan361f2a22014-04-24 18:00:25 +10003847 * shutdown PCI devices correctly. We already got IODA table
3848 * cleaned out. So we have to issue PHB reset to stop all PCI
Andrew Donnellan6060e9e2016-09-16 20:39:44 +10003849 * transactions from previous kernel.
Gavin Shan361f2a22014-04-24 18:00:25 +10003850 */
3851 if (is_kdump_kernel()) {
3852 pr_info(" Issue PHB reset ...\n");
Gavin Shancadf3642015-02-16 14:45:47 +11003853 pnv_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
3854 pnv_eeh_phb_reset(hose, EEH_RESET_DEACTIVATE);
Gavin Shan361f2a22014-04-24 18:00:25 +10003855 }
Guo Chao262af552014-07-21 14:42:30 +10003856
Gavin Shan9e9e8932014-11-12 13:36:05 +11003857 /* Remove M64 resource if we can't configure it successfully */
3858 if (!phb->init_m64 || phb->init_m64(phb))
Guo Chao262af552014-07-21 14:42:30 +10003859 hose->mem_resources[1].flags = 0;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003860}
3861
Bjorn Helgaas67975002013-07-02 12:20:03 -06003862void __init pnv_pci_init_ioda2_phb(struct device_node *np)
Gavin Shanaa0c0332013-04-25 19:20:57 +00003863{
Gavin Shane9cc17d2013-06-20 13:21:14 +08003864 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003865}
3866
Alistair Popple5d2aa712015-12-17 13:43:13 +11003867void __init pnv_pci_init_npu_phb(struct device_node *np)
3868{
3869 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU);
3870}
3871
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003872void __init pnv_pci_init_ioda_hub(struct device_node *np)
3873{
3874 struct device_node *phbn;
Alistair Popplec681b932013-09-23 12:04:57 +10003875 const __be64 *prop64;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003876 u64 hub_id;
3877
3878 pr_info("Probing IODA IO-Hub %s\n", np->full_name);
3879
3880 prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
3881 if (!prop64) {
3882 pr_err(" Missing \"ibm,opal-hubid\" property !\n");
3883 return;
3884 }
3885 hub_id = be64_to_cpup(prop64);
3886 pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
3887
3888 /* Count child PHBs */
3889 for_each_child_of_node(np, phbn) {
3890 /* Look for IODA1 PHBs */
3891 if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
Gavin Shane9cc17d2013-06-20 13:21:14 +08003892 pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003893 }
3894}