blob: 16a8445403a71bb772b7b900b17968a45322e56c [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd322014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd322014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010064
Chris Wilsonc76ce032013-08-08 14:41:03 +010065static bool cpu_cache_is_coherent(struct drm_device *dev,
66 enum i915_cache_level level)
67{
68 return HAS_LLC(dev) || level != I915_CACHE_NONE;
69}
70
Chris Wilson2c225692013-08-09 12:26:45 +010071static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
72{
73 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
74 return true;
75
76 return obj->pin_display;
77}
78
Chris Wilson61050802012-04-17 15:31:31 +010079static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
80{
81 if (obj->tiling_mode)
82 i915_gem_release_mmap(obj);
83
84 /* As we do not have an associated fence register, we will force
85 * a tiling change if we ever need to acquire one.
86 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010087 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010088 obj->fence_reg = I915_FENCE_REG_NONE;
89}
90
Chris Wilson73aa8082010-09-30 11:46:12 +010091/* some bookkeeping */
92static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
93 size_t size)
94{
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096 dev_priv->mm.object_count++;
97 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099}
100
101static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
102 size_t size)
103{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105 dev_priv->mm.object_count--;
106 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200107 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100108}
109
Chris Wilson21dd3732011-01-26 15:55:56 +0000110static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100111i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113 int ret;
114
Daniel Vetter7abb6902013-05-24 21:29:32 +0200115#define EXIT_COND (!i915_reset_in_progress(error) || \
116 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118 return 0;
119
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200120 /*
121 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
122 * userspace. If it takes that long something really bad is going on and
123 * we should simply try to bail out and fail as gracefully as possible.
124 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100125 ret = wait_event_interruptible_timeout(error->reset_queue,
126 EXIT_COND,
127 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 if (ret == 0) {
129 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
130 return -EIO;
131 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100132 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200133 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100134#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100135
Chris Wilson21dd3732011-01-26 15:55:56 +0000136 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137}
138
Chris Wilson54cf91d2010-11-25 18:00:26 +0000139int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140{
Daniel Vetter33196de2012-11-14 17:14:05 +0100141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100142 int ret;
143
Daniel Vetter33196de2012-11-14 17:14:05 +0100144 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100145 if (ret)
146 return ret;
147
148 ret = mutex_lock_interruptible(&dev->struct_mutex);
149 if (ret)
150 return ret;
151
Chris Wilson23bc5982010-09-29 16:10:57 +0100152 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100153 return 0;
154}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100155
Chris Wilson7d1c4802010-08-07 21:45:03 +0100156static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000157i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100158{
Ben Widawsky98438772013-07-31 17:00:12 -0700159 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100160}
161
Eric Anholt673a3942008-07-30 12:06:12 -0700162int
Eric Anholt5a125c32008-10-22 21:40:13 -0700163i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000164 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700165{
Chris Wilson73aa8082010-09-30 11:46:12 +0100166 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000168 struct drm_i915_gem_object *obj;
169 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700170
Chris Wilson6299f992010-11-24 12:23:44 +0000171 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100172 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700173 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800174 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700175 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100176 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700177
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700178 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000180
Eric Anholt5a125c32008-10-22 21:40:13 -0700181 return 0;
182}
183
Chris Wilson6a2c4232014-11-04 04:51:40 -0800184static int
185i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100186{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800187 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
188 char *vaddr = obj->phys_handle->vaddr;
189 struct sg_table *st;
190 struct scatterlist *sg;
191 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100192
Chris Wilson6a2c4232014-11-04 04:51:40 -0800193 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
194 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100195
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
197 struct page *page;
198 char *src;
199
200 page = shmem_read_mapping_page(mapping, i);
201 if (IS_ERR(page))
202 return PTR_ERR(page);
203
204 src = kmap_atomic(page);
205 memcpy(vaddr, src, PAGE_SIZE);
206 drm_clflush_virt_range(vaddr, PAGE_SIZE);
207 kunmap_atomic(src);
208
209 page_cache_release(page);
210 vaddr += PAGE_SIZE;
211 }
212
213 i915_gem_chipset_flush(obj->base.dev);
214
215 st = kmalloc(sizeof(*st), GFP_KERNEL);
216 if (st == NULL)
217 return -ENOMEM;
218
219 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
220 kfree(st);
221 return -ENOMEM;
222 }
223
224 sg = st->sgl;
225 sg->offset = 0;
226 sg->length = obj->base.size;
227
228 sg_dma_address(sg) = obj->phys_handle->busaddr;
229 sg_dma_len(sg) = obj->base.size;
230
231 obj->pages = st;
232 obj->has_dma_mapping = true;
233 return 0;
234}
235
236static void
237i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
238{
239 int ret;
240
241 BUG_ON(obj->madv == __I915_MADV_PURGED);
242
243 ret = i915_gem_object_set_to_cpu_domain(obj, true);
244 if (ret) {
245 /* In the event of a disaster, abandon all caches and
246 * hope for the best.
247 */
248 WARN_ON(ret != -EIO);
249 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
250 }
251
252 if (obj->madv == I915_MADV_DONTNEED)
253 obj->dirty = 0;
254
255 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100256 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800257 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100258 int i;
259
260 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800261 struct page *page;
262 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100263
Chris Wilson6a2c4232014-11-04 04:51:40 -0800264 page = shmem_read_mapping_page(mapping, i);
265 if (IS_ERR(page))
266 continue;
267
268 dst = kmap_atomic(page);
269 drm_clflush_virt_range(vaddr, PAGE_SIZE);
270 memcpy(dst, vaddr, PAGE_SIZE);
271 kunmap_atomic(dst);
272
273 set_page_dirty(page);
274 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100275 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800276 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100277 vaddr += PAGE_SIZE;
278 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800279 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100280 }
281
Chris Wilson6a2c4232014-11-04 04:51:40 -0800282 sg_free_table(obj->pages);
283 kfree(obj->pages);
284
285 obj->has_dma_mapping = false;
286}
287
288static void
289i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
290{
291 drm_pci_free(obj->base.dev, obj->phys_handle);
292}
293
294static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
295 .get_pages = i915_gem_object_get_pages_phys,
296 .put_pages = i915_gem_object_put_pages_phys,
297 .release = i915_gem_object_release_phys,
298};
299
300static int
301drop_pages(struct drm_i915_gem_object *obj)
302{
303 struct i915_vma *vma, *next;
304 int ret;
305
306 drm_gem_object_reference(&obj->base);
307 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
308 if (i915_vma_unbind(vma))
309 break;
310
311 ret = i915_gem_object_put_pages(obj);
312 drm_gem_object_unreference(&obj->base);
313
314 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100315}
316
317int
318i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
319 int align)
320{
321 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800322 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100323
324 if (obj->phys_handle) {
325 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
326 return -EBUSY;
327
328 return 0;
329 }
330
331 if (obj->madv != I915_MADV_WILLNEED)
332 return -EFAULT;
333
334 if (obj->base.filp == NULL)
335 return -EINVAL;
336
Chris Wilson6a2c4232014-11-04 04:51:40 -0800337 ret = drop_pages(obj);
338 if (ret)
339 return ret;
340
Chris Wilson00731152014-05-21 12:42:56 +0100341 /* create a new object */
342 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
343 if (!phys)
344 return -ENOMEM;
345
Chris Wilson00731152014-05-21 12:42:56 +0100346 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800347 obj->ops = &i915_gem_phys_ops;
348
349 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100350}
351
352static int
353i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
354 struct drm_i915_gem_pwrite *args,
355 struct drm_file *file_priv)
356{
357 struct drm_device *dev = obj->base.dev;
358 void *vaddr = obj->phys_handle->vaddr + args->offset;
359 char __user *user_data = to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800360 int ret;
361
362 /* We manually control the domain here and pretend that it
363 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
364 */
365 ret = i915_gem_object_wait_rendering(obj, false);
366 if (ret)
367 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100368
369 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
370 unsigned long unwritten;
371
372 /* The physical object once assigned is fixed for the lifetime
373 * of the obj, so we can safely drop the lock and continue
374 * to access vaddr.
375 */
376 mutex_unlock(&dev->struct_mutex);
377 unwritten = copy_from_user(vaddr, user_data, args->size);
378 mutex_lock(&dev->struct_mutex);
379 if (unwritten)
380 return -EFAULT;
381 }
382
Chris Wilson6a2c4232014-11-04 04:51:40 -0800383 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100384 i915_gem_chipset_flush(dev);
385 return 0;
386}
387
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388void *i915_gem_object_alloc(struct drm_device *dev)
389{
390 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700391 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000392}
393
394void i915_gem_object_free(struct drm_i915_gem_object *obj)
395{
396 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
397 kmem_cache_free(dev_priv->slab, obj);
398}
399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400static int
401i915_gem_create(struct drm_file *file,
402 struct drm_device *dev,
403 uint64_t size,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100404 bool dumb,
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700406{
Chris Wilson05394f32010-11-08 19:18:58 +0000407 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300408 int ret;
409 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700410
Dave Airlieff72145b2011-02-07 12:16:14 +1000411 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200412 if (size == 0)
413 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700414
415 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000416 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700417 if (obj == NULL)
418 return -ENOMEM;
419
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100420 obj->base.dumb = dumb;
Chris Wilson05394f32010-11-08 19:18:58 +0000421 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100422 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200423 drm_gem_object_unreference_unlocked(&obj->base);
424 if (ret)
425 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100426
Dave Airlieff72145b2011-02-07 12:16:14 +1000427 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700428 return 0;
429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431int
432i915_gem_dumb_create(struct drm_file *file,
433 struct drm_device *dev,
434 struct drm_mode_create_dumb *args)
435{
436 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300437 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000438 args->size = args->pitch * args->height;
439 return i915_gem_create(file, dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100440 args->size, true, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000441}
442
Dave Airlieff72145b2011-02-07 12:16:14 +1000443/**
444 * Creates a new mm object and returns a handle to it.
445 */
446int
447i915_gem_create_ioctl(struct drm_device *dev, void *data,
448 struct drm_file *file)
449{
450 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200451
Dave Airlieff72145b2011-02-07 12:16:14 +1000452 return i915_gem_create(file, dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100453 args->size, false, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000454}
455
Daniel Vetter8c599672011-12-14 13:57:31 +0100456static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100457__copy_to_user_swizzled(char __user *cpu_vaddr,
458 const char *gpu_vaddr, int gpu_offset,
459 int length)
460{
461 int ret, cpu_offset = 0;
462
463 while (length > 0) {
464 int cacheline_end = ALIGN(gpu_offset + 1, 64);
465 int this_length = min(cacheline_end - gpu_offset, length);
466 int swizzled_gpu_offset = gpu_offset ^ 64;
467
468 ret = __copy_to_user(cpu_vaddr + cpu_offset,
469 gpu_vaddr + swizzled_gpu_offset,
470 this_length);
471 if (ret)
472 return ret + length;
473
474 cpu_offset += this_length;
475 gpu_offset += this_length;
476 length -= this_length;
477 }
478
479 return 0;
480}
481
482static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700483__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
484 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100485 int length)
486{
487 int ret, cpu_offset = 0;
488
489 while (length > 0) {
490 int cacheline_end = ALIGN(gpu_offset + 1, 64);
491 int this_length = min(cacheline_end - gpu_offset, length);
492 int swizzled_gpu_offset = gpu_offset ^ 64;
493
494 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
495 cpu_vaddr + cpu_offset,
496 this_length);
497 if (ret)
498 return ret + length;
499
500 cpu_offset += this_length;
501 gpu_offset += this_length;
502 length -= this_length;
503 }
504
505 return 0;
506}
507
Brad Volkin4c914c02014-02-18 10:15:45 -0800508/*
509 * Pins the specified object's pages and synchronizes the object with
510 * GPU accesses. Sets needs_clflush to non-zero if the caller should
511 * flush the object from the CPU cache.
512 */
513int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
514 int *needs_clflush)
515{
516 int ret;
517
518 *needs_clflush = 0;
519
520 if (!obj->base.filp)
521 return -EINVAL;
522
523 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
524 /* If we're not in the cpu read domain, set ourself into the gtt
525 * read domain and manually flush cachelines (if required). This
526 * optimizes for the case when the gpu will dirty the data
527 * anyway again before the next pread happens. */
528 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
529 obj->cache_level);
530 ret = i915_gem_object_wait_rendering(obj, true);
531 if (ret)
532 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000533
534 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800535 }
536
537 ret = i915_gem_object_get_pages(obj);
538 if (ret)
539 return ret;
540
541 i915_gem_object_pin_pages(obj);
542
543 return ret;
544}
545
Daniel Vetterd174bd62012-03-25 19:47:40 +0200546/* Per-page copy function for the shmem pread fastpath.
547 * Flushes invalid cachelines before reading the target if
548 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700549static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200550shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
551 char __user *user_data,
552 bool page_do_bit17_swizzling, bool needs_clflush)
553{
554 char *vaddr;
555 int ret;
556
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200557 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200558 return -EINVAL;
559
560 vaddr = kmap_atomic(page);
561 if (needs_clflush)
562 drm_clflush_virt_range(vaddr + shmem_page_offset,
563 page_length);
564 ret = __copy_to_user_inatomic(user_data,
565 vaddr + shmem_page_offset,
566 page_length);
567 kunmap_atomic(vaddr);
568
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100569 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200570}
571
Daniel Vetter23c18c72012-03-25 19:47:42 +0200572static void
573shmem_clflush_swizzled_range(char *addr, unsigned long length,
574 bool swizzled)
575{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200576 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200577 unsigned long start = (unsigned long) addr;
578 unsigned long end = (unsigned long) addr + length;
579
580 /* For swizzling simply ensure that we always flush both
581 * channels. Lame, but simple and it works. Swizzled
582 * pwrite/pread is far from a hotpath - current userspace
583 * doesn't use it at all. */
584 start = round_down(start, 128);
585 end = round_up(end, 128);
586
587 drm_clflush_virt_range((void *)start, end - start);
588 } else {
589 drm_clflush_virt_range(addr, length);
590 }
591
592}
593
Daniel Vetterd174bd62012-03-25 19:47:40 +0200594/* Only difference to the fast-path function is that this can handle bit17
595 * and uses non-atomic copy and kmap functions. */
596static int
597shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
598 char __user *user_data,
599 bool page_do_bit17_swizzling, bool needs_clflush)
600{
601 char *vaddr;
602 int ret;
603
604 vaddr = kmap(page);
605 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200606 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
607 page_length,
608 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200609
610 if (page_do_bit17_swizzling)
611 ret = __copy_to_user_swizzled(user_data,
612 vaddr, shmem_page_offset,
613 page_length);
614 else
615 ret = __copy_to_user(user_data,
616 vaddr + shmem_page_offset,
617 page_length);
618 kunmap(page);
619
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100620 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200621}
622
Eric Anholteb014592009-03-10 11:44:52 -0700623static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200624i915_gem_shmem_pread(struct drm_device *dev,
625 struct drm_i915_gem_object *obj,
626 struct drm_i915_gem_pread *args,
627 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700628{
Daniel Vetter8461d222011-12-14 13:57:32 +0100629 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700630 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100631 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100632 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100633 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200634 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200635 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200636 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700637
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200638 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700639 remain = args->size;
640
Daniel Vetter8461d222011-12-14 13:57:32 +0100641 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700642
Brad Volkin4c914c02014-02-18 10:15:45 -0800643 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100644 if (ret)
645 return ret;
646
Eric Anholteb014592009-03-10 11:44:52 -0700647 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100648
Imre Deak67d5a502013-02-18 19:28:02 +0200649 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
650 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200651 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100652
653 if (remain <= 0)
654 break;
655
Eric Anholteb014592009-03-10 11:44:52 -0700656 /* Operation in this page
657 *
Eric Anholteb014592009-03-10 11:44:52 -0700658 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700659 * page_length = bytes to copy for this page
660 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100661 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700662 page_length = remain;
663 if ((shmem_page_offset + page_length) > PAGE_SIZE)
664 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700665
Daniel Vetter8461d222011-12-14 13:57:32 +0100666 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
667 (page_to_phys(page) & (1 << 17)) != 0;
668
Daniel Vetterd174bd62012-03-25 19:47:40 +0200669 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
670 user_data, page_do_bit17_swizzling,
671 needs_clflush);
672 if (ret == 0)
673 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700674
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200675 mutex_unlock(&dev->struct_mutex);
676
Jani Nikulad330a952014-01-21 11:24:25 +0200677 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200678 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200679 /* Userspace is tricking us, but we've already clobbered
680 * its pages with the prefault and promised to write the
681 * data up to the first fault. Hence ignore any errors
682 * and just continue. */
683 (void)ret;
684 prefaulted = 1;
685 }
686
Daniel Vetterd174bd62012-03-25 19:47:40 +0200687 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
688 user_data, page_do_bit17_swizzling,
689 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700690
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200691 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100692
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100693 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100694 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100695
Chris Wilson17793c92014-03-07 08:30:36 +0000696next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700697 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100698 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700699 offset += page_length;
700 }
701
Chris Wilson4f27b752010-10-14 15:26:45 +0100702out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100703 i915_gem_object_unpin_pages(obj);
704
Eric Anholteb014592009-03-10 11:44:52 -0700705 return ret;
706}
707
Eric Anholt673a3942008-07-30 12:06:12 -0700708/**
709 * Reads data from the object referenced by handle.
710 *
711 * On error, the contents of *data are undefined.
712 */
713int
714i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000715 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700716{
717 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000718 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100719 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700720
Chris Wilson51311d02010-11-17 09:10:42 +0000721 if (args->size == 0)
722 return 0;
723
724 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200725 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000726 args->size))
727 return -EFAULT;
728
Chris Wilson4f27b752010-10-14 15:26:45 +0100729 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100730 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100731 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700732
Chris Wilson05394f32010-11-08 19:18:58 +0000733 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000734 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100735 ret = -ENOENT;
736 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100737 }
Eric Anholt673a3942008-07-30 12:06:12 -0700738
Chris Wilson7dcd2492010-09-26 20:21:44 +0100739 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000740 if (args->offset > obj->base.size ||
741 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100742 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100743 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100744 }
745
Daniel Vetter1286ff72012-05-10 15:25:09 +0200746 /* prime objects have no backing filp to GEM pread/pwrite
747 * pages from.
748 */
749 if (!obj->base.filp) {
750 ret = -EINVAL;
751 goto out;
752 }
753
Chris Wilsondb53a302011-02-03 11:57:46 +0000754 trace_i915_gem_object_pread(obj, args->offset, args->size);
755
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200756 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700757
Chris Wilson35b62a82010-09-26 20:23:38 +0100758out:
Chris Wilson05394f32010-11-08 19:18:58 +0000759 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100760unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100761 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700762 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700763}
764
Keith Packard0839ccb2008-10-30 19:38:48 -0700765/* This is the fast write path which cannot handle
766 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700767 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700768
Keith Packard0839ccb2008-10-30 19:38:48 -0700769static inline int
770fast_user_write(struct io_mapping *mapping,
771 loff_t page_base, int page_offset,
772 char __user *user_data,
773 int length)
774{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700775 void __iomem *vaddr_atomic;
776 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700777 unsigned long unwritten;
778
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700779 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700780 /* We can use the cpu mem copy function because this is X86. */
781 vaddr = (void __force*)vaddr_atomic + page_offset;
782 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700783 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700784 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100785 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700786}
787
Eric Anholt3de09aa2009-03-09 09:42:23 -0700788/**
789 * This is the fast pwrite path, where we copy the data directly from the
790 * user into the GTT, uncached.
791 */
Eric Anholt673a3942008-07-30 12:06:12 -0700792static int
Chris Wilson05394f32010-11-08 19:18:58 +0000793i915_gem_gtt_pwrite_fast(struct drm_device *dev,
794 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700795 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000796 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700797{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300798 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700799 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700800 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700801 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200802 int page_offset, page_length, ret;
803
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100804 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200805 if (ret)
806 goto out;
807
808 ret = i915_gem_object_set_to_gtt_domain(obj, true);
809 if (ret)
810 goto out_unpin;
811
812 ret = i915_gem_object_put_fence(obj);
813 if (ret)
814 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700815
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200816 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700817 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700818
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700819 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700820
821 while (remain > 0) {
822 /* Operation in this page
823 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700824 * page_base = page offset within aperture
825 * page_offset = offset within page
826 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700827 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100828 page_base = offset & PAGE_MASK;
829 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700830 page_length = remain;
831 if ((page_offset + remain) > PAGE_SIZE)
832 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700833
Keith Packard0839ccb2008-10-30 19:38:48 -0700834 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700835 * source page isn't available. Return the error and we'll
836 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700837 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800838 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200839 page_offset, user_data, page_length)) {
840 ret = -EFAULT;
841 goto out_unpin;
842 }
Eric Anholt673a3942008-07-30 12:06:12 -0700843
Keith Packard0839ccb2008-10-30 19:38:48 -0700844 remain -= page_length;
845 user_data += page_length;
846 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700847 }
Eric Anholt673a3942008-07-30 12:06:12 -0700848
Daniel Vetter935aaa62012-03-25 19:47:35 +0200849out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800850 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200851out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700852 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700853}
854
Daniel Vetterd174bd62012-03-25 19:47:40 +0200855/* Per-page copy function for the shmem pwrite fastpath.
856 * Flushes invalid cachelines before writing to the target if
857 * needs_clflush_before is set and flushes out any written cachelines after
858 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700859static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
861 char __user *user_data,
862 bool page_do_bit17_swizzling,
863 bool needs_clflush_before,
864 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700865{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200866 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700867 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700868
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200869 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200870 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700871
Daniel Vetterd174bd62012-03-25 19:47:40 +0200872 vaddr = kmap_atomic(page);
873 if (needs_clflush_before)
874 drm_clflush_virt_range(vaddr + shmem_page_offset,
875 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000876 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
877 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200878 if (needs_clflush_after)
879 drm_clflush_virt_range(vaddr + shmem_page_offset,
880 page_length);
881 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700882
Chris Wilson755d2212012-09-04 21:02:55 +0100883 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700884}
885
Daniel Vetterd174bd62012-03-25 19:47:40 +0200886/* Only difference to the fast-path function is that this can handle bit17
887 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700888static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200889shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
890 char __user *user_data,
891 bool page_do_bit17_swizzling,
892 bool needs_clflush_before,
893 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700894{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200895 char *vaddr;
896 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700897
Daniel Vetterd174bd62012-03-25 19:47:40 +0200898 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200899 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200900 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
901 page_length,
902 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200903 if (page_do_bit17_swizzling)
904 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100905 user_data,
906 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200907 else
908 ret = __copy_from_user(vaddr + shmem_page_offset,
909 user_data,
910 page_length);
911 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200912 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
913 page_length,
914 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200915 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100916
Chris Wilson755d2212012-09-04 21:02:55 +0100917 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700918}
919
Eric Anholt40123c12009-03-09 13:42:30 -0700920static int
Daniel Vettere244a442012-03-25 19:47:28 +0200921i915_gem_shmem_pwrite(struct drm_device *dev,
922 struct drm_i915_gem_object *obj,
923 struct drm_i915_gem_pwrite *args,
924 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700925{
Eric Anholt40123c12009-03-09 13:42:30 -0700926 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100927 loff_t offset;
928 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100929 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100930 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200931 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200932 int needs_clflush_after = 0;
933 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200934 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700935
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200936 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700937 remain = args->size;
938
Daniel Vetter8c599672011-12-14 13:57:31 +0100939 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700940
Daniel Vetter58642882012-03-25 19:47:37 +0200941 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
942 /* If we're not in the cpu write domain, set ourself into the gtt
943 * write domain and manually flush cachelines (if required). This
944 * optimizes for the case when the gpu will use the data
945 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100946 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700947 ret = i915_gem_object_wait_rendering(obj, false);
948 if (ret)
949 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000950
951 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200952 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100953 /* Same trick applies to invalidate partially written cachelines read
954 * before writing. */
955 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
956 needs_clflush_before =
957 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200958
Chris Wilson755d2212012-09-04 21:02:55 +0100959 ret = i915_gem_object_get_pages(obj);
960 if (ret)
961 return ret;
962
963 i915_gem_object_pin_pages(obj);
964
Eric Anholt40123c12009-03-09 13:42:30 -0700965 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000966 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700967
Imre Deak67d5a502013-02-18 19:28:02 +0200968 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
969 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200970 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200971 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100972
Chris Wilson9da3da62012-06-01 15:20:22 +0100973 if (remain <= 0)
974 break;
975
Eric Anholt40123c12009-03-09 13:42:30 -0700976 /* Operation in this page
977 *
Eric Anholt40123c12009-03-09 13:42:30 -0700978 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700979 * page_length = bytes to copy for this page
980 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100981 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700982
983 page_length = remain;
984 if ((shmem_page_offset + page_length) > PAGE_SIZE)
985 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700986
Daniel Vetter58642882012-03-25 19:47:37 +0200987 /* If we don't overwrite a cacheline completely we need to be
988 * careful to have up-to-date data by first clflushing. Don't
989 * overcomplicate things and flush the entire patch. */
990 partial_cacheline_write = needs_clflush_before &&
991 ((shmem_page_offset | page_length)
992 & (boot_cpu_data.x86_clflush_size - 1));
993
Daniel Vetter8c599672011-12-14 13:57:31 +0100994 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
995 (page_to_phys(page) & (1 << 17)) != 0;
996
Daniel Vetterd174bd62012-03-25 19:47:40 +0200997 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
998 user_data, page_do_bit17_swizzling,
999 partial_cacheline_write,
1000 needs_clflush_after);
1001 if (ret == 0)
1002 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001003
Daniel Vettere244a442012-03-25 19:47:28 +02001004 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001005 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001006 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1007 user_data, page_do_bit17_swizzling,
1008 partial_cacheline_write,
1009 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001010
Daniel Vettere244a442012-03-25 19:47:28 +02001011 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001012
Chris Wilson755d2212012-09-04 21:02:55 +01001013 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001014 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001015
Chris Wilson17793c92014-03-07 08:30:36 +00001016next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001017 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001018 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001019 offset += page_length;
1020 }
1021
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001022out:
Chris Wilson755d2212012-09-04 21:02:55 +01001023 i915_gem_object_unpin_pages(obj);
1024
Daniel Vettere244a442012-03-25 19:47:28 +02001025 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001026 /*
1027 * Fixup: Flush cpu caches in case we didn't flush the dirty
1028 * cachelines in-line while writing and the object moved
1029 * out of the cpu write domain while we've dropped the lock.
1030 */
1031 if (!needs_clflush_after &&
1032 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001033 if (i915_gem_clflush_object(obj, obj->pin_display))
1034 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001035 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001036 }
Eric Anholt40123c12009-03-09 13:42:30 -07001037
Daniel Vetter58642882012-03-25 19:47:37 +02001038 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001039 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001040
Eric Anholt40123c12009-03-09 13:42:30 -07001041 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001042}
1043
1044/**
1045 * Writes data to the object referenced by handle.
1046 *
1047 * On error, the contents of the buffer that were to be modified are undefined.
1048 */
1049int
1050i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001051 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001052{
1053 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001054 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001055 int ret;
1056
1057 if (args->size == 0)
1058 return 0;
1059
1060 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001061 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001062 args->size))
1063 return -EFAULT;
1064
Jani Nikulad330a952014-01-21 11:24:25 +02001065 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001066 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1067 args->size);
1068 if (ret)
1069 return -EFAULT;
1070 }
Eric Anholt673a3942008-07-30 12:06:12 -07001071
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001072 ret = i915_mutex_lock_interruptible(dev);
1073 if (ret)
1074 return ret;
1075
Chris Wilson05394f32010-11-08 19:18:58 +00001076 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001077 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001078 ret = -ENOENT;
1079 goto unlock;
1080 }
Eric Anholt673a3942008-07-30 12:06:12 -07001081
Chris Wilson7dcd2492010-09-26 20:21:44 +01001082 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001083 if (args->offset > obj->base.size ||
1084 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001085 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001086 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001087 }
1088
Daniel Vetter1286ff72012-05-10 15:25:09 +02001089 /* prime objects have no backing filp to GEM pread/pwrite
1090 * pages from.
1091 */
1092 if (!obj->base.filp) {
1093 ret = -EINVAL;
1094 goto out;
1095 }
1096
Chris Wilsondb53a302011-02-03 11:57:46 +00001097 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1098
Daniel Vetter935aaa62012-03-25 19:47:35 +02001099 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001100 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1101 * it would end up going through the fenced access, and we'll get
1102 * different detiling behavior between reading and writing.
1103 * pread/pwrite currently are reading and writing from the CPU
1104 * perspective, requiring manual detiling by the client.
1105 */
Chris Wilson2c225692013-08-09 12:26:45 +01001106 if (obj->tiling_mode == I915_TILING_NONE &&
1107 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1108 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001109 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001110 /* Note that the gtt paths might fail with non-page-backed user
1111 * pointers (e.g. gtt mappings when moving data between
1112 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001113 }
Eric Anholt673a3942008-07-30 12:06:12 -07001114
Chris Wilson6a2c4232014-11-04 04:51:40 -08001115 if (ret == -EFAULT || ret == -ENOSPC) {
1116 if (obj->phys_handle)
1117 ret = i915_gem_phys_pwrite(obj, args, file);
1118 else
1119 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1120 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001121
Chris Wilson35b62a82010-09-26 20:23:38 +01001122out:
Chris Wilson05394f32010-11-08 19:18:58 +00001123 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001124unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001125 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001126 return ret;
1127}
1128
Chris Wilsonb3612372012-08-24 09:35:08 +01001129int
Daniel Vetter33196de2012-11-14 17:14:05 +01001130i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001131 bool interruptible)
1132{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001133 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001134 /* Non-interruptible callers can't handle -EAGAIN, hence return
1135 * -EIO unconditionally for these. */
1136 if (!interruptible)
1137 return -EIO;
1138
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001139 /* Recovery complete, but the reset failed ... */
1140 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001141 return -EIO;
1142
McAulay, Alistair6689c162014-08-15 18:51:35 +01001143 /*
1144 * Check if GPU Reset is in progress - we need intel_ring_begin
1145 * to work properly to reinit the hw state while the gpu is
1146 * still marked as reset-in-progress. Handle this with a flag.
1147 */
1148 if (!error->reload_in_reset)
1149 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001150 }
1151
1152 return 0;
1153}
1154
1155/*
John Harrisonb6660d52014-11-24 18:49:30 +00001156 * Compare arbitrary request against outstanding lazy request. Emit on match.
Chris Wilsonb3612372012-08-24 09:35:08 +01001157 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301158int
John Harrisonb6660d52014-11-24 18:49:30 +00001159i915_gem_check_olr(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001160{
1161 int ret;
1162
John Harrisonb6660d52014-11-24 18:49:30 +00001163 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001164
1165 ret = 0;
John Harrisonb6660d52014-11-24 18:49:30 +00001166 if (req == req->ring->outstanding_lazy_request)
John Harrison9400ae52014-11-24 18:49:36 +00001167 ret = i915_add_request(req->ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001168
1169 return ret;
1170}
1171
Chris Wilson094f9a52013-09-25 17:34:55 +01001172static void fake_irq(unsigned long data)
1173{
1174 wake_up_process((struct task_struct *)data);
1175}
1176
1177static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001178 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001179{
1180 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1181}
1182
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001183static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1184{
1185 if (file_priv == NULL)
1186 return true;
1187
1188 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1189}
1190
Chris Wilsonb3612372012-08-24 09:35:08 +01001191/**
John Harrison9c654812014-11-24 18:49:35 +00001192 * __i915_wait_request - wait until execution of request has finished
1193 * @req: duh!
1194 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001195 * @interruptible: do an interruptible wait (normally yes)
1196 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1197 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001198 * Note: It is of utmost importance that the passed in seqno and reset_counter
1199 * values have been read by the caller in an smp safe manner. Where read-side
1200 * locks are involved, it is sufficient to read the reset_counter before
1201 * unlocking the lock that protects the seqno. For lockless tricks, the
1202 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1203 * inserted.
1204 *
John Harrison9c654812014-11-24 18:49:35 +00001205 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001206 * errno with remaining time filled in timeout argument.
1207 */
John Harrison9c654812014-11-24 18:49:35 +00001208int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001209 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001210 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001211 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001212 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001213{
John Harrison9c654812014-11-24 18:49:35 +00001214 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001215 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001216 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001217 const bool irq_test_in_progress =
1218 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001219 DEFINE_WAIT(wait);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001220 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001221 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001222 int ret;
1223
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001224 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001225
John Harrison1b5a4332014-11-24 18:49:42 +00001226 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001227 return 0;
1228
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001229 timeout_expire = timeout ? jiffies + nsecs_to_jiffies((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001230
Chris Wilsonec5cc0f2014-06-12 10:28:55 +01001231 if (INTEL_INFO(dev)->gen >= 6 && ring->id == RCS && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001232 gen6_rps_boost(dev_priv);
1233 if (file_priv)
1234 mod_delayed_work(dev_priv->wq,
1235 &file_priv->mm.idle_work,
1236 msecs_to_jiffies(100));
1237 }
1238
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001239 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001240 return -ENODEV;
1241
Chris Wilson094f9a52013-09-25 17:34:55 +01001242 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001243 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001244 before = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001245 for (;;) {
1246 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001247
Chris Wilson094f9a52013-09-25 17:34:55 +01001248 prepare_to_wait(&ring->irq_queue, &wait,
1249 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001250
Daniel Vetterf69061b2012-12-06 09:01:42 +01001251 /* We need to check whether any gpu reset happened in between
1252 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001253 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1254 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1255 * is truely gone. */
1256 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1257 if (ret == 0)
1258 ret = -EAGAIN;
1259 break;
1260 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001261
John Harrison1b5a4332014-11-24 18:49:42 +00001262 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001263 ret = 0;
1264 break;
1265 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001266
Chris Wilson094f9a52013-09-25 17:34:55 +01001267 if (interruptible && signal_pending(current)) {
1268 ret = -ERESTARTSYS;
1269 break;
1270 }
1271
Mika Kuoppala47e97662013-12-10 17:02:43 +02001272 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001273 ret = -ETIME;
1274 break;
1275 }
1276
1277 timer.function = NULL;
1278 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e97662013-12-10 17:02:43 +02001279 unsigned long expire;
1280
Chris Wilson094f9a52013-09-25 17:34:55 +01001281 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001282 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001283 mod_timer(&timer, expire);
1284 }
1285
Chris Wilson5035c272013-10-04 09:58:46 +01001286 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001287
Chris Wilson094f9a52013-09-25 17:34:55 +01001288 if (timer.function) {
1289 del_singleshot_timer_sync(&timer);
1290 destroy_timer_on_stack(&timer);
1291 }
1292 }
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001293 now = ktime_get_raw_ns();
John Harrison74328ee2014-11-24 18:49:38 +00001294 trace_i915_gem_request_wait_end(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001295
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001296 if (!irq_test_in_progress)
1297 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001298
1299 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001300
1301 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001302 s64 tres = *timeout - (now - before);
1303
1304 *timeout = tres < 0 ? 0 : tres;
Chris Wilsonb3612372012-08-24 09:35:08 +01001305 }
1306
Chris Wilson094f9a52013-09-25 17:34:55 +01001307 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001308}
1309
1310/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001311 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001312 * request and object lists appropriately for that event.
1313 */
1314int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001315i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001316{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001317 struct drm_device *dev;
1318 struct drm_i915_private *dev_priv;
1319 bool interruptible;
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001320 unsigned reset_counter;
Chris Wilsonb3612372012-08-24 09:35:08 +01001321 int ret;
1322
Daniel Vettera4b3a572014-11-26 14:17:05 +01001323 BUG_ON(req == NULL);
1324
1325 dev = req->ring->dev;
1326 dev_priv = dev->dev_private;
1327 interruptible = dev_priv->mm.interruptible;
1328
Chris Wilsonb3612372012-08-24 09:35:08 +01001329 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001330
Daniel Vetter33196de2012-11-14 17:14:05 +01001331 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001332 if (ret)
1333 return ret;
1334
Daniel Vettera4b3a572014-11-26 14:17:05 +01001335 ret = i915_gem_check_olr(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001336 if (ret)
1337 return ret;
1338
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001339 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Daniel Vettera4b3a572014-11-26 14:17:05 +01001340 i915_gem_request_reference(req);
John Harrison9c654812014-11-24 18:49:35 +00001341 ret = __i915_wait_request(req, reset_counter,
1342 interruptible, NULL, NULL);
Daniel Vettera4b3a572014-11-26 14:17:05 +01001343 i915_gem_request_unreference(req);
1344 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001345}
1346
Chris Wilsond26e3af2013-06-29 22:05:26 +01001347static int
John Harrison8e6395492014-10-30 18:40:53 +00001348i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001349{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001350 if (!obj->active)
1351 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001352
1353 /* Manually manage the write flush as we may have not yet
1354 * retired the buffer.
1355 *
John Harrison97b2a6a2014-11-24 18:49:26 +00001356 * Note that the last_write_req is always the earlier of
1357 * the two (read/write) requests, so if we haved successfully waited,
Chris Wilsond26e3af2013-06-29 22:05:26 +01001358 * we know we have passed the last write.
1359 */
John Harrison97b2a6a2014-11-24 18:49:26 +00001360 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001361
1362 return 0;
1363}
1364
Chris Wilsonb3612372012-08-24 09:35:08 +01001365/**
1366 * Ensures that all rendering to the object has completed and the object is
1367 * safe to unbind from the GTT or access from the CPU.
1368 */
1369static __must_check int
1370i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1371 bool readonly)
1372{
John Harrison97b2a6a2014-11-24 18:49:26 +00001373 struct drm_i915_gem_request *req;
Chris Wilsonb3612372012-08-24 09:35:08 +01001374 int ret;
1375
John Harrison97b2a6a2014-11-24 18:49:26 +00001376 req = readonly ? obj->last_write_req : obj->last_read_req;
1377 if (!req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001378 return 0;
1379
Daniel Vettera4b3a572014-11-26 14:17:05 +01001380 ret = i915_wait_request(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001381 if (ret)
1382 return ret;
1383
John Harrison8e6395492014-10-30 18:40:53 +00001384 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilsonb3612372012-08-24 09:35:08 +01001385}
1386
Chris Wilson3236f572012-08-24 09:35:09 +01001387/* A nonblocking variant of the above wait. This is a highly dangerous routine
1388 * as the object state may change during this call.
1389 */
1390static __must_check int
1391i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001392 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001393 bool readonly)
1394{
John Harrison97b2a6a2014-11-24 18:49:26 +00001395 struct drm_i915_gem_request *req;
Chris Wilson3236f572012-08-24 09:35:09 +01001396 struct drm_device *dev = obj->base.dev;
1397 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001398 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001399 int ret;
1400
1401 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1402 BUG_ON(!dev_priv->mm.interruptible);
1403
John Harrison97b2a6a2014-11-24 18:49:26 +00001404 req = readonly ? obj->last_write_req : obj->last_read_req;
1405 if (!req)
Chris Wilson3236f572012-08-24 09:35:09 +01001406 return 0;
1407
Daniel Vetter33196de2012-11-14 17:14:05 +01001408 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001409 if (ret)
1410 return ret;
1411
John Harrisonb6660d52014-11-24 18:49:30 +00001412 ret = i915_gem_check_olr(req);
Chris Wilson3236f572012-08-24 09:35:09 +01001413 if (ret)
1414 return ret;
1415
Daniel Vetterf69061b2012-12-06 09:01:42 +01001416 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00001417 i915_gem_request_reference(req);
Chris Wilson3236f572012-08-24 09:35:09 +01001418 mutex_unlock(&dev->struct_mutex);
John Harrison9c654812014-11-24 18:49:35 +00001419 ret = __i915_wait_request(req, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001420 mutex_lock(&dev->struct_mutex);
John Harrisonff865882014-11-24 18:49:28 +00001421 i915_gem_request_unreference(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001422 if (ret)
1423 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001424
John Harrison8e6395492014-10-30 18:40:53 +00001425 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilson3236f572012-08-24 09:35:09 +01001426}
1427
Eric Anholt673a3942008-07-30 12:06:12 -07001428/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001429 * Called when user space prepares to use an object with the CPU, either
1430 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001431 */
1432int
1433i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001434 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001435{
1436 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001437 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001438 uint32_t read_domains = args->read_domains;
1439 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001440 int ret;
1441
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001442 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001443 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001444 return -EINVAL;
1445
Chris Wilson21d509e2009-06-06 09:46:02 +01001446 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001447 return -EINVAL;
1448
1449 /* Having something in the write domain implies it's in the read
1450 * domain, and only that read domain. Enforce that in the request.
1451 */
1452 if (write_domain != 0 && read_domains != write_domain)
1453 return -EINVAL;
1454
Chris Wilson76c1dec2010-09-25 11:22:51 +01001455 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001456 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001457 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001458
Chris Wilson05394f32010-11-08 19:18:58 +00001459 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001460 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001461 ret = -ENOENT;
1462 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001463 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001464
Chris Wilson3236f572012-08-24 09:35:09 +01001465 /* Try to flush the object off the GPU without holding the lock.
1466 * We will repeat the flush holding the lock in the normal manner
1467 * to catch cases where we are gazumped.
1468 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001469 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1470 file->driver_priv,
1471 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001472 if (ret)
1473 goto unref;
1474
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001475 if (read_domains & I915_GEM_DOMAIN_GTT) {
1476 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001477
1478 /* Silently promote "you're not bound, there was nothing to do"
1479 * to success, since the client was just asking us to
1480 * make sure everything was done.
1481 */
1482 if (ret == -EINVAL)
1483 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001484 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001485 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001486 }
1487
Chris Wilson3236f572012-08-24 09:35:09 +01001488unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001489 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001490unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001491 mutex_unlock(&dev->struct_mutex);
1492 return ret;
1493}
1494
1495/**
1496 * Called when user space has done writes to this buffer
1497 */
1498int
1499i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001500 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001501{
1502 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001503 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001504 int ret = 0;
1505
Chris Wilson76c1dec2010-09-25 11:22:51 +01001506 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001507 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001508 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001509
Chris Wilson05394f32010-11-08 19:18:58 +00001510 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001511 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001512 ret = -ENOENT;
1513 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001514 }
1515
Eric Anholt673a3942008-07-30 12:06:12 -07001516 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001517 if (obj->pin_display)
1518 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001519
Chris Wilson05394f32010-11-08 19:18:58 +00001520 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001521unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001522 mutex_unlock(&dev->struct_mutex);
1523 return ret;
1524}
1525
1526/**
1527 * Maps the contents of an object, returning the address it is mapped
1528 * into.
1529 *
1530 * While the mapping holds a reference on the contents of the object, it doesn't
1531 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001532 *
1533 * IMPORTANT:
1534 *
1535 * DRM driver writers who look a this function as an example for how to do GEM
1536 * mmap support, please don't implement mmap support like here. The modern way
1537 * to implement DRM mmap support is with an mmap offset ioctl (like
1538 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1539 * That way debug tooling like valgrind will understand what's going on, hiding
1540 * the mmap call in a driver private ioctl will break that. The i915 driver only
1541 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001542 */
1543int
1544i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001545 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001546{
1547 struct drm_i915_gem_mmap *args = data;
1548 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001549 unsigned long addr;
1550
Chris Wilson05394f32010-11-08 19:18:58 +00001551 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001552 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001553 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001554
Daniel Vetter1286ff72012-05-10 15:25:09 +02001555 /* prime objects have no backing filp to GEM mmap
1556 * pages from.
1557 */
1558 if (!obj->filp) {
1559 drm_gem_object_unreference_unlocked(obj);
1560 return -EINVAL;
1561 }
1562
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001563 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001564 PROT_READ | PROT_WRITE, MAP_SHARED,
1565 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001566 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001567 if (IS_ERR((void *)addr))
1568 return addr;
1569
1570 args->addr_ptr = (uint64_t) addr;
1571
1572 return 0;
1573}
1574
Jesse Barnesde151cf2008-11-12 10:03:55 -08001575/**
1576 * i915_gem_fault - fault a page into the GTT
1577 * vma: VMA in question
1578 * vmf: fault info
1579 *
1580 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1581 * from userspace. The fault handler takes care of binding the object to
1582 * the GTT (if needed), allocating and programming a fence register (again,
1583 * only if needed based on whether the old reg is still valid or the object
1584 * is tiled) and inserting a new PTE into the faulting process.
1585 *
1586 * Note that the faulting process may involve evicting existing objects
1587 * from the GTT and/or fence registers to make room. So performance may
1588 * suffer if the GTT working set is large or there are few fence registers
1589 * left.
1590 */
1591int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1592{
Chris Wilson05394f32010-11-08 19:18:58 +00001593 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1594 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001595 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001596 pgoff_t page_offset;
1597 unsigned long pfn;
1598 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001599 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001600
Paulo Zanonif65c9162013-11-27 18:20:34 -02001601 intel_runtime_pm_get(dev_priv);
1602
Jesse Barnesde151cf2008-11-12 10:03:55 -08001603 /* We don't use vmf->pgoff since that has the fake offset */
1604 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1605 PAGE_SHIFT;
1606
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001607 ret = i915_mutex_lock_interruptible(dev);
1608 if (ret)
1609 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001610
Chris Wilsondb53a302011-02-03 11:57:46 +00001611 trace_i915_gem_object_fault(obj, page_offset, true, write);
1612
Chris Wilson6e4930f2014-02-07 18:37:06 -02001613 /* Try to flush the object off the GPU first without holding the lock.
1614 * Upon reacquiring the lock, we will perform our sanity checks and then
1615 * repeat the flush holding the lock in the normal manner to catch cases
1616 * where we are gazumped.
1617 */
1618 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1619 if (ret)
1620 goto unlock;
1621
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001622 /* Access to snoopable pages through the GTT is incoherent. */
1623 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001624 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001625 goto unlock;
1626 }
1627
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001628 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001629 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001630 if (ret)
1631 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001632
Chris Wilsonc9839302012-11-20 10:45:17 +00001633 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1634 if (ret)
1635 goto unpin;
1636
1637 ret = i915_gem_object_get_fence(obj);
1638 if (ret)
1639 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001640
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001641 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001642 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1643 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001644
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001645 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001646 unsigned long size = min_t(unsigned long,
1647 vma->vm_end - vma->vm_start,
1648 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001649 int i;
1650
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001651 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001652 ret = vm_insert_pfn(vma,
1653 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1654 pfn + i);
1655 if (ret)
1656 break;
1657 }
1658
1659 obj->fault_mappable = true;
1660 } else
1661 ret = vm_insert_pfn(vma,
1662 (unsigned long)vmf->virtual_address,
1663 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001664unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001665 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001666unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001667 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001668out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001669 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001670 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001671 /*
1672 * We eat errors when the gpu is terminally wedged to avoid
1673 * userspace unduly crashing (gl has no provisions for mmaps to
1674 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1675 * and so needs to be reported.
1676 */
1677 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001678 ret = VM_FAULT_SIGBUS;
1679 break;
1680 }
Chris Wilson045e7692010-11-07 09:18:22 +00001681 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001682 /*
1683 * EAGAIN means the gpu is hung and we'll wait for the error
1684 * handler to reset everything when re-faulting in
1685 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001686 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001687 case 0:
1688 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001689 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001690 case -EBUSY:
1691 /*
1692 * EBUSY is ok: this just means that another thread
1693 * already did the job.
1694 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001695 ret = VM_FAULT_NOPAGE;
1696 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001697 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001698 ret = VM_FAULT_OOM;
1699 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001700 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001701 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001702 ret = VM_FAULT_SIGBUS;
1703 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001704 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001705 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001706 ret = VM_FAULT_SIGBUS;
1707 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001708 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001709
1710 intel_runtime_pm_put(dev_priv);
1711 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001712}
1713
1714/**
Chris Wilson901782b2009-07-10 08:18:50 +01001715 * i915_gem_release_mmap - remove physical page mappings
1716 * @obj: obj in question
1717 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001718 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001719 * relinquish ownership of the pages back to the system.
1720 *
1721 * It is vital that we remove the page mapping if we have mapped a tiled
1722 * object through the GTT and then lose the fence register due to
1723 * resource pressure. Similarly if the object has been moved out of the
1724 * aperture, than pages mapped into userspace must be revoked. Removing the
1725 * mapping will then trigger a page fault on the next user access, allowing
1726 * fixup by i915_gem_fault().
1727 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001728void
Chris Wilson05394f32010-11-08 19:18:58 +00001729i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001730{
Chris Wilson6299f992010-11-24 12:23:44 +00001731 if (!obj->fault_mappable)
1732 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001733
David Herrmann6796cb12014-01-03 14:24:19 +01001734 drm_vma_node_unmap(&obj->base.vma_node,
1735 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001736 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001737}
1738
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001739void
1740i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1741{
1742 struct drm_i915_gem_object *obj;
1743
1744 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1745 i915_gem_release_mmap(obj);
1746}
1747
Imre Deak0fa87792013-01-07 21:47:35 +02001748uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001749i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001750{
Chris Wilsone28f8712011-07-18 13:11:49 -07001751 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001752
1753 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001754 tiling_mode == I915_TILING_NONE)
1755 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001756
1757 /* Previous chips need a power-of-two fence region when tiling */
1758 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001759 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001760 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001761 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001762
Chris Wilsone28f8712011-07-18 13:11:49 -07001763 while (gtt_size < size)
1764 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001765
Chris Wilsone28f8712011-07-18 13:11:49 -07001766 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001767}
1768
Jesse Barnesde151cf2008-11-12 10:03:55 -08001769/**
1770 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1771 * @obj: object to check
1772 *
1773 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001774 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001775 */
Imre Deakd865110c2013-01-07 21:47:33 +02001776uint32_t
1777i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1778 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001779{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001780 /*
1781 * Minimum alignment is 4k (GTT page size), but might be greater
1782 * if a fence register is needed for the object.
1783 */
Imre Deakd865110c2013-01-07 21:47:33 +02001784 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001785 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001786 return 4096;
1787
1788 /*
1789 * Previous chips need to be aligned to the size of the smallest
1790 * fence register that can contain the object.
1791 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001792 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001793}
1794
Chris Wilsond8cb5082012-08-11 15:41:03 +01001795static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1796{
1797 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1798 int ret;
1799
David Herrmann0de23972013-07-24 21:07:52 +02001800 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001801 return 0;
1802
Daniel Vetterda494d72012-12-20 15:11:16 +01001803 dev_priv->mm.shrinker_no_lock_stealing = true;
1804
Chris Wilsond8cb5082012-08-11 15:41:03 +01001805 ret = drm_gem_create_mmap_offset(&obj->base);
1806 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001807 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001808
1809 /* Badly fragmented mmap space? The only way we can recover
1810 * space is by destroying unwanted objects. We can't randomly release
1811 * mmap_offsets as userspace expects them to be persistent for the
1812 * lifetime of the objects. The closest we can is to release the
1813 * offsets on purgeable objects by truncating it and marking it purged,
1814 * which prevents userspace from ever using that object again.
1815 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001816 i915_gem_shrink(dev_priv,
1817 obj->base.size >> PAGE_SHIFT,
1818 I915_SHRINK_BOUND |
1819 I915_SHRINK_UNBOUND |
1820 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001821 ret = drm_gem_create_mmap_offset(&obj->base);
1822 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001823 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001824
1825 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001826 ret = drm_gem_create_mmap_offset(&obj->base);
1827out:
1828 dev_priv->mm.shrinker_no_lock_stealing = false;
1829
1830 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001831}
1832
1833static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1834{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001835 drm_gem_free_mmap_offset(&obj->base);
1836}
1837
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001838static int
Dave Airlieff72145b2011-02-07 12:16:14 +10001839i915_gem_mmap_gtt(struct drm_file *file,
1840 struct drm_device *dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001841 uint32_t handle, bool dumb,
Dave Airlieff72145b2011-02-07 12:16:14 +10001842 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001843{
Chris Wilsonda761a62010-10-27 17:37:08 +01001844 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001845 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001846 int ret;
1847
Chris Wilson76c1dec2010-09-25 11:22:51 +01001848 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001849 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001850 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001851
Dave Airlieff72145b2011-02-07 12:16:14 +10001852 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001853 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001854 ret = -ENOENT;
1855 goto unlock;
1856 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001857
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001858 /*
1859 * We don't allow dumb mmaps on objects created using another
1860 * interface.
1861 */
1862 WARN_ONCE(dumb && !(obj->base.dumb || obj->base.import_attach),
1863 "Illegal dumb map of accelerated buffer.\n");
1864
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001865 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001866 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001867 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001868 }
1869
Chris Wilson05394f32010-11-08 19:18:58 +00001870 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001871 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001872 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001873 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001874 }
1875
Chris Wilsond8cb5082012-08-11 15:41:03 +01001876 ret = i915_gem_object_create_mmap_offset(obj);
1877 if (ret)
1878 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001879
David Herrmann0de23972013-07-24 21:07:52 +02001880 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001881
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001882out:
Chris Wilson05394f32010-11-08 19:18:58 +00001883 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001884unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001885 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001886 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001887}
1888
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001889int
1890i915_gem_dumb_map_offset(struct drm_file *file,
1891 struct drm_device *dev,
1892 uint32_t handle,
1893 uint64_t *offset)
1894{
1895 return i915_gem_mmap_gtt(file, dev, handle, true, offset);
1896}
1897
Dave Airlieff72145b2011-02-07 12:16:14 +10001898/**
1899 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1900 * @dev: DRM device
1901 * @data: GTT mapping ioctl data
1902 * @file: GEM object info
1903 *
1904 * Simply returns the fake offset to userspace so it can mmap it.
1905 * The mmap call will end up in drm_gem_mmap(), which will set things
1906 * up so we can get faults in the handler above.
1907 *
1908 * The fault handler will take care of binding the object into the GTT
1909 * (since it may have been evicted to make room for something), allocating
1910 * a fence register, and mapping the appropriate aperture address into
1911 * userspace.
1912 */
1913int
1914i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1915 struct drm_file *file)
1916{
1917 struct drm_i915_gem_mmap_gtt *args = data;
1918
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001919 return i915_gem_mmap_gtt(file, dev, args->handle, false, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001920}
1921
Chris Wilson55372522014-03-25 13:23:06 +00001922static inline int
1923i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1924{
1925 return obj->madv == I915_MADV_DONTNEED;
1926}
1927
Daniel Vetter225067e2012-08-20 10:23:20 +02001928/* Immediately discard the backing storage */
1929static void
1930i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001931{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001932 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001933
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001934 if (obj->base.filp == NULL)
1935 return;
1936
Daniel Vetter225067e2012-08-20 10:23:20 +02001937 /* Our goal here is to return as much of the memory as
1938 * is possible back to the system as we are called from OOM.
1939 * To do this we must instruct the shmfs to drop all of its
1940 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001941 */
Chris Wilson55372522014-03-25 13:23:06 +00001942 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001943 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001944}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001945
Chris Wilson55372522014-03-25 13:23:06 +00001946/* Try to discard unwanted pages */
1947static void
1948i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001949{
Chris Wilson55372522014-03-25 13:23:06 +00001950 struct address_space *mapping;
1951
1952 switch (obj->madv) {
1953 case I915_MADV_DONTNEED:
1954 i915_gem_object_truncate(obj);
1955 case __I915_MADV_PURGED:
1956 return;
1957 }
1958
1959 if (obj->base.filp == NULL)
1960 return;
1961
1962 mapping = file_inode(obj->base.filp)->i_mapping,
1963 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001964}
1965
Chris Wilson5cdf5882010-09-27 15:51:07 +01001966static void
Chris Wilson05394f32010-11-08 19:18:58 +00001967i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001968{
Imre Deak90797e62013-02-18 19:28:03 +02001969 struct sg_page_iter sg_iter;
1970 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001971
Chris Wilson05394f32010-11-08 19:18:58 +00001972 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001973
Chris Wilson6c085a72012-08-20 11:40:46 +02001974 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1975 if (ret) {
1976 /* In the event of a disaster, abandon all caches and
1977 * hope for the best.
1978 */
1979 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001980 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001981 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1982 }
1983
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001984 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001985 i915_gem_object_save_bit_17_swizzle(obj);
1986
Chris Wilson05394f32010-11-08 19:18:58 +00001987 if (obj->madv == I915_MADV_DONTNEED)
1988 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001989
Imre Deak90797e62013-02-18 19:28:03 +02001990 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001991 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001992
Chris Wilson05394f32010-11-08 19:18:58 +00001993 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001994 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001995
Chris Wilson05394f32010-11-08 19:18:58 +00001996 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001997 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001998
Chris Wilson9da3da62012-06-01 15:20:22 +01001999 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002000 }
Chris Wilson05394f32010-11-08 19:18:58 +00002001 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002002
Chris Wilson9da3da62012-06-01 15:20:22 +01002003 sg_free_table(obj->pages);
2004 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002005}
2006
Chris Wilsondd624af2013-01-15 12:39:35 +00002007int
Chris Wilson37e680a2012-06-07 15:38:42 +01002008i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2009{
2010 const struct drm_i915_gem_object_ops *ops = obj->ops;
2011
Chris Wilson2f745ad2012-09-04 21:02:58 +01002012 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002013 return 0;
2014
Chris Wilsona5570172012-09-04 21:02:54 +01002015 if (obj->pages_pin_count)
2016 return -EBUSY;
2017
Ben Widawsky98438772013-07-31 17:00:12 -07002018 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002019
Chris Wilsona2165e32012-12-03 11:49:00 +00002020 /* ->put_pages might need to allocate memory for the bit17 swizzle
2021 * array, hence protect them from being reaped by removing them from gtt
2022 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002023 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002024
Chris Wilson37e680a2012-06-07 15:38:42 +01002025 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002026 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002027
Chris Wilson55372522014-03-25 13:23:06 +00002028 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002029
2030 return 0;
2031}
2032
Chris Wilson21ab4e72014-09-09 11:16:08 +01002033unsigned long
2034i915_gem_shrink(struct drm_i915_private *dev_priv,
2035 long target, unsigned flags)
Chris Wilson6c085a72012-08-20 11:40:46 +02002036{
Chris Wilson60a53722014-10-03 10:29:51 +01002037 const struct {
2038 struct list_head *list;
2039 unsigned int bit;
2040 } phases[] = {
2041 { &dev_priv->mm.unbound_list, I915_SHRINK_UNBOUND },
2042 { &dev_priv->mm.bound_list, I915_SHRINK_BOUND },
2043 { NULL, 0 },
2044 }, *phase;
Chris Wilsond9973b42013-10-04 10:33:00 +01002045 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02002046
Chris Wilson57094f82013-09-04 10:45:50 +01002047 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00002048 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01002049 * (due to retiring requests) we have to strictly process only
2050 * one element of the list at the time, and recheck the list
2051 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00002052 *
2053 * In particular, we must hold a reference whilst removing the
2054 * object as we may end up waiting for and/or retiring the objects.
2055 * This might release the final reference (held by the active list)
2056 * and result in the object being freed from under us. This is
2057 * similar to the precautions the eviction code must take whilst
2058 * removing objects.
2059 *
2060 * Also note that although these lists do not hold a reference to
2061 * the object we can safely grab one here: The final object
2062 * unreferencing and the bound_list are both protected by the
2063 * dev->struct_mutex and so we won't ever be able to observe an
2064 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01002065 */
Chris Wilson60a53722014-10-03 10:29:51 +01002066 for (phase = phases; phase->list; phase++) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002067 struct list_head still_in_list;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002068
Chris Wilson60a53722014-10-03 10:29:51 +01002069 if ((flags & phase->bit) == 0)
2070 continue;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002071
Chris Wilson21ab4e72014-09-09 11:16:08 +01002072 INIT_LIST_HEAD(&still_in_list);
Chris Wilson60a53722014-10-03 10:29:51 +01002073 while (count < target && !list_empty(phase->list)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002074 struct drm_i915_gem_object *obj;
2075 struct i915_vma *vma, *v;
Chris Wilson57094f82013-09-04 10:45:50 +01002076
Chris Wilson60a53722014-10-03 10:29:51 +01002077 obj = list_first_entry(phase->list,
Chris Wilson21ab4e72014-09-09 11:16:08 +01002078 typeof(*obj), global_list);
2079 list_move_tail(&obj->global_list, &still_in_list);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002080
Chris Wilson60a53722014-10-03 10:29:51 +01002081 if (flags & I915_SHRINK_PURGEABLE &&
2082 !i915_gem_object_is_purgeable(obj))
Chris Wilson21ab4e72014-09-09 11:16:08 +01002083 continue;
Chris Wilson57094f82013-09-04 10:45:50 +01002084
Chris Wilson21ab4e72014-09-09 11:16:08 +01002085 drm_gem_object_reference(&obj->base);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002086
Chris Wilson60a53722014-10-03 10:29:51 +01002087 /* For the unbound phase, this should be a no-op! */
2088 list_for_each_entry_safe(vma, v,
2089 &obj->vma_list, vma_link)
Chris Wilson21ab4e72014-09-09 11:16:08 +01002090 if (i915_vma_unbind(vma))
2091 break;
Chris Wilson57094f82013-09-04 10:45:50 +01002092
Chris Wilson21ab4e72014-09-09 11:16:08 +01002093 if (i915_gem_object_put_pages(obj) == 0)
2094 count += obj->base.size >> PAGE_SHIFT;
2095
2096 drm_gem_object_unreference(&obj->base);
2097 }
Chris Wilson60a53722014-10-03 10:29:51 +01002098 list_splice(&still_in_list, phase->list);
Chris Wilson6c085a72012-08-20 11:40:46 +02002099 }
2100
2101 return count;
2102}
2103
Chris Wilsond9973b42013-10-04 10:33:00 +01002104static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02002105i915_gem_shrink_all(struct drm_i915_private *dev_priv)
2106{
Chris Wilson6c085a72012-08-20 11:40:46 +02002107 i915_gem_evict_everything(dev_priv->dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002108 return i915_gem_shrink(dev_priv, LONG_MAX,
2109 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND);
Daniel Vetter225067e2012-08-20 10:23:20 +02002110}
2111
Chris Wilson37e680a2012-06-07 15:38:42 +01002112static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002113i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002114{
Chris Wilson6c085a72012-08-20 11:40:46 +02002115 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002116 int page_count, i;
2117 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002118 struct sg_table *st;
2119 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002120 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002121 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002122 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002123 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002124
Chris Wilson6c085a72012-08-20 11:40:46 +02002125 /* Assert that the object is not currently in any GPU domain. As it
2126 * wasn't in the GTT, there shouldn't be any way it could have been in
2127 * a GPU cache
2128 */
2129 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2130 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2131
Chris Wilson9da3da62012-06-01 15:20:22 +01002132 st = kmalloc(sizeof(*st), GFP_KERNEL);
2133 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002134 return -ENOMEM;
2135
Chris Wilson9da3da62012-06-01 15:20:22 +01002136 page_count = obj->base.size / PAGE_SIZE;
2137 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002138 kfree(st);
2139 return -ENOMEM;
2140 }
2141
2142 /* Get the list of pages out of our struct file. They'll be pinned
2143 * at this point until we release them.
2144 *
2145 * Fail silently without starting the shrinker
2146 */
Al Viro496ad9a2013-01-23 17:07:38 -05002147 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002148 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002149 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002150 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002151 sg = st->sgl;
2152 st->nents = 0;
2153 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002154 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2155 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002156 i915_gem_shrink(dev_priv,
2157 page_count,
2158 I915_SHRINK_BOUND |
2159 I915_SHRINK_UNBOUND |
2160 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002161 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2162 }
2163 if (IS_ERR(page)) {
2164 /* We've tried hard to allocate the memory by reaping
2165 * our own buffer, now let the real VM do its job and
2166 * go down in flames if truly OOM.
2167 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002168 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002169 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002170 if (IS_ERR(page))
2171 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002172 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002173#ifdef CONFIG_SWIOTLB
2174 if (swiotlb_nr_tbl()) {
2175 st->nents++;
2176 sg_set_page(sg, page, PAGE_SIZE, 0);
2177 sg = sg_next(sg);
2178 continue;
2179 }
2180#endif
Imre Deak90797e62013-02-18 19:28:03 +02002181 if (!i || page_to_pfn(page) != last_pfn + 1) {
2182 if (i)
2183 sg = sg_next(sg);
2184 st->nents++;
2185 sg_set_page(sg, page, PAGE_SIZE, 0);
2186 } else {
2187 sg->length += PAGE_SIZE;
2188 }
2189 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002190
2191 /* Check that the i965g/gm workaround works. */
2192 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002193 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002194#ifdef CONFIG_SWIOTLB
2195 if (!swiotlb_nr_tbl())
2196#endif
2197 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002198 obj->pages = st;
2199
Eric Anholt673a3942008-07-30 12:06:12 -07002200 if (i915_gem_object_needs_bit17_swizzle(obj))
2201 i915_gem_object_do_bit_17_swizzle(obj);
2202
Daniel Vetter656bfa32014-11-20 09:26:30 +01002203 if (obj->tiling_mode != I915_TILING_NONE &&
2204 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2205 i915_gem_object_pin_pages(obj);
2206
Eric Anholt673a3942008-07-30 12:06:12 -07002207 return 0;
2208
2209err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002210 sg_mark_end(sg);
2211 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002212 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002213 sg_free_table(st);
2214 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002215
2216 /* shmemfs first checks if there is enough memory to allocate the page
2217 * and reports ENOSPC should there be insufficient, along with the usual
2218 * ENOMEM for a genuine allocation failure.
2219 *
2220 * We use ENOSPC in our driver to mean that we have run out of aperture
2221 * space and so want to translate the error from shmemfs back to our
2222 * usual understanding of ENOMEM.
2223 */
2224 if (PTR_ERR(page) == -ENOSPC)
2225 return -ENOMEM;
2226 else
2227 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002228}
2229
Chris Wilson37e680a2012-06-07 15:38:42 +01002230/* Ensure that the associated pages are gathered from the backing storage
2231 * and pinned into our object. i915_gem_object_get_pages() may be called
2232 * multiple times before they are released by a single call to
2233 * i915_gem_object_put_pages() - once the pages are no longer referenced
2234 * either as a result of memory pressure (reaping pages under the shrinker)
2235 * or as the object is itself released.
2236 */
2237int
2238i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2239{
2240 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2241 const struct drm_i915_gem_object_ops *ops = obj->ops;
2242 int ret;
2243
Chris Wilson2f745ad2012-09-04 21:02:58 +01002244 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002245 return 0;
2246
Chris Wilson43e28f02013-01-08 10:53:09 +00002247 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002248 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002249 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002250 }
2251
Chris Wilsona5570172012-09-04 21:02:54 +01002252 BUG_ON(obj->pages_pin_count);
2253
Chris Wilson37e680a2012-06-07 15:38:42 +01002254 ret = ops->get_pages(obj);
2255 if (ret)
2256 return ret;
2257
Ben Widawsky35c20a62013-05-31 11:28:48 -07002258 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002259 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002260}
2261
Ben Widawskye2d05a82013-09-24 09:57:58 -07002262static void
Chris Wilson05394f32010-11-08 19:18:58 +00002263i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002264 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002265{
John Harrison97b2a6a2014-11-24 18:49:26 +00002266 struct drm_i915_gem_request *req = intel_ring_get_request(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002267
Zou Nan hai852835f2010-05-21 09:08:56 +08002268 BUG_ON(ring == NULL);
John Harrison97b2a6a2014-11-24 18:49:26 +00002269 if (obj->ring != ring && obj->last_write_req) {
2270 /* Keep the request relative to the current ring */
2271 i915_gem_request_assign(&obj->last_write_req, req);
Chris Wilson02978ff2013-07-09 09:22:39 +01002272 }
Chris Wilson05394f32010-11-08 19:18:58 +00002273 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002274
2275 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002276 if (!obj->active) {
2277 drm_gem_object_reference(&obj->base);
2278 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002279 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002280
Chris Wilson05394f32010-11-08 19:18:58 +00002281 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002282
John Harrison97b2a6a2014-11-24 18:49:26 +00002283 i915_gem_request_assign(&obj->last_read_req, req);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002284}
2285
Ben Widawskye2d05a82013-09-24 09:57:58 -07002286void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002287 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002288{
2289 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2290 return i915_gem_object_move_to_active(vma->obj, ring);
2291}
2292
Chris Wilsoncaea7472010-11-12 13:53:37 +00002293static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002294i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2295{
Ben Widawskyca191b12013-07-31 17:00:14 -07002296 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002297 struct i915_address_space *vm;
2298 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002299
Chris Wilson65ce3022012-07-20 12:41:02 +01002300 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002301 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002302
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002303 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2304 vma = i915_gem_obj_to_vma(obj, vm);
2305 if (vma && !list_empty(&vma->mm_list))
2306 list_move_tail(&vma->mm_list, &vm->inactive_list);
2307 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002308
Daniel Vetterf99d7062014-06-19 16:01:59 +02002309 intel_fb_obj_flush(obj, true);
2310
Chris Wilson65ce3022012-07-20 12:41:02 +01002311 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002312 obj->ring = NULL;
2313
John Harrison97b2a6a2014-11-24 18:49:26 +00002314 i915_gem_request_assign(&obj->last_read_req, NULL);
2315 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilson65ce3022012-07-20 12:41:02 +01002316 obj->base.write_domain = 0;
2317
John Harrison97b2a6a2014-11-24 18:49:26 +00002318 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002319
2320 obj->active = 0;
2321 drm_gem_object_unreference(&obj->base);
2322
2323 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002324}
Eric Anholt673a3942008-07-30 12:06:12 -07002325
Chris Wilsonc8725f32014-03-17 12:21:55 +00002326static void
2327i915_gem_object_retire(struct drm_i915_gem_object *obj)
2328{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002329 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002330
2331 if (ring == NULL)
2332 return;
2333
John Harrison1b5a4332014-11-24 18:49:42 +00002334 if (i915_gem_request_completed(obj->last_read_req, true))
Chris Wilsonc8725f32014-03-17 12:21:55 +00002335 i915_gem_object_move_to_inactive(obj);
2336}
2337
Chris Wilson9d7730912012-11-27 16:22:52 +00002338static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002339i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002340{
Chris Wilson9d7730912012-11-27 16:22:52 +00002341 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002342 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002343 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002344
Chris Wilson107f27a52012-12-10 13:56:17 +02002345 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002346 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002347 ret = intel_ring_idle(ring);
2348 if (ret)
2349 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002350 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002351 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002352
2353 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002354 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002355 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002356
Ben Widawskyebc348b2014-04-29 14:52:28 -07002357 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2358 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002359 }
2360
2361 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002362}
2363
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002364int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2365{
2366 struct drm_i915_private *dev_priv = dev->dev_private;
2367 int ret;
2368
2369 if (seqno == 0)
2370 return -EINVAL;
2371
2372 /* HWS page needs to be set less than what we
2373 * will inject to ring
2374 */
2375 ret = i915_gem_init_seqno(dev, seqno - 1);
2376 if (ret)
2377 return ret;
2378
2379 /* Carefully set the last_seqno value so that wrap
2380 * detection still works
2381 */
2382 dev_priv->next_seqno = seqno;
2383 dev_priv->last_seqno = seqno - 1;
2384 if (dev_priv->last_seqno == 0)
2385 dev_priv->last_seqno--;
2386
2387 return 0;
2388}
2389
Chris Wilson9d7730912012-11-27 16:22:52 +00002390int
2391i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002392{
Chris Wilson9d7730912012-11-27 16:22:52 +00002393 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002394
Chris Wilson9d7730912012-11-27 16:22:52 +00002395 /* reserve 0 for non-seqno */
2396 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002397 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002398 if (ret)
2399 return ret;
2400
2401 dev_priv->next_seqno = 1;
2402 }
2403
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002404 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002405 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002406}
2407
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002408int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002409 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002410 struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002411{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002412 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002413 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002414 struct intel_ringbuffer *ringbuf;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002415 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002416 int ret;
2417
John Harrison6259cea2014-11-24 18:49:29 +00002418 request = ring->outstanding_lazy_request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002419 if (WARN_ON(request == NULL))
2420 return -ENOMEM;
2421
2422 if (i915.enable_execlists) {
2423 struct intel_context *ctx = request->ctx;
2424 ringbuf = ctx->engine[ring->id].ringbuf;
2425 } else
2426 ringbuf = ring->buffer;
2427
2428 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002429 /*
2430 * Emit any outstanding flushes - execbuf can fail to emit the flush
2431 * after having emitted the batchbuffer command. Hence we need to fix
2432 * things up similar to emitting the lazy request. The difference here
2433 * is that the flush _must_ happen before the next request, no matter
2434 * what.
2435 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002436 if (i915.enable_execlists) {
2437 ret = logical_ring_flush_all_caches(ringbuf);
2438 if (ret)
2439 return ret;
2440 } else {
2441 ret = intel_ring_flush_all_caches(ring);
2442 if (ret)
2443 return ret;
2444 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002445
Chris Wilsona71d8d92012-02-15 11:25:36 +00002446 /* Record the position of the start of the request so that
2447 * should we detect the updated seqno part-way through the
2448 * GPU processing the request, we never over-estimate the
2449 * position of the head.
2450 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002451 request_ring_position = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002452
Oscar Mateo48e29f52014-07-24 17:04:29 +01002453 if (i915.enable_execlists) {
2454 ret = ring->emit_request(ringbuf);
2455 if (ret)
2456 return ret;
2457 } else {
2458 ret = ring->add_request(ring);
2459 if (ret)
2460 return ret;
2461 }
Eric Anholt673a3942008-07-30 12:06:12 -07002462
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002463 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002464 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002465
2466 /* Whilst this request exists, batch_obj will be on the
2467 * active_list, and so will hold the active reference. Only when this
2468 * request is retired will the the batch_obj be moved onto the
2469 * inactive_list and lose its active reference. Hence we do not need
2470 * to explicitly hold another reference here.
2471 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002472 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002473
Oscar Mateo48e29f52014-07-24 17:04:29 +01002474 if (!i915.enable_execlists) {
2475 /* Hold a reference to the current context so that we can inspect
2476 * it later in case a hangcheck error event fires.
2477 */
2478 request->ctx = ring->last_context;
2479 if (request->ctx)
2480 i915_gem_context_reference(request->ctx);
2481 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002482
Eric Anholt673a3942008-07-30 12:06:12 -07002483 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002484 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002485 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002486
Chris Wilsondb53a302011-02-03 11:57:46 +00002487 if (file) {
2488 struct drm_i915_file_private *file_priv = file->driver_priv;
2489
Chris Wilson1c255952010-09-26 11:03:27 +01002490 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002491 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002492 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002493 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002494 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002495 }
Eric Anholt673a3942008-07-30 12:06:12 -07002496
John Harrison74328ee2014-11-24 18:49:38 +00002497 trace_i915_gem_request_add(request);
John Harrison6259cea2014-11-24 18:49:29 +00002498 ring->outstanding_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002499
Daniel Vetter87255482014-11-19 20:36:48 +01002500 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002501
Daniel Vetter87255482014-11-19 20:36:48 +01002502 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2503 queue_delayed_work(dev_priv->wq,
2504 &dev_priv->mm.retire_work,
2505 round_jiffies_up_relative(HZ));
2506 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002507
Chris Wilson3cce4692010-10-27 16:11:02 +01002508 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002509}
2510
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002511static inline void
2512i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002513{
Chris Wilson1c255952010-09-26 11:03:27 +01002514 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002515
Chris Wilson1c255952010-09-26 11:03:27 +01002516 if (!file_priv)
2517 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002518
Chris Wilson1c255952010-09-26 11:03:27 +01002519 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002520 list_del(&request->client_list);
2521 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002522 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002523}
2524
Mika Kuoppala939fd762014-01-30 19:04:44 +02002525static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002526 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002527{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002528 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002529
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002530 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2531
2532 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002533 return true;
2534
2535 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002536 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002537 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002538 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002539 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2540 if (i915_stop_ring_allow_warn(dev_priv))
2541 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002542 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002543 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002544 }
2545
2546 return false;
2547}
2548
Mika Kuoppala939fd762014-01-30 19:04:44 +02002549static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002550 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002551 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002552{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002553 struct i915_ctx_hang_stats *hs;
2554
2555 if (WARN_ON(!ctx))
2556 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002557
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002558 hs = &ctx->hang_stats;
2559
2560 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002561 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002562 hs->batch_active++;
2563 hs->guilty_ts = get_seconds();
2564 } else {
2565 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002566 }
2567}
2568
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002569static void i915_gem_free_request(struct drm_i915_gem_request *request)
2570{
2571 list_del(&request->list);
2572 i915_gem_request_remove_from_client(request);
2573
John Harrisonabfe2622014-11-24 18:49:24 +00002574 i915_gem_request_unreference(request);
2575}
2576
2577void i915_gem_request_free(struct kref *req_ref)
2578{
2579 struct drm_i915_gem_request *req = container_of(req_ref,
2580 typeof(*req), ref);
2581 struct intel_context *ctx = req->ctx;
2582
Thomas Daniel0794aed2014-11-25 10:39:25 +00002583 if (ctx) {
2584 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002585 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002586
Thomas Daniel0794aed2014-11-25 10:39:25 +00002587 if (ctx != ring->default_context)
2588 intel_lr_context_unpin(ring, ctx);
2589 }
John Harrisonabfe2622014-11-24 18:49:24 +00002590
Oscar Mateodcb4c122014-11-13 10:28:10 +00002591 i915_gem_context_unreference(ctx);
2592 }
John Harrisonabfe2622014-11-24 18:49:24 +00002593
2594 kfree(req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002595}
2596
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002597struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002598i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002599{
Chris Wilson4db080f2013-12-04 11:37:09 +00002600 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002601
Chris Wilson4db080f2013-12-04 11:37:09 +00002602 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002603 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002604 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002605
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002606 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002607 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002608
2609 return NULL;
2610}
2611
2612static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002613 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002614{
2615 struct drm_i915_gem_request *request;
2616 bool ring_hung;
2617
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002618 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002619
2620 if (request == NULL)
2621 return;
2622
2623 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2624
Mika Kuoppala939fd762014-01-30 19:04:44 +02002625 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002626
2627 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002628 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002629}
2630
2631static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002632 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002633{
Chris Wilsondfaae392010-09-22 10:31:52 +01002634 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002635 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002636
Chris Wilson05394f32010-11-08 19:18:58 +00002637 obj = list_first_entry(&ring->active_list,
2638 struct drm_i915_gem_object,
2639 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002640
Chris Wilson05394f32010-11-08 19:18:58 +00002641 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002642 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002643
2644 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002645 * Clear the execlists queue up before freeing the requests, as those
2646 * are the ones that keep the context and ringbuffer backing objects
2647 * pinned in place.
2648 */
2649 while (!list_empty(&ring->execlist_queue)) {
2650 struct intel_ctx_submit_request *submit_req;
2651
2652 submit_req = list_first_entry(&ring->execlist_queue,
2653 struct intel_ctx_submit_request,
2654 execlist_link);
2655 list_del(&submit_req->execlist_link);
2656 intel_runtime_pm_put(dev_priv);
2657 i915_gem_context_unreference(submit_req->ctx);
2658 kfree(submit_req);
2659 }
2660
2661 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002662 * We must free the requests after all the corresponding objects have
2663 * been moved off active lists. Which is the same order as the normal
2664 * retire_requests function does. This is important if object hold
2665 * implicit references on things like e.g. ppgtt address spaces through
2666 * the request.
2667 */
2668 while (!list_empty(&ring->request_list)) {
2669 struct drm_i915_gem_request *request;
2670
2671 request = list_first_entry(&ring->request_list,
2672 struct drm_i915_gem_request,
2673 list);
2674
2675 i915_gem_free_request(request);
2676 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002677
John Harrison6259cea2014-11-24 18:49:29 +00002678 /* This may not have been flushed before the reset, so clean it now */
2679 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07002680}
2681
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002682void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002683{
2684 struct drm_i915_private *dev_priv = dev->dev_private;
2685 int i;
2686
Daniel Vetter4b9de732011-10-09 21:52:02 +02002687 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002688 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002689
Daniel Vetter94a335d2013-07-17 14:51:28 +02002690 /*
2691 * Commit delayed tiling changes if we have an object still
2692 * attached to the fence, otherwise just clear the fence.
2693 */
2694 if (reg->obj) {
2695 i915_gem_object_update_fence(reg->obj, reg,
2696 reg->obj->tiling_mode);
2697 } else {
2698 i915_gem_write_fence(dev, i, NULL);
2699 }
Chris Wilson312817a2010-11-22 11:50:11 +00002700 }
2701}
2702
Chris Wilson069efc12010-09-30 16:53:18 +01002703void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002704{
Chris Wilsondfaae392010-09-22 10:31:52 +01002705 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002706 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002707 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002708
Chris Wilson4db080f2013-12-04 11:37:09 +00002709 /*
2710 * Before we free the objects from the requests, we need to inspect
2711 * them for finding the guilty party. As the requests only borrow
2712 * their reference to the objects, the inspection must be done first.
2713 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002714 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002715 i915_gem_reset_ring_status(dev_priv, ring);
2716
2717 for_each_ring(ring, dev_priv, i)
2718 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002719
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002720 i915_gem_context_reset(dev);
2721
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002722 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002723}
2724
2725/**
2726 * This function clears the request list as sequence numbers are passed.
2727 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002728void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002729i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002730{
Chris Wilsondb53a302011-02-03 11:57:46 +00002731 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002732 return;
2733
Chris Wilsondb53a302011-02-03 11:57:46 +00002734 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002735
Chris Wilsone9103032014-01-07 11:45:14 +00002736 /* Move any buffers on the active list that are no longer referenced
2737 * by the ringbuffer to the flushing/inactive lists as appropriate,
2738 * before we free the context associated with the requests.
2739 */
2740 while (!list_empty(&ring->active_list)) {
2741 struct drm_i915_gem_object *obj;
2742
2743 obj = list_first_entry(&ring->active_list,
2744 struct drm_i915_gem_object,
2745 ring_list);
2746
John Harrison1b5a4332014-11-24 18:49:42 +00002747 if (!i915_gem_request_completed(obj->last_read_req, true))
Chris Wilsone9103032014-01-07 11:45:14 +00002748 break;
2749
2750 i915_gem_object_move_to_inactive(obj);
2751 }
2752
2753
Zou Nan hai852835f2010-05-21 09:08:56 +08002754 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002755 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002756 struct intel_ringbuffer *ringbuf;
Eric Anholt673a3942008-07-30 12:06:12 -07002757
Zou Nan hai852835f2010-05-21 09:08:56 +08002758 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002759 struct drm_i915_gem_request,
2760 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002761
John Harrison1b5a4332014-11-24 18:49:42 +00002762 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002763 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002764
John Harrison74328ee2014-11-24 18:49:38 +00002765 trace_i915_gem_request_retire(request);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002766
2767 /* This is one of the few common intersection points
2768 * between legacy ringbuffer submission and execlists:
2769 * we need to tell them apart in order to find the correct
2770 * ringbuffer to which the request belongs to.
2771 */
2772 if (i915.enable_execlists) {
2773 struct intel_context *ctx = request->ctx;
2774 ringbuf = ctx->engine[ring->id].ringbuf;
2775 } else
2776 ringbuf = ring->buffer;
2777
Chris Wilsona71d8d92012-02-15 11:25:36 +00002778 /* We know the GPU must have read the request to have
2779 * sent us the seqno + interrupt, so use the position
2780 * of tail of the request to update the last known position
2781 * of the GPU head.
2782 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002783 ringbuf->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002784
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002785 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002786 }
2787
Chris Wilsondb53a302011-02-03 11:57:46 +00002788 if (unlikely(ring->trace_irq_seqno &&
John Harrison1b5a4332014-11-24 18:49:42 +00002789 i915_seqno_passed(ring->get_seqno(ring, true),
2790 ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002791 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002792 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002793 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002794
Chris Wilsondb53a302011-02-03 11:57:46 +00002795 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002796}
2797
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002798bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002799i915_gem_retire_requests(struct drm_device *dev)
2800{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002801 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002802 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002803 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002804 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002805
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002806 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002807 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002808 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002809 if (i915.enable_execlists) {
2810 unsigned long flags;
2811
2812 spin_lock_irqsave(&ring->execlist_lock, flags);
2813 idle &= list_empty(&ring->execlist_queue);
2814 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2815
2816 intel_execlists_retire_requests(ring);
2817 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002818 }
2819
2820 if (idle)
2821 mod_delayed_work(dev_priv->wq,
2822 &dev_priv->mm.idle_work,
2823 msecs_to_jiffies(100));
2824
2825 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002826}
2827
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002828static void
Eric Anholt673a3942008-07-30 12:06:12 -07002829i915_gem_retire_work_handler(struct work_struct *work)
2830{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002831 struct drm_i915_private *dev_priv =
2832 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2833 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002834 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002835
Chris Wilson891b48c2010-09-29 12:26:37 +01002836 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002837 idle = false;
2838 if (mutex_trylock(&dev->struct_mutex)) {
2839 idle = i915_gem_retire_requests(dev);
2840 mutex_unlock(&dev->struct_mutex);
2841 }
2842 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002843 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2844 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002845}
Chris Wilson891b48c2010-09-29 12:26:37 +01002846
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002847static void
2848i915_gem_idle_work_handler(struct work_struct *work)
2849{
2850 struct drm_i915_private *dev_priv =
2851 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002852
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002853 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002854}
2855
Ben Widawsky5816d642012-04-11 11:18:19 -07002856/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002857 * Ensures that an object will eventually get non-busy by flushing any required
2858 * write domains, emitting any outstanding lazy request and retiring and
2859 * completed requests.
2860 */
2861static int
2862i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2863{
2864 int ret;
2865
2866 if (obj->active) {
John Harrisonb6660d52014-11-24 18:49:30 +00002867 ret = i915_gem_check_olr(obj->last_read_req);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002868 if (ret)
2869 return ret;
2870
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002871 i915_gem_retire_requests_ring(obj->ring);
2872 }
2873
2874 return 0;
2875}
2876
2877/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002878 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2879 * @DRM_IOCTL_ARGS: standard ioctl arguments
2880 *
2881 * Returns 0 if successful, else an error is returned with the remaining time in
2882 * the timeout parameter.
2883 * -ETIME: object is still busy after timeout
2884 * -ERESTARTSYS: signal interrupted the wait
2885 * -ENONENT: object doesn't exist
2886 * Also possible, but rare:
2887 * -EAGAIN: GPU wedged
2888 * -ENOMEM: damn
2889 * -ENODEV: Internal IRQ fail
2890 * -E?: The add request failed
2891 *
2892 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2893 * non-zero timeout parameter the wait ioctl will wait for the given number of
2894 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2895 * without holding struct_mutex the object may become re-busied before this
2896 * function completes. A similar but shorter * race condition exists in the busy
2897 * ioctl
2898 */
2899int
2900i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2901{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002902 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002903 struct drm_i915_gem_wait *args = data;
2904 struct drm_i915_gem_object *obj;
John Harrisonff865882014-11-24 18:49:28 +00002905 struct drm_i915_gem_request *req;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002906 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002907 int ret = 0;
2908
Daniel Vetter11b5d512014-09-29 15:31:26 +02002909 if (args->flags != 0)
2910 return -EINVAL;
2911
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002912 ret = i915_mutex_lock_interruptible(dev);
2913 if (ret)
2914 return ret;
2915
2916 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2917 if (&obj->base == NULL) {
2918 mutex_unlock(&dev->struct_mutex);
2919 return -ENOENT;
2920 }
2921
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002922 /* Need to make sure the object gets inactive eventually. */
2923 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002924 if (ret)
2925 goto out;
2926
John Harrison97b2a6a2014-11-24 18:49:26 +00002927 if (!obj->active || !obj->last_read_req)
2928 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002929
John Harrisonff865882014-11-24 18:49:28 +00002930 req = obj->last_read_req;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002931
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002932 /* Do this after OLR check to make sure we make forward progress polling
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002933 * on this IOCTL with a timeout <=0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002934 */
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002935 if (args->timeout_ns <= 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002936 ret = -ETIME;
2937 goto out;
2938 }
2939
2940 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002941 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00002942 i915_gem_request_reference(req);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002943 mutex_unlock(&dev->struct_mutex);
2944
John Harrison9c654812014-11-24 18:49:35 +00002945 ret = __i915_wait_request(req, reset_counter, true, &args->timeout_ns,
2946 file->driver_priv);
John Harrisonff865882014-11-24 18:49:28 +00002947 mutex_lock(&dev->struct_mutex);
2948 i915_gem_request_unreference(req);
2949 mutex_unlock(&dev->struct_mutex);
2950 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002951
2952out:
2953 drm_gem_object_unreference(&obj->base);
2954 mutex_unlock(&dev->struct_mutex);
2955 return ret;
2956}
2957
2958/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002959 * i915_gem_object_sync - sync an object to a ring.
2960 *
2961 * @obj: object which may be in use on another ring.
2962 * @to: ring we wish to use the object on. May be NULL.
2963 *
2964 * This code is meant to abstract object synchronization with the GPU.
2965 * Calling with NULL implies synchronizing the object with the CPU
2966 * rather than a particular GPU ring.
2967 *
2968 * Returns 0 if successful, else propagates up the lower layer error.
2969 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002970int
2971i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002972 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002973{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002974 struct intel_engine_cs *from = obj->ring;
Ben Widawsky2911a352012-04-05 14:47:36 -07002975 u32 seqno;
2976 int ret, idx;
2977
2978 if (from == NULL || to == from)
2979 return 0;
2980
Ben Widawsky5816d642012-04-11 11:18:19 -07002981 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002982 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002983
2984 idx = intel_ring_sync_index(from, to);
2985
John Harrison97b2a6a2014-11-24 18:49:26 +00002986 seqno = i915_gem_request_get_seqno(obj->last_read_req);
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07002987 /* Optimization: Avoid semaphore sync when we are sure we already
2988 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002989 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002990 return 0;
2991
John Harrisonb6660d52014-11-24 18:49:30 +00002992 ret = i915_gem_check_olr(obj->last_read_req);
Ben Widawskyb4aca012012-04-25 20:50:12 -07002993 if (ret)
2994 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002995
John Harrison74328ee2014-11-24 18:49:38 +00002996 trace_i915_gem_ring_sync_to(from, to, obj->last_read_req);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002997 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002998 if (!ret)
John Harrison97b2a6a2014-11-24 18:49:26 +00002999 /* We use last_read_req because sync_to()
Mika Kuoppala7b01e262012-11-28 17:18:45 +02003000 * might have just caused seqno wrap under
3001 * the radar.
3002 */
John Harrison97b2a6a2014-11-24 18:49:26 +00003003 from->semaphore.sync_seqno[idx] =
3004 i915_gem_request_get_seqno(obj->last_read_req);
Ben Widawsky2911a352012-04-05 14:47:36 -07003005
Ben Widawskye3a5a222012-04-11 11:18:20 -07003006 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07003007}
3008
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003009static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3010{
3011 u32 old_write_domain, old_read_domains;
3012
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003013 /* Force a pagefault for domain tracking on next user access */
3014 i915_gem_release_mmap(obj);
3015
Keith Packardb97c3d92011-06-24 21:02:59 -07003016 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3017 return;
3018
Chris Wilson97c809fd2012-10-09 19:24:38 +01003019 /* Wait for any direct GTT access to complete */
3020 mb();
3021
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003022 old_read_domains = obj->base.read_domains;
3023 old_write_domain = obj->base.write_domain;
3024
3025 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3026 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3027
3028 trace_i915_gem_object_change_domain(obj,
3029 old_read_domains,
3030 old_write_domain);
3031}
3032
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003033int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003034{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003035 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003036 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003037 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003038
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003039 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003040 return 0;
3041
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003042 if (!drm_mm_node_allocated(&vma->node)) {
3043 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003044 return 0;
3045 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003046
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003047 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003048 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003049
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003050 BUG_ON(obj->pages == NULL);
3051
Chris Wilsona8198ee2011-04-13 22:04:09 +01003052 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01003053 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003054 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003055 /* Continue on if we fail due to EIO, the GPU is hung so we
3056 * should be safe and we need to cleanup or else we might
3057 * cause memory corruption through use-after-free.
3058 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003059
Chris Wilson1d1ef21d2014-09-09 07:02:43 +01003060 /* Throw away the active reference before moving to the unbound list */
3061 i915_gem_object_retire(obj);
3062
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003063 if (i915_is_ggtt(vma->vm)) {
3064 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003065
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003066 /* release the fence reg _after_ flushing */
3067 ret = i915_gem_object_put_fence(obj);
3068 if (ret)
3069 return ret;
3070 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003071
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003072 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003073
Ben Widawsky6f65e292013-12-06 14:10:56 -08003074 vma->unbind_vma(vma);
3075
Chris Wilson64bf9302014-02-25 14:23:28 +00003076 list_del_init(&vma->mm_list);
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003077 if (i915_is_ggtt(vma->vm))
Chris Wilsone6a84462014-08-11 12:00:12 +02003078 obj->map_and_fenceable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003079
Ben Widawsky2f633152013-07-17 12:19:03 -07003080 drm_mm_remove_node(&vma->node);
3081 i915_gem_vma_destroy(vma);
3082
3083 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003084 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003085 if (list_empty(&obj->vma_list)) {
3086 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003087 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003088 }
Eric Anholt673a3942008-07-30 12:06:12 -07003089
Chris Wilson70903c32013-12-04 09:59:09 +00003090 /* And finally now the object is completely decoupled from this vma,
3091 * we can drop its hold on the backing storage and allow it to be
3092 * reaped by the shrinker.
3093 */
3094 i915_gem_object_unpin_pages(obj);
3095
Chris Wilson88241782011-01-07 17:09:48 +00003096 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003097}
3098
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003099int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003100{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003101 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003102 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003103 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003104
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003105 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003106 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003107 if (!i915.enable_execlists) {
3108 ret = i915_switch_context(ring, ring->default_context);
3109 if (ret)
3110 return ret;
3111 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003112
Chris Wilson3e960502012-11-27 16:22:54 +00003113 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003114 if (ret)
3115 return ret;
3116 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003117
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003118 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003119}
3120
Chris Wilson9ce079e2012-04-17 15:31:30 +01003121static void i965_write_fence_reg(struct drm_device *dev, int reg,
3122 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003123{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003124 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003125 int fence_reg;
3126 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003127
Imre Deak56c844e2013-01-07 21:47:34 +02003128 if (INTEL_INFO(dev)->gen >= 6) {
3129 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3130 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3131 } else {
3132 fence_reg = FENCE_REG_965_0;
3133 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3134 }
3135
Chris Wilsond18b9612013-07-10 13:36:23 +01003136 fence_reg += reg * 8;
3137
3138 /* To w/a incoherency with non-atomic 64-bit register updates,
3139 * we split the 64-bit update into two 32-bit writes. In order
3140 * for a partial fence not to be evaluated between writes, we
3141 * precede the update with write to turn off the fence register,
3142 * and only enable the fence as the last step.
3143 *
3144 * For extra levels of paranoia, we make sure each step lands
3145 * before applying the next step.
3146 */
3147 I915_WRITE(fence_reg, 0);
3148 POSTING_READ(fence_reg);
3149
Chris Wilson9ce079e2012-04-17 15:31:30 +01003150 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003151 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003152 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003153
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003154 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003155 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003156 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003157 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003158 if (obj->tiling_mode == I915_TILING_Y)
3159 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3160 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003161
Chris Wilsond18b9612013-07-10 13:36:23 +01003162 I915_WRITE(fence_reg + 4, val >> 32);
3163 POSTING_READ(fence_reg + 4);
3164
3165 I915_WRITE(fence_reg + 0, val);
3166 POSTING_READ(fence_reg);
3167 } else {
3168 I915_WRITE(fence_reg + 4, 0);
3169 POSTING_READ(fence_reg + 4);
3170 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003171}
3172
Chris Wilson9ce079e2012-04-17 15:31:30 +01003173static void i915_write_fence_reg(struct drm_device *dev, int reg,
3174 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003175{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003176 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003177 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003178
Chris Wilson9ce079e2012-04-17 15:31:30 +01003179 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003180 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003181 int pitch_val;
3182 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003183
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003184 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003185 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003186 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3187 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3188 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003189
3190 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3191 tile_width = 128;
3192 else
3193 tile_width = 512;
3194
3195 /* Note: pitch better be a power of two tile widths */
3196 pitch_val = obj->stride / tile_width;
3197 pitch_val = ffs(pitch_val) - 1;
3198
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003199 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003200 if (obj->tiling_mode == I915_TILING_Y)
3201 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3202 val |= I915_FENCE_SIZE_BITS(size);
3203 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3204 val |= I830_FENCE_REG_VALID;
3205 } else
3206 val = 0;
3207
3208 if (reg < 8)
3209 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003210 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003211 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003212
Chris Wilson9ce079e2012-04-17 15:31:30 +01003213 I915_WRITE(reg, val);
3214 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003215}
3216
Chris Wilson9ce079e2012-04-17 15:31:30 +01003217static void i830_write_fence_reg(struct drm_device *dev, int reg,
3218 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003219{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003220 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003221 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003222
Chris Wilson9ce079e2012-04-17 15:31:30 +01003223 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003224 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003225 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003226
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003227 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003228 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003229 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3230 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3231 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003232
Chris Wilson9ce079e2012-04-17 15:31:30 +01003233 pitch_val = obj->stride / 128;
3234 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003235
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003236 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003237 if (obj->tiling_mode == I915_TILING_Y)
3238 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3239 val |= I830_FENCE_SIZE_BITS(size);
3240 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3241 val |= I830_FENCE_REG_VALID;
3242 } else
3243 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003244
Chris Wilson9ce079e2012-04-17 15:31:30 +01003245 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3246 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3247}
3248
Chris Wilsond0a57782012-10-09 19:24:37 +01003249inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3250{
3251 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3252}
3253
Chris Wilson9ce079e2012-04-17 15:31:30 +01003254static void i915_gem_write_fence(struct drm_device *dev, int reg,
3255 struct drm_i915_gem_object *obj)
3256{
Chris Wilsond0a57782012-10-09 19:24:37 +01003257 struct drm_i915_private *dev_priv = dev->dev_private;
3258
3259 /* Ensure that all CPU reads are completed before installing a fence
3260 * and all writes before removing the fence.
3261 */
3262 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3263 mb();
3264
Daniel Vetter94a335d2013-07-17 14:51:28 +02003265 WARN(obj && (!obj->stride || !obj->tiling_mode),
3266 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3267 obj->stride, obj->tiling_mode);
3268
Chris Wilson9ce079e2012-04-17 15:31:30 +01003269 switch (INTEL_INFO(dev)->gen) {
Damien Lespiau01209dd2013-02-13 15:27:25 +00003270 case 9:
Ben Widawsky5ab31332013-11-02 21:07:03 -07003271 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003272 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003273 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003274 case 5:
3275 case 4: i965_write_fence_reg(dev, reg, obj); break;
3276 case 3: i915_write_fence_reg(dev, reg, obj); break;
3277 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003278 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003279 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003280
3281 /* And similarly be paranoid that no direct access to this region
3282 * is reordered to before the fence is installed.
3283 */
3284 if (i915_gem_object_needs_mb(obj))
3285 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003286}
3287
Chris Wilson61050802012-04-17 15:31:31 +01003288static inline int fence_number(struct drm_i915_private *dev_priv,
3289 struct drm_i915_fence_reg *fence)
3290{
3291 return fence - dev_priv->fence_regs;
3292}
3293
3294static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3295 struct drm_i915_fence_reg *fence,
3296 bool enable)
3297{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003298 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003299 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003300
Chris Wilson46a0b632013-07-10 13:36:24 +01003301 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003302
3303 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003304 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003305 fence->obj = obj;
3306 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3307 } else {
3308 obj->fence_reg = I915_FENCE_REG_NONE;
3309 fence->obj = NULL;
3310 list_del_init(&fence->lru_list);
3311 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003312 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003313}
3314
Chris Wilsond9e86c02010-11-10 16:40:20 +00003315static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003316i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003317{
John Harrison97b2a6a2014-11-24 18:49:26 +00003318 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003319 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003320 if (ret)
3321 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003322
John Harrison97b2a6a2014-11-24 18:49:26 +00003323 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003324 }
3325
3326 return 0;
3327}
3328
3329int
3330i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3331{
Chris Wilson61050802012-04-17 15:31:31 +01003332 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003333 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003334 int ret;
3335
Chris Wilsond0a57782012-10-09 19:24:37 +01003336 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003337 if (ret)
3338 return ret;
3339
Chris Wilson61050802012-04-17 15:31:31 +01003340 if (obj->fence_reg == I915_FENCE_REG_NONE)
3341 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003342
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003343 fence = &dev_priv->fence_regs[obj->fence_reg];
3344
Daniel Vetteraff10b302014-02-14 14:06:05 +01003345 if (WARN_ON(fence->pin_count))
3346 return -EBUSY;
3347
Chris Wilson61050802012-04-17 15:31:31 +01003348 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003349 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003350
3351 return 0;
3352}
3353
3354static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003355i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003356{
Daniel Vetterae3db242010-02-19 11:51:58 +01003357 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003358 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003359 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003360
3361 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003362 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003363 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3364 reg = &dev_priv->fence_regs[i];
3365 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003366 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003367
Chris Wilson1690e1e2011-12-14 13:57:08 +01003368 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003369 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003370 }
3371
Chris Wilsond9e86c02010-11-10 16:40:20 +00003372 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003373 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003374
3375 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003376 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003377 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003378 continue;
3379
Chris Wilson8fe301a2012-04-17 15:31:28 +01003380 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003381 }
3382
Chris Wilson5dce5b932014-01-20 10:17:36 +00003383deadlock:
3384 /* Wait for completion of pending flips which consume fences */
3385 if (intel_has_pending_fb_unpin(dev))
3386 return ERR_PTR(-EAGAIN);
3387
3388 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003389}
3390
Jesse Barnesde151cf2008-11-12 10:03:55 -08003391/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003392 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003393 * @obj: object to map through a fence reg
3394 *
3395 * When mapping objects through the GTT, userspace wants to be able to write
3396 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003397 * This function walks the fence regs looking for a free one for @obj,
3398 * stealing one if it can't find any.
3399 *
3400 * It then sets up the reg based on the object's properties: address, pitch
3401 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003402 *
3403 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003404 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003405int
Chris Wilson06d98132012-04-17 15:31:24 +01003406i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003407{
Chris Wilson05394f32010-11-08 19:18:58 +00003408 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003409 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003410 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003411 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003412 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003413
Chris Wilson14415742012-04-17 15:31:33 +01003414 /* Have we updated the tiling parameters upon the object and so
3415 * will need to serialise the write to the associated fence register?
3416 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003417 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003418 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003419 if (ret)
3420 return ret;
3421 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003422
Chris Wilsond9e86c02010-11-10 16:40:20 +00003423 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003424 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3425 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003426 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003427 list_move_tail(&reg->lru_list,
3428 &dev_priv->mm.fence_list);
3429 return 0;
3430 }
3431 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003432 if (WARN_ON(!obj->map_and_fenceable))
3433 return -EINVAL;
3434
Chris Wilson14415742012-04-17 15:31:33 +01003435 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003436 if (IS_ERR(reg))
3437 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003438
Chris Wilson14415742012-04-17 15:31:33 +01003439 if (reg->obj) {
3440 struct drm_i915_gem_object *old = reg->obj;
3441
Chris Wilsond0a57782012-10-09 19:24:37 +01003442 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003443 if (ret)
3444 return ret;
3445
Chris Wilson14415742012-04-17 15:31:33 +01003446 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003447 }
Chris Wilson14415742012-04-17 15:31:33 +01003448 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003449 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003450
Chris Wilson14415742012-04-17 15:31:33 +01003451 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003452
Chris Wilson9ce079e2012-04-17 15:31:30 +01003453 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003454}
3455
Chris Wilson4144f9b2014-09-11 08:43:48 +01003456static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003457 unsigned long cache_level)
3458{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003459 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003460 struct drm_mm_node *other;
3461
Chris Wilson4144f9b2014-09-11 08:43:48 +01003462 /*
3463 * On some machines we have to be careful when putting differing types
3464 * of snoopable memory together to avoid the prefetcher crossing memory
3465 * domains and dying. During vm initialisation, we decide whether or not
3466 * these constraints apply and set the drm_mm.color_adjust
3467 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003468 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003469 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003470 return true;
3471
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003472 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003473 return true;
3474
3475 if (list_empty(&gtt_space->node_list))
3476 return true;
3477
3478 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3479 if (other->allocated && !other->hole_follows && other->color != cache_level)
3480 return false;
3481
3482 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3483 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3484 return false;
3485
3486 return true;
3487}
3488
Jesse Barnesde151cf2008-11-12 10:03:55 -08003489/**
Eric Anholt673a3942008-07-30 12:06:12 -07003490 * Finds free space in the GTT aperture and binds the object there.
3491 */
Daniel Vetter262de142014-02-14 14:01:20 +01003492static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003493i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3494 struct i915_address_space *vm,
3495 unsigned alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003496 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003497{
Chris Wilson05394f32010-11-08 19:18:58 +00003498 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003499 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003500 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003501 unsigned long start =
3502 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3503 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003504 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003505 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003506 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003507
Chris Wilsone28f8712011-07-18 13:11:49 -07003508 fence_size = i915_gem_get_gtt_size(dev,
3509 obj->base.size,
3510 obj->tiling_mode);
3511 fence_alignment = i915_gem_get_gtt_alignment(dev,
3512 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003513 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003514 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003515 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003516 obj->base.size,
3517 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003518
Eric Anholt673a3942008-07-30 12:06:12 -07003519 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003520 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003521 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003522 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003523 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003524 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003525 }
3526
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003527 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003528
Chris Wilson654fc602010-05-27 13:18:21 +01003529 /* If the object is bigger than the entire aperture, reject it early
3530 * before evicting everything in a vain attempt to find space.
3531 */
Chris Wilsond23db882014-05-23 08:48:08 +02003532 if (obj->base.size > end) {
3533 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003534 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003535 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003536 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003537 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003538 }
3539
Chris Wilson37e680a2012-06-07 15:38:42 +01003540 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003541 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003542 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003543
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003544 i915_gem_object_pin_pages(obj);
3545
Ben Widawskyaccfef22013-08-14 11:38:35 +02003546 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003547 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003548 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003549
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003550search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003551 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003552 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003553 obj->cache_level,
3554 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003555 DRM_MM_SEARCH_DEFAULT,
3556 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003557 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003558 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003559 obj->cache_level,
3560 start, end,
3561 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003562 if (ret == 0)
3563 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003564
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003565 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003566 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003567 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003568 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003569 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003570 }
3571
Daniel Vetter74163902012-02-15 23:50:21 +01003572 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003573 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003574 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003575
Ben Widawsky35c20a62013-05-31 11:28:48 -07003576 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003577 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003578
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003579 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003580 vma->bind_vma(vma, obj->cache_level,
Chris Wilsonc826c442014-10-31 13:53:53 +00003581 flags & PIN_GLOBAL ? GLOBAL_BIND : 0);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003582
Daniel Vetter262de142014-02-14 14:01:20 +01003583 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003584
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003585err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003586 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003587err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003588 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003589 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003590err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003591 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003592 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003593}
3594
Chris Wilson000433b2013-08-08 14:41:09 +01003595bool
Chris Wilson2c225692013-08-09 12:26:45 +01003596i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3597 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003598{
Eric Anholt673a3942008-07-30 12:06:12 -07003599 /* If we don't have a page list set up, then we're not pinned
3600 * to GPU, and we can ignore the cache flush because it'll happen
3601 * again at bind time.
3602 */
Chris Wilson05394f32010-11-08 19:18:58 +00003603 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003604 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003605
Imre Deak769ce462013-02-13 21:56:05 +02003606 /*
3607 * Stolen memory is always coherent with the GPU as it is explicitly
3608 * marked as wc by the system, or the system is cache-coherent.
3609 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003610 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003611 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003612
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003613 /* If the GPU is snooping the contents of the CPU cache,
3614 * we do not need to manually clear the CPU cache lines. However,
3615 * the caches are only snooped when the render cache is
3616 * flushed/invalidated. As we always have to emit invalidations
3617 * and flushes when moving into and out of the RENDER domain, correct
3618 * snooping behaviour occurs naturally as the result of our domain
3619 * tracking.
3620 */
Chris Wilson2c225692013-08-09 12:26:45 +01003621 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003622 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003623
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003624 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003625 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003626
3627 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003628}
3629
3630/** Flushes the GTT write domain for the object if it's dirty. */
3631static void
Chris Wilson05394f32010-11-08 19:18:58 +00003632i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003633{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003634 uint32_t old_write_domain;
3635
Chris Wilson05394f32010-11-08 19:18:58 +00003636 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003637 return;
3638
Chris Wilson63256ec2011-01-04 18:42:07 +00003639 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003640 * to it immediately go to main memory as far as we know, so there's
3641 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003642 *
3643 * However, we do have to enforce the order so that all writes through
3644 * the GTT land before any writes to the device, such as updates to
3645 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003646 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003647 wmb();
3648
Chris Wilson05394f32010-11-08 19:18:58 +00003649 old_write_domain = obj->base.write_domain;
3650 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003651
Daniel Vetterf99d7062014-06-19 16:01:59 +02003652 intel_fb_obj_flush(obj, false);
3653
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003654 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003655 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003656 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003657}
3658
3659/** Flushes the CPU write domain for the object if it's dirty. */
3660static void
Chris Wilson2c225692013-08-09 12:26:45 +01003661i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3662 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003663{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003664 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003665
Chris Wilson05394f32010-11-08 19:18:58 +00003666 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003667 return;
3668
Chris Wilson000433b2013-08-08 14:41:09 +01003669 if (i915_gem_clflush_object(obj, force))
3670 i915_gem_chipset_flush(obj->base.dev);
3671
Chris Wilson05394f32010-11-08 19:18:58 +00003672 old_write_domain = obj->base.write_domain;
3673 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003674
Daniel Vetterf99d7062014-06-19 16:01:59 +02003675 intel_fb_obj_flush(obj, false);
3676
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003677 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003678 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003679 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003680}
3681
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003682/**
3683 * Moves a single object to the GTT read, and possibly write domain.
3684 *
3685 * This function returns when the move is complete, including waiting on
3686 * flushes to occur.
3687 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003688int
Chris Wilson20217462010-11-23 15:26:33 +00003689i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003690{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003691 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003692 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003693 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003694 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003695
Eric Anholt02354392008-11-26 13:58:13 -08003696 /* Not valid to be called on unbound objects. */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003697 if (vma == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003698 return -EINVAL;
3699
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003700 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3701 return 0;
3702
Chris Wilson0201f1e2012-07-20 12:41:01 +01003703 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003704 if (ret)
3705 return ret;
3706
Chris Wilsonc8725f32014-03-17 12:21:55 +00003707 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003708 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003709
Chris Wilsond0a57782012-10-09 19:24:37 +01003710 /* Serialise direct access to this object with the barriers for
3711 * coherent writes from the GPU, by effectively invalidating the
3712 * GTT domain upon first access.
3713 */
3714 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3715 mb();
3716
Chris Wilson05394f32010-11-08 19:18:58 +00003717 old_write_domain = obj->base.write_domain;
3718 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003719
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003720 /* It should now be out of any other write domains, and we can update
3721 * the domain values for our changes.
3722 */
Chris Wilson05394f32010-11-08 19:18:58 +00003723 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3724 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003725 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003726 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3727 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3728 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003729 }
3730
Daniel Vetterf99d7062014-06-19 16:01:59 +02003731 if (write)
3732 intel_fb_obj_invalidate(obj, NULL);
3733
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003734 trace_i915_gem_object_change_domain(obj,
3735 old_read_domains,
3736 old_write_domain);
3737
Chris Wilson8325a092012-04-24 15:52:35 +01003738 /* And bump the LRU for this access */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003739 if (i915_gem_object_is_inactive(obj))
3740 list_move_tail(&vma->mm_list,
3741 &dev_priv->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003742
Eric Anholte47c68e2008-11-14 13:35:19 -08003743 return 0;
3744}
3745
Chris Wilsone4ffd172011-04-04 09:44:39 +01003746int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3747 enum i915_cache_level cache_level)
3748{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003749 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003750 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003751 int ret;
3752
3753 if (obj->cache_level == cache_level)
3754 return 0;
3755
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003756 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003757 DRM_DEBUG("can not change the cache level of pinned objects\n");
3758 return -EBUSY;
3759 }
3760
Chris Wilsondf6f7832014-03-21 07:40:56 +00003761 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003762 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003763 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003764 if (ret)
3765 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003766 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003767 }
3768
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003769 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003770 ret = i915_gem_object_finish_gpu(obj);
3771 if (ret)
3772 return ret;
3773
3774 i915_gem_object_finish_gtt(obj);
3775
3776 /* Before SandyBridge, you could not use tiling or fence
3777 * registers with snooped memory, so relinquish any fences
3778 * currently pointing to our region in the aperture.
3779 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003780 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003781 ret = i915_gem_object_put_fence(obj);
3782 if (ret)
3783 return ret;
3784 }
3785
Ben Widawsky6f65e292013-12-06 14:10:56 -08003786 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003787 if (drm_mm_node_allocated(&vma->node))
3788 vma->bind_vma(vma, cache_level,
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01003789 vma->bound & GLOBAL_BIND);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003790 }
3791
Chris Wilson2c225692013-08-09 12:26:45 +01003792 list_for_each_entry(vma, &obj->vma_list, vma_link)
3793 vma->node.color = cache_level;
3794 obj->cache_level = cache_level;
3795
3796 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003797 u32 old_read_domains, old_write_domain;
3798
3799 /* If we're coming from LLC cached, then we haven't
3800 * actually been tracking whether the data is in the
3801 * CPU cache or not, since we only allow one bit set
3802 * in obj->write_domain and have been skipping the clflushes.
3803 * Just set it to the CPU cache for now.
3804 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003805 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003806 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003807
3808 old_read_domains = obj->base.read_domains;
3809 old_write_domain = obj->base.write_domain;
3810
3811 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3812 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3813
3814 trace_i915_gem_object_change_domain(obj,
3815 old_read_domains,
3816 old_write_domain);
3817 }
3818
Chris Wilsone4ffd172011-04-04 09:44:39 +01003819 return 0;
3820}
3821
Ben Widawsky199adf42012-09-21 17:01:20 -07003822int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3823 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003824{
Ben Widawsky199adf42012-09-21 17:01:20 -07003825 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003826 struct drm_i915_gem_object *obj;
3827 int ret;
3828
3829 ret = i915_mutex_lock_interruptible(dev);
3830 if (ret)
3831 return ret;
3832
3833 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3834 if (&obj->base == NULL) {
3835 ret = -ENOENT;
3836 goto unlock;
3837 }
3838
Chris Wilson651d7942013-08-08 14:41:10 +01003839 switch (obj->cache_level) {
3840 case I915_CACHE_LLC:
3841 case I915_CACHE_L3_LLC:
3842 args->caching = I915_CACHING_CACHED;
3843 break;
3844
Chris Wilson4257d3b2013-08-08 14:41:11 +01003845 case I915_CACHE_WT:
3846 args->caching = I915_CACHING_DISPLAY;
3847 break;
3848
Chris Wilson651d7942013-08-08 14:41:10 +01003849 default:
3850 args->caching = I915_CACHING_NONE;
3851 break;
3852 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003853
3854 drm_gem_object_unreference(&obj->base);
3855unlock:
3856 mutex_unlock(&dev->struct_mutex);
3857 return ret;
3858}
3859
Ben Widawsky199adf42012-09-21 17:01:20 -07003860int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3861 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003862{
Ben Widawsky199adf42012-09-21 17:01:20 -07003863 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003864 struct drm_i915_gem_object *obj;
3865 enum i915_cache_level level;
3866 int ret;
3867
Ben Widawsky199adf42012-09-21 17:01:20 -07003868 switch (args->caching) {
3869 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003870 level = I915_CACHE_NONE;
3871 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003872 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003873 level = I915_CACHE_LLC;
3874 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003875 case I915_CACHING_DISPLAY:
3876 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3877 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003878 default:
3879 return -EINVAL;
3880 }
3881
Ben Widawsky3bc29132012-09-26 16:15:20 -07003882 ret = i915_mutex_lock_interruptible(dev);
3883 if (ret)
3884 return ret;
3885
Chris Wilsone6994ae2012-07-10 10:27:08 +01003886 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3887 if (&obj->base == NULL) {
3888 ret = -ENOENT;
3889 goto unlock;
3890 }
3891
3892 ret = i915_gem_object_set_cache_level(obj, level);
3893
3894 drm_gem_object_unreference(&obj->base);
3895unlock:
3896 mutex_unlock(&dev->struct_mutex);
3897 return ret;
3898}
3899
Chris Wilsoncc98b412013-08-09 12:25:09 +01003900static bool is_pin_display(struct drm_i915_gem_object *obj)
3901{
Oscar Mateo19656432014-05-16 14:20:43 +01003902 struct i915_vma *vma;
3903
Oscar Mateo19656432014-05-16 14:20:43 +01003904 vma = i915_gem_obj_to_ggtt(obj);
3905 if (!vma)
3906 return false;
3907
Daniel Vetter4feb7652014-11-24 11:21:52 +01003908 /* There are 2 sources that pin objects:
Chris Wilsoncc98b412013-08-09 12:25:09 +01003909 * 1. The display engine (scanouts, sprites, cursors);
3910 * 2. Reservations for execbuffer;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003911 *
3912 * We can ignore reservations as we hold the struct_mutex and
Daniel Vetter4feb7652014-11-24 11:21:52 +01003913 * are only called outside of the reservation path.
Chris Wilsoncc98b412013-08-09 12:25:09 +01003914 */
Daniel Vetter4feb7652014-11-24 11:21:52 +01003915 return vma->pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003916}
3917
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003918/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003919 * Prepare buffer for display plane (scanout, cursors, etc).
3920 * Can be called from an uninterruptible phase (modesetting) and allows
3921 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003922 */
3923int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003924i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3925 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003926 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003927{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003928 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003929 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003930 int ret;
3931
Chris Wilson0be73282010-12-06 14:36:27 +00003932 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003933 ret = i915_gem_object_sync(obj, pipelined);
3934 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003935 return ret;
3936 }
3937
Chris Wilsoncc98b412013-08-09 12:25:09 +01003938 /* Mark the pin_display early so that we account for the
3939 * display coherency whilst setting up the cache domains.
3940 */
Oscar Mateo19656432014-05-16 14:20:43 +01003941 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003942 obj->pin_display = true;
3943
Eric Anholta7ef0642011-03-29 16:59:54 -07003944 /* The display engine is not coherent with the LLC cache on gen6. As
3945 * a result, we make sure that the pinning that is about to occur is
3946 * done with uncached PTEs. This is lowest common denominator for all
3947 * chipsets.
3948 *
3949 * However for gen6+, we could do better by using the GFDT bit instead
3950 * of uncaching, which would allow us to flush all the LLC-cached data
3951 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3952 */
Chris Wilson651d7942013-08-08 14:41:10 +01003953 ret = i915_gem_object_set_cache_level(obj,
3954 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003955 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003956 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003957
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003958 /* As the user may map the buffer once pinned in the display plane
3959 * (e.g. libkms for the bootup splash), we have to ensure that we
3960 * always use map_and_fenceable for all scanout buffers.
3961 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003962 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003963 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003964 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003965
Chris Wilson2c225692013-08-09 12:26:45 +01003966 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003967
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003968 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003969 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003970
3971 /* It should now be out of any other write domains, and we can update
3972 * the domain values for our changes.
3973 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003974 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003975 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003976
3977 trace_i915_gem_object_change_domain(obj,
3978 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003979 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003980
3981 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003982
3983err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01003984 WARN_ON(was_pin_display != is_pin_display(obj));
3985 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003986 return ret;
3987}
3988
3989void
3990i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3991{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003992 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003993 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003994}
3995
Chris Wilson85345512010-11-13 09:49:11 +00003996int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003997i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003998{
Chris Wilson88241782011-01-07 17:09:48 +00003999 int ret;
4000
Chris Wilsona8198ee2011-04-13 22:04:09 +01004001 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00004002 return 0;
4003
Chris Wilson0201f1e2012-07-20 12:41:01 +01004004 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01004005 if (ret)
4006 return ret;
4007
Chris Wilsona8198ee2011-04-13 22:04:09 +01004008 /* Ensure that we invalidate the GPU's caches and TLBs. */
4009 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01004010 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00004011}
4012
Eric Anholte47c68e2008-11-14 13:35:19 -08004013/**
4014 * Moves a single object to the CPU read, and possibly write domain.
4015 *
4016 * This function returns when the move is complete, including waiting on
4017 * flushes to occur.
4018 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004019int
Chris Wilson919926a2010-11-12 13:42:53 +00004020i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004021{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004022 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004023 int ret;
4024
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004025 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4026 return 0;
4027
Chris Wilson0201f1e2012-07-20 12:41:01 +01004028 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004029 if (ret)
4030 return ret;
4031
Chris Wilsonc8725f32014-03-17 12:21:55 +00004032 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08004033 i915_gem_object_flush_gtt_write_domain(obj);
4034
Chris Wilson05394f32010-11-08 19:18:58 +00004035 old_write_domain = obj->base.write_domain;
4036 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004037
Eric Anholte47c68e2008-11-14 13:35:19 -08004038 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004039 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004040 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004041
Chris Wilson05394f32010-11-08 19:18:58 +00004042 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004043 }
4044
4045 /* It should now be out of any other write domains, and we can update
4046 * the domain values for our changes.
4047 */
Chris Wilson05394f32010-11-08 19:18:58 +00004048 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004049
4050 /* If we're writing through the CPU, then the GPU read domains will
4051 * need to be invalidated at next use.
4052 */
4053 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004054 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4055 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004056 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004057
Daniel Vetterf99d7062014-06-19 16:01:59 +02004058 if (write)
4059 intel_fb_obj_invalidate(obj, NULL);
4060
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004061 trace_i915_gem_object_change_domain(obj,
4062 old_read_domains,
4063 old_write_domain);
4064
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004065 return 0;
4066}
4067
Eric Anholt673a3942008-07-30 12:06:12 -07004068/* Throttle our rendering by waiting until the ring has completed our requests
4069 * emitted over 20 msec ago.
4070 *
Eric Anholtb9624422009-06-03 07:27:35 +00004071 * Note that if we were to use the current jiffies each time around the loop,
4072 * we wouldn't escape the function with any frames outstanding if the time to
4073 * render a frame was over 20ms.
4074 *
Eric Anholt673a3942008-07-30 12:06:12 -07004075 * This should get us reasonable parallelism between CPU and GPU but also
4076 * relatively low latency when blocking on a particular request to finish.
4077 */
4078static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004079i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004080{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004081 struct drm_i915_private *dev_priv = dev->dev_private;
4082 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004083 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
John Harrison54fb2412014-11-24 18:49:27 +00004084 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004085 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004086 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004087
Daniel Vetter308887a2012-11-14 17:14:06 +01004088 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4089 if (ret)
4090 return ret;
4091
4092 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4093 if (ret)
4094 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004095
Chris Wilson1c255952010-09-26 11:03:27 +01004096 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004097 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004098 if (time_after_eq(request->emitted_jiffies, recent_enough))
4099 break;
4100
John Harrison54fb2412014-11-24 18:49:27 +00004101 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004102 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004103 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004104 if (target)
4105 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004106 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004107
John Harrison54fb2412014-11-24 18:49:27 +00004108 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004109 return 0;
4110
John Harrison9c654812014-11-24 18:49:35 +00004111 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004112 if (ret == 0)
4113 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004114
John Harrisonff865882014-11-24 18:49:28 +00004115 mutex_lock(&dev->struct_mutex);
4116 i915_gem_request_unreference(target);
4117 mutex_unlock(&dev->struct_mutex);
4118
Eric Anholt673a3942008-07-30 12:06:12 -07004119 return ret;
4120}
4121
Chris Wilsond23db882014-05-23 08:48:08 +02004122static bool
4123i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4124{
4125 struct drm_i915_gem_object *obj = vma->obj;
4126
4127 if (alignment &&
4128 vma->node.start & (alignment - 1))
4129 return true;
4130
4131 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4132 return true;
4133
4134 if (flags & PIN_OFFSET_BIAS &&
4135 vma->node.start < (flags & PIN_OFFSET_MASK))
4136 return true;
4137
4138 return false;
4139}
4140
Eric Anholt673a3942008-07-30 12:06:12 -07004141int
Chris Wilson05394f32010-11-08 19:18:58 +00004142i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07004143 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00004144 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004145 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004146{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004147 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004148 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004149 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004150 int ret;
4151
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004152 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4153 return -ENODEV;
4154
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004155 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004156 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004157
Chris Wilsonc826c442014-10-31 13:53:53 +00004158 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4159 return -EINVAL;
4160
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004161 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004162 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004163 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4164 return -EBUSY;
4165
Chris Wilsond23db882014-05-23 08:48:08 +02004166 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004167 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004168 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004169 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004170 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004171 i915_gem_obj_offset(obj, vm), alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004172 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004173 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004174 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004175 if (ret)
4176 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004177
4178 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004179 }
4180 }
4181
Chris Wilsonef79e172014-10-31 13:53:52 +00004182 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004183 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01004184 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
4185 if (IS_ERR(vma))
4186 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004187 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004188
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01004189 if (flags & PIN_GLOBAL && !(vma->bound & GLOBAL_BIND))
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004190 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01004191
Chris Wilsonef79e172014-10-31 13:53:52 +00004192 if ((bound ^ vma->bound) & GLOBAL_BIND) {
4193 bool mappable, fenceable;
4194 u32 fence_size, fence_alignment;
4195
4196 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4197 obj->base.size,
4198 obj->tiling_mode);
4199 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4200 obj->base.size,
4201 obj->tiling_mode,
4202 true);
4203
4204 fenceable = (vma->node.size == fence_size &&
4205 (vma->node.start & (fence_alignment - 1)) == 0);
4206
4207 mappable = (vma->node.start + obj->base.size <=
4208 dev_priv->gtt.mappable_end);
4209
4210 obj->map_and_fenceable = mappable && fenceable;
4211 }
4212
4213 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4214
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004215 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004216 if (flags & PIN_MAPPABLE)
4217 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004218
4219 return 0;
4220}
4221
4222void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004223i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004224{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004225 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004226
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004227 BUG_ON(!vma);
4228 BUG_ON(vma->pin_count == 0);
4229 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4230
4231 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004232 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004233}
4234
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004235bool
4236i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4237{
4238 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4239 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4240 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4241
4242 WARN_ON(!ggtt_vma ||
4243 dev_priv->fence_regs[obj->fence_reg].pin_count >
4244 ggtt_vma->pin_count);
4245 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4246 return true;
4247 } else
4248 return false;
4249}
4250
4251void
4252i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4253{
4254 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4255 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4256 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4257 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4258 }
4259}
4260
Eric Anholt673a3942008-07-30 12:06:12 -07004261int
Eric Anholt673a3942008-07-30 12:06:12 -07004262i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004263 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004264{
4265 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004266 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004267 int ret;
4268
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004269 ret = i915_mutex_lock_interruptible(dev);
4270 if (ret)
4271 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004272
Chris Wilson05394f32010-11-08 19:18:58 +00004273 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004274 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004275 ret = -ENOENT;
4276 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004277 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004278
Chris Wilson0be555b2010-08-04 15:36:30 +01004279 /* Count all active objects as busy, even if they are currently not used
4280 * by the gpu. Users of this interface expect objects to eventually
4281 * become non-busy without any further actions, therefore emit any
4282 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004283 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004284 ret = i915_gem_object_flush_active(obj);
4285
Chris Wilson05394f32010-11-08 19:18:58 +00004286 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004287 if (obj->ring) {
4288 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4289 args->busy |= intel_ring_flag(obj->ring) << 16;
4290 }
Eric Anholt673a3942008-07-30 12:06:12 -07004291
Chris Wilson05394f32010-11-08 19:18:58 +00004292 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004293unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004294 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004295 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004296}
4297
4298int
4299i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4300 struct drm_file *file_priv)
4301{
Akshay Joshi0206e352011-08-16 15:34:10 -04004302 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004303}
4304
Chris Wilson3ef94da2009-09-14 16:50:29 +01004305int
4306i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4307 struct drm_file *file_priv)
4308{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004309 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004310 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004311 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004312 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004313
4314 switch (args->madv) {
4315 case I915_MADV_DONTNEED:
4316 case I915_MADV_WILLNEED:
4317 break;
4318 default:
4319 return -EINVAL;
4320 }
4321
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004322 ret = i915_mutex_lock_interruptible(dev);
4323 if (ret)
4324 return ret;
4325
Chris Wilson05394f32010-11-08 19:18:58 +00004326 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004327 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004328 ret = -ENOENT;
4329 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004330 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004331
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004332 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004333 ret = -EINVAL;
4334 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004335 }
4336
Daniel Vetter656bfa32014-11-20 09:26:30 +01004337 if (obj->pages &&
4338 obj->tiling_mode != I915_TILING_NONE &&
4339 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4340 if (obj->madv == I915_MADV_WILLNEED)
4341 i915_gem_object_unpin_pages(obj);
4342 if (args->madv == I915_MADV_WILLNEED)
4343 i915_gem_object_pin_pages(obj);
4344 }
4345
Chris Wilson05394f32010-11-08 19:18:58 +00004346 if (obj->madv != __I915_MADV_PURGED)
4347 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004348
Chris Wilson6c085a72012-08-20 11:40:46 +02004349 /* if the object is no longer attached, discard its backing storage */
4350 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004351 i915_gem_object_truncate(obj);
4352
Chris Wilson05394f32010-11-08 19:18:58 +00004353 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004354
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004355out:
Chris Wilson05394f32010-11-08 19:18:58 +00004356 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004357unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004358 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004359 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004360}
4361
Chris Wilson37e680a2012-06-07 15:38:42 +01004362void i915_gem_object_init(struct drm_i915_gem_object *obj,
4363 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004364{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004365 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004366 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004367 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004368 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004369
Chris Wilson37e680a2012-06-07 15:38:42 +01004370 obj->ops = ops;
4371
Chris Wilson0327d6b2012-08-11 15:41:06 +01004372 obj->fence_reg = I915_FENCE_REG_NONE;
4373 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004374
4375 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4376}
4377
Chris Wilson37e680a2012-06-07 15:38:42 +01004378static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4379 .get_pages = i915_gem_object_get_pages_gtt,
4380 .put_pages = i915_gem_object_put_pages_gtt,
4381};
4382
Chris Wilson05394f32010-11-08 19:18:58 +00004383struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4384 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004385{
Daniel Vetterc397b902010-04-09 19:05:07 +00004386 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004387 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004388 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004389
Chris Wilson42dcedd2012-11-15 11:32:30 +00004390 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004391 if (obj == NULL)
4392 return NULL;
4393
4394 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004395 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004396 return NULL;
4397 }
4398
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004399 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4400 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4401 /* 965gm cannot relocate objects above 4GiB. */
4402 mask &= ~__GFP_HIGHMEM;
4403 mask |= __GFP_DMA32;
4404 }
4405
Al Viro496ad9a2013-01-23 17:07:38 -05004406 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004407 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004408
Chris Wilson37e680a2012-06-07 15:38:42 +01004409 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004410
Daniel Vetterc397b902010-04-09 19:05:07 +00004411 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4412 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4413
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004414 if (HAS_LLC(dev)) {
4415 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004416 * cache) for about a 10% performance improvement
4417 * compared to uncached. Graphics requests other than
4418 * display scanout are coherent with the CPU in
4419 * accessing this cache. This means in this mode we
4420 * don't need to clflush on the CPU side, and on the
4421 * GPU side we only need to flush internal caches to
4422 * get data visible to the CPU.
4423 *
4424 * However, we maintain the display planes as UC, and so
4425 * need to rebind when first used as such.
4426 */
4427 obj->cache_level = I915_CACHE_LLC;
4428 } else
4429 obj->cache_level = I915_CACHE_NONE;
4430
Daniel Vetterd861e332013-07-24 23:25:03 +02004431 trace_i915_gem_object_create(obj);
4432
Chris Wilson05394f32010-11-08 19:18:58 +00004433 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004434}
4435
Chris Wilson340fbd82014-05-22 09:16:52 +01004436static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4437{
4438 /* If we are the last user of the backing storage (be it shmemfs
4439 * pages or stolen etc), we know that the pages are going to be
4440 * immediately released. In this case, we can then skip copying
4441 * back the contents from the GPU.
4442 */
4443
4444 if (obj->madv != I915_MADV_WILLNEED)
4445 return false;
4446
4447 if (obj->base.filp == NULL)
4448 return true;
4449
4450 /* At first glance, this looks racy, but then again so would be
4451 * userspace racing mmap against close. However, the first external
4452 * reference to the filp can only be obtained through the
4453 * i915_gem_mmap_ioctl() which safeguards us against the user
4454 * acquiring such a reference whilst we are in the middle of
4455 * freeing the object.
4456 */
4457 return atomic_long_read(&obj->base.filp->f_count) == 1;
4458}
4459
Chris Wilson1488fc02012-04-24 15:47:31 +01004460void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004461{
Chris Wilson1488fc02012-04-24 15:47:31 +01004462 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004463 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004464 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004465 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004466
Paulo Zanonif65c9162013-11-27 18:20:34 -02004467 intel_runtime_pm_get(dev_priv);
4468
Chris Wilson26e12f82011-03-20 11:20:19 +00004469 trace_i915_gem_object_destroy(obj);
4470
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004471 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004472 int ret;
4473
4474 vma->pin_count = 0;
4475 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004476 if (WARN_ON(ret == -ERESTARTSYS)) {
4477 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004478
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004479 was_interruptible = dev_priv->mm.interruptible;
4480 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004481
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004482 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004483
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004484 dev_priv->mm.interruptible = was_interruptible;
4485 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004486 }
4487
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004488 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4489 * before progressing. */
4490 if (obj->stolen)
4491 i915_gem_object_unpin_pages(obj);
4492
Daniel Vettera071fa02014-06-18 23:28:09 +02004493 WARN_ON(obj->frontbuffer_bits);
4494
Daniel Vetter656bfa32014-11-20 09:26:30 +01004495 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4496 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4497 obj->tiling_mode != I915_TILING_NONE)
4498 i915_gem_object_unpin_pages(obj);
4499
Ben Widawsky401c29f2013-05-31 11:28:47 -07004500 if (WARN_ON(obj->pages_pin_count))
4501 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004502 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004503 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004504 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004505 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004506
Chris Wilson9da3da62012-06-01 15:20:22 +01004507 BUG_ON(obj->pages);
4508
Chris Wilson2f745ad2012-09-04 21:02:58 +01004509 if (obj->base.import_attach)
4510 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004511
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004512 if (obj->ops->release)
4513 obj->ops->release(obj);
4514
Chris Wilson05394f32010-11-08 19:18:58 +00004515 drm_gem_object_release(&obj->base);
4516 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004517
Chris Wilson05394f32010-11-08 19:18:58 +00004518 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004519 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004520
4521 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004522}
4523
Daniel Vettere656a6c2013-08-14 14:14:04 +02004524struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004525 struct i915_address_space *vm)
4526{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004527 struct i915_vma *vma;
4528 list_for_each_entry(vma, &obj->vma_list, vma_link)
4529 if (vma->vm == vm)
4530 return vma;
4531
4532 return NULL;
4533}
4534
Ben Widawsky2f633152013-07-17 12:19:03 -07004535void i915_gem_vma_destroy(struct i915_vma *vma)
4536{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004537 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004538 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004539
4540 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4541 if (!list_empty(&vma->exec_list))
4542 return;
4543
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004544 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004545
Daniel Vetter841cd772014-08-06 15:04:48 +02004546 if (!i915_is_ggtt(vm))
4547 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004548
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004549 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004550
Ben Widawsky2f633152013-07-17 12:19:03 -07004551 kfree(vma);
4552}
4553
Chris Wilsone3efda42014-04-09 09:19:41 +01004554static void
4555i915_gem_stop_ringbuffers(struct drm_device *dev)
4556{
4557 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004558 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004559 int i;
4560
4561 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004562 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004563}
4564
Jesse Barnes5669fca2009-02-17 15:13:31 -08004565int
Chris Wilson45c5f202013-10-16 11:50:01 +01004566i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004567{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004568 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004569 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004570
Chris Wilson45c5f202013-10-16 11:50:01 +01004571 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004572 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004573 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004574 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004575
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004576 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004577
Chris Wilson29105cc2010-01-07 10:39:13 +00004578 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004579 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004580 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004581
Chris Wilsone3efda42014-04-09 09:19:41 +01004582 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004583 mutex_unlock(&dev->struct_mutex);
4584
4585 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004586 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004587 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004588
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004589 /* Assert that we sucessfully flushed all the work and
4590 * reset the GPU back to its idle, low power state.
4591 */
4592 WARN_ON(dev_priv->mm.busy);
4593
Eric Anholt673a3942008-07-30 12:06:12 -07004594 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004595
4596err:
4597 mutex_unlock(&dev->struct_mutex);
4598 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004599}
4600
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004601int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004602{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004603 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004604 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004605 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4606 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004607 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004608
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004609 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004610 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004611
Ben Widawskyc3787e22013-09-17 21:12:44 -07004612 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4613 if (ret)
4614 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004615
Ben Widawskyc3787e22013-09-17 21:12:44 -07004616 /*
4617 * Note: We do not worry about the concurrent register cacheline hang
4618 * here because no other code should access these registers other than
4619 * at initialization time.
4620 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004621 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004622 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4623 intel_ring_emit(ring, reg_base + i);
4624 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004625 }
4626
Ben Widawskyc3787e22013-09-17 21:12:44 -07004627 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004628
Ben Widawskyc3787e22013-09-17 21:12:44 -07004629 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004630}
4631
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004632void i915_gem_init_swizzling(struct drm_device *dev)
4633{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004634 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004635
Daniel Vetter11782b02012-01-31 16:47:55 +01004636 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004637 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4638 return;
4639
4640 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4641 DISP_TILE_SURFACE_SWIZZLING);
4642
Daniel Vetter11782b02012-01-31 16:47:55 +01004643 if (IS_GEN5(dev))
4644 return;
4645
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004646 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4647 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004648 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004649 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004650 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004651 else if (IS_GEN8(dev))
4652 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004653 else
4654 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004655}
Daniel Vettere21af882012-02-09 20:53:27 +01004656
Chris Wilson67b1b572012-07-05 23:49:40 +01004657static bool
4658intel_enable_blt(struct drm_device *dev)
4659{
4660 if (!HAS_BLT(dev))
4661 return false;
4662
4663 /* The blitter was dysfunctional on early prototypes */
4664 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4665 DRM_INFO("BLT not supported on this pre-production hardware;"
4666 " graphics performance will be degraded.\n");
4667 return false;
4668 }
4669
4670 return true;
4671}
4672
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004673static void init_unused_ring(struct drm_device *dev, u32 base)
4674{
4675 struct drm_i915_private *dev_priv = dev->dev_private;
4676
4677 I915_WRITE(RING_CTL(base), 0);
4678 I915_WRITE(RING_HEAD(base), 0);
4679 I915_WRITE(RING_TAIL(base), 0);
4680 I915_WRITE(RING_START(base), 0);
4681}
4682
4683static void init_unused_rings(struct drm_device *dev)
4684{
4685 if (IS_I830(dev)) {
4686 init_unused_ring(dev, PRB1_BASE);
4687 init_unused_ring(dev, SRB0_BASE);
4688 init_unused_ring(dev, SRB1_BASE);
4689 init_unused_ring(dev, SRB2_BASE);
4690 init_unused_ring(dev, SRB3_BASE);
4691 } else if (IS_GEN2(dev)) {
4692 init_unused_ring(dev, SRB0_BASE);
4693 init_unused_ring(dev, SRB1_BASE);
4694 } else if (IS_GEN3(dev)) {
4695 init_unused_ring(dev, PRB1_BASE);
4696 init_unused_ring(dev, PRB2_BASE);
4697 }
4698}
4699
Oscar Mateoa83014d2014-07-24 17:04:21 +01004700int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004701{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004702 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004703 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004704
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004705 /*
4706 * At least 830 can leave some of the unused rings
4707 * "active" (ie. head != tail) after resume which
4708 * will prevent c3 entry. Makes sure all unused rings
4709 * are totally idle.
4710 */
4711 init_unused_rings(dev);
4712
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004713 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004714 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004715 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004716
4717 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004718 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004719 if (ret)
4720 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004721 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004722
Chris Wilson67b1b572012-07-05 23:49:40 +01004723 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004724 ret = intel_init_blt_ring_buffer(dev);
4725 if (ret)
4726 goto cleanup_bsd_ring;
4727 }
4728
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004729 if (HAS_VEBOX(dev)) {
4730 ret = intel_init_vebox_ring_buffer(dev);
4731 if (ret)
4732 goto cleanup_blt_ring;
4733 }
4734
Zhao Yakui845f74a2014-04-17 10:37:37 +08004735 if (HAS_BSD2(dev)) {
4736 ret = intel_init_bsd2_ring_buffer(dev);
4737 if (ret)
4738 goto cleanup_vebox_ring;
4739 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004740
Mika Kuoppala99433932013-01-22 14:12:17 +02004741 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4742 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004743 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004744
4745 return 0;
4746
Zhao Yakui845f74a2014-04-17 10:37:37 +08004747cleanup_bsd2_ring:
4748 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004749cleanup_vebox_ring:
4750 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004751cleanup_blt_ring:
4752 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4753cleanup_bsd_ring:
4754 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4755cleanup_render_ring:
4756 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4757
4758 return ret;
4759}
4760
4761int
4762i915_gem_init_hw(struct drm_device *dev)
4763{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004764 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004765 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004766
4767 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4768 return -EIO;
4769
Ben Widawsky59124502013-07-04 11:02:05 -07004770 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004771 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004772
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004773 if (IS_HASWELL(dev))
4774 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4775 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004776
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004777 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004778 if (IS_IVYBRIDGE(dev)) {
4779 u32 temp = I915_READ(GEN7_MSG_CTL);
4780 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4781 I915_WRITE(GEN7_MSG_CTL, temp);
4782 } else if (INTEL_INFO(dev)->gen >= 7) {
4783 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4784 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4785 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4786 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004787 }
4788
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004789 i915_gem_init_swizzling(dev);
4790
Oscar Mateoa83014d2014-07-24 17:04:21 +01004791 ret = dev_priv->gt.init_rings(dev);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004792 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004793 return ret;
4794
Ben Widawskyc3787e22013-09-17 21:12:44 -07004795 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4796 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4797
Ben Widawsky254f9652012-06-04 14:42:42 -07004798 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004799 * XXX: Contexts should only be initialized once. Doing a switch to the
4800 * default context switch however is something we'd like to do after
4801 * reset or thaw (the latter may not actually be necessary for HW, but
4802 * goes with our code better). Context switching requires rings (for
4803 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004804 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004805 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004806 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004807 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004808 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02004809
4810 return ret;
4811 }
4812
4813 ret = i915_ppgtt_init_hw(dev);
4814 if (ret && ret != -EIO) {
4815 DRM_ERROR("PPGTT enable failed %d\n", ret);
4816 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004817 }
Daniel Vettere21af882012-02-09 20:53:27 +01004818
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004819 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004820}
4821
Chris Wilson1070a422012-04-24 15:47:41 +01004822int i915_gem_init(struct drm_device *dev)
4823{
4824 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004825 int ret;
4826
Oscar Mateo127f1002014-07-24 17:04:11 +01004827 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4828 i915.enable_execlists);
4829
Chris Wilson1070a422012-04-24 15:47:41 +01004830 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004831
4832 if (IS_VALLEYVIEW(dev)) {
4833 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004834 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4835 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4836 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004837 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4838 }
4839
Oscar Mateoa83014d2014-07-24 17:04:21 +01004840 if (!i915.enable_execlists) {
4841 dev_priv->gt.do_execbuf = i915_gem_ringbuffer_submission;
4842 dev_priv->gt.init_rings = i915_gem_init_rings;
4843 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4844 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004845 } else {
4846 dev_priv->gt.do_execbuf = intel_execlists_submission;
4847 dev_priv->gt.init_rings = intel_logical_rings_init;
4848 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4849 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004850 }
4851
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004852 ret = i915_gem_init_userptr(dev);
4853 if (ret) {
4854 mutex_unlock(&dev->struct_mutex);
4855 return ret;
4856 }
4857
Ben Widawskyd7e50082012-12-18 10:31:25 -08004858 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004859
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004860 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004861 if (ret) {
4862 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004863 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004864 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004865
Chris Wilson1070a422012-04-24 15:47:41 +01004866 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004867 if (ret == -EIO) {
4868 /* Allow ring initialisation to fail by marking the GPU as
4869 * wedged. But we only want to do this where the GPU is angry,
4870 * for all other failure, such as an allocation failure, bail.
4871 */
4872 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4873 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4874 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004875 }
Chris Wilson60990322014-04-09 09:19:42 +01004876 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004877
Chris Wilson60990322014-04-09 09:19:42 +01004878 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004879}
4880
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004881void
4882i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4883{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004884 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004885 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004886 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004887
Chris Wilsonb4519512012-05-11 14:29:30 +01004888 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004889 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004890}
4891
Chris Wilson64193402010-10-24 12:38:05 +01004892static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004893init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004894{
4895 INIT_LIST_HEAD(&ring->active_list);
4896 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004897}
4898
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004899void i915_init_vm(struct drm_i915_private *dev_priv,
4900 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004901{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004902 if (!i915_is_ggtt(vm))
4903 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004904 vm->dev = dev_priv->dev;
4905 INIT_LIST_HEAD(&vm->active_list);
4906 INIT_LIST_HEAD(&vm->inactive_list);
4907 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004908 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004909}
4910
Eric Anholt673a3942008-07-30 12:06:12 -07004911void
4912i915_gem_load(struct drm_device *dev)
4913{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004914 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004915 int i;
4916
4917 dev_priv->slab =
4918 kmem_cache_create("i915_gem_object",
4919 sizeof(struct drm_i915_gem_object), 0,
4920 SLAB_HWCACHE_ALIGN,
4921 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004922
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004923 INIT_LIST_HEAD(&dev_priv->vm_list);
4924 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4925
Ben Widawskya33afea2013-09-17 21:12:45 -07004926 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004927 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4928 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004929 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004930 for (i = 0; i < I915_NUM_RINGS; i++)
4931 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004932 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004933 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004934 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4935 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004936 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4937 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004938 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004939
Dave Airlie94400122010-07-20 13:15:31 +10004940 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02004941 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004942 I915_WRITE(MI_ARB_STATE,
4943 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004944 }
4945
Chris Wilson72bfa192010-12-19 11:42:05 +00004946 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4947
Jesse Barnesde151cf2008-11-12 10:03:55 -08004948 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004949 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4950 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004951
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004952 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4953 dev_priv->num_fence_regs = 32;
4954 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004955 dev_priv->num_fence_regs = 16;
4956 else
4957 dev_priv->num_fence_regs = 8;
4958
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004959 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004960 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4961 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004962
Eric Anholt673a3942008-07-30 12:06:12 -07004963 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004964 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004965
Chris Wilsonce453d82011-02-21 14:43:56 +00004966 dev_priv->mm.interruptible = true;
4967
Chris Wilsonceabbba52014-03-25 13:23:04 +00004968 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
4969 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
4970 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
4971 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd322014-05-20 08:28:43 +01004972
4973 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
4974 register_oom_notifier(&dev_priv->mm.oom_notifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004975
4976 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004977}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004978
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004979void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004980{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004981 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004982
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004983 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4984
Eric Anholtb9624422009-06-03 07:27:35 +00004985 /* Clean up our request list when the client is going away, so that
4986 * later retire_requests won't dereference our soon-to-be-gone
4987 * file_priv.
4988 */
Chris Wilson1c255952010-09-26 11:03:27 +01004989 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004990 while (!list_empty(&file_priv->mm.request_list)) {
4991 struct drm_i915_gem_request *request;
4992
4993 request = list_first_entry(&file_priv->mm.request_list,
4994 struct drm_i915_gem_request,
4995 client_list);
4996 list_del(&request->client_list);
4997 request->file_priv = NULL;
4998 }
Chris Wilson1c255952010-09-26 11:03:27 +01004999 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005000}
Chris Wilson31169712009-09-14 16:50:28 +01005001
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005002static void
5003i915_gem_file_idle_work_handler(struct work_struct *work)
5004{
5005 struct drm_i915_file_private *file_priv =
5006 container_of(work, typeof(*file_priv), mm.idle_work.work);
5007
5008 atomic_set(&file_priv->rps_wait_boost, false);
5009}
5010
5011int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5012{
5013 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005014 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005015
5016 DRM_DEBUG_DRIVER("\n");
5017
5018 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5019 if (!file_priv)
5020 return -ENOMEM;
5021
5022 file->driver_priv = file_priv;
5023 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005024 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005025
5026 spin_lock_init(&file_priv->mm.lock);
5027 INIT_LIST_HEAD(&file_priv->mm.request_list);
5028 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
5029 i915_gem_file_idle_work_handler);
5030
Ben Widawskye422b882013-12-06 14:10:58 -08005031 ret = i915_gem_context_open(dev, file);
5032 if (ret)
5033 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005034
Ben Widawskye422b882013-12-06 14:10:58 -08005035 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005036}
5037
Daniel Vetterb680c372014-09-19 18:27:27 +02005038/**
5039 * i915_gem_track_fb - update frontbuffer tracking
5040 * old: current GEM buffer for the frontbuffer slots
5041 * new: new GEM buffer for the frontbuffer slots
5042 * frontbuffer_bits: bitmask of frontbuffer slots
5043 *
5044 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5045 * from @old and setting them in @new. Both @old and @new can be NULL.
5046 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005047void i915_gem_track_fb(struct drm_i915_gem_object *old,
5048 struct drm_i915_gem_object *new,
5049 unsigned frontbuffer_bits)
5050{
5051 if (old) {
5052 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5053 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5054 old->frontbuffer_bits &= ~frontbuffer_bits;
5055 }
5056
5057 if (new) {
5058 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5059 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5060 new->frontbuffer_bits |= frontbuffer_bits;
5061 }
5062}
5063
Chris Wilson57745062012-11-21 13:04:04 +00005064static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
5065{
5066 if (!mutex_is_locked(mutex))
5067 return false;
5068
5069#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
5070 return mutex->owner == task;
5071#else
5072 /* Since UP may be pre-empted, we cannot assume that we own the lock */
5073 return false;
5074#endif
5075}
5076
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005077static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
5078{
5079 if (!mutex_trylock(&dev->struct_mutex)) {
5080 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5081 return false;
5082
5083 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5084 return false;
5085
5086 *unlock = false;
5087 } else
5088 *unlock = true;
5089
5090 return true;
5091}
5092
Chris Wilsonceabbba52014-03-25 13:23:04 +00005093static int num_vma_bound(struct drm_i915_gem_object *obj)
5094{
5095 struct i915_vma *vma;
5096 int count = 0;
5097
5098 list_for_each_entry(vma, &obj->vma_list, vma_link)
5099 if (drm_mm_node_allocated(&vma->node))
5100 count++;
5101
5102 return count;
5103}
5104
Dave Chinner7dc19d52013-08-28 10:18:11 +10005105static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005106i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005107{
Chris Wilson17250b72010-10-28 12:51:39 +01005108 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005109 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005110 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005111 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005112 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005113 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005114
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005115 if (!i915_gem_shrinker_lock(dev, &unlock))
5116 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005117
Dave Chinner7dc19d52013-08-28 10:18:11 +10005118 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005119 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005120 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005121 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005122
5123 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005124 if (!i915_gem_obj_is_pinned(obj) &&
5125 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005126 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005127 }
Chris Wilson31169712009-09-14 16:50:28 +01005128
Chris Wilson57745062012-11-21 13:04:04 +00005129 if (unlock)
5130 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005131
Dave Chinner7dc19d52013-08-28 10:18:11 +10005132 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005133}
Ben Widawskya70a3142013-07-31 16:59:56 -07005134
5135/* All the new VM stuff */
5136unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5137 struct i915_address_space *vm)
5138{
5139 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5140 struct i915_vma *vma;
5141
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005142 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005143
Ben Widawskya70a3142013-07-31 16:59:56 -07005144 list_for_each_entry(vma, &o->vma_list, vma_link) {
5145 if (vma->vm == vm)
5146 return vma->node.start;
5147
5148 }
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005149 WARN(1, "%s vma for this object not found.\n",
5150 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005151 return -1;
5152}
5153
5154bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5155 struct i915_address_space *vm)
5156{
5157 struct i915_vma *vma;
5158
5159 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005160 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005161 return true;
5162
5163 return false;
5164}
5165
5166bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5167{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005168 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005169
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005170 list_for_each_entry(vma, &o->vma_list, vma_link)
5171 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005172 return true;
5173
5174 return false;
5175}
5176
5177unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5178 struct i915_address_space *vm)
5179{
5180 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5181 struct i915_vma *vma;
5182
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005183 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005184
5185 BUG_ON(list_empty(&o->vma_list));
5186
5187 list_for_each_entry(vma, &o->vma_list, vma_link)
5188 if (vma->vm == vm)
5189 return vma->node.size;
5190
5191 return 0;
5192}
5193
Dave Chinner7dc19d52013-08-28 10:18:11 +10005194static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005195i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005196{
5197 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005198 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005199 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005200 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005201 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005202
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005203 if (!i915_gem_shrinker_lock(dev, &unlock))
5204 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005205
Chris Wilson21ab4e72014-09-09 11:16:08 +01005206 freed = i915_gem_shrink(dev_priv,
5207 sc->nr_to_scan,
5208 I915_SHRINK_BOUND |
5209 I915_SHRINK_UNBOUND |
5210 I915_SHRINK_PURGEABLE);
Chris Wilsond9973b42013-10-04 10:33:00 +01005211 if (freed < sc->nr_to_scan)
Chris Wilson21ab4e72014-09-09 11:16:08 +01005212 freed += i915_gem_shrink(dev_priv,
5213 sc->nr_to_scan - freed,
5214 I915_SHRINK_BOUND |
5215 I915_SHRINK_UNBOUND);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005216 if (unlock)
5217 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005218
Dave Chinner7dc19d52013-08-28 10:18:11 +10005219 return freed;
5220}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005221
Chris Wilson2cfcd322014-05-20 08:28:43 +01005222static int
5223i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5224{
5225 struct drm_i915_private *dev_priv =
5226 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5227 struct drm_device *dev = dev_priv->dev;
5228 struct drm_i915_gem_object *obj;
5229 unsigned long timeout = msecs_to_jiffies(5000) + 1;
Chris Wilson005445c2014-10-08 11:25:16 +01005230 unsigned long pinned, bound, unbound, freed_pages;
Chris Wilson2cfcd322014-05-20 08:28:43 +01005231 bool was_interruptible;
5232 bool unlock;
5233
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005234 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout) {
Chris Wilson2cfcd322014-05-20 08:28:43 +01005235 schedule_timeout_killable(1);
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005236 if (fatal_signal_pending(current))
5237 return NOTIFY_DONE;
5238 }
Chris Wilson2cfcd322014-05-20 08:28:43 +01005239 if (timeout == 0) {
5240 pr_err("Unable to purge GPU memory due lock contention.\n");
5241 return NOTIFY_DONE;
5242 }
5243
5244 was_interruptible = dev_priv->mm.interruptible;
5245 dev_priv->mm.interruptible = false;
5246
Chris Wilson005445c2014-10-08 11:25:16 +01005247 freed_pages = i915_gem_shrink_all(dev_priv);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005248
5249 dev_priv->mm.interruptible = was_interruptible;
5250
5251 /* Because we may be allocating inside our own driver, we cannot
5252 * assert that there are no objects with pinned pages that are not
5253 * being pointed to by hardware.
5254 */
5255 unbound = bound = pinned = 0;
5256 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5257 if (!obj->base.filp) /* not backed by a freeable object */
5258 continue;
5259
5260 if (obj->pages_pin_count)
5261 pinned += obj->base.size;
5262 else
5263 unbound += obj->base.size;
5264 }
5265 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5266 if (!obj->base.filp)
5267 continue;
5268
5269 if (obj->pages_pin_count)
5270 pinned += obj->base.size;
5271 else
5272 bound += obj->base.size;
5273 }
5274
5275 if (unlock)
5276 mutex_unlock(&dev->struct_mutex);
5277
Chris Wilsonbb9059d2014-10-08 11:25:17 +01005278 if (freed_pages || unbound || bound)
5279 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5280 freed_pages << PAGE_SHIFT, pinned);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005281 if (unbound || bound)
5282 pr_err("%lu and %lu bytes still available in the "
5283 "bound and unbound GPU page lists.\n",
5284 bound, unbound);
5285
Chris Wilson005445c2014-10-08 11:25:16 +01005286 *(unsigned long *)ptr += freed_pages;
Chris Wilson2cfcd322014-05-20 08:28:43 +01005287 return NOTIFY_DONE;
5288}
5289
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005290struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5291{
5292 struct i915_vma *vma;
5293
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005294 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Daniel Vetter5dc383b2014-08-06 15:04:49 +02005295 if (vma->vm != i915_obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005296 return NULL;
5297
5298 return vma;
5299}