Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1 | /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 2 | * All Rights Reserved. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the |
| 6 | * "Software"), to deal in the Software without restriction, including |
| 7 | * without limitation the rights to use, copy, modify, merge, publish, |
| 8 | * distribute, sub license, and/or sell copies of the Software, and to |
| 9 | * permit persons to whom the Software is furnished to do so, subject to |
| 10 | * the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the |
| 13 | * next paragraph) shall be included in all copies or substantial portions |
| 14 | * of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 17 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 18 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 19 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 20 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 21 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 22 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 23 | */ |
| 24 | |
| 25 | #ifndef _I915_REG_H_ |
| 26 | #define _I915_REG_H_ |
| 27 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 28 | #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a))) |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 29 | #define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a))) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 30 | |
Eugeni Dodonov | 2b13952 | 2012-03-29 12:32:22 -0300 | [diff] [blame] | 31 | #define _PORT(port, a, b) ((a) + (port)*((b)-(a))) |
| 32 | |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 33 | #define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a)) |
| 34 | #define _MASKED_BIT_DISABLE(a) ((a) << 16) |
| 35 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 36 | /* |
| 37 | * The Bridge device's PCI config space has information about the |
| 38 | * fb aperture size and the amount of pre-reserved memory. |
Daniel Vetter | 95375b7 | 2010-09-24 20:54:39 +0200 | [diff] [blame] | 39 | * This is all handled in the intel-gtt.ko module. i915.ko only |
| 40 | * cares about the vga bit for the vga rbiter. |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 41 | */ |
| 42 | #define INTEL_GMCH_CTRL 0x52 |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 43 | #define INTEL_GMCH_VGA_DISABLE (1 << 1) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 44 | #define SNB_GMCH_CTRL 0x50 |
| 45 | #define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */ |
| 46 | #define SNB_GMCH_GGMS_MASK 0x3 |
| 47 | #define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */ |
| 48 | #define SNB_GMCH_GMS_MASK 0x1f |
Ben Widawsky | 03752f5 | 2012-11-04 09:21:28 -0800 | [diff] [blame] | 49 | #define IVB_GMCH_GMS_SHIFT 4 |
| 50 | #define IVB_GMCH_GMS_MASK 0xf |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 51 | |
Zhenyu Wang | 14bc490 | 2009-11-11 01:25:25 +0800 | [diff] [blame] | 52 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 53 | /* PCI config space */ |
| 54 | |
| 55 | #define HPLLCC 0xc0 /* 855 only */ |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 56 | #define GC_CLOCK_CONTROL_MASK (0xf << 0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 57 | #define GC_CLOCK_133_200 (0 << 0) |
| 58 | #define GC_CLOCK_100_200 (1 << 0) |
| 59 | #define GC_CLOCK_100_133 (2 << 0) |
| 60 | #define GC_CLOCK_166_250 (3 << 0) |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 61 | #define GCFGC2 0xda |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 62 | #define GCFGC 0xf0 /* 915+ only */ |
| 63 | #define GC_LOW_FREQUENCY_ENABLE (1 << 7) |
| 64 | #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4) |
| 65 | #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4) |
| 66 | #define GC_DISPLAY_CLOCK_MASK (7 << 4) |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 67 | #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0) |
| 68 | #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0) |
| 69 | #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0) |
| 70 | #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0) |
| 71 | #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0) |
| 72 | #define I965_GC_RENDER_CLOCK_MASK (0xf << 0) |
| 73 | #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0) |
| 74 | #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0) |
| 75 | #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0) |
| 76 | #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0) |
| 77 | #define I945_GC_RENDER_CLOCK_MASK (7 << 0) |
| 78 | #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0) |
| 79 | #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0) |
| 80 | #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0) |
| 81 | #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0) |
| 82 | #define I915_GC_RENDER_CLOCK_MASK (7 << 0) |
| 83 | #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0) |
| 84 | #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0) |
| 85 | #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 86 | #define LBB 0xf4 |
Kenneth Graunke | eeccdca | 2010-09-11 01:24:50 -0700 | [diff] [blame] | 87 | |
| 88 | /* Graphics reset regs */ |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 89 | #define I965_GDRST 0xc0 /* PCI config register */ |
| 90 | #define ILK_GDSR 0x2ca4 /* MCHBAR offset */ |
Kenneth Graunke | eeccdca | 2010-09-11 01:24:50 -0700 | [diff] [blame] | 91 | #define GRDOM_FULL (0<<2) |
| 92 | #define GRDOM_RENDER (1<<2) |
| 93 | #define GRDOM_MEDIA (3<<2) |
Jesse Barnes | 8a5c2ae | 2013-03-28 13:57:19 -0700 | [diff] [blame] | 94 | #define GRDOM_MASK (3<<2) |
Daniel Vetter | 5ccce18 | 2012-04-27 15:17:45 +0200 | [diff] [blame] | 95 | #define GRDOM_RESET_ENABLE (1<<0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 96 | |
Jesse Barnes | 07b7ddd | 2011-08-03 11:28:44 -0700 | [diff] [blame] | 97 | #define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */ |
| 98 | #define GEN6_MBC_SNPCR_SHIFT 21 |
| 99 | #define GEN6_MBC_SNPCR_MASK (3<<21) |
| 100 | #define GEN6_MBC_SNPCR_MAX (0<<21) |
| 101 | #define GEN6_MBC_SNPCR_MED (1<<21) |
| 102 | #define GEN6_MBC_SNPCR_LOW (2<<21) |
| 103 | #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */ |
| 104 | |
Daniel Vetter | 5eb719c | 2012-02-09 17:15:48 +0100 | [diff] [blame] | 105 | #define GEN6_MBCTL 0x0907c |
| 106 | #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4) |
| 107 | #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3) |
| 108 | #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2) |
| 109 | #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1) |
| 110 | #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0) |
| 111 | |
Eric Anholt | cff458c | 2010-11-18 09:31:14 +0800 | [diff] [blame] | 112 | #define GEN6_GDRST 0x941c |
| 113 | #define GEN6_GRDOM_FULL (1 << 0) |
| 114 | #define GEN6_GRDOM_RENDER (1 << 1) |
| 115 | #define GEN6_GRDOM_MEDIA (1 << 2) |
| 116 | #define GEN6_GRDOM_BLT (1 << 3) |
| 117 | |
Daniel Vetter | 5eb719c | 2012-02-09 17:15:48 +0100 | [diff] [blame] | 118 | #define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228) |
| 119 | #define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518) |
| 120 | #define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220) |
| 121 | #define PP_DIR_DCLV_2G 0xffffffff |
| 122 | |
| 123 | #define GAM_ECOCHK 0x4090 |
| 124 | #define ECOCHK_SNB_BIT (1<<10) |
Ben Widawsky | e3dff58 | 2013-03-20 14:49:14 -0700 | [diff] [blame] | 125 | #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6) |
Daniel Vetter | 5eb719c | 2012-02-09 17:15:48 +0100 | [diff] [blame] | 126 | #define ECOCHK_PPGTT_CACHE64B (0x3<<3) |
| 127 | #define ECOCHK_PPGTT_CACHE4B (0x0<<3) |
Ville Syrjälä | a6f429a | 2013-04-04 15:13:42 +0300 | [diff] [blame] | 128 | #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4) |
| 129 | #define ECOCHK_PPGTT_LLC_IVB (0x1<<3) |
| 130 | #define ECOCHK_PPGTT_UC_HSW (0x1<<3) |
| 131 | #define ECOCHK_PPGTT_WT_HSW (0x2<<3) |
| 132 | #define ECOCHK_PPGTT_WB_HSW (0x3<<3) |
Daniel Vetter | 5eb719c | 2012-02-09 17:15:48 +0100 | [diff] [blame] | 133 | |
Daniel Vetter | 48ecfa1 | 2012-04-11 20:42:40 +0200 | [diff] [blame] | 134 | #define GAC_ECO_BITS 0x14090 |
Ville Syrjälä | 3b9d788 | 2013-04-04 15:13:40 +0300 | [diff] [blame] | 135 | #define ECOBITS_SNB_BIT (1<<13) |
Daniel Vetter | 48ecfa1 | 2012-04-11 20:42:40 +0200 | [diff] [blame] | 136 | #define ECOBITS_PPGTT_CACHE64B (3<<8) |
| 137 | #define ECOBITS_PPGTT_CACHE4B (0<<8) |
| 138 | |
Daniel Vetter | be901a5 | 2012-04-11 20:42:39 +0200 | [diff] [blame] | 139 | #define GAB_CTL 0x24000 |
| 140 | #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8) |
| 141 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 142 | /* VGA stuff */ |
| 143 | |
| 144 | #define VGA_ST01_MDA 0x3ba |
| 145 | #define VGA_ST01_CGA 0x3da |
| 146 | |
| 147 | #define VGA_MSR_WRITE 0x3c2 |
| 148 | #define VGA_MSR_READ 0x3cc |
| 149 | #define VGA_MSR_MEM_EN (1<<1) |
| 150 | #define VGA_MSR_CGA_MODE (1<<0) |
| 151 | |
Ville Syrjälä | 56a12a5 | 2013-01-25 21:44:45 +0200 | [diff] [blame] | 152 | /* |
| 153 | * SR01 is the only VGA register touched on non-UMS setups. |
| 154 | * VLV doesn't do UMS, so the sequencer index/data registers |
| 155 | * are the only VGA registers which need to include |
| 156 | * display_mmio_offset. |
| 157 | */ |
| 158 | #define VGA_SR_INDEX (dev_priv->info->display_mmio_offset + 0x3c4) |
Daniel Vetter | f930ddd | 2012-11-21 15:55:21 +0100 | [diff] [blame] | 159 | #define SR01 1 |
Ville Syrjälä | 56a12a5 | 2013-01-25 21:44:45 +0200 | [diff] [blame] | 160 | #define VGA_SR_DATA (dev_priv->info->display_mmio_offset + 0x3c5) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 161 | |
| 162 | #define VGA_AR_INDEX 0x3c0 |
| 163 | #define VGA_AR_VID_EN (1<<5) |
| 164 | #define VGA_AR_DATA_WRITE 0x3c0 |
| 165 | #define VGA_AR_DATA_READ 0x3c1 |
| 166 | |
| 167 | #define VGA_GR_INDEX 0x3ce |
| 168 | #define VGA_GR_DATA 0x3cf |
| 169 | /* GR05 */ |
| 170 | #define VGA_GR_MEM_READ_MODE_SHIFT 3 |
| 171 | #define VGA_GR_MEM_READ_MODE_PLANE 1 |
| 172 | /* GR06 */ |
| 173 | #define VGA_GR_MEM_MODE_MASK 0xc |
| 174 | #define VGA_GR_MEM_MODE_SHIFT 2 |
| 175 | #define VGA_GR_MEM_A0000_AFFFF 0 |
| 176 | #define VGA_GR_MEM_A0000_BFFFF 1 |
| 177 | #define VGA_GR_MEM_B0000_B7FFF 2 |
| 178 | #define VGA_GR_MEM_B0000_BFFFF 3 |
| 179 | |
| 180 | #define VGA_DACMASK 0x3c6 |
| 181 | #define VGA_DACRX 0x3c7 |
| 182 | #define VGA_DACWX 0x3c8 |
| 183 | #define VGA_DACDATA 0x3c9 |
| 184 | |
| 185 | #define VGA_CR_INDEX_MDA 0x3b4 |
| 186 | #define VGA_CR_DATA_MDA 0x3b5 |
| 187 | #define VGA_CR_INDEX_CGA 0x3d4 |
| 188 | #define VGA_CR_DATA_CGA 0x3d5 |
| 189 | |
| 190 | /* |
| 191 | * Memory interface instructions used by the kernel |
| 192 | */ |
| 193 | #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags)) |
| 194 | |
| 195 | #define MI_NOOP MI_INSTR(0, 0) |
| 196 | #define MI_USER_INTERRUPT MI_INSTR(0x02, 0) |
| 197 | #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 198 | #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 199 | #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6) |
| 200 | #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2) |
| 201 | #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1) |
| 202 | #define MI_FLUSH MI_INSTR(0x04, 0) |
| 203 | #define MI_READ_FLUSH (1 << 0) |
| 204 | #define MI_EXE_FLUSH (1 << 1) |
| 205 | #define MI_NO_WRITE_FLUSH (1 << 2) |
| 206 | #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */ |
| 207 | #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */ |
Zou Nan hai | 1cafd34 | 2010-06-25 13:40:24 +0800 | [diff] [blame] | 208 | #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 209 | #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0) |
Jesse Barnes | 88271da | 2011-01-05 12:01:24 -0800 | [diff] [blame] | 210 | #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0) |
| 211 | #define MI_SUSPEND_FLUSH_EN (1<<0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 212 | #define MI_REPORT_HEAD MI_INSTR(0x07, 0) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 213 | #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 214 | #define MI_OVERLAY_CONTINUE (0x0<<21) |
| 215 | #define MI_OVERLAY_ON (0x1<<21) |
| 216 | #define MI_OVERLAY_OFF (0x2<<21) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 217 | #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0) |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 218 | #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2) |
Jesse Barnes | 1afe3e9 | 2010-03-26 10:35:20 -0700 | [diff] [blame] | 219 | #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1) |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 220 | #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20) |
Daniel Vetter | cb05d8d | 2012-05-23 14:02:00 +0200 | [diff] [blame] | 221 | /* IVB has funny definitions for which plane to flip. */ |
| 222 | #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19) |
| 223 | #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19) |
| 224 | #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19) |
| 225 | #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19) |
| 226 | #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19) |
| 227 | #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19) |
Ben Widawsky | e37ec39 | 2012-06-04 14:42:48 -0700 | [diff] [blame] | 228 | #define MI_ARB_ON_OFF MI_INSTR(0x08, 0) |
| 229 | #define MI_ARB_ENABLE (1<<0) |
| 230 | #define MI_ARB_DISABLE (0<<0) |
Daniel Vetter | cb05d8d | 2012-05-23 14:02:00 +0200 | [diff] [blame] | 231 | |
Zou Nan hai | aa40d6b | 2010-06-25 13:40:23 +0800 | [diff] [blame] | 232 | #define MI_SET_CONTEXT MI_INSTR(0x18, 0) |
| 233 | #define MI_MM_SPACE_GTT (1<<8) |
| 234 | #define MI_MM_SPACE_PHYSICAL (0<<8) |
| 235 | #define MI_SAVE_EXT_STATE_EN (1<<3) |
| 236 | #define MI_RESTORE_EXT_STATE_EN (1<<2) |
Jesse Barnes | 88271da | 2011-01-05 12:01:24 -0800 | [diff] [blame] | 237 | #define MI_FORCE_RESTORE (1<<1) |
Zou Nan hai | aa40d6b | 2010-06-25 13:40:23 +0800 | [diff] [blame] | 238 | #define MI_RESTORE_INHIBIT (1<<0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 239 | #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1) |
| 240 | #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */ |
| 241 | #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1) |
| 242 | #define MI_STORE_DWORD_INDEX_SHIFT 2 |
Daniel Vetter | c664278 | 2010-11-12 13:46:18 +0000 | [diff] [blame] | 243 | /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM: |
| 244 | * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw |
| 245 | * simply ignores the register load under certain conditions. |
| 246 | * - One can actually load arbitrary many arbitrary registers: Simply issue x |
| 247 | * address/value pairs. Don't overdue it, though, x <= 2^4 must hold! |
| 248 | */ |
| 249 | #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1) |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 250 | #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */ |
Jesse Barnes | 9a28977 | 2012-10-26 09:42:42 -0700 | [diff] [blame] | 251 | #define MI_FLUSH_DW_STORE_INDEX (1<<21) |
| 252 | #define MI_INVALIDATE_TLB (1<<18) |
| 253 | #define MI_FLUSH_DW_OP_STOREDW (1<<14) |
| 254 | #define MI_INVALIDATE_BSD (1<<7) |
| 255 | #define MI_FLUSH_DW_USE_GTT (1<<2) |
| 256 | #define MI_FLUSH_DW_USE_PPGTT (0<<2) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 257 | #define MI_BATCH_BUFFER MI_INSTR(0x30, 1) |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 258 | #define MI_BATCH_NON_SECURE (1) |
| 259 | /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */ |
| 260 | #define MI_BATCH_NON_SECURE_I965 (1<<8) |
| 261 | #define MI_BATCH_PPGTT_HSW (1<<8) |
| 262 | #define MI_BATCH_NON_SECURE_HSW (1<<13) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 263 | #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0) |
Chris Wilson | 65f5687 | 2012-04-17 16:38:12 +0100 | [diff] [blame] | 264 | #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */ |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 265 | #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */ |
| 266 | #define MI_SEMAPHORE_GLOBAL_GTT (1<<22) |
| 267 | #define MI_SEMAPHORE_UPDATE (1<<21) |
| 268 | #define MI_SEMAPHORE_COMPARE (1<<20) |
| 269 | #define MI_SEMAPHORE_REGISTER (1<<18) |
Ben Widawsky | c8c99b0 | 2011-09-14 20:32:47 -0700 | [diff] [blame] | 270 | #define MI_SEMAPHORE_SYNC_RV (2<<16) |
| 271 | #define MI_SEMAPHORE_SYNC_RB (0<<16) |
| 272 | #define MI_SEMAPHORE_SYNC_VR (0<<16) |
| 273 | #define MI_SEMAPHORE_SYNC_VB (2<<16) |
| 274 | #define MI_SEMAPHORE_SYNC_BR (2<<16) |
| 275 | #define MI_SEMAPHORE_SYNC_BV (0<<16) |
| 276 | #define MI_SEMAPHORE_SYNC_INVALID (1<<0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 277 | /* |
| 278 | * 3D instructions used by the kernel |
| 279 | */ |
| 280 | #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags)) |
| 281 | |
| 282 | #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24)) |
| 283 | #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19)) |
| 284 | #define SC_UPDATE_SCISSOR (0x1<<1) |
| 285 | #define SC_ENABLE_MASK (0x1<<0) |
| 286 | #define SC_ENABLE (0x1<<0) |
| 287 | #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16)) |
| 288 | #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1)) |
| 289 | #define SCI_YMIN_MASK (0xffff<<16) |
| 290 | #define SCI_XMIN_MASK (0xffff<<0) |
| 291 | #define SCI_YMAX_MASK (0xffff<<16) |
| 292 | #define SCI_XMAX_MASK (0xffff<<0) |
| 293 | #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19)) |
| 294 | #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1) |
| 295 | #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0) |
| 296 | #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16)) |
| 297 | #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4) |
| 298 | #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0) |
| 299 | #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1) |
| 300 | #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3)) |
| 301 | #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2) |
| 302 | #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4) |
| 303 | #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6) |
| 304 | #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5) |
| 305 | #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21) |
| 306 | #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20) |
| 307 | #define BLT_DEPTH_8 (0<<24) |
| 308 | #define BLT_DEPTH_16_565 (1<<24) |
| 309 | #define BLT_DEPTH_16_1555 (2<<24) |
| 310 | #define BLT_DEPTH_32 (3<<24) |
| 311 | #define BLT_ROP_GXCOPY (0xcc<<16) |
| 312 | #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */ |
| 313 | #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */ |
| 314 | #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2) |
| 315 | #define ASYNC_FLIP (1<<22) |
| 316 | #define DISPLAY_PLANE_A (0<<20) |
| 317 | #define DISPLAY_PLANE_B (1<<20) |
Kenneth Graunke | fcbc34e | 2011-10-11 23:41:08 +0200 | [diff] [blame] | 318 | #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2)) |
Ville Syrjälä | b9e1faa | 2013-02-14 21:53:51 +0200 | [diff] [blame] | 319 | #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */ |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 320 | #define PIPE_CONTROL_CS_STALL (1<<20) |
Ben Widawsky | cc0f639 | 2012-06-04 14:42:49 -0700 | [diff] [blame] | 321 | #define PIPE_CONTROL_TLB_INVALIDATE (1<<18) |
Kenneth Graunke | 9d971b3 | 2011-10-11 23:41:09 +0200 | [diff] [blame] | 322 | #define PIPE_CONTROL_QW_WRITE (1<<14) |
| 323 | #define PIPE_CONTROL_DEPTH_STALL (1<<13) |
| 324 | #define PIPE_CONTROL_WRITE_FLUSH (1<<12) |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 325 | #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */ |
Kenneth Graunke | 9d971b3 | 2011-10-11 23:41:09 +0200 | [diff] [blame] | 326 | #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */ |
| 327 | #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */ |
| 328 | #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9) |
| 329 | #define PIPE_CONTROL_NOTIFY (1<<8) |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 330 | #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4) |
| 331 | #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3) |
| 332 | #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2) |
Kenneth Graunke | 9d971b3 | 2011-10-11 23:41:09 +0200 | [diff] [blame] | 333 | #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1) |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 334 | #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0) |
Jesse Barnes | e552eb7 | 2010-04-21 11:39:23 -0700 | [diff] [blame] | 335 | #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 336 | |
Chris Wilson | dc96e9b | 2010-10-01 12:05:06 +0100 | [diff] [blame] | 337 | |
| 338 | /* |
| 339 | * Reset registers |
| 340 | */ |
| 341 | #define DEBUG_RESET_I830 0x6070 |
| 342 | #define DEBUG_RESET_FULL (1<<7) |
| 343 | #define DEBUG_RESET_RENDER (1<<8) |
| 344 | #define DEBUG_RESET_DISPLAY (1<<9) |
| 345 | |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 346 | /* |
| 347 | * DPIO - a special bus for various display related registers to hide behind: |
| 348 | * 0x800c: m1, m2, n, p1, p2, k dividers |
| 349 | * 0x8014: REF and SFR select |
| 350 | * 0x8014: N divider, VCO select |
| 351 | * 0x801c/3c: core clock bits |
| 352 | * 0x8048/68: low pass filter coefficients |
| 353 | * 0x8100: fast clock controls |
Ville Syrjälä | 54d9d49 | 2013-01-24 15:29:53 +0200 | [diff] [blame] | 354 | * |
| 355 | * DPIO is VLV only. |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 356 | * |
| 357 | * Note: digital port B is DDI0, digital pot C is DDI1 |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 358 | */ |
Ville Syrjälä | 54d9d49 | 2013-01-24 15:29:53 +0200 | [diff] [blame] | 359 | #define DPIO_PKT (VLV_DISPLAY_BASE + 0x2100) |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 360 | #define DPIO_RID (0<<24) |
| 361 | #define DPIO_OP_WRITE (1<<16) |
| 362 | #define DPIO_OP_READ (0<<16) |
| 363 | #define DPIO_PORTID (0x12<<8) |
| 364 | #define DPIO_BYTE (0xf<<4) |
| 365 | #define DPIO_BUSY (1<<0) /* status only */ |
Ville Syrjälä | 54d9d49 | 2013-01-24 15:29:53 +0200 | [diff] [blame] | 366 | #define DPIO_DATA (VLV_DISPLAY_BASE + 0x2104) |
| 367 | #define DPIO_REG (VLV_DISPLAY_BASE + 0x2108) |
| 368 | #define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110) |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 369 | #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */ |
| 370 | #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */ |
| 371 | #define DPIO_SFR_BYPASS (1<<1) |
| 372 | #define DPIO_RESET (1<<0) |
| 373 | |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 374 | #define _DPIO_TX3_SWING_CTL4_A 0x690 |
| 375 | #define _DPIO_TX3_SWING_CTL4_B 0x2a90 |
| 376 | #define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX_SWING_CTL4_A, \ |
| 377 | _DPIO_TX3_SWING_CTL4_B) |
| 378 | |
| 379 | /* |
| 380 | * Per pipe/PLL DPIO regs |
| 381 | */ |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 382 | #define _DPIO_DIV_A 0x800c |
| 383 | #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */ |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 384 | #define DPIO_POST_DIV_DAC 0 |
| 385 | #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */ |
| 386 | #define DPIO_POST_DIV_LVDS1 2 |
| 387 | #define DPIO_POST_DIV_LVDS2 3 |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 388 | #define DPIO_K_SHIFT (24) /* 4 bits */ |
| 389 | #define DPIO_P1_SHIFT (21) /* 3 bits */ |
| 390 | #define DPIO_P2_SHIFT (16) /* 5 bits */ |
| 391 | #define DPIO_N_SHIFT (12) /* 4 bits */ |
| 392 | #define DPIO_ENABLE_CALIBRATION (1<<11) |
| 393 | #define DPIO_M1DIV_SHIFT (8) /* 3 bits */ |
| 394 | #define DPIO_M2DIV_MASK 0xff |
| 395 | #define _DPIO_DIV_B 0x802c |
| 396 | #define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B) |
| 397 | |
| 398 | #define _DPIO_REFSFR_A 0x8014 |
| 399 | #define DPIO_REFSEL_OVERRIDE 27 |
| 400 | #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */ |
| 401 | #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */ |
| 402 | #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */ |
Vijay Purushothaman | b56747a | 2012-09-27 19:13:03 +0530 | [diff] [blame] | 403 | #define DPIO_PLL_REFCLK_SEL_MASK 3 |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 404 | #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */ |
| 405 | #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */ |
| 406 | #define _DPIO_REFSFR_B 0x8034 |
| 407 | #define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B) |
| 408 | |
| 409 | #define _DPIO_CORE_CLK_A 0x801c |
| 410 | #define _DPIO_CORE_CLK_B 0x803c |
| 411 | #define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B) |
| 412 | |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 413 | #define _DPIO_IREF_CTL_A 0x8040 |
| 414 | #define _DPIO_IREF_CTL_B 0x8060 |
| 415 | #define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B) |
| 416 | |
| 417 | #define DPIO_IREF_BCAST 0xc044 |
| 418 | #define _DPIO_IREF_A 0x8044 |
| 419 | #define _DPIO_IREF_B 0x8064 |
| 420 | #define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B) |
| 421 | |
| 422 | #define _DPIO_PLL_CML_A 0x804c |
| 423 | #define _DPIO_PLL_CML_B 0x806c |
| 424 | #define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B) |
| 425 | |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 426 | #define _DPIO_LFP_COEFF_A 0x8048 |
| 427 | #define _DPIO_LFP_COEFF_B 0x8068 |
| 428 | #define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B) |
| 429 | |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 430 | #define DPIO_CALIBRATION 0x80ac |
| 431 | |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 432 | #define DPIO_FASTCLK_DISABLE 0x8100 |
Chris Wilson | dc96e9b | 2010-10-01 12:05:06 +0100 | [diff] [blame] | 433 | |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 434 | /* |
| 435 | * Per DDI channel DPIO regs |
| 436 | */ |
| 437 | |
| 438 | #define _DPIO_PCS_TX_0 0x8200 |
| 439 | #define _DPIO_PCS_TX_1 0x8400 |
| 440 | #define DPIO_PCS_TX_LANE2_RESET (1<<16) |
| 441 | #define DPIO_PCS_TX_LANE1_RESET (1<<7) |
| 442 | #define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1) |
| 443 | |
| 444 | #define _DPIO_PCS_CLK_0 0x8204 |
| 445 | #define _DPIO_PCS_CLK_1 0x8404 |
| 446 | #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22) |
| 447 | #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21) |
| 448 | #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6) |
| 449 | #define DPIO_PCS_CLK_SOFT_RESET (1<<5) |
| 450 | #define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1) |
| 451 | |
| 452 | #define _DPIO_PCS_CTL_OVR1_A 0x8224 |
| 453 | #define _DPIO_PCS_CTL_OVR1_B 0x8424 |
| 454 | #define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \ |
| 455 | _DPIO_PCS_CTL_OVR1_B) |
| 456 | |
| 457 | #define _DPIO_PCS_STAGGER0_A 0x822c |
| 458 | #define _DPIO_PCS_STAGGER0_B 0x842c |
| 459 | #define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \ |
| 460 | _DPIO_PCS_STAGGER0_B) |
| 461 | |
| 462 | #define _DPIO_PCS_STAGGER1_A 0x8230 |
| 463 | #define _DPIO_PCS_STAGGER1_B 0x8430 |
| 464 | #define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \ |
| 465 | _DPIO_PCS_STAGGER1_B) |
| 466 | |
| 467 | #define _DPIO_PCS_CLOCKBUF0_A 0x8238 |
| 468 | #define _DPIO_PCS_CLOCKBUF0_B 0x8438 |
| 469 | #define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \ |
| 470 | _DPIO_PCS_CLOCKBUF0_B) |
| 471 | |
| 472 | #define _DPIO_PCS_CLOCKBUF8_A 0x825c |
| 473 | #define _DPIO_PCS_CLOCKBUF8_B 0x845c |
| 474 | #define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \ |
| 475 | _DPIO_PCS_CLOCKBUF8_B) |
| 476 | |
| 477 | #define _DPIO_TX_SWING_CTL2_A 0x8288 |
| 478 | #define _DPIO_TX_SWING_CTL2_B 0x8488 |
| 479 | #define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \ |
| 480 | _DPIO_TX_SWING_CTL2_B) |
| 481 | |
| 482 | #define _DPIO_TX_SWING_CTL3_A 0x828c |
| 483 | #define _DPIO_TX_SWING_CTL3_B 0x848c |
| 484 | #define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \ |
| 485 | _DPIO_TX_SWING_CTL3_B) |
| 486 | |
| 487 | #define _DPIO_TX_SWING_CTL4_A 0x8290 |
| 488 | #define _DPIO_TX_SWING_CTL4_B 0x8490 |
| 489 | #define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \ |
| 490 | _DPIO_TX_SWING_CTL4_B) |
| 491 | |
| 492 | #define _DPIO_TX_OCALINIT_0 0x8294 |
| 493 | #define _DPIO_TX_OCALINIT_1 0x8494 |
| 494 | #define DPIO_TX_OCALINIT_EN (1<<31) |
| 495 | #define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \ |
| 496 | _DPIO_TX_OCALINIT_1) |
| 497 | |
| 498 | #define _DPIO_TX_CTL_0 0x82ac |
| 499 | #define _DPIO_TX_CTL_1 0x84ac |
| 500 | #define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1) |
| 501 | |
| 502 | #define _DPIO_TX_LANE_0 0x82b8 |
| 503 | #define _DPIO_TX_LANE_1 0x84b8 |
| 504 | #define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1) |
| 505 | |
| 506 | #define _DPIO_DATA_CHANNEL1 0x8220 |
| 507 | #define _DPIO_DATA_CHANNEL2 0x8420 |
| 508 | #define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2) |
| 509 | |
| 510 | #define _DPIO_PORT0_PCS0 0x0220 |
| 511 | #define _DPIO_PORT0_PCS1 0x0420 |
| 512 | #define _DPIO_PORT1_PCS2 0x2620 |
| 513 | #define _DPIO_PORT1_PCS3 0x2820 |
| 514 | #define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2) |
| 515 | #define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3) |
| 516 | #define DPIO_DATA_CHANNEL1 0x8220 |
| 517 | #define DPIO_DATA_CHANNEL2 0x8420 |
Vijay Purushothaman | b56747a | 2012-09-27 19:13:03 +0530 | [diff] [blame] | 518 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 519 | /* |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 520 | * Fence registers |
| 521 | */ |
| 522 | #define FENCE_REG_830_0 0x2000 |
Eric Anholt | dc529a4 | 2009-03-10 22:34:49 -0700 | [diff] [blame] | 523 | #define FENCE_REG_945_8 0x3000 |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 524 | #define I830_FENCE_START_MASK 0x07f80000 |
| 525 | #define I830_FENCE_TILING_Y_SHIFT 12 |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 526 | #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 527 | #define I830_FENCE_PITCH_SHIFT 4 |
| 528 | #define I830_FENCE_REG_VALID (1<<0) |
Daniel Vetter | c36a2a6 | 2010-04-17 15:12:03 +0200 | [diff] [blame] | 529 | #define I915_FENCE_MAX_PITCH_VAL 4 |
Eric Anholt | e76a16d | 2009-05-26 17:44:56 -0700 | [diff] [blame] | 530 | #define I830_FENCE_MAX_PITCH_VAL 6 |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 531 | #define I830_FENCE_MAX_SIZE_VAL (1<<8) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 532 | |
| 533 | #define I915_FENCE_START_MASK 0x0ff00000 |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 534 | #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 535 | |
| 536 | #define FENCE_REG_965_0 0x03000 |
| 537 | #define I965_FENCE_PITCH_SHIFT 2 |
| 538 | #define I965_FENCE_TILING_Y_SHIFT 1 |
| 539 | #define I965_FENCE_REG_VALID (1<<0) |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 540 | #define I965_FENCE_MAX_PITCH_VAL 0x0400 |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 541 | |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 542 | #define FENCE_REG_SANDYBRIDGE_0 0x100000 |
| 543 | #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32 |
Ville Syrjälä | 3a06247 | 2013-04-09 11:45:05 +0300 | [diff] [blame] | 544 | #define GEN7_FENCE_MAX_PITCH_VAL 0x0800 |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 545 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 546 | /* control register for cpu gtt access */ |
| 547 | #define TILECTL 0x101000 |
| 548 | #define TILECTL_SWZCTL (1 << 0) |
| 549 | #define TILECTL_TLB_PREFETCH_DIS (1 << 2) |
| 550 | #define TILECTL_BACKSNOOP_DIS (1 << 3) |
| 551 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 552 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 553 | * Instruction and interrupt control regs |
| 554 | */ |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 555 | #define PGTBL_ER 0x02024 |
Daniel Vetter | 333e9fe | 2010-08-02 16:24:01 +0200 | [diff] [blame] | 556 | #define RENDER_RING_BASE 0x02000 |
| 557 | #define BSD_RING_BASE 0x04000 |
| 558 | #define GEN6_BSD_RING_BASE 0x12000 |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 559 | #define BLT_RING_BASE 0x22000 |
Daniel Vetter | 3d281d8 | 2010-09-24 21:14:22 +0200 | [diff] [blame] | 560 | #define RING_TAIL(base) ((base)+0x30) |
| 561 | #define RING_HEAD(base) ((base)+0x34) |
| 562 | #define RING_START(base) ((base)+0x38) |
| 563 | #define RING_CTL(base) ((base)+0x3c) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 564 | #define RING_SYNC_0(base) ((base)+0x40) |
| 565 | #define RING_SYNC_1(base) ((base)+0x44) |
Ben Widawsky | c8c99b0 | 2011-09-14 20:32:47 -0700 | [diff] [blame] | 566 | #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE)) |
| 567 | #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE)) |
| 568 | #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE)) |
| 569 | #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE)) |
| 570 | #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE)) |
| 571 | #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE)) |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 572 | #define RING_MAX_IDLE(base) ((base)+0x54) |
Daniel Vetter | 3d281d8 | 2010-09-24 21:14:22 +0200 | [diff] [blame] | 573 | #define RING_HWS_PGA(base) ((base)+0x80) |
| 574 | #define RING_HWS_PGA_GEN6(base) ((base)+0x2080) |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 575 | #define ARB_MODE 0x04030 |
| 576 | #define ARB_MODE_SWIZZLE_SNB (1<<4) |
| 577 | #define ARB_MODE_SWIZZLE_IVB (1<<5) |
Eric Anholt | 4593010 | 2011-05-06 17:12:35 -0700 | [diff] [blame] | 578 | #define RENDER_HWS_PGA_GEN7 (0x04080) |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 579 | #define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id) |
| 580 | #define DONE_REG 0x40b0 |
Eric Anholt | 4593010 | 2011-05-06 17:12:35 -0700 | [diff] [blame] | 581 | #define BSD_HWS_PGA_GEN7 (0x04180) |
| 582 | #define BLT_HWS_PGA_GEN7 (0x04280) |
Daniel Vetter | 3d281d8 | 2010-09-24 21:14:22 +0200 | [diff] [blame] | 583 | #define RING_ACTHD(base) ((base)+0x74) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 584 | #define RING_NOPID(base) ((base)+0x94) |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 585 | #define RING_IMR(base) ((base)+0xa8) |
Ben Widawsky | c0c7bab | 2012-07-12 11:01:05 -0700 | [diff] [blame] | 586 | #define RING_TIMESTAMP(base) ((base)+0x358) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 587 | #define TAIL_ADDR 0x001FFFF8 |
| 588 | #define HEAD_WRAP_COUNT 0xFFE00000 |
| 589 | #define HEAD_WRAP_ONE 0x00200000 |
| 590 | #define HEAD_ADDR 0x001FFFFC |
| 591 | #define RING_NR_PAGES 0x001FF000 |
| 592 | #define RING_REPORT_MASK 0x00000006 |
| 593 | #define RING_REPORT_64K 0x00000002 |
| 594 | #define RING_REPORT_128K 0x00000004 |
| 595 | #define RING_NO_REPORT 0x00000000 |
| 596 | #define RING_VALID_MASK 0x00000001 |
| 597 | #define RING_VALID 0x00000001 |
| 598 | #define RING_INVALID 0x00000000 |
Chris Wilson | 4b60e5c | 2010-08-08 11:53:53 +0100 | [diff] [blame] | 599 | #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */ |
| 600 | #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */ |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 601 | #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */ |
Chris Wilson | 8168bd4 | 2010-11-11 17:54:52 +0000 | [diff] [blame] | 602 | #if 0 |
| 603 | #define PRB0_TAIL 0x02030 |
| 604 | #define PRB0_HEAD 0x02034 |
| 605 | #define PRB0_START 0x02038 |
| 606 | #define PRB0_CTL 0x0203c |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 607 | #define PRB1_TAIL 0x02040 /* 915+ only */ |
| 608 | #define PRB1_HEAD 0x02044 /* 915+ only */ |
| 609 | #define PRB1_START 0x02048 /* 915+ only */ |
| 610 | #define PRB1_CTL 0x0204c /* 915+ only */ |
Chris Wilson | 8168bd4 | 2010-11-11 17:54:52 +0000 | [diff] [blame] | 611 | #endif |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 612 | #define IPEIR_I965 0x02064 |
| 613 | #define IPEHR_I965 0x02068 |
| 614 | #define INSTDONE_I965 0x0206c |
Ben Widawsky | d53bd48 | 2012-08-22 11:32:14 -0700 | [diff] [blame] | 615 | #define GEN7_INSTDONE_1 0x0206c |
| 616 | #define GEN7_SC_INSTDONE 0x07100 |
| 617 | #define GEN7_SAMPLER_INSTDONE 0x0e160 |
| 618 | #define GEN7_ROW_INSTDONE 0x0e164 |
| 619 | #define I915_NUM_INSTDONE_REG 4 |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 620 | #define RING_IPEIR(base) ((base)+0x64) |
| 621 | #define RING_IPEHR(base) ((base)+0x68) |
| 622 | #define RING_INSTDONE(base) ((base)+0x6c) |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 623 | #define RING_INSTPS(base) ((base)+0x70) |
| 624 | #define RING_DMA_FADD(base) ((base)+0x78) |
| 625 | #define RING_INSTPM(base) ((base)+0xc0) |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 626 | #define INSTPS 0x02070 /* 965+ only */ |
| 627 | #define INSTDONE1 0x0207c /* 965+ only */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 628 | #define ACTHD_I965 0x02074 |
| 629 | #define HWS_PGA 0x02080 |
| 630 | #define HWS_ADDRESS_MASK 0xfffff000 |
| 631 | #define HWS_START_ADDRESS_SHIFT 4 |
Jesse Barnes | 97f5ab6 | 2009-10-08 10:16:48 -0700 | [diff] [blame] | 632 | #define PWRCTXA 0x2088 /* 965GM+ only */ |
| 633 | #define PWRCTX_EN (1<<0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 634 | #define IPEIR 0x02088 |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 635 | #define IPEHR 0x0208c |
| 636 | #define INSTDONE 0x02090 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 637 | #define NOPID 0x02094 |
| 638 | #define HWSTAM 0x02098 |
Daniel Vetter | 9d2f41f | 2012-04-02 21:41:45 +0200 | [diff] [blame] | 639 | #define DMA_FADD_I8XX 0x020d0 |
Eric Anholt | 71cf39b | 2010-03-08 23:41:55 -0800 | [diff] [blame] | 640 | |
Chris Wilson | f406839 | 2010-10-27 20:36:41 +0100 | [diff] [blame] | 641 | #define ERROR_GEN6 0x040a0 |
Ben Widawsky | 71e172e | 2012-08-20 16:15:13 -0700 | [diff] [blame] | 642 | #define GEN7_ERR_INT 0x44040 |
Paulo Zanoni | de032bf | 2013-04-12 17:57:58 -0300 | [diff] [blame] | 643 | #define ERR_INT_POISON (1<<31) |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 644 | #define ERR_INT_MMIO_UNCLAIMED (1<<13) |
| 645 | #define ERR_INT_FIFO_UNDERRUN_C (1<<6) |
| 646 | #define ERR_INT_FIFO_UNDERRUN_B (1<<3) |
| 647 | #define ERR_INT_FIFO_UNDERRUN_A (1<<0) |
Chris Wilson | f406839 | 2010-10-27 20:36:41 +0100 | [diff] [blame] | 648 | |
Paulo Zanoni | 3f1e109 | 2013-02-18 19:00:21 -0300 | [diff] [blame] | 649 | #define FPGA_DBG 0x42300 |
| 650 | #define FPGA_DBG_RM_NOCLAIM (1<<31) |
| 651 | |
Chris Wilson | 0f3b684 | 2013-01-15 12:05:55 +0000 | [diff] [blame] | 652 | #define DERRMR 0x44050 |
| 653 | |
Eric Anholt | de6e2ea | 2010-11-06 14:53:32 -0700 | [diff] [blame] | 654 | /* GM45+ chicken bits -- debug workaround bits that may be required |
| 655 | * for various sorts of correct behavior. The top 16 bits of each are |
| 656 | * the enables for writing to the corresponding low bit. |
| 657 | */ |
| 658 | #define _3D_CHICKEN 0x02084 |
Daniel Vetter | 4283908 | 2012-12-14 23:38:28 +0100 | [diff] [blame] | 659 | #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10) |
Eric Anholt | de6e2ea | 2010-11-06 14:53:32 -0700 | [diff] [blame] | 660 | #define _3D_CHICKEN2 0x0208c |
| 661 | /* Disables pipelining of read flushes past the SF-WIZ interface. |
| 662 | * Required on all Ironlake steppings according to the B-Spec, but the |
| 663 | * particular danger of not doing so is not specified. |
| 664 | */ |
| 665 | # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14) |
| 666 | #define _3D_CHICKEN3 0x02090 |
Jesse Barnes | 87f8020 | 2012-10-02 17:43:41 -0500 | [diff] [blame] | 667 | #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10) |
Kenneth Graunke | 26b6e44 | 2012-10-07 08:51:07 -0700 | [diff] [blame] | 668 | #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5) |
Eric Anholt | de6e2ea | 2010-11-06 14:53:32 -0700 | [diff] [blame] | 669 | |
Eric Anholt | 71cf39b | 2010-03-08 23:41:55 -0800 | [diff] [blame] | 670 | #define MI_MODE 0x0209c |
| 671 | # define VS_TIMER_DISPATCH (1 << 6) |
Eric Anholt | fc74d8e | 2012-01-19 10:50:06 -0800 | [diff] [blame] | 672 | # define MI_FLUSH_ENABLE (1 << 12) |
Chris Wilson | 1c8c38c | 2013-01-20 16:11:20 +0000 | [diff] [blame] | 673 | # define ASYNC_FLIP_PERF_DISABLE (1 << 14) |
Eric Anholt | 71cf39b | 2010-03-08 23:41:55 -0800 | [diff] [blame] | 674 | |
Ben Widawsky | f8f2ac9 | 2012-10-03 19:34:24 -0700 | [diff] [blame] | 675 | #define GEN6_GT_MODE 0x20d0 |
Daniel Vetter | 6547fbd | 2012-12-14 23:38:29 +0100 | [diff] [blame] | 676 | #define GEN6_GT_MODE_HI (1 << 9) |
| 677 | #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5) |
Ben Widawsky | f8f2ac9 | 2012-10-03 19:34:24 -0700 | [diff] [blame] | 678 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 679 | #define GFX_MODE 0x02520 |
Jesse Barnes | b095cd0 | 2011-08-12 15:28:32 -0700 | [diff] [blame] | 680 | #define GFX_MODE_GEN7 0x0229c |
Daniel Vetter | 5eb719c | 2012-02-09 17:15:48 +0100 | [diff] [blame] | 681 | #define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 682 | #define GFX_RUN_LIST_ENABLE (1<<15) |
| 683 | #define GFX_TLB_INVALIDATE_ALWAYS (1<<13) |
| 684 | #define GFX_SURFACE_FAULT_ENABLE (1<<12) |
| 685 | #define GFX_REPLAY_MODE (1<<11) |
| 686 | #define GFX_PSMI_GRANULARITY (1<<10) |
| 687 | #define GFX_PPGTT_ENABLE (1<<9) |
| 688 | |
Daniel Vetter | a7e806d | 2012-07-11 16:27:55 +0200 | [diff] [blame] | 689 | #define VLV_DISPLAY_BASE 0x180000 |
| 690 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 691 | #define SCPD0 0x0209c /* 915+ only */ |
| 692 | #define IER 0x020a0 |
| 693 | #define IIR 0x020a4 |
| 694 | #define IMR 0x020a8 |
| 695 | #define ISR 0x020ac |
Ville Syrjälä | 07ec7ec | 2013-01-24 15:29:51 +0200 | [diff] [blame] | 696 | #define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060) |
Jesse Barnes | 2d80957 | 2012-10-25 12:15:44 -0700 | [diff] [blame] | 697 | #define GCFG_DIS (1<<8) |
Ville Syrjälä | ff76301 | 2013-01-24 15:29:52 +0200 | [diff] [blame] | 698 | #define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084) |
| 699 | #define VLV_IER (VLV_DISPLAY_BASE + 0x20a0) |
| 700 | #define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4) |
| 701 | #define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8) |
| 702 | #define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac) |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 703 | #define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 704 | #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18) |
| 705 | #define I915_DISPLAY_PORT_INTERRUPT (1<<17) |
| 706 | #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15) |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 707 | #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 708 | #define I915_HWB_OOM_INTERRUPT (1<<13) |
| 709 | #define I915_SYNC_STATUS_INTERRUPT (1<<12) |
| 710 | #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11) |
| 711 | #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10) |
| 712 | #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9) |
| 713 | #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8) |
| 714 | #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7) |
| 715 | #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6) |
| 716 | #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5) |
| 717 | #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4) |
| 718 | #define I915_DEBUG_INTERRUPT (1<<2) |
| 719 | #define I915_USER_INTERRUPT (1<<1) |
| 720 | #define I915_ASLE_INTERRUPT (1<<0) |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 721 | #define I915_BSD_USER_INTERRUPT (1<<25) |
Ville Syrjälä | 90a72f8 | 2013-02-19 23:16:44 +0200 | [diff] [blame] | 722 | #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 723 | #define EIR 0x020b0 |
| 724 | #define EMR 0x020b4 |
| 725 | #define ESR 0x020b8 |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 726 | #define GM45_ERROR_PAGE_TABLE (1<<5) |
| 727 | #define GM45_ERROR_MEM_PRIV (1<<4) |
| 728 | #define I915_ERROR_PAGE_TABLE (1<<4) |
| 729 | #define GM45_ERROR_CP_PRIV (1<<3) |
| 730 | #define I915_ERROR_MEMORY_REFRESH (1<<1) |
| 731 | #define I915_ERROR_INSTRUCTION (1<<0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 732 | #define INSTPM 0x020c0 |
Li Peng | ee980b8 | 2010-01-27 19:01:11 +0800 | [diff] [blame] | 733 | #define INSTPM_SELF_EN (1<<12) /* 915GM only */ |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 734 | #define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts |
| 735 | will not assert AGPBUSY# and will only |
| 736 | be delivered when out of C3. */ |
Ben Widawsky | 84f9f93 | 2011-12-12 19:21:58 -0800 | [diff] [blame] | 737 | #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 738 | #define ACTHD 0x020c8 |
| 739 | #define FW_BLC 0x020d8 |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 740 | #define FW_BLC2 0x020dc |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 741 | #define FW_BLC_SELF 0x020e0 /* 915+ only */ |
Li Peng | ee980b8 | 2010-01-27 19:01:11 +0800 | [diff] [blame] | 742 | #define FW_BLC_SELF_EN_MASK (1<<31) |
| 743 | #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */ |
| 744 | #define FW_BLC_SELF_EN (1<<15) /* 945 only */ |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 745 | #define MM_BURST_LENGTH 0x00700000 |
| 746 | #define MM_FIFO_WATERMARK 0x0001F000 |
| 747 | #define LM_BURST_LENGTH 0x00000700 |
| 748 | #define LM_FIFO_WATERMARK 0x0000001F |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 749 | #define MI_ARB_STATE 0x020e4 /* 915+ only */ |
Keith Packard | 45503de | 2010-07-19 21:12:35 -0700 | [diff] [blame] | 750 | |
| 751 | /* Make render/texture TLB fetches lower priorty than associated data |
| 752 | * fetches. This is not turned on by default |
| 753 | */ |
| 754 | #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15) |
| 755 | |
| 756 | /* Isoch request wait on GTT enable (Display A/B/C streams). |
| 757 | * Make isoch requests stall on the TLB update. May cause |
| 758 | * display underruns (test mode only) |
| 759 | */ |
| 760 | #define MI_ARB_ISOCH_WAIT_GTT (1 << 14) |
| 761 | |
| 762 | /* Block grant count for isoch requests when block count is |
| 763 | * set to a finite value. |
| 764 | */ |
| 765 | #define MI_ARB_BLOCK_GRANT_MASK (3 << 12) |
| 766 | #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */ |
| 767 | #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */ |
| 768 | #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */ |
| 769 | #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */ |
| 770 | |
| 771 | /* Enable render writes to complete in C2/C3/C4 power states. |
| 772 | * If this isn't enabled, render writes are prevented in low |
| 773 | * power states. That seems bad to me. |
| 774 | */ |
| 775 | #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11) |
| 776 | |
| 777 | /* This acknowledges an async flip immediately instead |
| 778 | * of waiting for 2TLB fetches. |
| 779 | */ |
| 780 | #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10) |
| 781 | |
| 782 | /* Enables non-sequential data reads through arbiter |
| 783 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 784 | #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9) |
Keith Packard | 45503de | 2010-07-19 21:12:35 -0700 | [diff] [blame] | 785 | |
| 786 | /* Disable FSB snooping of cacheable write cycles from binner/render |
| 787 | * command stream |
| 788 | */ |
| 789 | #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8) |
| 790 | |
| 791 | /* Arbiter time slice for non-isoch streams */ |
| 792 | #define MI_ARB_TIME_SLICE_MASK (7 << 5) |
| 793 | #define MI_ARB_TIME_SLICE_1 (0 << 5) |
| 794 | #define MI_ARB_TIME_SLICE_2 (1 << 5) |
| 795 | #define MI_ARB_TIME_SLICE_4 (2 << 5) |
| 796 | #define MI_ARB_TIME_SLICE_6 (3 << 5) |
| 797 | #define MI_ARB_TIME_SLICE_8 (4 << 5) |
| 798 | #define MI_ARB_TIME_SLICE_10 (5 << 5) |
| 799 | #define MI_ARB_TIME_SLICE_14 (6 << 5) |
| 800 | #define MI_ARB_TIME_SLICE_16 (7 << 5) |
| 801 | |
| 802 | /* Low priority grace period page size */ |
| 803 | #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */ |
| 804 | #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4) |
| 805 | |
| 806 | /* Disable display A/B trickle feed */ |
| 807 | #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) |
| 808 | |
| 809 | /* Set display plane priority */ |
| 810 | #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */ |
| 811 | #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */ |
| 812 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 813 | #define CACHE_MODE_0 0x02120 /* 915+ only */ |
Daniel Vetter | 4358a37 | 2012-10-18 11:49:51 +0200 | [diff] [blame] | 814 | #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 815 | #define CM0_IZ_OPT_DISABLE (1<<6) |
| 816 | #define CM0_ZR_OPT_DISABLE (1<<5) |
Daniel Vetter | 009be66 | 2012-04-11 20:42:42 +0200 | [diff] [blame] | 817 | #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 818 | #define CM0_DEPTH_EVICT_DISABLE (1<<4) |
| 819 | #define CM0_COLOR_EVICT_DISABLE (1<<3) |
| 820 | #define CM0_DEPTH_WRITE_DISABLE (1<<1) |
| 821 | #define CM0_RC_OP_FLUSH_DISABLE (1<<0) |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 822 | #define BB_ADDR 0x02140 /* 8 bytes */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 823 | #define GFX_FLSH_CNTL 0x02170 /* 915+ only */ |
Ben Widawsky | 0f9b91c | 2012-11-04 09:21:30 -0800 | [diff] [blame] | 824 | #define GFX_FLSH_CNTL_GEN6 0x101008 |
| 825 | #define GFX_FLSH_CNTL_EN (1<<0) |
Jesse Barnes | 1afe3e9 | 2010-03-26 10:35:20 -0700 | [diff] [blame] | 826 | #define ECOSKPD 0x021d0 |
| 827 | #define ECO_GATING_CX_ONLY (1<<3) |
| 828 | #define ECO_FLIP_DONE (1<<0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 829 | |
Jesse Barnes | fb04685 | 2012-03-28 13:39:26 -0700 | [diff] [blame] | 830 | #define CACHE_MODE_1 0x7004 /* IVB+ */ |
| 831 | #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6) |
| 832 | |
Ben Widawsky | e2a1e2f | 2012-03-29 19:11:26 -0700 | [diff] [blame] | 833 | /* GEN6 interrupt control |
| 834 | * Note that the per-ring interrupt bits do alias with the global interrupt bits |
| 835 | * in GTIMR. */ |
Zhenyu Wang | a1786bd | 2010-05-27 10:26:43 +0800 | [diff] [blame] | 836 | #define GEN6_RENDER_HWSTAM 0x2098 |
| 837 | #define GEN6_RENDER_IMR 0x20a8 |
| 838 | #define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8) |
| 839 | #define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7) |
Nicolas Kaiser | 7aa69d2 | 2010-06-08 21:18:06 +0200 | [diff] [blame] | 840 | #define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6) |
Zhenyu Wang | a1786bd | 2010-05-27 10:26:43 +0800 | [diff] [blame] | 841 | #define GEN6_RENDER_L3_PARITY_ERROR (1 << 5) |
| 842 | #define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4) |
| 843 | #define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3) |
| 844 | #define GEN6_RENDER_SYNC_STATUS (1 << 2) |
| 845 | #define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1) |
| 846 | #define GEN6_RENDER_USER_INTERRUPT (1 << 0) |
| 847 | |
| 848 | #define GEN6_BLITTER_HWSTAM 0x22098 |
| 849 | #define GEN6_BLITTER_IMR 0x220a8 |
| 850 | #define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26) |
| 851 | #define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25) |
| 852 | #define GEN6_BLITTER_SYNC_STATUS (1 << 24) |
| 853 | #define GEN6_BLITTER_USER_INTERRUPT (1 << 22) |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 854 | |
Jesse Barnes | 4efe070 | 2011-01-18 11:25:41 -0800 | [diff] [blame] | 855 | #define GEN6_BLITTER_ECOSKPD 0x221d0 |
| 856 | #define GEN6_BLITTER_LOCK_SHIFT 16 |
| 857 | #define GEN6_BLITTER_FBC_NOTIFY (1<<3) |
| 858 | |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 859 | #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050 |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 860 | #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0) |
| 861 | #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2) |
| 862 | #define GEN6_BSD_SLEEP_INDICATOR (1 << 3) |
| 863 | #define GEN6_BSD_GO_INDICATOR (1 << 4) |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 864 | |
Chris Wilson | ec6a890 | 2011-06-21 18:37:59 +0100 | [diff] [blame] | 865 | #define GEN6_BSD_HWSTAM 0x12098 |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 866 | #define GEN6_BSD_IMR 0x120a8 |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 867 | #define GEN6_BSD_USER_INTERRUPT (1 << 12) |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 868 | |
| 869 | #define GEN6_BSD_RNCID 0x12198 |
| 870 | |
Ben Widawsky | a1e969e | 2012-04-14 18:41:32 -0700 | [diff] [blame] | 871 | #define GEN7_FF_THREAD_MODE 0x20a0 |
| 872 | #define GEN7_FF_SCHED_MASK 0x0077070 |
| 873 | #define GEN7_FF_TS_SCHED_HS1 (0x5<<16) |
| 874 | #define GEN7_FF_TS_SCHED_HS0 (0x3<<16) |
| 875 | #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16) |
| 876 | #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */ |
Ben Widawsky | 41c0b3a | 2013-01-26 11:52:00 -0800 | [diff] [blame] | 877 | #define GEN7_FF_VS_REF_CNT_FFME (1 << 15) |
Ben Widawsky | a1e969e | 2012-04-14 18:41:32 -0700 | [diff] [blame] | 878 | #define GEN7_FF_VS_SCHED_HS1 (0x5<<12) |
| 879 | #define GEN7_FF_VS_SCHED_HS0 (0x3<<12) |
| 880 | #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */ |
| 881 | #define GEN7_FF_VS_SCHED_HW (0x0<<12) |
| 882 | #define GEN7_FF_DS_SCHED_HS1 (0x5<<4) |
| 883 | #define GEN7_FF_DS_SCHED_HS0 (0x3<<4) |
| 884 | #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */ |
| 885 | #define GEN7_FF_DS_SCHED_HW (0x0<<4) |
| 886 | |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 887 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 888 | * Framebuffer compression (915+ only) |
| 889 | */ |
| 890 | |
| 891 | #define FBC_CFB_BASE 0x03200 /* 4k page aligned */ |
| 892 | #define FBC_LL_BASE 0x03204 /* 4k page aligned */ |
| 893 | #define FBC_CONTROL 0x03208 |
| 894 | #define FBC_CTL_EN (1<<31) |
| 895 | #define FBC_CTL_PERIODIC (1<<30) |
| 896 | #define FBC_CTL_INTERVAL_SHIFT (16) |
| 897 | #define FBC_CTL_UNCOMPRESSIBLE (1<<14) |
Priit Laes | 4967790 | 2010-03-02 11:37:00 +0200 | [diff] [blame] | 898 | #define FBC_CTL_C3_IDLE (1<<13) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 899 | #define FBC_CTL_STRIDE_SHIFT (5) |
| 900 | #define FBC_CTL_FENCENO (1<<0) |
| 901 | #define FBC_COMMAND 0x0320c |
| 902 | #define FBC_CMD_COMPRESS (1<<0) |
| 903 | #define FBC_STATUS 0x03210 |
| 904 | #define FBC_STAT_COMPRESSING (1<<31) |
| 905 | #define FBC_STAT_COMPRESSED (1<<30) |
| 906 | #define FBC_STAT_MODIFIED (1<<29) |
| 907 | #define FBC_STAT_CURRENT_LINE (1<<0) |
| 908 | #define FBC_CONTROL2 0x03214 |
| 909 | #define FBC_CTL_FENCE_DBL (0<<4) |
| 910 | #define FBC_CTL_IDLE_IMM (0<<2) |
| 911 | #define FBC_CTL_IDLE_FULL (1<<2) |
| 912 | #define FBC_CTL_IDLE_LINE (2<<2) |
| 913 | #define FBC_CTL_IDLE_DEBUG (3<<2) |
| 914 | #define FBC_CTL_CPU_FENCE (1<<1) |
| 915 | #define FBC_CTL_PLANEA (0<<0) |
| 916 | #define FBC_CTL_PLANEB (1<<0) |
| 917 | #define FBC_FENCE_OFF 0x0321b |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 918 | #define FBC_TAG 0x03300 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 919 | |
| 920 | #define FBC_LL_SIZE (1536) |
| 921 | |
Jesse Barnes | 74dff28 | 2009-09-14 15:39:40 -0700 | [diff] [blame] | 922 | /* Framebuffer compression for GM45+ */ |
| 923 | #define DPFC_CB_BASE 0x3200 |
| 924 | #define DPFC_CONTROL 0x3208 |
| 925 | #define DPFC_CTL_EN (1<<31) |
| 926 | #define DPFC_CTL_PLANEA (0<<30) |
| 927 | #define DPFC_CTL_PLANEB (1<<30) |
Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 928 | #define IVB_DPFC_CTL_PLANE_SHIFT (29) |
Jesse Barnes | 74dff28 | 2009-09-14 15:39:40 -0700 | [diff] [blame] | 929 | #define DPFC_CTL_FENCE_EN (1<<29) |
Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 930 | #define IVB_DPFC_CTL_FENCE_EN (1<<28) |
Chris Wilson | 9ce9d06 | 2011-07-08 12:22:40 +0100 | [diff] [blame] | 931 | #define DPFC_CTL_PERSISTENT_MODE (1<<25) |
Jesse Barnes | 74dff28 | 2009-09-14 15:39:40 -0700 | [diff] [blame] | 932 | #define DPFC_SR_EN (1<<10) |
| 933 | #define DPFC_CTL_LIMIT_1X (0<<6) |
| 934 | #define DPFC_CTL_LIMIT_2X (1<<6) |
| 935 | #define DPFC_CTL_LIMIT_4X (2<<6) |
| 936 | #define DPFC_RECOMP_CTL 0x320c |
| 937 | #define DPFC_RECOMP_STALL_EN (1<<27) |
| 938 | #define DPFC_RECOMP_STALL_WM_SHIFT (16) |
| 939 | #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000) |
| 940 | #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0) |
| 941 | #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f) |
| 942 | #define DPFC_STATUS 0x3210 |
| 943 | #define DPFC_INVAL_SEG_SHIFT (16) |
| 944 | #define DPFC_INVAL_SEG_MASK (0x07ff0000) |
| 945 | #define DPFC_COMP_SEG_SHIFT (0) |
| 946 | #define DPFC_COMP_SEG_MASK (0x000003ff) |
| 947 | #define DPFC_STATUS2 0x3214 |
| 948 | #define DPFC_FENCE_YOFF 0x3218 |
| 949 | #define DPFC_CHICKEN 0x3224 |
| 950 | #define DPFC_HT_MODIFY (1<<31) |
| 951 | |
Zhao Yakui | b52eb4d | 2010-06-12 14:32:27 +0800 | [diff] [blame] | 952 | /* Framebuffer compression for Ironlake */ |
| 953 | #define ILK_DPFC_CB_BASE 0x43200 |
| 954 | #define ILK_DPFC_CONTROL 0x43208 |
| 955 | /* The bit 28-8 is reserved */ |
| 956 | #define DPFC_RESERVED (0x1FFFFF00) |
| 957 | #define ILK_DPFC_RECOMP_CTL 0x4320c |
| 958 | #define ILK_DPFC_STATUS 0x43210 |
| 959 | #define ILK_DPFC_FENCE_YOFF 0x43218 |
| 960 | #define ILK_DPFC_CHICKEN 0x43224 |
| 961 | #define ILK_FBC_RT_BASE 0x2128 |
| 962 | #define ILK_FBC_RT_VALID (1<<0) |
Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 963 | #define SNB_FBC_FRONT_BUFFER (1<<1) |
Zhao Yakui | b52eb4d | 2010-06-12 14:32:27 +0800 | [diff] [blame] | 964 | |
| 965 | #define ILK_DISPLAY_CHICKEN1 0x42000 |
| 966 | #define ILK_FBCQ_DIS (1<<22) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 967 | #define ILK_PABSTRETCH_DIS (1<<21) |
Yuanhan Liu | 1398261 | 2010-12-15 15:42:31 +0800 | [diff] [blame] | 968 | |
Zhao Yakui | b52eb4d | 2010-06-12 14:32:27 +0800 | [diff] [blame] | 969 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 970 | /* |
Yuanhan Liu | 9c04f01 | 2010-12-15 15:42:32 +0800 | [diff] [blame] | 971 | * Framebuffer compression for Sandybridge |
| 972 | * |
| 973 | * The following two registers are of type GTTMMADR |
| 974 | */ |
| 975 | #define SNB_DPFC_CTL_SA 0x100100 |
| 976 | #define SNB_CPU_FENCE_ENABLE (1<<29) |
| 977 | #define DPFC_CPU_FENCE_OFFSET 0x100104 |
| 978 | |
Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 979 | /* Framebuffer compression for Ivybridge */ |
| 980 | #define IVB_FBC_RT_BASE 0x7020 |
| 981 | |
Yuanhan Liu | 9c04f01 | 2010-12-15 15:42:32 +0800 | [diff] [blame] | 982 | |
Rodrigo Vivi | 2855416 | 2013-05-06 19:37:37 -0300 | [diff] [blame^] | 983 | #define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0 |
| 984 | #define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4 |
| 985 | #define HSW_BYPASS_FBC_QUEUE (1<<22) |
| 986 | #define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \ |
| 987 | _HSW_PIPE_SLICE_CHICKEN_1_A, + \ |
| 988 | _HSW_PIPE_SLICE_CHICKEN_1_B) |
| 989 | |
Yuanhan Liu | 9c04f01 | 2010-12-15 15:42:32 +0800 | [diff] [blame] | 990 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 991 | * GPIO regs |
| 992 | */ |
| 993 | #define GPIOA 0x5010 |
| 994 | #define GPIOB 0x5014 |
| 995 | #define GPIOC 0x5018 |
| 996 | #define GPIOD 0x501c |
| 997 | #define GPIOE 0x5020 |
| 998 | #define GPIOF 0x5024 |
| 999 | #define GPIOG 0x5028 |
| 1000 | #define GPIOH 0x502c |
| 1001 | # define GPIO_CLOCK_DIR_MASK (1 << 0) |
| 1002 | # define GPIO_CLOCK_DIR_IN (0 << 1) |
| 1003 | # define GPIO_CLOCK_DIR_OUT (1 << 1) |
| 1004 | # define GPIO_CLOCK_VAL_MASK (1 << 2) |
| 1005 | # define GPIO_CLOCK_VAL_OUT (1 << 3) |
| 1006 | # define GPIO_CLOCK_VAL_IN (1 << 4) |
| 1007 | # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5) |
| 1008 | # define GPIO_DATA_DIR_MASK (1 << 8) |
| 1009 | # define GPIO_DATA_DIR_IN (0 << 9) |
| 1010 | # define GPIO_DATA_DIR_OUT (1 << 9) |
| 1011 | # define GPIO_DATA_VAL_MASK (1 << 10) |
| 1012 | # define GPIO_DATA_VAL_OUT (1 << 11) |
| 1013 | # define GPIO_DATA_VAL_IN (1 << 12) |
| 1014 | # define GPIO_DATA_PULLUP_DISABLE (1 << 13) |
| 1015 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1016 | #define GMBUS0 0x5100 /* clock/port select */ |
| 1017 | #define GMBUS_RATE_100KHZ (0<<8) |
| 1018 | #define GMBUS_RATE_50KHZ (1<<8) |
| 1019 | #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */ |
| 1020 | #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */ |
| 1021 | #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */ |
| 1022 | #define GMBUS_PORT_DISABLED 0 |
| 1023 | #define GMBUS_PORT_SSC 1 |
| 1024 | #define GMBUS_PORT_VGADDC 2 |
| 1025 | #define GMBUS_PORT_PANEL 3 |
| 1026 | #define GMBUS_PORT_DPC 4 /* HDMIC */ |
| 1027 | #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */ |
Daniel Kurtz | e4fd17a | 2012-03-28 02:36:12 +0800 | [diff] [blame] | 1028 | #define GMBUS_PORT_DPD 6 /* HDMID */ |
| 1029 | #define GMBUS_PORT_RESERVED 7 /* 7 reserved */ |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 1030 | #define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1) |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1031 | #define GMBUS1 0x5104 /* command/status */ |
| 1032 | #define GMBUS_SW_CLR_INT (1<<31) |
| 1033 | #define GMBUS_SW_RDY (1<<30) |
| 1034 | #define GMBUS_ENT (1<<29) /* enable timeout */ |
| 1035 | #define GMBUS_CYCLE_NONE (0<<25) |
| 1036 | #define GMBUS_CYCLE_WAIT (1<<25) |
| 1037 | #define GMBUS_CYCLE_INDEX (2<<25) |
| 1038 | #define GMBUS_CYCLE_STOP (4<<25) |
| 1039 | #define GMBUS_BYTE_COUNT_SHIFT 16 |
| 1040 | #define GMBUS_SLAVE_INDEX_SHIFT 8 |
| 1041 | #define GMBUS_SLAVE_ADDR_SHIFT 1 |
| 1042 | #define GMBUS_SLAVE_READ (1<<0) |
| 1043 | #define GMBUS_SLAVE_WRITE (0<<0) |
| 1044 | #define GMBUS2 0x5108 /* status */ |
| 1045 | #define GMBUS_INUSE (1<<15) |
| 1046 | #define GMBUS_HW_WAIT_PHASE (1<<14) |
| 1047 | #define GMBUS_STALL_TIMEOUT (1<<13) |
| 1048 | #define GMBUS_INT (1<<12) |
| 1049 | #define GMBUS_HW_RDY (1<<11) |
| 1050 | #define GMBUS_SATOER (1<<10) |
| 1051 | #define GMBUS_ACTIVE (1<<9) |
| 1052 | #define GMBUS3 0x510c /* data buffer bytes 3-0 */ |
| 1053 | #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */ |
| 1054 | #define GMBUS_SLAVE_TIMEOUT_EN (1<<4) |
| 1055 | #define GMBUS_NAK_EN (1<<3) |
| 1056 | #define GMBUS_IDLE_EN (1<<2) |
| 1057 | #define GMBUS_HW_WAIT_EN (1<<1) |
| 1058 | #define GMBUS_HW_RDY_EN (1<<0) |
| 1059 | #define GMBUS5 0x5120 /* byte index */ |
| 1060 | #define GMBUS_2BYTE_INDEX_EN (1<<31) |
Eric Anholt | f0217c4 | 2009-12-01 11:56:30 -0800 | [diff] [blame] | 1061 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1062 | /* |
| 1063 | * Clock control & power management |
| 1064 | */ |
| 1065 | |
| 1066 | #define VGA0 0x6000 |
| 1067 | #define VGA1 0x6004 |
| 1068 | #define VGA_PD 0x6010 |
| 1069 | #define VGA0_PD_P2_DIV_4 (1 << 7) |
| 1070 | #define VGA0_PD_P1_DIV_2 (1 << 5) |
| 1071 | #define VGA0_PD_P1_SHIFT 0 |
| 1072 | #define VGA0_PD_P1_MASK (0x1f << 0) |
| 1073 | #define VGA1_PD_P2_DIV_4 (1 << 15) |
| 1074 | #define VGA1_PD_P1_DIV_2 (1 << 13) |
| 1075 | #define VGA1_PD_P1_SHIFT 8 |
| 1076 | #define VGA1_PD_P1_MASK (0x1f << 8) |
Ville Syrjälä | fc2de40 | 2013-01-25 21:44:41 +0200 | [diff] [blame] | 1077 | #define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014) |
| 1078 | #define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1079 | #define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1080 | #define DPLL_VCO_ENABLE (1 << 31) |
| 1081 | #define DPLL_DVO_HIGH_SPEED (1 << 30) |
Jesse Barnes | 25eb05fc | 2012-03-28 13:39:23 -0700 | [diff] [blame] | 1082 | #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1083 | #define DPLL_SYNCLOCK_ENABLE (1 << 29) |
Jesse Barnes | 25eb05fc | 2012-03-28 13:39:23 -0700 | [diff] [blame] | 1084 | #define DPLL_REFA_CLK_ENABLE_VLV (1 << 29) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1085 | #define DPLL_VGA_MODE_DIS (1 << 28) |
| 1086 | #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */ |
| 1087 | #define DPLLB_MODE_LVDS (2 << 26) /* i915 */ |
| 1088 | #define DPLL_MODE_MASK (3 << 26) |
| 1089 | #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */ |
| 1090 | #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */ |
| 1091 | #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */ |
| 1092 | #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */ |
| 1093 | #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */ |
| 1094 | #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */ |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 1095 | #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */ |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 1096 | #define DPLL_LOCK_VLV (1<<15) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1097 | #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14) |
Jesse Barnes | 25eb05fc | 2012-03-28 13:39:23 -0700 | [diff] [blame] | 1098 | #define DPLL_INTEGRATED_CLOCK_VLV (1<<13) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1099 | #define DPLL_PORTC_READY_MASK (0xf << 4) |
| 1100 | #define DPLL_PORTB_READY_MASK (0xf) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1101 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1102 | #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000 |
| 1103 | /* |
| 1104 | * The i830 generation, in LVDS mode, defines P1 as the bit number set within |
| 1105 | * this field (only one bit may be set). |
| 1106 | */ |
| 1107 | #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000 |
| 1108 | #define DPLL_FPA01_P1_POST_DIV_SHIFT 16 |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 1109 | #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1110 | /* i830, required in DVO non-gang */ |
| 1111 | #define PLL_P2_DIVIDE_BY_4 (1 << 23) |
| 1112 | #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */ |
| 1113 | #define PLL_REF_INPUT_DREFCLK (0 << 13) |
| 1114 | #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */ |
| 1115 | #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */ |
| 1116 | #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13) |
| 1117 | #define PLL_REF_INPUT_MASK (3 << 13) |
| 1118 | #define PLL_LOAD_PULSE_PHASE_SHIFT 9 |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 1119 | /* Ironlake */ |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 1120 | # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9 |
| 1121 | # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9) |
| 1122 | # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9) |
| 1123 | # define DPLL_FPA1_P1_POST_DIV_SHIFT 0 |
| 1124 | # define DPLL_FPA1_P1_POST_DIV_MASK 0xff |
| 1125 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1126 | /* |
| 1127 | * Parallel to Serial Load Pulse phase selection. |
| 1128 | * Selects the phase for the 10X DPLL clock for the PCIe |
| 1129 | * digital display port. The range is 4 to 13; 10 or more |
| 1130 | * is just a flip delay. The default is 6 |
| 1131 | */ |
| 1132 | #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT) |
| 1133 | #define DISPLAY_RATE_SELECT_FPA1 (1 << 8) |
| 1134 | /* |
| 1135 | * SDVO multiplier for 945G/GM. Not used on 965. |
| 1136 | */ |
| 1137 | #define SDVO_MULTIPLIER_MASK 0x000000ff |
| 1138 | #define SDVO_MULTIPLIER_SHIFT_HIRES 4 |
| 1139 | #define SDVO_MULTIPLIER_SHIFT_VGA 0 |
Ville Syrjälä | fc2de40 | 2013-01-25 21:44:41 +0200 | [diff] [blame] | 1140 | #define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1141 | /* |
| 1142 | * UDI pixel divider, controlling how many pixels are stuffed into a packet. |
| 1143 | * |
| 1144 | * Value is pixels minus 1. Must be set to 1 pixel for SDVO. |
| 1145 | */ |
| 1146 | #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000 |
| 1147 | #define DPLL_MD_UDI_DIVIDER_SHIFT 24 |
| 1148 | /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */ |
| 1149 | #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000 |
| 1150 | #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16 |
| 1151 | /* |
| 1152 | * SDVO/UDI pixel multiplier. |
| 1153 | * |
| 1154 | * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus |
| 1155 | * clock rate is 10 times the DPLL clock. At low resolution/refresh rate |
| 1156 | * modes, the bus rate would be below the limits, so SDVO allows for stuffing |
| 1157 | * dummy bytes in the datastream at an increased clock rate, with both sides of |
| 1158 | * the link knowing how many bytes are fill. |
| 1159 | * |
| 1160 | * So, for a mode with a dotclock of 65Mhz, we would want to double the clock |
| 1161 | * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be |
| 1162 | * set to 130Mhz, and the SDVO multiplier set to 2x in this register and |
| 1163 | * through an SDVO command. |
| 1164 | * |
| 1165 | * This register field has values of multiplication factor minus 1, with |
| 1166 | * a maximum multiplier of 5 for SDVO. |
| 1167 | */ |
| 1168 | #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00 |
| 1169 | #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8 |
| 1170 | /* |
| 1171 | * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK. |
| 1172 | * This best be set to the default value (3) or the CRT won't work. No, |
| 1173 | * I don't entirely understand what this does... |
| 1174 | */ |
| 1175 | #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f |
| 1176 | #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0 |
Ville Syrjälä | fc2de40 | 2013-01-25 21:44:41 +0200 | [diff] [blame] | 1177 | #define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */ |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1178 | #define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD) |
Jesse Barnes | 25eb05fc | 2012-03-28 13:39:23 -0700 | [diff] [blame] | 1179 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1180 | #define _FPA0 0x06040 |
| 1181 | #define _FPA1 0x06044 |
| 1182 | #define _FPB0 0x06048 |
| 1183 | #define _FPB1 0x0604c |
| 1184 | #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0) |
| 1185 | #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1186 | #define FP_N_DIV_MASK 0x003f0000 |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 1187 | #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1188 | #define FP_N_DIV_SHIFT 16 |
| 1189 | #define FP_M1_DIV_MASK 0x00003f00 |
| 1190 | #define FP_M1_DIV_SHIFT 8 |
| 1191 | #define FP_M2_DIV_MASK 0x0000003f |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 1192 | #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1193 | #define FP_M2_DIV_SHIFT 0 |
| 1194 | #define DPLL_TEST 0x606c |
| 1195 | #define DPLLB_TEST_SDVO_DIV_1 (0 << 22) |
| 1196 | #define DPLLB_TEST_SDVO_DIV_2 (1 << 22) |
| 1197 | #define DPLLB_TEST_SDVO_DIV_4 (2 << 22) |
| 1198 | #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22) |
| 1199 | #define DPLLB_TEST_N_BYPASS (1 << 19) |
| 1200 | #define DPLLB_TEST_M_BYPASS (1 << 18) |
| 1201 | #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16) |
| 1202 | #define DPLLA_TEST_N_BYPASS (1 << 3) |
| 1203 | #define DPLLA_TEST_M_BYPASS (1 << 2) |
| 1204 | #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0) |
| 1205 | #define D_STATE 0x6104 |
Chris Wilson | dc96e9b | 2010-10-01 12:05:06 +0100 | [diff] [blame] | 1206 | #define DSTATE_GFX_RESET_I830 (1<<6) |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1207 | #define DSTATE_PLL_D3_OFF (1<<3) |
| 1208 | #define DSTATE_GFX_CLOCK_GATING (1<<1) |
| 1209 | #define DSTATE_DOT_CLOCK_GATING (1<<0) |
| 1210 | #define DSPCLK_GATE_D 0x6200 |
| 1211 | # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */ |
| 1212 | # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */ |
| 1213 | # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */ |
| 1214 | # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */ |
| 1215 | # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */ |
| 1216 | # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */ |
| 1217 | # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */ |
| 1218 | # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */ |
| 1219 | # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */ |
| 1220 | # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */ |
| 1221 | # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */ |
| 1222 | # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */ |
| 1223 | # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */ |
| 1224 | # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */ |
| 1225 | # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */ |
| 1226 | # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */ |
| 1227 | # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */ |
| 1228 | # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */ |
| 1229 | # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */ |
| 1230 | # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11) |
| 1231 | # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10) |
| 1232 | # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9) |
| 1233 | # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8) |
| 1234 | # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */ |
| 1235 | # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */ |
| 1236 | # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */ |
| 1237 | # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5) |
| 1238 | # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4) |
| 1239 | /** |
| 1240 | * This bit must be set on the 830 to prevent hangs when turning off the |
| 1241 | * overlay scaler. |
| 1242 | */ |
| 1243 | # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3) |
| 1244 | # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2) |
| 1245 | # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1) |
| 1246 | # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */ |
| 1247 | # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */ |
| 1248 | |
| 1249 | #define RENCLK_GATE_D1 0x6204 |
| 1250 | # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */ |
| 1251 | # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */ |
| 1252 | # define PC_FE_CLOCK_GATE_DISABLE (1 << 11) |
| 1253 | # define PC_BE_CLOCK_GATE_DISABLE (1 << 10) |
| 1254 | # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9) |
| 1255 | # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8) |
| 1256 | # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7) |
| 1257 | # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6) |
| 1258 | # define MAG_CLOCK_GATE_DISABLE (1 << 5) |
| 1259 | /** This bit must be unset on 855,865 */ |
| 1260 | # define MECI_CLOCK_GATE_DISABLE (1 << 4) |
| 1261 | # define DCMP_CLOCK_GATE_DISABLE (1 << 3) |
| 1262 | # define MEC_CLOCK_GATE_DISABLE (1 << 2) |
| 1263 | # define MECO_CLOCK_GATE_DISABLE (1 << 1) |
| 1264 | /** This bit must be set on 855,865. */ |
| 1265 | # define SV_CLOCK_GATE_DISABLE (1 << 0) |
| 1266 | # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16) |
| 1267 | # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15) |
| 1268 | # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14) |
| 1269 | # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13) |
| 1270 | # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12) |
| 1271 | # define I915_WM_CLOCK_GATE_DISABLE (1 << 11) |
| 1272 | # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10) |
| 1273 | # define I915_PI_CLOCK_GATE_DISABLE (1 << 9) |
| 1274 | # define I915_DI_CLOCK_GATE_DISABLE (1 << 8) |
| 1275 | # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7) |
| 1276 | # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6) |
| 1277 | # define I915_SC_CLOCK_GATE_DISABLE (1 << 5) |
| 1278 | # define I915_FL_CLOCK_GATE_DISABLE (1 << 4) |
| 1279 | # define I915_DM_CLOCK_GATE_DISABLE (1 << 3) |
| 1280 | # define I915_PS_CLOCK_GATE_DISABLE (1 << 2) |
| 1281 | # define I915_CC_CLOCK_GATE_DISABLE (1 << 1) |
| 1282 | # define I915_BY_CLOCK_GATE_DISABLE (1 << 0) |
| 1283 | |
| 1284 | # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30) |
| 1285 | /** This bit must always be set on 965G/965GM */ |
| 1286 | # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29) |
| 1287 | # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28) |
| 1288 | # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27) |
| 1289 | # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26) |
| 1290 | # define I965_GW_CLOCK_GATE_DISABLE (1 << 25) |
| 1291 | # define I965_TD_CLOCK_GATE_DISABLE (1 << 24) |
| 1292 | /** This bit must always be set on 965G */ |
| 1293 | # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23) |
| 1294 | # define I965_IC_CLOCK_GATE_DISABLE (1 << 22) |
| 1295 | # define I965_EU_CLOCK_GATE_DISABLE (1 << 21) |
| 1296 | # define I965_IF_CLOCK_GATE_DISABLE (1 << 20) |
| 1297 | # define I965_TC_CLOCK_GATE_DISABLE (1 << 19) |
| 1298 | # define I965_SO_CLOCK_GATE_DISABLE (1 << 17) |
| 1299 | # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16) |
| 1300 | # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15) |
| 1301 | # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14) |
| 1302 | # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13) |
| 1303 | # define I965_EM_CLOCK_GATE_DISABLE (1 << 12) |
| 1304 | # define I965_UC_CLOCK_GATE_DISABLE (1 << 11) |
| 1305 | # define I965_SI_CLOCK_GATE_DISABLE (1 << 6) |
| 1306 | # define I965_MT_CLOCK_GATE_DISABLE (1 << 5) |
| 1307 | # define I965_PL_CLOCK_GATE_DISABLE (1 << 4) |
| 1308 | # define I965_DG_CLOCK_GATE_DISABLE (1 << 3) |
| 1309 | # define I965_QC_CLOCK_GATE_DISABLE (1 << 2) |
| 1310 | # define I965_FT_CLOCK_GATE_DISABLE (1 << 1) |
| 1311 | # define I965_DM_CLOCK_GATE_DISABLE (1 << 0) |
| 1312 | |
| 1313 | #define RENCLK_GATE_D2 0x6208 |
| 1314 | #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9) |
| 1315 | #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7) |
| 1316 | #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6) |
| 1317 | #define RAMCLK_GATE_D 0x6210 /* CRL only */ |
| 1318 | #define DEUC 0x6214 /* CRL only */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1319 | |
Ville Syrjälä | d88b227 | 2013-01-24 15:29:48 +0200 | [diff] [blame] | 1320 | #define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500) |
Jesse Barnes | ceb0424 | 2012-03-28 13:39:22 -0700 | [diff] [blame] | 1321 | #define FW_CSPWRDWNEN (1<<15) |
| 1322 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1323 | /* |
| 1324 | * Palette regs |
| 1325 | */ |
| 1326 | |
Ville Syrjälä | 4b05998 | 2013-01-24 15:29:47 +0200 | [diff] [blame] | 1327 | #define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000) |
| 1328 | #define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1329 | #define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1330 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1331 | /* MCH MMIO space */ |
| 1332 | |
| 1333 | /* |
| 1334 | * MCHBAR mirror. |
| 1335 | * |
| 1336 | * This mirrors the MCHBAR MMIO space whose location is determined by |
| 1337 | * device 0 function 0's pci config register 0x44 or 0x48 and matches it in |
| 1338 | * every way. It is not accessible from the CP register read instructions. |
| 1339 | * |
| 1340 | */ |
| 1341 | #define MCHBAR_MIRROR_BASE 0x10000 |
| 1342 | |
Yuanhan Liu | 1398261 | 2010-12-15 15:42:31 +0800 | [diff] [blame] | 1343 | #define MCHBAR_MIRROR_BASE_SNB 0x140000 |
| 1344 | |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 1345 | /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */ |
| 1346 | #define DCLK 0x5e04 |
| 1347 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1348 | /** 915-945 and GM965 MCH register controlling DRAM channel access */ |
| 1349 | #define DCC 0x10200 |
| 1350 | #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0) |
| 1351 | #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0) |
| 1352 | #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0) |
| 1353 | #define DCC_ADDRESSING_MODE_MASK (3 << 0) |
| 1354 | #define DCC_CHANNEL_XOR_DISABLE (1 << 10) |
Eric Anholt | a7f014f | 2008-11-25 14:02:05 -0800 | [diff] [blame] | 1355 | #define DCC_CHANNEL_XOR_BIT_17 (1 << 9) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1356 | |
Li Peng | 9553426 | 2010-05-18 18:58:44 +0800 | [diff] [blame] | 1357 | /** Pineview MCH register contains DDR3 setting */ |
| 1358 | #define CSHRDDR3CTL 0x101a8 |
| 1359 | #define CSHRDDR3CTL_DDR3 (1 << 2) |
| 1360 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1361 | /** 965 MCH register controlling DRAM channel configuration */ |
| 1362 | #define C0DRB3 0x10206 |
| 1363 | #define C1DRB3 0x10606 |
| 1364 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 1365 | /** snb MCH registers for reading the DRAM channel configuration */ |
| 1366 | #define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004) |
| 1367 | #define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008) |
| 1368 | #define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C) |
| 1369 | #define MAD_DIMM_ECC_MASK (0x3 << 24) |
| 1370 | #define MAD_DIMM_ECC_OFF (0x0 << 24) |
| 1371 | #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24) |
| 1372 | #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24) |
| 1373 | #define MAD_DIMM_ECC_ON (0x3 << 24) |
| 1374 | #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22) |
| 1375 | #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21) |
| 1376 | #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */ |
| 1377 | #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */ |
| 1378 | #define MAD_DIMM_B_DUAL_RANK (0x1 << 18) |
| 1379 | #define MAD_DIMM_A_DUAL_RANK (0x1 << 17) |
| 1380 | #define MAD_DIMM_A_SELECT (0x1 << 16) |
| 1381 | /* DIMM sizes are in multiples of 256mb. */ |
| 1382 | #define MAD_DIMM_B_SIZE_SHIFT 8 |
| 1383 | #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT) |
| 1384 | #define MAD_DIMM_A_SIZE_SHIFT 0 |
| 1385 | #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT) |
| 1386 | |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 1387 | /** snb MCH registers for priority tuning */ |
| 1388 | #define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10) |
| 1389 | #define MCH_SSKPD_WM0_MASK 0x3f |
| 1390 | #define MCH_SSKPD_WM0_VAL 0xc |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 1391 | |
Keith Packard | b11248d | 2009-06-11 22:28:56 -0700 | [diff] [blame] | 1392 | /* Clocking configuration register */ |
| 1393 | #define CLKCFG 0x10c00 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 1394 | #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */ |
Keith Packard | b11248d | 2009-06-11 22:28:56 -0700 | [diff] [blame] | 1395 | #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */ |
| 1396 | #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */ |
| 1397 | #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */ |
| 1398 | #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */ |
| 1399 | #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */ |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 1400 | /* Note, below two are guess */ |
Keith Packard | b11248d | 2009-06-11 22:28:56 -0700 | [diff] [blame] | 1401 | #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */ |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 1402 | #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */ |
Keith Packard | b11248d | 2009-06-11 22:28:56 -0700 | [diff] [blame] | 1403 | #define CLKCFG_FSB_MASK (7 << 0) |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 1404 | #define CLKCFG_MEM_533 (1 << 4) |
| 1405 | #define CLKCFG_MEM_667 (2 << 4) |
| 1406 | #define CLKCFG_MEM_800 (3 << 4) |
| 1407 | #define CLKCFG_MEM_MASK (7 << 4) |
| 1408 | |
Jesse Barnes | ea056c1 | 2010-09-10 10:02:13 -0700 | [diff] [blame] | 1409 | #define TSC1 0x11001 |
| 1410 | #define TSE (1<<0) |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 1411 | #define TR1 0x11006 |
| 1412 | #define TSFS 0x11020 |
| 1413 | #define TSFS_SLOPE_MASK 0x0000ff00 |
| 1414 | #define TSFS_SLOPE_SHIFT 8 |
| 1415 | #define TSFS_INTR_MASK 0x000000ff |
| 1416 | |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 1417 | #define CRSTANDVID 0x11100 |
| 1418 | #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */ |
| 1419 | #define PXVFREQ_PX_MASK 0x7f000000 |
| 1420 | #define PXVFREQ_PX_SHIFT 24 |
| 1421 | #define VIDFREQ_BASE 0x11110 |
| 1422 | #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */ |
| 1423 | #define VIDFREQ2 0x11114 |
| 1424 | #define VIDFREQ3 0x11118 |
| 1425 | #define VIDFREQ4 0x1111c |
| 1426 | #define VIDFREQ_P0_MASK 0x1f000000 |
| 1427 | #define VIDFREQ_P0_SHIFT 24 |
| 1428 | #define VIDFREQ_P0_CSCLK_MASK 0x00f00000 |
| 1429 | #define VIDFREQ_P0_CSCLK_SHIFT 20 |
| 1430 | #define VIDFREQ_P0_CRCLK_MASK 0x000f0000 |
| 1431 | #define VIDFREQ_P0_CRCLK_SHIFT 16 |
| 1432 | #define VIDFREQ_P1_MASK 0x00001f00 |
| 1433 | #define VIDFREQ_P1_SHIFT 8 |
| 1434 | #define VIDFREQ_P1_CSCLK_MASK 0x000000f0 |
| 1435 | #define VIDFREQ_P1_CSCLK_SHIFT 4 |
| 1436 | #define VIDFREQ_P1_CRCLK_MASK 0x0000000f |
| 1437 | #define INTTOEXT_BASE_ILK 0x11300 |
| 1438 | #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */ |
| 1439 | #define INTTOEXT_MAP3_SHIFT 24 |
| 1440 | #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT) |
| 1441 | #define INTTOEXT_MAP2_SHIFT 16 |
| 1442 | #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT) |
| 1443 | #define INTTOEXT_MAP1_SHIFT 8 |
| 1444 | #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT) |
| 1445 | #define INTTOEXT_MAP0_SHIFT 0 |
| 1446 | #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT) |
| 1447 | #define MEMSWCTL 0x11170 /* Ironlake only */ |
| 1448 | #define MEMCTL_CMD_MASK 0xe000 |
| 1449 | #define MEMCTL_CMD_SHIFT 13 |
| 1450 | #define MEMCTL_CMD_RCLK_OFF 0 |
| 1451 | #define MEMCTL_CMD_RCLK_ON 1 |
| 1452 | #define MEMCTL_CMD_CHFREQ 2 |
| 1453 | #define MEMCTL_CMD_CHVID 3 |
| 1454 | #define MEMCTL_CMD_VMMOFF 4 |
| 1455 | #define MEMCTL_CMD_VMMON 5 |
| 1456 | #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears |
| 1457 | when command complete */ |
| 1458 | #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */ |
| 1459 | #define MEMCTL_FREQ_SHIFT 8 |
| 1460 | #define MEMCTL_SFCAVM (1<<7) |
| 1461 | #define MEMCTL_TGT_VID_MASK 0x007f |
| 1462 | #define MEMIHYST 0x1117c |
| 1463 | #define MEMINTREN 0x11180 /* 16 bits */ |
| 1464 | #define MEMINT_RSEXIT_EN (1<<8) |
| 1465 | #define MEMINT_CX_SUPR_EN (1<<7) |
| 1466 | #define MEMINT_CONT_BUSY_EN (1<<6) |
| 1467 | #define MEMINT_AVG_BUSY_EN (1<<5) |
| 1468 | #define MEMINT_EVAL_CHG_EN (1<<4) |
| 1469 | #define MEMINT_MON_IDLE_EN (1<<3) |
| 1470 | #define MEMINT_UP_EVAL_EN (1<<2) |
| 1471 | #define MEMINT_DOWN_EVAL_EN (1<<1) |
| 1472 | #define MEMINT_SW_CMD_EN (1<<0) |
| 1473 | #define MEMINTRSTR 0x11182 /* 16 bits */ |
| 1474 | #define MEM_RSEXIT_MASK 0xc000 |
| 1475 | #define MEM_RSEXIT_SHIFT 14 |
| 1476 | #define MEM_CONT_BUSY_MASK 0x3000 |
| 1477 | #define MEM_CONT_BUSY_SHIFT 12 |
| 1478 | #define MEM_AVG_BUSY_MASK 0x0c00 |
| 1479 | #define MEM_AVG_BUSY_SHIFT 10 |
| 1480 | #define MEM_EVAL_CHG_MASK 0x0300 |
| 1481 | #define MEM_EVAL_BUSY_SHIFT 8 |
| 1482 | #define MEM_MON_IDLE_MASK 0x00c0 |
| 1483 | #define MEM_MON_IDLE_SHIFT 6 |
| 1484 | #define MEM_UP_EVAL_MASK 0x0030 |
| 1485 | #define MEM_UP_EVAL_SHIFT 4 |
| 1486 | #define MEM_DOWN_EVAL_MASK 0x000c |
| 1487 | #define MEM_DOWN_EVAL_SHIFT 2 |
| 1488 | #define MEM_SW_CMD_MASK 0x0003 |
| 1489 | #define MEM_INT_STEER_GFX 0 |
| 1490 | #define MEM_INT_STEER_CMR 1 |
| 1491 | #define MEM_INT_STEER_SMI 2 |
| 1492 | #define MEM_INT_STEER_SCI 3 |
| 1493 | #define MEMINTRSTS 0x11184 |
| 1494 | #define MEMINT_RSEXIT (1<<7) |
| 1495 | #define MEMINT_CONT_BUSY (1<<6) |
| 1496 | #define MEMINT_AVG_BUSY (1<<5) |
| 1497 | #define MEMINT_EVAL_CHG (1<<4) |
| 1498 | #define MEMINT_MON_IDLE (1<<3) |
| 1499 | #define MEMINT_UP_EVAL (1<<2) |
| 1500 | #define MEMINT_DOWN_EVAL (1<<1) |
| 1501 | #define MEMINT_SW_CMD (1<<0) |
| 1502 | #define MEMMODECTL 0x11190 |
| 1503 | #define MEMMODE_BOOST_EN (1<<31) |
| 1504 | #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */ |
| 1505 | #define MEMMODE_BOOST_FREQ_SHIFT 24 |
| 1506 | #define MEMMODE_IDLE_MODE_MASK 0x00030000 |
| 1507 | #define MEMMODE_IDLE_MODE_SHIFT 16 |
| 1508 | #define MEMMODE_IDLE_MODE_EVAL 0 |
| 1509 | #define MEMMODE_IDLE_MODE_CONT 1 |
| 1510 | #define MEMMODE_HWIDLE_EN (1<<15) |
| 1511 | #define MEMMODE_SWMODE_EN (1<<14) |
| 1512 | #define MEMMODE_RCLK_GATE (1<<13) |
| 1513 | #define MEMMODE_HW_UPDATE (1<<12) |
| 1514 | #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */ |
| 1515 | #define MEMMODE_FSTART_SHIFT 8 |
| 1516 | #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */ |
| 1517 | #define MEMMODE_FMAX_SHIFT 4 |
| 1518 | #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */ |
| 1519 | #define RCBMAXAVG 0x1119c |
| 1520 | #define MEMSWCTL2 0x1119e /* Cantiga only */ |
| 1521 | #define SWMEMCMD_RENDER_OFF (0 << 13) |
| 1522 | #define SWMEMCMD_RENDER_ON (1 << 13) |
| 1523 | #define SWMEMCMD_SWFREQ (2 << 13) |
| 1524 | #define SWMEMCMD_TARVID (3 << 13) |
| 1525 | #define SWMEMCMD_VRM_OFF (4 << 13) |
| 1526 | #define SWMEMCMD_VRM_ON (5 << 13) |
| 1527 | #define CMDSTS (1<<12) |
| 1528 | #define SFCAVM (1<<11) |
| 1529 | #define SWFREQ_MASK 0x0380 /* P0-7 */ |
| 1530 | #define SWFREQ_SHIFT 7 |
| 1531 | #define TARVID_MASK 0x001f |
| 1532 | #define MEMSTAT_CTG 0x111a0 |
| 1533 | #define RCBMINAVG 0x111a0 |
| 1534 | #define RCUPEI 0x111b0 |
| 1535 | #define RCDNEI 0x111b4 |
Jesse Barnes | 88271da | 2011-01-05 12:01:24 -0800 | [diff] [blame] | 1536 | #define RSTDBYCTL 0x111b8 |
| 1537 | #define RS1EN (1<<31) |
| 1538 | #define RS2EN (1<<30) |
| 1539 | #define RS3EN (1<<29) |
| 1540 | #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */ |
| 1541 | #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */ |
| 1542 | #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */ |
| 1543 | #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */ |
| 1544 | #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */ |
| 1545 | #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */ |
| 1546 | #define RSX_STATUS_MASK (7<<20) |
| 1547 | #define RSX_STATUS_ON (0<<20) |
| 1548 | #define RSX_STATUS_RC1 (1<<20) |
| 1549 | #define RSX_STATUS_RC1E (2<<20) |
| 1550 | #define RSX_STATUS_RS1 (3<<20) |
| 1551 | #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */ |
| 1552 | #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */ |
| 1553 | #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */ |
| 1554 | #define RSX_STATUS_RSVD2 (7<<20) |
| 1555 | #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */ |
| 1556 | #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */ |
| 1557 | #define JRSC (1<<17) /* rsx coupled to cpu c-state */ |
| 1558 | #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */ |
| 1559 | #define RS1CONTSAV_MASK (3<<14) |
| 1560 | #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */ |
| 1561 | #define RS1CONTSAV_RSVD (1<<14) |
| 1562 | #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */ |
| 1563 | #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */ |
| 1564 | #define NORMSLEXLAT_MASK (3<<12) |
| 1565 | #define SLOW_RS123 (0<<12) |
| 1566 | #define SLOW_RS23 (1<<12) |
| 1567 | #define SLOW_RS3 (2<<12) |
| 1568 | #define NORMAL_RS123 (3<<12) |
| 1569 | #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */ |
| 1570 | #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */ |
| 1571 | #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */ |
| 1572 | #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */ |
| 1573 | #define RS_CSTATE_MASK (3<<4) |
| 1574 | #define RS_CSTATE_C367_RS1 (0<<4) |
| 1575 | #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4) |
| 1576 | #define RS_CSTATE_RSVD (2<<4) |
| 1577 | #define RS_CSTATE_C367_RS2 (3<<4) |
| 1578 | #define REDSAVES (1<<3) /* no context save if was idle during rs0 */ |
| 1579 | #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */ |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 1580 | #define VIDCTL 0x111c0 |
| 1581 | #define VIDSTS 0x111c8 |
| 1582 | #define VIDSTART 0x111cc /* 8 bits */ |
| 1583 | #define MEMSTAT_ILK 0x111f8 |
| 1584 | #define MEMSTAT_VID_MASK 0x7f00 |
| 1585 | #define MEMSTAT_VID_SHIFT 8 |
| 1586 | #define MEMSTAT_PSTATE_MASK 0x00f8 |
| 1587 | #define MEMSTAT_PSTATE_SHIFT 3 |
| 1588 | #define MEMSTAT_MON_ACTV (1<<2) |
| 1589 | #define MEMSTAT_SRC_CTL_MASK 0x0003 |
| 1590 | #define MEMSTAT_SRC_CTL_CORE 0 |
| 1591 | #define MEMSTAT_SRC_CTL_TRB 1 |
| 1592 | #define MEMSTAT_SRC_CTL_THM 2 |
| 1593 | #define MEMSTAT_SRC_CTL_STDBY 3 |
| 1594 | #define RCPREVBSYTUPAVG 0x113b8 |
| 1595 | #define RCPREVBSYTDNAVG 0x113bc |
Jesse Barnes | ea056c1 | 2010-09-10 10:02:13 -0700 | [diff] [blame] | 1596 | #define PMMISC 0x11214 |
| 1597 | #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */ |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 1598 | #define SDEW 0x1124c |
| 1599 | #define CSIEW0 0x11250 |
| 1600 | #define CSIEW1 0x11254 |
| 1601 | #define CSIEW2 0x11258 |
| 1602 | #define PEW 0x1125c |
| 1603 | #define DEW 0x11270 |
| 1604 | #define MCHAFE 0x112c0 |
| 1605 | #define CSIEC 0x112e0 |
| 1606 | #define DMIEC 0x112e4 |
| 1607 | #define DDREC 0x112e8 |
| 1608 | #define PEG0EC 0x112ec |
| 1609 | #define PEG1EC 0x112f0 |
| 1610 | #define GFXEC 0x112f4 |
| 1611 | #define RPPREVBSYTUPAVG 0x113b8 |
| 1612 | #define RPPREVBSYTDNAVG 0x113bc |
| 1613 | #define ECR 0x11600 |
| 1614 | #define ECR_GPFE (1<<31) |
| 1615 | #define ECR_IMONE (1<<30) |
| 1616 | #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */ |
| 1617 | #define OGW0 0x11608 |
| 1618 | #define OGW1 0x1160c |
| 1619 | #define EG0 0x11610 |
| 1620 | #define EG1 0x11614 |
| 1621 | #define EG2 0x11618 |
| 1622 | #define EG3 0x1161c |
| 1623 | #define EG4 0x11620 |
| 1624 | #define EG5 0x11624 |
| 1625 | #define EG6 0x11628 |
| 1626 | #define EG7 0x1162c |
| 1627 | #define PXW 0x11664 |
| 1628 | #define PXWL 0x11680 |
| 1629 | #define LCFUSE02 0x116c0 |
| 1630 | #define LCFUSE_HIV_MASK 0x000000ff |
| 1631 | #define CSIPLL0 0x12c10 |
| 1632 | #define DDRMPLL1 0X12c20 |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1633 | #define PEG_BAND_GAP_DATA 0x14d68 |
| 1634 | |
Chris Wilson | c4de7b0 | 2012-07-02 11:51:03 -0300 | [diff] [blame] | 1635 | #define GEN6_GT_THREAD_STATUS_REG 0x13805c |
| 1636 | #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7 |
| 1637 | #define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16)) |
| 1638 | |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 1639 | #define GEN6_GT_PERF_STATUS 0x145948 |
| 1640 | #define GEN6_RP_STATE_LIMITS 0x145994 |
| 1641 | #define GEN6_RP_STATE_CAP 0x145998 |
| 1642 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1643 | /* |
Zou Nan hai | aa40d6b | 2010-06-25 13:40:23 +0800 | [diff] [blame] | 1644 | * Logical Context regs |
| 1645 | */ |
| 1646 | #define CCID 0x2180 |
| 1647 | #define CCID_EN (1<<0) |
Ben Widawsky | fe1cc68 | 2012-06-04 14:42:41 -0700 | [diff] [blame] | 1648 | #define CXT_SIZE 0x21a0 |
| 1649 | #define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f) |
| 1650 | #define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f) |
| 1651 | #define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f) |
| 1652 | #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f) |
| 1653 | #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f) |
| 1654 | #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \ |
| 1655 | GEN6_CXT_RING_SIZE(cxt_reg) + \ |
| 1656 | GEN6_CXT_RENDER_SIZE(cxt_reg) + \ |
| 1657 | GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \ |
| 1658 | GEN6_CXT_PIPELINE_SIZE(cxt_reg)) |
Ben Widawsky | 4f91dd6 | 2012-07-18 10:10:09 -0700 | [diff] [blame] | 1659 | #define GEN7_CXT_SIZE 0x21a8 |
Ben Widawsky | 6a4ea12 | 2012-07-18 10:10:10 -0700 | [diff] [blame] | 1660 | #define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f) |
| 1661 | #define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7) |
Ben Widawsky | 4f91dd6 | 2012-07-18 10:10:09 -0700 | [diff] [blame] | 1662 | #define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f) |
| 1663 | #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f) |
| 1664 | #define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7) |
| 1665 | #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f) |
Ben Widawsky | 6a4ea12 | 2012-07-18 10:10:10 -0700 | [diff] [blame] | 1666 | #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \ |
| 1667 | GEN7_CXT_RING_SIZE(ctx_reg) + \ |
| 1668 | GEN7_CXT_RENDER_SIZE(ctx_reg) + \ |
Ben Widawsky | 4f91dd6 | 2012-07-18 10:10:09 -0700 | [diff] [blame] | 1669 | GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \ |
| 1670 | GEN7_CXT_GT1_SIZE(ctx_reg) + \ |
| 1671 | GEN7_CXT_VFSTATE_SIZE(ctx_reg)) |
Ben Widawsky | 2e4291e | 2012-07-24 20:47:30 -0700 | [diff] [blame] | 1672 | #define HSW_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 26) & 0x3f) |
| 1673 | #define HSW_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 23) & 0x7) |
| 1674 | #define HSW_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 15) & 0xff) |
| 1675 | #define HSW_CXT_TOTAL_SIZE(ctx_reg) (HSW_CXT_POWER_SIZE(ctx_reg) + \ |
| 1676 | HSW_CXT_RING_SIZE(ctx_reg) + \ |
| 1677 | HSW_CXT_RENDER_SIZE(ctx_reg) + \ |
| 1678 | GEN7_CXT_VFSTATE_SIZE(ctx_reg)) |
| 1679 | |
Ben Widawsky | fe1cc68 | 2012-06-04 14:42:41 -0700 | [diff] [blame] | 1680 | |
Zou Nan hai | aa40d6b | 2010-06-25 13:40:23 +0800 | [diff] [blame] | 1681 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1682 | * Overlay regs |
| 1683 | */ |
| 1684 | |
| 1685 | #define OVADD 0x30000 |
| 1686 | #define DOVSTA 0x30008 |
| 1687 | #define OC_BUF (0x3<<20) |
| 1688 | #define OGAMC5 0x30010 |
| 1689 | #define OGAMC4 0x30014 |
| 1690 | #define OGAMC3 0x30018 |
| 1691 | #define OGAMC2 0x3001c |
| 1692 | #define OGAMC1 0x30020 |
| 1693 | #define OGAMC0 0x30024 |
| 1694 | |
| 1695 | /* |
| 1696 | * Display engine regs |
| 1697 | */ |
| 1698 | |
| 1699 | /* Pipe A timing regs */ |
Ville Syrjälä | 4e8e7eb | 2013-01-24 15:29:46 +0200 | [diff] [blame] | 1700 | #define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000) |
| 1701 | #define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004) |
| 1702 | #define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008) |
| 1703 | #define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c) |
| 1704 | #define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010) |
| 1705 | #define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014) |
| 1706 | #define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c) |
| 1707 | #define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020) |
| 1708 | #define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1709 | |
| 1710 | /* Pipe B timing regs */ |
Ville Syrjälä | 4e8e7eb | 2013-01-24 15:29:46 +0200 | [diff] [blame] | 1711 | #define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000) |
| 1712 | #define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004) |
| 1713 | #define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008) |
| 1714 | #define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c) |
| 1715 | #define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010) |
| 1716 | #define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014) |
| 1717 | #define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c) |
| 1718 | #define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020) |
| 1719 | #define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028) |
Daniel Vetter | 0529a0d | 2012-01-28 14:49:24 +0100 | [diff] [blame] | 1720 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1721 | |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 1722 | #define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B) |
| 1723 | #define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B) |
| 1724 | #define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B) |
| 1725 | #define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B) |
| 1726 | #define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B) |
| 1727 | #define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1728 | #define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B) |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 1729 | #define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 1730 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1731 | /* VGA port control */ |
| 1732 | #define ADPA 0x61100 |
Daniel Vetter | ebc0fd8 | 2012-07-11 16:27:56 +0200 | [diff] [blame] | 1733 | #define PCH_ADPA 0xe1100 |
Daniel Vetter | 540a895 | 2012-07-11 16:27:57 +0200 | [diff] [blame] | 1734 | #define VLV_ADPA (VLV_DISPLAY_BASE + ADPA) |
Daniel Vetter | ebc0fd8 | 2012-07-11 16:27:56 +0200 | [diff] [blame] | 1735 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1736 | #define ADPA_DAC_ENABLE (1<<31) |
| 1737 | #define ADPA_DAC_DISABLE 0 |
| 1738 | #define ADPA_PIPE_SELECT_MASK (1<<30) |
| 1739 | #define ADPA_PIPE_A_SELECT 0 |
| 1740 | #define ADPA_PIPE_B_SELECT (1<<30) |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1741 | #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30) |
Daniel Vetter | ebc0fd8 | 2012-07-11 16:27:56 +0200 | [diff] [blame] | 1742 | /* CPT uses bits 29:30 for pch transcoder select */ |
| 1743 | #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */ |
| 1744 | #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24) |
| 1745 | #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24) |
| 1746 | #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24) |
| 1747 | #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24) |
| 1748 | #define ADPA_CRT_HOTPLUG_ENABLE (1<<23) |
| 1749 | #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22) |
| 1750 | #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22) |
| 1751 | #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21) |
| 1752 | #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21) |
| 1753 | #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20) |
| 1754 | #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20) |
| 1755 | #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18) |
| 1756 | #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18) |
| 1757 | #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18) |
| 1758 | #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18) |
| 1759 | #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17) |
| 1760 | #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17) |
| 1761 | #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1762 | #define ADPA_USE_VGA_HVPOLARITY (1<<15) |
| 1763 | #define ADPA_SETS_HVPOLARITY 0 |
Patrik Jakobsson | 60222c0 | 2013-03-05 19:09:37 +0100 | [diff] [blame] | 1764 | #define ADPA_VSYNC_CNTL_DISABLE (1<<10) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1765 | #define ADPA_VSYNC_CNTL_ENABLE 0 |
Patrik Jakobsson | 60222c0 | 2013-03-05 19:09:37 +0100 | [diff] [blame] | 1766 | #define ADPA_HSYNC_CNTL_DISABLE (1<<11) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1767 | #define ADPA_HSYNC_CNTL_ENABLE 0 |
| 1768 | #define ADPA_VSYNC_ACTIVE_HIGH (1<<4) |
| 1769 | #define ADPA_VSYNC_ACTIVE_LOW 0 |
| 1770 | #define ADPA_HSYNC_ACTIVE_HIGH (1<<3) |
| 1771 | #define ADPA_HSYNC_ACTIVE_LOW 0 |
| 1772 | #define ADPA_DPMS_MASK (~(3<<10)) |
| 1773 | #define ADPA_DPMS_ON (0<<10) |
| 1774 | #define ADPA_DPMS_SUSPEND (1<<10) |
| 1775 | #define ADPA_DPMS_STANDBY (2<<10) |
| 1776 | #define ADPA_DPMS_OFF (3<<10) |
| 1777 | |
Chris Wilson | 939fe4d | 2010-10-09 10:33:26 +0100 | [diff] [blame] | 1778 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1779 | /* Hotplug control (945+ only) */ |
Ville Syrjälä | 67d62c5 | 2013-01-24 15:29:44 +0200 | [diff] [blame] | 1780 | #define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110) |
Daniel Vetter | 26739f1 | 2013-02-07 12:42:32 +0100 | [diff] [blame] | 1781 | #define PORTB_HOTPLUG_INT_EN (1 << 29) |
| 1782 | #define PORTC_HOTPLUG_INT_EN (1 << 28) |
| 1783 | #define PORTD_HOTPLUG_INT_EN (1 << 27) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1784 | #define SDVOB_HOTPLUG_INT_EN (1 << 26) |
| 1785 | #define SDVOC_HOTPLUG_INT_EN (1 << 25) |
| 1786 | #define TV_HOTPLUG_INT_EN (1 << 18) |
| 1787 | #define CRT_HOTPLUG_INT_EN (1 << 9) |
Egbert Eich | e5868a3 | 2013-02-28 04:17:12 -0500 | [diff] [blame] | 1788 | #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \ |
| 1789 | PORTC_HOTPLUG_INT_EN | \ |
| 1790 | PORTD_HOTPLUG_INT_EN | \ |
| 1791 | SDVOC_HOTPLUG_INT_EN | \ |
| 1792 | SDVOB_HOTPLUG_INT_EN | \ |
| 1793 | CRT_HOTPLUG_INT_EN) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1794 | #define CRT_HOTPLUG_FORCE_DETECT (1 << 3) |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 1795 | #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8) |
| 1796 | /* must use period 64 on GM45 according to docs */ |
| 1797 | #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8) |
| 1798 | #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7) |
| 1799 | #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7) |
| 1800 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5) |
| 1801 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5) |
| 1802 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5) |
| 1803 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5) |
| 1804 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5) |
| 1805 | #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4) |
| 1806 | #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4) |
| 1807 | #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2) |
| 1808 | #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1809 | |
Ville Syrjälä | 67d62c5 | 2013-01-24 15:29:44 +0200 | [diff] [blame] | 1810 | #define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114) |
Chris Wilson | 10f76a3 | 2012-05-11 18:01:32 +0100 | [diff] [blame] | 1811 | /* HDMI/DP bits are gen4+ */ |
Daniel Vetter | 26739f1 | 2013-02-07 12:42:32 +0100 | [diff] [blame] | 1812 | #define PORTB_HOTPLUG_LIVE_STATUS (1 << 29) |
| 1813 | #define PORTC_HOTPLUG_LIVE_STATUS (1 << 28) |
| 1814 | #define PORTD_HOTPLUG_LIVE_STATUS (1 << 27) |
| 1815 | #define PORTD_HOTPLUG_INT_STATUS (3 << 21) |
| 1816 | #define PORTC_HOTPLUG_INT_STATUS (3 << 19) |
| 1817 | #define PORTB_HOTPLUG_INT_STATUS (3 << 17) |
Chris Wilson | 084b612 | 2012-05-11 18:01:33 +0100 | [diff] [blame] | 1818 | /* CRT/TV common between gen3+ */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1819 | #define CRT_HOTPLUG_INT_STATUS (1 << 11) |
| 1820 | #define TV_HOTPLUG_INT_STATUS (1 << 10) |
| 1821 | #define CRT_HOTPLUG_MONITOR_MASK (3 << 8) |
| 1822 | #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8) |
| 1823 | #define CRT_HOTPLUG_MONITOR_MONO (2 << 8) |
| 1824 | #define CRT_HOTPLUG_MONITOR_NONE (0 << 8) |
Chris Wilson | 084b612 | 2012-05-11 18:01:33 +0100 | [diff] [blame] | 1825 | /* SDVO is different across gen3/4 */ |
| 1826 | #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3) |
| 1827 | #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2) |
| 1828 | #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4) |
| 1829 | #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2) |
| 1830 | #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7) |
| 1831 | #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6) |
Egbert Eich | e5868a3 | 2013-02-28 04:17:12 -0500 | [diff] [blame] | 1832 | #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \ |
| 1833 | SDVOB_HOTPLUG_INT_STATUS_G4X | \ |
| 1834 | SDVOC_HOTPLUG_INT_STATUS_G4X | \ |
| 1835 | PORTB_HOTPLUG_INT_STATUS | \ |
| 1836 | PORTC_HOTPLUG_INT_STATUS | \ |
| 1837 | PORTD_HOTPLUG_INT_STATUS) |
| 1838 | |
| 1839 | #define HOTPLUG_INT_STATUS_I965 (CRT_HOTPLUG_INT_STATUS | \ |
| 1840 | SDVOB_HOTPLUG_INT_STATUS_I965 | \ |
| 1841 | SDVOC_HOTPLUG_INT_STATUS_I965 | \ |
| 1842 | PORTB_HOTPLUG_INT_STATUS | \ |
| 1843 | PORTC_HOTPLUG_INT_STATUS | \ |
| 1844 | PORTD_HOTPLUG_INT_STATUS) |
| 1845 | |
| 1846 | #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \ |
| 1847 | SDVOB_HOTPLUG_INT_STATUS_I915 | \ |
| 1848 | SDVOC_HOTPLUG_INT_STATUS_I915 | \ |
| 1849 | PORTB_HOTPLUG_INT_STATUS | \ |
| 1850 | PORTC_HOTPLUG_INT_STATUS | \ |
| 1851 | PORTD_HOTPLUG_INT_STATUS) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1852 | |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 1853 | /* SDVO and HDMI port control. |
| 1854 | * The same register may be used for SDVO or HDMI */ |
| 1855 | #define GEN3_SDVOB 0x61140 |
| 1856 | #define GEN3_SDVOC 0x61160 |
| 1857 | #define GEN4_HDMIB GEN3_SDVOB |
| 1858 | #define GEN4_HDMIC GEN3_SDVOC |
| 1859 | #define PCH_SDVOB 0xe1140 |
| 1860 | #define PCH_HDMIB PCH_SDVOB |
| 1861 | #define PCH_HDMIC 0xe1150 |
| 1862 | #define PCH_HDMID 0xe1160 |
| 1863 | |
| 1864 | /* Gen 3 SDVO bits: */ |
| 1865 | #define SDVO_ENABLE (1 << 31) |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1866 | #define SDVO_PIPE_SEL(pipe) ((pipe) << 30) |
| 1867 | #define SDVO_PIPE_SEL_MASK (1 << 30) |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 1868 | #define SDVO_PIPE_B_SELECT (1 << 30) |
| 1869 | #define SDVO_STALL_SELECT (1 << 29) |
| 1870 | #define SDVO_INTERRUPT_ENABLE (1 << 26) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1871 | /** |
| 1872 | * 915G/GM SDVO pixel multiplier. |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1873 | * Programmed value is multiplier - 1, up to 5x. |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1874 | * \sa DPLL_MD_UDI_MULTIPLIER_MASK |
| 1875 | */ |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 1876 | #define SDVO_PORT_MULTIPLY_MASK (7 << 23) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1877 | #define SDVO_PORT_MULTIPLY_SHIFT 23 |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 1878 | #define SDVO_PHASE_SELECT_MASK (15 << 19) |
| 1879 | #define SDVO_PHASE_SELECT_DEFAULT (6 << 19) |
| 1880 | #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18) |
| 1881 | #define SDVOC_GANG_MODE (1 << 16) /* Port C only */ |
| 1882 | #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */ |
| 1883 | #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */ |
| 1884 | #define SDVO_DETECTED (1 << 2) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1885 | /* Bits to be preserved when writing */ |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 1886 | #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \ |
| 1887 | SDVO_INTERRUPT_ENABLE) |
| 1888 | #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE) |
| 1889 | |
| 1890 | /* Gen 4 SDVO/HDMI bits: */ |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 1891 | #define SDVO_COLOR_FORMAT_8bpc (0 << 26) |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 1892 | #define SDVO_ENCODING_SDVO (0 << 10) |
| 1893 | #define SDVO_ENCODING_HDMI (2 << 10) |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1894 | #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */ |
| 1895 | #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */ |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 1896 | #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */ |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 1897 | #define SDVO_AUDIO_ENABLE (1 << 6) |
| 1898 | /* VSYNC/HSYNC bits new with 965, default is to be set */ |
| 1899 | #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4) |
| 1900 | #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3) |
| 1901 | |
| 1902 | /* Gen 5 (IBX) SDVO/HDMI bits: */ |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 1903 | #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */ |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 1904 | #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */ |
| 1905 | |
| 1906 | /* Gen 6 (CPT) SDVO/HDMI bits: */ |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1907 | #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29) |
| 1908 | #define SDVO_PIPE_SEL_MASK_CPT (3 << 29) |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 1909 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1910 | |
| 1911 | /* DVO port control */ |
| 1912 | #define DVOA 0x61120 |
| 1913 | #define DVOB 0x61140 |
| 1914 | #define DVOC 0x61160 |
| 1915 | #define DVO_ENABLE (1 << 31) |
| 1916 | #define DVO_PIPE_B_SELECT (1 << 30) |
| 1917 | #define DVO_PIPE_STALL_UNUSED (0 << 28) |
| 1918 | #define DVO_PIPE_STALL (1 << 28) |
| 1919 | #define DVO_PIPE_STALL_TV (2 << 28) |
| 1920 | #define DVO_PIPE_STALL_MASK (3 << 28) |
| 1921 | #define DVO_USE_VGA_SYNC (1 << 15) |
| 1922 | #define DVO_DATA_ORDER_I740 (0 << 14) |
| 1923 | #define DVO_DATA_ORDER_FP (1 << 14) |
| 1924 | #define DVO_VSYNC_DISABLE (1 << 11) |
| 1925 | #define DVO_HSYNC_DISABLE (1 << 10) |
| 1926 | #define DVO_VSYNC_TRISTATE (1 << 9) |
| 1927 | #define DVO_HSYNC_TRISTATE (1 << 8) |
| 1928 | #define DVO_BORDER_ENABLE (1 << 7) |
| 1929 | #define DVO_DATA_ORDER_GBRG (1 << 6) |
| 1930 | #define DVO_DATA_ORDER_RGGB (0 << 6) |
| 1931 | #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6) |
| 1932 | #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6) |
| 1933 | #define DVO_VSYNC_ACTIVE_HIGH (1 << 4) |
| 1934 | #define DVO_HSYNC_ACTIVE_HIGH (1 << 3) |
| 1935 | #define DVO_BLANK_ACTIVE_HIGH (1 << 2) |
| 1936 | #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */ |
| 1937 | #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */ |
| 1938 | #define DVO_PRESERVE_MASK (0x7<<24) |
| 1939 | #define DVOA_SRCDIM 0x61124 |
| 1940 | #define DVOB_SRCDIM 0x61144 |
| 1941 | #define DVOC_SRCDIM 0x61164 |
| 1942 | #define DVO_SRCDIM_HORIZONTAL_SHIFT 12 |
| 1943 | #define DVO_SRCDIM_VERTICAL_SHIFT 0 |
| 1944 | |
| 1945 | /* LVDS port control */ |
| 1946 | #define LVDS 0x61180 |
| 1947 | /* |
| 1948 | * Enables the LVDS port. This bit must be set before DPLLs are enabled, as |
| 1949 | * the DPLL semantics change when the LVDS is assigned to that pipe. |
| 1950 | */ |
| 1951 | #define LVDS_PORT_EN (1 << 31) |
| 1952 | /* Selects pipe B for LVDS data. Must be set on pre-965. */ |
| 1953 | #define LVDS_PIPEB_SELECT (1 << 30) |
Jesse Barnes | 47a05ec | 2011-02-07 13:46:40 -0800 | [diff] [blame] | 1954 | #define LVDS_PIPE_MASK (1 << 30) |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1955 | #define LVDS_PIPE(pipe) ((pipe) << 30) |
Zhao Yakui | 898822c | 2010-01-04 16:29:30 +0800 | [diff] [blame] | 1956 | /* LVDS dithering flag on 965/g4x platform */ |
| 1957 | #define LVDS_ENABLE_DITHER (1 << 25) |
Bryan Freed | aa9b500 | 2011-01-12 13:43:19 -0800 | [diff] [blame] | 1958 | /* LVDS sync polarity flags. Set to invert (i.e. negative) */ |
| 1959 | #define LVDS_VSYNC_POLARITY (1 << 21) |
| 1960 | #define LVDS_HSYNC_POLARITY (1 << 20) |
| 1961 | |
Zhao Yakui | a3e17eb | 2009-10-10 10:42:37 +0800 | [diff] [blame] | 1962 | /* Enable border for unscaled (or aspect-scaled) display */ |
| 1963 | #define LVDS_BORDER_ENABLE (1 << 15) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1964 | /* |
| 1965 | * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per |
| 1966 | * pixel. |
| 1967 | */ |
| 1968 | #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8) |
| 1969 | #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8) |
| 1970 | #define LVDS_A0A2_CLKA_POWER_UP (3 << 8) |
| 1971 | /* |
| 1972 | * Controls the A3 data pair, which contains the additional LSBs for 24 bit |
| 1973 | * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be |
| 1974 | * on. |
| 1975 | */ |
| 1976 | #define LVDS_A3_POWER_MASK (3 << 6) |
| 1977 | #define LVDS_A3_POWER_DOWN (0 << 6) |
| 1978 | #define LVDS_A3_POWER_UP (3 << 6) |
| 1979 | /* |
| 1980 | * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP |
| 1981 | * is set. |
| 1982 | */ |
| 1983 | #define LVDS_CLKB_POWER_MASK (3 << 4) |
| 1984 | #define LVDS_CLKB_POWER_DOWN (0 << 4) |
| 1985 | #define LVDS_CLKB_POWER_UP (3 << 4) |
| 1986 | /* |
| 1987 | * Controls the B0-B3 data pairs. This must be set to match the DPLL p2 |
| 1988 | * setting for whether we are in dual-channel mode. The B3 pair will |
| 1989 | * additionally only be powered up when LVDS_A3_POWER_UP is set. |
| 1990 | */ |
| 1991 | #define LVDS_B0B3_POWER_MASK (3 << 2) |
| 1992 | #define LVDS_B0B3_POWER_DOWN (0 << 2) |
| 1993 | #define LVDS_B0B3_POWER_UP (3 << 2) |
| 1994 | |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 1995 | /* Video Data Island Packet control */ |
| 1996 | #define VIDEO_DIP_DATA 0x61178 |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 1997 | /* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC |
| 1998 | * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte |
| 1999 | * of the infoframe structure specified by CEA-861. */ |
| 2000 | #define VIDEO_DIP_DATA_SIZE 32 |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 2001 | #define VIDEO_DIP_CTL 0x61170 |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 2002 | /* Pre HSW: */ |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 2003 | #define VIDEO_DIP_ENABLE (1 << 31) |
| 2004 | #define VIDEO_DIP_PORT_B (1 << 29) |
| 2005 | #define VIDEO_DIP_PORT_C (2 << 29) |
Paulo Zanoni | 4e89ee1 | 2012-05-04 17:18:26 -0300 | [diff] [blame] | 2006 | #define VIDEO_DIP_PORT_D (3 << 29) |
Paulo Zanoni | 3e6e639 | 2012-05-04 17:18:19 -0300 | [diff] [blame] | 2007 | #define VIDEO_DIP_PORT_MASK (3 << 29) |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 2008 | #define VIDEO_DIP_ENABLE_GCP (1 << 25) |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 2009 | #define VIDEO_DIP_ENABLE_AVI (1 << 21) |
| 2010 | #define VIDEO_DIP_ENABLE_VENDOR (2 << 21) |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 2011 | #define VIDEO_DIP_ENABLE_GAMUT (4 << 21) |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 2012 | #define VIDEO_DIP_ENABLE_SPD (8 << 21) |
| 2013 | #define VIDEO_DIP_SELECT_AVI (0 << 19) |
| 2014 | #define VIDEO_DIP_SELECT_VENDOR (1 << 19) |
| 2015 | #define VIDEO_DIP_SELECT_SPD (3 << 19) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 2016 | #define VIDEO_DIP_SELECT_MASK (3 << 19) |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 2017 | #define VIDEO_DIP_FREQ_ONCE (0 << 16) |
| 2018 | #define VIDEO_DIP_FREQ_VSYNC (1 << 16) |
| 2019 | #define VIDEO_DIP_FREQ_2VSYNC (2 << 16) |
Paulo Zanoni | 60c5ea2 | 2012-05-04 17:18:22 -0300 | [diff] [blame] | 2020 | #define VIDEO_DIP_FREQ_MASK (3 << 16) |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 2021 | /* HSW and later: */ |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 2022 | #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20) |
| 2023 | #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16) |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 2024 | #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12) |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 2025 | #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8) |
| 2026 | #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4) |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 2027 | #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0) |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 2028 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2029 | /* Panel power sequencing */ |
| 2030 | #define PP_STATUS 0x61200 |
| 2031 | #define PP_ON (1 << 31) |
| 2032 | /* |
| 2033 | * Indicates that all dependencies of the panel are on: |
| 2034 | * |
| 2035 | * - PLL enabled |
| 2036 | * - pipe enabled |
| 2037 | * - LVDS/DVOB/DVOC on |
| 2038 | */ |
| 2039 | #define PP_READY (1 << 30) |
| 2040 | #define PP_SEQUENCE_NONE (0 << 28) |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2041 | #define PP_SEQUENCE_POWER_UP (1 << 28) |
| 2042 | #define PP_SEQUENCE_POWER_DOWN (2 << 28) |
| 2043 | #define PP_SEQUENCE_MASK (3 << 28) |
| 2044 | #define PP_SEQUENCE_SHIFT 28 |
Jesse Barnes | 01cb9ea | 2010-10-07 16:01:12 -0700 | [diff] [blame] | 2045 | #define PP_CYCLE_DELAY_ACTIVE (1 << 27) |
Jesse Barnes | 01cb9ea | 2010-10-07 16:01:12 -0700 | [diff] [blame] | 2046 | #define PP_SEQUENCE_STATE_MASK 0x0000000f |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2047 | #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0) |
| 2048 | #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0) |
| 2049 | #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0) |
| 2050 | #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0) |
| 2051 | #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0) |
| 2052 | #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0) |
| 2053 | #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0) |
| 2054 | #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0) |
| 2055 | #define PP_SEQUENCE_STATE_RESET (0xf << 0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2056 | #define PP_CONTROL 0x61204 |
| 2057 | #define POWER_TARGET_ON (1 << 0) |
| 2058 | #define PP_ON_DELAYS 0x61208 |
| 2059 | #define PP_OFF_DELAYS 0x6120c |
| 2060 | #define PP_DIVISOR 0x61210 |
| 2061 | |
| 2062 | /* Panel fitting */ |
Ville Syrjälä | 7e470ab | 2013-01-24 15:29:43 +0200 | [diff] [blame] | 2063 | #define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2064 | #define PFIT_ENABLE (1 << 31) |
| 2065 | #define PFIT_PIPE_MASK (3 << 29) |
| 2066 | #define PFIT_PIPE_SHIFT 29 |
| 2067 | #define VERT_INTERP_DISABLE (0 << 10) |
| 2068 | #define VERT_INTERP_BILINEAR (1 << 10) |
| 2069 | #define VERT_INTERP_MASK (3 << 10) |
| 2070 | #define VERT_AUTO_SCALE (1 << 9) |
| 2071 | #define HORIZ_INTERP_DISABLE (0 << 6) |
| 2072 | #define HORIZ_INTERP_BILINEAR (1 << 6) |
| 2073 | #define HORIZ_INTERP_MASK (3 << 6) |
| 2074 | #define HORIZ_AUTO_SCALE (1 << 5) |
| 2075 | #define PANEL_8TO6_DITHER_ENABLE (1 << 3) |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 2076 | #define PFIT_FILTER_FUZZY (0 << 24) |
| 2077 | #define PFIT_SCALING_AUTO (0 << 26) |
| 2078 | #define PFIT_SCALING_PROGRAMMED (1 << 26) |
| 2079 | #define PFIT_SCALING_PILLAR (2 << 26) |
| 2080 | #define PFIT_SCALING_LETTER (3 << 26) |
Ville Syrjälä | 7e470ab | 2013-01-24 15:29:43 +0200 | [diff] [blame] | 2081 | #define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234) |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 2082 | /* Pre-965 */ |
| 2083 | #define PFIT_VERT_SCALE_SHIFT 20 |
| 2084 | #define PFIT_VERT_SCALE_MASK 0xfff00000 |
| 2085 | #define PFIT_HORIZ_SCALE_SHIFT 4 |
| 2086 | #define PFIT_HORIZ_SCALE_MASK 0x0000fff0 |
| 2087 | /* 965+ */ |
| 2088 | #define PFIT_VERT_SCALE_SHIFT_965 16 |
| 2089 | #define PFIT_VERT_SCALE_MASK_965 0x1fff0000 |
| 2090 | #define PFIT_HORIZ_SCALE_SHIFT_965 0 |
| 2091 | #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff |
| 2092 | |
Ville Syrjälä | 7e470ab | 2013-01-24 15:29:43 +0200 | [diff] [blame] | 2093 | #define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2094 | |
| 2095 | /* Backlight control */ |
Jesse Barnes | 12569ad | 2013-03-08 10:45:59 -0800 | [diff] [blame] | 2096 | #define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */ |
Daniel Vetter | 7cf4160 | 2012-06-05 10:07:09 +0200 | [diff] [blame] | 2097 | #define BLM_PWM_ENABLE (1 << 31) |
| 2098 | #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */ |
| 2099 | #define BLM_PIPE_SELECT (1 << 29) |
| 2100 | #define BLM_PIPE_SELECT_IVB (3 << 29) |
| 2101 | #define BLM_PIPE_A (0 << 29) |
| 2102 | #define BLM_PIPE_B (1 << 29) |
| 2103 | #define BLM_PIPE_C (2 << 29) /* ivb + */ |
Jani Nikula | 35ffda4 | 2013-04-25 16:49:25 +0300 | [diff] [blame] | 2104 | #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */ |
| 2105 | #define BLM_TRANSCODER_B BLM_PIPE_B |
| 2106 | #define BLM_TRANSCODER_C BLM_PIPE_C |
| 2107 | #define BLM_TRANSCODER_EDP (3 << 29) |
Daniel Vetter | 7cf4160 | 2012-06-05 10:07:09 +0200 | [diff] [blame] | 2108 | #define BLM_PIPE(pipe) ((pipe) << 29) |
| 2109 | #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */ |
| 2110 | #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26) |
| 2111 | #define BLM_PHASE_IN_ENABLE (1 << 25) |
| 2112 | #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24) |
| 2113 | #define BLM_PHASE_IN_TIME_BASE_SHIFT (16) |
| 2114 | #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16) |
| 2115 | #define BLM_PHASE_IN_COUNT_SHIFT (8) |
| 2116 | #define BLM_PHASE_IN_COUNT_MASK (0xff << 8) |
| 2117 | #define BLM_PHASE_IN_INCR_SHIFT (0) |
| 2118 | #define BLM_PHASE_IN_INCR_MASK (0xff << 0) |
Jesse Barnes | 12569ad | 2013-03-08 10:45:59 -0800 | [diff] [blame] | 2119 | #define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254) |
Takashi Iwai | ba3820a | 2011-03-10 14:02:12 +0100 | [diff] [blame] | 2120 | /* |
| 2121 | * This is the most significant 15 bits of the number of backlight cycles in a |
| 2122 | * complete cycle of the modulated backlight control. |
| 2123 | * |
| 2124 | * The actual value is this field multiplied by two. |
| 2125 | */ |
Daniel Vetter | 7cf4160 | 2012-06-05 10:07:09 +0200 | [diff] [blame] | 2126 | #define BACKLIGHT_MODULATION_FREQ_SHIFT (17) |
| 2127 | #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17) |
| 2128 | #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2129 | /* |
| 2130 | * This is the number of cycles out of the backlight modulation cycle for which |
| 2131 | * the backlight is on. |
| 2132 | * |
| 2133 | * This field must be no greater than the number of cycles in the complete |
| 2134 | * backlight modulation cycle. |
| 2135 | */ |
| 2136 | #define BACKLIGHT_DUTY_CYCLE_SHIFT (0) |
| 2137 | #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff) |
Daniel Vetter | 534b5a5 | 2012-06-05 10:07:08 +0200 | [diff] [blame] | 2138 | #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe) |
| 2139 | #define BLM_POLARITY_PNV (1 << 0) /* pnv only */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2140 | |
Jesse Barnes | 12569ad | 2013-03-08 10:45:59 -0800 | [diff] [blame] | 2141 | #define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260) |
Jesse Barnes | 0eb96d6 | 2009-10-14 12:33:41 -0700 | [diff] [blame] | 2142 | |
Daniel Vetter | 7cf4160 | 2012-06-05 10:07:09 +0200 | [diff] [blame] | 2143 | /* New registers for PCH-split platforms. Safe where new bits show up, the |
| 2144 | * register layout machtes with gen4 BLC_PWM_CTL[12]. */ |
| 2145 | #define BLC_PWM_CPU_CTL2 0x48250 |
| 2146 | #define BLC_PWM_CPU_CTL 0x48254 |
| 2147 | |
| 2148 | /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is |
| 2149 | * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */ |
| 2150 | #define BLC_PWM_PCH_CTL1 0xc8250 |
Daniel Vetter | 4b4147c | 2012-07-11 00:31:06 +0200 | [diff] [blame] | 2151 | #define BLM_PCH_PWM_ENABLE (1 << 31) |
Daniel Vetter | 7cf4160 | 2012-06-05 10:07:09 +0200 | [diff] [blame] | 2152 | #define BLM_PCH_OVERRIDE_ENABLE (1 << 30) |
| 2153 | #define BLM_PCH_POLARITY (1 << 29) |
| 2154 | #define BLC_PWM_PCH_CTL2 0xc8254 |
| 2155 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2156 | /* TV port control */ |
| 2157 | #define TV_CTL 0x68000 |
| 2158 | /** Enables the TV encoder */ |
| 2159 | # define TV_ENC_ENABLE (1 << 31) |
| 2160 | /** Sources the TV encoder input from pipe B instead of A. */ |
| 2161 | # define TV_ENC_PIPEB_SELECT (1 << 30) |
| 2162 | /** Outputs composite video (DAC A only) */ |
| 2163 | # define TV_ENC_OUTPUT_COMPOSITE (0 << 28) |
| 2164 | /** Outputs SVideo video (DAC B/C) */ |
| 2165 | # define TV_ENC_OUTPUT_SVIDEO (1 << 28) |
| 2166 | /** Outputs Component video (DAC A/B/C) */ |
| 2167 | # define TV_ENC_OUTPUT_COMPONENT (2 << 28) |
| 2168 | /** Outputs Composite and SVideo (DAC A/B/C) */ |
| 2169 | # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28) |
| 2170 | # define TV_TRILEVEL_SYNC (1 << 21) |
| 2171 | /** Enables slow sync generation (945GM only) */ |
| 2172 | # define TV_SLOW_SYNC (1 << 20) |
| 2173 | /** Selects 4x oversampling for 480i and 576p */ |
| 2174 | # define TV_OVERSAMPLE_4X (0 << 18) |
| 2175 | /** Selects 2x oversampling for 720p and 1080i */ |
| 2176 | # define TV_OVERSAMPLE_2X (1 << 18) |
| 2177 | /** Selects no oversampling for 1080p */ |
| 2178 | # define TV_OVERSAMPLE_NONE (2 << 18) |
| 2179 | /** Selects 8x oversampling */ |
| 2180 | # define TV_OVERSAMPLE_8X (3 << 18) |
| 2181 | /** Selects progressive mode rather than interlaced */ |
| 2182 | # define TV_PROGRESSIVE (1 << 17) |
| 2183 | /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */ |
| 2184 | # define TV_PAL_BURST (1 << 16) |
| 2185 | /** Field for setting delay of Y compared to C */ |
| 2186 | # define TV_YC_SKEW_MASK (7 << 12) |
| 2187 | /** Enables a fix for 480p/576p standard definition modes on the 915GM only */ |
| 2188 | # define TV_ENC_SDP_FIX (1 << 11) |
| 2189 | /** |
| 2190 | * Enables a fix for the 915GM only. |
| 2191 | * |
| 2192 | * Not sure what it does. |
| 2193 | */ |
| 2194 | # define TV_ENC_C0_FIX (1 << 10) |
| 2195 | /** Bits that must be preserved by software */ |
Zhenyu Wang | d2d9f23 | 2009-03-04 19:36:02 +0800 | [diff] [blame] | 2196 | # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2197 | # define TV_FUSE_STATE_MASK (3 << 4) |
| 2198 | /** Read-only state that reports all features enabled */ |
| 2199 | # define TV_FUSE_STATE_ENABLED (0 << 4) |
| 2200 | /** Read-only state that reports that Macrovision is disabled in hardware*/ |
| 2201 | # define TV_FUSE_STATE_NO_MACROVISION (1 << 4) |
| 2202 | /** Read-only state that reports that TV-out is disabled in hardware. */ |
| 2203 | # define TV_FUSE_STATE_DISABLED (2 << 4) |
| 2204 | /** Normal operation */ |
| 2205 | # define TV_TEST_MODE_NORMAL (0 << 0) |
| 2206 | /** Encoder test pattern 1 - combo pattern */ |
| 2207 | # define TV_TEST_MODE_PATTERN_1 (1 << 0) |
| 2208 | /** Encoder test pattern 2 - full screen vertical 75% color bars */ |
| 2209 | # define TV_TEST_MODE_PATTERN_2 (2 << 0) |
| 2210 | /** Encoder test pattern 3 - full screen horizontal 75% color bars */ |
| 2211 | # define TV_TEST_MODE_PATTERN_3 (3 << 0) |
| 2212 | /** Encoder test pattern 4 - random noise */ |
| 2213 | # define TV_TEST_MODE_PATTERN_4 (4 << 0) |
| 2214 | /** Encoder test pattern 5 - linear color ramps */ |
| 2215 | # define TV_TEST_MODE_PATTERN_5 (5 << 0) |
| 2216 | /** |
| 2217 | * This test mode forces the DACs to 50% of full output. |
| 2218 | * |
| 2219 | * This is used for load detection in combination with TVDAC_SENSE_MASK |
| 2220 | */ |
| 2221 | # define TV_TEST_MODE_MONITOR_DETECT (7 << 0) |
| 2222 | # define TV_TEST_MODE_MASK (7 << 0) |
| 2223 | |
| 2224 | #define TV_DAC 0x68004 |
Chris Wilson | b8ed2a4 | 2010-09-05 00:43:42 +0100 | [diff] [blame] | 2225 | # define TV_DAC_SAVE 0x00ffff00 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2226 | /** |
| 2227 | * Reports that DAC state change logic has reported change (RO). |
| 2228 | * |
| 2229 | * This gets cleared when TV_DAC_STATE_EN is cleared |
| 2230 | */ |
| 2231 | # define TVDAC_STATE_CHG (1 << 31) |
| 2232 | # define TVDAC_SENSE_MASK (7 << 28) |
| 2233 | /** Reports that DAC A voltage is above the detect threshold */ |
| 2234 | # define TVDAC_A_SENSE (1 << 30) |
| 2235 | /** Reports that DAC B voltage is above the detect threshold */ |
| 2236 | # define TVDAC_B_SENSE (1 << 29) |
| 2237 | /** Reports that DAC C voltage is above the detect threshold */ |
| 2238 | # define TVDAC_C_SENSE (1 << 28) |
| 2239 | /** |
| 2240 | * Enables DAC state detection logic, for load-based TV detection. |
| 2241 | * |
| 2242 | * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set |
| 2243 | * to off, for load detection to work. |
| 2244 | */ |
| 2245 | # define TVDAC_STATE_CHG_EN (1 << 27) |
| 2246 | /** Sets the DAC A sense value to high */ |
| 2247 | # define TVDAC_A_SENSE_CTL (1 << 26) |
| 2248 | /** Sets the DAC B sense value to high */ |
| 2249 | # define TVDAC_B_SENSE_CTL (1 << 25) |
| 2250 | /** Sets the DAC C sense value to high */ |
| 2251 | # define TVDAC_C_SENSE_CTL (1 << 24) |
| 2252 | /** Overrides the ENC_ENABLE and DAC voltage levels */ |
| 2253 | # define DAC_CTL_OVERRIDE (1 << 7) |
| 2254 | /** Sets the slew rate. Must be preserved in software */ |
| 2255 | # define ENC_TVDAC_SLEW_FAST (1 << 6) |
| 2256 | # define DAC_A_1_3_V (0 << 4) |
| 2257 | # define DAC_A_1_1_V (1 << 4) |
| 2258 | # define DAC_A_0_7_V (2 << 4) |
Ma Ling | cb66c69 | 2009-05-31 16:58:32 +0800 | [diff] [blame] | 2259 | # define DAC_A_MASK (3 << 4) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2260 | # define DAC_B_1_3_V (0 << 2) |
| 2261 | # define DAC_B_1_1_V (1 << 2) |
| 2262 | # define DAC_B_0_7_V (2 << 2) |
Ma Ling | cb66c69 | 2009-05-31 16:58:32 +0800 | [diff] [blame] | 2263 | # define DAC_B_MASK (3 << 2) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2264 | # define DAC_C_1_3_V (0 << 0) |
| 2265 | # define DAC_C_1_1_V (1 << 0) |
| 2266 | # define DAC_C_0_7_V (2 << 0) |
Ma Ling | cb66c69 | 2009-05-31 16:58:32 +0800 | [diff] [blame] | 2267 | # define DAC_C_MASK (3 << 0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2268 | |
| 2269 | /** |
| 2270 | * CSC coefficients are stored in a floating point format with 9 bits of |
| 2271 | * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n, |
| 2272 | * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with |
| 2273 | * -1 (0x3) being the only legal negative value. |
| 2274 | */ |
| 2275 | #define TV_CSC_Y 0x68010 |
| 2276 | # define TV_RY_MASK 0x07ff0000 |
| 2277 | # define TV_RY_SHIFT 16 |
| 2278 | # define TV_GY_MASK 0x00000fff |
| 2279 | # define TV_GY_SHIFT 0 |
| 2280 | |
| 2281 | #define TV_CSC_Y2 0x68014 |
| 2282 | # define TV_BY_MASK 0x07ff0000 |
| 2283 | # define TV_BY_SHIFT 16 |
| 2284 | /** |
| 2285 | * Y attenuation for component video. |
| 2286 | * |
| 2287 | * Stored in 1.9 fixed point. |
| 2288 | */ |
| 2289 | # define TV_AY_MASK 0x000003ff |
| 2290 | # define TV_AY_SHIFT 0 |
| 2291 | |
| 2292 | #define TV_CSC_U 0x68018 |
| 2293 | # define TV_RU_MASK 0x07ff0000 |
| 2294 | # define TV_RU_SHIFT 16 |
| 2295 | # define TV_GU_MASK 0x000007ff |
| 2296 | # define TV_GU_SHIFT 0 |
| 2297 | |
| 2298 | #define TV_CSC_U2 0x6801c |
| 2299 | # define TV_BU_MASK 0x07ff0000 |
| 2300 | # define TV_BU_SHIFT 16 |
| 2301 | /** |
| 2302 | * U attenuation for component video. |
| 2303 | * |
| 2304 | * Stored in 1.9 fixed point. |
| 2305 | */ |
| 2306 | # define TV_AU_MASK 0x000003ff |
| 2307 | # define TV_AU_SHIFT 0 |
| 2308 | |
| 2309 | #define TV_CSC_V 0x68020 |
| 2310 | # define TV_RV_MASK 0x0fff0000 |
| 2311 | # define TV_RV_SHIFT 16 |
| 2312 | # define TV_GV_MASK 0x000007ff |
| 2313 | # define TV_GV_SHIFT 0 |
| 2314 | |
| 2315 | #define TV_CSC_V2 0x68024 |
| 2316 | # define TV_BV_MASK 0x07ff0000 |
| 2317 | # define TV_BV_SHIFT 16 |
| 2318 | /** |
| 2319 | * V attenuation for component video. |
| 2320 | * |
| 2321 | * Stored in 1.9 fixed point. |
| 2322 | */ |
| 2323 | # define TV_AV_MASK 0x000007ff |
| 2324 | # define TV_AV_SHIFT 0 |
| 2325 | |
| 2326 | #define TV_CLR_KNOBS 0x68028 |
| 2327 | /** 2s-complement brightness adjustment */ |
| 2328 | # define TV_BRIGHTNESS_MASK 0xff000000 |
| 2329 | # define TV_BRIGHTNESS_SHIFT 24 |
| 2330 | /** Contrast adjustment, as a 2.6 unsigned floating point number */ |
| 2331 | # define TV_CONTRAST_MASK 0x00ff0000 |
| 2332 | # define TV_CONTRAST_SHIFT 16 |
| 2333 | /** Saturation adjustment, as a 2.6 unsigned floating point number */ |
| 2334 | # define TV_SATURATION_MASK 0x0000ff00 |
| 2335 | # define TV_SATURATION_SHIFT 8 |
| 2336 | /** Hue adjustment, as an integer phase angle in degrees */ |
| 2337 | # define TV_HUE_MASK 0x000000ff |
| 2338 | # define TV_HUE_SHIFT 0 |
| 2339 | |
| 2340 | #define TV_CLR_LEVEL 0x6802c |
| 2341 | /** Controls the DAC level for black */ |
| 2342 | # define TV_BLACK_LEVEL_MASK 0x01ff0000 |
| 2343 | # define TV_BLACK_LEVEL_SHIFT 16 |
| 2344 | /** Controls the DAC level for blanking */ |
| 2345 | # define TV_BLANK_LEVEL_MASK 0x000001ff |
| 2346 | # define TV_BLANK_LEVEL_SHIFT 0 |
| 2347 | |
| 2348 | #define TV_H_CTL_1 0x68030 |
| 2349 | /** Number of pixels in the hsync. */ |
| 2350 | # define TV_HSYNC_END_MASK 0x1fff0000 |
| 2351 | # define TV_HSYNC_END_SHIFT 16 |
| 2352 | /** Total number of pixels minus one in the line (display and blanking). */ |
| 2353 | # define TV_HTOTAL_MASK 0x00001fff |
| 2354 | # define TV_HTOTAL_SHIFT 0 |
| 2355 | |
| 2356 | #define TV_H_CTL_2 0x68034 |
| 2357 | /** Enables the colorburst (needed for non-component color) */ |
| 2358 | # define TV_BURST_ENA (1 << 31) |
| 2359 | /** Offset of the colorburst from the start of hsync, in pixels minus one. */ |
| 2360 | # define TV_HBURST_START_SHIFT 16 |
| 2361 | # define TV_HBURST_START_MASK 0x1fff0000 |
| 2362 | /** Length of the colorburst */ |
| 2363 | # define TV_HBURST_LEN_SHIFT 0 |
| 2364 | # define TV_HBURST_LEN_MASK 0x0001fff |
| 2365 | |
| 2366 | #define TV_H_CTL_3 0x68038 |
| 2367 | /** End of hblank, measured in pixels minus one from start of hsync */ |
| 2368 | # define TV_HBLANK_END_SHIFT 16 |
| 2369 | # define TV_HBLANK_END_MASK 0x1fff0000 |
| 2370 | /** Start of hblank, measured in pixels minus one from start of hsync */ |
| 2371 | # define TV_HBLANK_START_SHIFT 0 |
| 2372 | # define TV_HBLANK_START_MASK 0x0001fff |
| 2373 | |
| 2374 | #define TV_V_CTL_1 0x6803c |
| 2375 | /** XXX */ |
| 2376 | # define TV_NBR_END_SHIFT 16 |
| 2377 | # define TV_NBR_END_MASK 0x07ff0000 |
| 2378 | /** XXX */ |
| 2379 | # define TV_VI_END_F1_SHIFT 8 |
| 2380 | # define TV_VI_END_F1_MASK 0x00003f00 |
| 2381 | /** XXX */ |
| 2382 | # define TV_VI_END_F2_SHIFT 0 |
| 2383 | # define TV_VI_END_F2_MASK 0x0000003f |
| 2384 | |
| 2385 | #define TV_V_CTL_2 0x68040 |
| 2386 | /** Length of vsync, in half lines */ |
| 2387 | # define TV_VSYNC_LEN_MASK 0x07ff0000 |
| 2388 | # define TV_VSYNC_LEN_SHIFT 16 |
| 2389 | /** Offset of the start of vsync in field 1, measured in one less than the |
| 2390 | * number of half lines. |
| 2391 | */ |
| 2392 | # define TV_VSYNC_START_F1_MASK 0x00007f00 |
| 2393 | # define TV_VSYNC_START_F1_SHIFT 8 |
| 2394 | /** |
| 2395 | * Offset of the start of vsync in field 2, measured in one less than the |
| 2396 | * number of half lines. |
| 2397 | */ |
| 2398 | # define TV_VSYNC_START_F2_MASK 0x0000007f |
| 2399 | # define TV_VSYNC_START_F2_SHIFT 0 |
| 2400 | |
| 2401 | #define TV_V_CTL_3 0x68044 |
| 2402 | /** Enables generation of the equalization signal */ |
| 2403 | # define TV_EQUAL_ENA (1 << 31) |
| 2404 | /** Length of vsync, in half lines */ |
| 2405 | # define TV_VEQ_LEN_MASK 0x007f0000 |
| 2406 | # define TV_VEQ_LEN_SHIFT 16 |
| 2407 | /** Offset of the start of equalization in field 1, measured in one less than |
| 2408 | * the number of half lines. |
| 2409 | */ |
| 2410 | # define TV_VEQ_START_F1_MASK 0x0007f00 |
| 2411 | # define TV_VEQ_START_F1_SHIFT 8 |
| 2412 | /** |
| 2413 | * Offset of the start of equalization in field 2, measured in one less than |
| 2414 | * the number of half lines. |
| 2415 | */ |
| 2416 | # define TV_VEQ_START_F2_MASK 0x000007f |
| 2417 | # define TV_VEQ_START_F2_SHIFT 0 |
| 2418 | |
| 2419 | #define TV_V_CTL_4 0x68048 |
| 2420 | /** |
| 2421 | * Offset to start of vertical colorburst, measured in one less than the |
| 2422 | * number of lines from vertical start. |
| 2423 | */ |
| 2424 | # define TV_VBURST_START_F1_MASK 0x003f0000 |
| 2425 | # define TV_VBURST_START_F1_SHIFT 16 |
| 2426 | /** |
| 2427 | * Offset to the end of vertical colorburst, measured in one less than the |
| 2428 | * number of lines from the start of NBR. |
| 2429 | */ |
| 2430 | # define TV_VBURST_END_F1_MASK 0x000000ff |
| 2431 | # define TV_VBURST_END_F1_SHIFT 0 |
| 2432 | |
| 2433 | #define TV_V_CTL_5 0x6804c |
| 2434 | /** |
| 2435 | * Offset to start of vertical colorburst, measured in one less than the |
| 2436 | * number of lines from vertical start. |
| 2437 | */ |
| 2438 | # define TV_VBURST_START_F2_MASK 0x003f0000 |
| 2439 | # define TV_VBURST_START_F2_SHIFT 16 |
| 2440 | /** |
| 2441 | * Offset to the end of vertical colorburst, measured in one less than the |
| 2442 | * number of lines from the start of NBR. |
| 2443 | */ |
| 2444 | # define TV_VBURST_END_F2_MASK 0x000000ff |
| 2445 | # define TV_VBURST_END_F2_SHIFT 0 |
| 2446 | |
| 2447 | #define TV_V_CTL_6 0x68050 |
| 2448 | /** |
| 2449 | * Offset to start of vertical colorburst, measured in one less than the |
| 2450 | * number of lines from vertical start. |
| 2451 | */ |
| 2452 | # define TV_VBURST_START_F3_MASK 0x003f0000 |
| 2453 | # define TV_VBURST_START_F3_SHIFT 16 |
| 2454 | /** |
| 2455 | * Offset to the end of vertical colorburst, measured in one less than the |
| 2456 | * number of lines from the start of NBR. |
| 2457 | */ |
| 2458 | # define TV_VBURST_END_F3_MASK 0x000000ff |
| 2459 | # define TV_VBURST_END_F3_SHIFT 0 |
| 2460 | |
| 2461 | #define TV_V_CTL_7 0x68054 |
| 2462 | /** |
| 2463 | * Offset to start of vertical colorburst, measured in one less than the |
| 2464 | * number of lines from vertical start. |
| 2465 | */ |
| 2466 | # define TV_VBURST_START_F4_MASK 0x003f0000 |
| 2467 | # define TV_VBURST_START_F4_SHIFT 16 |
| 2468 | /** |
| 2469 | * Offset to the end of vertical colorburst, measured in one less than the |
| 2470 | * number of lines from the start of NBR. |
| 2471 | */ |
| 2472 | # define TV_VBURST_END_F4_MASK 0x000000ff |
| 2473 | # define TV_VBURST_END_F4_SHIFT 0 |
| 2474 | |
| 2475 | #define TV_SC_CTL_1 0x68060 |
| 2476 | /** Turns on the first subcarrier phase generation DDA */ |
| 2477 | # define TV_SC_DDA1_EN (1 << 31) |
| 2478 | /** Turns on the first subcarrier phase generation DDA */ |
| 2479 | # define TV_SC_DDA2_EN (1 << 30) |
| 2480 | /** Turns on the first subcarrier phase generation DDA */ |
| 2481 | # define TV_SC_DDA3_EN (1 << 29) |
| 2482 | /** Sets the subcarrier DDA to reset frequency every other field */ |
| 2483 | # define TV_SC_RESET_EVERY_2 (0 << 24) |
| 2484 | /** Sets the subcarrier DDA to reset frequency every fourth field */ |
| 2485 | # define TV_SC_RESET_EVERY_4 (1 << 24) |
| 2486 | /** Sets the subcarrier DDA to reset frequency every eighth field */ |
| 2487 | # define TV_SC_RESET_EVERY_8 (2 << 24) |
| 2488 | /** Sets the subcarrier DDA to never reset the frequency */ |
| 2489 | # define TV_SC_RESET_NEVER (3 << 24) |
| 2490 | /** Sets the peak amplitude of the colorburst.*/ |
| 2491 | # define TV_BURST_LEVEL_MASK 0x00ff0000 |
| 2492 | # define TV_BURST_LEVEL_SHIFT 16 |
| 2493 | /** Sets the increment of the first subcarrier phase generation DDA */ |
| 2494 | # define TV_SCDDA1_INC_MASK 0x00000fff |
| 2495 | # define TV_SCDDA1_INC_SHIFT 0 |
| 2496 | |
| 2497 | #define TV_SC_CTL_2 0x68064 |
| 2498 | /** Sets the rollover for the second subcarrier phase generation DDA */ |
| 2499 | # define TV_SCDDA2_SIZE_MASK 0x7fff0000 |
| 2500 | # define TV_SCDDA2_SIZE_SHIFT 16 |
| 2501 | /** Sets the increent of the second subcarrier phase generation DDA */ |
| 2502 | # define TV_SCDDA2_INC_MASK 0x00007fff |
| 2503 | # define TV_SCDDA2_INC_SHIFT 0 |
| 2504 | |
| 2505 | #define TV_SC_CTL_3 0x68068 |
| 2506 | /** Sets the rollover for the third subcarrier phase generation DDA */ |
| 2507 | # define TV_SCDDA3_SIZE_MASK 0x7fff0000 |
| 2508 | # define TV_SCDDA3_SIZE_SHIFT 16 |
| 2509 | /** Sets the increent of the third subcarrier phase generation DDA */ |
| 2510 | # define TV_SCDDA3_INC_MASK 0x00007fff |
| 2511 | # define TV_SCDDA3_INC_SHIFT 0 |
| 2512 | |
| 2513 | #define TV_WIN_POS 0x68070 |
| 2514 | /** X coordinate of the display from the start of horizontal active */ |
| 2515 | # define TV_XPOS_MASK 0x1fff0000 |
| 2516 | # define TV_XPOS_SHIFT 16 |
| 2517 | /** Y coordinate of the display from the start of vertical active (NBR) */ |
| 2518 | # define TV_YPOS_MASK 0x00000fff |
| 2519 | # define TV_YPOS_SHIFT 0 |
| 2520 | |
| 2521 | #define TV_WIN_SIZE 0x68074 |
| 2522 | /** Horizontal size of the display window, measured in pixels*/ |
| 2523 | # define TV_XSIZE_MASK 0x1fff0000 |
| 2524 | # define TV_XSIZE_SHIFT 16 |
| 2525 | /** |
| 2526 | * Vertical size of the display window, measured in pixels. |
| 2527 | * |
| 2528 | * Must be even for interlaced modes. |
| 2529 | */ |
| 2530 | # define TV_YSIZE_MASK 0x00000fff |
| 2531 | # define TV_YSIZE_SHIFT 0 |
| 2532 | |
| 2533 | #define TV_FILTER_CTL_1 0x68080 |
| 2534 | /** |
| 2535 | * Enables automatic scaling calculation. |
| 2536 | * |
| 2537 | * If set, the rest of the registers are ignored, and the calculated values can |
| 2538 | * be read back from the register. |
| 2539 | */ |
| 2540 | # define TV_AUTO_SCALE (1 << 31) |
| 2541 | /** |
| 2542 | * Disables the vertical filter. |
| 2543 | * |
| 2544 | * This is required on modes more than 1024 pixels wide */ |
| 2545 | # define TV_V_FILTER_BYPASS (1 << 29) |
| 2546 | /** Enables adaptive vertical filtering */ |
| 2547 | # define TV_VADAPT (1 << 28) |
| 2548 | # define TV_VADAPT_MODE_MASK (3 << 26) |
| 2549 | /** Selects the least adaptive vertical filtering mode */ |
| 2550 | # define TV_VADAPT_MODE_LEAST (0 << 26) |
| 2551 | /** Selects the moderately adaptive vertical filtering mode */ |
| 2552 | # define TV_VADAPT_MODE_MODERATE (1 << 26) |
| 2553 | /** Selects the most adaptive vertical filtering mode */ |
| 2554 | # define TV_VADAPT_MODE_MOST (3 << 26) |
| 2555 | /** |
| 2556 | * Sets the horizontal scaling factor. |
| 2557 | * |
| 2558 | * This should be the fractional part of the horizontal scaling factor divided |
| 2559 | * by the oversampling rate. TV_HSCALE should be less than 1, and set to: |
| 2560 | * |
| 2561 | * (src width - 1) / ((oversample * dest width) - 1) |
| 2562 | */ |
| 2563 | # define TV_HSCALE_FRAC_MASK 0x00003fff |
| 2564 | # define TV_HSCALE_FRAC_SHIFT 0 |
| 2565 | |
| 2566 | #define TV_FILTER_CTL_2 0x68084 |
| 2567 | /** |
| 2568 | * Sets the integer part of the 3.15 fixed-point vertical scaling factor. |
| 2569 | * |
| 2570 | * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1) |
| 2571 | */ |
| 2572 | # define TV_VSCALE_INT_MASK 0x00038000 |
| 2573 | # define TV_VSCALE_INT_SHIFT 15 |
| 2574 | /** |
| 2575 | * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. |
| 2576 | * |
| 2577 | * \sa TV_VSCALE_INT_MASK |
| 2578 | */ |
| 2579 | # define TV_VSCALE_FRAC_MASK 0x00007fff |
| 2580 | # define TV_VSCALE_FRAC_SHIFT 0 |
| 2581 | |
| 2582 | #define TV_FILTER_CTL_3 0x68088 |
| 2583 | /** |
| 2584 | * Sets the integer part of the 3.15 fixed-point vertical scaling factor. |
| 2585 | * |
| 2586 | * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1)) |
| 2587 | * |
| 2588 | * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. |
| 2589 | */ |
| 2590 | # define TV_VSCALE_IP_INT_MASK 0x00038000 |
| 2591 | # define TV_VSCALE_IP_INT_SHIFT 15 |
| 2592 | /** |
| 2593 | * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. |
| 2594 | * |
| 2595 | * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. |
| 2596 | * |
| 2597 | * \sa TV_VSCALE_IP_INT_MASK |
| 2598 | */ |
| 2599 | # define TV_VSCALE_IP_FRAC_MASK 0x00007fff |
| 2600 | # define TV_VSCALE_IP_FRAC_SHIFT 0 |
| 2601 | |
| 2602 | #define TV_CC_CONTROL 0x68090 |
| 2603 | # define TV_CC_ENABLE (1 << 31) |
| 2604 | /** |
| 2605 | * Specifies which field to send the CC data in. |
| 2606 | * |
| 2607 | * CC data is usually sent in field 0. |
| 2608 | */ |
| 2609 | # define TV_CC_FID_MASK (1 << 27) |
| 2610 | # define TV_CC_FID_SHIFT 27 |
| 2611 | /** Sets the horizontal position of the CC data. Usually 135. */ |
| 2612 | # define TV_CC_HOFF_MASK 0x03ff0000 |
| 2613 | # define TV_CC_HOFF_SHIFT 16 |
| 2614 | /** Sets the vertical position of the CC data. Usually 21 */ |
| 2615 | # define TV_CC_LINE_MASK 0x0000003f |
| 2616 | # define TV_CC_LINE_SHIFT 0 |
| 2617 | |
| 2618 | #define TV_CC_DATA 0x68094 |
| 2619 | # define TV_CC_RDY (1 << 31) |
| 2620 | /** Second word of CC data to be transmitted. */ |
| 2621 | # define TV_CC_DATA_2_MASK 0x007f0000 |
| 2622 | # define TV_CC_DATA_2_SHIFT 16 |
| 2623 | /** First word of CC data to be transmitted. */ |
| 2624 | # define TV_CC_DATA_1_MASK 0x0000007f |
| 2625 | # define TV_CC_DATA_1_SHIFT 0 |
| 2626 | |
| 2627 | #define TV_H_LUMA_0 0x68100 |
| 2628 | #define TV_H_LUMA_59 0x681ec |
| 2629 | #define TV_H_CHROMA_0 0x68200 |
| 2630 | #define TV_H_CHROMA_59 0x682ec |
| 2631 | #define TV_V_LUMA_0 0x68300 |
| 2632 | #define TV_V_LUMA_42 0x683a8 |
| 2633 | #define TV_V_CHROMA_0 0x68400 |
| 2634 | #define TV_V_CHROMA_42 0x684a8 |
| 2635 | |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 2636 | /* Display Port */ |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2637 | #define DP_A 0x64000 /* eDP */ |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 2638 | #define DP_B 0x64100 |
| 2639 | #define DP_C 0x64200 |
| 2640 | #define DP_D 0x64300 |
| 2641 | |
| 2642 | #define DP_PORT_EN (1 << 31) |
| 2643 | #define DP_PIPEB_SELECT (1 << 30) |
Jesse Barnes | 47a05ec | 2011-02-07 13:46:40 -0800 | [diff] [blame] | 2644 | #define DP_PIPE_MASK (1 << 30) |
| 2645 | |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 2646 | /* Link training mode - select a suitable mode for each stage */ |
| 2647 | #define DP_LINK_TRAIN_PAT_1 (0 << 28) |
| 2648 | #define DP_LINK_TRAIN_PAT_2 (1 << 28) |
| 2649 | #define DP_LINK_TRAIN_PAT_IDLE (2 << 28) |
| 2650 | #define DP_LINK_TRAIN_OFF (3 << 28) |
| 2651 | #define DP_LINK_TRAIN_MASK (3 << 28) |
| 2652 | #define DP_LINK_TRAIN_SHIFT 28 |
| 2653 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2654 | /* CPT Link training mode */ |
| 2655 | #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8) |
| 2656 | #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8) |
| 2657 | #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8) |
| 2658 | #define DP_LINK_TRAIN_OFF_CPT (3 << 8) |
| 2659 | #define DP_LINK_TRAIN_MASK_CPT (7 << 8) |
| 2660 | #define DP_LINK_TRAIN_SHIFT_CPT 8 |
| 2661 | |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 2662 | /* Signal voltages. These are mostly controlled by the other end */ |
| 2663 | #define DP_VOLTAGE_0_4 (0 << 25) |
| 2664 | #define DP_VOLTAGE_0_6 (1 << 25) |
| 2665 | #define DP_VOLTAGE_0_8 (2 << 25) |
| 2666 | #define DP_VOLTAGE_1_2 (3 << 25) |
| 2667 | #define DP_VOLTAGE_MASK (7 << 25) |
| 2668 | #define DP_VOLTAGE_SHIFT 25 |
| 2669 | |
| 2670 | /* Signal pre-emphasis levels, like voltages, the other end tells us what |
| 2671 | * they want |
| 2672 | */ |
| 2673 | #define DP_PRE_EMPHASIS_0 (0 << 22) |
| 2674 | #define DP_PRE_EMPHASIS_3_5 (1 << 22) |
| 2675 | #define DP_PRE_EMPHASIS_6 (2 << 22) |
| 2676 | #define DP_PRE_EMPHASIS_9_5 (3 << 22) |
| 2677 | #define DP_PRE_EMPHASIS_MASK (7 << 22) |
| 2678 | #define DP_PRE_EMPHASIS_SHIFT 22 |
| 2679 | |
| 2680 | /* How many wires to use. I guess 3 was too hard */ |
Daniel Vetter | 17aa6be | 2013-04-30 14:01:40 +0200 | [diff] [blame] | 2681 | #define DP_PORT_WIDTH(width) (((width) - 1) << 19) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 2682 | #define DP_PORT_WIDTH_MASK (7 << 19) |
| 2683 | |
| 2684 | /* Mystic DPCD version 1.1 special mode */ |
| 2685 | #define DP_ENHANCED_FRAMING (1 << 18) |
| 2686 | |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2687 | /* eDP */ |
| 2688 | #define DP_PLL_FREQ_270MHZ (0 << 16) |
| 2689 | #define DP_PLL_FREQ_160MHZ (1 << 16) |
| 2690 | #define DP_PLL_FREQ_MASK (3 << 16) |
| 2691 | |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 2692 | /** locked once port is enabled */ |
| 2693 | #define DP_PORT_REVERSAL (1 << 15) |
| 2694 | |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2695 | /* eDP */ |
| 2696 | #define DP_PLL_ENABLE (1 << 14) |
| 2697 | |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 2698 | /** sends the clock on lane 15 of the PEG for debug */ |
| 2699 | #define DP_CLOCK_OUTPUT_ENABLE (1 << 13) |
| 2700 | |
| 2701 | #define DP_SCRAMBLING_DISABLE (1 << 12) |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 2702 | #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 2703 | |
| 2704 | /** limit RGB values to avoid confusing TVs */ |
| 2705 | #define DP_COLOR_RANGE_16_235 (1 << 8) |
| 2706 | |
| 2707 | /** Turn on the audio link */ |
| 2708 | #define DP_AUDIO_OUTPUT_ENABLE (1 << 6) |
| 2709 | |
| 2710 | /** vs and hs sync polarity */ |
| 2711 | #define DP_SYNC_VS_HIGH (1 << 4) |
| 2712 | #define DP_SYNC_HS_HIGH (1 << 3) |
| 2713 | |
| 2714 | /** A fantasy */ |
| 2715 | #define DP_DETECTED (1 << 2) |
| 2716 | |
| 2717 | /** The aux channel provides a way to talk to the |
| 2718 | * signal sink for DDC etc. Max packet size supported |
| 2719 | * is 20 bytes in each direction, hence the 5 fixed |
| 2720 | * data registers |
| 2721 | */ |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2722 | #define DPA_AUX_CH_CTL 0x64010 |
| 2723 | #define DPA_AUX_CH_DATA1 0x64014 |
| 2724 | #define DPA_AUX_CH_DATA2 0x64018 |
| 2725 | #define DPA_AUX_CH_DATA3 0x6401c |
| 2726 | #define DPA_AUX_CH_DATA4 0x64020 |
| 2727 | #define DPA_AUX_CH_DATA5 0x64024 |
| 2728 | |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 2729 | #define DPB_AUX_CH_CTL 0x64110 |
| 2730 | #define DPB_AUX_CH_DATA1 0x64114 |
| 2731 | #define DPB_AUX_CH_DATA2 0x64118 |
| 2732 | #define DPB_AUX_CH_DATA3 0x6411c |
| 2733 | #define DPB_AUX_CH_DATA4 0x64120 |
| 2734 | #define DPB_AUX_CH_DATA5 0x64124 |
| 2735 | |
| 2736 | #define DPC_AUX_CH_CTL 0x64210 |
| 2737 | #define DPC_AUX_CH_DATA1 0x64214 |
| 2738 | #define DPC_AUX_CH_DATA2 0x64218 |
| 2739 | #define DPC_AUX_CH_DATA3 0x6421c |
| 2740 | #define DPC_AUX_CH_DATA4 0x64220 |
| 2741 | #define DPC_AUX_CH_DATA5 0x64224 |
| 2742 | |
| 2743 | #define DPD_AUX_CH_CTL 0x64310 |
| 2744 | #define DPD_AUX_CH_DATA1 0x64314 |
| 2745 | #define DPD_AUX_CH_DATA2 0x64318 |
| 2746 | #define DPD_AUX_CH_DATA3 0x6431c |
| 2747 | #define DPD_AUX_CH_DATA4 0x64320 |
| 2748 | #define DPD_AUX_CH_DATA5 0x64324 |
| 2749 | |
| 2750 | #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31) |
| 2751 | #define DP_AUX_CH_CTL_DONE (1 << 30) |
| 2752 | #define DP_AUX_CH_CTL_INTERRUPT (1 << 29) |
| 2753 | #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28) |
| 2754 | #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26) |
| 2755 | #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26) |
| 2756 | #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26) |
| 2757 | #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26) |
| 2758 | #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26) |
| 2759 | #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25) |
| 2760 | #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20) |
| 2761 | #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20 |
| 2762 | #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16) |
| 2763 | #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16 |
| 2764 | #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15) |
| 2765 | #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14) |
| 2766 | #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13) |
| 2767 | #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12) |
| 2768 | #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11) |
| 2769 | #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff) |
| 2770 | #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0 |
| 2771 | |
| 2772 | /* |
| 2773 | * Computing GMCH M and N values for the Display Port link |
| 2774 | * |
| 2775 | * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes |
| 2776 | * |
| 2777 | * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz) |
| 2778 | * |
| 2779 | * The GMCH value is used internally |
| 2780 | * |
| 2781 | * bytes_per_pixel is the number of bytes coming out of the plane, |
| 2782 | * which is after the LUTs, so we want the bytes for our color format. |
| 2783 | * For our current usage, this is always 3, one byte for R, G and B. |
| 2784 | */ |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 2785 | #define _PIPEA_DATA_M_G4X 0x70050 |
| 2786 | #define _PIPEB_DATA_M_G4X 0x71050 |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 2787 | |
| 2788 | /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */ |
| 2789 | #define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25) |
| 2790 | #define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25 |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 2791 | #define TU_SIZE_SHIFT 25 |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 2792 | |
| 2793 | #define PIPE_GMCH_DATA_M_MASK (0xffffff) |
| 2794 | |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 2795 | #define _PIPEA_DATA_N_G4X 0x70054 |
| 2796 | #define _PIPEB_DATA_N_G4X 0x71054 |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 2797 | #define PIPE_GMCH_DATA_N_MASK (0xffffff) |
| 2798 | |
| 2799 | /* |
| 2800 | * Computing Link M and N values for the Display Port link |
| 2801 | * |
| 2802 | * Link M / N = pixel_clock / ls_clk |
| 2803 | * |
| 2804 | * (the DP spec calls pixel_clock the 'strm_clk') |
| 2805 | * |
| 2806 | * The Link value is transmitted in the Main Stream |
| 2807 | * Attributes and VB-ID. |
| 2808 | */ |
| 2809 | |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 2810 | #define _PIPEA_LINK_M_G4X 0x70060 |
| 2811 | #define _PIPEB_LINK_M_G4X 0x71060 |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 2812 | #define PIPEA_DP_LINK_M_MASK (0xffffff) |
| 2813 | |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 2814 | #define _PIPEA_LINK_N_G4X 0x70064 |
| 2815 | #define _PIPEB_LINK_N_G4X 0x71064 |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 2816 | #define PIPEA_DP_LINK_N_MASK (0xffffff) |
| 2817 | |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 2818 | #define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X) |
| 2819 | #define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X) |
| 2820 | #define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X) |
| 2821 | #define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 2822 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2823 | /* Display & cursor control */ |
| 2824 | |
| 2825 | /* Pipe A */ |
Ville Syrjälä | 0c3870e | 2013-01-24 15:29:36 +0200 | [diff] [blame] | 2826 | #define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000) |
Paulo Zanoni | 837ba00 | 2012-05-04 17:18:14 -0300 | [diff] [blame] | 2827 | #define DSL_LINEMASK_GEN2 0x00000fff |
| 2828 | #define DSL_LINEMASK_GEN3 0x00001fff |
Ville Syrjälä | 0c3870e | 2013-01-24 15:29:36 +0200 | [diff] [blame] | 2829 | #define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2830 | #define PIPECONF_ENABLE (1<<31) |
| 2831 | #define PIPECONF_DISABLE 0 |
| 2832 | #define PIPECONF_DOUBLE_WIDE (1<<30) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2833 | #define I965_PIPECONF_ACTIVE (1<<30) |
Chris Wilson | f47166d | 2012-03-22 15:00:50 +0000 | [diff] [blame] | 2834 | #define PIPECONF_FRAME_START_DELAY_MASK (3<<27) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2835 | #define PIPECONF_SINGLE_WIDE 0 |
| 2836 | #define PIPECONF_PIPE_UNLOCKED 0 |
| 2837 | #define PIPECONF_PIPE_LOCKED (1<<25) |
| 2838 | #define PIPECONF_PALETTE 0 |
| 2839 | #define PIPECONF_GAMMA (1<<24) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2840 | #define PIPECONF_FORCE_BORDER (1<<25) |
Christian Schmidt | 59df7b1 | 2011-12-19 20:03:33 +0100 | [diff] [blame] | 2841 | #define PIPECONF_INTERLACE_MASK (7 << 21) |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 2842 | #define PIPECONF_INTERLACE_MASK_HSW (3 << 21) |
Daniel Vetter | d442ae1 | 2012-01-28 14:49:19 +0100 | [diff] [blame] | 2843 | /* Note that pre-gen3 does not support interlaced display directly. Panel |
| 2844 | * fitting must be disabled on pre-ilk for interlaced. */ |
| 2845 | #define PIPECONF_PROGRESSIVE (0 << 21) |
| 2846 | #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */ |
| 2847 | #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */ |
| 2848 | #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21) |
| 2849 | #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */ |
| 2850 | /* Ironlake and later have a complete new set of values for interlaced. PFIT |
| 2851 | * means panel fitter required, PF means progressive fetch, DBL means power |
| 2852 | * saving pixel doubling. */ |
| 2853 | #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21) |
| 2854 | #define PIPECONF_INTERLACED_ILK (3 << 21) |
| 2855 | #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */ |
| 2856 | #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */ |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 2857 | #define PIPECONF_INTERLACE_MODE_MASK (7 << 21) |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 2858 | #define PIPECONF_CXSR_DOWNCLOCK (1<<16) |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 2859 | #define PIPECONF_COLOR_RANGE_SELECT (1 << 13) |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 2860 | #define PIPECONF_BPC_MASK (0x7 << 5) |
| 2861 | #define PIPECONF_8BPC (0<<5) |
| 2862 | #define PIPECONF_10BPC (1<<5) |
| 2863 | #define PIPECONF_6BPC (2<<5) |
| 2864 | #define PIPECONF_12BPC (3<<5) |
Jesse Barnes | 4f0d1af | 2010-09-07 14:48:05 -0700 | [diff] [blame] | 2865 | #define PIPECONF_DITHER_EN (1<<4) |
| 2866 | #define PIPECONF_DITHER_TYPE_MASK (0x0000000c) |
| 2867 | #define PIPECONF_DITHER_TYPE_SP (0<<2) |
| 2868 | #define PIPECONF_DITHER_TYPE_ST1 (1<<2) |
| 2869 | #define PIPECONF_DITHER_TYPE_ST2 (2<<2) |
| 2870 | #define PIPECONF_DITHER_TYPE_TEMP (3<<2) |
Ville Syrjälä | 0c3870e | 2013-01-24 15:29:36 +0200 | [diff] [blame] | 2871 | #define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2872 | #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31) |
Jesse Barnes | c46ce4d | 2012-03-28 13:39:24 -0700 | [diff] [blame] | 2873 | #define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2874 | #define PIPE_CRC_ERROR_ENABLE (1UL<<29) |
| 2875 | #define PIPE_CRC_DONE_ENABLE (1UL<<28) |
| 2876 | #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27) |
Jesse Barnes | c46ce4d | 2012-03-28 13:39:24 -0700 | [diff] [blame] | 2877 | #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2878 | #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26) |
| 2879 | #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25) |
| 2880 | #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24) |
| 2881 | #define PIPE_DPST_EVENT_ENABLE (1UL<<23) |
Ville Syrjälä | c70af1e | 2013-01-16 19:59:03 +0200 | [diff] [blame] | 2882 | #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2883 | #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22) |
| 2884 | #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21) |
| 2885 | #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20) |
| 2886 | #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */ |
| 2887 | #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */ |
| 2888 | #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17) |
Jesse Barnes | c46ce4d | 2012-03-28 13:39:24 -0700 | [diff] [blame] | 2889 | #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2890 | #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16) |
Jesse Barnes | c46ce4d | 2012-03-28 13:39:24 -0700 | [diff] [blame] | 2891 | #define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15) |
Ville Syrjälä | c70af1e | 2013-01-16 19:59:03 +0200 | [diff] [blame] | 2892 | #define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2893 | #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13) |
| 2894 | #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12) |
| 2895 | #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11) |
Jesse Barnes | c46ce4d | 2012-03-28 13:39:24 -0700 | [diff] [blame] | 2896 | #define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2897 | #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10) |
| 2898 | #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9) |
| 2899 | #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8) |
| 2900 | #define PIPE_DPST_EVENT_STATUS (1UL<<7) |
| 2901 | #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6) |
| 2902 | #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5) |
| 2903 | #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4) |
| 2904 | #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */ |
| 2905 | #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */ |
| 2906 | #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1) |
| 2907 | #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0) |
| 2908 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 2909 | #define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC) |
Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 2910 | #define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 2911 | #define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL) |
| 2912 | #define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH) |
| 2913 | #define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL) |
| 2914 | #define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2915 | |
Ville Syrjälä | b41fbda | 2013-01-24 15:29:41 +0200 | [diff] [blame] | 2916 | #define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028) |
Jesse Barnes | 7983117 | 2012-06-20 10:53:12 -0700 | [diff] [blame] | 2917 | #define PIPEB_LINE_COMPARE_INT_EN (1<<29) |
Jesse Barnes | c46ce4d | 2012-03-28 13:39:24 -0700 | [diff] [blame] | 2918 | #define PIPEB_HLINE_INT_EN (1<<28) |
| 2919 | #define PIPEB_VBLANK_INT_EN (1<<27) |
| 2920 | #define SPRITED_FLIPDONE_INT_EN (1<<26) |
| 2921 | #define SPRITEC_FLIPDONE_INT_EN (1<<25) |
| 2922 | #define PLANEB_FLIPDONE_INT_EN (1<<24) |
Jesse Barnes | 7983117 | 2012-06-20 10:53:12 -0700 | [diff] [blame] | 2923 | #define PIPEA_LINE_COMPARE_INT_EN (1<<21) |
Jesse Barnes | c46ce4d | 2012-03-28 13:39:24 -0700 | [diff] [blame] | 2924 | #define PIPEA_HLINE_INT_EN (1<<20) |
| 2925 | #define PIPEA_VBLANK_INT_EN (1<<19) |
| 2926 | #define SPRITEB_FLIPDONE_INT_EN (1<<18) |
| 2927 | #define SPRITEA_FLIPDONE_INT_EN (1<<17) |
| 2928 | #define PLANEA_FLIPDONE_INT_EN (1<<16) |
| 2929 | |
Ville Syrjälä | b41fbda | 2013-01-24 15:29:41 +0200 | [diff] [blame] | 2930 | #define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */ |
Jesse Barnes | c46ce4d | 2012-03-28 13:39:24 -0700 | [diff] [blame] | 2931 | #define CURSORB_INVALID_GTT_INT_EN (1<<23) |
| 2932 | #define CURSORA_INVALID_GTT_INT_EN (1<<22) |
| 2933 | #define SPRITED_INVALID_GTT_INT_EN (1<<21) |
| 2934 | #define SPRITEC_INVALID_GTT_INT_EN (1<<20) |
| 2935 | #define PLANEB_INVALID_GTT_INT_EN (1<<19) |
| 2936 | #define SPRITEB_INVALID_GTT_INT_EN (1<<18) |
| 2937 | #define SPRITEA_INVALID_GTT_INT_EN (1<<17) |
| 2938 | #define PLANEA_INVALID_GTT_INT_EN (1<<16) |
| 2939 | #define DPINVGTT_EN_MASK 0xff0000 |
| 2940 | #define CURSORB_INVALID_GTT_STATUS (1<<7) |
| 2941 | #define CURSORA_INVALID_GTT_STATUS (1<<6) |
| 2942 | #define SPRITED_INVALID_GTT_STATUS (1<<5) |
| 2943 | #define SPRITEC_INVALID_GTT_STATUS (1<<4) |
| 2944 | #define PLANEB_INVALID_GTT_STATUS (1<<3) |
| 2945 | #define SPRITEB_INVALID_GTT_STATUS (1<<2) |
| 2946 | #define SPRITEA_INVALID_GTT_STATUS (1<<1) |
| 2947 | #define PLANEA_INVALID_GTT_STATUS (1<<0) |
| 2948 | #define DPINVGTT_STATUS_MASK 0xff |
| 2949 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2950 | #define DSPARB 0x70030 |
| 2951 | #define DSPARB_CSTART_MASK (0x7f << 7) |
| 2952 | #define DSPARB_CSTART_SHIFT 7 |
| 2953 | #define DSPARB_BSTART_MASK (0x7f) |
| 2954 | #define DSPARB_BSTART_SHIFT 0 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 2955 | #define DSPARB_BEND_SHIFT 9 /* on 855 */ |
| 2956 | #define DSPARB_AEND_SHIFT 0 |
| 2957 | |
Ville Syrjälä | 90f7da3 | 2013-01-24 15:29:39 +0200 | [diff] [blame] | 2958 | #define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034) |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 2959 | #define DSPFW_SR_SHIFT 23 |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2960 | #define DSPFW_SR_MASK (0x1ff<<23) |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 2961 | #define DSPFW_CURSORB_SHIFT 16 |
Zhao Yakui | d429434 | 2010-03-22 22:45:36 +0800 | [diff] [blame] | 2962 | #define DSPFW_CURSORB_MASK (0x3f<<16) |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 2963 | #define DSPFW_PLANEB_SHIFT 8 |
Zhao Yakui | d429434 | 2010-03-22 22:45:36 +0800 | [diff] [blame] | 2964 | #define DSPFW_PLANEB_MASK (0x7f<<8) |
| 2965 | #define DSPFW_PLANEA_MASK (0x7f) |
Ville Syrjälä | 90f7da3 | 2013-01-24 15:29:39 +0200 | [diff] [blame] | 2966 | #define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038) |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 2967 | #define DSPFW_CURSORA_MASK 0x00003f00 |
Zhao Yakui | 21bd770 | 2010-01-13 14:10:50 +0000 | [diff] [blame] | 2968 | #define DSPFW_CURSORA_SHIFT 8 |
Zhao Yakui | d429434 | 2010-03-22 22:45:36 +0800 | [diff] [blame] | 2969 | #define DSPFW_PLANEC_MASK (0x7f) |
Ville Syrjälä | 90f7da3 | 2013-01-24 15:29:39 +0200 | [diff] [blame] | 2970 | #define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c) |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 2971 | #define DSPFW_HPLL_SR_EN (1<<31) |
| 2972 | #define DSPFW_CURSOR_SR_SHIFT 24 |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 2973 | #define PINEVIEW_SELF_REFRESH_EN (1<<30) |
Zhao Yakui | d429434 | 2010-03-22 22:45:36 +0800 | [diff] [blame] | 2974 | #define DSPFW_CURSOR_SR_MASK (0x3f<<24) |
| 2975 | #define DSPFW_HPLL_CURSOR_SHIFT 16 |
| 2976 | #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16) |
| 2977 | #define DSPFW_HPLL_SR_MASK (0x1ff) |
Jesse Barnes | 12569ad | 2013-03-08 10:45:59 -0800 | [diff] [blame] | 2978 | #define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070) |
| 2979 | #define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c) |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 2980 | |
Gajanan Bhat | 12a3c05 | 2012-03-28 13:39:30 -0700 | [diff] [blame] | 2981 | /* drain latency register values*/ |
| 2982 | #define DRAIN_LATENCY_PRECISION_32 32 |
| 2983 | #define DRAIN_LATENCY_PRECISION_16 16 |
Ville Syrjälä | 8f6d8ee | 2013-01-24 15:29:38 +0200 | [diff] [blame] | 2984 | #define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050) |
Gajanan Bhat | 12a3c05 | 2012-03-28 13:39:30 -0700 | [diff] [blame] | 2985 | #define DDL_CURSORA_PRECISION_32 (1<<31) |
| 2986 | #define DDL_CURSORA_PRECISION_16 (0<<31) |
| 2987 | #define DDL_CURSORA_SHIFT 24 |
| 2988 | #define DDL_PLANEA_PRECISION_32 (1<<7) |
| 2989 | #define DDL_PLANEA_PRECISION_16 (0<<7) |
Ville Syrjälä | 8f6d8ee | 2013-01-24 15:29:38 +0200 | [diff] [blame] | 2990 | #define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054) |
Gajanan Bhat | 12a3c05 | 2012-03-28 13:39:30 -0700 | [diff] [blame] | 2991 | #define DDL_CURSORB_PRECISION_32 (1<<31) |
| 2992 | #define DDL_CURSORB_PRECISION_16 (0<<31) |
| 2993 | #define DDL_CURSORB_SHIFT 24 |
| 2994 | #define DDL_PLANEB_PRECISION_32 (1<<7) |
| 2995 | #define DDL_PLANEB_PRECISION_16 (0<<7) |
| 2996 | |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 2997 | /* FIFO watermark sizes etc */ |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 2998 | #define G4X_FIFO_LINE_SIZE 64 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 2999 | #define I915_FIFO_LINE_SIZE 64 |
| 3000 | #define I830_FIFO_LINE_SIZE 32 |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 3001 | |
Jesse Barnes | ceb0424 | 2012-03-28 13:39:22 -0700 | [diff] [blame] | 3002 | #define VALLEYVIEW_FIFO_SIZE 255 |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 3003 | #define G4X_FIFO_SIZE 127 |
Zhao Yakui | 1b07e04 | 2010-06-12 14:32:24 +0800 | [diff] [blame] | 3004 | #define I965_FIFO_SIZE 512 |
| 3005 | #define I945_FIFO_SIZE 127 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 3006 | #define I915_FIFO_SIZE 95 |
Jesse Barnes | dff33cf | 2009-07-14 10:15:56 -0700 | [diff] [blame] | 3007 | #define I855GM_FIFO_SIZE 127 /* In cachelines */ |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 3008 | #define I830_FIFO_SIZE 95 |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 3009 | |
Jesse Barnes | ceb0424 | 2012-03-28 13:39:22 -0700 | [diff] [blame] | 3010 | #define VALLEYVIEW_MAX_WM 0xff |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 3011 | #define G4X_MAX_WM 0x3f |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 3012 | #define I915_MAX_WM 0x3f |
| 3013 | |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 3014 | #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */ |
| 3015 | #define PINEVIEW_FIFO_LINE_SIZE 64 |
| 3016 | #define PINEVIEW_MAX_WM 0x1ff |
| 3017 | #define PINEVIEW_DFT_WM 0x3f |
| 3018 | #define PINEVIEW_DFT_HPLLOFF_WM 0 |
| 3019 | #define PINEVIEW_GUARD_WM 10 |
| 3020 | #define PINEVIEW_CURSOR_FIFO 64 |
| 3021 | #define PINEVIEW_CURSOR_MAX_WM 0x3f |
| 3022 | #define PINEVIEW_CURSOR_DFT_WM 0 |
| 3023 | #define PINEVIEW_CURSOR_GUARD_WM 5 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 3024 | |
Jesse Barnes | ceb0424 | 2012-03-28 13:39:22 -0700 | [diff] [blame] | 3025 | #define VALLEYVIEW_CURSOR_MAX_WM 64 |
Zhao Yakui | 4fe5e61 | 2010-06-12 14:32:25 +0800 | [diff] [blame] | 3026 | #define I965_CURSOR_FIFO 64 |
| 3027 | #define I965_CURSOR_MAX_WM 32 |
| 3028 | #define I965_CURSOR_DFT_WM 8 |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 3029 | |
| 3030 | /* define the Watermark register on Ironlake */ |
| 3031 | #define WM0_PIPEA_ILK 0x45100 |
| 3032 | #define WM0_PIPE_PLANE_MASK (0x7f<<16) |
| 3033 | #define WM0_PIPE_PLANE_SHIFT 16 |
| 3034 | #define WM0_PIPE_SPRITE_MASK (0x3f<<8) |
| 3035 | #define WM0_PIPE_SPRITE_SHIFT 8 |
| 3036 | #define WM0_PIPE_CURSOR_MASK (0x1f) |
| 3037 | |
| 3038 | #define WM0_PIPEB_ILK 0x45104 |
Jesse Barnes | d6c892d | 2011-10-12 15:36:42 -0700 | [diff] [blame] | 3039 | #define WM0_PIPEC_IVB 0x45200 |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 3040 | #define WM1_LP_ILK 0x45108 |
| 3041 | #define WM1_LP_SR_EN (1<<31) |
| 3042 | #define WM1_LP_LATENCY_SHIFT 24 |
| 3043 | #define WM1_LP_LATENCY_MASK (0x7f<<24) |
Chris Wilson | 4ed765f | 2010-09-11 10:46:47 +0100 | [diff] [blame] | 3044 | #define WM1_LP_FBC_MASK (0xf<<20) |
| 3045 | #define WM1_LP_FBC_SHIFT 20 |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 3046 | #define WM1_LP_SR_MASK (0x1ff<<8) |
| 3047 | #define WM1_LP_SR_SHIFT 8 |
| 3048 | #define WM1_LP_CURSOR_MASK (0x3f) |
Jesse Barnes | dd8849c | 2010-09-09 11:58:02 -0700 | [diff] [blame] | 3049 | #define WM2_LP_ILK 0x4510c |
| 3050 | #define WM2_LP_EN (1<<31) |
| 3051 | #define WM3_LP_ILK 0x45110 |
| 3052 | #define WM3_LP_EN (1<<31) |
| 3053 | #define WM1S_LP_ILK 0x45120 |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 3054 | #define WM2S_LP_IVB 0x45124 |
| 3055 | #define WM3S_LP_IVB 0x45128 |
Jesse Barnes | dd8849c | 2010-09-09 11:58:02 -0700 | [diff] [blame] | 3056 | #define WM1S_LP_EN (1<<31) |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 3057 | |
| 3058 | /* Memory latency timer register */ |
| 3059 | #define MLTR_ILK 0x11222 |
Jesse Barnes | b79d499 | 2010-12-21 13:10:23 -0800 | [diff] [blame] | 3060 | #define MLTR_WM1_SHIFT 0 |
| 3061 | #define MLTR_WM2_SHIFT 8 |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 3062 | /* the unit of memory self-refresh latency time is 0.5us */ |
| 3063 | #define ILK_SRLT_MASK 0x3f |
Jesse Barnes | b79d499 | 2010-12-21 13:10:23 -0800 | [diff] [blame] | 3064 | #define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK) |
| 3065 | #define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT) |
| 3066 | #define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT) |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 3067 | |
| 3068 | /* define the fifo size on Ironlake */ |
| 3069 | #define ILK_DISPLAY_FIFO 128 |
| 3070 | #define ILK_DISPLAY_MAXWM 64 |
| 3071 | #define ILK_DISPLAY_DFTWM 8 |
Zhao Yakui | c936f44 | 2010-06-12 14:32:26 +0800 | [diff] [blame] | 3072 | #define ILK_CURSOR_FIFO 32 |
| 3073 | #define ILK_CURSOR_MAXWM 16 |
| 3074 | #define ILK_CURSOR_DFTWM 8 |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 3075 | |
| 3076 | #define ILK_DISPLAY_SR_FIFO 512 |
| 3077 | #define ILK_DISPLAY_MAX_SRWM 0x1ff |
| 3078 | #define ILK_DISPLAY_DFT_SRWM 0x3f |
| 3079 | #define ILK_CURSOR_SR_FIFO 64 |
| 3080 | #define ILK_CURSOR_MAX_SRWM 0x3f |
| 3081 | #define ILK_CURSOR_DFT_SRWM 8 |
| 3082 | |
| 3083 | #define ILK_FIFO_LINE_SIZE 64 |
| 3084 | |
Yuanhan Liu | 1398261 | 2010-12-15 15:42:31 +0800 | [diff] [blame] | 3085 | /* define the WM info on Sandybridge */ |
| 3086 | #define SNB_DISPLAY_FIFO 128 |
| 3087 | #define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */ |
| 3088 | #define SNB_DISPLAY_DFTWM 8 |
| 3089 | #define SNB_CURSOR_FIFO 32 |
| 3090 | #define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */ |
| 3091 | #define SNB_CURSOR_DFTWM 8 |
| 3092 | |
| 3093 | #define SNB_DISPLAY_SR_FIFO 512 |
| 3094 | #define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */ |
| 3095 | #define SNB_DISPLAY_DFT_SRWM 0x3f |
| 3096 | #define SNB_CURSOR_SR_FIFO 64 |
| 3097 | #define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */ |
| 3098 | #define SNB_CURSOR_DFT_SRWM 8 |
| 3099 | |
| 3100 | #define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */ |
| 3101 | |
| 3102 | #define SNB_FIFO_LINE_SIZE 64 |
| 3103 | |
| 3104 | |
| 3105 | /* the address where we get all kinds of latency value */ |
| 3106 | #define SSKPD 0x5d10 |
| 3107 | #define SSKPD_WM_MASK 0x3f |
| 3108 | #define SSKPD_WM0_SHIFT 0 |
| 3109 | #define SSKPD_WM1_SHIFT 8 |
| 3110 | #define SSKPD_WM2_SHIFT 16 |
| 3111 | #define SSKPD_WM3_SHIFT 24 |
| 3112 | |
| 3113 | #define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK) |
| 3114 | #define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT) |
| 3115 | #define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT) |
| 3116 | #define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT) |
| 3117 | #define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT) |
| 3118 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3119 | /* |
| 3120 | * The two pipe frame counter registers are not synchronized, so |
| 3121 | * reading a stable value is somewhat tricky. The following code |
| 3122 | * should work: |
| 3123 | * |
| 3124 | * do { |
| 3125 | * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> |
| 3126 | * PIPE_FRAME_HIGH_SHIFT; |
| 3127 | * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >> |
| 3128 | * PIPE_FRAME_LOW_SHIFT); |
| 3129 | * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> |
| 3130 | * PIPE_FRAME_HIGH_SHIFT); |
| 3131 | * } while (high1 != high2); |
| 3132 | * frame = (high1 << 8) | low1; |
| 3133 | */ |
Ville Syrjälä | 0c3870e | 2013-01-24 15:29:36 +0200 | [diff] [blame] | 3134 | #define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3135 | #define PIPE_FRAME_HIGH_MASK 0x0000ffff |
| 3136 | #define PIPE_FRAME_HIGH_SHIFT 0 |
Ville Syrjälä | 0c3870e | 2013-01-24 15:29:36 +0200 | [diff] [blame] | 3137 | #define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3138 | #define PIPE_FRAME_LOW_MASK 0xff000000 |
| 3139 | #define PIPE_FRAME_LOW_SHIFT 24 |
| 3140 | #define PIPE_PIXEL_MASK 0x00ffffff |
| 3141 | #define PIPE_PIXEL_SHIFT 0 |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 3142 | /* GM45+ just has to be different */ |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 3143 | #define _PIPEA_FRMCOUNT_GM45 0x70040 |
| 3144 | #define _PIPEA_FLIPCOUNT_GM45 0x70044 |
| 3145 | #define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3146 | |
| 3147 | /* Cursor A & B regs */ |
Ville Syrjälä | 9dc33f3 | 2013-01-24 15:29:37 +0200 | [diff] [blame] | 3148 | #define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080) |
Jesse Barnes | 14b6039 | 2009-05-20 16:47:08 -0400 | [diff] [blame] | 3149 | /* Old style CUR*CNTR flags (desktop 8xx) */ |
| 3150 | #define CURSOR_ENABLE 0x80000000 |
| 3151 | #define CURSOR_GAMMA_ENABLE 0x40000000 |
| 3152 | #define CURSOR_STRIDE_MASK 0x30000000 |
Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 3153 | #define CURSOR_PIPE_CSC_ENABLE (1<<24) |
Jesse Barnes | 14b6039 | 2009-05-20 16:47:08 -0400 | [diff] [blame] | 3154 | #define CURSOR_FORMAT_SHIFT 24 |
| 3155 | #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT) |
| 3156 | #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT) |
| 3157 | #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT) |
| 3158 | #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT) |
| 3159 | #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT) |
| 3160 | #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT) |
| 3161 | /* New style CUR*CNTR flags */ |
| 3162 | #define CURSOR_MODE 0x27 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3163 | #define CURSOR_MODE_DISABLE 0x00 |
| 3164 | #define CURSOR_MODE_64_32B_AX 0x07 |
| 3165 | #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX) |
Jesse Barnes | 14b6039 | 2009-05-20 16:47:08 -0400 | [diff] [blame] | 3166 | #define MCURSOR_PIPE_SELECT (1 << 28) |
| 3167 | #define MCURSOR_PIPE_A 0x00 |
| 3168 | #define MCURSOR_PIPE_B (1 << 28) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3169 | #define MCURSOR_GAMMA_ENABLE (1 << 26) |
Ville Syrjälä | 9dc33f3 | 2013-01-24 15:29:37 +0200 | [diff] [blame] | 3170 | #define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084) |
| 3171 | #define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3172 | #define CURSOR_POS_MASK 0x007FF |
| 3173 | #define CURSOR_POS_SIGN 0x8000 |
| 3174 | #define CURSOR_X_SHIFT 0 |
| 3175 | #define CURSOR_Y_SHIFT 16 |
Jesse Barnes | 14b6039 | 2009-05-20 16:47:08 -0400 | [diff] [blame] | 3176 | #define CURSIZE 0x700a0 |
Ville Syrjälä | 9dc33f3 | 2013-01-24 15:29:37 +0200 | [diff] [blame] | 3177 | #define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0) |
| 3178 | #define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4) |
| 3179 | #define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3180 | |
Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 3181 | #define _CURBCNTR_IVB 0x71080 |
| 3182 | #define _CURBBASE_IVB 0x71084 |
| 3183 | #define _CURBPOS_IVB 0x71088 |
| 3184 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 3185 | #define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR) |
| 3186 | #define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE) |
| 3187 | #define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS) |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 3188 | |
Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 3189 | #define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB) |
| 3190 | #define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB) |
| 3191 | #define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB) |
| 3192 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3193 | /* Display A control */ |
Ville Syrjälä | 895abf0 | 2013-01-24 15:29:35 +0200 | [diff] [blame] | 3194 | #define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3195 | #define DISPLAY_PLANE_ENABLE (1<<31) |
| 3196 | #define DISPLAY_PLANE_DISABLE 0 |
| 3197 | #define DISPPLANE_GAMMA_ENABLE (1<<30) |
| 3198 | #define DISPPLANE_GAMMA_DISABLE 0 |
| 3199 | #define DISPPLANE_PIXFORMAT_MASK (0xf<<26) |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3200 | #define DISPPLANE_YUV422 (0x0<<26) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3201 | #define DISPPLANE_8BPP (0x2<<26) |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3202 | #define DISPPLANE_BGRA555 (0x3<<26) |
| 3203 | #define DISPPLANE_BGRX555 (0x4<<26) |
| 3204 | #define DISPPLANE_BGRX565 (0x5<<26) |
| 3205 | #define DISPPLANE_BGRX888 (0x6<<26) |
| 3206 | #define DISPPLANE_BGRA888 (0x7<<26) |
| 3207 | #define DISPPLANE_RGBX101010 (0x8<<26) |
| 3208 | #define DISPPLANE_RGBA101010 (0x9<<26) |
| 3209 | #define DISPPLANE_BGRX101010 (0xa<<26) |
| 3210 | #define DISPPLANE_RGBX161616 (0xc<<26) |
| 3211 | #define DISPPLANE_RGBX888 (0xe<<26) |
| 3212 | #define DISPPLANE_RGBA888 (0xf<<26) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3213 | #define DISPPLANE_STEREO_ENABLE (1<<25) |
| 3214 | #define DISPPLANE_STEREO_DISABLE 0 |
Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 3215 | #define DISPPLANE_PIPE_CSC_ENABLE (1<<24) |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 3216 | #define DISPPLANE_SEL_PIPE_SHIFT 24 |
| 3217 | #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3218 | #define DISPPLANE_SEL_PIPE_A 0 |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 3219 | #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3220 | #define DISPPLANE_SRC_KEY_ENABLE (1<<22) |
| 3221 | #define DISPPLANE_SRC_KEY_DISABLE 0 |
| 3222 | #define DISPPLANE_LINE_DOUBLE (1<<20) |
| 3223 | #define DISPPLANE_NO_LINE_DOUBLE 0 |
| 3224 | #define DISPPLANE_STEREO_POLARITY_FIRST 0 |
| 3225 | #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18) |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 3226 | #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */ |
Jesse Barnes | f544847 | 2009-04-14 14:17:47 -0700 | [diff] [blame] | 3227 | #define DISPPLANE_TILED (1<<10) |
Ville Syrjälä | 895abf0 | 2013-01-24 15:29:35 +0200 | [diff] [blame] | 3228 | #define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184) |
| 3229 | #define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188) |
| 3230 | #define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */ |
| 3231 | #define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190) |
| 3232 | #define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */ |
| 3233 | #define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */ |
| 3234 | #define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */ |
| 3235 | #define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3236 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 3237 | #define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR) |
| 3238 | #define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR) |
| 3239 | #define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE) |
| 3240 | #define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS) |
| 3241 | #define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE) |
| 3242 | #define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF) |
| 3243 | #define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF) |
Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 3244 | #define DSPLINOFF(plane) DSPADDR(plane) |
Damien Lespiau | bc1c91e | 2012-10-29 12:14:21 +0000 | [diff] [blame] | 3245 | #define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET) |
Ville Syrjälä | 32ae46bf | 2012-11-01 19:26:45 +0200 | [diff] [blame] | 3246 | #define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3247 | |
Armin Reese | 446f254 | 2012-03-30 16:20:16 -0700 | [diff] [blame] | 3248 | /* Display/Sprite base address macros */ |
| 3249 | #define DISP_BASEADDR_MASK (0xfffff000) |
| 3250 | #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK) |
| 3251 | #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK) |
| 3252 | #define I915_MODIFY_DISPBASE(reg, gfx_addr) \ |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 3253 | (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg)))) |
Armin Reese | 446f254 | 2012-03-30 16:20:16 -0700 | [diff] [blame] | 3254 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3255 | /* VBIOS flags */ |
Ville Syrjälä | 80a75f7 | 2013-01-24 15:29:33 +0200 | [diff] [blame] | 3256 | #define SWF00 (dev_priv->info->display_mmio_offset + 0x71410) |
| 3257 | #define SWF01 (dev_priv->info->display_mmio_offset + 0x71414) |
| 3258 | #define SWF02 (dev_priv->info->display_mmio_offset + 0x71418) |
| 3259 | #define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c) |
| 3260 | #define SWF04 (dev_priv->info->display_mmio_offset + 0x71420) |
| 3261 | #define SWF05 (dev_priv->info->display_mmio_offset + 0x71424) |
| 3262 | #define SWF06 (dev_priv->info->display_mmio_offset + 0x71428) |
| 3263 | #define SWF10 (dev_priv->info->display_mmio_offset + 0x70410) |
| 3264 | #define SWF11 (dev_priv->info->display_mmio_offset + 0x70414) |
| 3265 | #define SWF14 (dev_priv->info->display_mmio_offset + 0x71420) |
| 3266 | #define SWF30 (dev_priv->info->display_mmio_offset + 0x72414) |
| 3267 | #define SWF31 (dev_priv->info->display_mmio_offset + 0x72418) |
| 3268 | #define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3269 | |
| 3270 | /* Pipe B */ |
Ville Syrjälä | 0c3870e | 2013-01-24 15:29:36 +0200 | [diff] [blame] | 3271 | #define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000) |
| 3272 | #define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008) |
| 3273 | #define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024) |
| 3274 | #define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040) |
| 3275 | #define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 3276 | #define _PIPEB_FRMCOUNT_GM45 0x71040 |
| 3277 | #define _PIPEB_FLIPCOUNT_GM45 0x71044 |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 3278 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3279 | |
| 3280 | /* Display B control */ |
Ville Syrjälä | 895abf0 | 2013-01-24 15:29:35 +0200 | [diff] [blame] | 3281 | #define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3282 | #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15) |
| 3283 | #define DISPPLANE_ALPHA_TRANS_DISABLE 0 |
| 3284 | #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0 |
| 3285 | #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1) |
Ville Syrjälä | 895abf0 | 2013-01-24 15:29:35 +0200 | [diff] [blame] | 3286 | #define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184) |
| 3287 | #define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188) |
| 3288 | #define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C) |
| 3289 | #define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190) |
| 3290 | #define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C) |
| 3291 | #define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4) |
| 3292 | #define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4) |
| 3293 | #define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3294 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 3295 | /* Sprite A control */ |
| 3296 | #define _DVSACNTR 0x72180 |
| 3297 | #define DVS_ENABLE (1<<31) |
| 3298 | #define DVS_GAMMA_ENABLE (1<<30) |
| 3299 | #define DVS_PIXFORMAT_MASK (3<<25) |
| 3300 | #define DVS_FORMAT_YUV422 (0<<25) |
| 3301 | #define DVS_FORMAT_RGBX101010 (1<<25) |
| 3302 | #define DVS_FORMAT_RGBX888 (2<<25) |
| 3303 | #define DVS_FORMAT_RGBX161616 (3<<25) |
Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 3304 | #define DVS_PIPE_CSC_ENABLE (1<<24) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 3305 | #define DVS_SOURCE_KEY (1<<22) |
Jesse Barnes | ab2f9df | 2012-02-27 12:40:10 -0800 | [diff] [blame] | 3306 | #define DVS_RGB_ORDER_XBGR (1<<20) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 3307 | #define DVS_YUV_BYTE_ORDER_MASK (3<<16) |
| 3308 | #define DVS_YUV_ORDER_YUYV (0<<16) |
| 3309 | #define DVS_YUV_ORDER_UYVY (1<<16) |
| 3310 | #define DVS_YUV_ORDER_YVYU (2<<16) |
| 3311 | #define DVS_YUV_ORDER_VYUY (3<<16) |
| 3312 | #define DVS_DEST_KEY (1<<2) |
| 3313 | #define DVS_TRICKLE_FEED_DISABLE (1<<14) |
| 3314 | #define DVS_TILED (1<<10) |
| 3315 | #define _DVSALINOFF 0x72184 |
| 3316 | #define _DVSASTRIDE 0x72188 |
| 3317 | #define _DVSAPOS 0x7218c |
| 3318 | #define _DVSASIZE 0x72190 |
| 3319 | #define _DVSAKEYVAL 0x72194 |
| 3320 | #define _DVSAKEYMSK 0x72198 |
| 3321 | #define _DVSASURF 0x7219c |
| 3322 | #define _DVSAKEYMAXVAL 0x721a0 |
| 3323 | #define _DVSATILEOFF 0x721a4 |
| 3324 | #define _DVSASURFLIVE 0x721ac |
| 3325 | #define _DVSASCALE 0x72204 |
| 3326 | #define DVS_SCALE_ENABLE (1<<31) |
| 3327 | #define DVS_FILTER_MASK (3<<29) |
| 3328 | #define DVS_FILTER_MEDIUM (0<<29) |
| 3329 | #define DVS_FILTER_ENHANCING (1<<29) |
| 3330 | #define DVS_FILTER_SOFTENING (2<<29) |
| 3331 | #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */ |
| 3332 | #define DVS_VERTICAL_OFFSET_ENABLE (1<<27) |
| 3333 | #define _DVSAGAMC 0x72300 |
| 3334 | |
| 3335 | #define _DVSBCNTR 0x73180 |
| 3336 | #define _DVSBLINOFF 0x73184 |
| 3337 | #define _DVSBSTRIDE 0x73188 |
| 3338 | #define _DVSBPOS 0x7318c |
| 3339 | #define _DVSBSIZE 0x73190 |
| 3340 | #define _DVSBKEYVAL 0x73194 |
| 3341 | #define _DVSBKEYMSK 0x73198 |
| 3342 | #define _DVSBSURF 0x7319c |
| 3343 | #define _DVSBKEYMAXVAL 0x731a0 |
| 3344 | #define _DVSBTILEOFF 0x731a4 |
| 3345 | #define _DVSBSURFLIVE 0x731ac |
| 3346 | #define _DVSBSCALE 0x73204 |
| 3347 | #define _DVSBGAMC 0x73300 |
| 3348 | |
| 3349 | #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR) |
| 3350 | #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF) |
| 3351 | #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE) |
| 3352 | #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS) |
| 3353 | #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF) |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 3354 | #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 3355 | #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE) |
| 3356 | #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE) |
| 3357 | #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF) |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 3358 | #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL) |
| 3359 | #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK) |
Ville Syrjälä | 32ae46bf | 2012-11-01 19:26:45 +0200 | [diff] [blame] | 3360 | #define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 3361 | |
| 3362 | #define _SPRA_CTL 0x70280 |
| 3363 | #define SPRITE_ENABLE (1<<31) |
| 3364 | #define SPRITE_GAMMA_ENABLE (1<<30) |
| 3365 | #define SPRITE_PIXFORMAT_MASK (7<<25) |
| 3366 | #define SPRITE_FORMAT_YUV422 (0<<25) |
| 3367 | #define SPRITE_FORMAT_RGBX101010 (1<<25) |
| 3368 | #define SPRITE_FORMAT_RGBX888 (2<<25) |
| 3369 | #define SPRITE_FORMAT_RGBX161616 (3<<25) |
| 3370 | #define SPRITE_FORMAT_YUV444 (4<<25) |
| 3371 | #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */ |
Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 3372 | #define SPRITE_PIPE_CSC_ENABLE (1<<24) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 3373 | #define SPRITE_SOURCE_KEY (1<<22) |
| 3374 | #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */ |
| 3375 | #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19) |
| 3376 | #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */ |
| 3377 | #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16) |
| 3378 | #define SPRITE_YUV_ORDER_YUYV (0<<16) |
| 3379 | #define SPRITE_YUV_ORDER_UYVY (1<<16) |
| 3380 | #define SPRITE_YUV_ORDER_YVYU (2<<16) |
| 3381 | #define SPRITE_YUV_ORDER_VYUY (3<<16) |
| 3382 | #define SPRITE_TRICKLE_FEED_DISABLE (1<<14) |
| 3383 | #define SPRITE_INT_GAMMA_ENABLE (1<<13) |
| 3384 | #define SPRITE_TILED (1<<10) |
| 3385 | #define SPRITE_DEST_KEY (1<<2) |
| 3386 | #define _SPRA_LINOFF 0x70284 |
| 3387 | #define _SPRA_STRIDE 0x70288 |
| 3388 | #define _SPRA_POS 0x7028c |
| 3389 | #define _SPRA_SIZE 0x70290 |
| 3390 | #define _SPRA_KEYVAL 0x70294 |
| 3391 | #define _SPRA_KEYMSK 0x70298 |
| 3392 | #define _SPRA_SURF 0x7029c |
| 3393 | #define _SPRA_KEYMAX 0x702a0 |
| 3394 | #define _SPRA_TILEOFF 0x702a4 |
Damien Lespiau | c54173a | 2012-10-26 18:20:11 +0100 | [diff] [blame] | 3395 | #define _SPRA_OFFSET 0x702a4 |
Ville Syrjälä | 32ae46bf | 2012-11-01 19:26:45 +0200 | [diff] [blame] | 3396 | #define _SPRA_SURFLIVE 0x702ac |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 3397 | #define _SPRA_SCALE 0x70304 |
| 3398 | #define SPRITE_SCALE_ENABLE (1<<31) |
| 3399 | #define SPRITE_FILTER_MASK (3<<29) |
| 3400 | #define SPRITE_FILTER_MEDIUM (0<<29) |
| 3401 | #define SPRITE_FILTER_ENHANCING (1<<29) |
| 3402 | #define SPRITE_FILTER_SOFTENING (2<<29) |
| 3403 | #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */ |
| 3404 | #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27) |
| 3405 | #define _SPRA_GAMC 0x70400 |
| 3406 | |
| 3407 | #define _SPRB_CTL 0x71280 |
| 3408 | #define _SPRB_LINOFF 0x71284 |
| 3409 | #define _SPRB_STRIDE 0x71288 |
| 3410 | #define _SPRB_POS 0x7128c |
| 3411 | #define _SPRB_SIZE 0x71290 |
| 3412 | #define _SPRB_KEYVAL 0x71294 |
| 3413 | #define _SPRB_KEYMSK 0x71298 |
| 3414 | #define _SPRB_SURF 0x7129c |
| 3415 | #define _SPRB_KEYMAX 0x712a0 |
| 3416 | #define _SPRB_TILEOFF 0x712a4 |
Damien Lespiau | c54173a | 2012-10-26 18:20:11 +0100 | [diff] [blame] | 3417 | #define _SPRB_OFFSET 0x712a4 |
Ville Syrjälä | 32ae46bf | 2012-11-01 19:26:45 +0200 | [diff] [blame] | 3418 | #define _SPRB_SURFLIVE 0x712ac |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 3419 | #define _SPRB_SCALE 0x71304 |
| 3420 | #define _SPRB_GAMC 0x71400 |
| 3421 | |
| 3422 | #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL) |
| 3423 | #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF) |
| 3424 | #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE) |
| 3425 | #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS) |
| 3426 | #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE) |
| 3427 | #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL) |
| 3428 | #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK) |
| 3429 | #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF) |
| 3430 | #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX) |
| 3431 | #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF) |
Damien Lespiau | c54173a | 2012-10-26 18:20:11 +0100 | [diff] [blame] | 3432 | #define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 3433 | #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE) |
| 3434 | #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) |
Ville Syrjälä | 32ae46bf | 2012-11-01 19:26:45 +0200 | [diff] [blame] | 3435 | #define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 3436 | |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 3437 | #define _SPACNTR 0x72180 |
| 3438 | #define SP_ENABLE (1<<31) |
| 3439 | #define SP_GEAMMA_ENABLE (1<<30) |
| 3440 | #define SP_PIXFORMAT_MASK (0xf<<26) |
| 3441 | #define SP_FORMAT_YUV422 (0<<26) |
| 3442 | #define SP_FORMAT_BGR565 (5<<26) |
| 3443 | #define SP_FORMAT_BGRX8888 (6<<26) |
| 3444 | #define SP_FORMAT_BGRA8888 (7<<26) |
| 3445 | #define SP_FORMAT_RGBX1010102 (8<<26) |
| 3446 | #define SP_FORMAT_RGBA1010102 (9<<26) |
| 3447 | #define SP_FORMAT_RGBX8888 (0xe<<26) |
| 3448 | #define SP_FORMAT_RGBA8888 (0xf<<26) |
| 3449 | #define SP_SOURCE_KEY (1<<22) |
| 3450 | #define SP_YUV_BYTE_ORDER_MASK (3<<16) |
| 3451 | #define SP_YUV_ORDER_YUYV (0<<16) |
| 3452 | #define SP_YUV_ORDER_UYVY (1<<16) |
| 3453 | #define SP_YUV_ORDER_YVYU (2<<16) |
| 3454 | #define SP_YUV_ORDER_VYUY (3<<16) |
| 3455 | #define SP_TILED (1<<10) |
| 3456 | #define _SPALINOFF 0x72184 |
| 3457 | #define _SPASTRIDE 0x72188 |
| 3458 | #define _SPAPOS 0x7218c |
| 3459 | #define _SPASIZE 0x72190 |
| 3460 | #define _SPAKEYMINVAL 0x72194 |
| 3461 | #define _SPAKEYMSK 0x72198 |
| 3462 | #define _SPASURF 0x7219c |
| 3463 | #define _SPAKEYMAXVAL 0x721a0 |
| 3464 | #define _SPATILEOFF 0x721a4 |
| 3465 | #define _SPACONSTALPHA 0x721a8 |
| 3466 | #define _SPAGAMC 0x721f4 |
| 3467 | |
| 3468 | #define _SPBCNTR 0x72280 |
| 3469 | #define _SPBLINOFF 0x72284 |
| 3470 | #define _SPBSTRIDE 0x72288 |
| 3471 | #define _SPBPOS 0x7228c |
| 3472 | #define _SPBSIZE 0x72290 |
| 3473 | #define _SPBKEYMINVAL 0x72294 |
| 3474 | #define _SPBKEYMSK 0x72298 |
| 3475 | #define _SPBSURF 0x7229c |
| 3476 | #define _SPBKEYMAXVAL 0x722a0 |
| 3477 | #define _SPBTILEOFF 0x722a4 |
| 3478 | #define _SPBCONSTALPHA 0x722a8 |
| 3479 | #define _SPBGAMC 0x722f4 |
| 3480 | |
| 3481 | #define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR) |
| 3482 | #define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF) |
| 3483 | #define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE) |
| 3484 | #define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS) |
| 3485 | #define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE) |
| 3486 | #define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL) |
| 3487 | #define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK) |
| 3488 | #define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF) |
| 3489 | #define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL) |
| 3490 | #define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF) |
| 3491 | #define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA) |
| 3492 | #define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC) |
| 3493 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3494 | /* VBIOS regs */ |
| 3495 | #define VGACNTRL 0x71400 |
| 3496 | # define VGA_DISP_DISABLE (1 << 31) |
| 3497 | # define VGA_2X_MODE (1 << 30) |
| 3498 | # define VGA_PIPE_B_SELECT (1 << 29) |
| 3499 | |
Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 3500 | #define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400) |
| 3501 | |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 3502 | /* Ironlake */ |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3503 | |
| 3504 | #define CPU_VGACNTRL 0x41000 |
| 3505 | |
| 3506 | #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030 |
| 3507 | #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4) |
| 3508 | #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2) |
| 3509 | #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2) |
| 3510 | #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2) |
| 3511 | #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2) |
| 3512 | #define DIGITAL_PORTA_NO_DETECT (0 << 0) |
| 3513 | #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1) |
| 3514 | #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0) |
| 3515 | |
| 3516 | /* refresh rate hardware control */ |
| 3517 | #define RR_HW_CTL 0x45300 |
| 3518 | #define RR_HW_LOW_POWER_FRAMES_MASK 0xff |
| 3519 | #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00 |
| 3520 | |
| 3521 | #define FDI_PLL_BIOS_0 0x46000 |
Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 3522 | #define FDI_PLL_FB_CLOCK_MASK 0xff |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3523 | #define FDI_PLL_BIOS_1 0x46004 |
| 3524 | #define FDI_PLL_BIOS_2 0x46008 |
| 3525 | #define DISPLAY_PORT_PLL_BIOS_0 0x4600c |
| 3526 | #define DISPLAY_PORT_PLL_BIOS_1 0x46010 |
| 3527 | #define DISPLAY_PORT_PLL_BIOS_2 0x46014 |
| 3528 | |
Eric Anholt | 8956c8b | 2010-03-18 13:21:14 -0700 | [diff] [blame] | 3529 | #define PCH_3DCGDIS0 0x46020 |
| 3530 | # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18) |
| 3531 | # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1) |
| 3532 | |
Eric Anholt | 06f3775 | 2010-12-14 10:06:46 -0800 | [diff] [blame] | 3533 | #define PCH_3DCGDIS1 0x46024 |
| 3534 | # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11) |
| 3535 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3536 | #define FDI_PLL_FREQ_CTL 0x46030 |
| 3537 | #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24) |
| 3538 | #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00 |
| 3539 | #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff |
| 3540 | |
| 3541 | |
Ville Syrjälä | aab1713 | 2013-01-24 15:29:32 +0200 | [diff] [blame] | 3542 | #define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3543 | #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */ |
| 3544 | #define TU_SIZE_MASK 0x7e000000 |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3545 | #define PIPE_DATA_M1_OFFSET 0 |
Ville Syrjälä | aab1713 | 2013-01-24 15:29:32 +0200 | [diff] [blame] | 3546 | #define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3547 | #define PIPE_DATA_N1_OFFSET 0 |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3548 | |
Ville Syrjälä | aab1713 | 2013-01-24 15:29:32 +0200 | [diff] [blame] | 3549 | #define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3550 | #define PIPE_DATA_M2_OFFSET 0 |
Ville Syrjälä | aab1713 | 2013-01-24 15:29:32 +0200 | [diff] [blame] | 3551 | #define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3552 | #define PIPE_DATA_N2_OFFSET 0 |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3553 | |
Ville Syrjälä | aab1713 | 2013-01-24 15:29:32 +0200 | [diff] [blame] | 3554 | #define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3555 | #define PIPE_LINK_M1_OFFSET 0 |
Ville Syrjälä | aab1713 | 2013-01-24 15:29:32 +0200 | [diff] [blame] | 3556 | #define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3557 | #define PIPE_LINK_N1_OFFSET 0 |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3558 | |
Ville Syrjälä | aab1713 | 2013-01-24 15:29:32 +0200 | [diff] [blame] | 3559 | #define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3560 | #define PIPE_LINK_M2_OFFSET 0 |
Ville Syrjälä | aab1713 | 2013-01-24 15:29:32 +0200 | [diff] [blame] | 3561 | #define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3562 | #define PIPE_LINK_N2_OFFSET 0 |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3563 | |
| 3564 | /* PIPEB timing regs are same start from 0x61000 */ |
| 3565 | |
Ville Syrjälä | aab1713 | 2013-01-24 15:29:32 +0200 | [diff] [blame] | 3566 | #define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030) |
| 3567 | #define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3568 | |
Ville Syrjälä | aab1713 | 2013-01-24 15:29:32 +0200 | [diff] [blame] | 3569 | #define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038) |
| 3570 | #define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3571 | |
Ville Syrjälä | aab1713 | 2013-01-24 15:29:32 +0200 | [diff] [blame] | 3572 | #define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040) |
| 3573 | #define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3574 | |
Ville Syrjälä | aab1713 | 2013-01-24 15:29:32 +0200 | [diff] [blame] | 3575 | #define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048) |
| 3576 | #define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3577 | |
Paulo Zanoni | afe2fcf | 2012-10-23 18:30:01 -0200 | [diff] [blame] | 3578 | #define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1) |
| 3579 | #define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1) |
| 3580 | #define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2) |
| 3581 | #define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2) |
| 3582 | #define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1) |
| 3583 | #define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1) |
| 3584 | #define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2) |
| 3585 | #define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3586 | |
| 3587 | /* CPU panel fitter */ |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 3588 | /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */ |
| 3589 | #define _PFA_CTL_1 0x68080 |
| 3590 | #define _PFB_CTL_1 0x68880 |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3591 | #define PF_ENABLE (1<<31) |
Paulo Zanoni | 13888d7 | 2012-11-20 13:27:41 -0200 | [diff] [blame] | 3592 | #define PF_PIPE_SEL_MASK_IVB (3<<29) |
| 3593 | #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29) |
Zhenyu Wang | b1f60b7 | 2009-10-19 15:43:49 +0800 | [diff] [blame] | 3594 | #define PF_FILTER_MASK (3<<23) |
| 3595 | #define PF_FILTER_PROGRAMMED (0<<23) |
| 3596 | #define PF_FILTER_MED_3x3 (1<<23) |
| 3597 | #define PF_FILTER_EDGE_ENHANCE (2<<23) |
| 3598 | #define PF_FILTER_EDGE_SOFTEN (3<<23) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 3599 | #define _PFA_WIN_SZ 0x68074 |
| 3600 | #define _PFB_WIN_SZ 0x68874 |
| 3601 | #define _PFA_WIN_POS 0x68070 |
| 3602 | #define _PFB_WIN_POS 0x68870 |
| 3603 | #define _PFA_VSCALE 0x68084 |
| 3604 | #define _PFB_VSCALE 0x68884 |
| 3605 | #define _PFA_HSCALE 0x68090 |
| 3606 | #define _PFB_HSCALE 0x68890 |
| 3607 | |
| 3608 | #define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1) |
| 3609 | #define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ) |
| 3610 | #define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS) |
| 3611 | #define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE) |
| 3612 | #define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3613 | |
| 3614 | /* legacy palette */ |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 3615 | #define _LGC_PALETTE_A 0x4a000 |
| 3616 | #define _LGC_PALETTE_B 0x4a800 |
| 3617 | #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3618 | |
| 3619 | /* interrupts */ |
| 3620 | #define DE_MASTER_IRQ_CONTROL (1 << 31) |
| 3621 | #define DE_SPRITEB_FLIP_DONE (1 << 29) |
| 3622 | #define DE_SPRITEA_FLIP_DONE (1 << 28) |
| 3623 | #define DE_PLANEB_FLIP_DONE (1 << 27) |
| 3624 | #define DE_PLANEA_FLIP_DONE (1 << 26) |
| 3625 | #define DE_PCU_EVENT (1 << 25) |
| 3626 | #define DE_GTT_FAULT (1 << 24) |
| 3627 | #define DE_POISON (1 << 23) |
| 3628 | #define DE_PERFORM_COUNTER (1 << 22) |
| 3629 | #define DE_PCH_EVENT (1 << 21) |
| 3630 | #define DE_AUX_CHANNEL_A (1 << 20) |
| 3631 | #define DE_DP_A_HOTPLUG (1 << 19) |
| 3632 | #define DE_GSE (1 << 18) |
| 3633 | #define DE_PIPEB_VBLANK (1 << 15) |
| 3634 | #define DE_PIPEB_EVEN_FIELD (1 << 14) |
| 3635 | #define DE_PIPEB_ODD_FIELD (1 << 13) |
| 3636 | #define DE_PIPEB_LINE_COMPARE (1 << 12) |
| 3637 | #define DE_PIPEB_VSYNC (1 << 11) |
| 3638 | #define DE_PIPEB_FIFO_UNDERRUN (1 << 8) |
| 3639 | #define DE_PIPEA_VBLANK (1 << 7) |
| 3640 | #define DE_PIPEA_EVEN_FIELD (1 << 6) |
| 3641 | #define DE_PIPEA_ODD_FIELD (1 << 5) |
| 3642 | #define DE_PIPEA_LINE_COMPARE (1 << 4) |
| 3643 | #define DE_PIPEA_VSYNC (1 << 3) |
| 3644 | #define DE_PIPEA_FIFO_UNDERRUN (1 << 0) |
| 3645 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 3646 | /* More Ivybridge lolz */ |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 3647 | #define DE_ERR_INT_IVB (1<<30) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 3648 | #define DE_GSE_IVB (1<<29) |
| 3649 | #define DE_PCH_EVENT_IVB (1<<28) |
| 3650 | #define DE_DP_A_HOTPLUG_IVB (1<<27) |
| 3651 | #define DE_AUX_CHANNEL_A_IVB (1<<26) |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 3652 | #define DE_SPRITEC_FLIP_DONE_IVB (1<<14) |
| 3653 | #define DE_PLANEC_FLIP_DONE_IVB (1<<13) |
| 3654 | #define DE_PIPEC_VBLANK_IVB (1<<10) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 3655 | #define DE_SPRITEB_FLIP_DONE_IVB (1<<9) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 3656 | #define DE_PLANEB_FLIP_DONE_IVB (1<<8) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 3657 | #define DE_PIPEB_VBLANK_IVB (1<<5) |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 3658 | #define DE_SPRITEA_FLIP_DONE_IVB (1<<4) |
| 3659 | #define DE_PLANEA_FLIP_DONE_IVB (1<<3) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 3660 | #define DE_PIPEA_VBLANK_IVB (1<<0) |
| 3661 | |
Jesse Barnes | 7eea1dd | 2012-03-22 14:38:44 -0700 | [diff] [blame] | 3662 | #define VLV_MASTER_IER 0x4400c /* Gunit master IER */ |
| 3663 | #define MASTER_INTERRUPT_ENABLE (1<<31) |
| 3664 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3665 | #define DEISR 0x44000 |
| 3666 | #define DEIMR 0x44004 |
| 3667 | #define DEIIR 0x44008 |
| 3668 | #define DEIER 0x4400c |
| 3669 | |
Ben Widawsky | e2a1e2f | 2012-03-29 19:11:26 -0700 | [diff] [blame] | 3670 | /* GT interrupt. |
| 3671 | * Note that for gen6+ the ring-specific interrupt bits do alias with the |
| 3672 | * corresponding bits in the per-ring interrupt control registers. */ |
Jesse Barnes | 7eea1dd | 2012-03-22 14:38:44 -0700 | [diff] [blame] | 3673 | #define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26) |
| 3674 | #define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25) |
Ben Widawsky | e2a1e2f | 2012-03-29 19:11:26 -0700 | [diff] [blame] | 3675 | #define GT_GEN6_BLT_USER_INTERRUPT (1 << 22) |
Jesse Barnes | 7eea1dd | 2012-03-22 14:38:44 -0700 | [diff] [blame] | 3676 | #define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15) |
| 3677 | #define GT_GEN6_BSD_USER_INTERRUPT (1 << 12) |
Ben Widawsky | e2a1e2f | 2012-03-29 19:11:26 -0700 | [diff] [blame] | 3678 | #define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */ |
Jesse Barnes | 7eea1dd | 2012-03-22 14:38:44 -0700 | [diff] [blame] | 3679 | #define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5) |
| 3680 | #define GT_PIPE_NOTIFY (1 << 4) |
| 3681 | #define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3) |
| 3682 | #define GT_SYNC_STATUS (1 << 2) |
| 3683 | #define GT_USER_INTERRUPT (1 << 0) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3684 | |
| 3685 | #define GTISR 0x44010 |
| 3686 | #define GTIMR 0x44014 |
| 3687 | #define GTIIR 0x44018 |
| 3688 | #define GTIER 0x4401c |
| 3689 | |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 3690 | #define ILK_DISPLAY_CHICKEN2 0x42004 |
Eric Anholt | 67e92af | 2010-11-06 14:53:33 -0700 | [diff] [blame] | 3691 | /* Required on all Ironlake and Sandybridge according to the B-Spec. */ |
| 3692 | #define ILK_ELPIN_409_SELECT (1 << 25) |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 3693 | #define ILK_DPARB_GATE (1<<22) |
| 3694 | #define ILK_VSDPFD_FULL (1<<21) |
Chris Wilson | 4d30244 | 2010-12-14 19:21:29 +0000 | [diff] [blame] | 3695 | #define ILK_DISPLAY_CHICKEN_FUSES 0x42014 |
| 3696 | #define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31) |
| 3697 | #define ILK_INTERNAL_DISPLAY_DISABLE (1<<30) |
| 3698 | #define ILK_DISPLAY_DEBUG_DISABLE (1<<29) |
| 3699 | #define ILK_HDCP_DISABLE (1<<25) |
| 3700 | #define ILK_eDP_A_DISABLE (1<<24) |
| 3701 | #define ILK_DESKTOP (1<<23) |
Yuanhan Liu | 1398261 | 2010-12-15 15:42:31 +0800 | [diff] [blame] | 3702 | |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 3703 | #define ILK_DSPCLK_GATE_D 0x42020 |
| 3704 | #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) |
| 3705 | #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9) |
| 3706 | #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8) |
| 3707 | #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7) |
| 3708 | #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5) |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 3709 | |
Eric Anholt | 116ac8d | 2011-12-21 10:31:09 -0800 | [diff] [blame] | 3710 | #define IVB_CHICKEN3 0x4200c |
| 3711 | # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5) |
| 3712 | # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2) |
| 3713 | |
Zhenyu Wang | 553bd14 | 2009-09-02 10:57:52 +0800 | [diff] [blame] | 3714 | #define DISP_ARB_CTL 0x45000 |
| 3715 | #define DISP_TILE_SURFACE_SWIZZLING (1<<13) |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 3716 | #define DISP_FBC_WM_DIS (1<<15) |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 3717 | #define GEN7_MSG_CTL 0x45010 |
| 3718 | #define WAIT_FOR_PCH_RESET_ACK (1<<1) |
| 3719 | #define WAIT_FOR_PCH_FLR_ACK (1<<0) |
Zhenyu Wang | 553bd14 | 2009-09-02 10:57:52 +0800 | [diff] [blame] | 3720 | |
Eugeni Dodonov | e4e0c05 | 2012-02-08 12:53:50 -0800 | [diff] [blame] | 3721 | /* GEN7 chicken */ |
Kenneth Graunke | d71de14 | 2012-02-08 12:53:52 -0800 | [diff] [blame] | 3722 | #define GEN7_COMMON_SLICE_CHICKEN1 0x7010 |
| 3723 | # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26)) |
| 3724 | |
Eugeni Dodonov | e4e0c05 | 2012-02-08 12:53:50 -0800 | [diff] [blame] | 3725 | #define GEN7_L3CNTLREG1 0xB01C |
| 3726 | #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C |
Jesse Barnes | d0cf5ea | 2012-10-25 12:15:41 -0700 | [diff] [blame] | 3727 | #define GEN7_L3AGDIS (1<<19) |
Eugeni Dodonov | e4e0c05 | 2012-02-08 12:53:50 -0800 | [diff] [blame] | 3728 | |
| 3729 | #define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030 |
| 3730 | #define GEN7_WA_L3_CHICKEN_MODE 0x20000000 |
| 3731 | |
Jesse Barnes | 61939d9 | 2012-10-02 17:43:38 -0500 | [diff] [blame] | 3732 | #define GEN7_L3SQCREG4 0xb034 |
| 3733 | #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27) |
| 3734 | |
Eugeni Dodonov | db099c8 | 2012-02-08 12:53:51 -0800 | [diff] [blame] | 3735 | /* WaCatErrorRejectionIssue */ |
| 3736 | #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030 |
| 3737 | #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11) |
| 3738 | |
Paulo Zanoni | 79f689a | 2012-10-05 12:05:52 -0300 | [diff] [blame] | 3739 | #define HSW_FUSE_STRAP 0x42014 |
| 3740 | #define HSW_CDCLK_LIMIT (1 << 24) |
| 3741 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3742 | /* PCH */ |
| 3743 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 3744 | /* south display engine interrupt: IBX */ |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 3745 | #define SDE_AUDIO_POWER_D (1 << 27) |
| 3746 | #define SDE_AUDIO_POWER_C (1 << 26) |
| 3747 | #define SDE_AUDIO_POWER_B (1 << 25) |
| 3748 | #define SDE_AUDIO_POWER_SHIFT (25) |
| 3749 | #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT) |
| 3750 | #define SDE_GMBUS (1 << 24) |
| 3751 | #define SDE_AUDIO_HDCP_TRANSB (1 << 23) |
| 3752 | #define SDE_AUDIO_HDCP_TRANSA (1 << 22) |
| 3753 | #define SDE_AUDIO_HDCP_MASK (3 << 22) |
| 3754 | #define SDE_AUDIO_TRANSB (1 << 21) |
| 3755 | #define SDE_AUDIO_TRANSA (1 << 20) |
| 3756 | #define SDE_AUDIO_TRANS_MASK (3 << 20) |
| 3757 | #define SDE_POISON (1 << 19) |
| 3758 | /* 18 reserved */ |
| 3759 | #define SDE_FDI_RXB (1 << 17) |
| 3760 | #define SDE_FDI_RXA (1 << 16) |
| 3761 | #define SDE_FDI_MASK (3 << 16) |
| 3762 | #define SDE_AUXD (1 << 15) |
| 3763 | #define SDE_AUXC (1 << 14) |
| 3764 | #define SDE_AUXB (1 << 13) |
| 3765 | #define SDE_AUX_MASK (7 << 13) |
| 3766 | /* 12 reserved */ |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3767 | #define SDE_CRT_HOTPLUG (1 << 11) |
| 3768 | #define SDE_PORTD_HOTPLUG (1 << 10) |
| 3769 | #define SDE_PORTC_HOTPLUG (1 << 9) |
| 3770 | #define SDE_PORTB_HOTPLUG (1 << 8) |
| 3771 | #define SDE_SDVOB_HOTPLUG (1 << 6) |
Egbert Eich | e5868a3 | 2013-02-28 04:17:12 -0500 | [diff] [blame] | 3772 | #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \ |
| 3773 | SDE_SDVOB_HOTPLUG | \ |
| 3774 | SDE_PORTB_HOTPLUG | \ |
| 3775 | SDE_PORTC_HOTPLUG | \ |
| 3776 | SDE_PORTD_HOTPLUG) |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 3777 | #define SDE_TRANSB_CRC_DONE (1 << 5) |
| 3778 | #define SDE_TRANSB_CRC_ERR (1 << 4) |
| 3779 | #define SDE_TRANSB_FIFO_UNDER (1 << 3) |
| 3780 | #define SDE_TRANSA_CRC_DONE (1 << 2) |
| 3781 | #define SDE_TRANSA_CRC_ERR (1 << 1) |
| 3782 | #define SDE_TRANSA_FIFO_UNDER (1 << 0) |
| 3783 | #define SDE_TRANS_MASK (0x3f) |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 3784 | |
| 3785 | /* south display engine interrupt: CPT/PPT */ |
| 3786 | #define SDE_AUDIO_POWER_D_CPT (1 << 31) |
| 3787 | #define SDE_AUDIO_POWER_C_CPT (1 << 30) |
| 3788 | #define SDE_AUDIO_POWER_B_CPT (1 << 29) |
| 3789 | #define SDE_AUDIO_POWER_SHIFT_CPT 29 |
| 3790 | #define SDE_AUDIO_POWER_MASK_CPT (7 << 29) |
| 3791 | #define SDE_AUXD_CPT (1 << 27) |
| 3792 | #define SDE_AUXC_CPT (1 << 26) |
| 3793 | #define SDE_AUXB_CPT (1 << 25) |
| 3794 | #define SDE_AUX_MASK_CPT (7 << 25) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3795 | #define SDE_PORTD_HOTPLUG_CPT (1 << 23) |
| 3796 | #define SDE_PORTC_HOTPLUG_CPT (1 << 22) |
| 3797 | #define SDE_PORTB_HOTPLUG_CPT (1 << 21) |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 3798 | #define SDE_CRT_HOTPLUG_CPT (1 << 19) |
Daniel Vetter | 73c352a | 2013-03-26 22:38:43 +0100 | [diff] [blame] | 3799 | #define SDE_SDVOB_HOTPLUG_CPT (1 << 18) |
Yuanhan Liu | 2d7b836 | 2010-10-08 10:21:06 +0100 | [diff] [blame] | 3800 | #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \ |
Daniel Vetter | 73c352a | 2013-03-26 22:38:43 +0100 | [diff] [blame] | 3801 | SDE_SDVOB_HOTPLUG_CPT | \ |
Yuanhan Liu | 2d7b836 | 2010-10-08 10:21:06 +0100 | [diff] [blame] | 3802 | SDE_PORTD_HOTPLUG_CPT | \ |
| 3803 | SDE_PORTC_HOTPLUG_CPT | \ |
| 3804 | SDE_PORTB_HOTPLUG_CPT) |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 3805 | #define SDE_GMBUS_CPT (1 << 17) |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 3806 | #define SDE_ERROR_CPT (1 << 16) |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 3807 | #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10) |
| 3808 | #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9) |
| 3809 | #define SDE_FDI_RXC_CPT (1 << 8) |
| 3810 | #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6) |
| 3811 | #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5) |
| 3812 | #define SDE_FDI_RXB_CPT (1 << 4) |
| 3813 | #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2) |
| 3814 | #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1) |
| 3815 | #define SDE_FDI_RXA_CPT (1 << 0) |
| 3816 | #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \ |
| 3817 | SDE_AUDIO_CP_REQ_B_CPT | \ |
| 3818 | SDE_AUDIO_CP_REQ_A_CPT) |
| 3819 | #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \ |
| 3820 | SDE_AUDIO_CP_CHG_B_CPT | \ |
| 3821 | SDE_AUDIO_CP_CHG_A_CPT) |
| 3822 | #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \ |
| 3823 | SDE_FDI_RXB_CPT | \ |
| 3824 | SDE_FDI_RXA_CPT) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3825 | |
| 3826 | #define SDEISR 0xc4000 |
| 3827 | #define SDEIMR 0xc4004 |
| 3828 | #define SDEIIR 0xc4008 |
| 3829 | #define SDEIER 0xc400c |
| 3830 | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 3831 | #define SERR_INT 0xc4040 |
Paulo Zanoni | de032bf | 2013-04-12 17:57:58 -0300 | [diff] [blame] | 3832 | #define SERR_INT_POISON (1<<31) |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 3833 | #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6) |
| 3834 | #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3) |
| 3835 | #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0) |
| 3836 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3837 | /* digital port hotplug */ |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 3838 | #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */ |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3839 | #define PORTD_HOTPLUG_ENABLE (1 << 20) |
| 3840 | #define PORTD_PULSE_DURATION_2ms (0) |
| 3841 | #define PORTD_PULSE_DURATION_4_5ms (1 << 18) |
| 3842 | #define PORTD_PULSE_DURATION_6ms (2 << 18) |
| 3843 | #define PORTD_PULSE_DURATION_100ms (3 << 18) |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 3844 | #define PORTD_PULSE_DURATION_MASK (3 << 18) |
Damien Lespiau | b696519 | 2012-12-13 16:08:59 +0000 | [diff] [blame] | 3845 | #define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16) |
| 3846 | #define PORTD_HOTPLUG_NO_DETECT (0 << 16) |
| 3847 | #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16) |
| 3848 | #define PORTD_HOTPLUG_LONG_DETECT (2 << 16) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3849 | #define PORTC_HOTPLUG_ENABLE (1 << 12) |
| 3850 | #define PORTC_PULSE_DURATION_2ms (0) |
| 3851 | #define PORTC_PULSE_DURATION_4_5ms (1 << 10) |
| 3852 | #define PORTC_PULSE_DURATION_6ms (2 << 10) |
| 3853 | #define PORTC_PULSE_DURATION_100ms (3 << 10) |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 3854 | #define PORTC_PULSE_DURATION_MASK (3 << 10) |
Damien Lespiau | b696519 | 2012-12-13 16:08:59 +0000 | [diff] [blame] | 3855 | #define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8) |
| 3856 | #define PORTC_HOTPLUG_NO_DETECT (0 << 8) |
| 3857 | #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8) |
| 3858 | #define PORTC_HOTPLUG_LONG_DETECT (2 << 8) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3859 | #define PORTB_HOTPLUG_ENABLE (1 << 4) |
| 3860 | #define PORTB_PULSE_DURATION_2ms (0) |
| 3861 | #define PORTB_PULSE_DURATION_4_5ms (1 << 2) |
| 3862 | #define PORTB_PULSE_DURATION_6ms (2 << 2) |
| 3863 | #define PORTB_PULSE_DURATION_100ms (3 << 2) |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 3864 | #define PORTB_PULSE_DURATION_MASK (3 << 2) |
Damien Lespiau | b696519 | 2012-12-13 16:08:59 +0000 | [diff] [blame] | 3865 | #define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0) |
| 3866 | #define PORTB_HOTPLUG_NO_DETECT (0 << 0) |
| 3867 | #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0) |
| 3868 | #define PORTB_HOTPLUG_LONG_DETECT (2 << 0) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3869 | |
| 3870 | #define PCH_GPIOA 0xc5010 |
| 3871 | #define PCH_GPIOB 0xc5014 |
| 3872 | #define PCH_GPIOC 0xc5018 |
| 3873 | #define PCH_GPIOD 0xc501c |
| 3874 | #define PCH_GPIOE 0xc5020 |
| 3875 | #define PCH_GPIOF 0xc5024 |
| 3876 | |
Eric Anholt | f0217c4 | 2009-12-01 11:56:30 -0800 | [diff] [blame] | 3877 | #define PCH_GMBUS0 0xc5100 |
| 3878 | #define PCH_GMBUS1 0xc5104 |
| 3879 | #define PCH_GMBUS2 0xc5108 |
| 3880 | #define PCH_GMBUS3 0xc510c |
| 3881 | #define PCH_GMBUS4 0xc5110 |
| 3882 | #define PCH_GMBUS5 0xc5120 |
| 3883 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 3884 | #define _PCH_DPLL_A 0xc6014 |
| 3885 | #define _PCH_DPLL_B 0xc6018 |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3886 | #define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3887 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 3888 | #define _PCH_FPA0 0xc6040 |
Chris Wilson | c185812 | 2010-12-03 21:35:48 +0000 | [diff] [blame] | 3889 | #define FP_CB_TUNE (0x3<<22) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 3890 | #define _PCH_FPA1 0xc6044 |
| 3891 | #define _PCH_FPB0 0xc6048 |
| 3892 | #define _PCH_FPB1 0xc604c |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3893 | #define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0) |
| 3894 | #define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3895 | |
| 3896 | #define PCH_DPLL_TEST 0xc606c |
| 3897 | |
| 3898 | #define PCH_DREF_CONTROL 0xC6200 |
| 3899 | #define DREF_CONTROL_MASK 0x7fc3 |
| 3900 | #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13) |
| 3901 | #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13) |
| 3902 | #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13) |
| 3903 | #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13) |
| 3904 | #define DREF_SSC_SOURCE_DISABLE (0<<11) |
| 3905 | #define DREF_SSC_SOURCE_ENABLE (2<<11) |
Zhenyu Wang | c038e51 | 2009-10-19 15:43:48 +0800 | [diff] [blame] | 3906 | #define DREF_SSC_SOURCE_MASK (3<<11) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3907 | #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9) |
| 3908 | #define DREF_NONSPREAD_CK505_ENABLE (1<<9) |
| 3909 | #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9) |
Zhenyu Wang | c038e51 | 2009-10-19 15:43:48 +0800 | [diff] [blame] | 3910 | #define DREF_NONSPREAD_SOURCE_MASK (3<<9) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3911 | #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7) |
| 3912 | #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7) |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 3913 | #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3914 | #define DREF_SSC4_DOWNSPREAD (0<<6) |
| 3915 | #define DREF_SSC4_CENTERSPREAD (1<<6) |
| 3916 | #define DREF_SSC1_DISABLE (0<<1) |
| 3917 | #define DREF_SSC1_ENABLE (1<<1) |
| 3918 | #define DREF_SSC4_DISABLE (0) |
| 3919 | #define DREF_SSC4_ENABLE (1) |
| 3920 | |
| 3921 | #define PCH_RAWCLK_FREQ 0xc6204 |
| 3922 | #define FDL_TP1_TIMER_SHIFT 12 |
| 3923 | #define FDL_TP1_TIMER_MASK (3<<12) |
| 3924 | #define FDL_TP2_TIMER_SHIFT 10 |
| 3925 | #define FDL_TP2_TIMER_MASK (3<<10) |
| 3926 | #define RAWCLK_FREQ_MASK 0x3ff |
| 3927 | |
| 3928 | #define PCH_DPLL_TMR_CFG 0xc6208 |
| 3929 | |
| 3930 | #define PCH_SSC4_PARMS 0xc6210 |
| 3931 | #define PCH_SSC4_AUX_PARMS 0xc6214 |
| 3932 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3933 | #define PCH_DPLL_SEL 0xc7000 |
| 3934 | #define TRANSA_DPLL_ENABLE (1<<3) |
| 3935 | #define TRANSA_DPLLB_SEL (1<<0) |
| 3936 | #define TRANSA_DPLLA_SEL 0 |
| 3937 | #define TRANSB_DPLL_ENABLE (1<<7) |
| 3938 | #define TRANSB_DPLLB_SEL (1<<4) |
| 3939 | #define TRANSB_DPLLA_SEL (0) |
| 3940 | #define TRANSC_DPLL_ENABLE (1<<11) |
| 3941 | #define TRANSC_DPLLB_SEL (1<<8) |
| 3942 | #define TRANSC_DPLLA_SEL (0) |
| 3943 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3944 | /* transcoder */ |
| 3945 | |
Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 3946 | #define _PCH_TRANS_HTOTAL_A 0xe0000 |
| 3947 | #define TRANS_HTOTAL_SHIFT 16 |
| 3948 | #define TRANS_HACTIVE_SHIFT 0 |
| 3949 | #define _PCH_TRANS_HBLANK_A 0xe0004 |
| 3950 | #define TRANS_HBLANK_END_SHIFT 16 |
| 3951 | #define TRANS_HBLANK_START_SHIFT 0 |
| 3952 | #define _PCH_TRANS_HSYNC_A 0xe0008 |
| 3953 | #define TRANS_HSYNC_END_SHIFT 16 |
| 3954 | #define TRANS_HSYNC_START_SHIFT 0 |
| 3955 | #define _PCH_TRANS_VTOTAL_A 0xe000c |
| 3956 | #define TRANS_VTOTAL_SHIFT 16 |
| 3957 | #define TRANS_VACTIVE_SHIFT 0 |
| 3958 | #define _PCH_TRANS_VBLANK_A 0xe0010 |
| 3959 | #define TRANS_VBLANK_END_SHIFT 16 |
| 3960 | #define TRANS_VBLANK_START_SHIFT 0 |
| 3961 | #define _PCH_TRANS_VSYNC_A 0xe0014 |
| 3962 | #define TRANS_VSYNC_END_SHIFT 16 |
| 3963 | #define TRANS_VSYNC_START_SHIFT 0 |
| 3964 | #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028 |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3965 | |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 3966 | #define _PCH_TRANSA_DATA_M1 0xe0030 |
| 3967 | #define _PCH_TRANSA_DATA_N1 0xe0034 |
| 3968 | #define _PCH_TRANSA_DATA_M2 0xe0038 |
| 3969 | #define _PCH_TRANSA_DATA_N2 0xe003c |
| 3970 | #define _PCH_TRANSA_LINK_M1 0xe0040 |
| 3971 | #define _PCH_TRANSA_LINK_N1 0xe0044 |
| 3972 | #define _PCH_TRANSA_LINK_M2 0xe0048 |
| 3973 | #define _PCH_TRANSA_LINK_N2 0xe004c |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3974 | |
Jesse Barnes | b055c8f | 2011-07-08 11:31:57 -0700 | [diff] [blame] | 3975 | /* Per-transcoder DIP controls */ |
| 3976 | |
| 3977 | #define _VIDEO_DIP_CTL_A 0xe0200 |
| 3978 | #define _VIDEO_DIP_DATA_A 0xe0208 |
| 3979 | #define _VIDEO_DIP_GCP_A 0xe0210 |
| 3980 | |
| 3981 | #define _VIDEO_DIP_CTL_B 0xe1200 |
| 3982 | #define _VIDEO_DIP_DATA_B 0xe1208 |
| 3983 | #define _VIDEO_DIP_GCP_B 0xe1210 |
| 3984 | |
| 3985 | #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B) |
| 3986 | #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B) |
| 3987 | #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B) |
| 3988 | |
Ville Syrjälä | b906487 | 2013-01-24 15:29:31 +0200 | [diff] [blame] | 3989 | #define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200) |
| 3990 | #define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208) |
| 3991 | #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210) |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 3992 | |
Ville Syrjälä | b906487 | 2013-01-24 15:29:31 +0200 | [diff] [blame] | 3993 | #define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170) |
| 3994 | #define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174) |
| 3995 | #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178) |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 3996 | |
| 3997 | #define VLV_TVIDEO_DIP_CTL(pipe) \ |
| 3998 | _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B) |
| 3999 | #define VLV_TVIDEO_DIP_DATA(pipe) \ |
| 4000 | _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B) |
| 4001 | #define VLV_TVIDEO_DIP_GCP(pipe) \ |
| 4002 | _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B) |
| 4003 | |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 4004 | /* Haswell DIP controls */ |
| 4005 | #define HSW_VIDEO_DIP_CTL_A 0x60200 |
| 4006 | #define HSW_VIDEO_DIP_AVI_DATA_A 0x60220 |
| 4007 | #define HSW_VIDEO_DIP_VS_DATA_A 0x60260 |
| 4008 | #define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0 |
| 4009 | #define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0 |
| 4010 | #define HSW_VIDEO_DIP_VSC_DATA_A 0x60320 |
| 4011 | #define HSW_VIDEO_DIP_AVI_ECC_A 0x60240 |
| 4012 | #define HSW_VIDEO_DIP_VS_ECC_A 0x60280 |
| 4013 | #define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0 |
| 4014 | #define HSW_VIDEO_DIP_GMP_ECC_A 0x60300 |
| 4015 | #define HSW_VIDEO_DIP_VSC_ECC_A 0x60344 |
| 4016 | #define HSW_VIDEO_DIP_GCP_A 0x60210 |
| 4017 | |
| 4018 | #define HSW_VIDEO_DIP_CTL_B 0x61200 |
| 4019 | #define HSW_VIDEO_DIP_AVI_DATA_B 0x61220 |
| 4020 | #define HSW_VIDEO_DIP_VS_DATA_B 0x61260 |
| 4021 | #define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0 |
| 4022 | #define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0 |
| 4023 | #define HSW_VIDEO_DIP_VSC_DATA_B 0x61320 |
| 4024 | #define HSW_VIDEO_DIP_BVI_ECC_B 0x61240 |
| 4025 | #define HSW_VIDEO_DIP_VS_ECC_B 0x61280 |
| 4026 | #define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0 |
| 4027 | #define HSW_VIDEO_DIP_GMP_ECC_B 0x61300 |
| 4028 | #define HSW_VIDEO_DIP_VSC_ECC_B 0x61344 |
| 4029 | #define HSW_VIDEO_DIP_GCP_B 0x61210 |
| 4030 | |
Rodrigo Vivi | 7d9bceb | 2013-02-25 19:55:16 -0300 | [diff] [blame] | 4031 | #define HSW_TVIDEO_DIP_CTL(trans) \ |
| 4032 | _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B) |
| 4033 | #define HSW_TVIDEO_DIP_AVI_DATA(trans) \ |
| 4034 | _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B) |
| 4035 | #define HSW_TVIDEO_DIP_SPD_DATA(trans) \ |
| 4036 | _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B) |
| 4037 | #define HSW_TVIDEO_DIP_GCP(trans) \ |
| 4038 | _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B) |
| 4039 | #define HSW_TVIDEO_DIP_VSC_DATA(trans) \ |
| 4040 | _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B) |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 4041 | |
Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 4042 | #define _PCH_TRANS_HTOTAL_B 0xe1000 |
| 4043 | #define _PCH_TRANS_HBLANK_B 0xe1004 |
| 4044 | #define _PCH_TRANS_HSYNC_B 0xe1008 |
| 4045 | #define _PCH_TRANS_VTOTAL_B 0xe100c |
| 4046 | #define _PCH_TRANS_VBLANK_B 0xe1010 |
| 4047 | #define _PCH_TRANS_VSYNC_B 0xe1014 |
| 4048 | #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028 |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4049 | |
Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 4050 | #define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B) |
| 4051 | #define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B) |
| 4052 | #define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B) |
| 4053 | #define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B) |
| 4054 | #define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B) |
| 4055 | #define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B) |
| 4056 | #define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \ |
| 4057 | _PCH_TRANS_VSYNCSHIFT_B) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4058 | |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 4059 | #define _PCH_TRANSB_DATA_M1 0xe1030 |
| 4060 | #define _PCH_TRANSB_DATA_N1 0xe1034 |
| 4061 | #define _PCH_TRANSB_DATA_M2 0xe1038 |
| 4062 | #define _PCH_TRANSB_DATA_N2 0xe103c |
| 4063 | #define _PCH_TRANSB_LINK_M1 0xe1040 |
| 4064 | #define _PCH_TRANSB_LINK_N1 0xe1044 |
| 4065 | #define _PCH_TRANSB_LINK_M2 0xe1048 |
| 4066 | #define _PCH_TRANSB_LINK_N2 0xe104c |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4067 | |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 4068 | #define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1) |
| 4069 | #define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1) |
| 4070 | #define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2) |
| 4071 | #define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2) |
| 4072 | #define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1) |
| 4073 | #define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1) |
| 4074 | #define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2) |
| 4075 | #define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 4076 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 4077 | #define _PCH_TRANSACONF 0xf0008 |
| 4078 | #define _PCH_TRANSBCONF 0xf1008 |
| 4079 | #define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF) |
| 4080 | #define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */ |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4081 | #define TRANS_DISABLE (0<<31) |
| 4082 | #define TRANS_ENABLE (1<<31) |
| 4083 | #define TRANS_STATE_MASK (1<<30) |
| 4084 | #define TRANS_STATE_DISABLE (0<<30) |
| 4085 | #define TRANS_STATE_ENABLE (1<<30) |
| 4086 | #define TRANS_FSYNC_DELAY_HB1 (0<<27) |
| 4087 | #define TRANS_FSYNC_DELAY_HB2 (1<<27) |
| 4088 | #define TRANS_FSYNC_DELAY_HB3 (2<<27) |
| 4089 | #define TRANS_FSYNC_DELAY_HB4 (3<<27) |
Paulo Zanoni | 5f7f726 | 2012-02-03 17:47:15 -0200 | [diff] [blame] | 4090 | #define TRANS_INTERLACE_MASK (7<<21) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4091 | #define TRANS_PROGRESSIVE (0<<21) |
Paulo Zanoni | 5f7f726 | 2012-02-03 17:47:15 -0200 | [diff] [blame] | 4092 | #define TRANS_INTERLACED (3<<21) |
Paulo Zanoni | 7c26e5c | 2012-02-14 17:07:09 -0200 | [diff] [blame] | 4093 | #define TRANS_LEGACY_INTERLACED_ILK (2<<21) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4094 | #define TRANS_8BPC (0<<5) |
| 4095 | #define TRANS_10BPC (1<<5) |
| 4096 | #define TRANS_6BPC (2<<5) |
| 4097 | #define TRANS_12BPC (3<<5) |
| 4098 | |
Daniel Vetter | ce40141 | 2012-10-31 22:52:30 +0100 | [diff] [blame] | 4099 | #define _TRANSA_CHICKEN1 0xf0060 |
| 4100 | #define _TRANSB_CHICKEN1 0xf1060 |
| 4101 | #define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1) |
| 4102 | #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4) |
Jesse Barnes | 3bcf603 | 2011-07-27 11:51:40 -0700 | [diff] [blame] | 4103 | #define _TRANSA_CHICKEN2 0xf0064 |
| 4104 | #define _TRANSB_CHICKEN2 0xf1064 |
| 4105 | #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2) |
Paulo Zanoni | dc4bd2d | 2013-04-08 15:48:08 -0300 | [diff] [blame] | 4106 | #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31) |
| 4107 | #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29) |
| 4108 | #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27) |
| 4109 | #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26) |
| 4110 | #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25) |
Jesse Barnes | 3bcf603 | 2011-07-27 11:51:40 -0700 | [diff] [blame] | 4111 | |
Jesse Barnes | 291427f | 2011-07-29 12:42:37 -0700 | [diff] [blame] | 4112 | #define SOUTH_CHICKEN1 0xc2000 |
| 4113 | #define FDIA_PHASE_SYNC_SHIFT_OVR 19 |
| 4114 | #define FDIA_PHASE_SYNC_SHIFT_EN 18 |
Daniel Vetter | 01a415f | 2012-10-27 15:58:40 +0200 | [diff] [blame] | 4115 | #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2))) |
| 4116 | #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2))) |
| 4117 | #define FDI_BC_BIFURCATION_SELECT (1 << 12) |
Jesse Barnes | 645c62a | 2011-05-11 09:49:31 -0700 | [diff] [blame] | 4118 | #define SOUTH_CHICKEN2 0xc2004 |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 4119 | #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13) |
| 4120 | #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12) |
| 4121 | #define DPLS_EDP_PPS_FIX_DIS (1<<0) |
Jesse Barnes | 645c62a | 2011-05-11 09:49:31 -0700 | [diff] [blame] | 4122 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 4123 | #define _FDI_RXA_CHICKEN 0xc200c |
| 4124 | #define _FDI_RXB_CHICKEN 0xc2010 |
Jesse Barnes | 6f06ce1 | 2011-01-04 15:09:38 -0800 | [diff] [blame] | 4125 | #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1) |
| 4126 | #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 4127 | #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4128 | |
Jesse Barnes | 382b093 | 2010-10-07 16:01:25 -0700 | [diff] [blame] | 4129 | #define SOUTH_DSPCLK_GATE_D 0xc2020 |
| 4130 | #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29) |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 4131 | #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12) |
Jesse Barnes | 382b093 | 2010-10-07 16:01:25 -0700 | [diff] [blame] | 4132 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4133 | /* CPU: FDI_TX */ |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 4134 | #define _FDI_TXA_CTL 0x60100 |
| 4135 | #define _FDI_TXB_CTL 0x61100 |
| 4136 | #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4137 | #define FDI_TX_DISABLE (0<<31) |
| 4138 | #define FDI_TX_ENABLE (1<<31) |
| 4139 | #define FDI_LINK_TRAIN_PATTERN_1 (0<<28) |
| 4140 | #define FDI_LINK_TRAIN_PATTERN_2 (1<<28) |
| 4141 | #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28) |
| 4142 | #define FDI_LINK_TRAIN_NONE (3<<28) |
| 4143 | #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25) |
| 4144 | #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25) |
| 4145 | #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25) |
| 4146 | #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25) |
| 4147 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22) |
| 4148 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22) |
| 4149 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22) |
| 4150 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 4151 | /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level. |
| 4152 | SNB has different settings. */ |
| 4153 | /* SNB A-stepping */ |
| 4154 | #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22) |
| 4155 | #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22) |
| 4156 | #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22) |
| 4157 | #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22) |
| 4158 | /* SNB B-stepping */ |
| 4159 | #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22) |
| 4160 | #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22) |
| 4161 | #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22) |
| 4162 | #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22) |
| 4163 | #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22) |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 4164 | #define FDI_DP_PORT_WIDTH_SHIFT 19 |
| 4165 | #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT) |
| 4166 | #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4167 | #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18) |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 4168 | /* Ironlake: hardwired to 1 */ |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4169 | #define FDI_TX_PLL_ENABLE (1<<14) |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4170 | |
| 4171 | /* Ivybridge has different bits for lolz */ |
| 4172 | #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8) |
| 4173 | #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8) |
| 4174 | #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8) |
| 4175 | #define FDI_LINK_TRAIN_NONE_IVB (3<<8) |
| 4176 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4177 | /* both Tx and Rx */ |
Jesse Barnes | c4f9c4c | 2011-10-10 14:28:52 -0700 | [diff] [blame] | 4178 | #define FDI_COMPOSITE_SYNC (1<<11) |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4179 | #define FDI_LINK_TRAIN_AUTO (1<<10) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4180 | #define FDI_SCRAMBLING_ENABLE (0<<7) |
| 4181 | #define FDI_SCRAMBLING_DISABLE (1<<7) |
| 4182 | |
| 4183 | /* FDI_RX, FDI_X is hard-wired to Transcoder_X */ |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 4184 | #define _FDI_RXA_CTL 0xf000c |
| 4185 | #define _FDI_RXB_CTL 0xf100c |
| 4186 | #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4187 | #define FDI_RX_ENABLE (1<<31) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4188 | /* train, dp width same as FDI_TX */ |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4189 | #define FDI_FS_ERRC_ENABLE (1<<27) |
| 4190 | #define FDI_FE_ERRC_ENABLE (1<<26) |
Paulo Zanoni | 68d18ad | 2012-12-01 12:04:26 -0200 | [diff] [blame] | 4191 | #define FDI_RX_POLARITY_REVERSED_LPT (1<<16) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4192 | #define FDI_8BPC (0<<16) |
| 4193 | #define FDI_10BPC (1<<16) |
| 4194 | #define FDI_6BPC (2<<16) |
| 4195 | #define FDI_12BPC (3<<16) |
Damien Lespiau | 3e68320 | 2012-12-11 18:48:29 +0000 | [diff] [blame] | 4196 | #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4197 | #define FDI_DMI_LINK_REVERSE_MASK (1<<14) |
| 4198 | #define FDI_RX_PLL_ENABLE (1<<13) |
| 4199 | #define FDI_FS_ERR_CORRECT_ENABLE (1<<11) |
| 4200 | #define FDI_FE_ERR_CORRECT_ENABLE (1<<10) |
| 4201 | #define FDI_FS_ERR_REPORT_ENABLE (1<<9) |
| 4202 | #define FDI_FE_ERR_REPORT_ENABLE (1<<8) |
| 4203 | #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4204 | #define FDI_PCDCLK (1<<4) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 4205 | /* CPT */ |
| 4206 | #define FDI_AUTO_TRAINING (1<<10) |
| 4207 | #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8) |
| 4208 | #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8) |
| 4209 | #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8) |
| 4210 | #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8) |
| 4211 | #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4212 | |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 4213 | #define _FDI_RXA_MISC 0xf0010 |
| 4214 | #define _FDI_RXB_MISC 0xf1010 |
| 4215 | #define FDI_RX_PWRDN_LANE1_MASK (3<<26) |
| 4216 | #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26) |
| 4217 | #define FDI_RX_PWRDN_LANE0_MASK (3<<24) |
| 4218 | #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24) |
| 4219 | #define FDI_RX_TP1_TO_TP2_48 (2<<20) |
| 4220 | #define FDI_RX_TP1_TO_TP2_64 (3<<20) |
| 4221 | #define FDI_RX_FDI_DELAY_90 (0x90<<0) |
| 4222 | #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC) |
| 4223 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 4224 | #define _FDI_RXA_TUSIZE1 0xf0030 |
| 4225 | #define _FDI_RXA_TUSIZE2 0xf0038 |
| 4226 | #define _FDI_RXB_TUSIZE1 0xf1030 |
| 4227 | #define _FDI_RXB_TUSIZE2 0xf1038 |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 4228 | #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1) |
| 4229 | #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4230 | |
| 4231 | /* FDI_RX interrupt register format */ |
| 4232 | #define FDI_RX_INTER_LANE_ALIGN (1<<10) |
| 4233 | #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */ |
| 4234 | #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */ |
| 4235 | #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7) |
| 4236 | #define FDI_RX_FS_CODE_ERR (1<<6) |
| 4237 | #define FDI_RX_FE_CODE_ERR (1<<5) |
| 4238 | #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4) |
| 4239 | #define FDI_RX_HDCP_LINK_FAIL (1<<3) |
| 4240 | #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2) |
| 4241 | #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1) |
| 4242 | #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0) |
| 4243 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 4244 | #define _FDI_RXA_IIR 0xf0014 |
| 4245 | #define _FDI_RXA_IMR 0xf0018 |
| 4246 | #define _FDI_RXB_IIR 0xf1014 |
| 4247 | #define _FDI_RXB_IMR 0xf1018 |
| 4248 | #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR) |
| 4249 | #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4250 | |
| 4251 | #define FDI_PLL_CTL_1 0xfe000 |
| 4252 | #define FDI_PLL_CTL_2 0xfe004 |
| 4253 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4254 | #define PCH_LVDS 0xe1180 |
| 4255 | #define LVDS_DETECTED (1 << 1) |
| 4256 | |
Shobhit Kumar | 9836437 | 2012-06-15 11:55:14 -0700 | [diff] [blame] | 4257 | /* vlv has 2 sets of panel control regs. */ |
Ville Syrjälä | f12c47b | 2013-01-24 15:29:30 +0200 | [diff] [blame] | 4258 | #define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200) |
| 4259 | #define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204) |
| 4260 | #define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208) |
| 4261 | #define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c) |
| 4262 | #define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210) |
Shobhit Kumar | 9836437 | 2012-06-15 11:55:14 -0700 | [diff] [blame] | 4263 | |
Ville Syrjälä | f12c47b | 2013-01-24 15:29:30 +0200 | [diff] [blame] | 4264 | #define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300) |
| 4265 | #define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304) |
| 4266 | #define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308) |
| 4267 | #define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c) |
| 4268 | #define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310) |
Shobhit Kumar | 9836437 | 2012-06-15 11:55:14 -0700 | [diff] [blame] | 4269 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 4270 | #define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS) |
| 4271 | #define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL) |
| 4272 | #define VLV_PIPE_PP_ON_DELAYS(pipe) \ |
| 4273 | _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS) |
| 4274 | #define VLV_PIPE_PP_OFF_DELAYS(pipe) \ |
| 4275 | _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS) |
| 4276 | #define VLV_PIPE_PP_DIVISOR(pipe) \ |
| 4277 | _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR) |
| 4278 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4279 | #define PCH_PP_STATUS 0xc7200 |
| 4280 | #define PCH_PP_CONTROL 0xc7204 |
Jesse Barnes | 4a655f0 | 2010-07-22 13:18:18 -0700 | [diff] [blame] | 4281 | #define PANEL_UNLOCK_REGS (0xabcd << 16) |
Keith Packard | 1c0ae80 | 2011-09-19 13:59:29 -0700 | [diff] [blame] | 4282 | #define PANEL_UNLOCK_MASK (0xffff << 16) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4283 | #define EDP_FORCE_VDD (1 << 3) |
| 4284 | #define EDP_BLC_ENABLE (1 << 2) |
| 4285 | #define PANEL_POWER_RESET (1 << 1) |
| 4286 | #define PANEL_POWER_OFF (0 << 0) |
| 4287 | #define PANEL_POWER_ON (1 << 0) |
| 4288 | #define PCH_PP_ON_DELAYS 0xc7208 |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 4289 | #define PANEL_PORT_SELECT_MASK (3 << 30) |
| 4290 | #define PANEL_PORT_SELECT_LVDS (0 << 30) |
| 4291 | #define PANEL_PORT_SELECT_DPA (1 << 30) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4292 | #define EDP_PANEL (1 << 30) |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 4293 | #define PANEL_PORT_SELECT_DPC (2 << 30) |
| 4294 | #define PANEL_PORT_SELECT_DPD (3 << 30) |
| 4295 | #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000) |
| 4296 | #define PANEL_POWER_UP_DELAY_SHIFT 16 |
| 4297 | #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff) |
| 4298 | #define PANEL_LIGHT_ON_DELAY_SHIFT 0 |
| 4299 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4300 | #define PCH_PP_OFF_DELAYS 0xc720c |
Daniel Vetter | 82ed61f | 2012-10-20 20:57:41 +0200 | [diff] [blame] | 4301 | #define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30) |
| 4302 | #define PANEL_POWER_PORT_LVDS (0 << 30) |
| 4303 | #define PANEL_POWER_PORT_DP_A (1 << 30) |
| 4304 | #define PANEL_POWER_PORT_DP_C (2 << 30) |
| 4305 | #define PANEL_POWER_PORT_DP_D (3 << 30) |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 4306 | #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000) |
| 4307 | #define PANEL_POWER_DOWN_DELAY_SHIFT 16 |
| 4308 | #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff) |
| 4309 | #define PANEL_LIGHT_OFF_DELAY_SHIFT 0 |
| 4310 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4311 | #define PCH_PP_DIVISOR 0xc7210 |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 4312 | #define PP_REFERENCE_DIVIDER_MASK (0xffffff00) |
| 4313 | #define PP_REFERENCE_DIVIDER_SHIFT 8 |
| 4314 | #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f) |
| 4315 | #define PANEL_POWER_CYCLE_DELAY_SHIFT 0 |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 4316 | |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 4317 | #define PCH_DP_B 0xe4100 |
| 4318 | #define PCH_DPB_AUX_CH_CTL 0xe4110 |
| 4319 | #define PCH_DPB_AUX_CH_DATA1 0xe4114 |
| 4320 | #define PCH_DPB_AUX_CH_DATA2 0xe4118 |
| 4321 | #define PCH_DPB_AUX_CH_DATA3 0xe411c |
| 4322 | #define PCH_DPB_AUX_CH_DATA4 0xe4120 |
| 4323 | #define PCH_DPB_AUX_CH_DATA5 0xe4124 |
| 4324 | |
| 4325 | #define PCH_DP_C 0xe4200 |
| 4326 | #define PCH_DPC_AUX_CH_CTL 0xe4210 |
| 4327 | #define PCH_DPC_AUX_CH_DATA1 0xe4214 |
| 4328 | #define PCH_DPC_AUX_CH_DATA2 0xe4218 |
| 4329 | #define PCH_DPC_AUX_CH_DATA3 0xe421c |
| 4330 | #define PCH_DPC_AUX_CH_DATA4 0xe4220 |
| 4331 | #define PCH_DPC_AUX_CH_DATA5 0xe4224 |
| 4332 | |
| 4333 | #define PCH_DP_D 0xe4300 |
| 4334 | #define PCH_DPD_AUX_CH_CTL 0xe4310 |
| 4335 | #define PCH_DPD_AUX_CH_DATA1 0xe4314 |
| 4336 | #define PCH_DPD_AUX_CH_DATA2 0xe4318 |
| 4337 | #define PCH_DPD_AUX_CH_DATA3 0xe431c |
| 4338 | #define PCH_DPD_AUX_CH_DATA4 0xe4320 |
| 4339 | #define PCH_DPD_AUX_CH_DATA5 0xe4324 |
| 4340 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 4341 | /* CPT */ |
| 4342 | #define PORT_TRANS_A_SEL_CPT 0 |
| 4343 | #define PORT_TRANS_B_SEL_CPT (1<<29) |
| 4344 | #define PORT_TRANS_C_SEL_CPT (2<<29) |
| 4345 | #define PORT_TRANS_SEL_MASK (3<<29) |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 4346 | #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29) |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 4347 | #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30) |
| 4348 | #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 4349 | |
| 4350 | #define TRANS_DP_CTL_A 0xe0300 |
| 4351 | #define TRANS_DP_CTL_B 0xe1300 |
| 4352 | #define TRANS_DP_CTL_C 0xe2300 |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 4353 | #define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 4354 | #define TRANS_DP_OUTPUT_ENABLE (1<<31) |
| 4355 | #define TRANS_DP_PORT_SEL_B (0<<29) |
| 4356 | #define TRANS_DP_PORT_SEL_C (1<<29) |
| 4357 | #define TRANS_DP_PORT_SEL_D (2<<29) |
Eric Anholt | cb3543c | 2011-02-02 12:08:07 -0800 | [diff] [blame] | 4358 | #define TRANS_DP_PORT_SEL_NONE (3<<29) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 4359 | #define TRANS_DP_PORT_SEL_MASK (3<<29) |
| 4360 | #define TRANS_DP_AUDIO_ONLY (1<<26) |
| 4361 | #define TRANS_DP_ENH_FRAMING (1<<18) |
| 4362 | #define TRANS_DP_8BPC (0<<9) |
| 4363 | #define TRANS_DP_10BPC (1<<9) |
| 4364 | #define TRANS_DP_6BPC (2<<9) |
| 4365 | #define TRANS_DP_12BPC (3<<9) |
Eric Anholt | 220cad3 | 2010-11-18 09:32:58 +0800 | [diff] [blame] | 4366 | #define TRANS_DP_BPC_MASK (3<<9) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 4367 | #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4) |
| 4368 | #define TRANS_DP_VSYNC_ACTIVE_LOW 0 |
| 4369 | #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3) |
| 4370 | #define TRANS_DP_HSYNC_ACTIVE_LOW 0 |
Chris Wilson | 94113ce | 2010-08-04 11:25:21 +0100 | [diff] [blame] | 4371 | #define TRANS_DP_SYNC_MASK (3<<3) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 4372 | |
| 4373 | /* SNB eDP training params */ |
| 4374 | /* SNB A-stepping */ |
| 4375 | #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22) |
| 4376 | #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22) |
| 4377 | #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22) |
| 4378 | #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22) |
| 4379 | /* SNB B-stepping */ |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 4380 | #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22) |
| 4381 | #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22) |
| 4382 | #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22) |
| 4383 | #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22) |
| 4384 | #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 4385 | #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22) |
| 4386 | |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 4387 | /* IVB */ |
| 4388 | #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22) |
| 4389 | #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22) |
| 4390 | #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22) |
| 4391 | #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22) |
| 4392 | #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22) |
| 4393 | #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22) |
| 4394 | #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22) |
| 4395 | |
| 4396 | /* legacy values */ |
| 4397 | #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22) |
| 4398 | #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22) |
| 4399 | #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22) |
| 4400 | #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22) |
| 4401 | #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22) |
| 4402 | |
| 4403 | #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22) |
| 4404 | |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 4405 | #define FORCEWAKE 0xA18C |
Jesse Barnes | 575155a | 2012-03-28 13:39:37 -0700 | [diff] [blame] | 4406 | #define FORCEWAKE_VLV 0x1300b0 |
| 4407 | #define FORCEWAKE_ACK_VLV 0x1300b4 |
Jesse Barnes | ed5de39 | 2013-03-08 10:45:57 -0800 | [diff] [blame] | 4408 | #define FORCEWAKE_MEDIA_VLV 0x1300b8 |
| 4409 | #define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc |
Eugeni Dodonov | e7911c4 | 2012-07-02 11:51:04 -0300 | [diff] [blame] | 4410 | #define FORCEWAKE_ACK_HSW 0x130044 |
Chris Wilson | eb43f4a | 2010-12-08 17:32:24 +0000 | [diff] [blame] | 4411 | #define FORCEWAKE_ACK 0x130090 |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 4412 | #define VLV_GTLC_WAKE_CTRL 0x130090 |
| 4413 | #define VLV_GTLC_PW_STATUS 0x130094 |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 4414 | #define FORCEWAKE_MT 0xa188 /* multi-threaded */ |
Chris Wilson | c5836c2 | 2012-10-17 12:09:55 +0100 | [diff] [blame] | 4415 | #define FORCEWAKE_KERNEL 0x1 |
| 4416 | #define FORCEWAKE_USER 0x2 |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 4417 | #define FORCEWAKE_MT_ACK 0x130040 |
| 4418 | #define ECOBUS 0xa180 |
| 4419 | #define FORCEWAKE_MT_ENABLE (1<<5) |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 4420 | |
Ben Widawsky | dd202c6 | 2012-02-09 10:15:18 +0100 | [diff] [blame] | 4421 | #define GTFIFODBG 0x120000 |
| 4422 | #define GT_FIFO_CPU_ERROR_MASK 7 |
| 4423 | #define GT_FIFO_OVFERR (1<<2) |
| 4424 | #define GT_FIFO_IAWRERR (1<<1) |
| 4425 | #define GT_FIFO_IARDERR (1<<0) |
| 4426 | |
Chris Wilson | 9135583 | 2011-03-04 19:22:40 +0000 | [diff] [blame] | 4427 | #define GT_FIFO_FREE_ENTRIES 0x120008 |
Chris Wilson | 95736720 | 2011-05-12 22:17:09 +0100 | [diff] [blame] | 4428 | #define GT_FIFO_NUM_RESERVED_ENTRIES 20 |
Chris Wilson | 9135583 | 2011-03-04 19:22:40 +0000 | [diff] [blame] | 4429 | |
Daniel Vetter | 80e829f | 2012-03-31 11:21:57 +0200 | [diff] [blame] | 4430 | #define GEN6_UCGCTL1 0x9400 |
| 4431 | # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5) |
Daniel Vetter | de4a8bd | 2012-04-11 20:42:38 +0200 | [diff] [blame] | 4432 | # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7) |
Daniel Vetter | 80e829f | 2012-03-31 11:21:57 +0200 | [diff] [blame] | 4433 | |
Eric Anholt | 406478d | 2011-11-07 16:07:04 -0800 | [diff] [blame] | 4434 | #define GEN6_UCGCTL2 0x9404 |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 4435 | # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30) |
Jesse Barnes | 6edaa7f | 2012-06-14 11:04:49 -0700 | [diff] [blame] | 4436 | # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22) |
Eugeni Dodonov | eae66b5 | 2012-02-08 12:53:49 -0800 | [diff] [blame] | 4437 | # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13) |
Eric Anholt | 406478d | 2011-11-07 16:07:04 -0800 | [diff] [blame] | 4438 | # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12) |
Eric Anholt | 9ca1d10 | 2011-11-07 16:07:05 -0800 | [diff] [blame] | 4439 | # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11) |
Eric Anholt | 406478d | 2011-11-07 16:07:04 -0800 | [diff] [blame] | 4440 | |
Jesse Barnes | e3f33d4 | 2012-06-14 11:04:50 -0700 | [diff] [blame] | 4441 | #define GEN7_UCGCTL4 0x940c |
| 4442 | #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25) |
| 4443 | |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 4444 | #define GEN6_RPNSWREQ 0xA008 |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 4445 | #define GEN6_TURBO_DISABLE (1<<31) |
| 4446 | #define GEN6_FREQUENCY(x) ((x)<<25) |
Rodrigo Vivi | 92bd1bf | 2013-03-25 17:55:49 -0300 | [diff] [blame] | 4447 | #define HSW_FREQUENCY(x) ((x)<<24) |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 4448 | #define GEN6_OFFSET(x) ((x)<<19) |
| 4449 | #define GEN6_AGGRESSIVE_TURBO (0<<15) |
| 4450 | #define GEN6_RC_VIDEO_FREQ 0xA00C |
| 4451 | #define GEN6_RC_CONTROL 0xA090 |
| 4452 | #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16) |
| 4453 | #define GEN6_RC_CTL_RC6p_ENABLE (1<<17) |
| 4454 | #define GEN6_RC_CTL_RC6_ENABLE (1<<18) |
| 4455 | #define GEN6_RC_CTL_RC1e_ENABLE (1<<20) |
| 4456 | #define GEN6_RC_CTL_RC7_ENABLE (1<<22) |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4457 | #define GEN7_RC_CTL_TO_MODE (1<<28) |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 4458 | #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27) |
| 4459 | #define GEN6_RC_CTL_HW_ENABLE (1<<31) |
| 4460 | #define GEN6_RP_DOWN_TIMEOUT 0xA010 |
| 4461 | #define GEN6_RP_INTERRUPT_LIMITS 0xA014 |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 4462 | #define GEN6_RPSTAT1 0xA01C |
Jesse Barnes | ccab5c8 | 2011-01-18 15:49:25 -0800 | [diff] [blame] | 4463 | #define GEN6_CAGF_SHIFT 8 |
Ben Widawsky | f82855d | 2013-01-29 12:00:15 -0800 | [diff] [blame] | 4464 | #define HSW_CAGF_SHIFT 7 |
Jesse Barnes | ccab5c8 | 2011-01-18 15:49:25 -0800 | [diff] [blame] | 4465 | #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT) |
Ben Widawsky | f82855d | 2013-01-29 12:00:15 -0800 | [diff] [blame] | 4466 | #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT) |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 4467 | #define GEN6_RP_CONTROL 0xA024 |
| 4468 | #define GEN6_RP_MEDIA_TURBO (1<<11) |
Ben Widawsky | 6ed55ee | 2011-12-12 19:21:59 -0800 | [diff] [blame] | 4469 | #define GEN6_RP_MEDIA_MODE_MASK (3<<9) |
| 4470 | #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9) |
| 4471 | #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9) |
| 4472 | #define GEN6_RP_MEDIA_HW_MODE (1<<9) |
| 4473 | #define GEN6_RP_MEDIA_SW_MODE (0<<9) |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 4474 | #define GEN6_RP_MEDIA_IS_GFX (1<<8) |
| 4475 | #define GEN6_RP_ENABLE (1<<7) |
Jesse Barnes | ccab5c8 | 2011-01-18 15:49:25 -0800 | [diff] [blame] | 4476 | #define GEN6_RP_UP_IDLE_MIN (0x1<<3) |
| 4477 | #define GEN6_RP_UP_BUSY_AVG (0x2<<3) |
| 4478 | #define GEN6_RP_UP_BUSY_CONT (0x4<<3) |
Eugeni Dodonov | 5a7dc92 | 2012-07-02 11:51:05 -0300 | [diff] [blame] | 4479 | #define GEN7_RP_DOWN_IDLE_AVG (0x2<<0) |
Jesse Barnes | ccab5c8 | 2011-01-18 15:49:25 -0800 | [diff] [blame] | 4480 | #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0) |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 4481 | #define GEN6_RP_UP_THRESHOLD 0xA02C |
| 4482 | #define GEN6_RP_DOWN_THRESHOLD 0xA030 |
Jesse Barnes | ccab5c8 | 2011-01-18 15:49:25 -0800 | [diff] [blame] | 4483 | #define GEN6_RP_CUR_UP_EI 0xA050 |
| 4484 | #define GEN6_CURICONT_MASK 0xffffff |
| 4485 | #define GEN6_RP_CUR_UP 0xA054 |
| 4486 | #define GEN6_CURBSYTAVG_MASK 0xffffff |
| 4487 | #define GEN6_RP_PREV_UP 0xA058 |
| 4488 | #define GEN6_RP_CUR_DOWN_EI 0xA05C |
| 4489 | #define GEN6_CURIAVG_MASK 0xffffff |
| 4490 | #define GEN6_RP_CUR_DOWN 0xA060 |
| 4491 | #define GEN6_RP_PREV_DOWN 0xA064 |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 4492 | #define GEN6_RP_UP_EI 0xA068 |
| 4493 | #define GEN6_RP_DOWN_EI 0xA06C |
| 4494 | #define GEN6_RP_IDLE_HYSTERSIS 0xA070 |
| 4495 | #define GEN6_RC_STATE 0xA094 |
| 4496 | #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098 |
| 4497 | #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C |
| 4498 | #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0 |
| 4499 | #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8 |
| 4500 | #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC |
| 4501 | #define GEN6_RC_SLEEP 0xA0B0 |
| 4502 | #define GEN6_RC1e_THRESHOLD 0xA0B4 |
| 4503 | #define GEN6_RC6_THRESHOLD 0xA0B8 |
| 4504 | #define GEN6_RC6p_THRESHOLD 0xA0BC |
| 4505 | #define GEN6_RC6pp_THRESHOLD 0xA0C0 |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 4506 | #define GEN6_PMINTRMSK 0xA168 |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 4507 | |
| 4508 | #define GEN6_PMISR 0x44020 |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 4509 | #define GEN6_PMIMR 0x44024 /* rps_lock */ |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 4510 | #define GEN6_PMIIR 0x44028 |
| 4511 | #define GEN6_PMIER 0x4402C |
| 4512 | #define GEN6_PM_MBOX_EVENT (1<<25) |
| 4513 | #define GEN6_PM_THERMAL_EVENT (1<<24) |
| 4514 | #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6) |
| 4515 | #define GEN6_PM_RP_UP_THRESHOLD (1<<5) |
| 4516 | #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4) |
| 4517 | #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2) |
| 4518 | #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1) |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 4519 | #define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \ |
| 4520 | GEN6_PM_RP_DOWN_THRESHOLD | \ |
| 4521 | GEN6_PM_RP_DOWN_TIMEOUT) |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 4522 | |
Ben Widawsky | cce66a2 | 2012-03-27 18:59:38 -0700 | [diff] [blame] | 4523 | #define GEN6_GT_GFX_RC6_LOCKED 0x138104 |
| 4524 | #define GEN6_GT_GFX_RC6 0x138108 |
| 4525 | #define GEN6_GT_GFX_RC6p 0x13810C |
| 4526 | #define GEN6_GT_GFX_RC6pp 0x138110 |
| 4527 | |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 4528 | #define GEN6_PCODE_MAILBOX 0x138124 |
| 4529 | #define GEN6_PCODE_READY (1<<31) |
Jesse Barnes | a6044e2 | 2010-12-20 11:34:20 -0800 | [diff] [blame] | 4530 | #define GEN6_READ_OC_PARAMS 0xc |
Jesse Barnes | 23b2f8b | 2011-06-28 13:04:16 -0700 | [diff] [blame] | 4531 | #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8 |
| 4532 | #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9 |
Ben Widawsky | 31643d5 | 2012-09-26 10:34:01 -0700 | [diff] [blame] | 4533 | #define GEN6_PCODE_WRITE_RC6VIDS 0x4 |
| 4534 | #define GEN6_PCODE_READ_RC6VIDS 0x5 |
Ben Widawsky | 7083e05 | 2013-02-01 16:41:14 -0800 | [diff] [blame] | 4535 | #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5) |
| 4536 | #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245) |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 4537 | #define GEN6_PCODE_DATA 0x138128 |
Jesse Barnes | 23b2f8b | 2011-06-28 13:04:16 -0700 | [diff] [blame] | 4538 | #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8 |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 4539 | #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16 |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 4540 | |
Jesse Barnes | a0e4e19 | 2013-04-02 11:23:05 -0700 | [diff] [blame] | 4541 | #define VLV_IOSF_DOORBELL_REQ 0x182100 |
| 4542 | #define IOSF_DEVFN_SHIFT 24 |
| 4543 | #define IOSF_OPCODE_SHIFT 16 |
| 4544 | #define IOSF_PORT_SHIFT 8 |
| 4545 | #define IOSF_BYTE_ENABLES_SHIFT 4 |
| 4546 | #define IOSF_BAR_SHIFT 1 |
| 4547 | #define IOSF_SB_BUSY (1<<0) |
| 4548 | #define IOSF_PORT_PUNIT 0x4 |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4549 | #define IOSF_PORT_NC 0x11 |
Jesse Barnes | a0e4e19 | 2013-04-02 11:23:05 -0700 | [diff] [blame] | 4550 | #define VLV_IOSF_DATA 0x182104 |
| 4551 | #define VLV_IOSF_ADDR 0x182108 |
| 4552 | |
| 4553 | #define PUNIT_OPCODE_REG_READ 6 |
| 4554 | #define PUNIT_OPCODE_REG_WRITE 7 |
| 4555 | |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4556 | #define PUNIT_REG_GPU_LFM 0xd3 |
| 4557 | #define PUNIT_REG_GPU_FREQ_REQ 0xd4 |
| 4558 | #define PUNIT_REG_GPU_FREQ_STS 0xd8 |
| 4559 | #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc |
| 4560 | |
| 4561 | #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */ |
| 4562 | #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */ |
| 4563 | |
| 4564 | #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c |
| 4565 | #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3 |
| 4566 | #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8 |
| 4567 | #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11 |
| 4568 | #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800 |
| 4569 | #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34 |
| 4570 | #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007 |
| 4571 | #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30 |
| 4572 | #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27 |
| 4573 | #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000 |
| 4574 | |
Ben Widawsky | 4d85529 | 2011-12-12 19:34:16 -0800 | [diff] [blame] | 4575 | #define GEN6_GT_CORE_STATUS 0x138060 |
| 4576 | #define GEN6_CORE_CPD_STATE_MASK (7<<4) |
| 4577 | #define GEN6_RCn_MASK 7 |
| 4578 | #define GEN6_RC0 0 |
| 4579 | #define GEN6_RC3 2 |
| 4580 | #define GEN6_RC6 3 |
| 4581 | #define GEN6_RC7 4 |
| 4582 | |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 4583 | #define GEN7_MISCCPCTL (0x9424) |
| 4584 | #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0) |
| 4585 | |
| 4586 | /* IVYBRIDGE DPF */ |
| 4587 | #define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */ |
| 4588 | #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14) |
| 4589 | #define GEN7_PARITY_ERROR_VALID (1<<13) |
| 4590 | #define GEN7_L3CDERRST1_BANK_MASK (3<<11) |
| 4591 | #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8) |
| 4592 | #define GEN7_PARITY_ERROR_ROW(reg) \ |
| 4593 | ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14) |
| 4594 | #define GEN7_PARITY_ERROR_BANK(reg) \ |
| 4595 | ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11) |
| 4596 | #define GEN7_PARITY_ERROR_SUBBANK(reg) \ |
| 4597 | ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8) |
| 4598 | #define GEN7_L3CDERRST1_ENABLE (1<<7) |
| 4599 | |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4600 | #define GEN7_L3LOG_BASE 0xB070 |
| 4601 | #define GEN7_L3LOG_SIZE 0x80 |
| 4602 | |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 4603 | #define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */ |
| 4604 | #define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100 |
| 4605 | #define GEN7_MAX_PS_THREAD_DEP (8<<12) |
| 4606 | #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3) |
| 4607 | |
Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 4608 | #define GEN7_ROW_CHICKEN2 0xe4f4 |
| 4609 | #define GEN7_ROW_CHICKEN2_GT2 0xf4f4 |
| 4610 | #define DOP_CLOCK_GATING_DISABLE (1<<0) |
| 4611 | |
Ville Syrjälä | f4ba9f8 | 2013-01-24 15:29:29 +0200 | [diff] [blame] | 4612 | #define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020) |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 4613 | #define INTEL_AUDIO_DEVCL 0x808629FB |
| 4614 | #define INTEL_AUDIO_DEVBLC 0x80862801 |
| 4615 | #define INTEL_AUDIO_DEVCTG 0x80862802 |
| 4616 | |
| 4617 | #define G4X_AUD_CNTL_ST 0x620B4 |
| 4618 | #define G4X_ELDV_DEVCL_DEVBLC (1 << 13) |
| 4619 | #define G4X_ELDV_DEVCTG (1 << 14) |
| 4620 | #define G4X_ELD_ADDR (0xf << 5) |
| 4621 | #define G4X_ELD_ACK (1 << 4) |
| 4622 | #define G4X_HDMIW_HDMIEDID 0x6210C |
| 4623 | |
Wu Fengguang | 1202b4c6 | 2011-12-09 20:42:18 +0800 | [diff] [blame] | 4624 | #define IBX_HDMIW_HDMIEDID_A 0xE2050 |
Wang Xingchao | 9b138a8 | 2012-08-09 16:52:18 +0800 | [diff] [blame] | 4625 | #define IBX_HDMIW_HDMIEDID_B 0xE2150 |
| 4626 | #define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \ |
| 4627 | IBX_HDMIW_HDMIEDID_A, \ |
| 4628 | IBX_HDMIW_HDMIEDID_B) |
Wu Fengguang | 1202b4c6 | 2011-12-09 20:42:18 +0800 | [diff] [blame] | 4629 | #define IBX_AUD_CNTL_ST_A 0xE20B4 |
Wang Xingchao | 9b138a8 | 2012-08-09 16:52:18 +0800 | [diff] [blame] | 4630 | #define IBX_AUD_CNTL_ST_B 0xE21B4 |
| 4631 | #define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \ |
| 4632 | IBX_AUD_CNTL_ST_A, \ |
| 4633 | IBX_AUD_CNTL_ST_B) |
Wu Fengguang | 1202b4c6 | 2011-12-09 20:42:18 +0800 | [diff] [blame] | 4634 | #define IBX_ELD_BUFFER_SIZE (0x1f << 10) |
| 4635 | #define IBX_ELD_ADDRESS (0x1f << 5) |
| 4636 | #define IBX_ELD_ACK (1 << 4) |
| 4637 | #define IBX_AUD_CNTL_ST2 0xE20C0 |
| 4638 | #define IBX_ELD_VALIDB (1 << 0) |
| 4639 | #define IBX_CP_READYB (1 << 1) |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 4640 | |
Wu Fengguang | 1202b4c6 | 2011-12-09 20:42:18 +0800 | [diff] [blame] | 4641 | #define CPT_HDMIW_HDMIEDID_A 0xE5050 |
Wang Xingchao | 9b138a8 | 2012-08-09 16:52:18 +0800 | [diff] [blame] | 4642 | #define CPT_HDMIW_HDMIEDID_B 0xE5150 |
| 4643 | #define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \ |
| 4644 | CPT_HDMIW_HDMIEDID_A, \ |
| 4645 | CPT_HDMIW_HDMIEDID_B) |
Wu Fengguang | 1202b4c6 | 2011-12-09 20:42:18 +0800 | [diff] [blame] | 4646 | #define CPT_AUD_CNTL_ST_A 0xE50B4 |
Wang Xingchao | 9b138a8 | 2012-08-09 16:52:18 +0800 | [diff] [blame] | 4647 | #define CPT_AUD_CNTL_ST_B 0xE51B4 |
| 4648 | #define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \ |
| 4649 | CPT_AUD_CNTL_ST_A, \ |
| 4650 | CPT_AUD_CNTL_ST_B) |
Wu Fengguang | 1202b4c6 | 2011-12-09 20:42:18 +0800 | [diff] [blame] | 4651 | #define CPT_AUD_CNTRL_ST2 0xE50C0 |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 4652 | |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 4653 | /* These are the 4 32-bit write offset registers for each stream |
| 4654 | * output buffer. It determines the offset from the |
| 4655 | * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to. |
| 4656 | */ |
| 4657 | #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4) |
| 4658 | |
Wu Fengguang | b6daa02 | 2012-01-06 14:41:31 -0600 | [diff] [blame] | 4659 | #define IBX_AUD_CONFIG_A 0xe2000 |
Wang Xingchao | 9b138a8 | 2012-08-09 16:52:18 +0800 | [diff] [blame] | 4660 | #define IBX_AUD_CONFIG_B 0xe2100 |
| 4661 | #define IBX_AUD_CFG(pipe) _PIPE(pipe, \ |
| 4662 | IBX_AUD_CONFIG_A, \ |
| 4663 | IBX_AUD_CONFIG_B) |
Wu Fengguang | b6daa02 | 2012-01-06 14:41:31 -0600 | [diff] [blame] | 4664 | #define CPT_AUD_CONFIG_A 0xe5000 |
Wang Xingchao | 9b138a8 | 2012-08-09 16:52:18 +0800 | [diff] [blame] | 4665 | #define CPT_AUD_CONFIG_B 0xe5100 |
| 4666 | #define CPT_AUD_CFG(pipe) _PIPE(pipe, \ |
| 4667 | CPT_AUD_CONFIG_A, \ |
| 4668 | CPT_AUD_CONFIG_B) |
Wu Fengguang | b6daa02 | 2012-01-06 14:41:31 -0600 | [diff] [blame] | 4669 | #define AUD_CONFIG_N_VALUE_INDEX (1 << 29) |
| 4670 | #define AUD_CONFIG_N_PROG_ENABLE (1 << 28) |
| 4671 | #define AUD_CONFIG_UPPER_N_SHIFT 20 |
| 4672 | #define AUD_CONFIG_UPPER_N_VALUE (0xff << 20) |
| 4673 | #define AUD_CONFIG_LOWER_N_SHIFT 4 |
| 4674 | #define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4) |
| 4675 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16 |
| 4676 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16) |
| 4677 | #define AUD_CONFIG_DISABLE_NCTS (1 << 3) |
| 4678 | |
Wang Xingchao | 9a78b6c | 2012-08-09 16:52:15 +0800 | [diff] [blame] | 4679 | /* HSW Audio */ |
| 4680 | #define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */ |
| 4681 | #define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */ |
| 4682 | #define HSW_AUD_CFG(pipe) _PIPE(pipe, \ |
| 4683 | HSW_AUD_CONFIG_A, \ |
| 4684 | HSW_AUD_CONFIG_B) |
| 4685 | |
| 4686 | #define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */ |
| 4687 | #define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */ |
| 4688 | #define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \ |
| 4689 | HSW_AUD_MISC_CTRL_A, \ |
| 4690 | HSW_AUD_MISC_CTRL_B) |
| 4691 | |
| 4692 | #define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */ |
| 4693 | #define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */ |
| 4694 | #define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \ |
| 4695 | HSW_AUD_DIP_ELD_CTRL_ST_A, \ |
| 4696 | HSW_AUD_DIP_ELD_CTRL_ST_B) |
| 4697 | |
| 4698 | /* Audio Digital Converter */ |
| 4699 | #define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */ |
| 4700 | #define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */ |
| 4701 | #define AUD_DIG_CNVT(pipe) _PIPE(pipe, \ |
| 4702 | HSW_AUD_DIG_CNVT_1, \ |
| 4703 | HSW_AUD_DIG_CNVT_2) |
Wang Xingchao | 9b138a8 | 2012-08-09 16:52:18 +0800 | [diff] [blame] | 4704 | #define DIP_PORT_SEL_MASK 0x3 |
Wang Xingchao | 9a78b6c | 2012-08-09 16:52:15 +0800 | [diff] [blame] | 4705 | |
| 4706 | #define HSW_AUD_EDID_DATA_A 0x65050 |
| 4707 | #define HSW_AUD_EDID_DATA_B 0x65150 |
| 4708 | #define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \ |
| 4709 | HSW_AUD_EDID_DATA_A, \ |
| 4710 | HSW_AUD_EDID_DATA_B) |
| 4711 | |
| 4712 | #define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */ |
| 4713 | #define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */ |
| 4714 | #define AUDIO_INACTIVE_C (1<<11) |
| 4715 | #define AUDIO_INACTIVE_B (1<<7) |
| 4716 | #define AUDIO_INACTIVE_A (1<<3) |
| 4717 | #define AUDIO_OUTPUT_ENABLE_A (1<<2) |
| 4718 | #define AUDIO_OUTPUT_ENABLE_B (1<<6) |
| 4719 | #define AUDIO_OUTPUT_ENABLE_C (1<<10) |
| 4720 | #define AUDIO_ELD_VALID_A (1<<0) |
| 4721 | #define AUDIO_ELD_VALID_B (1<<4) |
| 4722 | #define AUDIO_ELD_VALID_C (1<<8) |
| 4723 | #define AUDIO_CP_READY_A (1<<1) |
| 4724 | #define AUDIO_CP_READY_B (1<<5) |
| 4725 | #define AUDIO_CP_READY_C (1<<9) |
| 4726 | |
Eugeni Dodonov | 9eb3a75 | 2012-03-29 12:32:21 -0300 | [diff] [blame] | 4727 | /* HSW Power Wells */ |
Paulo Zanoni | fa42e23 | 2013-01-25 16:59:11 -0200 | [diff] [blame] | 4728 | #define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */ |
| 4729 | #define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */ |
| 4730 | #define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */ |
| 4731 | #define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */ |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4732 | #define HSW_PWR_WELL_ENABLE (1<<31) |
| 4733 | #define HSW_PWR_WELL_STATE (1<<30) |
| 4734 | #define HSW_PWR_WELL_CTL5 0x45410 |
Eugeni Dodonov | 9eb3a75 | 2012-03-29 12:32:21 -0300 | [diff] [blame] | 4735 | #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31) |
| 4736 | #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20) |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4737 | #define HSW_PWR_WELL_FORCE_ON (1<<19) |
| 4738 | #define HSW_PWR_WELL_CTL6 0x45414 |
Eugeni Dodonov | 9eb3a75 | 2012-03-29 12:32:21 -0300 | [diff] [blame] | 4739 | |
Eugeni Dodonov | e7e104c | 2012-03-29 12:32:23 -0300 | [diff] [blame] | 4740 | /* Per-pipe DDI Function Control */ |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 4741 | #define TRANS_DDI_FUNC_CTL_A 0x60400 |
| 4742 | #define TRANS_DDI_FUNC_CTL_B 0x61400 |
| 4743 | #define TRANS_DDI_FUNC_CTL_C 0x62400 |
| 4744 | #define TRANS_DDI_FUNC_CTL_EDP 0x6F400 |
| 4745 | #define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \ |
| 4746 | TRANS_DDI_FUNC_CTL_B) |
| 4747 | #define TRANS_DDI_FUNC_ENABLE (1<<31) |
Eugeni Dodonov | e7e104c | 2012-03-29 12:32:23 -0300 | [diff] [blame] | 4748 | /* Those bits are ignored by pipe EDP since it can only connect to DDI A */ |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 4749 | #define TRANS_DDI_PORT_MASK (7<<28) |
| 4750 | #define TRANS_DDI_SELECT_PORT(x) ((x)<<28) |
| 4751 | #define TRANS_DDI_PORT_NONE (0<<28) |
| 4752 | #define TRANS_DDI_MODE_SELECT_MASK (7<<24) |
| 4753 | #define TRANS_DDI_MODE_SELECT_HDMI (0<<24) |
| 4754 | #define TRANS_DDI_MODE_SELECT_DVI (1<<24) |
| 4755 | #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24) |
| 4756 | #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24) |
| 4757 | #define TRANS_DDI_MODE_SELECT_FDI (4<<24) |
| 4758 | #define TRANS_DDI_BPC_MASK (7<<20) |
| 4759 | #define TRANS_DDI_BPC_8 (0<<20) |
| 4760 | #define TRANS_DDI_BPC_10 (1<<20) |
| 4761 | #define TRANS_DDI_BPC_6 (2<<20) |
| 4762 | #define TRANS_DDI_BPC_12 (3<<20) |
| 4763 | #define TRANS_DDI_PVSYNC (1<<17) |
| 4764 | #define TRANS_DDI_PHSYNC (1<<16) |
| 4765 | #define TRANS_DDI_EDP_INPUT_MASK (7<<12) |
| 4766 | #define TRANS_DDI_EDP_INPUT_A_ON (0<<12) |
| 4767 | #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12) |
| 4768 | #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12) |
| 4769 | #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12) |
| 4770 | #define TRANS_DDI_BFI_ENABLE (1<<4) |
Eugeni Dodonov | e7e104c | 2012-03-29 12:32:23 -0300 | [diff] [blame] | 4771 | |
Eugeni Dodonov | 0e87f66 | 2012-03-29 12:32:24 -0300 | [diff] [blame] | 4772 | /* DisplayPort Transport Control */ |
| 4773 | #define DP_TP_CTL_A 0x64040 |
| 4774 | #define DP_TP_CTL_B 0x64140 |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4775 | #define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B) |
| 4776 | #define DP_TP_CTL_ENABLE (1<<31) |
| 4777 | #define DP_TP_CTL_MODE_SST (0<<27) |
| 4778 | #define DP_TP_CTL_MODE_MST (1<<27) |
Eugeni Dodonov | 0e87f66 | 2012-03-29 12:32:24 -0300 | [diff] [blame] | 4779 | #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18) |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4780 | #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15) |
Eugeni Dodonov | 0e87f66 | 2012-03-29 12:32:24 -0300 | [diff] [blame] | 4781 | #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8) |
| 4782 | #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8) |
| 4783 | #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8) |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 4784 | #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8) |
| 4785 | #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8) |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4786 | #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8) |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 4787 | #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7) |
Eugeni Dodonov | 0e87f66 | 2012-03-29 12:32:24 -0300 | [diff] [blame] | 4788 | |
Eugeni Dodonov | e411b2c | 2012-03-29 12:32:25 -0300 | [diff] [blame] | 4789 | /* DisplayPort Transport Status */ |
| 4790 | #define DP_TP_STATUS_A 0x64044 |
| 4791 | #define DP_TP_STATUS_B 0x64144 |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4792 | #define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B) |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 4793 | #define DP_TP_STATUS_IDLE_DONE (1<<25) |
Eugeni Dodonov | e411b2c | 2012-03-29 12:32:25 -0300 | [diff] [blame] | 4794 | #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12) |
| 4795 | |
Eugeni Dodonov | 03f896a | 2012-03-29 12:32:26 -0300 | [diff] [blame] | 4796 | /* DDI Buffer Control */ |
| 4797 | #define DDI_BUF_CTL_A 0x64000 |
| 4798 | #define DDI_BUF_CTL_B 0x64100 |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4799 | #define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B) |
| 4800 | #define DDI_BUF_CTL_ENABLE (1<<31) |
Eugeni Dodonov | 03f896a | 2012-03-29 12:32:26 -0300 | [diff] [blame] | 4801 | #define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */ |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4802 | #define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */ |
Eugeni Dodonov | 03f896a | 2012-03-29 12:32:26 -0300 | [diff] [blame] | 4803 | #define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */ |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4804 | #define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */ |
Eugeni Dodonov | 03f896a | 2012-03-29 12:32:26 -0300 | [diff] [blame] | 4805 | #define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */ |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4806 | #define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */ |
Eugeni Dodonov | 03f896a | 2012-03-29 12:32:26 -0300 | [diff] [blame] | 4807 | #define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */ |
| 4808 | #define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */ |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4809 | #define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */ |
| 4810 | #define DDI_BUF_EMP_MASK (0xf<<24) |
Damien Lespiau | 876a8cd | 2012-12-11 18:48:30 +0000 | [diff] [blame] | 4811 | #define DDI_BUF_PORT_REVERSAL (1<<16) |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4812 | #define DDI_BUF_IS_IDLE (1<<7) |
Paulo Zanoni | 79935fc | 2012-11-20 13:27:40 -0200 | [diff] [blame] | 4813 | #define DDI_A_4_LANES (1<<4) |
Daniel Vetter | 17aa6be | 2013-04-30 14:01:40 +0200 | [diff] [blame] | 4814 | #define DDI_PORT_WIDTH(width) (((width) - 1) << 1) |
Eugeni Dodonov | 03f896a | 2012-03-29 12:32:26 -0300 | [diff] [blame] | 4815 | #define DDI_INIT_DISPLAY_DETECTED (1<<0) |
| 4816 | |
Eugeni Dodonov | bb879a4 | 2012-03-29 12:32:27 -0300 | [diff] [blame] | 4817 | /* DDI Buffer Translations */ |
| 4818 | #define DDI_BUF_TRANS_A 0x64E00 |
| 4819 | #define DDI_BUF_TRANS_B 0x64E60 |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4820 | #define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B) |
Eugeni Dodonov | bb879a4 | 2012-03-29 12:32:27 -0300 | [diff] [blame] | 4821 | |
Eugeni Dodonov | 7501a4d | 2012-03-29 12:32:29 -0300 | [diff] [blame] | 4822 | /* Sideband Interface (SBI) is programmed indirectly, via |
| 4823 | * SBI_ADDR, which contains the register offset; and SBI_DATA, |
| 4824 | * which contains the payload */ |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4825 | #define SBI_ADDR 0xC6000 |
| 4826 | #define SBI_DATA 0xC6004 |
Eugeni Dodonov | 7501a4d | 2012-03-29 12:32:29 -0300 | [diff] [blame] | 4827 | #define SBI_CTL_STAT 0xC6008 |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4828 | #define SBI_CTL_DEST_ICLK (0x0<<16) |
| 4829 | #define SBI_CTL_DEST_MPHY (0x1<<16) |
| 4830 | #define SBI_CTL_OP_IORD (0x2<<8) |
| 4831 | #define SBI_CTL_OP_IOWR (0x3<<8) |
Eugeni Dodonov | 7501a4d | 2012-03-29 12:32:29 -0300 | [diff] [blame] | 4832 | #define SBI_CTL_OP_CRRD (0x6<<8) |
| 4833 | #define SBI_CTL_OP_CRWR (0x7<<8) |
| 4834 | #define SBI_RESPONSE_FAIL (0x1<<1) |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4835 | #define SBI_RESPONSE_SUCCESS (0x0<<1) |
| 4836 | #define SBI_BUSY (0x1<<0) |
| 4837 | #define SBI_READY (0x0<<0) |
Eugeni Dodonov | 52f025e | 2012-03-29 12:32:31 -0300 | [diff] [blame] | 4838 | |
Eugeni Dodonov | ccf1c86 | 2012-03-29 12:32:34 -0300 | [diff] [blame] | 4839 | /* SBI offsets */ |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4840 | #define SBI_SSCDIVINTPHASE6 0x0600 |
Eugeni Dodonov | ccf1c86 | 2012-03-29 12:32:34 -0300 | [diff] [blame] | 4841 | #define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1) |
| 4842 | #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1) |
| 4843 | #define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8) |
| 4844 | #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8) |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4845 | #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15) |
Eugeni Dodonov | ccf1c86 | 2012-03-29 12:32:34 -0300 | [diff] [blame] | 4846 | #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0) |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4847 | #define SBI_SSCCTL 0x020c |
Eugeni Dodonov | ccf1c86 | 2012-03-29 12:32:34 -0300 | [diff] [blame] | 4848 | #define SBI_SSCCTL6 0x060C |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 4849 | #define SBI_SSCCTL_PATHALT (1<<3) |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4850 | #define SBI_SSCCTL_DISABLE (1<<0) |
Eugeni Dodonov | ccf1c86 | 2012-03-29 12:32:34 -0300 | [diff] [blame] | 4851 | #define SBI_SSCAUXDIV6 0x0610 |
| 4852 | #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4) |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4853 | #define SBI_DBUFF0 0x2a00 |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 4854 | #define SBI_DBUFF0_ENABLE (1<<0) |
Eugeni Dodonov | ccf1c86 | 2012-03-29 12:32:34 -0300 | [diff] [blame] | 4855 | |
Eugeni Dodonov | 52f025e | 2012-03-29 12:32:31 -0300 | [diff] [blame] | 4856 | /* LPT PIXCLK_GATE */ |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4857 | #define PIXCLK_GATE 0xC6020 |
Paulo Zanoni | 745ca3b | 2012-08-08 14:15:32 -0300 | [diff] [blame] | 4858 | #define PIXCLK_GATE_UNGATE (1<<0) |
| 4859 | #define PIXCLK_GATE_GATE (0<<0) |
Eugeni Dodonov | 52f025e | 2012-03-29 12:32:31 -0300 | [diff] [blame] | 4860 | |
Eugeni Dodonov | e93ea06 | 2012-03-29 12:32:32 -0300 | [diff] [blame] | 4861 | /* SPLL */ |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4862 | #define SPLL_CTL 0x46020 |
Eugeni Dodonov | e93ea06 | 2012-03-29 12:32:32 -0300 | [diff] [blame] | 4863 | #define SPLL_PLL_ENABLE (1<<31) |
Damien Lespiau | 39bc66c | 2012-10-11 15:24:04 +0100 | [diff] [blame] | 4864 | #define SPLL_PLL_SSC (1<<28) |
| 4865 | #define SPLL_PLL_NON_SSC (2<<28) |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4866 | #define SPLL_PLL_FREQ_810MHz (0<<26) |
| 4867 | #define SPLL_PLL_FREQ_1350MHz (1<<26) |
Eugeni Dodonov | e93ea06 | 2012-03-29 12:32:32 -0300 | [diff] [blame] | 4868 | |
Eugeni Dodonov | 4dffc40 | 2012-03-29 12:32:36 -0300 | [diff] [blame] | 4869 | /* WRPLL */ |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4870 | #define WRPLL_CTL1 0x46040 |
| 4871 | #define WRPLL_CTL2 0x46060 |
| 4872 | #define WRPLL_PLL_ENABLE (1<<31) |
| 4873 | #define WRPLL_PLL_SELECT_SSC (0x01<<28) |
Damien Lespiau | 39bc66c | 2012-10-11 15:24:04 +0100 | [diff] [blame] | 4874 | #define WRPLL_PLL_SELECT_NON_SSC (0x02<<28) |
Eugeni Dodonov | 4dffc40 | 2012-03-29 12:32:36 -0300 | [diff] [blame] | 4875 | #define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28) |
Eugeni Dodonov | ef4d084 | 2012-04-13 17:08:38 -0300 | [diff] [blame] | 4876 | /* WRPLL divider programming */ |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4877 | #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0) |
| 4878 | #define WRPLL_DIVIDER_POST(x) ((x)<<8) |
| 4879 | #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16) |
Eugeni Dodonov | 4dffc40 | 2012-03-29 12:32:36 -0300 | [diff] [blame] | 4880 | |
Eugeni Dodonov | fec9181 | 2012-03-29 12:32:33 -0300 | [diff] [blame] | 4881 | /* Port clock selection */ |
| 4882 | #define PORT_CLK_SEL_A 0x46100 |
| 4883 | #define PORT_CLK_SEL_B 0x46104 |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4884 | #define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B) |
Eugeni Dodonov | fec9181 | 2012-03-29 12:32:33 -0300 | [diff] [blame] | 4885 | #define PORT_CLK_SEL_LCPLL_2700 (0<<29) |
| 4886 | #define PORT_CLK_SEL_LCPLL_1350 (1<<29) |
| 4887 | #define PORT_CLK_SEL_LCPLL_810 (2<<29) |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4888 | #define PORT_CLK_SEL_SPLL (3<<29) |
Eugeni Dodonov | fec9181 | 2012-03-29 12:32:33 -0300 | [diff] [blame] | 4889 | #define PORT_CLK_SEL_WRPLL1 (4<<29) |
| 4890 | #define PORT_CLK_SEL_WRPLL2 (5<<29) |
Paulo Zanoni | 6441ab5 | 2012-10-05 12:05:58 -0300 | [diff] [blame] | 4891 | #define PORT_CLK_SEL_NONE (7<<29) |
Eugeni Dodonov | fec9181 | 2012-03-29 12:32:33 -0300 | [diff] [blame] | 4892 | |
Paulo Zanoni | bb523fc | 2012-10-23 18:29:56 -0200 | [diff] [blame] | 4893 | /* Transcoder clock selection */ |
| 4894 | #define TRANS_CLK_SEL_A 0x46140 |
| 4895 | #define TRANS_CLK_SEL_B 0x46144 |
| 4896 | #define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B) |
| 4897 | /* For each transcoder, we need to select the corresponding port clock */ |
| 4898 | #define TRANS_CLK_SEL_DISABLED (0x0<<29) |
| 4899 | #define TRANS_CLK_SEL_PORT(x) ((x+1)<<29) |
Eugeni Dodonov | fec9181 | 2012-03-29 12:32:33 -0300 | [diff] [blame] | 4900 | |
Paulo Zanoni | c980979 | 2012-10-23 18:30:00 -0200 | [diff] [blame] | 4901 | #define _TRANSA_MSA_MISC 0x60410 |
| 4902 | #define _TRANSB_MSA_MISC 0x61410 |
| 4903 | #define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \ |
| 4904 | _TRANSB_MSA_MISC) |
| 4905 | #define TRANS_MSA_SYNC_CLK (1<<0) |
| 4906 | #define TRANS_MSA_6_BPC (0<<5) |
| 4907 | #define TRANS_MSA_8_BPC (1<<5) |
| 4908 | #define TRANS_MSA_10_BPC (2<<5) |
| 4909 | #define TRANS_MSA_12_BPC (3<<5) |
| 4910 | #define TRANS_MSA_16_BPC (4<<5) |
Paulo Zanoni | dae8479 | 2012-10-15 15:51:30 -0300 | [diff] [blame] | 4911 | |
Eugeni Dodonov | 90e8d31 | 2012-03-29 12:32:35 -0300 | [diff] [blame] | 4912 | /* LCPLL Control */ |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4913 | #define LCPLL_CTL 0x130040 |
Eugeni Dodonov | 90e8d31 | 2012-03-29 12:32:35 -0300 | [diff] [blame] | 4914 | #define LCPLL_PLL_DISABLE (1<<31) |
| 4915 | #define LCPLL_PLL_LOCK (1<<30) |
Paulo Zanoni | 79f689a | 2012-10-05 12:05:52 -0300 | [diff] [blame] | 4916 | #define LCPLL_CLK_FREQ_MASK (3<<26) |
| 4917 | #define LCPLL_CLK_FREQ_450 (0<<26) |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4918 | #define LCPLL_CD_CLOCK_DISABLE (1<<25) |
Eugeni Dodonov | 90e8d31 | 2012-03-29 12:32:35 -0300 | [diff] [blame] | 4919 | #define LCPLL_CD2X_CLOCK_DISABLE (1<<23) |
Paulo Zanoni | 79f689a | 2012-10-05 12:05:52 -0300 | [diff] [blame] | 4920 | #define LCPLL_CD_SOURCE_FCLK (1<<21) |
Eugeni Dodonov | 90e8d31 | 2012-03-29 12:32:35 -0300 | [diff] [blame] | 4921 | |
Eugeni Dodonov | 69e94b7 | 2012-03-29 12:32:37 -0300 | [diff] [blame] | 4922 | /* Pipe WM_LINETIME - watermark line time */ |
| 4923 | #define PIPE_WM_LINETIME_A 0x45270 |
| 4924 | #define PIPE_WM_LINETIME_B 0x45274 |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4925 | #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \ |
| 4926 | PIPE_WM_LINETIME_B) |
| 4927 | #define PIPE_WM_LINETIME_MASK (0x1ff) |
| 4928 | #define PIPE_WM_LINETIME_TIME(x) ((x)) |
Eugeni Dodonov | 69e94b7 | 2012-03-29 12:32:37 -0300 | [diff] [blame] | 4929 | #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16) |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4930 | #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16) |
Eugeni Dodonov | 96d6e35 | 2012-03-29 12:32:38 -0300 | [diff] [blame] | 4931 | |
| 4932 | /* SFUSE_STRAP */ |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 4933 | #define SFUSE_STRAP 0xc2014 |
Eugeni Dodonov | 96d6e35 | 2012-03-29 12:32:38 -0300 | [diff] [blame] | 4934 | #define SFUSE_STRAP_DDIB_DETECTED (1<<2) |
| 4935 | #define SFUSE_STRAP_DDIC_DETECTED (1<<1) |
| 4936 | #define SFUSE_STRAP_DDID_DETECTED (1<<0) |
| 4937 | |
Eugeni Dodonov | 1544d9d | 2012-07-02 11:51:10 -0300 | [diff] [blame] | 4938 | #define WM_DBG 0x45280 |
| 4939 | #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0) |
| 4940 | #define WM_DBG_DISALLOW_MAXFIFO (1<<1) |
| 4941 | #define WM_DBG_DISALLOW_SPRITE (1<<2) |
| 4942 | |
Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 4943 | /* pipe CSC */ |
| 4944 | #define _PIPE_A_CSC_COEFF_RY_GY 0x49010 |
| 4945 | #define _PIPE_A_CSC_COEFF_BY 0x49014 |
| 4946 | #define _PIPE_A_CSC_COEFF_RU_GU 0x49018 |
| 4947 | #define _PIPE_A_CSC_COEFF_BU 0x4901c |
| 4948 | #define _PIPE_A_CSC_COEFF_RV_GV 0x49020 |
| 4949 | #define _PIPE_A_CSC_COEFF_BV 0x49024 |
| 4950 | #define _PIPE_A_CSC_MODE 0x49028 |
Ville Syrjälä | 29a397b | 2013-04-19 12:23:02 +0300 | [diff] [blame] | 4951 | #define CSC_BLACK_SCREEN_OFFSET (1 << 2) |
| 4952 | #define CSC_POSITION_BEFORE_GAMMA (1 << 1) |
| 4953 | #define CSC_MODE_YUV_TO_RGB (1 << 0) |
Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 4954 | #define _PIPE_A_CSC_PREOFF_HI 0x49030 |
| 4955 | #define _PIPE_A_CSC_PREOFF_ME 0x49034 |
| 4956 | #define _PIPE_A_CSC_PREOFF_LO 0x49038 |
| 4957 | #define _PIPE_A_CSC_POSTOFF_HI 0x49040 |
| 4958 | #define _PIPE_A_CSC_POSTOFF_ME 0x49044 |
| 4959 | #define _PIPE_A_CSC_POSTOFF_LO 0x49048 |
| 4960 | |
| 4961 | #define _PIPE_B_CSC_COEFF_RY_GY 0x49110 |
| 4962 | #define _PIPE_B_CSC_COEFF_BY 0x49114 |
| 4963 | #define _PIPE_B_CSC_COEFF_RU_GU 0x49118 |
| 4964 | #define _PIPE_B_CSC_COEFF_BU 0x4911c |
| 4965 | #define _PIPE_B_CSC_COEFF_RV_GV 0x49120 |
| 4966 | #define _PIPE_B_CSC_COEFF_BV 0x49124 |
| 4967 | #define _PIPE_B_CSC_MODE 0x49128 |
| 4968 | #define _PIPE_B_CSC_PREOFF_HI 0x49130 |
| 4969 | #define _PIPE_B_CSC_PREOFF_ME 0x49134 |
| 4970 | #define _PIPE_B_CSC_PREOFF_LO 0x49138 |
| 4971 | #define _PIPE_B_CSC_POSTOFF_HI 0x49140 |
| 4972 | #define _PIPE_B_CSC_POSTOFF_ME 0x49144 |
| 4973 | #define _PIPE_B_CSC_POSTOFF_LO 0x49148 |
| 4974 | |
Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 4975 | #define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY) |
| 4976 | #define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY) |
| 4977 | #define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU) |
| 4978 | #define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU) |
| 4979 | #define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV) |
| 4980 | #define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV) |
| 4981 | #define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE) |
| 4982 | #define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI) |
| 4983 | #define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME) |
| 4984 | #define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO) |
| 4985 | #define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI) |
| 4986 | #define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME) |
| 4987 | #define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO) |
| 4988 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4989 | #endif /* _I915_REG_H_ */ |