blob: eaa3822db2e2dd890d853e542daecb6e3233d05f [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Mathias Nymanf9c589e2016-06-21 10:58:02 +030069#include <linux/dma-mapping.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070070#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030071#include "xhci-trace.h"
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +020072#include "xhci-mtk.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070073
74/*
75 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
76 * address of the TRB.
77 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070078dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070079 union xhci_trb *trb)
80{
Sarah Sharp6071d832009-05-14 11:44:14 -070081 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070082
Sarah Sharp6071d832009-05-14 11:44:14 -070083 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070084 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070085 /* offset in TRBs */
86 segment_offset = trb - seg->trbs;
Mathias Nyman78950862015-08-03 16:07:48 +030087 if (segment_offset >= TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070088 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070089 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070090}
91
92/* Does this link TRB point to the first segment in a ring,
93 * or was the previous TRB the last TRB on the last segment in the ERST?
94 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070095static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070096 struct xhci_segment *seg, union xhci_trb *trb)
97{
98 if (ring == xhci->event_ring)
99 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
100 (seg->next == xhci->event_ring->first_seg);
101 else
Matt Evans28ccd292011-03-29 13:40:46 +1100102 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700103}
104
105/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
106 * segment? I.e. would the updated event TRB pointer step off the end of the
107 * event seg?
108 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700109static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700110 struct xhci_segment *seg, union xhci_trb *trb)
111{
112 if (ring == xhci->event_ring)
113 return trb == &seg->trbs[TRBS_PER_SEGMENT];
114 else
Matt Evansf5960b62011-06-01 10:22:55 +1000115 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700116}
117
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300118static bool trb_is_link(union xhci_trb *trb)
119{
120 return TRB_TYPE_LINK_LE32(trb->link.control);
121}
122
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700123static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700124{
125 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000126 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700127}
128
Sarah Sharpae636742009-04-29 19:02:31 -0700129/* Updates trb to point to the next TRB in the ring, and updates seg if the next
130 * TRB is in a new segment. This does not skip over link TRBs, and it does not
131 * effect the ring dequeue or enqueue pointers.
132 */
133static void next_trb(struct xhci_hcd *xhci,
134 struct xhci_ring *ring,
135 struct xhci_segment **seg,
136 union xhci_trb **trb)
137{
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300138 if (trb_is_link(*trb)) {
Sarah Sharpae636742009-04-29 19:02:31 -0700139 *seg = (*seg)->next;
140 *trb = ((*seg)->trbs);
141 } else {
John Youna1669b22010-08-09 13:56:11 -0700142 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700143 }
144}
145
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700146/*
147 * See Cycle bit rules. SW is the consumer for the event ring only.
148 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
149 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800150static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700151{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700152 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800153
Sarah Sharp50d0206f2012-07-26 12:03:59 -0700154 /*
155 * If this is not event ring, and the dequeue pointer
156 * is not on a link TRB, there is one more usable TRB
157 */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300158 if (ring->type != TYPE_EVENT && !trb_is_link(ring->dequeue))
Andiry Xub008df62012-03-05 17:49:34 +0800159 ring->num_trbs_free++;
Andiry Xub008df62012-03-05 17:49:34 +0800160
Sarah Sharp50d0206f2012-07-26 12:03:59 -0700161 do {
162 /*
163 * Update the dequeue pointer further if that was a link TRB or
164 * we're at the end of an event ring segment (which doesn't have
165 * link TRBS)
166 */
167 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
168 if (ring->type == TYPE_EVENT &&
169 last_trb_on_last_seg(xhci, ring,
170 ring->deq_seg, ring->dequeue)) {
Dan Williams4e341812013-10-07 11:58:34 -0700171 ring->cycle_state ^= 1;
Sarah Sharp50d0206f2012-07-26 12:03:59 -0700172 }
173 ring->deq_seg = ring->deq_seg->next;
174 ring->dequeue = ring->deq_seg->trbs;
175 } else {
176 ring->dequeue++;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700177 }
Sarah Sharp50d0206f2012-07-26 12:03:59 -0700178 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700179}
180
181/*
182 * See Cycle bit rules. SW is the consumer for the event ring only.
183 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
184 *
185 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
186 * chain bit is set), then set the chain bit in all the following link TRBs.
187 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
188 * have their chain bit cleared (so that each Link TRB is a separate TD).
189 *
190 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700191 * set, but other sections talk about dealing with the chain bit set. This was
192 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
193 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700194 *
195 * @more_trbs_coming: Will you enqueue more TRBs before calling
196 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700197 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700198static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800199 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700200{
201 u32 chain;
202 union xhci_trb *next;
203
Matt Evans28ccd292011-03-29 13:40:46 +1100204 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800205 /* If this is not event ring, there is one less usable TRB */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300206 if (!trb_is_link(ring->enqueue))
Andiry Xub008df62012-03-05 17:49:34 +0800207 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700208 next = ++(ring->enqueue);
209
210 ring->enq_updates++;
Mathias Nyman22511982016-06-21 10:58:03 +0300211 /* Update the dequeue pointer further if that was a link TRB */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300212 while (trb_is_link(next)) {
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700213
Mathias Nyman22511982016-06-21 10:58:03 +0300214 /*
215 * If the caller doesn't plan on enqueueing more TDs before
216 * ringing the doorbell, then we don't want to give the link TRB
217 * to the hardware just yet. We'll give the link TRB back in
218 * prepare_ring() just before we enqueue the TD at the top of
219 * the ring.
220 */
221 if (!chain && !more_trbs_coming)
222 break;
Andiry Xu3b72fca2012-03-05 17:49:32 +0800223
Mathias Nyman22511982016-06-21 10:58:03 +0300224 /* If we're not dealing with 0.95 hardware or isoc rings on
225 * AMD 0.96 host, carry over the chain bit of the previous TRB
226 * (which may mean the chain bit is cleared).
227 */
228 if (!(ring->type == TYPE_ISOC &&
229 (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
230 !xhci_link_trb_quirk(xhci)) {
231 next->link.control &= cpu_to_le32(~TRB_CHAIN);
232 next->link.control |= cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700233 }
Mathias Nyman22511982016-06-21 10:58:03 +0300234 /* Give this link TRB to the hardware */
235 wmb();
236 next->link.control ^= cpu_to_le32(TRB_CYCLE);
237
238 /* Toggle the cycle bit after the last ring segment. */
239 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next))
240 ring->cycle_state ^= 1;
241
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700242 ring->enq_seg = ring->enq_seg->next;
243 ring->enqueue = ring->enq_seg->trbs;
244 next = ring->enqueue;
245 }
246}
247
248/*
Andiry Xu085deb12012-03-05 17:49:40 +0800249 * Check to see if there's room to enqueue num_trbs on the ring and make sure
250 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700251 */
Andiry Xub008df62012-03-05 17:49:34 +0800252static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700253 unsigned int num_trbs)
254{
Andiry Xu085deb12012-03-05 17:49:40 +0800255 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800256
Andiry Xu085deb12012-03-05 17:49:40 +0800257 if (ring->num_trbs_free < num_trbs)
258 return 0;
259
260 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
261 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
262 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
263 return 0;
264 }
265
266 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700267}
268
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700269/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700270void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700271{
Elric Fuc181bc52012-06-27 16:30:57 +0800272 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
273 return;
274
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700275 xhci_dbg(xhci, "// Ding dong!\n");
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200276 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700277 /* Flush PCI posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200278 readl(&xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700279}
280
Elric Fub92cc662012-06-27 16:31:12 +0800281static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
282{
283 u64 temp_64;
284 int ret;
285
286 xhci_dbg(xhci, "Abort command ring\n");
287
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800288 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800289 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
Mathias Nyman3425aa02016-06-01 18:09:08 +0300290
291 /*
292 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
293 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
294 * but the completion event in never sent. Use the cmd timeout timer to
295 * handle those cases. Use twice the time to cover the bit polling retry
296 */
297 mod_timer(&xhci->cmd_timer, jiffies + (2 * XHCI_CMD_DEFAULT_TIMEOUT));
Sarah Sharp477632d2014-01-29 14:02:00 -0800298 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
299 &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800300
301 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
302 * time the completion od all xHCI commands, including
303 * the Command Abort operation. If software doesn't see
304 * CRR negated in a timely manner (e.g. longer than 5
305 * seconds), then it should assume that the there are
306 * larger problems with the xHC and assert HCRST.
307 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200308 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800309 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
310 if (ret < 0) {
Mathias Nymana6809ff2015-09-21 17:46:10 +0300311 /* we are about to kill xhci, give it one more chance */
312 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
313 &xhci->op_regs->cmd_ring);
314 udelay(1000);
315 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
316 CMD_RING_RUNNING, 0, 3 * 1000 * 1000);
317 if (ret == 0)
318 return 0;
319
Elric Fub92cc662012-06-27 16:31:12 +0800320 xhci_err(xhci, "Stopped the command ring failed, "
321 "maybe the host is dead\n");
Mathias Nyman3425aa02016-06-01 18:09:08 +0300322 del_timer(&xhci->cmd_timer);
Elric Fub92cc662012-06-27 16:31:12 +0800323 xhci->xhc_state |= XHCI_STATE_DYING;
324 xhci_quiesce(xhci);
325 xhci_halt(xhci);
326 return -ESHUTDOWN;
327 }
328
329 return 0;
330}
331
Andiry Xube88fe42010-10-14 07:22:57 -0700332void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700333 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700334 unsigned int ep_index,
335 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700336{
Matt Evans28ccd292011-03-29 13:40:46 +1100337 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500338 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
339 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700340
Sarah Sharpae636742009-04-29 19:02:31 -0700341 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500342 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700343 * We don't want to restart any stream rings if there's a set dequeue
344 * pointer command pending because the device can choose to start any
345 * stream once the endpoint is on the HW schedule.
Sarah Sharpae636742009-04-29 19:02:31 -0700346 */
Matthew Wilcox50d646762010-12-15 14:18:11 -0500347 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
348 (ep_state & EP_HALTED))
349 return;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200350 writel(DB_VALUE(ep_index, stream_id), db_addr);
Matthew Wilcox50d646762010-12-15 14:18:11 -0500351 /* The CPU has better things to do at this point than wait for a
352 * write-posting flush. It'll get there soon enough.
353 */
Sarah Sharpae636742009-04-29 19:02:31 -0700354}
355
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700356/* Ring the doorbell for any rings with pending URBs */
357static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
358 unsigned int slot_id,
359 unsigned int ep_index)
360{
361 unsigned int stream_id;
362 struct xhci_virt_ep *ep;
363
364 ep = &xhci->devs[slot_id]->eps[ep_index];
365
366 /* A ring has pending URBs if its TD list is not empty */
367 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200368 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700369 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700370 return;
371 }
372
373 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
374 stream_id++) {
375 struct xhci_stream_info *stream_info = ep->stream_info;
376 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700377 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
378 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700379 }
380}
381
Alexandr Ivanov75b040e2016-04-22 13:17:10 +0300382/* Get the right ring for the given slot_id, ep_index and stream_id.
383 * If the endpoint supports streams, boundary check the URB's stream ID.
384 * If the endpoint doesn't support streams, return the singular endpoint ring.
385 */
386struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
Sarah Sharp021bff92010-07-29 22:12:20 -0700387 unsigned int slot_id, unsigned int ep_index,
388 unsigned int stream_id)
389{
390 struct xhci_virt_ep *ep;
391
392 ep = &xhci->devs[slot_id]->eps[ep_index];
393 /* Common case: no streams */
394 if (!(ep->ep_state & EP_HAS_STREAMS))
395 return ep->ring;
396
397 if (stream_id == 0) {
398 xhci_warn(xhci,
399 "WARN: Slot ID %u, ep index %u has streams, "
400 "but URB has no stream ID.\n",
401 slot_id, ep_index);
402 return NULL;
403 }
404
405 if (stream_id < ep->stream_info->num_streams)
406 return ep->stream_info->stream_rings[stream_id];
407
408 xhci_warn(xhci,
409 "WARN: Slot ID %u, ep index %u has "
410 "stream IDs 1 to %u allocated, "
411 "but stream ID %u is requested.\n",
412 slot_id, ep_index,
413 ep->stream_info->num_streams - 1,
414 stream_id);
415 return NULL;
416}
417
Sarah Sharpae636742009-04-29 19:02:31 -0700418/*
419 * Move the xHC's endpoint ring dequeue pointer past cur_td.
420 * Record the new state of the xHC's endpoint ring dequeue segment,
421 * dequeue pointer, and new consumer cycle state in state.
422 * Update our internal representation of the ring's dequeue pointer.
423 *
424 * We do this in three jumps:
425 * - First we update our new ring state to be the same as when the xHC stopped.
426 * - Then we traverse the ring to find the segment that contains
427 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
428 * any link TRBs with the toggle cycle bit set.
429 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
430 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100431 *
432 * Some of the uses of xhci_generic_trb are grotty, but if they're done
433 * with correct __le32 accesses they should work fine. Only users of this are
434 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700435 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700436void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700437 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700438 unsigned int stream_id, struct xhci_td *cur_td,
439 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700440{
441 struct xhci_virt_device *dev = xhci->devs[slot_id];
Hans de Goedec4bedb72013-10-04 00:29:47 +0200442 struct xhci_virt_ep *ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700443 struct xhci_ring *ep_ring;
Mathias Nyman365038d2014-08-19 15:17:58 +0300444 struct xhci_segment *new_seg;
445 union xhci_trb *new_deq;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700446 dma_addr_t addr;
Julius Werner1f81b6d2014-04-25 19:20:13 +0300447 u64 hw_dequeue;
Mathias Nyman365038d2014-08-19 15:17:58 +0300448 bool cycle_found = false;
449 bool td_last_trb_found = false;
Sarah Sharpae636742009-04-29 19:02:31 -0700450
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700451 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
452 ep_index, stream_id);
453 if (!ep_ring) {
454 xhci_warn(xhci, "WARN can't find new dequeue state "
455 "for invalid stream ID %u.\n",
456 stream_id);
457 return;
458 }
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800459
Sarah Sharpae636742009-04-29 19:02:31 -0700460 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300461 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
462 "Finding endpoint context");
Hans de Goedec4bedb72013-10-04 00:29:47 +0200463 /* 4.6.9 the css flag is written to the stream context for streams */
464 if (ep->ep_state & EP_HAS_STREAMS) {
465 struct xhci_stream_ctx *ctx =
466 &ep->stream_info->stream_ctx_array[stream_id];
Julius Werner1f81b6d2014-04-25 19:20:13 +0300467 hw_dequeue = le64_to_cpu(ctx->stream_ring);
Hans de Goedec4bedb72013-10-04 00:29:47 +0200468 } else {
469 struct xhci_ep_ctx *ep_ctx
470 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Julius Werner1f81b6d2014-04-25 19:20:13 +0300471 hw_dequeue = le64_to_cpu(ep_ctx->deq);
Hans de Goedec4bedb72013-10-04 00:29:47 +0200472 }
Sarah Sharpae636742009-04-29 19:02:31 -0700473
Mathias Nyman365038d2014-08-19 15:17:58 +0300474 new_seg = ep_ring->deq_seg;
475 new_deq = ep_ring->dequeue;
476 state->new_cycle_state = hw_dequeue & 0x1;
477
478 /*
479 * We want to find the pointer, segment and cycle state of the new trb
480 * (the one after current TD's last_trb). We know the cycle state at
481 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
482 * found.
483 */
484 do {
485 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
486 == (dma_addr_t)(hw_dequeue & ~0xf)) {
487 cycle_found = true;
488 if (td_last_trb_found)
489 break;
490 }
491 if (new_deq == cur_td->last_trb)
492 td_last_trb_found = true;
493
494 if (cycle_found &&
495 TRB_TYPE_LINK_LE32(new_deq->generic.field[3]) &&
496 new_deq->generic.field[3] & cpu_to_le32(LINK_TOGGLE))
497 state->new_cycle_state ^= 0x1;
498
499 next_trb(xhci, ep_ring, &new_seg, &new_deq);
500
501 /* Search wrapped around, bail out */
502 if (new_deq == ep->ring->dequeue) {
503 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
504 state->new_deq_seg = NULL;
505 state->new_deq_ptr = NULL;
Julius Werner1f81b6d2014-04-25 19:20:13 +0300506 return;
507 }
Julius Werner1f81b6d2014-04-25 19:20:13 +0300508
Mathias Nyman365038d2014-08-19 15:17:58 +0300509 } while (!cycle_found || !td_last_trb_found);
Sarah Sharpae636742009-04-29 19:02:31 -0700510
Mathias Nyman365038d2014-08-19 15:17:58 +0300511 state->new_deq_seg = new_seg;
512 state->new_deq_ptr = new_deq;
Sarah Sharpae636742009-04-29 19:02:31 -0700513
Julius Werner1f81b6d2014-04-25 19:20:13 +0300514 /* Don't update the ring cycle state for the producer (us). */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300515 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
516 "Cycle state = 0x%x", state->new_cycle_state);
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800517
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300518 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
519 "New dequeue segment = %p (virtual)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700520 state->new_deq_seg);
521 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300522 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
523 "New dequeue pointer = 0x%llx (DMA)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700524 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700525}
526
Sarah Sharp522989a2011-07-29 12:44:32 -0700527/* flip_cycle means flip the cycle bit of all but the first and last TRB.
528 * (The last TRB actually points to the ring enqueue pointer, which is not part
529 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
530 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700531static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700532 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700533{
534 struct xhci_segment *cur_seg;
535 union xhci_trb *cur_trb;
536
537 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
538 true;
539 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000540 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700541 /* Unchain any chained Link TRBs, but
542 * leave the pointers intact.
543 */
Matt Evans28ccd292011-03-29 13:40:46 +1100544 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700545 /* Flip the cycle bit (link TRBs can't be the first
546 * or last TRB).
547 */
548 if (flip_cycle)
549 cur_trb->generic.field[3] ^=
550 cpu_to_le32(TRB_CYCLE);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300551 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
552 "Cancel (unchain) link TRB");
553 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
554 "Address = %p (0x%llx dma); "
555 "in seg %p (0x%llx dma)",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700556 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700557 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700558 cur_seg,
559 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700560 } else {
561 cur_trb->generic.field[0] = 0;
562 cur_trb->generic.field[1] = 0;
563 cur_trb->generic.field[2] = 0;
564 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100565 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700566 /* Flip the cycle bit except on the first or last TRB */
567 if (flip_cycle && cur_trb != cur_td->first_trb &&
568 cur_trb != cur_td->last_trb)
569 cur_trb->generic.field[3] ^=
570 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100571 cur_trb->generic.field[3] |= cpu_to_le32(
572 TRB_TYPE(TRB_TR_NOOP));
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300573 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
574 "TRB to noop at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800575 (unsigned long long)
576 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700577 }
578 if (cur_trb == cur_td->last_trb)
579 break;
580 }
581}
582
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700583static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700584 struct xhci_virt_ep *ep)
585{
586 ep->ep_state &= ~EP_HALT_PENDING;
587 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
588 * timer is running on another CPU, we don't decrement stop_cmds_pending
589 * (since we didn't successfully stop the watchdog timer).
590 */
591 if (del_timer(&ep->stop_cmd_timer))
592 ep->stop_cmds_pending--;
593}
594
595/* Must be called with xhci->lock held in interrupt context */
596static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300597 struct xhci_td *cur_td, int status)
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700598{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700599 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700600 struct urb *urb;
601 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700602
Andiry Xu8e51adc2010-07-22 15:23:31 -0700603 urb = cur_td->urb;
604 urb_priv = urb->hcpriv;
605 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700606 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700607
Andiry Xu8e51adc2010-07-22 15:23:31 -0700608 /* Only giveback urb when this is the last td in urb */
609 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800610 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
611 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
612 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
613 if (xhci->quirks & XHCI_AMD_PLL_FIX)
614 usb_amd_quirk_pll_enable();
615 }
616 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700617 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700618
619 spin_unlock(&xhci->lock);
620 usb_hcd_giveback_urb(hcd, urb, status);
Lin Wang4daf9df2015-01-09 16:06:31 +0200621 xhci_urb_free_priv(urb_priv);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700622 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700623 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700624}
625
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300626void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci, struct xhci_ring *ring,
627 struct xhci_td *td)
628{
629 struct device *dev = xhci_to_hcd(xhci)->self.controller;
630 struct xhci_segment *seg = td->bounce_seg;
631 struct urb *urb = td->urb;
632
633 if (!seg || !urb)
634 return;
635
636 if (usb_urb_dir_out(urb)) {
637 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
638 DMA_TO_DEVICE);
639 return;
640 }
641
642 /* for in tranfers we need to copy the data from bounce to sg */
643 sg_pcopy_from_buffer(urb->sg, urb->num_mapped_sgs, seg->bounce_buf,
644 seg->bounce_len, seg->bounce_offs);
645 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
646 DMA_FROM_DEVICE);
647 seg->bounce_len = 0;
648 seg->bounce_offs = 0;
649}
650
Sarah Sharpae636742009-04-29 19:02:31 -0700651/*
652 * When we get a command completion for a Stop Endpoint Command, we need to
653 * unlink any cancelled TDs from the ring. There are two ways to do that:
654 *
655 * 1. If the HW was in the middle of processing the TD that needs to be
656 * cancelled, then we must move the ring's dequeue pointer past the last TRB
657 * in the TD with a Set Dequeue Pointer Command.
658 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
659 * bit cleared) so that the HW will skip over them.
660 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +0300661static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -0700662 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700663{
Sarah Sharpae636742009-04-29 19:02:31 -0700664 unsigned int ep_index;
665 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700666 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700667 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700668 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700669 struct xhci_td *last_unlinked_td;
670
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700671 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700672
Xenia Ragiadakoubc752bd2013-09-09 13:29:59 +0300673 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
Mathias Nyman9ea18332014-05-08 19:26:02 +0300674 if (!xhci->devs[slot_id])
Andiry Xube88fe42010-10-14 07:22:57 -0700675 xhci_warn(xhci, "Stop endpoint command "
676 "completion for disabled slot %u\n",
677 slot_id);
678 return;
679 }
680
Sarah Sharpae636742009-04-29 19:02:31 -0700681 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100682 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700683 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700684
Sarah Sharp678539c2009-10-27 10:55:52 -0700685 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700686 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700687 ep->stopped_td = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700688 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700689 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700690 }
Sarah Sharpae636742009-04-29 19:02:31 -0700691
692 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
693 * We have the xHCI lock, so nothing can modify this list until we drop
694 * it. We're also in the event handler, so we can't get re-interrupted
695 * if another Stop Endpoint command completes
696 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700697 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700698 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300699 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
700 "Removing canceled TD starting at 0x%llx (dma).",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800701 (unsigned long long)xhci_trb_virt_to_dma(
702 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700703 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
704 if (!ep_ring) {
705 /* This shouldn't happen unless a driver is mucking
706 * with the stream ID after submission. This will
707 * leave the TD on the hardware ring, and the hardware
708 * will try to execute it, and may access a buffer
709 * that has already been freed. In the best case, the
710 * hardware will execute it, and the event handler will
711 * ignore the completion event for that TD, since it was
712 * removed from the td_list for that endpoint. In
713 * short, don't muck with the stream ID after
714 * submission.
715 */
716 xhci_warn(xhci, "WARN Cancelled URB %p "
717 "has invalid stream ID %u.\n",
718 cur_td->urb,
719 cur_td->urb->stream_id);
720 goto remove_finished_td;
721 }
Sarah Sharpae636742009-04-29 19:02:31 -0700722 /*
723 * If we stopped on the TD we need to cancel, then we have to
724 * move the xHC endpoint ring dequeue pointer past this TD.
725 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700726 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700727 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
728 cur_td->urb->stream_id,
729 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700730 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700731 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700732remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700733 /*
734 * The event handler won't see a completion for this TD anymore,
735 * so remove it from the endpoint ring's TD list. Keep it in
736 * the cancelled TD list for URB completion later.
737 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700738 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700739 }
740 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700741 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700742
743 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
744 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Hans de Goede1e3452e2014-08-20 16:41:52 +0300745 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
746 ep->stopped_td->urb->stream_id, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700747 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700748 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700749 /* Otherwise ring the doorbell(s) to restart queued transfers */
750 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700751 }
Florian Wolter526867c2013-08-14 10:33:16 +0200752
Mathias Nymand97b4f82014-11-27 18:19:16 +0200753 ep->stopped_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700754
755 /*
756 * Drop the lock and complete the URBs in the cancelled TD list.
757 * New TDs to be cancelled might be added to the end of the list before
758 * we can complete all the URBs for the TDs we already unlinked.
759 * So stop when we've completed the URB for the last TD we unlinked.
760 */
761 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700762 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700763 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700764 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700765
766 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700767 /* Doesn't matter what we pass for status, since the core will
768 * just overwrite it (because the URB has been unlinked).
769 */
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300770 if (ep_ring && cur_td->bounce_seg)
771 xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300772 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
Sarah Sharpae636742009-04-29 19:02:31 -0700773
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700774 /* Stop processing the cancelled list if the watchdog timer is
775 * running.
776 */
777 if (xhci->xhc_state & XHCI_STATE_DYING)
778 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700779 } while (cur_td != last_unlinked_td);
780
781 /* Return to the event handler with xhci->lock re-acquired */
782}
783
Sarah Sharp50e87252014-02-21 09:27:30 -0800784static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
785{
786 struct xhci_td *cur_td;
787
788 while (!list_empty(&ring->td_list)) {
789 cur_td = list_first_entry(&ring->td_list,
790 struct xhci_td, td_list);
791 list_del_init(&cur_td->td_list);
792 if (!list_empty(&cur_td->cancelled_td_list))
793 list_del_init(&cur_td->cancelled_td_list);
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300794
795 if (cur_td->bounce_seg)
796 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
Sarah Sharp50e87252014-02-21 09:27:30 -0800797 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
798 }
799}
800
801static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
802 int slot_id, int ep_index)
803{
804 struct xhci_td *cur_td;
805 struct xhci_virt_ep *ep;
806 struct xhci_ring *ring;
807
808 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharp21d0e512014-02-21 14:29:02 -0800809 if ((ep->ep_state & EP_HAS_STREAMS) ||
810 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
811 int stream_id;
812
813 for (stream_id = 0; stream_id < ep->stream_info->num_streams;
814 stream_id++) {
815 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
816 "Killing URBs for slot ID %u, ep index %u, stream %u",
817 slot_id, ep_index, stream_id + 1);
818 xhci_kill_ring_urbs(xhci,
819 ep->stream_info->stream_rings[stream_id]);
820 }
821 } else {
822 ring = ep->ring;
823 if (!ring)
824 return;
825 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
826 "Killing URBs for slot ID %u, ep index %u",
827 slot_id, ep_index);
828 xhci_kill_ring_urbs(xhci, ring);
829 }
Sarah Sharp50e87252014-02-21 09:27:30 -0800830 while (!list_empty(&ep->cancelled_td_list)) {
831 cur_td = list_first_entry(&ep->cancelled_td_list,
832 struct xhci_td, cancelled_td_list);
833 list_del_init(&cur_td->cancelled_td_list);
834 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
835 }
836}
837
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700838/* Watchdog timer function for when a stop endpoint command fails to complete.
839 * In this case, we assume the host controller is broken or dying or dead. The
840 * host may still be completing some other events, so we have to be careful to
841 * let the event ring handler and the URB dequeueing/enqueueing functions know
842 * through xhci->state.
843 *
844 * The timer may also fire if the host takes a very long time to respond to the
845 * command, and the stop endpoint command completion handler cannot delete the
846 * timer before the timer function is called. Another endpoint cancellation may
847 * sneak in before the timer function can grab the lock, and that may queue
848 * another stop endpoint command and add the timer back. So we cannot use a
849 * simple flag to say whether there is a pending stop endpoint command for a
850 * particular endpoint.
851 *
852 * Instead we use a combination of that flag and a counter for the number of
853 * pending stop endpoint commands. If the timer is the tail end of the last
854 * stop endpoint command, and the endpoint's command is still pending, we assume
855 * the host is dying.
856 */
857void xhci_stop_endpoint_command_watchdog(unsigned long arg)
858{
859 struct xhci_hcd *xhci;
860 struct xhci_virt_ep *ep;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700861 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400862 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700863
864 ep = (struct xhci_virt_ep *) arg;
865 xhci = ep->xhci;
866
Don Zickusf43d6232011-10-20 23:52:14 -0400867 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700868
869 ep->stop_cmds_pending--;
870 if (xhci->xhc_state & XHCI_STATE_DYING) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300871 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
872 "Stop EP timer ran, but another timer marked "
873 "xHCI as DYING, exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400874 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700875 return;
876 }
877 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300878 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
879 "Stop EP timer ran, but no command pending, "
880 "exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400881 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700882 return;
883 }
884
885 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
886 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
887 /* Oops, HC is dead or dying or at least not responding to the stop
888 * endpoint command.
889 */
890 xhci->xhc_state |= XHCI_STATE_DYING;
891 /* Disable interrupts from the host controller and start halting it */
892 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400893 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700894
895 ret = xhci_halt(xhci);
896
Don Zickusf43d6232011-10-20 23:52:14 -0400897 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700898 if (ret < 0) {
899 /* This is bad; the host is not responding to commands and it's
900 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800901 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700902 * disconnect all device drivers under this host. Those
903 * disconnect() methods will wait for all URBs to be unlinked,
904 * so we must complete them.
905 */
906 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
907 xhci_warn(xhci, "Completing active URBs anyway.\n");
908 /* We could turn all TDs on the rings to no-ops. This won't
909 * help if the host has cached part of the ring, and is slow if
910 * we want to preserve the cycle bit. Skip it and hope the host
911 * doesn't touch the memory.
912 */
913 }
914 for (i = 0; i < MAX_HC_SLOTS; i++) {
915 if (!xhci->devs[i])
916 continue;
Sarah Sharp50e87252014-02-21 09:27:30 -0800917 for (j = 0; j < 31; j++)
918 xhci_kill_endpoint_urbs(xhci, i, j);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700919 }
Don Zickusf43d6232011-10-20 23:52:14 -0400920 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300921 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
922 "Calling usb_hc_died()");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800923 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300924 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
925 "xHCI host controller is dead.");
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700926}
927
Andiry Xub008df62012-03-05 17:49:34 +0800928
929static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
930 struct xhci_virt_device *dev,
931 struct xhci_ring *ep_ring,
932 unsigned int ep_index)
933{
934 union xhci_trb *dequeue_temp;
935 int num_trbs_free_temp;
936 bool revert = false;
937
938 num_trbs_free_temp = ep_ring->num_trbs_free;
939 dequeue_temp = ep_ring->dequeue;
940
Sarah Sharp0d9f78a2012-06-21 16:28:30 -0700941 /* If we get two back-to-back stalls, and the first stalled transfer
942 * ends just before a link TRB, the dequeue pointer will be left on
943 * the link TRB by the code in the while loop. So we have to update
944 * the dequeue pointer one segment further, or we'll jump off
945 * the segment into la-la-land.
946 */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300947 if (trb_is_link(ep_ring->dequeue)) {
Sarah Sharp0d9f78a2012-06-21 16:28:30 -0700948 ep_ring->deq_seg = ep_ring->deq_seg->next;
949 ep_ring->dequeue = ep_ring->deq_seg->trbs;
950 }
951
Andiry Xub008df62012-03-05 17:49:34 +0800952 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
953 /* We have more usable TRBs */
954 ep_ring->num_trbs_free++;
955 ep_ring->dequeue++;
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300956 if (trb_is_link(ep_ring->dequeue)) {
Andiry Xub008df62012-03-05 17:49:34 +0800957 if (ep_ring->dequeue ==
958 dev->eps[ep_index].queued_deq_ptr)
959 break;
960 ep_ring->deq_seg = ep_ring->deq_seg->next;
961 ep_ring->dequeue = ep_ring->deq_seg->trbs;
962 }
963 if (ep_ring->dequeue == dequeue_temp) {
964 revert = true;
965 break;
966 }
967 }
968
969 if (revert) {
970 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
971 ep_ring->num_trbs_free = num_trbs_free_temp;
972 }
973}
974
Sarah Sharpae636742009-04-29 19:02:31 -0700975/*
976 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
977 * we need to clear the set deq pending flag in the endpoint ring state, so that
978 * the TD queueing code can ring the doorbell again. We also need to ring the
979 * endpoint doorbell to restart the ring, but only if there aren't more
980 * cancellations pending.
981 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +0300982static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +0300983 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpae636742009-04-29 19:02:31 -0700984{
Sarah Sharpae636742009-04-29 19:02:31 -0700985 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700986 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -0700987 struct xhci_ring *ep_ring;
988 struct xhci_virt_device *dev;
Hans de Goede9aad95e2013-10-04 00:29:49 +0200989 struct xhci_virt_ep *ep;
John Yound115b042009-07-27 12:05:15 -0700990 struct xhci_ep_ctx *ep_ctx;
991 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -0700992
Matt Evans28ccd292011-03-29 13:40:46 +1100993 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
994 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -0700995 dev = xhci->devs[slot_id];
Hans de Goede9aad95e2013-10-04 00:29:49 +0200996 ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700997
998 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
999 if (!ep_ring) {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001000 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001001 stream_id);
1002 /* XXX: Harmless??? */
Hans de Goede0d4976e2014-08-20 16:41:55 +03001003 goto cleanup;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001004 }
1005
John Yound115b042009-07-27 12:05:15 -07001006 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1007 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001008
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001009 if (cmd_comp_code != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001010 unsigned int ep_state;
1011 unsigned int slot_state;
1012
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001013 switch (cmd_comp_code) {
Sarah Sharpae636742009-04-29 19:02:31 -07001014 case COMP_TRB_ERR:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001015 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
Sarah Sharpae636742009-04-29 19:02:31 -07001016 break;
1017 case COMP_CTX_STATE:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001018 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001019 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001020 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001021 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001022 slot_state = GET_SLOT_STATE(slot_state);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001023 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1024 "Slot state = %u, EP state = %u",
Sarah Sharpae636742009-04-29 19:02:31 -07001025 slot_state, ep_state);
1026 break;
1027 case COMP_EBADSLT:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001028 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1029 slot_id);
Sarah Sharpae636742009-04-29 19:02:31 -07001030 break;
1031 default:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001032 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1033 cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001034 break;
1035 }
1036 /* OK what do we do now? The endpoint state is hosed, and we
1037 * should never get to this point if the synchronization between
1038 * queueing, and endpoint state are correct. This might happen
1039 * if the device gets disconnected after we've finished
1040 * cancelling URBs, which might not be an error...
1041 */
1042 } else {
Hans de Goede9aad95e2013-10-04 00:29:49 +02001043 u64 deq;
1044 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1045 if (ep->ep_state & EP_HAS_STREAMS) {
1046 struct xhci_stream_ctx *ctx =
1047 &ep->stream_info->stream_ctx_array[stream_id];
1048 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1049 } else {
1050 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1051 }
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001052 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Hans de Goede9aad95e2013-10-04 00:29:49 +02001053 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1054 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1055 ep->queued_deq_ptr) == deq) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001056 /* Update the ring's dequeue segment and dequeue pointer
1057 * to reflect the new position.
1058 */
Andiry Xub008df62012-03-05 17:49:34 +08001059 update_ring_for_set_deq_completion(xhci, dev,
1060 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001061 } else {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001062 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
Sarah Sharpbf161e82011-02-23 15:46:42 -08001063 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
Hans de Goede9aad95e2013-10-04 00:29:49 +02001064 ep->queued_deq_seg, ep->queued_deq_ptr);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001065 }
Sarah Sharpae636742009-04-29 19:02:31 -07001066 }
1067
Hans de Goede0d4976e2014-08-20 16:41:55 +03001068cleanup:
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001069 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001070 dev->eps[ep_index].queued_deq_seg = NULL;
1071 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001072 /* Restart any rings with pending URBs */
1073 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001074}
1075
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001076static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001077 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpa1587d92009-07-27 12:03:15 -07001078{
Sarah Sharpa1587d92009-07-27 12:03:15 -07001079 unsigned int ep_index;
1080
Matt Evans28ccd292011-03-29 13:40:46 +11001081 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001082 /* This command will only fail if the endpoint wasn't halted,
1083 * but we don't care.
1084 */
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03001085 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001086 "Ignoring reset ep completion code of %u", cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001087
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001088 /* HW with the reset endpoint quirk needs to have a configure endpoint
1089 * command complete before the endpoint can be used. Queue that here
1090 * because the HW can't handle two commands being queued in a row.
1091 */
1092 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001093 struct xhci_command *command;
1094 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
Hans de Goedea0ee6192014-07-25 22:01:21 +02001095 if (!command) {
1096 xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
1097 return;
1098 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001099 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1100 "Queueing configure endpoint command");
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001101 xhci_queue_configure_endpoint(xhci, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001102 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1103 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001104 xhci_ring_cmd_db(xhci);
1105 } else {
Mathias Nymanc3492db2014-11-18 11:27:11 +02001106 /* Clear our internal halted state */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001107 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001108 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001109}
Sarah Sharpae636742009-04-29 19:02:31 -07001110
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001111static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1112 u32 cmd_comp_code)
1113{
1114 if (cmd_comp_code == COMP_SUCCESS)
1115 xhci->slot_id = slot_id;
1116 else
1117 xhci->slot_id = 0;
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001118}
1119
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001120static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1121{
1122 struct xhci_virt_device *virt_dev;
1123
1124 virt_dev = xhci->devs[slot_id];
1125 if (!virt_dev)
1126 return;
1127 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1128 /* Delete default control endpoint resources */
1129 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1130 xhci_free_virt_device(xhci, slot_id);
1131}
1132
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001133static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1134 struct xhci_event_cmd *event, u32 cmd_comp_code)
1135{
1136 struct xhci_virt_device *virt_dev;
1137 struct xhci_input_control_ctx *ctrl_ctx;
1138 unsigned int ep_index;
1139 unsigned int ep_state;
1140 u32 add_flags, drop_flags;
1141
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001142 /*
1143 * Configure endpoint commands can come from the USB core
1144 * configuration or alt setting changes, or because the HW
1145 * needed an extra configure endpoint command after a reset
1146 * endpoint command or streams were being configured.
1147 * If the command was for a halted endpoint, the xHCI driver
1148 * is not waiting on the configure endpoint command.
1149 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03001150 virt_dev = xhci->devs[slot_id];
Lin Wang4daf9df2015-01-09 16:06:31 +02001151 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001152 if (!ctrl_ctx) {
1153 xhci_warn(xhci, "Could not get input context, bad type.\n");
1154 return;
1155 }
1156
1157 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1158 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1159 /* Input ctx add_flags are the endpoint index plus one */
1160 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1161
1162 /* A usb_set_interface() call directly after clearing a halted
1163 * condition may race on this quirky hardware. Not worth
1164 * worrying about, since this is prototype hardware. Not sure
1165 * if this will work for streams, but streams support was
1166 * untested on this prototype.
1167 */
1168 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1169 ep_index != (unsigned int) -1 &&
1170 add_flags - SLOT_FLAG == drop_flags) {
1171 ep_state = virt_dev->eps[ep_index].ep_state;
1172 if (!(ep_state & EP_HALTED))
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001173 return;
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001174 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1175 "Completed config ep cmd - "
1176 "last ep index = %d, state = %d",
1177 ep_index, ep_state);
1178 /* Clear internal halted state and restart ring(s) */
1179 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1180 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1181 return;
1182 }
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001183 return;
1184}
1185
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001186static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1187 struct xhci_event_cmd *event)
1188{
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001189 xhci_dbg(xhci, "Completed reset device command.\n");
Mathias Nyman9ea18332014-05-08 19:26:02 +03001190 if (!xhci->devs[slot_id])
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001191 xhci_warn(xhci, "Reset device command completion "
1192 "for disabled slot %u\n", slot_id);
1193}
1194
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001195static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1196 struct xhci_event_cmd *event)
1197{
1198 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1199 xhci->error_bitmask |= 1 << 6;
1200 return;
1201 }
1202 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1203 "NEC firmware version %2x.%02x",
1204 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1205 NEC_FW_MINOR(le32_to_cpu(event->status)));
1206}
1207
Mathias Nyman9ea18332014-05-08 19:26:02 +03001208static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001209{
1210 list_del(&cmd->cmd_list);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001211
1212 if (cmd->completion) {
1213 cmd->status = status;
1214 complete(cmd->completion);
1215 } else {
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001216 kfree(cmd);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001217 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001218}
1219
1220void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1221{
1222 struct xhci_command *cur_cmd, *tmp_cmd;
1223 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
Mathias Nyman9ea18332014-05-08 19:26:02 +03001224 xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001225}
1226
Mathias Nymanc311e392014-05-08 19:26:03 +03001227/*
1228 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
1229 * If there are other commands waiting then restart the ring and kick the timer.
1230 * This must be called with command ring stopped and xhci->lock held.
1231 */
1232static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1233 struct xhci_command *cur_cmd)
1234{
1235 struct xhci_command *i_cmd, *tmp_cmd;
1236 u32 cycle_state;
1237
1238 /* Turn all aborted commands in list to no-ops, then restart */
1239 list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list,
1240 cmd_list) {
1241
1242 if (i_cmd->status != COMP_CMD_ABORT)
1243 continue;
1244
1245 i_cmd->status = COMP_CMD_STOP;
1246
1247 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
1248 i_cmd->command_trb);
1249 /* get cycle state from the original cmd trb */
1250 cycle_state = le32_to_cpu(
1251 i_cmd->command_trb->generic.field[3]) & TRB_CYCLE;
1252 /* modify the command trb to no-op command */
1253 i_cmd->command_trb->generic.field[0] = 0;
1254 i_cmd->command_trb->generic.field[1] = 0;
1255 i_cmd->command_trb->generic.field[2] = 0;
1256 i_cmd->command_trb->generic.field[3] = cpu_to_le32(
1257 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1258
1259 /*
1260 * caller waiting for completion is called when command
1261 * completion event is received for these no-op commands
1262 */
1263 }
1264
1265 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1266
1267 /* ring command ring doorbell to restart the command ring */
1268 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
1269 !(xhci->xhc_state & XHCI_STATE_DYING)) {
1270 xhci->current_cmd = cur_cmd;
1271 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1272 xhci_ring_cmd_db(xhci);
1273 }
1274 return;
1275}
1276
1277
1278void xhci_handle_command_timeout(unsigned long data)
1279{
1280 struct xhci_hcd *xhci;
1281 int ret;
1282 unsigned long flags;
1283 u64 hw_ring_state;
Mathias Nyman3425aa02016-06-01 18:09:08 +03001284 bool second_timeout = false;
Mathias Nymanc311e392014-05-08 19:26:03 +03001285 xhci = (struct xhci_hcd *) data;
1286
1287 /* mark this command to be cancelled */
1288 spin_lock_irqsave(&xhci->lock, flags);
1289 if (xhci->current_cmd) {
Mathias Nyman3425aa02016-06-01 18:09:08 +03001290 if (xhci->current_cmd->status == COMP_CMD_ABORT)
1291 second_timeout = true;
1292 xhci->current_cmd->status = COMP_CMD_ABORT;
Mathias Nymanc311e392014-05-08 19:26:03 +03001293 }
1294
Mathias Nymanc311e392014-05-08 19:26:03 +03001295 /* Make sure command ring is running before aborting it */
1296 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1297 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1298 (hw_ring_state & CMD_RING_RUNNING)) {
Mathias Nymanc311e392014-05-08 19:26:03 +03001299 spin_unlock_irqrestore(&xhci->lock, flags);
1300 xhci_dbg(xhci, "Command timeout\n");
1301 ret = xhci_abort_cmd_ring(xhci);
1302 if (unlikely(ret == -ESHUTDOWN)) {
1303 xhci_err(xhci, "Abort command ring failed\n");
1304 xhci_cleanup_command_queue(xhci);
1305 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
1306 xhci_dbg(xhci, "xHCI host controller is dead.\n");
1307 }
1308 return;
1309 }
Mathias Nyman3425aa02016-06-01 18:09:08 +03001310
1311 /* command ring failed to restart, or host removed. Bail out */
1312 if (second_timeout || xhci->xhc_state & XHCI_STATE_REMOVING) {
1313 spin_unlock_irqrestore(&xhci->lock, flags);
1314 xhci_dbg(xhci, "command timed out twice, ring start fail?\n");
1315 xhci_cleanup_command_queue(xhci);
1316 return;
1317 }
1318
Mathias Nymanc311e392014-05-08 19:26:03 +03001319 /* command timeout on stopped ring, ring can't be aborted */
1320 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1321 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1322 spin_unlock_irqrestore(&xhci->lock, flags);
1323 return;
1324}
1325
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001326static void handle_cmd_completion(struct xhci_hcd *xhci,
1327 struct xhci_event_cmd *event)
1328{
Matt Evans28ccd292011-03-29 13:40:46 +11001329 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001330 u64 cmd_dma;
1331 dma_addr_t cmd_dequeue_dma;
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001332 u32 cmd_comp_code;
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001333 union xhci_trb *cmd_trb;
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001334 struct xhci_command *cmd;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001335 u32 cmd_type;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001336
Matt Evans28ccd292011-03-29 13:40:46 +11001337 cmd_dma = le64_to_cpu(event->cmd_trb);
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001338 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001339 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001340 cmd_trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001341 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1342 if (cmd_dequeue_dma == 0) {
1343 xhci->error_bitmask |= 1 << 4;
1344 return;
1345 }
1346 /* Does the DMA address match our internal dequeue pointer address? */
1347 if (cmd_dma != (u64) cmd_dequeue_dma) {
1348 xhci->error_bitmask |= 1 << 5;
1349 return;
1350 }
Elric Fub63f4052012-06-27 16:55:43 +08001351
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001352 cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);
1353
1354 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1355 xhci_err(xhci,
1356 "Command completion event does not match command\n");
1357 return;
1358 }
Mathias Nymanc311e392014-05-08 19:26:03 +03001359
1360 del_timer(&xhci->cmd_timer);
1361
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001362 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
Xenia Ragiadakou63a23b9a2013-08-06 07:52:48 +03001363
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001364 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
Mathias Nymanc311e392014-05-08 19:26:03 +03001365
1366 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1367 if (cmd_comp_code == COMP_CMD_STOP) {
1368 xhci_handle_stopped_cmd_ring(xhci, cmd);
1369 return;
1370 }
1371 /*
1372 * Host aborted the command ring, check if the current command was
1373 * supposed to be aborted, otherwise continue normally.
1374 * The command ring is stopped now, but the xHC will issue a Command
1375 * Ring Stopped event which will cause us to restart it.
1376 */
1377 if (cmd_comp_code == COMP_CMD_ABORT) {
1378 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1379 if (cmd->status == COMP_CMD_ABORT)
1380 goto event_handled;
Elric Fub63f4052012-06-27 16:55:43 +08001381 }
1382
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001383 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1384 switch (cmd_type) {
1385 case TRB_ENABLE_SLOT:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001386 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001387 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001388 case TRB_DISABLE_SLOT:
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001389 xhci_handle_cmd_disable_slot(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001390 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001391 case TRB_CONFIG_EP:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001392 if (!cmd->completion)
1393 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1394 cmd_comp_code);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001395 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001396 case TRB_EVAL_CONTEXT:
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001397 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001398 case TRB_ADDR_DEV:
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001399 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001400 case TRB_STOP_RING:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001401 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1402 le32_to_cpu(cmd_trb->generic.field[3])));
1403 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001404 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001405 case TRB_SET_DEQ:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001406 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1407 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001408 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001409 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001410 case TRB_CMD_NOOP:
Mathias Nymanc311e392014-05-08 19:26:03 +03001411 /* Is this an aborted command turned to NO-OP? */
1412 if (cmd->status == COMP_CMD_STOP)
1413 cmd_comp_code = COMP_CMD_STOP;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001414 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001415 case TRB_RESET_EP:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001416 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1417 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001418 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001419 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001420 case TRB_RESET_DEV:
Mathias Nyman6fcfb0d2014-06-24 17:14:40 +03001421 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1422 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1423 */
1424 slot_id = TRB_TO_SLOT_ID(
1425 le32_to_cpu(cmd_trb->generic.field[3]));
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001426 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001427 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001428 case TRB_NEC_GET_FW:
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001429 xhci_handle_cmd_nec_get_fw(xhci, event);
Sarah Sharp02386342010-05-24 13:25:28 -07001430 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001431 default:
1432 /* Skip over unknown commands on the event ring */
1433 xhci->error_bitmask |= 1 << 6;
1434 break;
1435 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001436
Mathias Nymanc311e392014-05-08 19:26:03 +03001437 /* restart timer if this wasn't the last command */
1438 if (cmd->cmd_list.next != &xhci->cmd_list) {
1439 xhci->current_cmd = list_entry(cmd->cmd_list.next,
1440 struct xhci_command, cmd_list);
1441 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1442 }
1443
1444event_handled:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001445 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001446
Andiry Xu3b72fca2012-03-05 17:49:32 +08001447 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001448}
1449
Sarah Sharp02386342010-05-24 13:25:28 -07001450static void handle_vendor_event(struct xhci_hcd *xhci,
1451 union xhci_trb *event)
1452{
1453 u32 trb_type;
1454
Matt Evans28ccd292011-03-29 13:40:46 +11001455 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001456 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1457 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1458 handle_cmd_completion(xhci, &event->event_cmd);
1459}
1460
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001461/* @port_id: the one-based port ID from the hardware (indexed from array of all
1462 * port registers -- USB 3.0 and USB 2.0).
1463 *
1464 * Returns a zero-based port number, which is suitable for indexing into each of
1465 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001466 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001467 */
1468static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1469 struct xhci_hcd *xhci, u32 port_id)
1470{
1471 unsigned int i;
1472 unsigned int num_similar_speed_ports = 0;
1473
1474 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1475 * and usb2_ports are 0-based indexes. Count the number of similar
1476 * speed ports, up to 1 port before this port.
1477 */
1478 for (i = 0; i < (port_id - 1); i++) {
1479 u8 port_speed = xhci->port_array[i];
1480
1481 /*
1482 * Skip ports that don't have known speeds, or have duplicate
1483 * Extended Capabilities port speed entries.
1484 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001485 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001486 continue;
1487
1488 /*
1489 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1490 * 1.1 ports are under the USB 2.0 hub. If the port speed
1491 * matches the device speed, it's a similar speed port.
1492 */
Mathias Nymanb50107b2015-10-01 18:40:38 +03001493 if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3))
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001494 num_similar_speed_ports++;
1495 }
1496 return num_similar_speed_ports;
1497}
1498
Sarah Sharp623bef92011-11-11 14:57:33 -08001499static void handle_device_notification(struct xhci_hcd *xhci,
1500 union xhci_trb *event)
1501{
1502 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001503 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001504
Xenia Ragiadakou7e76ad42013-09-09 21:03:10 +03001505 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001506 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001507 xhci_warn(xhci, "Device Notification event for "
1508 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001509 return;
1510 }
1511
1512 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1513 slot_id);
1514 udev = xhci->devs[slot_id]->udev;
1515 if (udev && udev->parent)
1516 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001517}
1518
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001519static void handle_port_status(struct xhci_hcd *xhci,
1520 union xhci_trb *event)
1521{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001522 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001523 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001524 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001525 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001526 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001527 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001528 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001529 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001530 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001531 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001532
1533 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001534 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001535 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1536 xhci->error_bitmask |= 1 << 8;
1537 }
Matt Evans28ccd292011-03-29 13:40:46 +11001538 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001539 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1540
Sarah Sharp518e8482010-12-15 11:56:29 -08001541 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1542 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001543 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001544 inc_deq(xhci, xhci->event_ring);
1545 return;
Andiry Xu56192532010-10-14 07:23:00 -07001546 }
1547
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001548 /* Figure out which usb_hcd this port is attached to:
1549 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1550 */
1551 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001552
1553 /* Find the right roothub. */
1554 hcd = xhci_to_hcd(xhci);
Mathias Nymanb50107b2015-10-01 18:40:38 +03001555 if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3))
Peter Chen09ce0c02013-03-20 09:30:00 +08001556 hcd = xhci->shared_hcd;
1557
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001558 if (major_revision == 0) {
1559 xhci_warn(xhci, "Event for port %u not in "
1560 "Extended Capabilities, ignoring.\n",
1561 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001562 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001563 goto cleanup;
1564 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001565 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001566 xhci_warn(xhci, "Event for port %u duplicated in"
1567 "Extended Capabilities, ignoring.\n",
1568 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001569 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001570 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001571 }
1572
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001573 /*
1574 * Hardware port IDs reported by a Port Status Change Event include USB
1575 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1576 * resume event, but we first need to translate the hardware port ID
1577 * into the index into the ports on the correct split roothub, and the
1578 * correct bus_state structure.
1579 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001580 bus_state = &xhci->bus_state[hcd_index(hcd)];
Mathias Nymanb50107b2015-10-01 18:40:38 +03001581 if (hcd->speed >= HCD_USB3)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001582 port_array = xhci->usb3_ports;
1583 else
1584 port_array = xhci->usb2_ports;
1585 /* Find the faked port hub number */
1586 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1587 port_id);
1588
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001589 temp = readl(port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001590 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001591 xhci_dbg(xhci, "resume root hub\n");
1592 usb_hcd_resume_root_hub(hcd);
1593 }
1594
Mathias Nymanb50107b2015-10-01 18:40:38 +03001595 if (hcd->speed >= HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE)
Zhuang Jin Canfac42712015-07-21 17:20:30 +03001596 bus_state->port_remote_wakeup &= ~(1 << faked_port_index);
1597
Andiry Xu56192532010-10-14 07:23:00 -07001598 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1599 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1600
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001601 temp1 = readl(&xhci->op_regs->command);
Andiry Xu56192532010-10-14 07:23:00 -07001602 if (!(temp1 & CMD_RUN)) {
1603 xhci_warn(xhci, "xHC is not running.\n");
1604 goto cleanup;
1605 }
1606
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001607 if (DEV_SUPERSPEED_ANY(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001608 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001609 /* Set a flag to say the port signaled remote wakeup,
1610 * so we can tell the difference between the end of
1611 * device and host initiated resume.
1612 */
1613 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001614 xhci_test_and_clear_bit(xhci, port_array,
1615 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001616 xhci_set_link_state(xhci, port_array, faked_port_index,
1617 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001618 /* Need to wait until the next link state change
1619 * indicates the device is actually in U0.
1620 */
1621 bogus_port_status = true;
1622 goto cleanup;
Mathias Nymanf69115f2015-12-11 14:38:06 +02001623 } else if (!test_bit(faked_port_index,
1624 &bus_state->resuming_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001625 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001626 bus_state->resume_done[faked_port_index] = jiffies +
Felipe Balbib9e45182015-02-13 14:39:13 -06001627 msecs_to_jiffies(USB_RESUME_TIMEOUT);
Andiry Xuf370b992012-04-14 02:54:30 +08001628 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001629 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001630 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001631 /* Do the rest in GetPortStatus */
1632 }
1633 }
1634
Sarah Sharpd93814c2012-01-24 16:39:02 -08001635 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001636 DEV_SUPERSPEED_ANY(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001637 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001638 /* We've just brought the device into U0 through either the
1639 * Resume state after a device remote wakeup, or through the
1640 * U3Exit state after a host-initiated resume. If it's a device
1641 * initiated remote wake, don't pass up the link state change,
1642 * so the roothub behavior is consistent with external
1643 * USB 3.0 hub behavior.
1644 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001645 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1646 faked_port_index + 1);
1647 if (slot_id && xhci->devs[slot_id])
1648 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001649 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001650 bus_state->port_remote_wakeup &=
1651 ~(1 << faked_port_index);
1652 xhci_test_and_clear_bit(xhci, port_array,
1653 faked_port_index, PORT_PLC);
1654 usb_wakeup_notification(hcd->self.root_hub,
1655 faked_port_index + 1);
1656 bogus_port_status = true;
1657 goto cleanup;
1658 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001659 }
1660
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001661 /*
1662 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1663 * RExit to a disconnect state). If so, let the the driver know it's
1664 * out of the RExit state.
1665 */
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001666 if (!DEV_SUPERSPEED_ANY(temp) &&
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001667 test_and_clear_bit(faked_port_index,
1668 &bus_state->rexit_ports)) {
1669 complete(&bus_state->rexit_done[faked_port_index]);
1670 bogus_port_status = true;
1671 goto cleanup;
1672 }
1673
Mathias Nymanb50107b2015-10-01 18:40:38 +03001674 if (hcd->speed < HCD_USB3)
Andiry Xu6fd45622011-09-23 14:19:50 -07001675 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1676 PORT_PLC);
1677
Andiry Xu56192532010-10-14 07:23:00 -07001678cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001679 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001680 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001681
Sarah Sharp386139d2011-03-24 08:02:58 -07001682 /* Don't make the USB core poll the roothub if we got a bad port status
1683 * change event. Besides, at that point we can't tell which roothub
1684 * (USB 2.0 or USB 3.0) to kick.
1685 */
1686 if (bogus_port_status)
1687 return;
1688
Sarah Sharpc52804a2012-11-27 12:30:23 -08001689 /*
1690 * xHCI port-status-change events occur when the "or" of all the
1691 * status-change bits in the portsc register changes from 0 to 1.
1692 * New status changes won't cause an event if any other change
1693 * bits are still set. When an event occurs, switch over to
1694 * polling to avoid losing status changes.
1695 */
1696 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1697 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001698 spin_unlock(&xhci->lock);
1699 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001700 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001701 spin_lock(&xhci->lock);
1702}
1703
1704/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001705 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1706 * at end_trb, which may be in another segment. If the suspect DMA address is a
1707 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1708 * returns 0.
1709 */
Hans de Goedecffb9be2014-08-20 16:41:51 +03001710struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1711 struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001712 union xhci_trb *start_trb,
1713 union xhci_trb *end_trb,
Hans de Goedecffb9be2014-08-20 16:41:51 +03001714 dma_addr_t suspect_dma,
1715 bool debug)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001716{
1717 dma_addr_t start_dma;
1718 dma_addr_t end_seg_dma;
1719 dma_addr_t end_trb_dma;
1720 struct xhci_segment *cur_seg;
1721
Sarah Sharp23e3be12009-04-29 19:05:20 -07001722 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001723 cur_seg = start_seg;
1724
1725 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001726 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001727 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001728 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001729 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001730 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001731 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001732 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001733
Hans de Goedecffb9be2014-08-20 16:41:51 +03001734 if (debug)
1735 xhci_warn(xhci,
1736 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1737 (unsigned long long)suspect_dma,
1738 (unsigned long long)start_dma,
1739 (unsigned long long)end_trb_dma,
1740 (unsigned long long)cur_seg->dma,
1741 (unsigned long long)end_seg_dma);
1742
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001743 if (end_trb_dma > 0) {
1744 /* The end TRB is in this segment, so suspect should be here */
1745 if (start_dma <= end_trb_dma) {
1746 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1747 return cur_seg;
1748 } else {
1749 /* Case for one segment with
1750 * a TD wrapped around to the top
1751 */
1752 if ((suspect_dma >= start_dma &&
1753 suspect_dma <= end_seg_dma) ||
1754 (suspect_dma >= cur_seg->dma &&
1755 suspect_dma <= end_trb_dma))
1756 return cur_seg;
1757 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001758 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001759 } else {
1760 /* Might still be somewhere in this segment */
1761 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1762 return cur_seg;
1763 }
1764 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001765 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001766 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001767
Randy Dunlap326b4812010-04-19 08:53:50 -07001768 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001769}
1770
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001771static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1772 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001773 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001774 struct xhci_td *td, union xhci_trb *event_trb)
1775{
1776 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001777 struct xhci_command *command;
1778 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1779 if (!command)
1780 return;
1781
Mathias Nymand0167ad2015-03-10 19:49:00 +02001782 ep->ep_state |= EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001783 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001784
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001785 xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
Mathias Nymand97b4f82014-11-27 18:19:16 +02001786 xhci_cleanup_stalled_ring(xhci, ep_index, td);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001787
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001788 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001789
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001790 xhci_ring_cmd_db(xhci);
1791}
1792
1793/* Check if an error has halted the endpoint ring. The class driver will
1794 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1795 * However, a babble and other errors also halt the endpoint ring, and the class
1796 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1797 * Ring Dequeue Pointer command manually.
1798 */
1799static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1800 struct xhci_ep_ctx *ep_ctx,
1801 unsigned int trb_comp_code)
1802{
1803 /* TRB completion codes that may require a manual halt cleanup */
1804 if (trb_comp_code == COMP_TX_ERR ||
1805 trb_comp_code == COMP_BABBLE ||
1806 trb_comp_code == COMP_SPLIT_ERR)
Rajesh Bhagatd4fc8bf2016-03-11 10:27:49 +05301807 /* The 0.95 spec says a babbling control endpoint
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001808 * is not halted. The 0.96 spec says it is. Some HW
1809 * claims to be 0.95 compliant, but it halts the control
1810 * endpoint anyway. Check if a babble halted the
1811 * endpoint.
1812 */
Matt Evansf5960b62011-06-01 10:22:55 +10001813 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1814 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001815 return 1;
1816
1817 return 0;
1818}
1819
Sarah Sharpb45b5062009-12-09 15:59:06 -08001820int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1821{
1822 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1823 /* Vendor defined "informational" completion code,
1824 * treat as not-an-error.
1825 */
1826 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1827 trb_comp_code);
1828 xhci_dbg(xhci, "Treating code as success.\n");
1829 return 1;
1830 }
1831 return 0;
1832}
1833
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001834/*
Andiry Xu4422da62010-07-22 15:22:55 -07001835 * Finish the td processing, remove the td from td list;
1836 * Return 1 if the urb can be given back.
1837 */
1838static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1839 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1840 struct xhci_virt_ep *ep, int *status, bool skip)
1841{
1842 struct xhci_virt_device *xdev;
1843 struct xhci_ring *ep_ring;
1844 unsigned int slot_id;
1845 int ep_index;
1846 struct urb *urb = NULL;
1847 struct xhci_ep_ctx *ep_ctx;
1848 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001849 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001850 u32 trb_comp_code;
1851
Matt Evans28ccd292011-03-29 13:40:46 +11001852 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001853 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001854 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1855 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001856 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001857 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001858
1859 if (skip)
1860 goto td_cleanup;
1861
Lu Baolu40a3b772015-08-06 19:24:01 +03001862 if (trb_comp_code == COMP_STOP_INVAL ||
1863 trb_comp_code == COMP_STOP ||
1864 trb_comp_code == COMP_STOP_SHORT) {
Andiry Xu4422da62010-07-22 15:22:55 -07001865 /* The Endpoint Stop Command completion will take care of any
1866 * stopped TDs. A stopped TD may be restarted, so don't update
1867 * the ring dequeue pointer or take this TD off any lists yet.
1868 */
1869 ep->stopped_td = td;
Andiry Xu4422da62010-07-22 15:22:55 -07001870 return 0;
Mathias Nyman69defe02014-11-27 18:19:14 +02001871 }
1872 if (trb_comp_code == COMP_STALL ||
1873 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
1874 trb_comp_code)) {
1875 /* Issue a reset endpoint command to clear the host side
1876 * halt, followed by a set dequeue command to move the
1877 * dequeue pointer past the TD.
1878 * The class driver clears the device side halt later.
1879 */
1880 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
1881 ep_ring->stream_id, td, event_trb);
Andiry Xu4422da62010-07-22 15:22:55 -07001882 } else {
Mathias Nyman69defe02014-11-27 18:19:14 +02001883 /* Update ring dequeue pointer */
1884 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001885 inc_deq(xhci, ep_ring);
Mathias Nyman69defe02014-11-27 18:19:14 +02001886 inc_deq(xhci, ep_ring);
1887 }
Andiry Xu4422da62010-07-22 15:22:55 -07001888
1889td_cleanup:
Mathias Nyman69defe02014-11-27 18:19:14 +02001890 /* Clean up the endpoint's TD list */
1891 urb = td->urb;
1892 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001893
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001894 /* if a bounce buffer was used to align this td then unmap it */
1895 if (td->bounce_seg)
1896 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
1897
Mathias Nyman69defe02014-11-27 18:19:14 +02001898 /* Do one last check of the actual transfer length.
1899 * If the host controller said we transferred more data than the buffer
1900 * length, urb->actual_length will be a very big number (since it's
1901 * unsigned). Play it safe and say we didn't transfer anything.
1902 */
1903 if (urb->actual_length > urb->transfer_buffer_length) {
1904 xhci_warn(xhci, "URB transfer length is wrong, xHC issue? req. len = %u, act. len = %u\n",
1905 urb->transfer_buffer_length,
1906 urb->actual_length);
1907 urb->actual_length = 0;
1908 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1909 *status = -EREMOTEIO;
1910 else
1911 *status = 0;
1912 }
1913 list_del_init(&td->td_list);
1914 /* Was this TD slated to be cancelled but completed anyway? */
1915 if (!list_empty(&td->cancelled_td_list))
1916 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001917
Mathias Nyman69defe02014-11-27 18:19:14 +02001918 urb_priv->td_cnt++;
1919 /* Giveback the urb when all the tds are completed */
1920 if (urb_priv->td_cnt == urb_priv->length) {
1921 ret = 1;
1922 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1923 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1924 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
1925 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1926 usb_amd_quirk_pll_enable();
Andiry Xuc41136b2011-03-22 17:08:14 +08001927 }
1928 }
Andiry Xu4422da62010-07-22 15:22:55 -07001929 }
1930
1931 return ret;
1932}
1933
1934/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001935 * Process control tds, update urb status and actual_length.
1936 */
1937static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1938 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1939 struct xhci_virt_ep *ep, int *status)
1940{
1941 struct xhci_virt_device *xdev;
1942 struct xhci_ring *ep_ring;
1943 unsigned int slot_id;
1944 int ep_index;
1945 struct xhci_ep_ctx *ep_ctx;
1946 u32 trb_comp_code;
1947
Matt Evans28ccd292011-03-29 13:40:46 +11001948 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001949 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001950 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1951 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001952 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001953 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001954
Andiry Xu8af56be2010-07-22 15:23:03 -07001955 switch (trb_comp_code) {
1956 case COMP_SUCCESS:
1957 if (event_trb == ep_ring->dequeue) {
1958 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1959 "without IOC set??\n");
1960 *status = -ESHUTDOWN;
1961 } else if (event_trb != td->last_trb) {
1962 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1963 "without IOC set??\n");
1964 *status = -ESHUTDOWN;
1965 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07001966 *status = 0;
1967 }
1968 break;
1969 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07001970 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1971 *status = -EREMOTEIO;
1972 else
1973 *status = 0;
1974 break;
Lu Baolu40a3b772015-08-06 19:24:01 +03001975 case COMP_STOP_SHORT:
1976 if (event_trb == ep_ring->dequeue || event_trb == td->last_trb)
1977 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
1978 else
1979 td->urb->actual_length =
1980 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1981
1982 return finish_td(xhci, td, event_trb, event, ep, status, false);
Sarah Sharp3abeca92011-05-05 19:08:09 -07001983 case COMP_STOP:
Lu Baolu40a3b772015-08-06 19:24:01 +03001984 /* Did we stop at data stage? */
1985 if (event_trb != ep_ring->dequeue && event_trb != td->last_trb)
1986 td->urb->actual_length =
1987 td->urb->transfer_buffer_length -
1988 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1989 /* fall through */
1990 case COMP_STOP_INVAL:
Sarah Sharp3abeca92011-05-05 19:08:09 -07001991 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07001992 default:
1993 if (!xhci_requires_manual_halt_cleanup(xhci,
1994 ep_ctx, trb_comp_code))
1995 break;
1996 xhci_dbg(xhci, "TRB error code %u, "
1997 "halted endpoint index = %u\n",
1998 trb_comp_code, ep_index);
1999 /* else fall through */
2000 case COMP_STALL:
2001 /* Did we transfer part of the data (middle) phase? */
2002 if (event_trb != ep_ring->dequeue &&
2003 event_trb != td->last_trb)
2004 td->urb->actual_length =
Vivek Gautam1c11a172013-03-21 12:06:48 +05302005 td->urb->transfer_buffer_length -
2006 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Mathias Nyman22ae47e2015-05-29 17:01:53 +03002007 else if (!td->urb_length_set)
Andiry Xu8af56be2010-07-22 15:23:03 -07002008 td->urb->actual_length = 0;
2009
Mathias Nyman8e71a3222014-11-18 11:27:12 +02002010 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002011 }
2012 /*
2013 * Did we transfer any data, despite the errors that might have
2014 * happened? I.e. did we get past the setup stage?
2015 */
2016 if (event_trb != ep_ring->dequeue) {
2017 /* The event was for the status stage */
2018 if (event_trb == td->last_trb) {
Aleksander Morgado45ba2152015-03-06 17:14:21 +02002019 if (td->urb_length_set) {
Andiry Xu8af56be2010-07-22 15:23:03 -07002020 /* Don't overwrite a previously set error code
2021 */
2022 if ((*status == -EINPROGRESS || *status == 0) &&
2023 (td->urb->transfer_flags
2024 & URB_SHORT_NOT_OK))
2025 /* Did we already see a short data
2026 * stage? */
2027 *status = -EREMOTEIO;
2028 } else {
2029 td->urb->actual_length =
2030 td->urb->transfer_buffer_length;
2031 }
2032 } else {
Aleksander Morgado45ba2152015-03-06 17:14:21 +02002033 /*
2034 * Maybe the event was for the data stage? If so, update
2035 * already the actual_length of the URB and flag it as
2036 * set, so that it is not overwritten in the event for
2037 * the last TRB.
2038 */
2039 td->urb_length_set = true;
Sarah Sharp3abeca92011-05-05 19:08:09 -07002040 td->urb->actual_length =
2041 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302042 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07002043 xhci_dbg(xhci, "Waiting for status "
2044 "stage event\n");
2045 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002046 }
2047 }
2048
2049 return finish_td(xhci, td, event_trb, event, ep, status, false);
2050}
2051
2052/*
Andiry Xu04e51902010-07-22 15:23:39 -07002053 * Process isochronous tds, update urb packet status and actual_length.
2054 */
2055static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2056 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2057 struct xhci_virt_ep *ep, int *status)
2058{
2059 struct xhci_ring *ep_ring;
2060 struct urb_priv *urb_priv;
2061 int idx;
2062 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002063 union xhci_trb *cur_trb;
2064 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002065 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002066 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002067 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002068
Matt Evans28ccd292011-03-29 13:40:46 +11002069 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2070 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002071 urb_priv = td->urb->hcpriv;
2072 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002073 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002074
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002075 /* handle completion code */
2076 switch (trb_comp_code) {
2077 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302078 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002079 frame->status = 0;
2080 break;
2081 }
2082 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2083 trb_comp_code = COMP_SHORT_TX;
Lu Baolu40a3b772015-08-06 19:24:01 +03002084 /* fallthrough */
2085 case COMP_STOP_SHORT:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002086 case COMP_SHORT_TX:
2087 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2088 -EREMOTEIO : 0;
2089 break;
2090 case COMP_BW_OVER:
2091 frame->status = -ECOMM;
2092 skip_td = true;
2093 break;
2094 case COMP_BUFF_OVER:
2095 case COMP_BABBLE:
2096 frame->status = -EOVERFLOW;
2097 skip_td = true;
2098 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002099 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002100 case COMP_STALL:
Mathias Nymand104d012015-04-30 17:16:02 +03002101 frame->status = -EPROTO;
2102 skip_td = true;
2103 break;
Hans de Goede9c745992012-04-23 15:06:09 +02002104 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002105 frame->status = -EPROTO;
Mathias Nymand104d012015-04-30 17:16:02 +03002106 if (event_trb != td->last_trb)
2107 return 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002108 skip_td = true;
2109 break;
2110 case COMP_STOP:
2111 case COMP_STOP_INVAL:
2112 break;
2113 default:
2114 frame->status = -1;
2115 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002116 }
2117
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002118 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2119 frame->actual_length = frame->length;
2120 td->urb->actual_length += frame->length;
Lu Baolu40a3b772015-08-06 19:24:01 +03002121 } else if (trb_comp_code == COMP_STOP_SHORT) {
2122 frame->actual_length =
2123 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2124 td->urb->actual_length += frame->actual_length;
Andiry Xu04e51902010-07-22 15:23:39 -07002125 } else {
2126 for (cur_trb = ep_ring->dequeue,
2127 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2128 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002129 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2130 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002131 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002132 }
Matt Evans28ccd292011-03-29 13:40:46 +11002133 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302134 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002135
2136 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002137 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002138 td->urb->actual_length += len;
2139 }
2140 }
2141
Andiry Xu04e51902010-07-22 15:23:39 -07002142 return finish_td(xhci, td, event_trb, event, ep, status, false);
2143}
2144
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002145static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2146 struct xhci_transfer_event *event,
2147 struct xhci_virt_ep *ep, int *status)
2148{
2149 struct xhci_ring *ep_ring;
2150 struct urb_priv *urb_priv;
2151 struct usb_iso_packet_descriptor *frame;
2152 int idx;
2153
Matt Evansf6975312011-06-01 13:01:01 +10002154 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002155 urb_priv = td->urb->hcpriv;
2156 idx = urb_priv->td_cnt;
2157 frame = &td->urb->iso_frame_desc[idx];
2158
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002159 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002160 frame->status = -EXDEV;
2161
2162 /* calc actual length */
2163 frame->actual_length = 0;
2164
2165 /* Update ring dequeue pointer */
2166 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002167 inc_deq(xhci, ep_ring);
2168 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002169
2170 return finish_td(xhci, td, NULL, event, ep, status, true);
2171}
2172
Andiry Xu04e51902010-07-22 15:23:39 -07002173/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002174 * Process bulk and interrupt tds, update urb status and actual_length.
2175 */
2176static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2177 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2178 struct xhci_virt_ep *ep, int *status)
2179{
2180 struct xhci_ring *ep_ring;
2181 union xhci_trb *cur_trb;
2182 struct xhci_segment *cur_seg;
2183 u32 trb_comp_code;
2184
Matt Evans28ccd292011-03-29 13:40:46 +11002185 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2186 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002187
2188 switch (trb_comp_code) {
2189 case COMP_SUCCESS:
2190 /* Double check that the HW transferred everything. */
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002191 if (event_trb != td->last_trb ||
Vivek Gautam1c11a172013-03-21 12:06:48 +05302192 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002193 xhci_warn(xhci, "WARN Successful completion "
2194 "on short TX\n");
2195 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2196 *status = -EREMOTEIO;
2197 else
2198 *status = 0;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002199 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2200 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002201 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002202 *status = 0;
2203 }
2204 break;
Lu Baolu40a3b772015-08-06 19:24:01 +03002205 case COMP_STOP_SHORT:
Andiry Xu22405ed2010-07-22 15:23:08 -07002206 case COMP_SHORT_TX:
2207 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2208 *status = -EREMOTEIO;
2209 else
2210 *status = 0;
2211 break;
2212 default:
2213 /* Others already handled above */
2214 break;
2215 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002216 if (trb_comp_code == COMP_SHORT_TX)
2217 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2218 "%d bytes untransferred\n",
2219 td->urb->ep->desc.bEndpointAddress,
2220 td->urb->transfer_buffer_length,
Vivek Gautam1c11a172013-03-21 12:06:48 +05302221 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Lu Baolu40a3b772015-08-06 19:24:01 +03002222 /* Stopped - short packet completion */
2223 if (trb_comp_code == COMP_STOP_SHORT) {
2224 td->urb->actual_length =
2225 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2226
2227 if (td->urb->transfer_buffer_length <
2228 td->urb->actual_length) {
2229 xhci_warn(xhci, "HC gave bad length of %d bytes txed\n",
2230 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2231 td->urb->actual_length = 0;
2232 /* status will be set by usb core for canceled urbs */
2233 }
Andiry Xu22405ed2010-07-22 15:23:08 -07002234 /* Fast path - was this the last TRB in the TD for this URB? */
Lu Baolu40a3b772015-08-06 19:24:01 +03002235 } else if (event_trb == td->last_trb) {
Vivek Gautam1c11a172013-03-21 12:06:48 +05302236 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002237 td->urb->actual_length =
2238 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302239 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002240 if (td->urb->transfer_buffer_length <
2241 td->urb->actual_length) {
2242 xhci_warn(xhci, "HC gave bad length "
2243 "of %d bytes left\n",
Vivek Gautam1c11a172013-03-21 12:06:48 +05302244 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002245 td->urb->actual_length = 0;
2246 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2247 *status = -EREMOTEIO;
2248 else
2249 *status = 0;
2250 }
2251 /* Don't overwrite a previously set error code */
2252 if (*status == -EINPROGRESS) {
2253 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2254 *status = -EREMOTEIO;
2255 else
2256 *status = 0;
2257 }
2258 } else {
2259 td->urb->actual_length =
2260 td->urb->transfer_buffer_length;
2261 /* Ignore a short packet completion if the
2262 * untransferred length was zero.
2263 */
2264 if (*status == -EREMOTEIO)
2265 *status = 0;
2266 }
2267 } else {
2268 /* Slow path - walk the list, starting from the dequeue
2269 * pointer, to get the actual length transferred.
2270 */
2271 td->urb->actual_length = 0;
2272 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2273 cur_trb != event_trb;
2274 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002275 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2276 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002277 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002278 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002279 }
2280 /* If the ring didn't stop on a Link or No-op TRB, add
2281 * in the actual bytes transferred from the Normal TRB
2282 */
2283 if (trb_comp_code != COMP_STOP_INVAL)
2284 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002285 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302286 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002287 }
2288
2289 return finish_td(xhci, td, event_trb, event, ep, status, false);
2290}
2291
2292/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002293 * If this function returns an error condition, it means it got a Transfer
2294 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2295 * At this point, the host controller is probably hosed and should be reset.
2296 */
2297static int handle_tx_event(struct xhci_hcd *xhci,
2298 struct xhci_transfer_event *event)
Felipe Balbied384bd2012-08-07 14:10:03 +03002299 __releases(&xhci->lock)
2300 __acquires(&xhci->lock)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002301{
2302 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002303 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002304 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002305 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002306 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002307 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002308 dma_addr_t event_dma;
2309 struct xhci_segment *event_seg;
2310 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002311 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002312 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002313 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002314 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002315 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002316 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002317 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002318 int td_num = 0;
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002319 bool handling_skipped_tds = false;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002320
Matt Evans28ccd292011-03-29 13:40:46 +11002321 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002322 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002323 if (!xdev) {
2324 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002325 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002326 (unsigned long long) xhci_trb_virt_to_dma(
2327 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002328 xhci->event_ring->dequeue),
2329 lower_32_bits(le64_to_cpu(event->buffer)),
2330 upper_32_bits(le64_to_cpu(event->buffer)),
2331 le32_to_cpu(event->transfer_len),
2332 le32_to_cpu(event->flags));
2333 xhci_dbg(xhci, "Event ring:\n");
2334 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002335 return -ENODEV;
2336 }
2337
2338 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002339 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002340 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002341 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002342 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002343 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002344 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2345 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002346 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2347 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002348 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002349 (unsigned long long) xhci_trb_virt_to_dma(
2350 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002351 xhci->event_ring->dequeue),
2352 lower_32_bits(le64_to_cpu(event->buffer)),
2353 upper_32_bits(le64_to_cpu(event->buffer)),
2354 le32_to_cpu(event->transfer_len),
2355 le32_to_cpu(event->flags));
2356 xhci_dbg(xhci, "Event ring:\n");
2357 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002358 return -ENODEV;
2359 }
2360
Andiry Xuc2d7b492011-09-19 16:05:12 -07002361 /* Count current td numbers if ep->skip is set */
2362 if (ep->skip) {
2363 list_for_each(tmp, &ep_ring->td_list)
2364 td_num++;
2365 }
2366
Matt Evans28ccd292011-03-29 13:40:46 +11002367 event_dma = le64_to_cpu(event->buffer);
2368 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002369 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002370 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002371 /* Skip codes that require special handling depending on
2372 * transfer type
2373 */
2374 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302375 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002376 break;
2377 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2378 trb_comp_code = COMP_SHORT_TX;
2379 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002380 xhci_warn_ratelimited(xhci,
2381 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002382 case COMP_SHORT_TX:
2383 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002384 case COMP_STOP:
2385 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2386 break;
2387 case COMP_STOP_INVAL:
2388 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2389 break;
Lu Baolu40a3b772015-08-06 19:24:01 +03002390 case COMP_STOP_SHORT:
2391 xhci_dbg(xhci, "Stopped with short packet transfer detected\n");
2392 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002393 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002394 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002395 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002396 status = -EPIPE;
2397 break;
2398 case COMP_TRB_ERR:
2399 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2400 status = -EILSEQ;
2401 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002402 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002403 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002404 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002405 status = -EPROTO;
2406 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002407 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002408 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002409 status = -EOVERFLOW;
2410 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002411 case COMP_DB_ERR:
2412 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2413 status = -ENOSR;
2414 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002415 case COMP_BW_OVER:
2416 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2417 break;
2418 case COMP_BUFF_OVER:
2419 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2420 break;
2421 case COMP_UNDERRUN:
2422 /*
2423 * When the Isoch ring is empty, the xHC will generate
2424 * a Ring Overrun Event for IN Isoch endpoint or Ring
2425 * Underrun Event for OUT Isoch endpoint.
2426 */
2427 xhci_dbg(xhci, "underrun event on endpoint\n");
2428 if (!list_empty(&ep_ring->td_list))
2429 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2430 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002431 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2432 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002433 goto cleanup;
2434 case COMP_OVERRUN:
2435 xhci_dbg(xhci, "overrun event on endpoint\n");
2436 if (!list_empty(&ep_ring->td_list))
2437 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2438 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002439 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2440 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002441 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002442 case COMP_DEV_ERR:
2443 xhci_warn(xhci, "WARN: detect an incompatible device");
2444 status = -EPROTO;
2445 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002446 case COMP_MISSED_INT:
2447 /*
2448 * When encounter missed service error, one or more isoc tds
2449 * may be missed by xHC.
2450 * Set skip flag of the ep_ring; Complete the missed tds as
2451 * short transfer when process the ep_ring next time.
2452 */
2453 ep->skip = true;
2454 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2455 goto cleanup;
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002456 case COMP_PING_ERR:
2457 ep->skip = true;
2458 xhci_dbg(xhci, "No Ping response error, Skip one Isoc TD\n");
2459 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002460 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002461 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002462 status = 0;
2463 break;
2464 }
Mathias Nyman86cd7402015-01-09 16:06:32 +02002465 xhci_warn(xhci, "ERROR Unknown event condition %u, HC probably busted\n",
2466 trb_comp_code);
Sarah Sharpb10de142009-04-27 19:58:50 -07002467 goto cleanup;
2468 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002469
Andiry Xud18240d2010-07-22 15:23:25 -07002470 do {
2471 /* This TRB should be in the TD at the head of this ring's
2472 * TD list.
2473 */
2474 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002475 /*
2476 * A stopped endpoint may generate an extra completion
2477 * event if the device was suspended. Don't print
2478 * warnings.
2479 */
2480 if (!(trb_comp_code == COMP_STOP ||
2481 trb_comp_code == COMP_STOP_INVAL)) {
2482 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2483 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2484 ep_index);
2485 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2486 (le32_to_cpu(event->flags) &
2487 TRB_TYPE_BITMASK)>>10);
2488 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2489 }
Andiry Xud18240d2010-07-22 15:23:25 -07002490 if (ep->skip) {
2491 ep->skip = false;
2492 xhci_dbg(xhci, "td_list is empty while skip "
2493 "flag set. Clear skip flag.\n");
2494 }
2495 ret = 0;
2496 goto cleanup;
2497 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002498
Andiry Xuc2d7b492011-09-19 16:05:12 -07002499 /* We've skipped all the TDs on the ep ring when ep->skip set */
2500 if (ep->skip && td_num == 0) {
2501 ep->skip = false;
2502 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2503 "Clear skip flag.\n");
2504 ret = 0;
2505 goto cleanup;
2506 }
2507
Andiry Xud18240d2010-07-22 15:23:25 -07002508 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002509 if (ep->skip)
2510 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002511
Andiry Xud18240d2010-07-22 15:23:25 -07002512 /* Is this a TRB in the currently executing TD? */
Hans de Goedecffb9be2014-08-20 16:41:51 +03002513 event_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2514 td->last_trb, event_dma, false);
Alex Hee1cf4862011-06-03 15:58:25 +08002515
2516 /*
2517 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2518 * is not in the current TD pointed by ep_ring->dequeue because
2519 * that the hardware dequeue pointer still at the previous TRB
2520 * of the current TD. The previous TRB maybe a Link TD or the
2521 * last TRB of the previous TD. The command completion handle
2522 * will take care the rest.
2523 */
Hans de Goede9a548862014-08-19 15:17:56 +03002524 if (!event_seg && (trb_comp_code == COMP_STOP ||
2525 trb_comp_code == COMP_STOP_INVAL)) {
Alex Hee1cf4862011-06-03 15:58:25 +08002526 ret = 0;
2527 goto cleanup;
2528 }
2529
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002530 if (!event_seg) {
2531 if (!ep->skip ||
2532 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002533 /* Some host controllers give a spurious
2534 * successful event after a short transfer.
2535 * Ignore it.
2536 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002537 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
Sarah Sharpad808332011-05-25 10:43:56 -07002538 ep_ring->last_td_was_short) {
2539 ep_ring->last_td_was_short = false;
2540 ret = 0;
2541 goto cleanup;
2542 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002543 /* HC is busted, give up! */
2544 xhci_err(xhci,
2545 "ERROR Transfer event TRB DMA ptr not "
Hans de Goedecffb9be2014-08-20 16:41:51 +03002546 "part of current TD ep_index %d "
2547 "comp_code %u\n", ep_index,
2548 trb_comp_code);
2549 trb_in_td(xhci, ep_ring->deq_seg,
2550 ep_ring->dequeue, td->last_trb,
2551 event_dma, true);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002552 return -ESHUTDOWN;
2553 }
2554
2555 ret = skip_isoc_td(xhci, td, event, ep, &status);
2556 goto cleanup;
2557 }
Sarah Sharpad808332011-05-25 10:43:56 -07002558 if (trb_comp_code == COMP_SHORT_TX)
2559 ep_ring->last_td_was_short = true;
2560 else
2561 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002562
2563 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002564 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2565 ep->skip = false;
2566 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002567
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002568 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2569 sizeof(*event_trb)];
2570 /*
2571 * No-op TRB should not trigger interrupts.
2572 * If event_trb is a no-op TRB, it means the
2573 * corresponding TD has been cancelled. Just ignore
2574 * the TD.
2575 */
Matt Evansf5960b62011-06-01 10:22:55 +10002576 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002577 xhci_dbg(xhci,
2578 "event_trb is a no-op TRB. Skip it\n");
2579 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002580 }
2581
2582 /* Now update the urb's actual_length and give back to
2583 * the core
2584 */
2585 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2586 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2587 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002588 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2589 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2590 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002591 else
2592 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2593 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002594
2595cleanup:
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002596
2597
2598 handling_skipped_tds = ep->skip &&
2599 trb_comp_code != COMP_MISSED_INT &&
2600 trb_comp_code != COMP_PING_ERR;
2601
Andiry Xud18240d2010-07-22 15:23:25 -07002602 /*
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002603 * Do not update event ring dequeue pointer if we're in a loop
2604 * processing missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002605 */
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002606 if (!handling_skipped_tds)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002607 inc_deq(xhci, xhci->event_ring);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002608
Andiry Xud18240d2010-07-22 15:23:25 -07002609 if (ret) {
2610 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002611 urb_priv = urb->hcpriv;
Mathias Nyman8e71a3222014-11-18 11:27:12 +02002612
Lin Wang4daf9df2015-01-09 16:06:31 +02002613 xhci_urb_free_priv(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002614
Sarah Sharp214f76f2010-10-26 11:22:02 -07002615 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002616 if ((urb->actual_length != urb->transfer_buffer_length &&
2617 (urb->transfer_flags &
2618 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002619 (status != 0 &&
2620 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002621 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
Alan Stern1949f9e2012-05-07 13:22:52 -04002622 "expected = %d, status = %d\n",
Sarah Sharpf444ff22011-04-05 15:53:47 -07002623 urb, urb->actual_length,
2624 urb->transfer_buffer_length,
2625 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002626 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002627 /* EHCI, UHCI, and OHCI always unconditionally set the
2628 * urb->status of an isochronous endpoint to 0.
2629 */
2630 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2631 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002632 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002633 spin_lock(&xhci->lock);
2634 }
2635
2636 /*
2637 * If ep->skip is set, it means there are missed tds on the
2638 * endpoint ring need to take care of.
2639 * Process them as short transfer until reach the td pointed by
2640 * the event.
2641 */
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002642 } while (handling_skipped_tds);
Andiry Xud18240d2010-07-22 15:23:25 -07002643
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002644 return 0;
2645}
2646
2647/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002648 * This function handles all OS-owned events on the event ring. It may drop
2649 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002650 * Returns >0 for "possibly more events to process" (caller should call again),
2651 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002652 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002653static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002654{
2655 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002656 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002657 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002658
2659 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2660 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002661 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002662 }
2663
2664 event = xhci->event_ring->dequeue;
2665 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002666 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2667 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002668 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002669 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002670 }
2671
Matt Evans92a3da42011-03-29 13:40:51 +11002672 /*
2673 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2674 * speculative reads of the event's flags/data below.
2675 */
2676 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002677 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002678 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002679 case TRB_TYPE(TRB_COMPLETION):
2680 handle_cmd_completion(xhci, &event->event_cmd);
2681 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002682 case TRB_TYPE(TRB_PORT_STATUS):
2683 handle_port_status(xhci, event);
2684 update_ptrs = 0;
2685 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002686 case TRB_TYPE(TRB_TRANSFER):
2687 ret = handle_tx_event(xhci, &event->trans_event);
2688 if (ret < 0)
2689 xhci->error_bitmask |= 1 << 9;
2690 else
2691 update_ptrs = 0;
2692 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002693 case TRB_TYPE(TRB_DEV_NOTE):
2694 handle_device_notification(xhci, event);
2695 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002696 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002697 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2698 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002699 handle_vendor_event(xhci, event);
2700 else
2701 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002702 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002703 /* Any of the above functions may drop and re-acquire the lock, so check
2704 * to make sure a watchdog timer didn't mark the host as non-responsive.
2705 */
2706 if (xhci->xhc_state & XHCI_STATE_DYING) {
2707 xhci_dbg(xhci, "xHCI host dying, returning from "
2708 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002709 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002710 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002711
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002712 if (update_ptrs)
2713 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002714 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002715
Matt Evans9dee9a22011-03-29 13:41:02 +11002716 /* Are there more items on the event ring? Caller will call us again to
2717 * check.
2718 */
2719 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002720}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002721
2722/*
2723 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2724 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2725 * indicators of an event TRB error, but we check the status *first* to be safe.
2726 */
2727irqreturn_t xhci_irq(struct usb_hcd *hcd)
2728{
2729 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002730 u32 status;
Sarah Sharpbda53142010-07-29 22:12:38 -07002731 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002732 union xhci_trb *event_ring_deq;
2733 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002734
2735 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002736 /* Check if the xHC generated the interrupt, or the irq is shared */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002737 status = readl(&xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002738 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002739 goto hw_died;
2740
Sarah Sharpc21599a2010-07-29 22:13:00 -07002741 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002742 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002743 return IRQ_NONE;
2744 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002745 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002746 xhci_warn(xhci, "WARNING: Host System Error\n");
2747 xhci_halt(xhci);
2748hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002749 spin_unlock(&xhci->lock);
Joe Lawrence948fa132015-04-30 17:16:04 +03002750 return IRQ_HANDLED;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002751 }
2752
Sarah Sharpbda53142010-07-29 22:12:38 -07002753 /*
2754 * Clear the op reg interrupt status first,
2755 * so we can receive interrupts from other MSI-X interrupters.
2756 * Write 1 to clear the interrupt status.
2757 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002758 status |= STS_EINT;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002759 writel(status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002760 /* FIXME when MSI-X is supported and there are multiple vectors */
2761 /* Clear the MSI-X event interrupt status */
2762
Felipe Balbicd704692012-02-29 16:46:23 +02002763 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002764 u32 irq_pending;
2765 /* Acknowledge the PCI interrupt */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002766 irq_pending = readl(&xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002767 irq_pending |= IMAN_IP;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002768 writel(irq_pending, &xhci->ir_set->irq_pending);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002769 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002770
Gabriel Krisman Bertazi27a41a82016-06-01 18:09:07 +03002771 if (xhci->xhc_state & XHCI_STATE_DYING ||
2772 xhci->xhc_state & XHCI_STATE_HALTED) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002773 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2774 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002775 /* Clear the event handler busy flag (RW1C);
2776 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002777 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002778 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp477632d2014-01-29 14:02:00 -08002779 xhci_write_64(xhci, temp_64 | ERST_EHB,
2780 &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002781 spin_unlock(&xhci->lock);
2782
2783 return IRQ_HANDLED;
2784 }
2785
2786 event_ring_deq = xhci->event_ring->dequeue;
2787 /* FIXME this should be a delayed service routine
2788 * that clears the EHB.
2789 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002790 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002791
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002792 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002793 /* If necessary, update the HW's version of the event ring deq ptr. */
2794 if (event_ring_deq != xhci->event_ring->dequeue) {
2795 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2796 xhci->event_ring->dequeue);
2797 if (deq == 0)
2798 xhci_warn(xhci, "WARN something wrong with SW event "
2799 "ring dequeue ptr.\n");
2800 /* Update HC event ring dequeue pointer */
2801 temp_64 &= ERST_PTR_MASK;
2802 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2803 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002804
2805 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002806 temp_64 |= ERST_EHB;
Sarah Sharp477632d2014-01-29 14:02:00 -08002807 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002808
Sarah Sharp9032cd52010-07-29 22:12:29 -07002809 spin_unlock(&xhci->lock);
2810
2811 return IRQ_HANDLED;
2812}
2813
Alex Shi851ec162013-05-24 10:54:19 +08002814irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002815{
Alan Stern968b8222011-11-03 12:03:38 -04002816 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002817}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002818
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002819/**** Endpoint Ring Operations ****/
2820
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002821/*
2822 * Generic function for queueing a TRB on a ring.
2823 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002824 *
2825 * @more_trbs_coming: Will you enqueue more TRBs before calling
2826 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002827 */
2828static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002829 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002830 u32 field1, u32 field2, u32 field3, u32 field4)
2831{
2832 struct xhci_generic_trb *trb;
2833
2834 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002835 trb->field[0] = cpu_to_le32(field1);
2836 trb->field[1] = cpu_to_le32(field2);
2837 trb->field[2] = cpu_to_le32(field3);
2838 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002839 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002840}
2841
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002842/*
2843 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2844 * FIXME allocate segments if the ring is full.
2845 */
2846static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002847 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002848{
Andiry Xu8dfec612012-03-05 17:49:37 +08002849 unsigned int num_trbs_needed;
2850
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002851 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002852 switch (ep_state) {
2853 case EP_STATE_DISABLED:
2854 /*
2855 * USB core changed config/interfaces without notifying us,
2856 * or hardware is reporting the wrong state.
2857 */
2858 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2859 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002860 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002861 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002862 /* FIXME event handling code for error needs to clear it */
2863 /* XXX not sure if this should be -ENOENT or not */
2864 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002865 case EP_STATE_HALTED:
2866 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002867 case EP_STATE_STOPPED:
2868 case EP_STATE_RUNNING:
2869 break;
2870 default:
2871 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2872 /*
2873 * FIXME issue Configure Endpoint command to try to get the HC
2874 * back into a known state.
2875 */
2876 return -EINVAL;
2877 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002878
2879 while (1) {
Sarah Sharp3d4b81e2014-01-31 11:52:57 -08002880 if (room_on_ring(xhci, ep_ring, num_trbs))
2881 break;
Andiry Xu8dfec612012-03-05 17:49:37 +08002882
2883 if (ep_ring == xhci->cmd_ring) {
2884 xhci_err(xhci, "Do not support expand command ring\n");
2885 return -ENOMEM;
2886 }
2887
Xenia Ragiadakou68ffb012013-08-14 06:33:56 +03002888 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2889 "ERROR no room on ep ring, try ring expansion");
Andiry Xu8dfec612012-03-05 17:49:37 +08002890 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2891 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2892 mem_flags)) {
2893 xhci_err(xhci, "Ring expansion failed\n");
2894 return -ENOMEM;
2895 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02002896 }
John Youn6c12db92010-05-10 15:33:00 -07002897
2898 if (enqueue_is_link_trb(ep_ring)) {
2899 struct xhci_ring *ring = ep_ring;
2900 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002901
John Youn6c12db92010-05-10 15:33:00 -07002902 next = ring->enqueue;
2903
Mathias Nyman2d98ef42016-06-21 10:58:04 +03002904 while (trb_is_link(next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002905 /* If we're not dealing with 0.95 hardware or isoc rings
2906 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002907 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002908 if (!xhci_link_trb_quirk(xhci) &&
2909 !(ring->type == TYPE_ISOC &&
2910 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002911 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002912 else
Matt Evans28ccd292011-03-29 13:40:46 +11002913 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002914
2915 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10002916 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002917
2918 /* Toggle the cycle bit after the last ring segment. */
2919 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
Lin Wange5401bf2015-03-17 18:32:21 +02002920 ring->cycle_state ^= 1;
John Youn6c12db92010-05-10 15:33:00 -07002921 }
2922 ring->enq_seg = ring->enq_seg->next;
2923 ring->enqueue = ring->enq_seg->trbs;
2924 next = ring->enqueue;
2925 }
2926 }
2927
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002928 return 0;
2929}
2930
Sarah Sharp23e3be12009-04-29 19:05:20 -07002931static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002932 struct xhci_virt_device *xdev,
2933 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002934 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002935 unsigned int num_trbs,
2936 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002937 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002938 gfp_t mem_flags)
2939{
2940 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002941 struct urb_priv *urb_priv;
2942 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002943 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002944 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002945
2946 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2947 if (!ep_ring) {
2948 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2949 stream_id);
2950 return -EINVAL;
2951 }
2952
2953 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002954 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002955 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002956 if (ret)
2957 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002958
Andiry Xu8e51adc2010-07-22 15:23:31 -07002959 urb_priv = urb->hcpriv;
2960 td = urb_priv->td[td_index];
2961
2962 INIT_LIST_HEAD(&td->td_list);
2963 INIT_LIST_HEAD(&td->cancelled_td_list);
2964
2965 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002966 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002967 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002968 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002969 }
2970
Andiry Xu8e51adc2010-07-22 15:23:31 -07002971 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002972 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002973 list_add_tail(&td->td_list, &ep_ring->td_list);
2974 td->start_seg = ep_ring->enq_seg;
2975 td->first_trb = ep_ring->enqueue;
2976
2977 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002978
2979 return 0;
2980}
2981
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002982static unsigned int count_trbs(u64 addr, u64 len)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002983{
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002984 unsigned int num_trbs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002985
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002986 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
2987 TRB_MAX_BUFF_SIZE);
2988 if (num_trbs == 0)
2989 num_trbs++;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002990
Sarah Sharp8a96c052009-04-27 19:59:19 -07002991 return num_trbs;
2992}
2993
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002994static inline unsigned int count_trbs_needed(struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002995{
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002996 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
2997}
2998
2999static unsigned int count_sg_trbs_needed(struct urb *urb)
3000{
3001 struct scatterlist *sg;
3002 unsigned int i, len, full_len, num_trbs = 0;
3003
3004 full_len = urb->transfer_buffer_length;
3005
3006 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
3007 len = sg_dma_len(sg);
3008 num_trbs += count_trbs(sg_dma_address(sg), len);
3009 len = min_t(unsigned int, len, full_len);
3010 full_len -= len;
3011 if (full_len == 0)
3012 break;
3013 }
3014
3015 return num_trbs;
3016}
3017
3018static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
3019{
3020 u64 addr, len;
3021
3022 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3023 len = urb->iso_frame_desc[i].length;
3024
3025 return count_trbs(addr, len);
3026}
3027
3028static void check_trb_math(struct urb *urb, int running_total)
3029{
3030 if (unlikely(running_total != urb->transfer_buffer_length))
Paul Zimmermana2490182011-02-12 14:06:44 -08003031 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003032 "queued %#x (%d), asked for %#x (%d)\n",
3033 __func__,
3034 urb->ep->desc.bEndpointAddress,
3035 running_total, running_total,
3036 urb->transfer_buffer_length,
3037 urb->transfer_buffer_length);
3038}
3039
Sarah Sharp23e3be12009-04-29 19:05:20 -07003040static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003041 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003042 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003043{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003044 /*
3045 * Pass all the TRBs to the hardware at once and make sure this write
3046 * isn't reordered.
3047 */
3048 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003049 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003050 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003051 else
Matt Evans28ccd292011-03-29 13:40:46 +11003052 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003053 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003054}
3055
Alexandr Ivanov78140152016-04-22 13:17:11 +03003056static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
3057 struct xhci_ep_ctx *ep_ctx)
Sarah Sharp624defa2009-09-02 12:14:28 -07003058{
Sarah Sharp624defa2009-09-02 12:14:28 -07003059 int xhci_interval;
3060 int ep_interval;
3061
Matt Evans28ccd292011-03-29 13:40:46 +11003062 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003063 ep_interval = urb->interval;
Alexandr Ivanov78140152016-04-22 13:17:11 +03003064
Sarah Sharp624defa2009-09-02 12:14:28 -07003065 /* Convert to microframes */
3066 if (urb->dev->speed == USB_SPEED_LOW ||
3067 urb->dev->speed == USB_SPEED_FULL)
3068 ep_interval *= 8;
Alexandr Ivanov78140152016-04-22 13:17:11 +03003069
Sarah Sharp624defa2009-09-02 12:14:28 -07003070 /* FIXME change this to a warning and a suggestion to use the new API
3071 * to set the polling interval (once the API is added).
3072 */
3073 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003074 dev_dbg_ratelimited(&urb->dev->dev,
3075 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3076 ep_interval, ep_interval == 1 ? "" : "s",
3077 xhci_interval, xhci_interval == 1 ? "" : "s");
Sarah Sharp624defa2009-09-02 12:14:28 -07003078 urb->interval = xhci_interval;
3079 /* Convert back to frames for LS/FS devices */
3080 if (urb->dev->speed == USB_SPEED_LOW ||
3081 urb->dev->speed == USB_SPEED_FULL)
3082 urb->interval /= 8;
3083 }
Alexandr Ivanov78140152016-04-22 13:17:11 +03003084}
3085
3086/*
3087 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3088 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3089 * (comprised of sg list entries) can take several service intervals to
3090 * transmit.
3091 */
3092int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3093 struct urb *urb, int slot_id, unsigned int ep_index)
3094{
3095 struct xhci_ep_ctx *ep_ctx;
3096
3097 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
3098 check_interval(xhci, urb, ep_ctx);
3099
Dan Carpenter3fc82062012-03-28 10:30:26 +03003100 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003101}
3102
Sarah Sharp04dd9502009-11-11 10:28:30 -08003103/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003104 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3105 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003106 *
3107 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003108 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003109 *
3110 * Packets transferred up to and including this TRB = packets_transferred =
3111 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3112 *
3113 * TD size = total_packet_count - packets_transferred
3114 *
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003115 * For xHCI 0.96 and older, TD size field should be the remaining bytes
3116 * including this TRB, right shifted by 10
3117 *
3118 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3119 * This is taken care of in the TRB_TD_SIZE() macro
3120 *
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003121 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003122 */
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003123static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3124 int trb_buff_len, unsigned int td_total_len,
Mathias Nyman124c3932016-06-21 10:57:59 +03003125 struct urb *urb, bool more_trbs_coming)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003126{
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003127 u32 maxp, total_packet_count;
3128
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003129 /* MTK xHCI is mostly 0.97 but contains some features from 1.0 */
3130 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003131 return ((td_total_len - transferred) >> 10);
3132
Sarah Sharp48df4a62011-08-12 10:23:01 -07003133 /* One TRB with a zero-length data packet. */
Mathias Nyman124c3932016-06-21 10:57:59 +03003134 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003135 trb_buff_len == td_total_len)
Sarah Sharp48df4a62011-08-12 10:23:01 -07003136 return 0;
3137
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003138 /* for MTK xHCI, TD size doesn't include this TRB */
3139 if (xhci->quirks & XHCI_MTK_HOST)
3140 trb_buff_len = 0;
3141
3142 maxp = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3143 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3144
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003145 /* Queueing functions don't count the current TRB into transferred */
3146 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003147}
3148
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003149
Mathias Nyman474ed232016-06-21 10:58:01 +03003150static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003151 u32 *trb_buff_len, struct xhci_segment *seg)
Mathias Nyman474ed232016-06-21 10:58:01 +03003152{
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003153 struct device *dev = xhci_to_hcd(xhci)->self.controller;
Mathias Nyman474ed232016-06-21 10:58:01 +03003154 unsigned int unalign;
3155 unsigned int max_pkt;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003156 u32 new_buff_len;
Mathias Nyman474ed232016-06-21 10:58:01 +03003157
3158 max_pkt = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3159 unalign = (enqd_len + *trb_buff_len) % max_pkt;
3160
3161 /* we got lucky, last normal TRB data on segment is packet aligned */
3162 if (unalign == 0)
3163 return 0;
3164
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003165 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3166 unalign, *trb_buff_len);
3167
Mathias Nyman474ed232016-06-21 10:58:01 +03003168 /* is the last nornal TRB alignable by splitting it */
3169 if (*trb_buff_len > unalign) {
3170 *trb_buff_len -= unalign;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003171 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
Mathias Nyman474ed232016-06-21 10:58:01 +03003172 return 0;
3173 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003174
3175 /*
3176 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3177 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3178 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3179 */
3180 new_buff_len = max_pkt - (enqd_len % max_pkt);
3181
3182 if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3183 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3184
3185 /* create a max max_pkt sized bounce buffer pointed to by last trb */
3186 if (usb_urb_dir_out(urb)) {
3187 sg_pcopy_to_buffer(urb->sg, urb->num_mapped_sgs,
3188 seg->bounce_buf, new_buff_len, enqd_len);
3189 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3190 max_pkt, DMA_TO_DEVICE);
3191 } else {
3192 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3193 max_pkt, DMA_FROM_DEVICE);
3194 }
3195
3196 if (dma_mapping_error(dev, seg->bounce_dma)) {
3197 /* try without aligning. Some host controllers survive */
3198 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3199 return 0;
3200 }
3201 *trb_buff_len = new_buff_len;
3202 seg->bounce_len = new_buff_len;
3203 seg->bounce_offs = enqd_len;
3204
3205 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3206
Mathias Nyman474ed232016-06-21 10:58:01 +03003207 return 1;
3208}
3209
Sarah Sharpb10de142009-04-27 19:58:50 -07003210/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003211int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003212 struct urb *urb, int slot_id, unsigned int ep_index)
3213{
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003214 struct xhci_ring *ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003215 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003216 struct xhci_td *td;
Sarah Sharpb10de142009-04-27 19:58:50 -07003217 struct xhci_generic_trb *start_trb;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003218 struct scatterlist *sg = NULL;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003219 bool more_trbs_coming = true;
3220 bool need_zero_pkt = false;
Mathias Nyman86065c22016-06-21 10:58:00 +03003221 bool first_trb = true;
3222 unsigned int num_trbs;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003223 unsigned int start_cycle, num_sgs = 0;
Mathias Nyman86065c22016-06-21 10:58:00 +03003224 unsigned int enqd_len, block_len, trb_buff_len, full_len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003225 int sent_len, ret;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003226 u32 field, length_field, remainder;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003227 u64 addr, send_addr;
Sarah Sharpb10de142009-04-27 19:58:50 -07003228
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003229 ring = xhci_urb_to_transfer_ring(xhci, urb);
3230 if (!ring)
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003231 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003232
Mathias Nyman86065c22016-06-21 10:58:00 +03003233 full_len = urb->transfer_buffer_length;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003234 /* If we have scatter/gather list, we use it. */
3235 if (urb->num_sgs) {
3236 num_sgs = urb->num_mapped_sgs;
3237 sg = urb->sg;
Mathias Nyman86065c22016-06-21 10:58:00 +03003238 addr = (u64) sg_dma_address(sg);
3239 block_len = sg_dma_len(sg);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003240 num_trbs = count_sg_trbs_needed(urb);
Mathias Nyman86065c22016-06-21 10:58:00 +03003241 } else {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003242 num_trbs = count_trbs_needed(urb);
Mathias Nyman86065c22016-06-21 10:58:00 +03003243 addr = (u64) urb->transfer_dma;
3244 block_len = full_len;
3245 }
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003246 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3247 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003248 num_trbs, urb, 0, mem_flags);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003249 if (unlikely(ret < 0))
Sarah Sharpb10de142009-04-27 19:58:50 -07003250 return ret;
3251
Andiry Xu8e51adc2010-07-22 15:23:31 -07003252 urb_priv = urb->hcpriv;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03003253
3254 /* Deal with URB_ZERO_PACKET - need one more td/trb */
Mathias Nyman5a83f042016-06-21 10:57:58 +03003255 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->length > 1)
3256 need_zero_pkt = true;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03003257
Andiry Xu8e51adc2010-07-22 15:23:31 -07003258 td = urb_priv->td[0];
3259
Sarah Sharpb10de142009-04-27 19:58:50 -07003260 /*
3261 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3262 * until we've finished creating all the other TRBs. The ring's cycle
3263 * state may change as we enqueue the other TRBs, so save it too.
3264 */
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003265 start_trb = &ring->enqueue->generic;
3266 start_cycle = ring->cycle_state;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003267 send_addr = addr;
Sarah Sharpb10de142009-04-27 19:58:50 -07003268
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003269 /* Queue the TRBs, even if they are zero-length */
Mathias Nyman86065c22016-06-21 10:58:00 +03003270 for (enqd_len = 0; enqd_len < full_len; enqd_len += trb_buff_len) {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003271 field = TRB_TYPE(TRB_NORMAL);
3272
Mathias Nyman86065c22016-06-21 10:58:00 +03003273 /* TRB buffer should not cross 64KB boundaries */
3274 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3275 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003276
Mathias Nyman86065c22016-06-21 10:58:00 +03003277 if (enqd_len + trb_buff_len > full_len)
3278 trb_buff_len = full_len - enqd_len;
Sarah Sharpb10de142009-04-27 19:58:50 -07003279
3280 /* Don't change the cycle bit of the first TRB until later */
Mathias Nyman86065c22016-06-21 10:58:00 +03003281 if (first_trb) {
3282 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003283 if (start_cycle == 0)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003284 field |= TRB_CYCLE;
Andiry Xu50f7b522010-12-20 15:09:34 +08003285 } else
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003286 field |= ring->cycle_state;
Sarah Sharpb10de142009-04-27 19:58:50 -07003287
3288 /* Chain all the TRBs together; clear the chain bit in the last
3289 * TRB to indicate it's the last TRB in the chain.
3290 */
Mathias Nyman86065c22016-06-21 10:58:00 +03003291 if (enqd_len + trb_buff_len < full_len) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003292 field |= TRB_CHAIN;
Mathias Nyman2d98ef42016-06-21 10:58:04 +03003293 if (trb_is_link(ring->enqueue + 1)) {
Mathias Nyman474ed232016-06-21 10:58:01 +03003294 if (xhci_align_td(xhci, urb, enqd_len,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003295 &trb_buff_len,
3296 ring->enq_seg)) {
3297 send_addr = ring->enq_seg->bounce_dma;
3298 /* assuming TD won't span 2 segs */
3299 td->bounce_seg = ring->enq_seg;
3300 }
Mathias Nyman474ed232016-06-21 10:58:01 +03003301 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003302 }
3303 if (enqd_len + trb_buff_len >= full_len) {
3304 field &= ~TRB_CHAIN;
Sarah Sharpb10de142009-04-27 19:58:50 -07003305 field |= TRB_IOC;
Mathias Nyman124c3932016-06-21 10:57:59 +03003306 more_trbs_coming = false;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003307 td->last_trb = ring->enqueue;
Sarah Sharpb10de142009-04-27 19:58:50 -07003308 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003309
3310 /* Only set interrupt on short packet for IN endpoints */
3311 if (usb_urb_dir_in(urb))
3312 field |= TRB_ISP;
3313
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003314 /* Set the TRB length, TD size, and interrupter fields. */
Mathias Nyman86065c22016-06-21 10:58:00 +03003315 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3316 full_len, urb, more_trbs_coming);
3317
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003318 length_field = TRB_LEN(trb_buff_len) |
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003319 TRB_TD_SIZE(remainder) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003320 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003321
Mathias Nyman124c3932016-06-21 10:57:59 +03003322 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003323 lower_32_bits(send_addr),
3324 upper_32_bits(send_addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003325 length_field,
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003326 field);
3327
Sarah Sharpb10de142009-04-27 19:58:50 -07003328 addr += trb_buff_len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003329 sent_len = trb_buff_len;
Sarah Sharpb10de142009-04-27 19:58:50 -07003330
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003331 while (sg && sent_len >= block_len) {
Mathias Nyman86065c22016-06-21 10:58:00 +03003332 /* New sg entry */
3333 --num_sgs;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003334 sent_len -= block_len;
Mathias Nyman86065c22016-06-21 10:58:00 +03003335 if (num_sgs != 0) {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003336 sg = sg_next(sg);
Mathias Nyman86065c22016-06-21 10:58:00 +03003337 block_len = sg_dma_len(sg);
3338 addr = (u64) sg_dma_address(sg);
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003339 addr += sent_len;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003340 }
3341 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003342 block_len -= sent_len;
3343 send_addr = addr;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003344 }
3345
Mathias Nyman5a83f042016-06-21 10:57:58 +03003346 if (need_zero_pkt) {
3347 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3348 ep_index, urb->stream_id,
3349 1, urb, 1, mem_flags);
3350 urb_priv->td[1]->last_trb = ring->enqueue;
3351 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3352 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3353 }
3354
Mathias Nyman86065c22016-06-21 10:58:00 +03003355 check_trb_math(urb, enqd_len);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003356 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003357 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003358 return 0;
3359}
3360
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003361/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003362int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003363 struct urb *urb, int slot_id, unsigned int ep_index)
3364{
3365 struct xhci_ring *ep_ring;
3366 int num_trbs;
3367 int ret;
3368 struct usb_ctrlrequest *setup;
3369 struct xhci_generic_trb *start_trb;
3370 int start_cycle;
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003371 u32 field, length_field, remainder;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003372 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003373 struct xhci_td *td;
3374
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003375 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3376 if (!ep_ring)
3377 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003378
3379 /*
3380 * Need to copy setup packet into setup TRB, so we can't use the setup
3381 * DMA address.
3382 */
3383 if (!urb->setup_packet)
3384 return -EINVAL;
3385
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003386 /* 1 TRB for setup, 1 for status */
3387 num_trbs = 2;
3388 /*
3389 * Don't need to check if we need additional event data and normal TRBs,
3390 * since data in control transfers will never get bigger than 16MB
3391 * XXX: can we get a buffer that crosses 64KB boundaries?
3392 */
3393 if (urb->transfer_buffer_length > 0)
3394 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003395 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3396 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003397 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003398 if (ret < 0)
3399 return ret;
3400
Andiry Xu8e51adc2010-07-22 15:23:31 -07003401 urb_priv = urb->hcpriv;
3402 td = urb_priv->td[0];
3403
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003404 /*
3405 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3406 * until we've finished creating all the other TRBs. The ring's cycle
3407 * state may change as we enqueue the other TRBs, so save it too.
3408 */
3409 start_trb = &ep_ring->enqueue->generic;
3410 start_cycle = ep_ring->cycle_state;
3411
3412 /* Queue setup TRB - see section 6.4.1.2.1 */
3413 /* FIXME better way to translate setup_packet into two u32 fields? */
3414 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003415 field = 0;
3416 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3417 if (start_cycle == 0)
3418 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003419
Mathias Nymandca77942015-09-21 17:46:16 +03003420 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003421 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
Andiry Xub83cdc82011-05-05 18:13:56 +08003422 if (urb->transfer_buffer_length > 0) {
3423 if (setup->bRequestType & USB_DIR_IN)
3424 field |= TRB_TX_TYPE(TRB_DATA_IN);
3425 else
3426 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3427 }
3428 }
3429
Andiry Xu3b72fca2012-03-05 17:49:32 +08003430 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003431 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3432 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3433 TRB_LEN(8) | TRB_INTR_TARGET(0),
3434 /* Immediate data in pointer */
3435 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003436
3437 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003438 /* Only set interrupt on short packet for IN endpoints */
3439 if (usb_urb_dir_in(urb))
3440 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3441 else
3442 field = TRB_TYPE(TRB_DATA);
3443
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003444 remainder = xhci_td_remainder(xhci, 0,
3445 urb->transfer_buffer_length,
3446 urb->transfer_buffer_length,
3447 urb, 1);
3448
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003449 length_field = TRB_LEN(urb->transfer_buffer_length) |
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003450 TRB_TD_SIZE(remainder) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003451 TRB_INTR_TARGET(0);
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003452
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003453 if (urb->transfer_buffer_length > 0) {
3454 if (setup->bRequestType & USB_DIR_IN)
3455 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003456 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003457 lower_32_bits(urb->transfer_dma),
3458 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003459 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003460 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003461 }
3462
3463 /* Save the DMA address of the last TRB in the TD */
3464 td->last_trb = ep_ring->enqueue;
3465
3466 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3467 /* If the device sent data, the status stage is an OUT transfer */
3468 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3469 field = 0;
3470 else
3471 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003472 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003473 0,
3474 0,
3475 TRB_INTR_TARGET(0),
3476 /* Event on completion */
3477 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3478
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003479 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003480 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003481 return 0;
3482}
3483
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003484/*
3485 * The transfer burst count field of the isochronous TRB defines the number of
3486 * bursts that are required to move all packets in this TD. Only SuperSpeed
3487 * devices can burst up to bMaxBurst number of packets per service interval.
3488 * This field is zero based, meaning a value of zero in the field means one
3489 * burst. Basically, for everything but SuperSpeed devices, this field will be
3490 * zero. Only xHCI 1.0 host controllers support this field.
3491 */
3492static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003493 struct urb *urb, unsigned int total_packet_count)
3494{
3495 unsigned int max_burst;
3496
Mathias Nyman09c352e2016-02-12 16:40:17 +02003497 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003498 return 0;
3499
3500 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
Mathias Nyman3213b152014-06-24 17:14:41 +03003501 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003502}
3503
Sarah Sharpb61d3782011-04-19 17:43:33 -07003504/*
3505 * Returns the number of packets in the last "burst" of packets. This field is
3506 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3507 * the last burst packet count is equal to the total number of packets in the
3508 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3509 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3510 * contain 1 to (bMaxBurst + 1) packets.
3511 */
3512static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
Sarah Sharpb61d3782011-04-19 17:43:33 -07003513 struct urb *urb, unsigned int total_packet_count)
3514{
3515 unsigned int max_burst;
3516 unsigned int residue;
3517
3518 if (xhci->hci_version < 0x100)
3519 return 0;
3520
Mathias Nyman09c352e2016-02-12 16:40:17 +02003521 if (urb->dev->speed >= USB_SPEED_SUPER) {
Sarah Sharpb61d3782011-04-19 17:43:33 -07003522 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3523 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3524 residue = total_packet_count % (max_burst + 1);
3525 /* If residue is zero, the last burst contains (max_burst + 1)
3526 * number of packets, but the TLBPC field is zero-based.
3527 */
3528 if (residue == 0)
3529 return max_burst;
3530 return residue - 1;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003531 }
Mathias Nyman09c352e2016-02-12 16:40:17 +02003532 if (total_packet_count == 0)
3533 return 0;
3534 return total_packet_count - 1;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003535}
3536
Lu Baolu79b80942015-08-06 19:24:00 +03003537/*
3538 * Calculates Frame ID field of the isochronous TRB identifies the
3539 * target frame that the Interval associated with this Isochronous
3540 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3541 *
3542 * Returns actual frame id on success, negative value on error.
3543 */
3544static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3545 struct urb *urb, int index)
3546{
3547 int start_frame, ist, ret = 0;
3548 int start_frame_id, end_frame_id, current_frame_id;
3549
3550 if (urb->dev->speed == USB_SPEED_LOW ||
3551 urb->dev->speed == USB_SPEED_FULL)
3552 start_frame = urb->start_frame + index * urb->interval;
3553 else
3554 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3555
3556 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3557 *
3558 * If bit [3] of IST is cleared to '0', software can add a TRB no
3559 * later than IST[2:0] Microframes before that TRB is scheduled to
3560 * be executed.
3561 * If bit [3] of IST is set to '1', software can add a TRB no later
3562 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3563 */
3564 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3565 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3566 ist <<= 3;
3567
3568 /* Software shall not schedule an Isoch TD with a Frame ID value that
3569 * is less than the Start Frame ID or greater than the End Frame ID,
3570 * where:
3571 *
3572 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3573 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3574 *
3575 * Both the End Frame ID and Start Frame ID values are calculated
3576 * in microframes. When software determines the valid Frame ID value;
3577 * The End Frame ID value should be rounded down to the nearest Frame
3578 * boundary, and the Start Frame ID value should be rounded up to the
3579 * nearest Frame boundary.
3580 */
3581 current_frame_id = readl(&xhci->run_regs->microframe_index);
3582 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3583 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3584
3585 start_frame &= 0x7ff;
3586 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3587 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3588
3589 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3590 __func__, index, readl(&xhci->run_regs->microframe_index),
3591 start_frame_id, end_frame_id, start_frame);
3592
3593 if (start_frame_id < end_frame_id) {
3594 if (start_frame > end_frame_id ||
3595 start_frame < start_frame_id)
3596 ret = -EINVAL;
3597 } else if (start_frame_id > end_frame_id) {
3598 if ((start_frame > end_frame_id &&
3599 start_frame < start_frame_id))
3600 ret = -EINVAL;
3601 } else {
3602 ret = -EINVAL;
3603 }
3604
3605 if (index == 0) {
3606 if (ret == -EINVAL || start_frame == start_frame_id) {
3607 start_frame = start_frame_id + 1;
3608 if (urb->dev->speed == USB_SPEED_LOW ||
3609 urb->dev->speed == USB_SPEED_FULL)
3610 urb->start_frame = start_frame;
3611 else
3612 urb->start_frame = start_frame << 3;
3613 ret = 0;
3614 }
3615 }
3616
3617 if (ret) {
3618 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3619 start_frame, current_frame_id, index,
3620 start_frame_id, end_frame_id);
3621 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3622 return ret;
3623 }
3624
3625 return start_frame;
3626}
3627
Andiry Xu04e51902010-07-22 15:23:39 -07003628/* This is for isoc transfer */
3629static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3630 struct urb *urb, int slot_id, unsigned int ep_index)
3631{
3632 struct xhci_ring *ep_ring;
3633 struct urb_priv *urb_priv;
3634 struct xhci_td *td;
3635 int num_tds, trbs_per_td;
3636 struct xhci_generic_trb *start_trb;
3637 bool first_trb;
3638 int start_cycle;
3639 u32 field, length_field;
3640 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3641 u64 start_addr, addr;
3642 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003643 bool more_trbs_coming;
Lu Baolu79b80942015-08-06 19:24:00 +03003644 struct xhci_virt_ep *xep;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003645 int frame_id;
Andiry Xu04e51902010-07-22 15:23:39 -07003646
Lu Baolu79b80942015-08-06 19:24:00 +03003647 xep = &xhci->devs[slot_id]->eps[ep_index];
Andiry Xu04e51902010-07-22 15:23:39 -07003648 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3649
3650 num_tds = urb->number_of_packets;
3651 if (num_tds < 1) {
3652 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3653 return -EINVAL;
3654 }
Andiry Xu04e51902010-07-22 15:23:39 -07003655 start_addr = (u64) urb->transfer_dma;
3656 start_trb = &ep_ring->enqueue->generic;
3657 start_cycle = ep_ring->cycle_state;
3658
Sarah Sharp522989a2011-07-29 12:44:32 -07003659 urb_priv = urb->hcpriv;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003660 /* Queue the TRBs for each TD, even if they are zero-length */
Andiry Xu04e51902010-07-22 15:23:39 -07003661 for (i = 0; i < num_tds; i++) {
Mathias Nyman09c352e2016-02-12 16:40:17 +02003662 unsigned int total_pkt_count, max_pkt;
3663 unsigned int burst_count, last_burst_pkt_count;
3664 u32 sia_frame_id;
Andiry Xu04e51902010-07-22 15:23:39 -07003665
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003666 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003667 running_total = 0;
3668 addr = start_addr + urb->iso_frame_desc[i].offset;
3669 td_len = urb->iso_frame_desc[i].length;
3670 td_remain_len = td_len;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003671 max_pkt = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3672 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
3673
Sarah Sharp48df4a62011-08-12 10:23:01 -07003674 /* A zero-length transfer still involves at least one packet. */
Mathias Nyman09c352e2016-02-12 16:40:17 +02003675 if (total_pkt_count == 0)
3676 total_pkt_count++;
3677 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
3678 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
3679 urb, total_pkt_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003680
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003681 trbs_per_td = count_isoc_trbs_needed(urb, i);
Andiry Xu04e51902010-07-22 15:23:39 -07003682
3683 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003684 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003685 if (ret < 0) {
3686 if (i == 0)
3687 return ret;
3688 goto cleanup;
3689 }
Andiry Xu04e51902010-07-22 15:23:39 -07003690 td = urb_priv->td[i];
Mathias Nyman09c352e2016-02-12 16:40:17 +02003691
3692 /* use SIA as default, if frame id is used overwrite it */
3693 sia_frame_id = TRB_SIA;
3694 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3695 HCC_CFC(xhci->hcc_params)) {
3696 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
3697 if (frame_id >= 0)
3698 sia_frame_id = TRB_FRAME_ID(frame_id);
3699 }
3700 /*
3701 * Set isoc specific data for the first TRB in a TD.
3702 * Prevent HW from getting the TRBs by keeping the cycle state
3703 * inverted in the first TDs isoc TRB.
3704 */
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003705 field = TRB_TYPE(TRB_ISOC) |
Mathias Nyman09c352e2016-02-12 16:40:17 +02003706 TRB_TLBPC(last_burst_pkt_count) |
3707 sia_frame_id |
3708 (i ? ep_ring->cycle_state : !start_cycle);
3709
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003710 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
3711 if (!xep->use_extended_tbc)
3712 field |= TRB_TBC(burst_count);
3713
Mathias Nyman09c352e2016-02-12 16:40:17 +02003714 /* fill the rest of the TRB fields, and remaining normal TRBs */
Andiry Xu04e51902010-07-22 15:23:39 -07003715 for (j = 0; j < trbs_per_td; j++) {
3716 u32 remainder = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003717
Mathias Nyman09c352e2016-02-12 16:40:17 +02003718 /* only first TRB is isoc, overwrite otherwise */
3719 if (!first_trb)
3720 field = TRB_TYPE(TRB_NORMAL) |
3721 ep_ring->cycle_state;
Andiry Xu04e51902010-07-22 15:23:39 -07003722
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003723 /* Only set interrupt on short packet for IN EPs */
3724 if (usb_urb_dir_in(urb))
3725 field |= TRB_ISP;
3726
Mathias Nyman09c352e2016-02-12 16:40:17 +02003727 /* Set the chain bit for all except the last TRB */
Andiry Xu04e51902010-07-22 15:23:39 -07003728 if (j < trbs_per_td - 1) {
Andiry Xu47cbf692010-12-20 14:49:48 +08003729 more_trbs_coming = true;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003730 field |= TRB_CHAIN;
Andiry Xu04e51902010-07-22 15:23:39 -07003731 } else {
Mathias Nyman09c352e2016-02-12 16:40:17 +02003732 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003733 td->last_trb = ep_ring->enqueue;
3734 field |= TRB_IOC;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003735 /* set BEI, except for the last TD */
3736 if (xhci->hci_version >= 0x100 &&
3737 !(xhci->quirks & XHCI_AVOID_BEI) &&
3738 i < num_tds - 1)
3739 field |= TRB_BEI;
Andiry Xu04e51902010-07-22 15:23:39 -07003740 }
Andiry Xu04e51902010-07-22 15:23:39 -07003741 /* Calculate TRB length */
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003742 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
Andiry Xu04e51902010-07-22 15:23:39 -07003743 if (trb_buff_len > td_remain_len)
3744 trb_buff_len = td_remain_len;
3745
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003746 /* Set the TRB length, TD size, & interrupter fields. */
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003747 remainder = xhci_td_remainder(xhci, running_total,
3748 trb_buff_len, td_len,
Mathias Nyman124c3932016-06-21 10:57:59 +03003749 urb, more_trbs_coming);
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003750
Andiry Xu04e51902010-07-22 15:23:39 -07003751 length_field = TRB_LEN(trb_buff_len) |
Andiry Xu04e51902010-07-22 15:23:39 -07003752 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003753
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003754 /* xhci 1.1 with ETE uses TD Size field for TBC */
3755 if (first_trb && xep->use_extended_tbc)
3756 length_field |= TRB_TD_SIZE_TBC(burst_count);
3757 else
3758 length_field |= TRB_TD_SIZE(remainder);
3759 first_trb = false;
3760
Andiry Xu3b72fca2012-03-05 17:49:32 +08003761 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003762 lower_32_bits(addr),
3763 upper_32_bits(addr),
3764 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003765 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003766 running_total += trb_buff_len;
3767
3768 addr += trb_buff_len;
3769 td_remain_len -= trb_buff_len;
3770 }
3771
3772 /* Check TD length */
3773 if (running_total != td_len) {
3774 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003775 ret = -EINVAL;
3776 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003777 }
3778 }
3779
Lu Baolu79b80942015-08-06 19:24:00 +03003780 /* store the next frame id */
3781 if (HCC_CFC(xhci->hcc_params))
3782 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3783
Andiry Xuc41136b2011-03-22 17:08:14 +08003784 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3785 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3786 usb_amd_quirk_pll_disable();
3787 }
3788 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3789
Andiry Xue1eab2e2011-01-04 16:30:39 -08003790 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3791 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003792 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003793cleanup:
3794 /* Clean up a partially enqueued isoc transfer. */
3795
3796 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003797 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003798
3799 /* Use the first TD as a temporary variable to turn the TDs we've queued
3800 * into No-ops with a software-owned cycle bit. That way the hardware
3801 * won't accidentally start executing bogus TDs when we partially
3802 * overwrite them. td->first_trb and td->start_seg are already set.
3803 */
3804 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3805 /* Every TRB except the first & last will have its cycle bit flipped. */
3806 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3807
3808 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3809 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3810 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3811 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003812 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003813 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3814 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003815}
3816
3817/*
3818 * Check transfer ring to guarantee there is enough room for the urb.
3819 * Update ISO URB start_frame and interval.
Lu Baolu79b80942015-08-06 19:24:00 +03003820 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3821 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3822 * Contiguous Frame ID is not supported by HC.
Andiry Xu04e51902010-07-22 15:23:39 -07003823 */
3824int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3825 struct urb *urb, int slot_id, unsigned int ep_index)
3826{
3827 struct xhci_virt_device *xdev;
3828 struct xhci_ring *ep_ring;
3829 struct xhci_ep_ctx *ep_ctx;
3830 int start_frame;
Andiry Xu04e51902010-07-22 15:23:39 -07003831 int num_tds, num_trbs, i;
3832 int ret;
Lu Baolu79b80942015-08-06 19:24:00 +03003833 struct xhci_virt_ep *xep;
3834 int ist;
Andiry Xu04e51902010-07-22 15:23:39 -07003835
3836 xdev = xhci->devs[slot_id];
Lu Baolu79b80942015-08-06 19:24:00 +03003837 xep = &xhci->devs[slot_id]->eps[ep_index];
Andiry Xu04e51902010-07-22 15:23:39 -07003838 ep_ring = xdev->eps[ep_index].ring;
3839 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3840
3841 num_trbs = 0;
3842 num_tds = urb->number_of_packets;
3843 for (i = 0; i < num_tds; i++)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003844 num_trbs += count_isoc_trbs_needed(urb, i);
Andiry Xu04e51902010-07-22 15:23:39 -07003845
3846 /* Check the ring to guarantee there is enough room for the whole urb.
3847 * Do not insert any td of the urb to the ring if the check failed.
3848 */
Matt Evans28ccd292011-03-29 13:40:46 +11003849 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003850 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003851 if (ret)
3852 return ret;
3853
Lu Baolu79b80942015-08-06 19:24:00 +03003854 /*
3855 * Check interval value. This should be done before we start to
3856 * calculate the start frame value.
3857 */
Alexandr Ivanov78140152016-04-22 13:17:11 +03003858 check_interval(xhci, urb, ep_ctx);
Lu Baolu79b80942015-08-06 19:24:00 +03003859
3860 /* Calculate the start frame and put it in urb->start_frame. */
Lu Baolu42df7212015-11-18 10:48:21 +02003861 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
3862 if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
3863 EP_STATE_RUNNING) {
3864 urb->start_frame = xep->next_frame_id;
3865 goto skip_start_over;
3866 }
Lu Baolu79b80942015-08-06 19:24:00 +03003867 }
3868
3869 start_frame = readl(&xhci->run_regs->microframe_index);
3870 start_frame &= 0x3fff;
3871 /*
3872 * Round up to the next frame and consider the time before trb really
3873 * gets scheduled by hardare.
3874 */
3875 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3876 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3877 ist <<= 3;
3878 start_frame += ist + XHCI_CFC_DELAY;
3879 start_frame = roundup(start_frame, 8);
3880
3881 /*
3882 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
3883 * is greate than 8 microframes.
3884 */
3885 if (urb->dev->speed == USB_SPEED_LOW ||
3886 urb->dev->speed == USB_SPEED_FULL) {
3887 start_frame = roundup(start_frame, urb->interval << 3);
3888 urb->start_frame = start_frame >> 3;
3889 } else {
3890 start_frame = roundup(start_frame, urb->interval);
3891 urb->start_frame = start_frame;
3892 }
3893
3894skip_start_over:
Andiry Xub008df62012-03-05 17:49:34 +08003895 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3896
Dan Carpenter3fc82062012-03-28 10:30:26 +03003897 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003898}
3899
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003900/**** Command Ring Operations ****/
3901
Sarah Sharp913a8a32009-09-04 10:53:13 -07003902/* Generic function for queueing a command TRB on the command ring.
3903 * Check to make sure there's room on the command ring for one command TRB.
3904 * Also check that there's room reserved for commands that must not fail.
3905 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3906 * then only check for the number of reserved spots.
3907 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3908 * because the command event handler may want to resubmit a failed command.
3909 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003910static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3911 u32 field1, u32 field2,
3912 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003913{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003914 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003915 int ret;
Roger Quadrosad6b1d92015-05-29 17:01:49 +03003916
Mathias Nyman98d74f92016-04-08 16:25:10 +03003917 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
3918 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Roger Quadrosad6b1d92015-05-29 17:01:49 +03003919 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03003920 return -ESHUTDOWN;
Roger Quadrosad6b1d92015-05-29 17:01:49 +03003921 }
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003922
Sarah Sharp913a8a32009-09-04 10:53:13 -07003923 if (!command_must_succeed)
3924 reserved_trbs++;
3925
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003926 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003927 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003928 if (ret < 0) {
3929 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003930 if (command_must_succeed)
3931 xhci_err(xhci, "ERR: Reserved TRB counting for "
3932 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003933 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003934 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03003935
3936 cmd->command_trb = xhci->cmd_ring->enqueue;
3937 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003938
Mathias Nymanc311e392014-05-08 19:26:03 +03003939 /* if there are no other commands queued we start the timeout timer */
3940 if (xhci->cmd_list.next == &cmd->cmd_list &&
3941 !timer_pending(&xhci->cmd_timer)) {
3942 xhci->current_cmd = cmd;
3943 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
3944 }
3945
Andiry Xu3b72fca2012-03-05 17:49:32 +08003946 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3947 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003948 return 0;
3949}
3950
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003951/* Queue a slot enable or disable request on the command ring */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003952int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
3953 u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003954{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003955 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003956 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003957}
3958
3959/* Queue an address device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003960int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3961 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003962{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003963 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07003964 upper_32_bits(in_ctx_ptr), 0,
Dan Williams48fc7db2013-12-05 17:07:27 -08003965 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
3966 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003967}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003968
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003969int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07003970 u32 field1, u32 field2, u32 field3, u32 field4)
3971{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003972 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
Sarah Sharp02386342010-05-24 13:25:28 -07003973}
3974
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003975/* Queue a reset device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003976int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3977 u32 slot_id)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003978{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003979 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003980 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3981 false);
3982}
3983
Sarah Sharpf94e01862009-04-27 19:58:38 -07003984/* Queue a configure endpoint command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003985int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
3986 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003987 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003988{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003989 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07003990 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003991 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3992 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003993}
Sarah Sharpae636742009-04-29 19:02:31 -07003994
Sarah Sharpf2217e82009-08-07 14:04:43 -07003995/* Queue an evaluate context command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003996int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
3997 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07003998{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003999 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharpf2217e82009-08-07 14:04:43 -07004000 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004001 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07004002 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07004003}
4004
Andiry Xube88fe42010-10-14 07:22:57 -07004005/*
4006 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4007 * activity on an endpoint that is about to be suspended.
4008 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004009int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
4010 int slot_id, unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07004011{
4012 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4013 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4014 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07004015 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07004016
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004017 return queue_command(xhci, cmd, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07004018 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004019}
4020
Hans de Goeded3a43e62014-08-20 16:41:53 +03004021/* Set Transfer Ring Dequeue Pointer command */
4022void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
4023 unsigned int slot_id, unsigned int ep_index,
4024 unsigned int stream_id,
4025 struct xhci_dequeue_state *deq_state)
Sarah Sharpae636742009-04-29 19:02:31 -07004026{
4027 dma_addr_t addr;
4028 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4029 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004030 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Hans de Goede95241db2013-10-04 00:29:48 +02004031 u32 trb_sct = 0;
Sarah Sharpae636742009-04-29 19:02:31 -07004032 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08004033 struct xhci_virt_ep *ep;
Hans de Goede1e3452e2014-08-20 16:41:52 +03004034 struct xhci_command *cmd;
4035 int ret;
Sarah Sharpae636742009-04-29 19:02:31 -07004036
Hans de Goeded3a43e62014-08-20 16:41:53 +03004037 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
4038 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
4039 deq_state->new_deq_seg,
4040 (unsigned long long)deq_state->new_deq_seg->dma,
4041 deq_state->new_deq_ptr,
4042 (unsigned long long)xhci_trb_virt_to_dma(
4043 deq_state->new_deq_seg, deq_state->new_deq_ptr),
4044 deq_state->new_cycle_state);
4045
4046 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
4047 deq_state->new_deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004048 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07004049 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07004050 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
Hans de Goeded3a43e62014-08-20 16:41:53 +03004051 deq_state->new_deq_seg, deq_state->new_deq_ptr);
4052 return;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004053 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08004054 ep = &xhci->devs[slot_id]->eps[ep_index];
4055 if ((ep->ep_state & SET_DEQ_PENDING)) {
4056 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4057 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
Hans de Goeded3a43e62014-08-20 16:41:53 +03004058 return;
Sarah Sharpbf161e82011-02-23 15:46:42 -08004059 }
Hans de Goede1e3452e2014-08-20 16:41:52 +03004060
4061 /* This function gets called from contexts where it cannot sleep */
4062 cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
4063 if (!cmd) {
4064 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
Hans de Goeded3a43e62014-08-20 16:41:53 +03004065 return;
Hans de Goede1e3452e2014-08-20 16:41:52 +03004066 }
4067
Hans de Goeded3a43e62014-08-20 16:41:53 +03004068 ep->queued_deq_seg = deq_state->new_deq_seg;
4069 ep->queued_deq_ptr = deq_state->new_deq_ptr;
Hans de Goede95241db2013-10-04 00:29:48 +02004070 if (stream_id)
4071 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
Hans de Goede1e3452e2014-08-20 16:41:52 +03004072 ret = queue_command(xhci, cmd,
Hans de Goeded3a43e62014-08-20 16:41:53 +03004073 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
4074 upper_32_bits(addr), trb_stream_id,
4075 trb_slot_id | trb_ep_index | type, false);
Hans de Goede1e3452e2014-08-20 16:41:52 +03004076 if (ret < 0) {
4077 xhci_free_command(xhci, cmd);
Hans de Goeded3a43e62014-08-20 16:41:53 +03004078 return;
Hans de Goede1e3452e2014-08-20 16:41:52 +03004079 }
4080
Hans de Goeded3a43e62014-08-20 16:41:53 +03004081 /* Stop the TD queueing code from ringing the doorbell until
4082 * this command completes. The HC won't set the dequeue pointer
4083 * if the ring is running, and ringing the doorbell starts the
4084 * ring running.
4085 */
4086 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpae636742009-04-29 19:02:31 -07004087}
Sarah Sharpa1587d92009-07-27 12:03:15 -07004088
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004089int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
4090 int slot_id, unsigned int ep_index)
Sarah Sharpa1587d92009-07-27 12:03:15 -07004091{
4092 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4093 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4094 u32 type = TRB_TYPE(TRB_RESET_EP);
4095
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004096 return queue_command(xhci, cmd, 0, 0, 0,
4097 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004098}