blob: df8e6f74dc7e89609e5618812b11c66038b964cc [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
160 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
161 GEN8_CTX_STATUS_PREEMPTED | \
162 GEN8_CTX_STATUS_ELEMENT_SWITCH)
163
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100164#define CTX_LRI_HEADER_0 0x01
165#define CTX_CONTEXT_CONTROL 0x02
166#define CTX_RING_HEAD 0x04
167#define CTX_RING_TAIL 0x06
168#define CTX_RING_BUFFER_START 0x08
169#define CTX_RING_BUFFER_CONTROL 0x0a
170#define CTX_BB_HEAD_U 0x0c
171#define CTX_BB_HEAD_L 0x0e
172#define CTX_BB_STATE 0x10
173#define CTX_SECOND_BB_HEAD_U 0x12
174#define CTX_SECOND_BB_HEAD_L 0x14
175#define CTX_SECOND_BB_STATE 0x16
176#define CTX_BB_PER_CTX_PTR 0x18
177#define CTX_RCS_INDIRECT_CTX 0x1a
178#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
179#define CTX_LRI_HEADER_1 0x21
180#define CTX_CTX_TIMESTAMP 0x22
181#define CTX_PDP3_UDW 0x24
182#define CTX_PDP3_LDW 0x26
183#define CTX_PDP2_UDW 0x28
184#define CTX_PDP2_LDW 0x2a
185#define CTX_PDP1_UDW 0x2c
186#define CTX_PDP1_LDW 0x2e
187#define CTX_PDP0_UDW 0x30
188#define CTX_PDP0_LDW 0x32
189#define CTX_LRI_HEADER_2 0x41
190#define CTX_R_PWR_CLK_STATE 0x42
191#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
192
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200193#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200194 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200195 (reg_state)[(pos)+1] = (val); \
196} while (0)
197
198#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300199 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100200 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
201 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200202} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100203
Ville Syrjälä9244a812015-11-04 23:20:09 +0200204#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100205 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
206 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200207} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100208
Michel Thierry71562912016-02-23 10:31:49 +0000209#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
210#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100211
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100212/* Typical size of the average request (2 pipecontrols and a MI_BB) */
213#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
214
Chris Wilsona3aabe82016-10-04 21:11:26 +0100215#define WA_TAIL_DWORDS 2
216
Chris Wilsone2efd132016-05-24 14:53:34 +0100217static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100218 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100219static void execlists_init_reg_state(u32 *reg_state,
220 struct i915_gem_context *ctx,
221 struct intel_engine_cs *engine,
222 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000223
Oscar Mateo73e4d072014-07-24 17:04:48 +0100224/**
225 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100226 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100227 * @enable_execlists: value of i915.enable_execlists module parameter.
228 *
229 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000230 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100231 *
232 * Return: 1 if Execlists is supported and has to be enabled.
233 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100234int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100235{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800236 /* On platforms with execlist available, vGPU will only
237 * support execlist mode, no ring buffer mode.
238 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100239 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800240 return 1;
241
Chris Wilsonc0336662016-05-06 15:40:21 +0100242 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000243 return 1;
244
Oscar Mateo127f1002014-07-24 17:04:11 +0100245 if (enable_execlists == 0)
246 return 0;
247
Daniel Vetter5a21b662016-05-24 17:13:53 +0200248 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
249 USES_PPGTT(dev_priv) &&
250 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100251 return 1;
252
253 return 0;
254}
Oscar Mateoede7d422014-07-24 17:04:12 +0100255
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000256/**
257 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
258 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000259 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100260 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000261 *
262 * The context descriptor encodes various attributes of a context,
263 * including its GTT address and some flags. Because it's fairly
264 * expensive to calculate, we'll just do it once and cache the result,
265 * which remains valid until the context is unpinned.
266 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200267 * This is what a descriptor looks like, from LSB to MSB::
268 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200269 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200270 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
271 * bits 32-52: ctx ID, a globally unique tag
272 * bits 53-54: mbz, reserved for use by hardware
273 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000274 */
275static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100276intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000277 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000278{
Chris Wilson9021ad02016-05-24 14:53:37 +0100279 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100280 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000281
Chris Wilson7069b142016-04-28 09:56:52 +0100282 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
283
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200284 desc = ctx->desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100285 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100286 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100287 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000288
Chris Wilson9021ad02016-05-24 14:53:37 +0100289 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000290}
291
Chris Wilsone2efd132016-05-24 14:53:34 +0100292uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000293 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000294{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000295 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000296}
297
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100298static inline void
299execlists_context_status_change(struct drm_i915_gem_request *rq,
300 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100301{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100302 /*
303 * Only used when GVT-g is enabled now. When GVT-g is disabled,
304 * The compiler should eliminate this function as dead-code.
305 */
306 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
307 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100308
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100309 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100310}
311
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000312static void
313execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
314{
315 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
316 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
317 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
318 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
319}
320
Chris Wilson70c2a242016-09-09 14:11:46 +0100321static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100322{
Chris Wilson70c2a242016-09-09 14:11:46 +0100323 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Zhi Wang04da8112017-02-06 18:37:16 +0800324 struct i915_hw_ppgtt *ppgtt =
325 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100326 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100327
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100328 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100329
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000330 /* True 32b PPGTT with dynamic page allocation: update PDP
331 * registers and point the unallocated PDPs to scratch page.
332 * PML4 is allocated during ppgtt init, so this is not needed
333 * in 48-bit mode.
334 */
335 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
336 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100337
338 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100339}
340
Chris Wilson70c2a242016-09-09 14:11:46 +0100341static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100342{
Chris Wilson70c2a242016-09-09 14:11:46 +0100343 struct drm_i915_private *dev_priv = engine->i915;
344 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100345 u32 __iomem *elsp =
346 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
347 u64 desc[2];
348
Chris Wilsonc816e602017-01-24 11:00:02 +0000349 GEM_BUG_ON(port[0].count > 1);
Chris Wilson70c2a242016-09-09 14:11:46 +0100350 if (!port[0].count)
351 execlists_context_status_change(port[0].request,
352 INTEL_CONTEXT_SCHEDULE_IN);
353 desc[0] = execlists_update_context(port[0].request);
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000354 GEM_BUG_ONLY(port[0].context_id = upper_32_bits(desc[0]));
Chris Wilson816ee792017-01-24 11:00:03 +0000355 port[0].count++;
Chris Wilson70c2a242016-09-09 14:11:46 +0100356
357 if (port[1].request) {
358 GEM_BUG_ON(port[1].count);
359 execlists_context_status_change(port[1].request,
360 INTEL_CONTEXT_SCHEDULE_IN);
361 desc[1] = execlists_update_context(port[1].request);
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000362 GEM_BUG_ONLY(port[1].context_id = upper_32_bits(desc[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100363 port[1].count = 1;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100364 } else {
365 desc[1] = 0;
366 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100367 GEM_BUG_ON(desc[0] == desc[1]);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100368
369 /* You must always write both descriptors in the order below. */
370 writel(upper_32_bits(desc[1]), elsp);
371 writel(lower_32_bits(desc[1]), elsp);
372
373 writel(upper_32_bits(desc[0]), elsp);
374 /* The context is automatically loaded after the following */
375 writel(lower_32_bits(desc[0]), elsp);
376}
377
Chris Wilson70c2a242016-09-09 14:11:46 +0100378static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100379{
Chris Wilson70c2a242016-09-09 14:11:46 +0100380 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000381 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100382}
383
Chris Wilson70c2a242016-09-09 14:11:46 +0100384static bool can_merge_ctx(const struct i915_gem_context *prev,
385 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100386{
Chris Wilson70c2a242016-09-09 14:11:46 +0100387 if (prev != next)
388 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100389
Chris Wilson70c2a242016-09-09 14:11:46 +0100390 if (ctx_single_port_submission(prev))
391 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100392
Chris Wilson70c2a242016-09-09 14:11:46 +0100393 return true;
394}
Peter Antoine779949f2015-05-11 16:03:27 +0100395
Chris Wilson70c2a242016-09-09 14:11:46 +0100396static void execlists_dequeue(struct intel_engine_cs *engine)
397{
Chris Wilson20311bd2016-11-14 20:41:03 +0000398 struct drm_i915_gem_request *last;
Chris Wilson70c2a242016-09-09 14:11:46 +0100399 struct execlist_port *port = engine->execlist_port;
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000400 unsigned long flags;
Chris Wilson20311bd2016-11-14 20:41:03 +0000401 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100402 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100403
Chris Wilson70c2a242016-09-09 14:11:46 +0100404 last = port->request;
405 if (last)
406 /* WaIdleLiteRestore:bdw,skl
407 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
Chris Wilson9b81d552016-10-28 13:58:50 +0100408 * as we resubmit the request. See gen8_emit_breadcrumb()
Chris Wilson70c2a242016-09-09 14:11:46 +0100409 * for where we prepare the padding after the end of the
410 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100411 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100412 last->tail = last->wa_tail;
413
414 GEM_BUG_ON(port[1].request);
415
416 /* Hardware submission is through 2 ports. Conceptually each port
417 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
418 * static for a context, and unique to each, so we only execute
419 * requests belonging to a single context from each ring. RING_HEAD
420 * is maintained by the CS in the context image, it marks the place
421 * where it got up to last time, and through RING_TAIL we tell the CS
422 * where we want to execute up to this time.
423 *
424 * In this list the requests are in order of execution. Consecutive
425 * requests from the same context are adjacent in the ringbuffer. We
426 * can combine these requests into a single RING_TAIL update:
427 *
428 * RING_HEAD...req1...req2
429 * ^- RING_TAIL
430 * since to execute req2 the CS must first execute req1.
431 *
432 * Our goal then is to point each port to the end of a consecutive
433 * sequence of requests as being the most optimal (fewest wake ups
434 * and context switches) submission.
435 */
436
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000437 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson20311bd2016-11-14 20:41:03 +0000438 rb = engine->execlist_first;
439 while (rb) {
440 struct drm_i915_gem_request *cursor =
441 rb_entry(rb, typeof(*cursor), priotree.node);
442
Chris Wilson70c2a242016-09-09 14:11:46 +0100443 /* Can we combine this request with the current port? It has to
444 * be the same context/ringbuffer and not have any exceptions
445 * (e.g. GVT saying never to combine contexts).
446 *
447 * If we can combine the requests, we can execute both by
448 * updating the RING_TAIL to point to the end of the second
449 * request, and so we never need to tell the hardware about
450 * the first.
451 */
452 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
453 /* If we are on the second port and cannot combine
454 * this request with the last, then we are done.
455 */
456 if (port != engine->execlist_port)
457 break;
458
459 /* If GVT overrides us we only ever submit port[0],
460 * leaving port[1] empty. Note that we also have
461 * to be careful that we don't queue the same
462 * context (even though a different request) to
463 * the second port.
464 */
Min Hed7ab9922016-11-16 22:05:04 +0800465 if (ctx_single_port_submission(last->ctx) ||
466 ctx_single_port_submission(cursor->ctx))
Chris Wilson70c2a242016-09-09 14:11:46 +0100467 break;
468
469 GEM_BUG_ON(last->ctx == cursor->ctx);
470
471 i915_gem_request_assign(&port->request, last);
472 port++;
473 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000474
Chris Wilson20311bd2016-11-14 20:41:03 +0000475 rb = rb_next(rb);
476 rb_erase(&cursor->priotree.node, &engine->execlist_queue);
477 RB_CLEAR_NODE(&cursor->priotree.node);
478 cursor->priotree.priority = INT_MAX;
479
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000480 __i915_gem_request_submit(cursor);
Chris Wilson70c2a242016-09-09 14:11:46 +0100481 last = cursor;
482 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100483 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100484 if (submit) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100485 i915_gem_request_assign(&port->request, last);
Chris Wilson20311bd2016-11-14 20:41:03 +0000486 engine->execlist_first = rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100487 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000488 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilson70c2a242016-09-09 14:11:46 +0100489
490 if (submit)
491 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100492}
493
Chris Wilson70c2a242016-09-09 14:11:46 +0100494static bool execlists_elsp_idle(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100495{
Chris Wilson70c2a242016-09-09 14:11:46 +0100496 return !engine->execlist_port[0].request;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100497}
498
Imre Deak0cb56702016-11-07 11:20:04 +0200499/**
500 * intel_execlists_idle() - Determine if all engine submission ports are idle
501 * @dev_priv: i915 device private
502 *
503 * Return true if there are no requests pending on any of the submission ports
504 * of any engines.
505 */
506bool intel_execlists_idle(struct drm_i915_private *dev_priv)
507{
508 struct intel_engine_cs *engine;
509 enum intel_engine_id id;
510
511 if (!i915.enable_execlists)
512 return true;
513
Chris Wilson453cfe22017-02-01 13:12:22 +0000514 for_each_engine(engine, dev_priv, id) {
515 /* Interrupt/tasklet pending? */
516 if (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted))
517 return false;
518
519 /* Both ports drained, no more ELSP submission? */
Imre Deak0cb56702016-11-07 11:20:04 +0200520 if (!execlists_elsp_idle(engine))
521 return false;
Chris Wilson453cfe22017-02-01 13:12:22 +0000522 }
Imre Deak0cb56702016-11-07 11:20:04 +0200523
524 return true;
525}
526
Chris Wilson816ee792017-01-24 11:00:03 +0000527static bool execlists_elsp_ready(const struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800528{
Chris Wilson816ee792017-01-24 11:00:03 +0000529 const struct execlist_port *port = engine->execlist_port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800530
Chris Wilson816ee792017-01-24 11:00:03 +0000531 return port[0].count + port[1].count < 2;
Ben Widawsky91a41032016-01-05 10:30:07 -0800532}
533
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200534/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100535 * Check the unread Context Status Buffers and manage the submission of new
536 * contexts to the ELSP accordingly.
537 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100538static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100539{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100540 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100541 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100542 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100543
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100544 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000545
Chris Wilsonf7470262017-01-24 15:20:21 +0000546 while (test_and_clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100547 u32 __iomem *csb_mmio =
548 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
549 u32 __iomem *buf =
550 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
551 unsigned int csb, head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100552
Chris Wilson70c2a242016-09-09 14:11:46 +0100553 csb = readl(csb_mmio);
554 head = GEN8_CSB_READ_PTR(csb);
555 tail = GEN8_CSB_WRITE_PTR(csb);
Chris Wilsona37951a2017-01-24 11:00:06 +0000556 if (head == tail)
557 break;
558
Chris Wilson70c2a242016-09-09 14:11:46 +0100559 if (tail < head)
560 tail += GEN8_CSB_ENTRIES;
Chris Wilsona37951a2017-01-24 11:00:06 +0000561 do {
Chris Wilson70c2a242016-09-09 14:11:46 +0100562 unsigned int idx = ++head % GEN8_CSB_ENTRIES;
563 unsigned int status = readl(buf + 2 * idx);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100564
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000565 /* We are flying near dragons again.
566 *
567 * We hold a reference to the request in execlist_port[]
568 * but no more than that. We are operating in softirq
569 * context and so cannot hold any mutex or sleep. That
570 * prevents us stopping the requests we are processing
571 * in port[] from being retired simultaneously (the
572 * breadcrumb will be complete before we see the
573 * context-switch). As we only hold the reference to the
574 * request, any pointer chasing underneath the request
575 * is subject to a potential use-after-free. Thus we
576 * store all of the bookkeeping within port[] as
577 * required, and avoid using unguarded pointers beneath
578 * request itself. The same applies to the atomic
579 * status notifier.
580 */
581
Chris Wilson70c2a242016-09-09 14:11:46 +0100582 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
583 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100584
Chris Wilson86aa7e72017-01-23 11:31:32 +0000585 /* Check the context/desc id for this event matches */
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000586 GEM_BUG_ONLY_ON(readl(buf + 2 * idx + 1) !=
587 port[0].context_id);
Chris Wilson86aa7e72017-01-23 11:31:32 +0000588
Chris Wilson70c2a242016-09-09 14:11:46 +0100589 GEM_BUG_ON(port[0].count == 0);
590 if (--port[0].count == 0) {
591 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
592 execlists_context_status_change(port[0].request,
593 INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100594
Chris Wilson70c2a242016-09-09 14:11:46 +0100595 i915_gem_request_put(port[0].request);
596 port[0] = port[1];
597 memset(&port[1], 0, sizeof(port[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100598 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000599
Chris Wilson70c2a242016-09-09 14:11:46 +0100600 GEM_BUG_ON(port[0].count == 0 &&
601 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Chris Wilsona37951a2017-01-24 11:00:06 +0000602 } while (head < tail);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000603
Chris Wilson70c2a242016-09-09 14:11:46 +0100604 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
605 GEN8_CSB_WRITE_PTR(csb) << 8),
606 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000607 }
608
Chris Wilson70c2a242016-09-09 14:11:46 +0100609 if (execlists_elsp_ready(engine))
610 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000611
Chris Wilson70c2a242016-09-09 14:11:46 +0100612 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100613}
614
Chris Wilson20311bd2016-11-14 20:41:03 +0000615static bool insert_request(struct i915_priotree *pt, struct rb_root *root)
616{
617 struct rb_node **p, *rb;
618 bool first = true;
619
620 /* most positive priority is scheduled first, equal priorities fifo */
621 rb = NULL;
622 p = &root->rb_node;
623 while (*p) {
624 struct i915_priotree *pos;
625
626 rb = *p;
627 pos = rb_entry(rb, typeof(*pos), node);
628 if (pt->priority > pos->priority) {
629 p = &rb->rb_left;
630 } else {
631 p = &rb->rb_right;
632 first = false;
633 }
634 }
635 rb_link_node(&pt->node, rb, p);
636 rb_insert_color(&pt->node, root);
637
638 return first;
639}
640
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100641static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100642{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000643 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100644 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100645
Chris Wilson663f71e2016-11-14 20:41:00 +0000646 /* Will be called from irq-context when using foreign fences. */
647 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100648
Chris Wilson38332812017-01-24 11:00:07 +0000649 if (insert_request(&request->priotree, &engine->execlist_queue)) {
Chris Wilson20311bd2016-11-14 20:41:03 +0000650 engine->execlist_first = &request->priotree.node;
Chris Wilson48ea2552017-01-24 11:00:08 +0000651 if (execlists_elsp_ready(engine))
Chris Wilson38332812017-01-24 11:00:07 +0000652 tasklet_hi_schedule(&engine->irq_tasklet);
653 }
Michel Thierryacdd8842014-07-24 17:04:38 +0100654
Chris Wilson663f71e2016-11-14 20:41:00 +0000655 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100656}
657
Chris Wilson20311bd2016-11-14 20:41:03 +0000658static struct intel_engine_cs *
659pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
660{
661 struct intel_engine_cs *engine;
662
663 engine = container_of(pt,
664 struct drm_i915_gem_request,
665 priotree)->engine;
666 if (engine != locked) {
667 if (locked)
668 spin_unlock_irq(&locked->timeline->lock);
669 spin_lock_irq(&engine->timeline->lock);
670 }
671
672 return engine;
673}
674
675static void execlists_schedule(struct drm_i915_gem_request *request, int prio)
676{
677 struct intel_engine_cs *engine = NULL;
678 struct i915_dependency *dep, *p;
679 struct i915_dependency stack;
680 LIST_HEAD(dfs);
681
682 if (prio <= READ_ONCE(request->priotree.priority))
683 return;
684
Chris Wilson70cd1472016-11-28 14:36:49 +0000685 /* Need BKL in order to use the temporary link inside i915_dependency */
686 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +0000687
688 stack.signaler = &request->priotree;
689 list_add(&stack.dfs_link, &dfs);
690
691 /* Recursively bump all dependent priorities to match the new request.
692 *
693 * A naive approach would be to use recursion:
694 * static void update_priorities(struct i915_priotree *pt, prio) {
695 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
696 * update_priorities(dep->signal, prio)
697 * insert_request(pt);
698 * }
699 * but that may have unlimited recursion depth and so runs a very
700 * real risk of overunning the kernel stack. Instead, we build
701 * a flat list of all dependencies starting with the current request.
702 * As we walk the list of dependencies, we add all of its dependencies
703 * to the end of the list (this may include an already visited
704 * request) and continue to walk onwards onto the new dependencies. The
705 * end result is a topological list of requests in reverse order, the
706 * last element in the list is the request we must execute first.
707 */
708 list_for_each_entry_safe(dep, p, &dfs, dfs_link) {
709 struct i915_priotree *pt = dep->signaler;
710
711 list_for_each_entry(p, &pt->signalers_list, signal_link)
712 if (prio > READ_ONCE(p->signaler->priority))
713 list_move_tail(&p->dfs_link, &dfs);
714
Chris Wilson0798cff2016-12-05 14:29:41 +0000715 list_safe_reset_next(dep, p, dfs_link);
Chris Wilson20311bd2016-11-14 20:41:03 +0000716 if (!RB_EMPTY_NODE(&pt->node))
717 continue;
718
719 engine = pt_lock_engine(pt, engine);
720
721 /* If it is not already in the rbtree, we can update the
722 * priority inplace and skip over it (and its dependencies)
723 * if it is referenced *again* as we descend the dfs.
724 */
725 if (prio > pt->priority && RB_EMPTY_NODE(&pt->node)) {
726 pt->priority = prio;
727 list_del_init(&dep->dfs_link);
728 }
729 }
730
731 /* Fifo and depth-first replacement ensure our deps execute before us */
732 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
733 struct i915_priotree *pt = dep->signaler;
734
735 INIT_LIST_HEAD(&dep->dfs_link);
736
737 engine = pt_lock_engine(pt, engine);
738
739 if (prio <= pt->priority)
740 continue;
741
742 GEM_BUG_ON(RB_EMPTY_NODE(&pt->node));
743
744 pt->priority = prio;
745 rb_erase(&pt->node, &engine->execlist_queue);
746 if (insert_request(pt, &engine->execlist_queue))
747 engine->execlist_first = &pt->node;
748 }
749
750 if (engine)
751 spin_unlock_irq(&engine->timeline->lock);
752
753 /* XXX Do we need to preempt to make room for us and our deps? */
754}
755
Chris Wilsone8a9c582016-12-18 15:37:20 +0000756static int execlists_context_pin(struct intel_engine_cs *engine,
757 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000758{
Chris Wilson9021ad02016-05-24 14:53:37 +0100759 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson2947e402016-12-18 15:37:23 +0000760 unsigned int flags;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100761 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000762 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000763
Chris Wilson91c8a322016-07-05 10:40:23 +0100764 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000765
Chris Wilson9021ad02016-05-24 14:53:37 +0100766 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100767 return 0;
768
Chris Wilsone8a9c582016-12-18 15:37:20 +0000769 if (!ce->state) {
770 ret = execlists_context_deferred_alloc(ctx, engine);
771 if (ret)
772 goto err;
773 }
Chris Wilson56f6e0a2017-01-05 15:30:20 +0000774 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000775
Daniele Ceraolo Spuriofeef2a72016-12-23 15:56:22 -0800776 flags = PIN_GLOBAL;
777 if (ctx->ggtt_offset_bias)
778 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
Chris Wilson984ff29f2017-01-06 15:20:13 +0000779 if (i915_gem_context_is_kernel(ctx))
Chris Wilson2947e402016-12-18 15:37:23 +0000780 flags |= PIN_HIGH;
781
782 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN, flags);
Nick Hoathe84fe802015-09-11 12:53:46 +0100783 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100784 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000785
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100786 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100787 if (IS_ERR(vaddr)) {
788 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100789 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000790 }
791
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800792 ret = intel_ring_pin(ce->ring, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +0100793 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100794 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100795
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000796 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100797
Chris Wilsona3aabe82016-10-04 21:11:26 +0100798 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
799 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100800 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100801
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100802 ce->state->obj->mm.dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200803
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100804 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100805 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000806
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100807unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100808 i915_gem_object_unpin_map(ce->state->obj);
809unpin_vma:
810 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100811err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100812 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000813 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000814}
815
Chris Wilsone8a9c582016-12-18 15:37:20 +0000816static void execlists_context_unpin(struct intel_engine_cs *engine,
817 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000818{
Chris Wilson9021ad02016-05-24 14:53:37 +0100819 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100820
Chris Wilson91c8a322016-07-05 10:40:23 +0100821 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100822 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000823
Chris Wilson9021ad02016-05-24 14:53:37 +0100824 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100825 return;
826
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100827 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100828
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100829 i915_gem_object_unpin_map(ce->state->obj);
830 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100831
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100832 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000833}
834
Chris Wilsonf73e7392016-12-18 15:37:24 +0000835static int execlists_request_alloc(struct drm_i915_gem_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +0000836{
837 struct intel_engine_cs *engine = request->engine;
838 struct intel_context *ce = &request->ctx->engine[engine->id];
839 int ret;
840
Chris Wilsone8a9c582016-12-18 15:37:20 +0000841 GEM_BUG_ON(!ce->pin_count);
842
Chris Wilsonef11c012016-12-18 15:37:19 +0000843 /* Flush enough space to reduce the likelihood of waiting after
844 * we start building the request - in which case we will just
845 * have to repeat work.
846 */
847 request->reserved_space += EXECLISTS_REQUEST_SIZE;
848
Chris Wilsone8a9c582016-12-18 15:37:20 +0000849 GEM_BUG_ON(!ce->ring);
Chris Wilsonef11c012016-12-18 15:37:19 +0000850 request->ring = ce->ring;
851
Chris Wilsonef11c012016-12-18 15:37:19 +0000852 if (i915.enable_guc_submission) {
853 /*
854 * Check that the GuC has space for the request before
855 * going any further, as the i915_add_request() call
856 * later on mustn't fail ...
857 */
858 ret = i915_guc_wq_reserve(request);
859 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000860 goto err;
Chris Wilsonef11c012016-12-18 15:37:19 +0000861 }
862
863 ret = intel_ring_begin(request, 0);
864 if (ret)
865 goto err_unreserve;
866
867 if (!ce->initialised) {
868 ret = engine->init_context(request);
869 if (ret)
870 goto err_unreserve;
871
872 ce->initialised = true;
873 }
874
875 /* Note that after this point, we have committed to using
876 * this request as it is being used to both track the
877 * state of engine initialisation and liveness of the
878 * golden renderstate above. Think twice before you try
879 * to cancel/unwind this request now.
880 */
881
882 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
883 return 0;
884
885err_unreserve:
886 if (i915.enable_guc_submission)
887 i915_guc_wq_unreserve(request);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000888err:
Chris Wilsonef11c012016-12-18 15:37:19 +0000889 return ret;
890}
891
John Harrisone2be4fa2015-05-29 17:43:54 +0100892static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +0000893{
894 int ret, i;
Chris Wilson7e37f882016-08-02 22:50:21 +0100895 struct intel_ring *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +0100896 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +0000897
Boyer, Waynecd7feaa2016-01-06 17:15:29 -0800898 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +0000899 return 0;
900
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100901 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000902 if (ret)
903 return ret;
904
Chris Wilson987046a2016-04-28 09:56:46 +0100905 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +0000906 if (ret)
907 return ret;
908
Chris Wilson1dae2df2016-08-02 22:50:19 +0100909 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Michel Thierry771b9a52014-11-11 16:47:33 +0000910 for (i = 0; i < w->count; i++) {
Chris Wilson1dae2df2016-08-02 22:50:19 +0100911 intel_ring_emit_reg(ring, w->reg[i].addr);
912 intel_ring_emit(ring, w->reg[i].value);
Michel Thierry771b9a52014-11-11 16:47:33 +0000913 }
Chris Wilson1dae2df2016-08-02 22:50:19 +0100914 intel_ring_emit(ring, MI_NOOP);
Michel Thierry771b9a52014-11-11 16:47:33 +0000915
Chris Wilson1dae2df2016-08-02 22:50:19 +0100916 intel_ring_advance(ring);
Michel Thierry771b9a52014-11-11 16:47:33 +0000917
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100918 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000919 if (ret)
920 return ret;
921
922 return 0;
923}
924
Arun Siluvery83b8a982015-07-08 10:27:05 +0100925#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100926 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100927 int __index = (index)++; \
928 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100929 return -ENOSPC; \
930 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100931 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100932 } while (0)
933
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200934#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200935 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +0100936
937/*
938 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
939 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
940 * but there is a slight complication as this is applied in WA batch where the
941 * values are only initialized once so we cannot take register value at the
942 * beginning and reuse it further; hence we save its value to memory, upload a
943 * constant value with bit21 set and then we restore it back with the saved value.
944 * To simplify the WA, a constant value is formed by using the default value
945 * of this register. This shouldn't be a problem because we are only modifying
946 * it for a short period and this batch in non-premptible. We can ofcourse
947 * use additional instructions that read the actual value of the register
948 * at that time and set our bit of interest but it makes the WA complicated.
949 *
950 * This WA is also required for Gen9 so extracting as a function avoids
951 * code duplication.
952 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000953static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200954 uint32_t *batch,
Arun Siluvery9e000842015-07-03 14:27:31 +0100955 uint32_t index)
956{
957 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
958
Arun Siluveryf1afe242015-08-04 16:22:20 +0100959 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100960 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200961 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100962 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100963 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100964
Arun Siluvery83b8a982015-07-08 10:27:05 +0100965 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200966 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100967 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +0100968
Arun Siluvery83b8a982015-07-08 10:27:05 +0100969 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
970 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
971 PIPE_CONTROL_DC_FLUSH_ENABLE));
972 wa_ctx_emit(batch, index, 0);
973 wa_ctx_emit(batch, index, 0);
974 wa_ctx_emit(batch, index, 0);
975 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100976
Arun Siluveryf1afe242015-08-04 16:22:20 +0100977 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100978 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200979 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100980 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100981 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100982
983 return index;
984}
985
Arun Siluvery17ee9502015-06-19 19:07:01 +0100986static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
987 uint32_t offset,
988 uint32_t start_alignment)
989{
990 return wa_ctx->offset = ALIGN(offset, start_alignment);
991}
992
993static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
994 uint32_t offset,
995 uint32_t size_alignment)
996{
997 wa_ctx->size = offset - wa_ctx->offset;
998
999 WARN(wa_ctx->size % size_alignment,
1000 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1001 wa_ctx->size, size_alignment);
1002 return 0;
1003}
1004
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001005/*
1006 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1007 * initialized at the beginning and shared across all contexts but this field
1008 * helps us to have multiple batches at different offsets and select them based
1009 * on a criteria. At the moment this batch always start at the beginning of the page
1010 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001011 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001012 * The number of WA applied are not known at the beginning; we use this field
1013 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001014 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001015 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1016 * so it adds NOOPs as padding to make it cacheline aligned.
1017 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1018 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001019 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001020static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001021 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001022 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001023 uint32_t *offset)
1024{
Arun Siluvery0160f052015-06-23 15:46:57 +01001025 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001026 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1027
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001028 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001029 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001030
Arun Siluveryc82435b2015-06-19 18:37:13 +01001031 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +01001032 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001033 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001034 if (rc < 0)
1035 return rc;
1036 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001037 }
1038
Arun Siluvery0160f052015-06-23 15:46:57 +01001039 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1040 /* Actual scratch location is at 128 bytes offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001041 scratch_addr = i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001042
Arun Siluvery83b8a982015-07-08 10:27:05 +01001043 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1044 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1045 PIPE_CONTROL_GLOBAL_GTT_IVB |
1046 PIPE_CONTROL_CS_STALL |
1047 PIPE_CONTROL_QW_WRITE));
1048 wa_ctx_emit(batch, index, scratch_addr);
1049 wa_ctx_emit(batch, index, 0);
1050 wa_ctx_emit(batch, index, 0);
1051 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001052
Arun Siluvery17ee9502015-06-19 19:07:01 +01001053 /* Pad to end of cacheline */
1054 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001055 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001056
1057 /*
1058 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1059 * execution depends on the length specified in terms of cache lines
1060 * in the register CTX_RCS_INDIRECT_CTX
1061 */
1062
1063 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1064}
1065
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001066/*
1067 * This batch is started immediately after indirect_ctx batch. Since we ensure
1068 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001069 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001070 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001071 *
1072 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1073 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1074 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001075static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001076 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001077 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001078 uint32_t *offset)
1079{
1080 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1081
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001082 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001083 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001084
Arun Siluvery83b8a982015-07-08 10:27:05 +01001085 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001086
1087 return wa_ctx_end(wa_ctx, *offset = index, 1);
1088}
1089
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001090static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001091 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001092 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001093 uint32_t *offset)
1094{
Arun Siluverya4106a72015-07-14 15:01:29 +01001095 int ret;
Dave Airlie5e580522016-07-26 17:26:29 +10001096 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001097 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1098
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001099 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001100 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001101 if (ret < 0)
1102 return ret;
1103 index = ret;
1104
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001105 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
Mika Kuoppala873e8172016-07-20 14:26:13 +03001106 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
1107 wa_ctx_emit_reg(batch, index, COMMON_SLICE_CHICKEN2);
1108 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(
1109 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE));
1110 wa_ctx_emit(batch, index, MI_NOOP);
1111
Mika Kuoppala066d4622016-06-07 17:19:15 +03001112 /* WaClearSlmSpaceAtContextSwitch:kbl */
1113 /* Actual scratch location is at 128 bytes offset */
Mika Kuoppala703d1282016-06-07 17:19:15 +03001114 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0)) {
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001115 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001116 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala066d4622016-06-07 17:19:15 +03001117
1118 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1119 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1120 PIPE_CONTROL_GLOBAL_GTT_IVB |
1121 PIPE_CONTROL_CS_STALL |
1122 PIPE_CONTROL_QW_WRITE));
1123 wa_ctx_emit(batch, index, scratch_addr);
1124 wa_ctx_emit(batch, index, 0);
1125 wa_ctx_emit(batch, index, 0);
1126 wa_ctx_emit(batch, index, 0);
1127 }
Tim Gore3485d992016-07-05 10:01:30 +01001128
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001129 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001130 if (HAS_POOLED_EU(engine->i915)) {
1131 /*
1132 * EU pool configuration is setup along with golden context
1133 * during context initialization. This value depends on
1134 * device type (2x6 or 3x6) and needs to be updated based
1135 * on which subslice is disabled especially for 2x6
1136 * devices, however it is safe to load default
1137 * configuration of 3x6 device instead of masking off
1138 * corresponding bits because HW ignores bits of a disabled
1139 * subslice and drops down to appropriate config. Please
1140 * see render_state_setup() in i915_gem_render_state.c for
1141 * possible configurations, to avoid duplication they are
1142 * not shown here again.
1143 */
1144 u32 eu_pool_config = 0x00777000;
1145 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_STATE);
1146 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_ENABLE);
1147 wa_ctx_emit(batch, index, eu_pool_config);
1148 wa_ctx_emit(batch, index, 0);
1149 wa_ctx_emit(batch, index, 0);
1150 wa_ctx_emit(batch, index, 0);
1151 }
1152
Arun Siluvery0504cff2015-07-14 15:01:27 +01001153 /* Pad to end of cacheline */
1154 while (index % CACHELINE_DWORDS)
1155 wa_ctx_emit(batch, index, MI_NOOP);
1156
1157 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1158}
1159
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001160static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001161 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001162 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001163 uint32_t *offset)
1164{
1165 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1166
1167 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1168
1169 return wa_ctx_end(wa_ctx, *offset = index, 1);
1170}
1171
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001172static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001173{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001174 struct drm_i915_gem_object *obj;
1175 struct i915_vma *vma;
1176 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001177
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00001178 obj = i915_gem_object_create(engine->i915, PAGE_ALIGN(size));
Chris Wilson48bb74e2016-08-15 10:49:04 +01001179 if (IS_ERR(obj))
1180 return PTR_ERR(obj);
1181
Chris Wilsona01cb372017-01-16 15:21:30 +00001182 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001183 if (IS_ERR(vma)) {
1184 err = PTR_ERR(vma);
1185 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001186 }
1187
Chris Wilson48bb74e2016-08-15 10:49:04 +01001188 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1189 if (err)
1190 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001191
Chris Wilson48bb74e2016-08-15 10:49:04 +01001192 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001193 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001194
1195err:
1196 i915_gem_object_put(obj);
1197 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001198}
1199
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001200static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001201{
Chris Wilson19880c42016-08-15 10:49:05 +01001202 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001203}
1204
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001205static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001206{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001207 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001208 uint32_t *batch;
1209 uint32_t offset;
1210 struct page *page;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001211 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001212
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001213 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001214
Arun Siluvery5e60d792015-06-23 15:50:44 +01001215 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001216 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001217 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001218 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001219 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001220 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001221
Arun Siluveryc4db7592015-06-19 18:37:11 +01001222 /* some WA perform writes to scratch page, ensure it is valid */
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001223 if (!engine->scratch) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001224 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001225 return -EINVAL;
1226 }
1227
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001228 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001229 if (ret) {
1230 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1231 return ret;
1232 }
1233
Chris Wilson48bb74e2016-08-15 10:49:04 +01001234 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001235 batch = kmap_atomic(page);
1236 offset = 0;
1237
Chris Wilsonc0336662016-05-06 15:40:21 +01001238 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001239 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001240 &wa_ctx->indirect_ctx,
1241 batch,
1242 &offset);
1243 if (ret)
1244 goto out;
1245
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001246 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001247 &wa_ctx->per_ctx,
1248 batch,
1249 &offset);
1250 if (ret)
1251 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001252 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001253 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001254 &wa_ctx->indirect_ctx,
1255 batch,
1256 &offset);
1257 if (ret)
1258 goto out;
1259
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001260 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001261 &wa_ctx->per_ctx,
1262 batch,
1263 &offset);
1264 if (ret)
1265 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001266 }
1267
1268out:
1269 kunmap_atomic(batch);
1270 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001271 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001272
1273 return ret;
1274}
1275
Chris Wilson22cc4402017-02-04 11:05:19 +00001276static u32 port_seqno(struct execlist_port *port)
1277{
1278 return port->request ? port->request->global_seqno : 0;
1279}
1280
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001281static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001282{
Chris Wilsonc0336662016-05-06 15:40:21 +01001283 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001284 int ret;
1285
1286 ret = intel_mocs_init_engine(engine);
1287 if (ret)
1288 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001289
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001290 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001291 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001292
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001293 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001294 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001295 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1296 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001297 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1298 engine->status_page.ggtt_offset);
1299 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001300
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001301 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001302
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001303 /* After a GPU reset, we may have requests to replay */
Chris Wilsonf7470262017-01-24 15:20:21 +00001304 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001305 if (!execlists_elsp_idle(engine)) {
Chris Wilson22cc4402017-02-04 11:05:19 +00001306 DRM_DEBUG_DRIVER("Restarting %s from requests [0x%x, 0x%x]\n",
1307 engine->name,
1308 port_seqno(&engine->execlist_port[0]),
1309 port_seqno(&engine->execlist_port[1]));
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001310 engine->execlist_port[0].count = 0;
1311 engine->execlist_port[1].count = 0;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001312 execlists_submit_ports(engine);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001313 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01001314
1315 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001316}
1317
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001318static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001319{
Chris Wilsonc0336662016-05-06 15:40:21 +01001320 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001321 int ret;
1322
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001323 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001324 if (ret)
1325 return ret;
1326
1327 /* We need to disable the AsyncFlip performance optimisations in order
1328 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1329 * programmed to '1' on all products.
1330 *
1331 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1332 */
1333 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1334
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001335 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1336
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001337 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001338}
1339
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001340static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001341{
1342 int ret;
1343
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001344 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001345 if (ret)
1346 return ret;
1347
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001348 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001349}
1350
Chris Wilson821ed7d2016-09-09 14:11:53 +01001351static void reset_common_ring(struct intel_engine_cs *engine,
1352 struct drm_i915_gem_request *request)
1353{
Chris Wilson821ed7d2016-09-09 14:11:53 +01001354 struct execlist_port *port = engine->execlist_port;
1355 struct intel_context *ce = &request->ctx->engine[engine->id];
1356
Chris Wilsona3aabe82016-10-04 21:11:26 +01001357 /* We want a simple context + ring to execute the breadcrumb update.
1358 * We cannot rely on the context being intact across the GPU hang,
1359 * so clear it and rebuild just what we need for the breadcrumb.
1360 * All pending requests for this context will be zapped, and any
1361 * future request will be after userspace has had the opportunity
1362 * to recreate its own state.
1363 */
1364 execlists_init_reg_state(ce->lrc_reg_state,
1365 request->ctx, engine, ce->ring);
1366
Chris Wilson821ed7d2016-09-09 14:11:53 +01001367 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001368 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1369 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001370 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001371
Chris Wilson821ed7d2016-09-09 14:11:53 +01001372 request->ring->head = request->postfix;
1373 request->ring->last_retired_head = -1;
1374 intel_ring_update_space(request->ring);
1375
1376 if (i915.enable_guc_submission)
1377 return;
1378
1379 /* Catch up with any missed context-switch interrupts */
Chris Wilson821ed7d2016-09-09 14:11:53 +01001380 if (request->ctx != port[0].request->ctx) {
1381 i915_gem_request_put(port[0].request);
1382 port[0] = port[1];
1383 memset(&port[1], 0, sizeof(port[1]));
1384 }
1385
Chris Wilson821ed7d2016-09-09 14:11:53 +01001386 GEM_BUG_ON(request->ctx != port[0].request->ctx);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001387
1388 /* Reset WaIdleLiteRestore:bdw,skl as well */
1389 request->tail = request->wa_tail - WA_TAIL_DWORDS * sizeof(u32);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001390}
1391
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001392static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1393{
1394 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Chris Wilson7e37f882016-08-02 22:50:21 +01001395 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001396 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001397 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1398 int i, ret;
1399
Chris Wilson987046a2016-04-28 09:56:46 +01001400 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001401 if (ret)
1402 return ret;
1403
Chris Wilsonb5321f32016-08-02 22:50:18 +01001404 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_lri_cmds));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001405 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1406 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1407
Chris Wilsonb5321f32016-08-02 22:50:18 +01001408 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, i));
1409 intel_ring_emit(ring, upper_32_bits(pd_daddr));
1410 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, i));
1411 intel_ring_emit(ring, lower_32_bits(pd_daddr));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001412 }
1413
Chris Wilsonb5321f32016-08-02 22:50:18 +01001414 intel_ring_emit(ring, MI_NOOP);
1415 intel_ring_advance(ring);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001416
1417 return 0;
1418}
1419
John Harrisonbe795fc2015-05-29 17:44:03 +01001420static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001421 u64 offset, u32 len,
1422 unsigned int dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001423{
Chris Wilson7e37f882016-08-02 22:50:21 +01001424 struct intel_ring *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00001425 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001426 int ret;
1427
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001428 /* Don't rely in hw updating PDPs, specially in lite-restore.
1429 * Ideally, we should set Force PD Restore in ctx descriptor,
1430 * but we can't. Force Restore would be a second option, but
1431 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001432 * not idle). PML4 is allocated during ppgtt init so this is
1433 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001434 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001435 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001436 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001437 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001438 ret = intel_logical_ring_emit_pdps(req);
1439 if (ret)
1440 return ret;
1441 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001442
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001443 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001444 }
1445
Chris Wilson987046a2016-04-28 09:56:46 +01001446 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001447 if (ret)
1448 return ret;
1449
1450 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001451 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 |
1452 (ppgtt<<8) |
1453 (dispatch_flags & I915_DISPATCH_RS ?
1454 MI_BATCH_RESOURCE_STREAMER : 0));
1455 intel_ring_emit(ring, lower_32_bits(offset));
1456 intel_ring_emit(ring, upper_32_bits(offset));
1457 intel_ring_emit(ring, MI_NOOP);
1458 intel_ring_advance(ring);
Oscar Mateo15648582014-07-24 17:04:32 +01001459
1460 return 0;
1461}
1462
Chris Wilson31bb59c2016-07-01 17:23:27 +01001463static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001464{
Chris Wilsonc0336662016-05-06 15:40:21 +01001465 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001466 I915_WRITE_IMR(engine,
1467 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1468 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001469}
1470
Chris Wilson31bb59c2016-07-01 17:23:27 +01001471static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001472{
Chris Wilsonc0336662016-05-06 15:40:21 +01001473 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001474 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001475}
1476
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001477static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001478{
Chris Wilson7e37f882016-08-02 22:50:21 +01001479 struct intel_ring *ring = request->ring;
1480 u32 cmd;
Oscar Mateo47122742014-07-24 17:04:28 +01001481 int ret;
1482
Chris Wilson987046a2016-04-28 09:56:46 +01001483 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001484 if (ret)
1485 return ret;
1486
1487 cmd = MI_FLUSH_DW + 1;
1488
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001489 /* We always require a command barrier so that subsequent
1490 * commands, such as breadcrumb interrupts, are strictly ordered
1491 * wrt the contents of the write cache being flushed to memory
1492 * (and thus being coherent from the CPU).
1493 */
1494 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1495
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001496 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001497 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001498 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001499 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001500 }
1501
Chris Wilsonb5321f32016-08-02 22:50:18 +01001502 intel_ring_emit(ring, cmd);
1503 intel_ring_emit(ring,
1504 I915_GEM_HWS_SCRATCH_ADDR |
1505 MI_FLUSH_DW_USE_GTT);
1506 intel_ring_emit(ring, 0); /* upper addr */
1507 intel_ring_emit(ring, 0); /* value */
1508 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001509
1510 return 0;
1511}
1512
John Harrison7deb4d32015-05-29 17:43:59 +01001513static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001514 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001515{
Chris Wilson7e37f882016-08-02 22:50:21 +01001516 struct intel_ring *ring = request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001517 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001518 u32 scratch_addr =
1519 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001520 bool vf_flush_wa = false, dc_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001521 u32 flags = 0;
1522 int ret;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001523 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001524
1525 flags |= PIPE_CONTROL_CS_STALL;
1526
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001527 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001528 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1529 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001530 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001531 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001532 }
1533
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001534 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001535 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1536 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1537 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1538 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1539 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1540 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1541 flags |= PIPE_CONTROL_QW_WRITE;
1542 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001543
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001544 /*
1545 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1546 * pipe control.
1547 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001548 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001549 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001550
1551 /* WaForGAMHang:kbl */
1552 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1553 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001554 }
Imre Deak9647ff32015-01-25 13:27:11 -08001555
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001556 len = 6;
1557
1558 if (vf_flush_wa)
1559 len += 6;
1560
1561 if (dc_flush_wa)
1562 len += 12;
1563
1564 ret = intel_ring_begin(request, len);
Oscar Mateo47122742014-07-24 17:04:28 +01001565 if (ret)
1566 return ret;
1567
Imre Deak9647ff32015-01-25 13:27:11 -08001568 if (vf_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001569 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1570 intel_ring_emit(ring, 0);
1571 intel_ring_emit(ring, 0);
1572 intel_ring_emit(ring, 0);
1573 intel_ring_emit(ring, 0);
1574 intel_ring_emit(ring, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001575 }
1576
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001577 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001578 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1579 intel_ring_emit(ring, PIPE_CONTROL_DC_FLUSH_ENABLE);
1580 intel_ring_emit(ring, 0);
1581 intel_ring_emit(ring, 0);
1582 intel_ring_emit(ring, 0);
1583 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001584 }
1585
Chris Wilsonb5321f32016-08-02 22:50:18 +01001586 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1587 intel_ring_emit(ring, flags);
1588 intel_ring_emit(ring, scratch_addr);
1589 intel_ring_emit(ring, 0);
1590 intel_ring_emit(ring, 0);
1591 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001592
1593 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001594 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1595 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL);
1596 intel_ring_emit(ring, 0);
1597 intel_ring_emit(ring, 0);
1598 intel_ring_emit(ring, 0);
1599 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001600 }
1601
Chris Wilsonb5321f32016-08-02 22:50:18 +01001602 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001603
1604 return 0;
1605}
1606
Chris Wilson7c17d372016-01-20 15:43:35 +02001607/*
1608 * Reserve space for 2 NOOPs at the end of each request to be
1609 * used as a workaround for not being allowed to do lite
1610 * restore with HEAD==TAIL (WaIdleLiteRestore).
1611 */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001612static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *out)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001613{
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001614 *out++ = MI_NOOP;
1615 *out++ = MI_NOOP;
1616 request->wa_tail = intel_ring_offset(request->ring, out);
1617}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001618
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001619static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request,
1620 u32 *out)
1621{
Chris Wilson7c17d372016-01-20 15:43:35 +02001622 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1623 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001624
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001625 *out++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
1626 *out++ = intel_hws_seqno_address(request->engine) | MI_FLUSH_DW_USE_GTT;
1627 *out++ = 0;
1628 *out++ = request->global_seqno;
1629 *out++ = MI_USER_INTERRUPT;
1630 *out++ = MI_NOOP;
1631 request->tail = intel_ring_offset(request->ring, out);
1632
1633 gen8_emit_wa_tail(request, out);
Chris Wilson7c17d372016-01-20 15:43:35 +02001634}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001635
Chris Wilson98f29e82016-10-28 13:58:51 +01001636static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1637
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001638static void gen8_emit_breadcrumb_render(struct drm_i915_gem_request *request,
1639 u32 *out)
Chris Wilson7c17d372016-01-20 15:43:35 +02001640{
Michał Winiarskice81a652016-04-12 15:51:55 +02001641 /* We're using qword write, seqno should be aligned to 8 bytes. */
1642 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1643
Chris Wilson7c17d372016-01-20 15:43:35 +02001644 /* w/a for post sync ops following a GPGPU operation we
1645 * need a prior CS_STALL, which is emitted by the flush
1646 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001647 */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001648 *out++ = GFX_OP_PIPE_CONTROL(6);
1649 *out++ = (PIPE_CONTROL_GLOBAL_GTT_IVB |
1650 PIPE_CONTROL_CS_STALL |
1651 PIPE_CONTROL_QW_WRITE);
1652 *out++ = intel_hws_seqno_address(request->engine);
1653 *out++ = 0;
1654 *out++ = request->global_seqno;
Michał Winiarskice81a652016-04-12 15:51:55 +02001655 /* We're thrashing one dword of HWS. */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001656 *out++ = 0;
1657 *out++ = MI_USER_INTERRUPT;
1658 *out++ = MI_NOOP;
1659 request->tail = intel_ring_offset(request->ring, out);
1660
1661 gen8_emit_wa_tail(request, out);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001662}
1663
Chris Wilson98f29e82016-10-28 13:58:51 +01001664static const int gen8_emit_breadcrumb_render_sz = 8 + WA_TAIL_DWORDS;
1665
John Harrison87531812015-05-29 17:43:44 +01001666static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001667{
1668 int ret;
1669
John Harrisone2be4fa2015-05-29 17:43:54 +01001670 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001671 if (ret)
1672 return ret;
1673
Peter Antoine3bbaba02015-07-10 20:13:11 +03001674 ret = intel_rcs_context_init_mocs(req);
1675 /*
1676 * Failing to program the MOCS is non-fatal.The system will not
1677 * run at peak performance. So generate an error and carry on.
1678 */
1679 if (ret)
1680 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1681
Chris Wilson4e50f082016-10-28 13:58:31 +01001682 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001683}
1684
Oscar Mateo73e4d072014-07-24 17:04:48 +01001685/**
1686 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001687 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001688 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001689void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001690{
John Harrison6402c332014-10-31 12:00:26 +00001691 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001692
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001693 /*
1694 * Tasklet cannot be active at this point due intel_mark_active/idle
1695 * so this is just for documentation.
1696 */
1697 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1698 tasklet_kill(&engine->irq_tasklet);
1699
Chris Wilsonc0336662016-05-06 15:40:21 +01001700 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001701
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001702 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001703 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001704 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001705
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001706 if (engine->cleanup)
1707 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001708
Chris Wilson57e88532016-08-15 10:48:57 +01001709 if (engine->status_page.vma) {
1710 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1711 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001712 }
Chris Wilsone8a9c582016-12-18 15:37:20 +00001713
1714 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001715
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001716 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001717 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301718 dev_priv->engine[engine->id] = NULL;
1719 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001720}
1721
Chris Wilsonddd66c52016-08-02 22:50:31 +01001722void intel_execlists_enable_submission(struct drm_i915_private *dev_priv)
1723{
1724 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301725 enum intel_engine_id id;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001726
Chris Wilson20311bd2016-11-14 20:41:03 +00001727 for_each_engine(engine, dev_priv, id) {
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001728 engine->submit_request = execlists_submit_request;
Chris Wilson20311bd2016-11-14 20:41:03 +00001729 engine->schedule = execlists_schedule;
1730 }
Chris Wilsonddd66c52016-08-02 22:50:31 +01001731}
1732
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001733static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001734logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001735{
1736 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001737 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001738 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00001739
1740 engine->context_pin = execlists_context_pin;
1741 engine->context_unpin = execlists_context_unpin;
1742
Chris Wilsonf73e7392016-12-18 15:37:24 +00001743 engine->request_alloc = execlists_request_alloc;
1744
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001745 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01001746 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01001747 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001748 engine->submit_request = execlists_submit_request;
Chris Wilson20311bd2016-11-14 20:41:03 +00001749 engine->schedule = execlists_schedule;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001750
Chris Wilson31bb59c2016-07-01 17:23:27 +01001751 engine->irq_enable = gen8_logical_ring_enable_irq;
1752 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001753 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001754}
1755
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001756static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001757logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001758{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001759 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001760 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1761 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001762}
1763
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001764static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001765lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001766{
Chris Wilson57e88532016-08-15 10:48:57 +01001767 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001768 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001769
1770 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001771 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001772 if (IS_ERR(hws))
1773 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001774
1775 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001776 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001777 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001778
1779 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001780}
1781
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001782static void
1783logical_ring_setup(struct intel_engine_cs *engine)
1784{
1785 struct drm_i915_private *dev_priv = engine->i915;
1786 enum forcewake_domains fw_domains;
1787
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001788 intel_engine_setup_common(engine);
1789
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001790 /* Intentionally left blank. */
1791 engine->buffer = NULL;
1792
1793 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1794 RING_ELSP(engine),
1795 FW_REG_WRITE);
1796
1797 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1798 RING_CONTEXT_STATUS_PTR(engine),
1799 FW_REG_READ | FW_REG_WRITE);
1800
1801 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1802 RING_CONTEXT_STATUS_BUF_BASE(engine),
1803 FW_REG_READ);
1804
1805 engine->fw_domains = fw_domains;
1806
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001807 tasklet_init(&engine->irq_tasklet,
1808 intel_lrc_irq_handler, (unsigned long)engine);
1809
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001810 logical_ring_default_vfuncs(engine);
1811 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001812}
1813
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001814static int
1815logical_ring_init(struct intel_engine_cs *engine)
1816{
1817 struct i915_gem_context *dctx = engine->i915->kernel_context;
1818 int ret;
1819
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001820 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001821 if (ret)
1822 goto error;
1823
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001824 /* And setup the hardware status page. */
1825 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1826 if (ret) {
1827 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1828 goto error;
1829 }
1830
1831 return 0;
1832
1833error:
1834 intel_logical_ring_cleanup(engine);
1835 return ret;
1836}
1837
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001838int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001839{
1840 struct drm_i915_private *dev_priv = engine->i915;
1841 int ret;
1842
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001843 logical_ring_setup(engine);
1844
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001845 if (HAS_L3_DPF(dev_priv))
1846 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1847
1848 /* Override some for render ring. */
1849 if (INTEL_GEN(dev_priv) >= 9)
1850 engine->init_hw = gen9_init_render_ring;
1851 else
1852 engine->init_hw = gen8_init_render_ring;
1853 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001854 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson9b81d552016-10-28 13:58:50 +01001855 engine->emit_breadcrumb = gen8_emit_breadcrumb_render;
Chris Wilson98f29e82016-10-28 13:58:51 +01001856 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_render_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001857
Chris Wilsonf51455d2017-01-10 14:47:34 +00001858 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001859 if (ret)
1860 return ret;
1861
1862 ret = intel_init_workaround_bb(engine);
1863 if (ret) {
1864 /*
1865 * We continue even if we fail to initialize WA batch
1866 * because we only expect rare glitches but nothing
1867 * critical to prevent us from using GPU
1868 */
1869 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1870 ret);
1871 }
1872
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00001873 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001874}
1875
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001876int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001877{
1878 logical_ring_setup(engine);
1879
1880 return logical_ring_init(engine);
1881}
1882
Jeff McGee0cea6502015-02-13 10:27:56 -06001883static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001884make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001885{
1886 u32 rpcs = 0;
1887
1888 /*
1889 * No explicit RPCS request is needed to ensure full
1890 * slice/subslice/EU enablement prior to Gen9.
1891 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001892 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001893 return 0;
1894
1895 /*
1896 * Starting in Gen9, render power gating can leave
1897 * slice/subslice/EU in a partially enabled state. We
1898 * must make an explicit request through RPCS for full
1899 * enablement.
1900 */
Imre Deak43b67992016-08-31 19:13:02 +03001901 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001902 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001903 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001904 GEN8_RPCS_S_CNT_SHIFT;
1905 rpcs |= GEN8_RPCS_ENABLE;
1906 }
1907
Imre Deak43b67992016-08-31 19:13:02 +03001908 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001909 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001910 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001911 GEN8_RPCS_SS_CNT_SHIFT;
1912 rpcs |= GEN8_RPCS_ENABLE;
1913 }
1914
Imre Deak43b67992016-08-31 19:13:02 +03001915 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1916 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001917 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001918 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001919 GEN8_RPCS_EU_MAX_SHIFT;
1920 rpcs |= GEN8_RPCS_ENABLE;
1921 }
1922
1923 return rpcs;
1924}
1925
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001926static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001927{
1928 u32 indirect_ctx_offset;
1929
Chris Wilsonc0336662016-05-06 15:40:21 +01001930 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001931 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001932 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001933 /* fall through */
1934 case 9:
1935 indirect_ctx_offset =
1936 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1937 break;
1938 case 8:
1939 indirect_ctx_offset =
1940 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1941 break;
1942 }
1943
1944 return indirect_ctx_offset;
1945}
1946
Chris Wilsona3aabe82016-10-04 21:11:26 +01001947static void execlists_init_reg_state(u32 *reg_state,
1948 struct i915_gem_context *ctx,
1949 struct intel_engine_cs *engine,
1950 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001951{
Chris Wilsona3aabe82016-10-04 21:11:26 +01001952 struct drm_i915_private *dev_priv = engine->i915;
1953 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001954
1955 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
1956 * commands followed by (reg, value) pairs. The values we are setting here are
1957 * only for the first context restore: on a subsequent save, the GPU will
1958 * recreate this batchbuffer with new values (including all the missing
1959 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001960 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001961 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
1962 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
1963 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001964 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1965 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01001966 (HAS_RESOURCE_STREAMER(dev_priv) ?
Chris Wilsona3aabe82016-10-04 21:11:26 +01001967 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001968 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
1969 0);
1970 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
1971 0);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001972 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
1973 RING_START(engine->mmio_base), 0);
1974 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
1975 RING_CTL(engine->mmio_base),
Chris Wilson62ae14b2016-10-04 21:11:25 +01001976 RING_CTL_SIZE(ring->size) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001977 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
1978 RING_BBADDR_UDW(engine->mmio_base), 0);
1979 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
1980 RING_BBADDR(engine->mmio_base), 0);
1981 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
1982 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001983 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001984 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
1985 RING_SBBADDR_UDW(engine->mmio_base), 0);
1986 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
1987 RING_SBBADDR(engine->mmio_base), 0);
1988 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
1989 RING_SBBSTATE(engine->mmio_base), 0);
1990 if (engine->id == RCS) {
1991 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
1992 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
1993 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
1994 RING_INDIRECT_CTX(engine->mmio_base), 0);
1995 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
1996 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001997 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001998 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001999 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002000
2001 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2002 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2003 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2004
2005 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002006 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002007
2008 reg_state[CTX_BB_PER_CTX_PTR+1] =
2009 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2010 0x01;
2011 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002012 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002013 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002014 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2015 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002016 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002017 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2018 0);
2019 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2020 0);
2021 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2022 0);
2023 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2024 0);
2025 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2026 0);
2027 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2028 0);
2029 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2030 0);
2031 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2032 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002033
Zhenyu Wang34869772017-01-09 21:14:53 +08002034 if (ppgtt && USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002035 /* 64b PPGTT (48bit canonical)
2036 * PDP0_DESCRIPTOR contains the base address to PML4 and
2037 * other PDP Descriptors are ignored.
2038 */
2039 ASSIGN_CTX_PML4(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002040 }
2041
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002042 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002043 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002044 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01002045 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002046 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002047}
2048
2049static int
2050populate_lr_context(struct i915_gem_context *ctx,
2051 struct drm_i915_gem_object *ctx_obj,
2052 struct intel_engine_cs *engine,
2053 struct intel_ring *ring)
2054{
2055 void *vaddr;
2056 int ret;
2057
2058 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2059 if (ret) {
2060 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2061 return ret;
2062 }
2063
2064 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2065 if (IS_ERR(vaddr)) {
2066 ret = PTR_ERR(vaddr);
2067 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2068 return ret;
2069 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002070 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002071
2072 /* The second page of the context object contains some fields which must
2073 * be set up prior to the first execution. */
2074
2075 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
2076 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002077
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002078 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002079
2080 return 0;
2081}
2082
Oscar Mateo73e4d072014-07-24 17:04:48 +01002083/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002084 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002085 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002086 *
2087 * Each engine may require a different amount of space for a context image,
2088 * so when allocating (or copying) an image, this function can be used to
2089 * find the right size for the specific engine.
2090 *
2091 * Return: size (in bytes) of an engine-specific context image
2092 *
2093 * Note: this size includes the HWSP, which is part of the context image
2094 * in LRC mode, but does not include the "shared data page" used with
2095 * GuC submission. The caller should account for this if using the GuC.
2096 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002097uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002098{
2099 int ret = 0;
2100
Chris Wilsonc0336662016-05-06 15:40:21 +01002101 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002102
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002103 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002104 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002105 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002106 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2107 else
2108 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002109 break;
2110 case VCS:
2111 case BCS:
2112 case VECS:
2113 case VCS2:
2114 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2115 break;
2116 }
2117
2118 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002119}
2120
Chris Wilsone2efd132016-05-24 14:53:34 +01002121static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002122 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002123{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002124 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002125 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002126 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002127 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002128 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002129 int ret;
2130
Chris Wilson9021ad02016-05-24 14:53:37 +01002131 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002132
Chris Wilsonf51455d2017-01-10 14:47:34 +00002133 context_size = round_up(intel_lr_context_size(engine),
2134 I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002135
Alex Daid1675192015-08-12 15:43:43 +01002136 /* One extra page as the sharing data between driver and GuC */
2137 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2138
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002139 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002140 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002141 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002142 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002143 }
2144
Chris Wilsona01cb372017-01-16 15:21:30 +00002145 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002146 if (IS_ERR(vma)) {
2147 ret = PTR_ERR(vma);
2148 goto error_deref_obj;
2149 }
2150
Chris Wilson7e37f882016-08-02 22:50:21 +01002151 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002152 if (IS_ERR(ring)) {
2153 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002154 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002155 }
2156
Chris Wilsondca33ec2016-08-02 22:50:20 +01002157 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002158 if (ret) {
2159 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002160 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002161 }
2162
Chris Wilsondca33ec2016-08-02 22:50:20 +01002163 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002164 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002165 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002166
2167 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002168
Chris Wilsondca33ec2016-08-02 22:50:20 +01002169error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002170 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002171error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002172 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002173 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002174}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002175
Chris Wilson821ed7d2016-09-09 14:11:53 +01002176void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002177{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002178 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002179 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302180 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002181
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002182 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2183 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2184 * that stored in context. As we only write new commands from
2185 * ce->ring->tail onwards, everything before that is junk. If the GPU
2186 * starts reading from its RING_HEAD from the context, it may try to
2187 * execute that junk and die.
2188 *
2189 * So to avoid that we reset the context images upon resume. For
2190 * simplicity, we just zero everything out.
2191 */
2192 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302193 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002194 struct intel_context *ce = &ctx->engine[engine->id];
2195 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002196
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002197 if (!ce->state)
2198 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002199
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002200 reg = i915_gem_object_pin_map(ce->state->obj,
2201 I915_MAP_WB);
2202 if (WARN_ON(IS_ERR(reg)))
2203 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002204
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002205 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2206 reg[CTX_RING_HEAD+1] = 0;
2207 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002208
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002209 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002210 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002211
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002212 ce->ring->head = ce->ring->tail = 0;
2213 ce->ring->last_retired_head = -1;
2214 intel_ring_update_space(ce->ring);
2215 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002216 }
2217}