blob: cc16fa882e3e760a40351cf3e7476ac9f25ffe00 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
H. Peter Anvin1965aae2008-10-22 22:26:29 -07002#ifndef _ASM_X86_PROCESSOR_H
3#define _ASM_X86_PROCESSOR_H
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +01004
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01005#include <asm/processor-flags.h>
6
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +01007/* Forward declaration, a strange C thing */
8struct task_struct;
9struct mm_struct;
Brian Gerst9fda6a02015-07-29 01:41:16 -040010struct vm86;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +010011
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010012#include <asm/math_emu.h>
13#include <asm/segment.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010014#include <asm/types.h>
Ingo Molnardecb4c42015-09-05 09:32:43 +020015#include <uapi/asm/sigcontext.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010016#include <asm/current.h>
Borislav Petkovcd4d09e2016-01-26 22:12:04 +010017#include <asm/cpufeatures.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010018#include <asm/page.h>
Jeremy Fitzhardinge54321d92009-02-11 10:20:05 -080019#include <asm/pgtable_types.h>
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +010020#include <asm/percpu.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010021#include <asm/msr.h>
22#include <asm/desc_defs.h>
Andi Kleenbd616432008-01-30 13:32:38 +010023#include <asm/nops.h>
David Howellsf05e7982012-03-28 18:11:12 +010024#include <asm/special_insns.h>
Ingo Molnar14b96752015-04-22 09:57:24 +020025#include <asm/fpu/types.h>
Josh Poimboeuf76846bf2017-07-11 10:33:45 -050026#include <asm/unwind_hints.h>
Ingo Molnar4d46a892008-02-21 04:24:40 +010027
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010028#include <linux/personality.h>
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010029#include <linux/cache.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010030#include <linux/threads.h>
Peter Zijlstra5cbc19a2009-09-02 11:49:52 +020031#include <linux/math64.h>
Peter Zijlstrafaa46022010-03-25 14:51:50 +010032#include <linux/err.h>
David Howellsf05e7982012-03-28 18:11:12 +010033#include <linux/irqflags.h>
Tom Lendacky21729f82017-07-17 16:10:07 -050034#include <linux/mem_encrypt.h>
David Howellsf05e7982012-03-28 18:11:12 +010035
36/*
37 * We handle most unaligned accesses in hardware. On the other hand
38 * unaligned DMA can be quite expensive on some Nehalem processors.
39 *
40 * Based on this we disable the IP header alignment in network drivers.
41 */
42#define NET_IP_ALIGN 0
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010043
K.Prasadb332828c2009-06-01 23:43:10 +053044#define HBP_NUM 4
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010045/*
46 * Default implementation of macro that returns current
47 * instruction pointer ("program counter").
48 */
49static inline void *current_text_addr(void)
50{
51 void *pc;
Ingo Molnar4d46a892008-02-21 04:24:40 +010052
53 asm volatile("mov $1f, %0; 1:":"=r" (pc));
54
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010055 return pc;
56}
57
Ingo Molnarb8c1b8ea2015-05-24 09:58:12 +020058/*
59 * These alignment constraints are for performance in the vSMP case,
60 * but in the task_struct case we must also meet hardware imposed
61 * alignment requirements of the FPU state:
62 */
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010063#ifdef CONFIG_X86_VSMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010064# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
65# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010066#else
Ingo Molnarb8c1b8ea2015-05-24 09:58:12 +020067# define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
Ingo Molnar4d46a892008-02-21 04:24:40 +010068# define ARCH_MIN_MMSTRUCT_ALIGN 0
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010069#endif
70
Alex Shie0ba94f2012-06-28 09:02:16 +080071enum tlb_infos {
72 ENTRIES,
73 NR_INFO
74};
75
76extern u16 __read_mostly tlb_lli_4k[NR_INFO];
77extern u16 __read_mostly tlb_lli_2m[NR_INFO];
78extern u16 __read_mostly tlb_lli_4m[NR_INFO];
79extern u16 __read_mostly tlb_lld_4k[NR_INFO];
80extern u16 __read_mostly tlb_lld_2m[NR_INFO];
81extern u16 __read_mostly tlb_lld_4m[NR_INFO];
Kirill A. Shutemovdd360392013-12-23 14:16:58 +020082extern u16 __read_mostly tlb_lld_1g[NR_INFO];
Alex Shic4211f42012-06-28 09:02:19 +080083
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010084/*
85 * CPU type and hardware bug flags. Kept separately for each CPU.
Mathias Krause04402112017-02-12 22:12:07 +010086 * Members of this structure are referenced in head_32.S, so think twice
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010087 * before touching them. [mj]
88 */
89
90struct cpuinfo_x86 {
Ingo Molnar4d46a892008-02-21 04:24:40 +010091 __u8 x86; /* CPU family */
92 __u8 x86_vendor; /* CPU vendor */
93 __u8 x86_model;
94 __u8 x86_mask;
Mathias Krause64158132017-02-12 22:12:08 +010095#ifdef CONFIG_X86_64
Ingo Molnar4d46a892008-02-21 04:24:40 +010096 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
H. Peter Anvinb1882e62009-01-23 17:18:52 -080097 int x86_tlbsize;
Jan Beulich13c6c532009-03-12 12:37:34 +000098#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +010099 __u8 x86_virt_bits;
100 __u8 x86_phys_bits;
101 /* CPUID returned core id bits: */
102 __u8 x86_coreid_bits;
Borislav Petkov79a8b9a2017-02-05 11:50:21 +0100103 __u8 cu_id;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100104 /* Max extended CPUID function supported: */
105 __u32 extended_cpuid_level;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100106 /* Maximum supported CPUID level, -1=no CPUID: */
107 int cpuid_level;
Borislav Petkov65fc9852013-03-20 15:07:23 +0100108 __u32 x86_capability[NCAPINTS + NBUGINTS];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100109 char x86_vendor_id[16];
110 char x86_model_id[64];
111 /* in KB - valid for CPUS which support this call: */
112 int x86_cache_size;
113 int x86_cache_alignment; /* In bytes */
Peter P Waskiewicz Jrcbc82b12015-01-23 18:45:43 +0000114 /* Cache QoS architectural values: */
115 int x86_cache_max_rmid; /* max index */
116 int x86_cache_occ_scale; /* scale to bytes */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100117 int x86_power;
118 unsigned long loops_per_jiffy;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100119 /* cpuid returned max cores value: */
120 u16 x86_max_cores;
121 u16 apicid;
Yinghai Lu01aaea12008-03-06 13:46:39 -0800122 u16 initial_apicid;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100123 u16 x86_clflush_size;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100124 /* number of cores as seen by the OS: */
125 u16 booted_cores;
126 /* Physical processor id: */
127 u16 phys_proc_id;
Thomas Gleixner1f12e322016-02-22 22:19:15 +0000128 /* Logical processor id: */
129 u16 logical_proc_id;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100130 /* Core id: */
131 u16 cpu_core_id;
132 /* Index into per_cpu list: */
133 u16 cpu_index;
Andi Kleen506ed6b2011-10-12 17:46:33 -0700134 u32 microcode;
Andi Kleen30bb9812017-11-14 07:42:56 -0500135 unsigned initialized : 1;
Kees Cook3859a272016-10-28 01:22:25 -0700136} __randomize_layout;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100137
He Chen47f10a32016-11-11 17:25:34 +0800138struct cpuid_regs {
139 u32 eax, ebx, ecx, edx;
140};
141
142enum cpuid_regs_idx {
143 CPUID_EAX = 0,
144 CPUID_EBX,
145 CPUID_ECX,
146 CPUID_EDX,
147};
148
Ingo Molnar4d46a892008-02-21 04:24:40 +0100149#define X86_VENDOR_INTEL 0
150#define X86_VENDOR_CYRIX 1
151#define X86_VENDOR_AMD 2
152#define X86_VENDOR_UMC 3
Ingo Molnar4d46a892008-02-21 04:24:40 +0100153#define X86_VENDOR_CENTAUR 5
154#define X86_VENDOR_TRANSMETA 7
155#define X86_VENDOR_NSC 8
156#define X86_VENDOR_NUM 9
157
158#define X86_VENDOR_UNKNOWN 0xff
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100159
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100160/*
161 * capabilities of CPUs
162 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100163extern struct cpuinfo_x86 boot_cpu_data;
164extern struct cpuinfo_x86 new_cpu_data;
165
166extern struct tss_struct doublefault_tss;
Yinghai Lu3e0c3732009-05-09 23:47:42 -0700167extern __u32 cpu_caps_cleared[NCAPINTS];
168extern __u32 cpu_caps_set[NCAPINTS];
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100169
170#ifdef CONFIG_SMP
Jan Beulich2c773dd2014-11-04 08:26:42 +0000171DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100172#define cpu_data(cpu) per_cpu(cpu_info, cpu)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100173#else
Tejun Heo7b543a52010-12-18 16:30:05 +0100174#define cpu_info boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100175#define cpu_data(cpu) boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100176#endif
177
Jaswinder Singh1c6c7272008-07-21 22:40:37 +0530178extern const struct seq_operations cpuinfo_op;
179
Ingo Molnar4d46a892008-02-21 04:24:40 +0100180#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
181
182extern void cpu_detect(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100183
Yinghai Luf5803662008-06-21 03:24:19 -0700184extern void early_cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100185extern void identify_boot_cpu(void);
186extern void identify_secondary_cpu(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100187extern void print_cpu_info(struct cpuinfo_x86 *);
Yinghai Lu21c3fcf2012-02-12 09:53:57 -0800188void print_cpu_msr(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100189extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
He Chen47bdf332016-11-11 17:25:35 +0800190extern u32 get_scattered_cpuid_leaf(unsigned int level,
191 unsigned int sub_leaf,
192 enum cpuid_regs_idx reg);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100193extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
Andreas Herrmann04a15412012-10-19 10:59:33 +0200194extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100195
Suresh Siddhabbb65d22008-08-23 17:47:10 +0200196extern void detect_extended_topology(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100197extern void detect_ht(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100198
Fenghua Yud288e1c2012-12-20 23:44:23 -0800199#ifdef CONFIG_X86_32
200extern int have_cpuid_p(void);
201#else
202static inline int have_cpuid_p(void)
203{
204 return 1;
205}
206#endif
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100207static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
Ingo Molnar4d46a892008-02-21 04:24:40 +0100208 unsigned int *ecx, unsigned int *edx)
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100209{
210 /* ecx is often an input as well as an output. */
Suresh Siddha45a94d72009-12-16 16:25:42 -0800211 asm volatile("cpuid"
Joe Perchescca2e6f2008-03-23 01:03:15 -0700212 : "=a" (*eax),
213 "=b" (*ebx),
214 "=c" (*ecx),
215 "=d" (*edx)
Andi Kleen506ed6b2011-10-12 17:46:33 -0700216 : "0" (*eax), "2" (*ecx)
217 : "memory");
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100218}
219
Borislav Petkov5dedade2017-01-09 12:41:43 +0100220#define native_cpuid_reg(reg) \
221static inline unsigned int native_cpuid_##reg(unsigned int op) \
222{ \
223 unsigned int eax = op, ebx, ecx = 0, edx; \
224 \
225 native_cpuid(&eax, &ebx, &ecx, &edx); \
226 \
227 return reg; \
228}
229
230/*
231 * Native CPUID functions returning a single datum.
232 */
233native_cpuid_reg(eax)
234native_cpuid_reg(ebx)
235native_cpuid_reg(ecx)
236native_cpuid_reg(edx)
237
Andy Lutomirski6c690ee2017-06-12 10:26:14 -0700238/*
239 * Friendlier CR3 helpers.
240 */
241static inline unsigned long read_cr3_pa(void)
242{
243 return __read_cr3() & CR3_ADDR_MASK;
244}
245
Tom Lendackyeef9c4a2017-07-17 16:10:08 -0500246static inline unsigned long native_read_cr3_pa(void)
247{
248 return __native_read_cr3() & CR3_ADDR_MASK;
249}
250
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100251static inline void load_cr3(pgd_t *pgdir)
252{
Tom Lendacky21729f82017-07-17 16:10:07 -0500253 write_cr3(__sme_pa(pgdir));
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100254}
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100255
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200256#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100257/* This is the TSS defined by the hardware. */
258struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100259 unsigned short back_link, __blh;
260 unsigned long sp0;
261 unsigned short ss0, __ss0h;
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700262 unsigned long sp1;
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700263
264 /*
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700265 * We don't use ring 1, so ss1 is a convenient scratch space in
266 * the same cacheline as sp0. We use ss1 to cache the value in
267 * MSR_IA32_SYSENTER_CS. When we context switch
268 * MSR_IA32_SYSENTER_CS, we first check if the new value being
269 * written matches ss1, and, if it's not, then we wrmsr the new
270 * value and update ss1.
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700271 *
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700272 * The only reason we context switch MSR_IA32_SYSENTER_CS is
273 * that we set it to zero in vm86 tasks to avoid corrupting the
274 * stack if we were to go through the sysenter path from vm86
275 * mode.
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700276 */
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700277 unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
278
279 unsigned short __ss1h;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100280 unsigned long sp2;
281 unsigned short ss2, __ss2h;
282 unsigned long __cr3;
283 unsigned long ip;
284 unsigned long flags;
285 unsigned long ax;
286 unsigned long cx;
287 unsigned long dx;
288 unsigned long bx;
289 unsigned long sp;
290 unsigned long bp;
291 unsigned long si;
292 unsigned long di;
293 unsigned short es, __esh;
294 unsigned short cs, __csh;
295 unsigned short ss, __ssh;
296 unsigned short ds, __dsh;
297 unsigned short fs, __fsh;
298 unsigned short gs, __gsh;
299 unsigned short ldt, __ldth;
300 unsigned short trace;
301 unsigned short io_bitmap_base;
302
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100303} __attribute__((packed));
304#else
305struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100306 u32 reserved1;
307 u64 sp0;
308 u64 sp1;
309 u64 sp2;
310 u64 reserved2;
311 u64 ist[7];
312 u32 reserved3;
313 u32 reserved4;
314 u16 reserved5;
315 u16 io_bitmap_base;
316
Andy Lutomirskid3273de2017-02-20 08:56:13 -0800317} __attribute__((packed));
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100318#endif
319
320/*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100321 * IO-bitmap sizes:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100322 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100323#define IO_BITMAP_BITS 65536
324#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
325#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
326#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
327#define INVALID_IO_BITMAP_OFFSET 0x8000
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100328
329struct tss_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100330 /*
331 * The hardware state:
332 */
333 struct x86_hw_tss x86_tss;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100334
335 /*
336 * The extra 1 is there because the CPU will access an
337 * additional byte beyond the end of the IO permission
338 * bitmap. The extra byte must be all 1 bits, and must
339 * be within the limit.
340 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100341 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100342
Andy Lutomirski6dcc9412016-03-09 19:00:31 -0800343#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100344 /*
Andy Lutomirski2a41aa42016-03-09 19:00:33 -0800345 * Space for the temporary SYSENTER stack.
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100346 */
Andy Lutomirski2a41aa42016-03-09 19:00:33 -0800347 unsigned long SYSENTER_stack_canary;
Denys Vlasenkod828c712015-03-09 15:52:18 +0100348 unsigned long SYSENTER_stack[64];
Andy Lutomirski6dcc9412016-03-09 19:00:31 -0800349#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100350
Richard Kennedy84e65b02008-07-04 13:56:16 +0100351} ____cacheline_aligned;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100352
Andy Lutomirski24933b82015-03-05 19:19:05 -0800353DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100354
Andy Lutomirski4f53ab12017-02-20 08:56:09 -0800355/*
356 * sizeof(unsigned long) coming from an extra "long" at the end
357 * of the iobitmap.
358 *
359 * -1? seg base+limit should be pointing to the address of the
360 * last valid byte
361 */
362#define __KERNEL_TSS_LIMIT \
363 (IO_BITMAP_OFFSET + IO_BITMAP_BYTES + sizeof(unsigned long) - 1)
364
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800365#ifdef CONFIG_X86_32
366DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
367#endif
368
Ingo Molnar4d46a892008-02-21 04:24:40 +0100369/*
370 * Save the original ist values for checking stack pointers during debugging
371 */
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100372struct orig_ist {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100373 unsigned long ist[7];
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100374};
375
Glauber Costafe676202008-03-03 14:12:56 -0300376#ifdef CONFIG_X86_64
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100377DECLARE_PER_CPU(struct orig_ist, orig_ist);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900378
Brian Gerst947e76c2009-01-19 12:21:28 +0900379union irq_stack_union {
380 char irq_stack[IRQ_STACK_SIZE];
381 /*
382 * GCC hardcodes the stack canary as %gs:40. Since the
383 * irq_stack is the object at %gs:0, we reserve the bottom
384 * 48 bytes of the irq stack for the canary.
385 */
386 struct {
387 char gs_base[40];
388 unsigned long stack_canary;
389 };
390};
391
Andi Kleen277d5b42013-08-05 15:02:43 -0700392DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
Brian Gerst2add8e22009-02-08 09:58:39 -0500393DECLARE_INIT_PER_CPU(irq_stack_union);
394
Brian Gerst26f80bd2009-01-19 00:38:58 +0900395DECLARE_PER_CPU(char *, irq_stack_ptr);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530396DECLARE_PER_CPU(unsigned int, irq_count);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530397extern asmlinkage void ignore_sysret(void);
Tejun Heo60a53172009-02-09 22:17:40 +0900398#else /* X86_64 */
399#ifdef CONFIG_CC_STACKPROTECTOR
Jeremy Fitzhardinge1ea0d142009-09-03 12:27:15 -0700400/*
401 * Make sure stack canary segment base is cached-aligned:
402 * "For Intel Atom processors, avoid non zero segment base address
403 * that is not aligned to cache line boundary at all cost."
404 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
405 */
406struct stack_canary {
407 char __pad[20]; /* canary at %gs:20 */
408 unsigned long canary;
409};
Jeremy Fitzhardinge53f82452009-09-03 14:31:44 -0700410DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200411#endif
Steven Rostedt198d2082014-02-06 09:41:31 -0500412/*
413 * per-CPU IRQ handling stacks
414 */
415struct irq_stack {
416 u32 stack[THREAD_SIZE/sizeof(u32)];
417} __aligned(THREAD_SIZE);
418
419DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
420DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
Tejun Heo60a53172009-02-09 22:17:40 +0900421#endif /* X86_64 */
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100422
Fenghua Yubf15a8c2016-05-20 10:47:06 -0700423extern unsigned int fpu_kernel_xstate_size;
Fenghua Yua1141e02016-05-20 10:47:05 -0700424extern unsigned int fpu_user_xstate_size;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100425
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200426struct perf_event;
427
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700428typedef struct {
429 unsigned long seg;
430} mm_segment_t;
431
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100432struct thread_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100433 /* Cached TLS descriptors: */
434 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
Andy Lutomirskid375cf12017-11-02 00:59:16 -0700435#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100436 unsigned long sp0;
Andy Lutomirskid375cf12017-11-02 00:59:16 -0700437#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100438 unsigned long sp;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100439#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100440 unsigned long sysenter_cs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100441#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100442 unsigned short es;
443 unsigned short ds;
444 unsigned short fsindex;
445 unsigned short gsindex;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100446#endif
Andy Lutomirskib9d989c2016-09-13 14:29:21 -0700447
448 u32 status; /* thread synchronous flags */
449
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400450#ifdef CONFIG_X86_64
Andy Lutomirski296f7812016-04-26 12:23:29 -0700451 unsigned long fsbase;
452 unsigned long gsbase;
453#else
454 /*
455 * XXX: this could presumably be unsigned short. Alternatively,
456 * 32-bit kernels could be taught to use fsindex instead.
457 */
458 unsigned long fs;
459 unsigned long gs;
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400460#endif
Ingo Molnarc5bedc62015-04-23 12:49:20 +0200461
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200462 /* Save middle states of ptrace breakpoints */
463 struct perf_event *ptrace_bps[HBP_NUM];
464 /* Debug status used for traps, single steps, etc... */
465 unsigned long debugreg6;
Frederic Weisbecker326264a2010-02-18 18:24:18 +0100466 /* Keep track of the exact dr7 value set by the user */
467 unsigned long ptrace_dr7;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100468 /* Fault info: */
469 unsigned long cr2;
Srikar Dronamraju51e7dc72012-03-12 14:55:55 +0530470 unsigned long trap_nr;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100471 unsigned long error_code;
Brian Gerst9fda6a02015-07-29 01:41:16 -0400472#ifdef CONFIG_VM86
Ingo Molnar4d46a892008-02-21 04:24:40 +0100473 /* Virtual 86 mode info */
Brian Gerst9fda6a02015-07-29 01:41:16 -0400474 struct vm86 *vm86;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100475#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100476 /* IO permissions: */
477 unsigned long *io_bitmap_ptr;
478 unsigned long iopl;
479 /* Max allowed port in the bitmap, in bytes: */
480 unsigned io_bitmap_max;
Dave Hansen0c8c0f02015-07-17 12:28:11 +0200481
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700482 mm_segment_t addr_limit;
483
Ingo Molnar2a53ccb2016-07-15 10:21:11 +0200484 unsigned int sig_on_uaccess_err:1;
Andy Lutomirskidfa9a942016-07-14 13:22:56 -0700485 unsigned int uaccess_err:1; /* uaccess failed */
486
Dave Hansen0c8c0f02015-07-17 12:28:11 +0200487 /* Floating point and extended processor state */
488 struct fpu fpu;
489 /*
490 * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
491 * the end.
492 */
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100493};
494
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100495/*
Andy Lutomirskib9d989c2016-09-13 14:29:21 -0700496 * Thread-synchronous status.
497 *
498 * This is different from the flags in that nobody else
499 * ever touches our thread-synchronous status, so we don't
500 * have to worry about atomic accesses.
501 */
502#define TS_COMPAT 0x0002 /* 32bit syscall active (64BIT)*/
503
504/*
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100505 * Set IOPL bits in EFLAGS from given mask
506 */
507static inline void native_set_iopl_mask(unsigned mask)
508{
509#ifdef CONFIG_X86_32
510 unsigned int reg;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100511
Joe Perchescca2e6f2008-03-23 01:03:15 -0700512 asm volatile ("pushfl;"
513 "popl %0;"
514 "andl %1, %0;"
515 "orl %2, %0;"
516 "pushl %0;"
517 "popfl"
518 : "=&r" (reg)
519 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100520#endif
521}
522
Ingo Molnar4d46a892008-02-21 04:24:40 +0100523static inline void
Andy Lutomirskida51da12017-11-02 00:59:10 -0700524native_load_sp0(unsigned long sp0)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100525{
Andy Lutomirskida51da12017-11-02 00:59:10 -0700526 this_cpu_write(cpu_tss.x86_tss.sp0, sp0);
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100527}
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100528
Glauber de Oliveira Costae801f862008-01-30 13:32:08 +0100529static inline void native_swapgs(void)
530{
531#ifdef CONFIG_X86_64
532 asm volatile("swapgs" ::: "memory");
533#endif
534}
535
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800536static inline unsigned long current_top_of_stack(void)
Andy Lutomirski8ef46a62015-03-05 19:19:02 -0800537{
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800538#ifdef CONFIG_X86_64
Andy Lutomirski24933b82015-03-05 19:19:05 -0800539 return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800540#else
541 /* sp0 on x86_32 is special in and around vm86 mode. */
542 return this_cpu_read_stable(cpu_current_top_of_stack);
543#endif
Andy Lutomirski8ef46a62015-03-05 19:19:02 -0800544}
545
Andy Lutomirski33836422017-11-02 00:59:17 -0700546static inline bool on_thread_stack(void)
547{
548 return (unsigned long)(current_top_of_stack() -
549 current_stack_pointer) < THREAD_SIZE;
550}
551
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100552#ifdef CONFIG_PARAVIRT
553#include <asm/paravirt.h>
554#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100555#define __cpuid native_cpuid
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100556
Andy Lutomirskida51da12017-11-02 00:59:10 -0700557static inline void load_sp0(unsigned long sp0)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100558{
Andy Lutomirskida51da12017-11-02 00:59:10 -0700559 native_load_sp0(sp0);
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100560}
561
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100562#define set_iopl_mask native_set_iopl_mask
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100563#endif /* CONFIG_PARAVIRT */
564
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100565/* Free all resources held by a thread. */
566extern void release_thread(struct task_struct *);
567
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100568unsigned long get_wchan(struct task_struct *p);
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100569
570/*
571 * Generic CPUID function
572 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
573 * resulting in stale register contents being returned.
574 */
575static inline void cpuid(unsigned int op,
576 unsigned int *eax, unsigned int *ebx,
577 unsigned int *ecx, unsigned int *edx)
578{
579 *eax = op;
580 *ecx = 0;
581 __cpuid(eax, ebx, ecx, edx);
582}
583
584/* Some CPUID calls want 'count' to be placed in ecx */
585static inline void cpuid_count(unsigned int op, int count,
586 unsigned int *eax, unsigned int *ebx,
587 unsigned int *ecx, unsigned int *edx)
588{
589 *eax = op;
590 *ecx = count;
591 __cpuid(eax, ebx, ecx, edx);
592}
593
594/*
595 * CPUID functions returning a single datum
596 */
597static inline unsigned int cpuid_eax(unsigned int op)
598{
599 unsigned int eax, ebx, ecx, edx;
600
601 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100602
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100603 return eax;
604}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100605
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100606static inline unsigned int cpuid_ebx(unsigned int op)
607{
608 unsigned int eax, ebx, ecx, edx;
609
610 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100611
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100612 return ebx;
613}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100614
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100615static inline unsigned int cpuid_ecx(unsigned int op)
616{
617 unsigned int eax, ebx, ecx, edx;
618
619 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100620
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100621 return ecx;
622}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100623
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100624static inline unsigned int cpuid_edx(unsigned int op)
625{
626 unsigned int eax, ebx, ecx, edx;
627
628 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100629
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100630 return edx;
631}
632
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100633/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
Denys Vlasenko0b101e62015-09-24 14:02:29 +0200634static __always_inline void rep_nop(void)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100635{
Joe Perchescca2e6f2008-03-23 01:03:15 -0700636 asm volatile("rep; nop" ::: "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100637}
638
Denys Vlasenko0b101e62015-09-24 14:02:29 +0200639static __always_inline void cpu_relax(void)
Ingo Molnar4d46a892008-02-21 04:24:40 +0100640{
641 rep_nop();
642}
643
Andy Lutomirskic198b122016-12-09 10:24:08 -0800644/*
645 * This function forces the icache and prefetched instruction stream to
646 * catch up with reality in two very specific cases:
647 *
648 * a) Text was modified using one virtual address and is about to be executed
649 * from the same physical page at a different virtual address.
650 *
651 * b) Text was modified on a different CPU, may subsequently be
652 * executed on this CPU, and you want to make sure the new version
653 * gets executed. This generally means you're calling this in a IPI.
654 *
655 * If you're calling this for a different reason, you're probably doing
656 * it wrong.
657 */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100658static inline void sync_core(void)
659{
Andy Lutomirskic198b122016-12-09 10:24:08 -0800660 /*
661 * There are quite a few ways to do this. IRET-to-self is nice
662 * because it works on every CPU, at any CPL (so it's compatible
663 * with paravirtualization), and it never exits to a hypervisor.
664 * The only down sides are that it's a bit slow (it seems to be
665 * a bit more than 2x slower than the fastest options) and that
666 * it unmasks NMIs. The "push %cs" is needed because, in
667 * paravirtual environments, __KERNEL_CS may not be a valid CS
668 * value when we do IRET directly.
669 *
670 * In case NMI unmasking or performance ever becomes a problem,
671 * the next best option appears to be MOV-to-CR2 and an
672 * unconditional jump. That sequence also works on all CPUs,
Juergen Grossecda85e2017-08-16 19:31:57 +0200673 * but it will fault at CPL3 (i.e. Xen PV).
Andy Lutomirskic198b122016-12-09 10:24:08 -0800674 *
675 * CPUID is the conventional way, but it's nasty: it doesn't
676 * exist on some 486-like CPUs, and it usually exits to a
677 * hypervisor.
678 *
679 * Like all of Linux's memory ordering operations, this is a
680 * compiler barrier as well.
681 */
Andy Lutomirski1c52d852016-12-09 10:24:05 -0800682#ifdef CONFIG_X86_32
Andy Lutomirskic198b122016-12-09 10:24:08 -0800683 asm volatile (
684 "pushfl\n\t"
685 "pushl %%cs\n\t"
686 "pushl $1f\n\t"
687 "iret\n\t"
688 "1:"
Josh Poimboeuff5caf622017-09-20 16:24:33 -0500689 : ASM_CALL_CONSTRAINT : : "memory");
H. Peter Anvin45c39fb2012-11-28 11:50:30 -0800690#else
Andy Lutomirskic198b122016-12-09 10:24:08 -0800691 unsigned int tmp;
692
693 asm volatile (
Josh Poimboeuf76846bf2017-07-11 10:33:45 -0500694 UNWIND_HINT_SAVE
Andy Lutomirskic198b122016-12-09 10:24:08 -0800695 "mov %%ss, %0\n\t"
696 "pushq %q0\n\t"
697 "pushq %%rsp\n\t"
698 "addq $8, (%%rsp)\n\t"
699 "pushfq\n\t"
700 "mov %%cs, %0\n\t"
701 "pushq %q0\n\t"
702 "pushq $1f\n\t"
703 "iretq\n\t"
Josh Poimboeuf76846bf2017-07-11 10:33:45 -0500704 UNWIND_HINT_RESTORE
Andy Lutomirskic198b122016-12-09 10:24:08 -0800705 "1:"
Josh Poimboeuff5caf622017-09-20 16:24:33 -0500706 : "=&r" (tmp), ASM_CALL_CONSTRAINT : : "cc", "memory");
Ben Hutchings5367b682009-09-10 02:53:50 +0100707#endif
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100708}
709
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100710extern void select_idle_routine(const struct cpuinfo_x86 *c);
Borislav Petkov07c94a32016-12-09 19:29:11 +0100711extern void amd_e400_c1e_apic_setup(void);
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100712
Ingo Molnar4d46a892008-02-21 04:24:40 +0100713extern unsigned long boot_option_idle_override;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100714
Thomas Renningerd1896042010-11-03 17:06:14 +0100715enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
Len Brown69fb3672013-02-10 01:38:39 -0500716 IDLE_POLL};
Thomas Renningerd1896042010-11-03 17:06:14 +0100717
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100718extern void enable_sep_cpu(void);
719extern int sysenter_setup(void);
720
Jan Kiszka29c84392010-05-20 21:04:29 -0500721extern void early_trap_init(void);
H. Peter Anvin8170e6b2013-01-24 12:19:52 -0800722void early_trap_pf_init(void);
Jan Kiszka29c84392010-05-20 21:04:29 -0500723
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100724/* Defined in head.S */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100725extern struct desc_ptr early_gdt_descr;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100726
727extern void cpu_set_gdt(int);
Brian Gerst552be872009-01-30 17:47:53 +0900728extern void switch_to_new_gdt(int);
Thomas Garnier45fc8752017-03-14 10:05:08 -0700729extern void load_direct_gdt(int);
Thomas Garnier69218e42017-03-14 10:05:07 -0700730extern void load_fixmap_gdt(int);
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900731extern void load_percpu_segment(int);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100732extern void cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100733
Markus Metzgerc2724772008-12-11 13:49:59 +0100734static inline unsigned long get_debugctlmsr(void)
735{
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100736 unsigned long debugctlmsr = 0;
Markus Metzgerc2724772008-12-11 13:49:59 +0100737
738#ifndef CONFIG_X86_DEBUGCTLMSR
739 if (boot_cpu_data.x86 < 6)
740 return 0;
741#endif
742 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
743
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100744 return debugctlmsr;
Markus Metzgerc2724772008-12-11 13:49:59 +0100745}
746
Jan Beulich5b0e5082008-03-10 13:11:17 +0000747static inline void update_debugctlmsr(unsigned long debugctlmsr)
748{
749#ifndef CONFIG_X86_DEBUGCTLMSR
750 if (boot_cpu_data.x86 < 6)
751 return;
752#endif
753 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
754}
755
Oleg Nesterov9bd11902012-09-03 15:24:17 +0200756extern void set_task_blockstep(struct task_struct *task, bool on);
757
Ingo Molnar4d46a892008-02-21 04:24:40 +0100758/* Boot loader type from the setup header: */
759extern int bootloader_type;
H. Peter Anvin50312962009-05-07 16:54:11 -0700760extern int bootloader_version;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100761
Ingo Molnar4d46a892008-02-21 04:24:40 +0100762extern char ignore_fpu_irq;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100763
764#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
765#define ARCH_HAS_PREFETCHW
766#define ARCH_HAS_SPINLOCK_PREFETCH
767
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100768#ifdef CONFIG_X86_32
Borislav Petkova930dc42015-01-18 17:48:18 +0100769# define BASE_PREFETCH ""
Ingo Molnar4d46a892008-02-21 04:24:40 +0100770# define ARCH_HAS_PREFETCH
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100771#else
Borislav Petkova930dc42015-01-18 17:48:18 +0100772# define BASE_PREFETCH "prefetcht0 %P1"
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100773#endif
774
Ingo Molnar4d46a892008-02-21 04:24:40 +0100775/*
776 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
777 *
778 * It's not worth to care about 3dnow prefetches for the K6
779 * because they are microcoded there and very slow.
780 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100781static inline void prefetch(const void *x)
782{
Borislav Petkova930dc42015-01-18 17:48:18 +0100783 alternative_input(BASE_PREFETCH, "prefetchnta %P1",
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100784 X86_FEATURE_XMM,
Borislav Petkova930dc42015-01-18 17:48:18 +0100785 "m" (*(const char *)x));
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100786}
787
Ingo Molnar4d46a892008-02-21 04:24:40 +0100788/*
789 * 3dnow prefetch to get an exclusive cache line.
790 * Useful for spinlocks to avoid one state transition in the
791 * cache coherency protocol:
792 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100793static inline void prefetchw(const void *x)
794{
Borislav Petkova930dc42015-01-18 17:48:18 +0100795 alternative_input(BASE_PREFETCH, "prefetchw %P1",
796 X86_FEATURE_3DNOWPREFETCH,
797 "m" (*(const char *)x));
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100798}
799
Ingo Molnar4d46a892008-02-21 04:24:40 +0100800static inline void spin_lock_prefetch(const void *x)
801{
802 prefetchw(x);
803}
804
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -0700805#define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
806 TOP_OF_KERNEL_STACK_PADDING)
807
Andy Lutomirski35001302017-11-02 00:59:11 -0700808#define task_top_of_stack(task) ((unsigned long)(task_pt_regs(task) + 1))
809
Andy Lutomirskid375cf12017-11-02 00:59:16 -0700810#define task_pt_regs(task) \
811({ \
812 unsigned long __ptr = (unsigned long)task_stack_page(task); \
813 __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
814 ((struct pt_regs *)__ptr) - 1; \
815})
816
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100817#ifdef CONFIG_X86_32
818/*
819 * User space process size: 3GB (default).
820 */
Dmitry Safonov8f3e4742017-03-06 17:17:18 +0300821#define IA32_PAGE_OFFSET PAGE_OFFSET
Ingo Molnar4d46a892008-02-21 04:24:40 +0100822#define TASK_SIZE PAGE_OFFSET
Kirill A. Shutemovb569bab2017-07-17 01:59:52 +0300823#define TASK_SIZE_LOW TASK_SIZE
Ingo Molnard9517342009-02-20 23:32:28 +0100824#define TASK_SIZE_MAX TASK_SIZE
Kirill A. Shutemov44b04912017-07-17 01:59:51 +0300825#define DEFAULT_MAP_WINDOW TASK_SIZE
Ingo Molnar4d46a892008-02-21 04:24:40 +0100826#define STACK_TOP TASK_SIZE
827#define STACK_TOP_MAX STACK_TOP
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100828
Ingo Molnar4d46a892008-02-21 04:24:40 +0100829#define INIT_THREAD { \
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -0700830 .sp0 = TOP_OF_INIT_STACK, \
Ingo Molnar4d46a892008-02-21 04:24:40 +0100831 .sysenter_cs = __KERNEL_CS, \
832 .io_bitmap_ptr = NULL, \
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700833 .addr_limit = KERNEL_DS, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100834}
835
Ingo Molnar4d46a892008-02-21 04:24:40 +0100836#define KSTK_ESP(task) (task_pt_regs(task)->sp)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100837
838#else
839/*
Andy Lutomirski07114f02014-11-04 15:46:21 -0800840 * User space process size. 47bits minus one guard page. The guard
841 * page is necessary on Intel CPUs: if a SYSCALL instruction is at
842 * the highest possible canonical userspace address, then that
843 * syscall will enter the kernel with a non-canonical return
844 * address, and SYSRET will explode dangerously. We avoid this
845 * particular problem by preventing anything from being mapped
846 * at the maximum canonical address.
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100847 */
Kirill A. Shutemovee00f4a2017-07-17 01:59:53 +0300848#define TASK_SIZE_MAX ((1UL << __VIRTUAL_MASK_SHIFT) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100849
Kirill A. Shutemovee00f4a2017-07-17 01:59:53 +0300850#define DEFAULT_MAP_WINDOW ((1UL << 47) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100851
852/* This decides where the kernel will search for a free chunk of vm
853 * space during mmap's.
854 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100855#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
856 0xc0000000 : 0xFFFFe000)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100857
Kirill A. Shutemovb569bab2017-07-17 01:59:52 +0300858#define TASK_SIZE_LOW (test_thread_flag(TIF_ADDR32) ? \
859 IA32_PAGE_OFFSET : DEFAULT_MAP_WINDOW)
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800860#define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100861 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800862#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100863 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100864
Kirill A. Shutemovb569bab2017-07-17 01:59:52 +0300865#define STACK_TOP TASK_SIZE_LOW
Ingo Molnard9517342009-02-20 23:32:28 +0100866#define STACK_TOP_MAX TASK_SIZE_MAX
David Howells922a70d2008-02-08 04:19:26 -0800867
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700868#define INIT_THREAD { \
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700869 .addr_limit = KERNEL_DS, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100870}
871
Stefani Seibold89240ba2009-11-03 10:22:40 +0100872extern unsigned long KSTK_ESP(struct task_struct *task);
H. J. Lud046ff82012-02-14 13:49:48 -0800873
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100874#endif /* CONFIG_X86_64 */
875
Ingo Molnar513ad842008-02-21 05:18:40 +0100876extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
877 unsigned long new_sp);
878
Ingo Molnar4d46a892008-02-21 04:24:40 +0100879/*
880 * This decides where the kernel will search for a free chunk of vm
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100881 * space during mmap's.
882 */
Dmitry Safonov8f3e4742017-03-06 17:17:18 +0300883#define __TASK_UNMAPPED_BASE(task_size) (PAGE_ALIGN(task_size / 3))
Kirill A. Shutemovb569bab2017-07-17 01:59:52 +0300884#define TASK_UNMAPPED_BASE __TASK_UNMAPPED_BASE(TASK_SIZE_LOW)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100885
Ingo Molnar4d46a892008-02-21 04:24:40 +0100886#define KSTK_EIP(task) (task_pt_regs(task)->ip)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100887
Erik Bosman529e25f2008-04-14 00:24:18 +0200888/* Get/set a process' ability to use the timestamp counter instruction */
889#define GET_TSC_CTL(adr) get_tsc_mode((adr))
890#define SET_TSC_CTL(val) set_tsc_mode((val))
891
892extern int get_tsc_mode(unsigned long adr);
893extern int set_tsc_mode(unsigned int val);
894
Kyle Hueye9ea1e72017-03-20 01:16:26 -0700895DECLARE_PER_CPU(u64, msr_misc_features_shadow);
896
Dave Hansenfe3d1972014-11-14 07:18:29 -0800897/* Register/unregister a process' MPX related resource */
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700898#define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
899#define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
Dave Hansenfe3d1972014-11-14 07:18:29 -0800900
901#ifdef CONFIG_X86_INTEL_MPX
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700902extern int mpx_enable_management(void);
903extern int mpx_disable_management(void);
Dave Hansenfe3d1972014-11-14 07:18:29 -0800904#else
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700905static inline int mpx_enable_management(void)
Dave Hansenfe3d1972014-11-14 07:18:29 -0800906{
907 return -EINVAL;
908}
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700909static inline int mpx_disable_management(void)
Dave Hansenfe3d1972014-11-14 07:18:29 -0800910{
911 return -EINVAL;
912}
913#endif /* CONFIG_X86_INTEL_MPX */
914
Borislav Petkovbc8e80d2017-06-13 18:28:30 +0200915#ifdef CONFIG_CPU_SUP_AMD
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800916extern u16 amd_get_nb_id(int cpu);
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +0200917extern u32 amd_get_nodes_per_socket(void);
Borislav Petkovbc8e80d2017-06-13 18:28:30 +0200918#else
919static inline u16 amd_get_nb_id(int cpu) { return 0; }
920static inline u32 amd_get_nodes_per_socket(void) { return 0; }
921#endif
Andreas Herrmann6a812692009-09-16 11:33:40 +0200922
Jason Wang96e39ac2013-07-25 16:54:32 +0800923static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
924{
925 uint32_t base, eax, signature[3];
926
927 for (base = 0x40000000; base < 0x40010000; base += 0x100) {
928 cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
929
930 if (!memcmp(sig, signature, 12) &&
931 (leaves == 0 || ((eax - base) >= leaves)))
932 return base;
933 }
934
935 return 0;
936}
937
David Howellsf05e7982012-03-28 18:11:12 +0100938extern unsigned long arch_align_stack(unsigned long sp);
939extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
940
941void default_idle(void);
Len Brown6a377dd2013-02-09 23:08:07 -0500942#ifdef CONFIG_XEN
943bool xen_set_default_idle(void);
944#else
945#define xen_set_default_idle 0
946#endif
David Howellsf05e7982012-03-28 18:11:12 +0100947
948void stop_this_cpu(void *dummy);
Borislav Petkov4d067d82013-05-09 12:02:29 +0200949void df_debug(struct pt_regs *regs, long error_code);
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700950#endif /* _ASM_X86_PROCESSOR_H */