blob: e492bc94dc679386958ac320dbf3283fbb02d436 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/* PCI config space */
37
38#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070039#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070040#define GC_CLOCK_133_200 (0 << 0)
41#define GC_CLOCK_100_200 (1 << 0)
42#define GC_CLOCK_100_133 (2 << 0)
43#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080044#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070045#define GCFGC 0xf0 /* 915+ only */
46#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
47#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
48#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020049#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
51#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
52#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
53#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
54#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070056#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
57#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
58#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
59#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
60#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
61#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
62#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
63#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
64#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
65#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
66#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
67#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
68#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
69#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
70#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
71#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
72#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
73#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
74#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010075#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
76
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070077
78/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070079#define I965_GDRST 0xc0 /* PCI config register */
80#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070081#define GRDOM_FULL (0<<2)
82#define GRDOM_RENDER (1<<2)
83#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070084#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020085#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070087#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
Daniel Vetter5eb719c2012-02-09 17:15:48 +010095#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
Eric Anholtcff458c2010-11-18 09:31:14 +0800102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100108#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
109#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
110#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
111#define PP_DIR_DCLV_2G 0xffffffff
112
Ben Widawsky94e409c2013-11-04 22:29:36 -0800113#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
114#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
115
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100116#define GAM_ECOCHK 0x4090
117#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700118#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100119#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
120#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300121#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
122#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
123#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
124#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
125#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100126
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200127#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300128#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200129#define ECOBITS_PPGTT_CACHE64B (3<<8)
130#define ECOBITS_PPGTT_CACHE4B (0<<8)
131
Daniel Vetterbe901a52012-04-11 20:42:39 +0200132#define GAB_CTL 0x24000
133#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
134
Jesse Barnes585fb112008-07-29 11:54:06 -0700135/* VGA stuff */
136
137#define VGA_ST01_MDA 0x3ba
138#define VGA_ST01_CGA 0x3da
139
140#define VGA_MSR_WRITE 0x3c2
141#define VGA_MSR_READ 0x3cc
142#define VGA_MSR_MEM_EN (1<<1)
143#define VGA_MSR_CGA_MODE (1<<0)
144
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300145#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100146#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300147#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700148
149#define VGA_AR_INDEX 0x3c0
150#define VGA_AR_VID_EN (1<<5)
151#define VGA_AR_DATA_WRITE 0x3c0
152#define VGA_AR_DATA_READ 0x3c1
153
154#define VGA_GR_INDEX 0x3ce
155#define VGA_GR_DATA 0x3cf
156/* GR05 */
157#define VGA_GR_MEM_READ_MODE_SHIFT 3
158#define VGA_GR_MEM_READ_MODE_PLANE 1
159/* GR06 */
160#define VGA_GR_MEM_MODE_MASK 0xc
161#define VGA_GR_MEM_MODE_SHIFT 2
162#define VGA_GR_MEM_A0000_AFFFF 0
163#define VGA_GR_MEM_A0000_BFFFF 1
164#define VGA_GR_MEM_B0000_B7FFF 2
165#define VGA_GR_MEM_B0000_BFFFF 3
166
167#define VGA_DACMASK 0x3c6
168#define VGA_DACRX 0x3c7
169#define VGA_DACWX 0x3c8
170#define VGA_DACDATA 0x3c9
171
172#define VGA_CR_INDEX_MDA 0x3b4
173#define VGA_CR_DATA_MDA 0x3b5
174#define VGA_CR_INDEX_CGA 0x3d4
175#define VGA_CR_DATA_CGA 0x3d5
176
177/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800178 * Instruction field definitions used by the command parser
179 */
180#define INSTR_CLIENT_SHIFT 29
181#define INSTR_CLIENT_MASK 0xE0000000
182#define INSTR_MI_CLIENT 0x0
183#define INSTR_BC_CLIENT 0x2
184#define INSTR_RC_CLIENT 0x3
185#define INSTR_SUBCLIENT_SHIFT 27
186#define INSTR_SUBCLIENT_MASK 0x18000000
187#define INSTR_MEDIA_SUBCLIENT 0x2
188
189/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700190 * Memory interface instructions used by the kernel
191 */
192#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
193
194#define MI_NOOP MI_INSTR(0, 0)
195#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
196#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200197#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700198#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
199#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
200#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
201#define MI_FLUSH MI_INSTR(0x04, 0)
202#define MI_READ_FLUSH (1 << 0)
203#define MI_EXE_FLUSH (1 << 1)
204#define MI_NO_WRITE_FLUSH (1 << 2)
205#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
206#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800207#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800208#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
209#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
210#define MI_ARB_ENABLE (1<<0)
211#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700212#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800213#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
214#define MI_SUSPEND_FLUSH_EN (1<<0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400215#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200216#define MI_OVERLAY_CONTINUE (0x0<<21)
217#define MI_OVERLAY_ON (0x1<<21)
218#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700219#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500220#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700221#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500222#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200223/* IVB has funny definitions for which plane to flip. */
224#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
225#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
226#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
227#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
228#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
229#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawsky0e792842013-12-16 20:50:37 -0800230#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
231#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
232#define MI_SEMAPHORE_UPDATE (1<<21)
233#define MI_SEMAPHORE_COMPARE (1<<20)
234#define MI_SEMAPHORE_REGISTER (1<<18)
235#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
236#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
237#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
238#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
239#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
240#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
241#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
242#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
243#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
244#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
245#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
246#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100247#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
248#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800249#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
250#define MI_MM_SPACE_GTT (1<<8)
251#define MI_MM_SPACE_PHYSICAL (0<<8)
252#define MI_SAVE_EXT_STATE_EN (1<<3)
253#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800254#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800255#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700256#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
257#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
258#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
259#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000260/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
261 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
262 * simply ignores the register load under certain conditions.
263 * - One can actually load arbitrary many arbitrary registers: Simply issue x
264 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
265 */
266#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilsonffe74d72013-08-26 20:58:12 +0100267#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800268#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000269#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700270#define MI_FLUSH_DW_STORE_INDEX (1<<21)
271#define MI_INVALIDATE_TLB (1<<18)
272#define MI_FLUSH_DW_OP_STOREDW (1<<14)
273#define MI_INVALIDATE_BSD (1<<7)
274#define MI_FLUSH_DW_USE_GTT (1<<2)
275#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700276#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100277#define MI_BATCH_NON_SECURE (1)
278/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800279#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100280#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800281#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700282#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100283#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700284#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800285
Rodrigo Vivi94353732013-08-28 16:45:46 -0300286
287#define MI_PREDICATE_RESULT_2 (0x2214)
288#define LOWER_SLICE_ENABLED (1<<0)
289#define LOWER_SLICE_DISABLED (0<<0)
290
Jesse Barnes585fb112008-07-29 11:54:06 -0700291/*
292 * 3D instructions used by the kernel
293 */
294#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
295
296#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
297#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
298#define SC_UPDATE_SCISSOR (0x1<<1)
299#define SC_ENABLE_MASK (0x1<<0)
300#define SC_ENABLE (0x1<<0)
301#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
302#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
303#define SCI_YMIN_MASK (0xffff<<16)
304#define SCI_XMIN_MASK (0xffff<<0)
305#define SCI_YMAX_MASK (0xffff<<16)
306#define SCI_XMAX_MASK (0xffff<<0)
307#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
308#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
309#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
310#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
311#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
312#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
313#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
314#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
315#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
316#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
317#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
318#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
319#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
320#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
321#define BLT_DEPTH_8 (0<<24)
322#define BLT_DEPTH_16_565 (1<<24)
323#define BLT_DEPTH_16_1555 (2<<24)
324#define BLT_DEPTH_32 (3<<24)
325#define BLT_ROP_GXCOPY (0xcc<<16)
326#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
327#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
328#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
329#define ASYNC_FLIP (1<<22)
330#define DISPLAY_PLANE_A (0<<20)
331#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200332#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200333#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200334#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700335#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200336#define PIPE_CONTROL_QW_WRITE (1<<14)
337#define PIPE_CONTROL_DEPTH_STALL (1<<13)
338#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200339#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200340#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
341#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
342#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
343#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200344#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
345#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
346#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200347#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200348#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700349#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700350
Brad Volkin3a6fa982014-02-18 10:15:47 -0800351/*
352 * Commands used only by the command parser
353 */
354#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
355#define MI_ARB_CHECK MI_INSTR(0x05, 0)
356#define MI_RS_CONTROL MI_INSTR(0x06, 0)
357#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
358#define MI_PREDICATE MI_INSTR(0x0C, 0)
359#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
360#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
361#define MI_URB_CLEAR MI_INSTR(0x19, 0)
362#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
363#define MI_CLFLUSH MI_INSTR(0x27, 0)
364#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
365#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
366#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
367#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
368#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
369#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
370
371#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
372#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
373#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
374#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
375#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
376 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
377#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
378 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
379#define GFX_OP_3DSTATE_SO_DECL_LIST \
380 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
381
382#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
383 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
384#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
385 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
386#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
387 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
388#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
389 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
390#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
391 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
392
393#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
394
395#define COLOR_BLT ((0x2<<29)|(0x40<<22))
396#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100397
398/*
399 * Reset registers
400 */
401#define DEBUG_RESET_I830 0x6070
402#define DEBUG_RESET_FULL (1<<7)
403#define DEBUG_RESET_RENDER (1<<8)
404#define DEBUG_RESET_DISPLAY (1<<9)
405
Jesse Barnes57f350b2012-03-28 13:39:25 -0700406/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300407 * IOSF sideband
408 */
409#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
410#define IOSF_DEVFN_SHIFT 24
411#define IOSF_OPCODE_SHIFT 16
412#define IOSF_PORT_SHIFT 8
413#define IOSF_BYTE_ENABLES_SHIFT 4
414#define IOSF_BAR_SHIFT 1
415#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800416#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300417#define IOSF_PORT_PUNIT 0x4
418#define IOSF_PORT_NC 0x11
419#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300420#define IOSF_PORT_GPIO_NC 0x13
421#define IOSF_PORT_CCK 0x14
422#define IOSF_PORT_CCU 0xA9
423#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530424#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300425#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
426#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
427
Jesse Barnes30a970c2013-11-04 13:48:12 -0800428/* See configdb bunit SB addr map */
429#define BUNIT_REG_BISOC 0x11
430
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300431#define PUNIT_OPCODE_REG_READ 6
432#define PUNIT_OPCODE_REG_WRITE 7
433
Jesse Barnes30a970c2013-11-04 13:48:12 -0800434#define PUNIT_REG_DSPFREQ 0x36
435#define DSPFREQSTAT_SHIFT 30
436#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
437#define DSPFREQGUAR_SHIFT 14
438#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Imre Deaka30180a2014-03-04 19:23:02 +0200439
440/* See the PUNIT HAS v0.8 for the below bits */
441enum punit_power_well {
442 PUNIT_POWER_WELL_RENDER = 0,
443 PUNIT_POWER_WELL_MEDIA = 1,
444 PUNIT_POWER_WELL_DISP2D = 3,
445 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
446 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
447 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
448 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
449 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
450 PUNIT_POWER_WELL_DPIO_RX0 = 10,
451 PUNIT_POWER_WELL_DPIO_RX1 = 11,
452
453 PUNIT_POWER_WELL_NUM,
454};
455
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800456#define PUNIT_REG_PWRGT_CTRL 0x60
457#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200458#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
459#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
460#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
461#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
462#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800463
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300464#define PUNIT_REG_GPU_LFM 0xd3
465#define PUNIT_REG_GPU_FREQ_REQ 0xd4
466#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300467#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300468#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
469
470#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
471#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
472
473#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
474#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
475#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
476#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
477#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
478#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
479#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
480#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
481#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
482#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
483
ymohanmabe4fc042013-08-27 23:40:56 +0300484/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800485#define CCK_FUSE_REG 0x8
486#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300487#define CCK_REG_DSI_PLL_FUSE 0x44
488#define CCK_REG_DSI_PLL_CONTROL 0x48
489#define DSI_PLL_VCO_EN (1 << 31)
490#define DSI_PLL_LDO_GATE (1 << 30)
491#define DSI_PLL_P1_POST_DIV_SHIFT 17
492#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
493#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
494#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
495#define DSI_PLL_MUX_MASK (3 << 9)
496#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
497#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
498#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
499#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
500#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
501#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
502#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
503#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
504#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
505#define DSI_PLL_LOCK (1 << 0)
506#define CCK_REG_DSI_PLL_DIVIDER 0x4c
507#define DSI_PLL_LFSR (1 << 31)
508#define DSI_PLL_FRACTION_EN (1 << 30)
509#define DSI_PLL_FRAC_COUNTER_SHIFT 27
510#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
511#define DSI_PLL_USYNC_CNT_SHIFT 18
512#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
513#define DSI_PLL_N1_DIV_SHIFT 16
514#define DSI_PLL_N1_DIV_MASK (3 << 16)
515#define DSI_PLL_M1_DIV_SHIFT 0
516#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800517#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
ymohanmabe4fc042013-08-27 23:40:56 +0300518
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300519/*
520 * DPIO - a special bus for various display related registers to hide behind
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200521 *
522 * DPIO is VLV only.
Daniel Vetter598fac62013-04-18 22:01:46 +0200523 *
524 * Note: digital port B is DDI0, digital pot C is DDI1
Jesse Barnes57f350b2012-03-28 13:39:25 -0700525 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300526#define DPIO_DEVFN 0
527#define DPIO_OPCODE_REG_WRITE 1
528#define DPIO_OPCODE_REG_READ 0
529
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200530#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700531#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
532#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
533#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700534#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700535
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800536#define DPIO_PHY(pipe) ((pipe) >> 1)
537#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
538
Daniel Vetter598fac62013-04-18 22:01:46 +0200539/*
540 * Per pipe/PLL DPIO regs
541 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800542#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700543#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200544#define DPIO_POST_DIV_DAC 0
545#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
546#define DPIO_POST_DIV_LVDS1 2
547#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700548#define DPIO_K_SHIFT (24) /* 4 bits */
549#define DPIO_P1_SHIFT (21) /* 3 bits */
550#define DPIO_P2_SHIFT (16) /* 5 bits */
551#define DPIO_N_SHIFT (12) /* 4 bits */
552#define DPIO_ENABLE_CALIBRATION (1<<11)
553#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
554#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800555#define _VLV_PLL_DW3_CH1 0x802c
556#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700557
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800558#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700559#define DPIO_REFSEL_OVERRIDE 27
560#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
561#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
562#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530563#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700564#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
565#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800566#define _VLV_PLL_DW5_CH1 0x8034
567#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700568
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800569#define _VLV_PLL_DW7_CH0 0x801c
570#define _VLV_PLL_DW7_CH1 0x803c
571#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700572
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800573#define _VLV_PLL_DW8_CH0 0x8040
574#define _VLV_PLL_DW8_CH1 0x8060
575#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200576
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800577#define VLV_PLL_DW9_BCAST 0xc044
578#define _VLV_PLL_DW9_CH0 0x8044
579#define _VLV_PLL_DW9_CH1 0x8064
580#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200581
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800582#define _VLV_PLL_DW10_CH0 0x8048
583#define _VLV_PLL_DW10_CH1 0x8068
584#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200585
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800586#define _VLV_PLL_DW11_CH0 0x804c
587#define _VLV_PLL_DW11_CH1 0x806c
588#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700589
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800590/* Spec for ref block start counts at DW10 */
591#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200592
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800593#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100594
Daniel Vetter598fac62013-04-18 22:01:46 +0200595/*
596 * Per DDI channel DPIO regs
597 */
598
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800599#define _VLV_PCS_DW0_CH0 0x8200
600#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200601#define DPIO_PCS_TX_LANE2_RESET (1<<16)
602#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800603#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200604
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800605#define _VLV_PCS_DW1_CH0 0x8204
606#define _VLV_PCS_DW1_CH1 0x8404
Daniel Vetter598fac62013-04-18 22:01:46 +0200607#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
608#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
609#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
610#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800611#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200612
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800613#define _VLV_PCS_DW8_CH0 0x8220
614#define _VLV_PCS_DW8_CH1 0x8420
615#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200616
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800617#define _VLV_PCS01_DW8_CH0 0x0220
618#define _VLV_PCS23_DW8_CH0 0x0420
619#define _VLV_PCS01_DW8_CH1 0x2620
620#define _VLV_PCS23_DW8_CH1 0x2820
621#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
622#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200623
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800624#define _VLV_PCS_DW9_CH0 0x8224
625#define _VLV_PCS_DW9_CH1 0x8424
626#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200627
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800628#define _VLV_PCS_DW11_CH0 0x822c
629#define _VLV_PCS_DW11_CH1 0x842c
630#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200631
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800632#define _VLV_PCS_DW12_CH0 0x8230
633#define _VLV_PCS_DW12_CH1 0x8430
634#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200635
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800636#define _VLV_PCS_DW14_CH0 0x8238
637#define _VLV_PCS_DW14_CH1 0x8438
638#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200639
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800640#define _VLV_PCS_DW23_CH0 0x825c
641#define _VLV_PCS_DW23_CH1 0x845c
642#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200643
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800644#define _VLV_TX_DW2_CH0 0x8288
645#define _VLV_TX_DW2_CH1 0x8488
646#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200647
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800648#define _VLV_TX_DW3_CH0 0x828c
649#define _VLV_TX_DW3_CH1 0x848c
650#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
651
652#define _VLV_TX_DW4_CH0 0x8290
653#define _VLV_TX_DW4_CH1 0x8490
654#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
655
656#define _VLV_TX3_DW4_CH0 0x690
657#define _VLV_TX3_DW4_CH1 0x2a90
658#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
659
660#define _VLV_TX_DW5_CH0 0x8294
661#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200662#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800663#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200664
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800665#define _VLV_TX_DW11_CH0 0x82ac
666#define _VLV_TX_DW11_CH1 0x84ac
667#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200668
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800669#define _VLV_TX_DW14_CH0 0x82b8
670#define _VLV_TX_DW14_CH1 0x84b8
671#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530672
Jesse Barnes585fb112008-07-29 11:54:06 -0700673/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800674 * Fence registers
675 */
676#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700677#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800678#define I830_FENCE_START_MASK 0x07f80000
679#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800680#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800681#define I830_FENCE_PITCH_SHIFT 4
682#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200683#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700684#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200685#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800686
687#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800688#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800689
690#define FENCE_REG_965_0 0x03000
691#define I965_FENCE_PITCH_SHIFT 2
692#define I965_FENCE_TILING_Y_SHIFT 1
693#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200694#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800695
Eric Anholt4e901fd2009-10-26 16:44:17 -0700696#define FENCE_REG_SANDYBRIDGE_0 0x100000
697#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300698#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700699
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100700/* control register for cpu gtt access */
701#define TILECTL 0x101000
702#define TILECTL_SWZCTL (1 << 0)
703#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
704#define TILECTL_BACKSNOOP_DIS (1 << 3)
705
Jesse Barnesde151cf2008-11-12 10:03:55 -0800706/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700707 * Instruction and interrupt control regs
708 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700709#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200710#define RENDER_RING_BASE 0x02000
711#define BSD_RING_BASE 0x04000
712#define GEN6_BSD_RING_BASE 0x12000
Ben Widawsky1950de12013-05-28 19:22:20 -0700713#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +0100714#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200715#define RING_TAIL(base) ((base)+0x30)
716#define RING_HEAD(base) ((base)+0x34)
717#define RING_START(base) ((base)+0x38)
718#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000719#define RING_SYNC_0(base) ((base)+0x40)
720#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -0700721#define RING_SYNC_2(base) ((base)+0x48)
722#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
723#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
724#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
725#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
726#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
727#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
728#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
729#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
730#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
731#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
732#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
733#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -0700734#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +0000735#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200736#define RING_HWS_PGA(base) ((base)+0x80)
737#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100738#define ARB_MODE 0x04030
739#define ARB_MODE_SWIZZLE_SNB (1<<4)
740#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ben Widawsky31a53362013-11-02 21:07:04 -0700741#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -0700742#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -0700743#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -0700744#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100745#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -0700746#define RING_FAULT_GTTSEL_MASK (1<<11)
747#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
748#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
749#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100750#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800751#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -0700752#define BSD_HWS_PGA_GEN7 (0x04180)
753#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700754#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200755#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +0000756#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000757#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000758#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700759#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700760#define TAIL_ADDR 0x001FFFF8
761#define HEAD_WRAP_COUNT 0xFFE00000
762#define HEAD_WRAP_ONE 0x00200000
763#define HEAD_ADDR 0x001FFFFC
764#define RING_NR_PAGES 0x001FF000
765#define RING_REPORT_MASK 0x00000006
766#define RING_REPORT_64K 0x00000002
767#define RING_REPORT_128K 0x00000004
768#define RING_NO_REPORT 0x00000000
769#define RING_VALID_MASK 0x00000001
770#define RING_VALID 0x00000001
771#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100772#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
773#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000774#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000775#if 0
776#define PRB0_TAIL 0x02030
777#define PRB0_HEAD 0x02034
778#define PRB0_START 0x02038
779#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700780#define PRB1_TAIL 0x02040 /* 915+ only */
781#define PRB1_HEAD 0x02044 /* 915+ only */
782#define PRB1_START 0x02048 /* 915+ only */
783#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000784#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700785#define IPEIR_I965 0x02064
786#define IPEHR_I965 0x02068
787#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700788#define GEN7_INSTDONE_1 0x0206c
789#define GEN7_SC_INSTDONE 0x07100
790#define GEN7_SAMPLER_INSTDONE 0x0e160
791#define GEN7_ROW_INSTDONE 0x0e164
792#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100793#define RING_IPEIR(base) ((base)+0x64)
794#define RING_IPEHR(base) ((base)+0x68)
795#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100796#define RING_INSTPS(base) ((base)+0x70)
797#define RING_DMA_FADD(base) ((base)+0x78)
798#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530799#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700800#define INSTPS 0x02070 /* 965+ only */
801#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700802#define ACTHD_I965 0x02074
803#define HWS_PGA 0x02080
804#define HWS_ADDRESS_MASK 0xfffff000
805#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700806#define PWRCTXA 0x2088 /* 965GM+ only */
807#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700808#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700809#define IPEHR 0x0208c
810#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700811#define NOPID 0x02094
812#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200813#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +0000814#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +0200815#define RING_BBADDR(base) ((base)+0x140)
816#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -0800817
Chris Wilsonf4068392010-10-27 20:36:41 +0100818#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700819#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -0300820#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -0300821#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100822#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -0300823#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100824#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -0300825#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100826#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +0200827#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -0300828#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +0200829#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +0100830
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300831#define FPGA_DBG 0x42300
832#define FPGA_DBG_RM_NOCLAIM (1<<31)
833
Chris Wilson0f3b6842013-01-15 12:05:55 +0000834#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -0700835/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +0100836#define DERRMR_PIPEA_SCANLINE (1<<0)
837#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
838#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
839#define DERRMR_PIPEA_VBLANK (1<<3)
840#define DERRMR_PIPEA_HBLANK (1<<5)
841#define DERRMR_PIPEB_SCANLINE (1<<8)
842#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
843#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
844#define DERRMR_PIPEB_VBLANK (1<<11)
845#define DERRMR_PIPEB_HBLANK (1<<13)
846/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
847#define DERRMR_PIPEC_SCANLINE (1<<14)
848#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
849#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
850#define DERRMR_PIPEC_VBLANK (1<<21)
851#define DERRMR_PIPEC_HBLANK (1<<22)
852
Chris Wilson0f3b6842013-01-15 12:05:55 +0000853
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700854/* GM45+ chicken bits -- debug workaround bits that may be required
855 * for various sorts of correct behavior. The top 16 bits of each are
856 * the enables for writing to the corresponding low bit.
857 */
858#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100859#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700860#define _3D_CHICKEN2 0x0208c
861/* Disables pipelining of read flushes past the SF-WIZ interface.
862 * Required on all Ironlake steppings according to the B-Spec, but the
863 * particular danger of not doing so is not specified.
864 */
865# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
866#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500867#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700868#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +0200869#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
870#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700871
Eric Anholt71cf39b2010-03-08 23:41:55 -0800872#define MI_MODE 0x0209c
873# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800874# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000875# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530876# define MODE_IDLE (1 << 9)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800877
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700878#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +0200879#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +0200880#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
881#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
882#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
883#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
884#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100885#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700886
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000887#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700888#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100889#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000890#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +0000891#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000892#define GFX_SURFACE_FAULT_ENABLE (1<<12)
893#define GFX_REPLAY_MODE (1<<11)
894#define GFX_PSMI_GRANULARITY (1<<10)
895#define GFX_PPGTT_ENABLE (1<<9)
896
Daniel Vettera7e806d2012-07-11 16:27:55 +0200897#define VLV_DISPLAY_BASE 0x180000
898
Jesse Barnes585fb112008-07-29 11:54:06 -0700899#define SCPD0 0x0209c /* 915+ only */
900#define IER 0x020a0
901#define IIR 0x020a4
902#define IMR 0x020a8
903#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200904#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700905#define GCFG_DIS (1<<8)
Ville Syrjäläff763012013-01-24 15:29:52 +0200906#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
907#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
908#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
909#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
910#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -0700911#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200912#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700913#define EIR 0x020b0
914#define EMR 0x020b4
915#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700916#define GM45_ERROR_PAGE_TABLE (1<<5)
917#define GM45_ERROR_MEM_PRIV (1<<4)
918#define I915_ERROR_PAGE_TABLE (1<<4)
919#define GM45_ERROR_CP_PRIV (1<<3)
920#define I915_ERROR_MEMORY_REFRESH (1<<1)
921#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700922#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800923#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000924#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
925 will not assert AGPBUSY# and will only
926 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800927#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +0100928#define INSTPM_TLB_INVALIDATE (1<<9)
929#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700930#define ACTHD 0x020c8
931#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000932#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700933#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800934#define FW_BLC_SELF_EN_MASK (1<<31)
935#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
936#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800937#define MM_BURST_LENGTH 0x00700000
938#define MM_FIFO_WATERMARK 0x0001F000
939#define LM_BURST_LENGTH 0x00000700
940#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700941#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700942
943/* Make render/texture TLB fetches lower priorty than associated data
944 * fetches. This is not turned on by default
945 */
946#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
947
948/* Isoch request wait on GTT enable (Display A/B/C streams).
949 * Make isoch requests stall on the TLB update. May cause
950 * display underruns (test mode only)
951 */
952#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
953
954/* Block grant count for isoch requests when block count is
955 * set to a finite value.
956 */
957#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
958#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
959#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
960#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
961#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
962
963/* Enable render writes to complete in C2/C3/C4 power states.
964 * If this isn't enabled, render writes are prevented in low
965 * power states. That seems bad to me.
966 */
967#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
968
969/* This acknowledges an async flip immediately instead
970 * of waiting for 2TLB fetches.
971 */
972#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
973
974/* Enables non-sequential data reads through arbiter
975 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400976#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700977
978/* Disable FSB snooping of cacheable write cycles from binner/render
979 * command stream
980 */
981#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
982
983/* Arbiter time slice for non-isoch streams */
984#define MI_ARB_TIME_SLICE_MASK (7 << 5)
985#define MI_ARB_TIME_SLICE_1 (0 << 5)
986#define MI_ARB_TIME_SLICE_2 (1 << 5)
987#define MI_ARB_TIME_SLICE_4 (2 << 5)
988#define MI_ARB_TIME_SLICE_6 (3 << 5)
989#define MI_ARB_TIME_SLICE_8 (4 << 5)
990#define MI_ARB_TIME_SLICE_10 (5 << 5)
991#define MI_ARB_TIME_SLICE_14 (6 << 5)
992#define MI_ARB_TIME_SLICE_16 (7 << 5)
993
994/* Low priority grace period page size */
995#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
996#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
997
998/* Disable display A/B trickle feed */
999#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1000
1001/* Set display plane priority */
1002#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1003#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1004
Jesse Barnes585fb112008-07-29 11:54:06 -07001005#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001006#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001007#define CM0_IZ_OPT_DISABLE (1<<6)
1008#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001009#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001010#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1011#define CM0_COLOR_EVICT_DISABLE (1<<3)
1012#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1013#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1014#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001015#define GFX_FLSH_CNTL_GEN6 0x101008
1016#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001017#define ECOSKPD 0x021d0
1018#define ECO_GATING_CX_ONLY (1<<3)
1019#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001020
Chia-I Wufe27c602014-01-28 13:29:33 +08001021#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
1022#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001023#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001024#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1025#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Jesse Barnesfb046852012-03-28 13:39:26 -07001026
Jesse Barnes4efe0702011-01-18 11:25:41 -08001027#define GEN6_BLITTER_ECOSKPD 0x221d0
1028#define GEN6_BLITTER_LOCK_SHIFT 16
1029#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1030
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001031#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1032#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
1033
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001034#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001035#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1036#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1037#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1038#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001039
Ben Widawskycc609d52013-05-28 19:22:29 -07001040/* On modern GEN architectures interrupt control consists of two sets
1041 * of registers. The first set pertains to the ring generating the
1042 * interrupt. The second control is for the functional block generating the
1043 * interrupt. These are PM, GT, DE, etc.
1044 *
1045 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1046 * GT interrupt bits, so we don't need to duplicate the defines.
1047 *
1048 * These defines should cover us well from SNB->HSW with minor exceptions
1049 * it can also work on ILK.
1050 */
1051#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1052#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1053#define GT_BLT_USER_INTERRUPT (1 << 22)
1054#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1055#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001056#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Ben Widawskycc609d52013-05-28 19:22:29 -07001057#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1058#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1059#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1060#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1061#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1062#define GT_RENDER_USER_INTERRUPT (1 << 0)
1063
Ben Widawsky12638c52013-05-28 19:22:31 -07001064#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1065#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1066
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001067#define GT_PARITY_ERROR(dev) \
1068 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001069 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001070
Ben Widawskycc609d52013-05-28 19:22:29 -07001071/* These are all the "old" interrupts */
1072#define ILK_BSD_USER_INTERRUPT (1<<5)
1073#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1074#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
1075#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
1076#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
1077#define I915_HWB_OOM_INTERRUPT (1<<13)
1078#define I915_SYNC_STATUS_INTERRUPT (1<<12)
1079#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
1080#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
1081#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
1082#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1083#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1084#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1085#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1086#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
1087#define I915_DEBUG_INTERRUPT (1<<2)
1088#define I915_USER_INTERRUPT (1<<1)
1089#define I915_ASLE_INTERRUPT (1<<0)
1090#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001091
1092#define GEN6_BSD_RNCID 0x12198
1093
Ben Widawskya1e969e2012-04-14 18:41:32 -07001094#define GEN7_FF_THREAD_MODE 0x20a0
1095#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001096#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001097#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1098#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1099#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1100#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001101#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001102#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1103#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1104#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1105#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1106#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1107#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1108#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1109#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1110
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001111/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001112 * Framebuffer compression (915+ only)
1113 */
1114
1115#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1116#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1117#define FBC_CONTROL 0x03208
1118#define FBC_CTL_EN (1<<31)
1119#define FBC_CTL_PERIODIC (1<<30)
1120#define FBC_CTL_INTERVAL_SHIFT (16)
1121#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001122#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001123#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001124#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001125#define FBC_COMMAND 0x0320c
1126#define FBC_CMD_COMPRESS (1<<0)
1127#define FBC_STATUS 0x03210
1128#define FBC_STAT_COMPRESSING (1<<31)
1129#define FBC_STAT_COMPRESSED (1<<30)
1130#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001131#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001132#define FBC_CONTROL2 0x03214
1133#define FBC_CTL_FENCE_DBL (0<<4)
1134#define FBC_CTL_IDLE_IMM (0<<2)
1135#define FBC_CTL_IDLE_FULL (1<<2)
1136#define FBC_CTL_IDLE_LINE (2<<2)
1137#define FBC_CTL_IDLE_DEBUG (3<<2)
1138#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001139#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001140#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001141#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001142
1143#define FBC_LL_SIZE (1536)
1144
Jesse Barnes74dff282009-09-14 15:39:40 -07001145/* Framebuffer compression for GM45+ */
1146#define DPFC_CB_BASE 0x3200
1147#define DPFC_CONTROL 0x3208
1148#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001149#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1150#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001151#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001152#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001153#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001154#define DPFC_SR_EN (1<<10)
1155#define DPFC_CTL_LIMIT_1X (0<<6)
1156#define DPFC_CTL_LIMIT_2X (1<<6)
1157#define DPFC_CTL_LIMIT_4X (2<<6)
1158#define DPFC_RECOMP_CTL 0x320c
1159#define DPFC_RECOMP_STALL_EN (1<<27)
1160#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1161#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1162#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1163#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1164#define DPFC_STATUS 0x3210
1165#define DPFC_INVAL_SEG_SHIFT (16)
1166#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1167#define DPFC_COMP_SEG_SHIFT (0)
1168#define DPFC_COMP_SEG_MASK (0x000003ff)
1169#define DPFC_STATUS2 0x3214
1170#define DPFC_FENCE_YOFF 0x3218
1171#define DPFC_CHICKEN 0x3224
1172#define DPFC_HT_MODIFY (1<<31)
1173
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001174/* Framebuffer compression for Ironlake */
1175#define ILK_DPFC_CB_BASE 0x43200
1176#define ILK_DPFC_CONTROL 0x43208
1177/* The bit 28-8 is reserved */
1178#define DPFC_RESERVED (0x1FFFFF00)
1179#define ILK_DPFC_RECOMP_CTL 0x4320c
1180#define ILK_DPFC_STATUS 0x43210
1181#define ILK_DPFC_FENCE_YOFF 0x43218
1182#define ILK_DPFC_CHICKEN 0x43224
1183#define ILK_FBC_RT_BASE 0x2128
1184#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001185#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001186
1187#define ILK_DISPLAY_CHICKEN1 0x42000
1188#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001189#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001190
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001191
Jesse Barnes585fb112008-07-29 11:54:06 -07001192/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001193 * Framebuffer compression for Sandybridge
1194 *
1195 * The following two registers are of type GTTMMADR
1196 */
1197#define SNB_DPFC_CTL_SA 0x100100
1198#define SNB_CPU_FENCE_ENABLE (1<<29)
1199#define DPFC_CPU_FENCE_OFFSET 0x100104
1200
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001201/* Framebuffer compression for Ivybridge */
1202#define IVB_FBC_RT_BASE 0x7020
1203
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001204#define IPS_CTL 0x43408
1205#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001206
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001207#define MSG_FBC_REND_STATE 0x50380
1208#define FBC_REND_NUKE (1<<2)
1209#define FBC_REND_CACHE_CLEAN (1<<1)
1210
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001211/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001212 * GPIO regs
1213 */
1214#define GPIOA 0x5010
1215#define GPIOB 0x5014
1216#define GPIOC 0x5018
1217#define GPIOD 0x501c
1218#define GPIOE 0x5020
1219#define GPIOF 0x5024
1220#define GPIOG 0x5028
1221#define GPIOH 0x502c
1222# define GPIO_CLOCK_DIR_MASK (1 << 0)
1223# define GPIO_CLOCK_DIR_IN (0 << 1)
1224# define GPIO_CLOCK_DIR_OUT (1 << 1)
1225# define GPIO_CLOCK_VAL_MASK (1 << 2)
1226# define GPIO_CLOCK_VAL_OUT (1 << 3)
1227# define GPIO_CLOCK_VAL_IN (1 << 4)
1228# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1229# define GPIO_DATA_DIR_MASK (1 << 8)
1230# define GPIO_DATA_DIR_IN (0 << 9)
1231# define GPIO_DATA_DIR_OUT (1 << 9)
1232# define GPIO_DATA_VAL_MASK (1 << 10)
1233# define GPIO_DATA_VAL_OUT (1 << 11)
1234# define GPIO_DATA_VAL_IN (1 << 12)
1235# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1236
Chris Wilsonf899fc62010-07-20 15:44:45 -07001237#define GMBUS0 0x5100 /* clock/port select */
1238#define GMBUS_RATE_100KHZ (0<<8)
1239#define GMBUS_RATE_50KHZ (1<<8)
1240#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1241#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1242#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1243#define GMBUS_PORT_DISABLED 0
1244#define GMBUS_PORT_SSC 1
1245#define GMBUS_PORT_VGADDC 2
1246#define GMBUS_PORT_PANEL 3
1247#define GMBUS_PORT_DPC 4 /* HDMIC */
1248#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001249#define GMBUS_PORT_DPD 6 /* HDMID */
1250#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001251#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001252#define GMBUS1 0x5104 /* command/status */
1253#define GMBUS_SW_CLR_INT (1<<31)
1254#define GMBUS_SW_RDY (1<<30)
1255#define GMBUS_ENT (1<<29) /* enable timeout */
1256#define GMBUS_CYCLE_NONE (0<<25)
1257#define GMBUS_CYCLE_WAIT (1<<25)
1258#define GMBUS_CYCLE_INDEX (2<<25)
1259#define GMBUS_CYCLE_STOP (4<<25)
1260#define GMBUS_BYTE_COUNT_SHIFT 16
1261#define GMBUS_SLAVE_INDEX_SHIFT 8
1262#define GMBUS_SLAVE_ADDR_SHIFT 1
1263#define GMBUS_SLAVE_READ (1<<0)
1264#define GMBUS_SLAVE_WRITE (0<<0)
1265#define GMBUS2 0x5108 /* status */
1266#define GMBUS_INUSE (1<<15)
1267#define GMBUS_HW_WAIT_PHASE (1<<14)
1268#define GMBUS_STALL_TIMEOUT (1<<13)
1269#define GMBUS_INT (1<<12)
1270#define GMBUS_HW_RDY (1<<11)
1271#define GMBUS_SATOER (1<<10)
1272#define GMBUS_ACTIVE (1<<9)
1273#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1274#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1275#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1276#define GMBUS_NAK_EN (1<<3)
1277#define GMBUS_IDLE_EN (1<<2)
1278#define GMBUS_HW_WAIT_EN (1<<1)
1279#define GMBUS_HW_RDY_EN (1<<0)
1280#define GMBUS5 0x5120 /* byte index */
1281#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001282
Jesse Barnes585fb112008-07-29 11:54:06 -07001283/*
1284 * Clock control & power management
1285 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001286#define DPLL_A_OFFSET 0x6014
1287#define DPLL_B_OFFSET 0x6018
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001288#define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \
1289 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001290
1291#define VGA0 0x6000
1292#define VGA1 0x6004
1293#define VGA_PD 0x6010
1294#define VGA0_PD_P2_DIV_4 (1 << 7)
1295#define VGA0_PD_P1_DIV_2 (1 << 5)
1296#define VGA0_PD_P1_SHIFT 0
1297#define VGA0_PD_P1_MASK (0x1f << 0)
1298#define VGA1_PD_P2_DIV_4 (1 << 15)
1299#define VGA1_PD_P1_DIV_2 (1 << 13)
1300#define VGA1_PD_P1_SHIFT 8
1301#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001302#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001303#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1304#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001305#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001306#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001307#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001308#define DPLL_VGA_MODE_DIS (1 << 28)
1309#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1310#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1311#define DPLL_MODE_MASK (3 << 26)
1312#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1313#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1314#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1315#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1316#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1317#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001318#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001319#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001320#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001321#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001322#define DPLL_PORTC_READY_MASK (0xf << 4)
1323#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001324
Jesse Barnes585fb112008-07-29 11:54:06 -07001325#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1326/*
1327 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1328 * this field (only one bit may be set).
1329 */
1330#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1331#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001332#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001333/* i830, required in DVO non-gang */
1334#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1335#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1336#define PLL_REF_INPUT_DREFCLK (0 << 13)
1337#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1338#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1339#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1340#define PLL_REF_INPUT_MASK (3 << 13)
1341#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001342/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001343# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1344# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1345# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1346# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1347# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1348
Jesse Barnes585fb112008-07-29 11:54:06 -07001349/*
1350 * Parallel to Serial Load Pulse phase selection.
1351 * Selects the phase for the 10X DPLL clock for the PCIe
1352 * digital display port. The range is 4 to 13; 10 or more
1353 * is just a flip delay. The default is 6
1354 */
1355#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1356#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1357/*
1358 * SDVO multiplier for 945G/GM. Not used on 965.
1359 */
1360#define SDVO_MULTIPLIER_MASK 0x000000ff
1361#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1362#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001363
1364#define DPLL_A_MD_OFFSET 0x601c /* 965+ only */
1365#define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001366#define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \
1367 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001368
Jesse Barnes585fb112008-07-29 11:54:06 -07001369/*
1370 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1371 *
1372 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1373 */
1374#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1375#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1376/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1377#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1378#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1379/*
1380 * SDVO/UDI pixel multiplier.
1381 *
1382 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1383 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1384 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1385 * dummy bytes in the datastream at an increased clock rate, with both sides of
1386 * the link knowing how many bytes are fill.
1387 *
1388 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1389 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1390 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1391 * through an SDVO command.
1392 *
1393 * This register field has values of multiplication factor minus 1, with
1394 * a maximum multiplier of 5 for SDVO.
1395 */
1396#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1397#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1398/*
1399 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1400 * This best be set to the default value (3) or the CRT won't work. No,
1401 * I don't entirely understand what this does...
1402 */
1403#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1404#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001405
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406#define _FPA0 0x06040
1407#define _FPA1 0x06044
1408#define _FPB0 0x06048
1409#define _FPB1 0x0604c
1410#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1411#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001412#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001413#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001414#define FP_N_DIV_SHIFT 16
1415#define FP_M1_DIV_MASK 0x00003f00
1416#define FP_M1_DIV_SHIFT 8
1417#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001418#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001419#define FP_M2_DIV_SHIFT 0
1420#define DPLL_TEST 0x606c
1421#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1422#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1423#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1424#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1425#define DPLLB_TEST_N_BYPASS (1 << 19)
1426#define DPLLB_TEST_M_BYPASS (1 << 18)
1427#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1428#define DPLLA_TEST_N_BYPASS (1 << 3)
1429#define DPLLA_TEST_M_BYPASS (1 << 2)
1430#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1431#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001432#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001433#define DSTATE_PLL_D3_OFF (1<<3)
1434#define DSTATE_GFX_CLOCK_GATING (1<<1)
1435#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001436#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001437# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1438# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1439# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1440# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1441# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1442# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1443# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1444# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1445# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1446# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1447# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1448# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1449# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1450# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1451# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1452# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1453# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1454# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1455# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1456# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1457# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1458# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1459# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1460# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1461# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1462# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1463# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1464# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1465/**
1466 * This bit must be set on the 830 to prevent hangs when turning off the
1467 * overlay scaler.
1468 */
1469# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1470# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1471# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1472# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1473# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1474
1475#define RENCLK_GATE_D1 0x6204
1476# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1477# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1478# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1479# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1480# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1481# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1482# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1483# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1484# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1485/** This bit must be unset on 855,865 */
1486# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1487# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1488# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1489# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1490/** This bit must be set on 855,865. */
1491# define SV_CLOCK_GATE_DISABLE (1 << 0)
1492# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1493# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1494# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1495# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1496# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1497# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1498# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1499# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1500# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1501# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1502# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1503# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1504# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1505# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1506# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1507# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1508# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1509
1510# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1511/** This bit must always be set on 965G/965GM */
1512# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1513# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1514# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1515# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1516# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1517# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1518/** This bit must always be set on 965G */
1519# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1520# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1521# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1522# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1523# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1524# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1525# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1526# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1527# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1528# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1529# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1530# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1531# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1532# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1533# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1534# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1535# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1536# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1537# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1538
1539#define RENCLK_GATE_D2 0x6208
1540#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1541#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1542#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1543#define RAMCLK_GATE_D 0x6210 /* CRL only */
1544#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001545
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001546#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001547#define FW_CSPWRDWNEN (1<<15)
1548
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001549#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1550
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001551#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1552#define CDCLK_FREQ_SHIFT 4
1553#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1554#define CZCLK_FREQ_MASK 0xf
1555#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1556
Jesse Barnes585fb112008-07-29 11:54:06 -07001557/*
1558 * Palette regs
1559 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001560#define PALETTE_A_OFFSET 0xa000
1561#define PALETTE_B_OFFSET 0xa800
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001562#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1563 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001564
Eric Anholt673a3942008-07-30 12:06:12 -07001565/* MCH MMIO space */
1566
1567/*
1568 * MCHBAR mirror.
1569 *
1570 * This mirrors the MCHBAR MMIO space whose location is determined by
1571 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1572 * every way. It is not accessible from the CP register read instructions.
1573 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001574 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1575 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001576 */
1577#define MCHBAR_MIRROR_BASE 0x10000
1578
Yuanhan Liu13982612010-12-15 15:42:31 +08001579#define MCHBAR_MIRROR_BASE_SNB 0x140000
1580
Chris Wilson3ebecd02013-04-12 19:10:13 +01001581/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07001582#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01001583
Eric Anholt673a3942008-07-30 12:06:12 -07001584/** 915-945 and GM965 MCH register controlling DRAM channel access */
1585#define DCC 0x10200
1586#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1587#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1588#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1589#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1590#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001591#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001592
Li Peng95534262010-05-18 18:58:44 +08001593/** Pineview MCH register contains DDR3 setting */
1594#define CSHRDDR3CTL 0x101a8
1595#define CSHRDDR3CTL_DDR3 (1 << 2)
1596
Eric Anholt673a3942008-07-30 12:06:12 -07001597/** 965 MCH register controlling DRAM channel configuration */
1598#define C0DRB3 0x10206
1599#define C1DRB3 0x10606
1600
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001601/** snb MCH registers for reading the DRAM channel configuration */
1602#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1603#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1604#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1605#define MAD_DIMM_ECC_MASK (0x3 << 24)
1606#define MAD_DIMM_ECC_OFF (0x0 << 24)
1607#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1608#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1609#define MAD_DIMM_ECC_ON (0x3 << 24)
1610#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1611#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1612#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1613#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1614#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1615#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1616#define MAD_DIMM_A_SELECT (0x1 << 16)
1617/* DIMM sizes are in multiples of 256mb. */
1618#define MAD_DIMM_B_SIZE_SHIFT 8
1619#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1620#define MAD_DIMM_A_SIZE_SHIFT 0
1621#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1622
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001623/** snb MCH registers for priority tuning */
1624#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1625#define MCH_SSKPD_WM0_MASK 0x3f
1626#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001627
Jesse Barnesec013e72013-08-20 10:29:23 +01001628#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1629
Keith Packardb11248d2009-06-11 22:28:56 -07001630/* Clocking configuration register */
1631#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001632#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001633#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1634#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1635#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1636#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1637#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001638/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001639#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001640#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001641#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001642#define CLKCFG_MEM_533 (1 << 4)
1643#define CLKCFG_MEM_667 (2 << 4)
1644#define CLKCFG_MEM_800 (3 << 4)
1645#define CLKCFG_MEM_MASK (7 << 4)
1646
Jesse Barnesea056c12010-09-10 10:02:13 -07001647#define TSC1 0x11001
1648#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001649#define TR1 0x11006
1650#define TSFS 0x11020
1651#define TSFS_SLOPE_MASK 0x0000ff00
1652#define TSFS_SLOPE_SHIFT 8
1653#define TSFS_INTR_MASK 0x000000ff
1654
Jesse Barnesf97108d2010-01-29 11:27:07 -08001655#define CRSTANDVID 0x11100
1656#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1657#define PXVFREQ_PX_MASK 0x7f000000
1658#define PXVFREQ_PX_SHIFT 24
1659#define VIDFREQ_BASE 0x11110
1660#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1661#define VIDFREQ2 0x11114
1662#define VIDFREQ3 0x11118
1663#define VIDFREQ4 0x1111c
1664#define VIDFREQ_P0_MASK 0x1f000000
1665#define VIDFREQ_P0_SHIFT 24
1666#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1667#define VIDFREQ_P0_CSCLK_SHIFT 20
1668#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1669#define VIDFREQ_P0_CRCLK_SHIFT 16
1670#define VIDFREQ_P1_MASK 0x00001f00
1671#define VIDFREQ_P1_SHIFT 8
1672#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1673#define VIDFREQ_P1_CSCLK_SHIFT 4
1674#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1675#define INTTOEXT_BASE_ILK 0x11300
1676#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1677#define INTTOEXT_MAP3_SHIFT 24
1678#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1679#define INTTOEXT_MAP2_SHIFT 16
1680#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1681#define INTTOEXT_MAP1_SHIFT 8
1682#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1683#define INTTOEXT_MAP0_SHIFT 0
1684#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1685#define MEMSWCTL 0x11170 /* Ironlake only */
1686#define MEMCTL_CMD_MASK 0xe000
1687#define MEMCTL_CMD_SHIFT 13
1688#define MEMCTL_CMD_RCLK_OFF 0
1689#define MEMCTL_CMD_RCLK_ON 1
1690#define MEMCTL_CMD_CHFREQ 2
1691#define MEMCTL_CMD_CHVID 3
1692#define MEMCTL_CMD_VMMOFF 4
1693#define MEMCTL_CMD_VMMON 5
1694#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1695 when command complete */
1696#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1697#define MEMCTL_FREQ_SHIFT 8
1698#define MEMCTL_SFCAVM (1<<7)
1699#define MEMCTL_TGT_VID_MASK 0x007f
1700#define MEMIHYST 0x1117c
1701#define MEMINTREN 0x11180 /* 16 bits */
1702#define MEMINT_RSEXIT_EN (1<<8)
1703#define MEMINT_CX_SUPR_EN (1<<7)
1704#define MEMINT_CONT_BUSY_EN (1<<6)
1705#define MEMINT_AVG_BUSY_EN (1<<5)
1706#define MEMINT_EVAL_CHG_EN (1<<4)
1707#define MEMINT_MON_IDLE_EN (1<<3)
1708#define MEMINT_UP_EVAL_EN (1<<2)
1709#define MEMINT_DOWN_EVAL_EN (1<<1)
1710#define MEMINT_SW_CMD_EN (1<<0)
1711#define MEMINTRSTR 0x11182 /* 16 bits */
1712#define MEM_RSEXIT_MASK 0xc000
1713#define MEM_RSEXIT_SHIFT 14
1714#define MEM_CONT_BUSY_MASK 0x3000
1715#define MEM_CONT_BUSY_SHIFT 12
1716#define MEM_AVG_BUSY_MASK 0x0c00
1717#define MEM_AVG_BUSY_SHIFT 10
1718#define MEM_EVAL_CHG_MASK 0x0300
1719#define MEM_EVAL_BUSY_SHIFT 8
1720#define MEM_MON_IDLE_MASK 0x00c0
1721#define MEM_MON_IDLE_SHIFT 6
1722#define MEM_UP_EVAL_MASK 0x0030
1723#define MEM_UP_EVAL_SHIFT 4
1724#define MEM_DOWN_EVAL_MASK 0x000c
1725#define MEM_DOWN_EVAL_SHIFT 2
1726#define MEM_SW_CMD_MASK 0x0003
1727#define MEM_INT_STEER_GFX 0
1728#define MEM_INT_STEER_CMR 1
1729#define MEM_INT_STEER_SMI 2
1730#define MEM_INT_STEER_SCI 3
1731#define MEMINTRSTS 0x11184
1732#define MEMINT_RSEXIT (1<<7)
1733#define MEMINT_CONT_BUSY (1<<6)
1734#define MEMINT_AVG_BUSY (1<<5)
1735#define MEMINT_EVAL_CHG (1<<4)
1736#define MEMINT_MON_IDLE (1<<3)
1737#define MEMINT_UP_EVAL (1<<2)
1738#define MEMINT_DOWN_EVAL (1<<1)
1739#define MEMINT_SW_CMD (1<<0)
1740#define MEMMODECTL 0x11190
1741#define MEMMODE_BOOST_EN (1<<31)
1742#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1743#define MEMMODE_BOOST_FREQ_SHIFT 24
1744#define MEMMODE_IDLE_MODE_MASK 0x00030000
1745#define MEMMODE_IDLE_MODE_SHIFT 16
1746#define MEMMODE_IDLE_MODE_EVAL 0
1747#define MEMMODE_IDLE_MODE_CONT 1
1748#define MEMMODE_HWIDLE_EN (1<<15)
1749#define MEMMODE_SWMODE_EN (1<<14)
1750#define MEMMODE_RCLK_GATE (1<<13)
1751#define MEMMODE_HW_UPDATE (1<<12)
1752#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1753#define MEMMODE_FSTART_SHIFT 8
1754#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1755#define MEMMODE_FMAX_SHIFT 4
1756#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1757#define RCBMAXAVG 0x1119c
1758#define MEMSWCTL2 0x1119e /* Cantiga only */
1759#define SWMEMCMD_RENDER_OFF (0 << 13)
1760#define SWMEMCMD_RENDER_ON (1 << 13)
1761#define SWMEMCMD_SWFREQ (2 << 13)
1762#define SWMEMCMD_TARVID (3 << 13)
1763#define SWMEMCMD_VRM_OFF (4 << 13)
1764#define SWMEMCMD_VRM_ON (5 << 13)
1765#define CMDSTS (1<<12)
1766#define SFCAVM (1<<11)
1767#define SWFREQ_MASK 0x0380 /* P0-7 */
1768#define SWFREQ_SHIFT 7
1769#define TARVID_MASK 0x001f
1770#define MEMSTAT_CTG 0x111a0
1771#define RCBMINAVG 0x111a0
1772#define RCUPEI 0x111b0
1773#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001774#define RSTDBYCTL 0x111b8
1775#define RS1EN (1<<31)
1776#define RS2EN (1<<30)
1777#define RS3EN (1<<29)
1778#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1779#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1780#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1781#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1782#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1783#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1784#define RSX_STATUS_MASK (7<<20)
1785#define RSX_STATUS_ON (0<<20)
1786#define RSX_STATUS_RC1 (1<<20)
1787#define RSX_STATUS_RC1E (2<<20)
1788#define RSX_STATUS_RS1 (3<<20)
1789#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1790#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1791#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1792#define RSX_STATUS_RSVD2 (7<<20)
1793#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1794#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1795#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1796#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1797#define RS1CONTSAV_MASK (3<<14)
1798#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1799#define RS1CONTSAV_RSVD (1<<14)
1800#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1801#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1802#define NORMSLEXLAT_MASK (3<<12)
1803#define SLOW_RS123 (0<<12)
1804#define SLOW_RS23 (1<<12)
1805#define SLOW_RS3 (2<<12)
1806#define NORMAL_RS123 (3<<12)
1807#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1808#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1809#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1810#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1811#define RS_CSTATE_MASK (3<<4)
1812#define RS_CSTATE_C367_RS1 (0<<4)
1813#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1814#define RS_CSTATE_RSVD (2<<4)
1815#define RS_CSTATE_C367_RS2 (3<<4)
1816#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1817#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001818#define VIDCTL 0x111c0
1819#define VIDSTS 0x111c8
1820#define VIDSTART 0x111cc /* 8 bits */
1821#define MEMSTAT_ILK 0x111f8
1822#define MEMSTAT_VID_MASK 0x7f00
1823#define MEMSTAT_VID_SHIFT 8
1824#define MEMSTAT_PSTATE_MASK 0x00f8
1825#define MEMSTAT_PSTATE_SHIFT 3
1826#define MEMSTAT_MON_ACTV (1<<2)
1827#define MEMSTAT_SRC_CTL_MASK 0x0003
1828#define MEMSTAT_SRC_CTL_CORE 0
1829#define MEMSTAT_SRC_CTL_TRB 1
1830#define MEMSTAT_SRC_CTL_THM 2
1831#define MEMSTAT_SRC_CTL_STDBY 3
1832#define RCPREVBSYTUPAVG 0x113b8
1833#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001834#define PMMISC 0x11214
1835#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001836#define SDEW 0x1124c
1837#define CSIEW0 0x11250
1838#define CSIEW1 0x11254
1839#define CSIEW2 0x11258
1840#define PEW 0x1125c
1841#define DEW 0x11270
1842#define MCHAFE 0x112c0
1843#define CSIEC 0x112e0
1844#define DMIEC 0x112e4
1845#define DDREC 0x112e8
1846#define PEG0EC 0x112ec
1847#define PEG1EC 0x112f0
1848#define GFXEC 0x112f4
1849#define RPPREVBSYTUPAVG 0x113b8
1850#define RPPREVBSYTDNAVG 0x113bc
1851#define ECR 0x11600
1852#define ECR_GPFE (1<<31)
1853#define ECR_IMONE (1<<30)
1854#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1855#define OGW0 0x11608
1856#define OGW1 0x1160c
1857#define EG0 0x11610
1858#define EG1 0x11614
1859#define EG2 0x11618
1860#define EG3 0x1161c
1861#define EG4 0x11620
1862#define EG5 0x11624
1863#define EG6 0x11628
1864#define EG7 0x1162c
1865#define PXW 0x11664
1866#define PXWL 0x11680
1867#define LCFUSE02 0x116c0
1868#define LCFUSE_HIV_MASK 0x000000ff
1869#define CSIPLL0 0x12c10
1870#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001871#define PEG_BAND_GAP_DATA 0x14d68
1872
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001873#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1874#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1875#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1876
Ben Widawsky153b4b952013-10-22 22:05:09 -07001877#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1878#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1879#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001880
Jesse Barnes585fb112008-07-29 11:54:06 -07001881/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001882 * Logical Context regs
1883 */
1884#define CCID 0x2180
1885#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001886/*
1887 * Notes on SNB/IVB/VLV context size:
1888 * - Power context is saved elsewhere (LLC or stolen)
1889 * - Ring/execlist context is saved on SNB, not on IVB
1890 * - Extended context size already includes render context size
1891 * - We always need to follow the extended context size.
1892 * SNB BSpec has comments indicating that we should use the
1893 * render context size instead if execlists are disabled, but
1894 * based on empirical testing that's just nonsense.
1895 * - Pipelined/VF state is saved on SNB/IVB respectively
1896 * - GT1 size just indicates how much of render context
1897 * doesn't need saving on GT1
1898 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001899#define CXT_SIZE 0x21a0
1900#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1901#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1902#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1903#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1904#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001905#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001906 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1907 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001908#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07001909#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1910#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001911#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1912#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1913#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1914#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001915#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001916 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07001917/* Haswell does have the CXT_SIZE register however it does not appear to be
1918 * valid. Now, docs explain in dwords what is in the context object. The full
1919 * size is 70720 bytes, however, the power context and execlist context will
1920 * never be saved (power context is stored elsewhere, and execlists don't work
1921 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1922 */
1923#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07001924/* Same as Haswell, but 72064 bytes now. */
1925#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
1926
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001927
Jesse Barnese454a052013-09-26 17:55:58 -07001928#define VLV_CLK_CTL2 0x101104
1929#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1930
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001931/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001932 * Overlay regs
1933 */
1934
1935#define OVADD 0x30000
1936#define DOVSTA 0x30008
1937#define OC_BUF (0x3<<20)
1938#define OGAMC5 0x30010
1939#define OGAMC4 0x30014
1940#define OGAMC3 0x30018
1941#define OGAMC2 0x3001c
1942#define OGAMC1 0x30020
1943#define OGAMC0 0x30024
1944
1945/*
1946 * Display engine regs
1947 */
1948
Shuang He8bf1e9f2013-10-15 18:55:27 +01001949/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001950#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01001951#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001952/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01001953#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
1954#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
1955#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001956/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001957#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
1958#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
1959#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
1960/* embedded DP port on the north display block, reserved on ivb */
1961#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
1962#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02001963/* vlv source selection */
1964#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
1965#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
1966#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
1967/* with DP port the pipe source is invalid */
1968#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
1969#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
1970#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
1971/* gen3+ source selection */
1972#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
1973#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
1974#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
1975/* with DP/TV port the pipe source is invalid */
1976#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
1977#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
1978#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
1979#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
1980#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
1981/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02001982#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001983
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001984#define _PIPE_CRC_RES_1_A_IVB 0x60064
1985#define _PIPE_CRC_RES_2_A_IVB 0x60068
1986#define _PIPE_CRC_RES_3_A_IVB 0x6006c
1987#define _PIPE_CRC_RES_4_A_IVB 0x60070
1988#define _PIPE_CRC_RES_5_A_IVB 0x60074
1989
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001990#define _PIPE_CRC_RES_RED_A 0x60060
1991#define _PIPE_CRC_RES_GREEN_A 0x60064
1992#define _PIPE_CRC_RES_BLUE_A 0x60068
1993#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
1994#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01001995
1996/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001997#define _PIPE_CRC_RES_1_B_IVB 0x61064
1998#define _PIPE_CRC_RES_2_B_IVB 0x61068
1999#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2000#define _PIPE_CRC_RES_4_B_IVB 0x61070
2001#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002002
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002003#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002004#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002005 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002006#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002007 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002008#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002009 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002010#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002011 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002012#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002013 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002014
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002015#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002016 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002017#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002018 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002019#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002020 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002021#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002022 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002023#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002024 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002025
Jesse Barnes585fb112008-07-29 11:54:06 -07002026/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002027#define _HTOTAL_A 0x60000
2028#define _HBLANK_A 0x60004
2029#define _HSYNC_A 0x60008
2030#define _VTOTAL_A 0x6000c
2031#define _VBLANK_A 0x60010
2032#define _VSYNC_A 0x60014
2033#define _PIPEASRC 0x6001c
2034#define _BCLRPAT_A 0x60020
2035#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07002036
2037/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002038#define _HTOTAL_B 0x61000
2039#define _HBLANK_B 0x61004
2040#define _HSYNC_B 0x61008
2041#define _VTOTAL_B 0x6100c
2042#define _VBLANK_B 0x61010
2043#define _VSYNC_B 0x61014
2044#define _PIPEBSRC 0x6101c
2045#define _BCLRPAT_B 0x61020
2046#define _VSYNCSHIFT_B 0x61028
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002047
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002048#define TRANSCODER_A_OFFSET 0x60000
2049#define TRANSCODER_B_OFFSET 0x61000
2050#define TRANSCODER_C_OFFSET 0x62000
2051#define TRANSCODER_EDP_OFFSET 0x6f000
2052
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002053#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2054 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2055 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002056
2057#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2058#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2059#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2060#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2061#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2062#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2063#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2064#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2065#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002066
Ben Widawskyed8546a2013-11-04 22:45:05 -08002067/* HSW+ eDP PSR registers */
2068#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002069#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002070#define EDP_PSR_ENABLE (1<<31)
2071#define EDP_PSR_LINK_DISABLE (0<<27)
2072#define EDP_PSR_LINK_STANDBY (1<<27)
2073#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2074#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2075#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2076#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2077#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2078#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2079#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2080#define EDP_PSR_TP1_TP2_SEL (0<<11)
2081#define EDP_PSR_TP1_TP3_SEL (1<<11)
2082#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2083#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2084#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2085#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2086#define EDP_PSR_TP1_TIME_500us (0<<4)
2087#define EDP_PSR_TP1_TIME_100us (1<<4)
2088#define EDP_PSR_TP1_TIME_2500us (2<<4)
2089#define EDP_PSR_TP1_TIME_0us (3<<4)
2090#define EDP_PSR_IDLE_FRAME_SHIFT 0
2091
Ben Widawsky18b59922013-09-20 09:35:30 -07002092#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2093#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002094#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07002095#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002096#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07002097#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2098#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2099#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002100
Ben Widawsky18b59922013-09-20 09:35:30 -07002101#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002102#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002103#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2104#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2105#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2106#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2107#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2108#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2109#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2110#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2111#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2112#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2113#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2114#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2115#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2116#define EDP_PSR_STATUS_COUNT_SHIFT 16
2117#define EDP_PSR_STATUS_COUNT_MASK 0xf
2118#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2119#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2120#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2121#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2122#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2123#define EDP_PSR_STATUS_IDLE_MASK 0xf
2124
Ben Widawsky18b59922013-09-20 09:35:30 -07002125#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002126#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002127
Ben Widawsky18b59922013-09-20 09:35:30 -07002128#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002129#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2130#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2131#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2132
Jesse Barnes585fb112008-07-29 11:54:06 -07002133/* VGA port control */
2134#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002135#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002136#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002137
Jesse Barnes585fb112008-07-29 11:54:06 -07002138#define ADPA_DAC_ENABLE (1<<31)
2139#define ADPA_DAC_DISABLE 0
2140#define ADPA_PIPE_SELECT_MASK (1<<30)
2141#define ADPA_PIPE_A_SELECT 0
2142#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002143#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002144/* CPT uses bits 29:30 for pch transcoder select */
2145#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2146#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2147#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2148#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2149#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2150#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2151#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2152#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2153#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2154#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2155#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2156#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2157#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2158#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2159#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2160#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2161#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2162#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2163#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002164#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2165#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002166#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002167#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002168#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002169#define ADPA_HSYNC_CNTL_ENABLE 0
2170#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2171#define ADPA_VSYNC_ACTIVE_LOW 0
2172#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2173#define ADPA_HSYNC_ACTIVE_LOW 0
2174#define ADPA_DPMS_MASK (~(3<<10))
2175#define ADPA_DPMS_ON (0<<10)
2176#define ADPA_DPMS_SUSPEND (1<<10)
2177#define ADPA_DPMS_STANDBY (2<<10)
2178#define ADPA_DPMS_OFF (3<<10)
2179
Chris Wilson939fe4d2010-10-09 10:33:26 +01002180
Jesse Barnes585fb112008-07-29 11:54:06 -07002181/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002182#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002183#define PORTB_HOTPLUG_INT_EN (1 << 29)
2184#define PORTC_HOTPLUG_INT_EN (1 << 28)
2185#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002186#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2187#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2188#define TV_HOTPLUG_INT_EN (1 << 18)
2189#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002190#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2191 PORTC_HOTPLUG_INT_EN | \
2192 PORTD_HOTPLUG_INT_EN | \
2193 SDVOC_HOTPLUG_INT_EN | \
2194 SDVOB_HOTPLUG_INT_EN | \
2195 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002196#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002197#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2198/* must use period 64 on GM45 according to docs */
2199#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2200#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2201#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2202#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2203#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2204#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2205#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2206#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2207#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2208#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2209#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2210#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002211
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002212#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002213/*
2214 * HDMI/DP bits are gen4+
2215 *
2216 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2217 * Please check the detailed lore in the commit message for for experimental
2218 * evidence.
2219 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002220#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2221#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2222#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2223/* VLV DP/HDMI bits again match Bspec */
2224#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2225#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2226#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002227#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2228#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2229#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002230/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002231#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2232#define TV_HOTPLUG_INT_STATUS (1 << 10)
2233#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2234#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2235#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2236#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002237#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2238#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2239#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002240#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2241
Chris Wilson084b6122012-05-11 18:01:33 +01002242/* SDVO is different across gen3/4 */
2243#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2244#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002245/*
2246 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2247 * since reality corrobates that they're the same as on gen3. But keep these
2248 * bits here (and the comment!) to help any other lost wanderers back onto the
2249 * right tracks.
2250 */
Chris Wilson084b6122012-05-11 18:01:33 +01002251#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2252#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2253#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2254#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002255#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2256 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2257 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2258 PORTB_HOTPLUG_INT_STATUS | \
2259 PORTC_HOTPLUG_INT_STATUS | \
2260 PORTD_HOTPLUG_INT_STATUS)
2261
Egbert Eiche5868a32013-02-28 04:17:12 -05002262#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2263 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2264 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2265 PORTB_HOTPLUG_INT_STATUS | \
2266 PORTC_HOTPLUG_INT_STATUS | \
2267 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002268
Paulo Zanonic20cd312013-02-19 16:21:45 -03002269/* SDVO and HDMI port control.
2270 * The same register may be used for SDVO or HDMI */
2271#define GEN3_SDVOB 0x61140
2272#define GEN3_SDVOC 0x61160
2273#define GEN4_HDMIB GEN3_SDVOB
2274#define GEN4_HDMIC GEN3_SDVOC
2275#define PCH_SDVOB 0xe1140
2276#define PCH_HDMIB PCH_SDVOB
2277#define PCH_HDMIC 0xe1150
2278#define PCH_HDMID 0xe1160
2279
Daniel Vetter84093602013-11-01 10:50:21 +01002280#define PORT_DFT_I9XX 0x61150
2281#define DC_BALANCE_RESET (1 << 25)
2282#define PORT_DFT2_G4X 0x61154
2283#define DC_BALANCE_RESET_VLV (1 << 31)
2284#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2285#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2286#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2287
Paulo Zanonic20cd312013-02-19 16:21:45 -03002288/* Gen 3 SDVO bits: */
2289#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002290#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2291#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002292#define SDVO_PIPE_B_SELECT (1 << 30)
2293#define SDVO_STALL_SELECT (1 << 29)
2294#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002295/**
2296 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002297 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002298 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2299 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002300#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002301#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002302#define SDVO_PHASE_SELECT_MASK (15 << 19)
2303#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2304#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2305#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2306#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2307#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2308#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002309/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002310#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2311 SDVO_INTERRUPT_ENABLE)
2312#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2313
2314/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002315#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002316#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002317#define SDVO_ENCODING_SDVO (0 << 10)
2318#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002319#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2320#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002321#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002322#define SDVO_AUDIO_ENABLE (1 << 6)
2323/* VSYNC/HSYNC bits new with 965, default is to be set */
2324#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2325#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2326
2327/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002328#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002329#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2330
2331/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002332#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2333#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002334
Jesse Barnes585fb112008-07-29 11:54:06 -07002335
2336/* DVO port control */
2337#define DVOA 0x61120
2338#define DVOB 0x61140
2339#define DVOC 0x61160
2340#define DVO_ENABLE (1 << 31)
2341#define DVO_PIPE_B_SELECT (1 << 30)
2342#define DVO_PIPE_STALL_UNUSED (0 << 28)
2343#define DVO_PIPE_STALL (1 << 28)
2344#define DVO_PIPE_STALL_TV (2 << 28)
2345#define DVO_PIPE_STALL_MASK (3 << 28)
2346#define DVO_USE_VGA_SYNC (1 << 15)
2347#define DVO_DATA_ORDER_I740 (0 << 14)
2348#define DVO_DATA_ORDER_FP (1 << 14)
2349#define DVO_VSYNC_DISABLE (1 << 11)
2350#define DVO_HSYNC_DISABLE (1 << 10)
2351#define DVO_VSYNC_TRISTATE (1 << 9)
2352#define DVO_HSYNC_TRISTATE (1 << 8)
2353#define DVO_BORDER_ENABLE (1 << 7)
2354#define DVO_DATA_ORDER_GBRG (1 << 6)
2355#define DVO_DATA_ORDER_RGGB (0 << 6)
2356#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2357#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2358#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2359#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2360#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2361#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2362#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2363#define DVO_PRESERVE_MASK (0x7<<24)
2364#define DVOA_SRCDIM 0x61124
2365#define DVOB_SRCDIM 0x61144
2366#define DVOC_SRCDIM 0x61164
2367#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2368#define DVO_SRCDIM_VERTICAL_SHIFT 0
2369
2370/* LVDS port control */
2371#define LVDS 0x61180
2372/*
2373 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2374 * the DPLL semantics change when the LVDS is assigned to that pipe.
2375 */
2376#define LVDS_PORT_EN (1 << 31)
2377/* Selects pipe B for LVDS data. Must be set on pre-965. */
2378#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002379#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002380#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002381/* LVDS dithering flag on 965/g4x platform */
2382#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002383/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2384#define LVDS_VSYNC_POLARITY (1 << 21)
2385#define LVDS_HSYNC_POLARITY (1 << 20)
2386
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002387/* Enable border for unscaled (or aspect-scaled) display */
2388#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002389/*
2390 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2391 * pixel.
2392 */
2393#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2394#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2395#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2396/*
2397 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2398 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2399 * on.
2400 */
2401#define LVDS_A3_POWER_MASK (3 << 6)
2402#define LVDS_A3_POWER_DOWN (0 << 6)
2403#define LVDS_A3_POWER_UP (3 << 6)
2404/*
2405 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2406 * is set.
2407 */
2408#define LVDS_CLKB_POWER_MASK (3 << 4)
2409#define LVDS_CLKB_POWER_DOWN (0 << 4)
2410#define LVDS_CLKB_POWER_UP (3 << 4)
2411/*
2412 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2413 * setting for whether we are in dual-channel mode. The B3 pair will
2414 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2415 */
2416#define LVDS_B0B3_POWER_MASK (3 << 2)
2417#define LVDS_B0B3_POWER_DOWN (0 << 2)
2418#define LVDS_B0B3_POWER_UP (3 << 2)
2419
David Härdeman3c17fe42010-09-24 21:44:32 +02002420/* Video Data Island Packet control */
2421#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002422/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2423 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2424 * of the infoframe structure specified by CEA-861. */
2425#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002426#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002427#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002428/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002429#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02002430#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002431#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002432#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002433#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2434#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002435#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002436#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2437#define VIDEO_DIP_SELECT_AVI (0 << 19)
2438#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2439#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002440#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002441#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2442#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2443#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002444#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002445/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002446#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2447#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002448#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002449#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2450#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002451#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002452
Jesse Barnes585fb112008-07-29 11:54:06 -07002453/* Panel power sequencing */
2454#define PP_STATUS 0x61200
2455#define PP_ON (1 << 31)
2456/*
2457 * Indicates that all dependencies of the panel are on:
2458 *
2459 * - PLL enabled
2460 * - pipe enabled
2461 * - LVDS/DVOB/DVOC on
2462 */
2463#define PP_READY (1 << 30)
2464#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002465#define PP_SEQUENCE_POWER_UP (1 << 28)
2466#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2467#define PP_SEQUENCE_MASK (3 << 28)
2468#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002469#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002470#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002471#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2472#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2473#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2474#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2475#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2476#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2477#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2478#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2479#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002480#define PP_CONTROL 0x61204
2481#define POWER_TARGET_ON (1 << 0)
2482#define PP_ON_DELAYS 0x61208
2483#define PP_OFF_DELAYS 0x6120c
2484#define PP_DIVISOR 0x61210
2485
2486/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002487#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002488#define PFIT_ENABLE (1 << 31)
2489#define PFIT_PIPE_MASK (3 << 29)
2490#define PFIT_PIPE_SHIFT 29
2491#define VERT_INTERP_DISABLE (0 << 10)
2492#define VERT_INTERP_BILINEAR (1 << 10)
2493#define VERT_INTERP_MASK (3 << 10)
2494#define VERT_AUTO_SCALE (1 << 9)
2495#define HORIZ_INTERP_DISABLE (0 << 6)
2496#define HORIZ_INTERP_BILINEAR (1 << 6)
2497#define HORIZ_INTERP_MASK (3 << 6)
2498#define HORIZ_AUTO_SCALE (1 << 5)
2499#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002500#define PFIT_FILTER_FUZZY (0 << 24)
2501#define PFIT_SCALING_AUTO (0 << 26)
2502#define PFIT_SCALING_PROGRAMMED (1 << 26)
2503#define PFIT_SCALING_PILLAR (2 << 26)
2504#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002505#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002506/* Pre-965 */
2507#define PFIT_VERT_SCALE_SHIFT 20
2508#define PFIT_VERT_SCALE_MASK 0xfff00000
2509#define PFIT_HORIZ_SCALE_SHIFT 4
2510#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2511/* 965+ */
2512#define PFIT_VERT_SCALE_SHIFT_965 16
2513#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2514#define PFIT_HORIZ_SCALE_SHIFT_965 0
2515#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2516
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002517#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002518
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002519#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2520#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002521#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2522 _VLV_BLC_PWM_CTL2_B)
2523
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002524#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2525#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002526#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2527 _VLV_BLC_PWM_CTL_B)
2528
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002529#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2530#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002531#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2532 _VLV_BLC_HIST_CTL_B)
2533
Jesse Barnes585fb112008-07-29 11:54:06 -07002534/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002535#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002536#define BLM_PWM_ENABLE (1 << 31)
2537#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2538#define BLM_PIPE_SELECT (1 << 29)
2539#define BLM_PIPE_SELECT_IVB (3 << 29)
2540#define BLM_PIPE_A (0 << 29)
2541#define BLM_PIPE_B (1 << 29)
2542#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002543#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2544#define BLM_TRANSCODER_B BLM_PIPE_B
2545#define BLM_TRANSCODER_C BLM_PIPE_C
2546#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002547#define BLM_PIPE(pipe) ((pipe) << 29)
2548#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2549#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2550#define BLM_PHASE_IN_ENABLE (1 << 25)
2551#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2552#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2553#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2554#define BLM_PHASE_IN_COUNT_SHIFT (8)
2555#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2556#define BLM_PHASE_IN_INCR_SHIFT (0)
2557#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002558#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002559/*
2560 * This is the most significant 15 bits of the number of backlight cycles in a
2561 * complete cycle of the modulated backlight control.
2562 *
2563 * The actual value is this field multiplied by two.
2564 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002565#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2566#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2567#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002568/*
2569 * This is the number of cycles out of the backlight modulation cycle for which
2570 * the backlight is on.
2571 *
2572 * This field must be no greater than the number of cycles in the complete
2573 * backlight modulation cycle.
2574 */
2575#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2576#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002577#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2578#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002579
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002580#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002581
Daniel Vetter7cf41602012-06-05 10:07:09 +02002582/* New registers for PCH-split platforms. Safe where new bits show up, the
2583 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2584#define BLC_PWM_CPU_CTL2 0x48250
2585#define BLC_PWM_CPU_CTL 0x48254
2586
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002587#define HSW_BLC_PWM2_CTL 0x48350
2588
Daniel Vetter7cf41602012-06-05 10:07:09 +02002589/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2590 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2591#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002592#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002593#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2594#define BLM_PCH_POLARITY (1 << 29)
2595#define BLC_PWM_PCH_CTL2 0xc8254
2596
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002597#define UTIL_PIN_CTL 0x48400
2598#define UTIL_PIN_ENABLE (1 << 31)
2599
2600#define PCH_GTC_CTL 0xe7000
2601#define PCH_GTC_ENABLE (1 << 31)
2602
Jesse Barnes585fb112008-07-29 11:54:06 -07002603/* TV port control */
2604#define TV_CTL 0x68000
2605/** Enables the TV encoder */
2606# define TV_ENC_ENABLE (1 << 31)
2607/** Sources the TV encoder input from pipe B instead of A. */
2608# define TV_ENC_PIPEB_SELECT (1 << 30)
2609/** Outputs composite video (DAC A only) */
2610# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2611/** Outputs SVideo video (DAC B/C) */
2612# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2613/** Outputs Component video (DAC A/B/C) */
2614# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2615/** Outputs Composite and SVideo (DAC A/B/C) */
2616# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2617# define TV_TRILEVEL_SYNC (1 << 21)
2618/** Enables slow sync generation (945GM only) */
2619# define TV_SLOW_SYNC (1 << 20)
2620/** Selects 4x oversampling for 480i and 576p */
2621# define TV_OVERSAMPLE_4X (0 << 18)
2622/** Selects 2x oversampling for 720p and 1080i */
2623# define TV_OVERSAMPLE_2X (1 << 18)
2624/** Selects no oversampling for 1080p */
2625# define TV_OVERSAMPLE_NONE (2 << 18)
2626/** Selects 8x oversampling */
2627# define TV_OVERSAMPLE_8X (3 << 18)
2628/** Selects progressive mode rather than interlaced */
2629# define TV_PROGRESSIVE (1 << 17)
2630/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2631# define TV_PAL_BURST (1 << 16)
2632/** Field for setting delay of Y compared to C */
2633# define TV_YC_SKEW_MASK (7 << 12)
2634/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2635# define TV_ENC_SDP_FIX (1 << 11)
2636/**
2637 * Enables a fix for the 915GM only.
2638 *
2639 * Not sure what it does.
2640 */
2641# define TV_ENC_C0_FIX (1 << 10)
2642/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002643# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002644# define TV_FUSE_STATE_MASK (3 << 4)
2645/** Read-only state that reports all features enabled */
2646# define TV_FUSE_STATE_ENABLED (0 << 4)
2647/** Read-only state that reports that Macrovision is disabled in hardware*/
2648# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2649/** Read-only state that reports that TV-out is disabled in hardware. */
2650# define TV_FUSE_STATE_DISABLED (2 << 4)
2651/** Normal operation */
2652# define TV_TEST_MODE_NORMAL (0 << 0)
2653/** Encoder test pattern 1 - combo pattern */
2654# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2655/** Encoder test pattern 2 - full screen vertical 75% color bars */
2656# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2657/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2658# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2659/** Encoder test pattern 4 - random noise */
2660# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2661/** Encoder test pattern 5 - linear color ramps */
2662# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2663/**
2664 * This test mode forces the DACs to 50% of full output.
2665 *
2666 * This is used for load detection in combination with TVDAC_SENSE_MASK
2667 */
2668# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2669# define TV_TEST_MODE_MASK (7 << 0)
2670
2671#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002672# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002673/**
2674 * Reports that DAC state change logic has reported change (RO).
2675 *
2676 * This gets cleared when TV_DAC_STATE_EN is cleared
2677*/
2678# define TVDAC_STATE_CHG (1 << 31)
2679# define TVDAC_SENSE_MASK (7 << 28)
2680/** Reports that DAC A voltage is above the detect threshold */
2681# define TVDAC_A_SENSE (1 << 30)
2682/** Reports that DAC B voltage is above the detect threshold */
2683# define TVDAC_B_SENSE (1 << 29)
2684/** Reports that DAC C voltage is above the detect threshold */
2685# define TVDAC_C_SENSE (1 << 28)
2686/**
2687 * Enables DAC state detection logic, for load-based TV detection.
2688 *
2689 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2690 * to off, for load detection to work.
2691 */
2692# define TVDAC_STATE_CHG_EN (1 << 27)
2693/** Sets the DAC A sense value to high */
2694# define TVDAC_A_SENSE_CTL (1 << 26)
2695/** Sets the DAC B sense value to high */
2696# define TVDAC_B_SENSE_CTL (1 << 25)
2697/** Sets the DAC C sense value to high */
2698# define TVDAC_C_SENSE_CTL (1 << 24)
2699/** Overrides the ENC_ENABLE and DAC voltage levels */
2700# define DAC_CTL_OVERRIDE (1 << 7)
2701/** Sets the slew rate. Must be preserved in software */
2702# define ENC_TVDAC_SLEW_FAST (1 << 6)
2703# define DAC_A_1_3_V (0 << 4)
2704# define DAC_A_1_1_V (1 << 4)
2705# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002706# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002707# define DAC_B_1_3_V (0 << 2)
2708# define DAC_B_1_1_V (1 << 2)
2709# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002710# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002711# define DAC_C_1_3_V (0 << 0)
2712# define DAC_C_1_1_V (1 << 0)
2713# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002714# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002715
2716/**
2717 * CSC coefficients are stored in a floating point format with 9 bits of
2718 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2719 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2720 * -1 (0x3) being the only legal negative value.
2721 */
2722#define TV_CSC_Y 0x68010
2723# define TV_RY_MASK 0x07ff0000
2724# define TV_RY_SHIFT 16
2725# define TV_GY_MASK 0x00000fff
2726# define TV_GY_SHIFT 0
2727
2728#define TV_CSC_Y2 0x68014
2729# define TV_BY_MASK 0x07ff0000
2730# define TV_BY_SHIFT 16
2731/**
2732 * Y attenuation for component video.
2733 *
2734 * Stored in 1.9 fixed point.
2735 */
2736# define TV_AY_MASK 0x000003ff
2737# define TV_AY_SHIFT 0
2738
2739#define TV_CSC_U 0x68018
2740# define TV_RU_MASK 0x07ff0000
2741# define TV_RU_SHIFT 16
2742# define TV_GU_MASK 0x000007ff
2743# define TV_GU_SHIFT 0
2744
2745#define TV_CSC_U2 0x6801c
2746# define TV_BU_MASK 0x07ff0000
2747# define TV_BU_SHIFT 16
2748/**
2749 * U attenuation for component video.
2750 *
2751 * Stored in 1.9 fixed point.
2752 */
2753# define TV_AU_MASK 0x000003ff
2754# define TV_AU_SHIFT 0
2755
2756#define TV_CSC_V 0x68020
2757# define TV_RV_MASK 0x0fff0000
2758# define TV_RV_SHIFT 16
2759# define TV_GV_MASK 0x000007ff
2760# define TV_GV_SHIFT 0
2761
2762#define TV_CSC_V2 0x68024
2763# define TV_BV_MASK 0x07ff0000
2764# define TV_BV_SHIFT 16
2765/**
2766 * V attenuation for component video.
2767 *
2768 * Stored in 1.9 fixed point.
2769 */
2770# define TV_AV_MASK 0x000007ff
2771# define TV_AV_SHIFT 0
2772
2773#define TV_CLR_KNOBS 0x68028
2774/** 2s-complement brightness adjustment */
2775# define TV_BRIGHTNESS_MASK 0xff000000
2776# define TV_BRIGHTNESS_SHIFT 24
2777/** Contrast adjustment, as a 2.6 unsigned floating point number */
2778# define TV_CONTRAST_MASK 0x00ff0000
2779# define TV_CONTRAST_SHIFT 16
2780/** Saturation adjustment, as a 2.6 unsigned floating point number */
2781# define TV_SATURATION_MASK 0x0000ff00
2782# define TV_SATURATION_SHIFT 8
2783/** Hue adjustment, as an integer phase angle in degrees */
2784# define TV_HUE_MASK 0x000000ff
2785# define TV_HUE_SHIFT 0
2786
2787#define TV_CLR_LEVEL 0x6802c
2788/** Controls the DAC level for black */
2789# define TV_BLACK_LEVEL_MASK 0x01ff0000
2790# define TV_BLACK_LEVEL_SHIFT 16
2791/** Controls the DAC level for blanking */
2792# define TV_BLANK_LEVEL_MASK 0x000001ff
2793# define TV_BLANK_LEVEL_SHIFT 0
2794
2795#define TV_H_CTL_1 0x68030
2796/** Number of pixels in the hsync. */
2797# define TV_HSYNC_END_MASK 0x1fff0000
2798# define TV_HSYNC_END_SHIFT 16
2799/** Total number of pixels minus one in the line (display and blanking). */
2800# define TV_HTOTAL_MASK 0x00001fff
2801# define TV_HTOTAL_SHIFT 0
2802
2803#define TV_H_CTL_2 0x68034
2804/** Enables the colorburst (needed for non-component color) */
2805# define TV_BURST_ENA (1 << 31)
2806/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2807# define TV_HBURST_START_SHIFT 16
2808# define TV_HBURST_START_MASK 0x1fff0000
2809/** Length of the colorburst */
2810# define TV_HBURST_LEN_SHIFT 0
2811# define TV_HBURST_LEN_MASK 0x0001fff
2812
2813#define TV_H_CTL_3 0x68038
2814/** End of hblank, measured in pixels minus one from start of hsync */
2815# define TV_HBLANK_END_SHIFT 16
2816# define TV_HBLANK_END_MASK 0x1fff0000
2817/** Start of hblank, measured in pixels minus one from start of hsync */
2818# define TV_HBLANK_START_SHIFT 0
2819# define TV_HBLANK_START_MASK 0x0001fff
2820
2821#define TV_V_CTL_1 0x6803c
2822/** XXX */
2823# define TV_NBR_END_SHIFT 16
2824# define TV_NBR_END_MASK 0x07ff0000
2825/** XXX */
2826# define TV_VI_END_F1_SHIFT 8
2827# define TV_VI_END_F1_MASK 0x00003f00
2828/** XXX */
2829# define TV_VI_END_F2_SHIFT 0
2830# define TV_VI_END_F2_MASK 0x0000003f
2831
2832#define TV_V_CTL_2 0x68040
2833/** Length of vsync, in half lines */
2834# define TV_VSYNC_LEN_MASK 0x07ff0000
2835# define TV_VSYNC_LEN_SHIFT 16
2836/** Offset of the start of vsync in field 1, measured in one less than the
2837 * number of half lines.
2838 */
2839# define TV_VSYNC_START_F1_MASK 0x00007f00
2840# define TV_VSYNC_START_F1_SHIFT 8
2841/**
2842 * Offset of the start of vsync in field 2, measured in one less than the
2843 * number of half lines.
2844 */
2845# define TV_VSYNC_START_F2_MASK 0x0000007f
2846# define TV_VSYNC_START_F2_SHIFT 0
2847
2848#define TV_V_CTL_3 0x68044
2849/** Enables generation of the equalization signal */
2850# define TV_EQUAL_ENA (1 << 31)
2851/** Length of vsync, in half lines */
2852# define TV_VEQ_LEN_MASK 0x007f0000
2853# define TV_VEQ_LEN_SHIFT 16
2854/** Offset of the start of equalization in field 1, measured in one less than
2855 * the number of half lines.
2856 */
2857# define TV_VEQ_START_F1_MASK 0x0007f00
2858# define TV_VEQ_START_F1_SHIFT 8
2859/**
2860 * Offset of the start of equalization in field 2, measured in one less than
2861 * the number of half lines.
2862 */
2863# define TV_VEQ_START_F2_MASK 0x000007f
2864# define TV_VEQ_START_F2_SHIFT 0
2865
2866#define TV_V_CTL_4 0x68048
2867/**
2868 * Offset to start of vertical colorburst, measured in one less than the
2869 * number of lines from vertical start.
2870 */
2871# define TV_VBURST_START_F1_MASK 0x003f0000
2872# define TV_VBURST_START_F1_SHIFT 16
2873/**
2874 * Offset to the end of vertical colorburst, measured in one less than the
2875 * number of lines from the start of NBR.
2876 */
2877# define TV_VBURST_END_F1_MASK 0x000000ff
2878# define TV_VBURST_END_F1_SHIFT 0
2879
2880#define TV_V_CTL_5 0x6804c
2881/**
2882 * Offset to start of vertical colorburst, measured in one less than the
2883 * number of lines from vertical start.
2884 */
2885# define TV_VBURST_START_F2_MASK 0x003f0000
2886# define TV_VBURST_START_F2_SHIFT 16
2887/**
2888 * Offset to the end of vertical colorburst, measured in one less than the
2889 * number of lines from the start of NBR.
2890 */
2891# define TV_VBURST_END_F2_MASK 0x000000ff
2892# define TV_VBURST_END_F2_SHIFT 0
2893
2894#define TV_V_CTL_6 0x68050
2895/**
2896 * Offset to start of vertical colorburst, measured in one less than the
2897 * number of lines from vertical start.
2898 */
2899# define TV_VBURST_START_F3_MASK 0x003f0000
2900# define TV_VBURST_START_F3_SHIFT 16
2901/**
2902 * Offset to the end of vertical colorburst, measured in one less than the
2903 * number of lines from the start of NBR.
2904 */
2905# define TV_VBURST_END_F3_MASK 0x000000ff
2906# define TV_VBURST_END_F3_SHIFT 0
2907
2908#define TV_V_CTL_7 0x68054
2909/**
2910 * Offset to start of vertical colorburst, measured in one less than the
2911 * number of lines from vertical start.
2912 */
2913# define TV_VBURST_START_F4_MASK 0x003f0000
2914# define TV_VBURST_START_F4_SHIFT 16
2915/**
2916 * Offset to the end of vertical colorburst, measured in one less than the
2917 * number of lines from the start of NBR.
2918 */
2919# define TV_VBURST_END_F4_MASK 0x000000ff
2920# define TV_VBURST_END_F4_SHIFT 0
2921
2922#define TV_SC_CTL_1 0x68060
2923/** Turns on the first subcarrier phase generation DDA */
2924# define TV_SC_DDA1_EN (1 << 31)
2925/** Turns on the first subcarrier phase generation DDA */
2926# define TV_SC_DDA2_EN (1 << 30)
2927/** Turns on the first subcarrier phase generation DDA */
2928# define TV_SC_DDA3_EN (1 << 29)
2929/** Sets the subcarrier DDA to reset frequency every other field */
2930# define TV_SC_RESET_EVERY_2 (0 << 24)
2931/** Sets the subcarrier DDA to reset frequency every fourth field */
2932# define TV_SC_RESET_EVERY_4 (1 << 24)
2933/** Sets the subcarrier DDA to reset frequency every eighth field */
2934# define TV_SC_RESET_EVERY_8 (2 << 24)
2935/** Sets the subcarrier DDA to never reset the frequency */
2936# define TV_SC_RESET_NEVER (3 << 24)
2937/** Sets the peak amplitude of the colorburst.*/
2938# define TV_BURST_LEVEL_MASK 0x00ff0000
2939# define TV_BURST_LEVEL_SHIFT 16
2940/** Sets the increment of the first subcarrier phase generation DDA */
2941# define TV_SCDDA1_INC_MASK 0x00000fff
2942# define TV_SCDDA1_INC_SHIFT 0
2943
2944#define TV_SC_CTL_2 0x68064
2945/** Sets the rollover for the second subcarrier phase generation DDA */
2946# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2947# define TV_SCDDA2_SIZE_SHIFT 16
2948/** Sets the increent of the second subcarrier phase generation DDA */
2949# define TV_SCDDA2_INC_MASK 0x00007fff
2950# define TV_SCDDA2_INC_SHIFT 0
2951
2952#define TV_SC_CTL_3 0x68068
2953/** Sets the rollover for the third subcarrier phase generation DDA */
2954# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2955# define TV_SCDDA3_SIZE_SHIFT 16
2956/** Sets the increent of the third subcarrier phase generation DDA */
2957# define TV_SCDDA3_INC_MASK 0x00007fff
2958# define TV_SCDDA3_INC_SHIFT 0
2959
2960#define TV_WIN_POS 0x68070
2961/** X coordinate of the display from the start of horizontal active */
2962# define TV_XPOS_MASK 0x1fff0000
2963# define TV_XPOS_SHIFT 16
2964/** Y coordinate of the display from the start of vertical active (NBR) */
2965# define TV_YPOS_MASK 0x00000fff
2966# define TV_YPOS_SHIFT 0
2967
2968#define TV_WIN_SIZE 0x68074
2969/** Horizontal size of the display window, measured in pixels*/
2970# define TV_XSIZE_MASK 0x1fff0000
2971# define TV_XSIZE_SHIFT 16
2972/**
2973 * Vertical size of the display window, measured in pixels.
2974 *
2975 * Must be even for interlaced modes.
2976 */
2977# define TV_YSIZE_MASK 0x00000fff
2978# define TV_YSIZE_SHIFT 0
2979
2980#define TV_FILTER_CTL_1 0x68080
2981/**
2982 * Enables automatic scaling calculation.
2983 *
2984 * If set, the rest of the registers are ignored, and the calculated values can
2985 * be read back from the register.
2986 */
2987# define TV_AUTO_SCALE (1 << 31)
2988/**
2989 * Disables the vertical filter.
2990 *
2991 * This is required on modes more than 1024 pixels wide */
2992# define TV_V_FILTER_BYPASS (1 << 29)
2993/** Enables adaptive vertical filtering */
2994# define TV_VADAPT (1 << 28)
2995# define TV_VADAPT_MODE_MASK (3 << 26)
2996/** Selects the least adaptive vertical filtering mode */
2997# define TV_VADAPT_MODE_LEAST (0 << 26)
2998/** Selects the moderately adaptive vertical filtering mode */
2999# define TV_VADAPT_MODE_MODERATE (1 << 26)
3000/** Selects the most adaptive vertical filtering mode */
3001# define TV_VADAPT_MODE_MOST (3 << 26)
3002/**
3003 * Sets the horizontal scaling factor.
3004 *
3005 * This should be the fractional part of the horizontal scaling factor divided
3006 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3007 *
3008 * (src width - 1) / ((oversample * dest width) - 1)
3009 */
3010# define TV_HSCALE_FRAC_MASK 0x00003fff
3011# define TV_HSCALE_FRAC_SHIFT 0
3012
3013#define TV_FILTER_CTL_2 0x68084
3014/**
3015 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3016 *
3017 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3018 */
3019# define TV_VSCALE_INT_MASK 0x00038000
3020# define TV_VSCALE_INT_SHIFT 15
3021/**
3022 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3023 *
3024 * \sa TV_VSCALE_INT_MASK
3025 */
3026# define TV_VSCALE_FRAC_MASK 0x00007fff
3027# define TV_VSCALE_FRAC_SHIFT 0
3028
3029#define TV_FILTER_CTL_3 0x68088
3030/**
3031 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3032 *
3033 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3034 *
3035 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3036 */
3037# define TV_VSCALE_IP_INT_MASK 0x00038000
3038# define TV_VSCALE_IP_INT_SHIFT 15
3039/**
3040 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3041 *
3042 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3043 *
3044 * \sa TV_VSCALE_IP_INT_MASK
3045 */
3046# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3047# define TV_VSCALE_IP_FRAC_SHIFT 0
3048
3049#define TV_CC_CONTROL 0x68090
3050# define TV_CC_ENABLE (1 << 31)
3051/**
3052 * Specifies which field to send the CC data in.
3053 *
3054 * CC data is usually sent in field 0.
3055 */
3056# define TV_CC_FID_MASK (1 << 27)
3057# define TV_CC_FID_SHIFT 27
3058/** Sets the horizontal position of the CC data. Usually 135. */
3059# define TV_CC_HOFF_MASK 0x03ff0000
3060# define TV_CC_HOFF_SHIFT 16
3061/** Sets the vertical position of the CC data. Usually 21 */
3062# define TV_CC_LINE_MASK 0x0000003f
3063# define TV_CC_LINE_SHIFT 0
3064
3065#define TV_CC_DATA 0x68094
3066# define TV_CC_RDY (1 << 31)
3067/** Second word of CC data to be transmitted. */
3068# define TV_CC_DATA_2_MASK 0x007f0000
3069# define TV_CC_DATA_2_SHIFT 16
3070/** First word of CC data to be transmitted. */
3071# define TV_CC_DATA_1_MASK 0x0000007f
3072# define TV_CC_DATA_1_SHIFT 0
3073
3074#define TV_H_LUMA_0 0x68100
3075#define TV_H_LUMA_59 0x681ec
3076#define TV_H_CHROMA_0 0x68200
3077#define TV_H_CHROMA_59 0x682ec
3078#define TV_V_LUMA_0 0x68300
3079#define TV_V_LUMA_42 0x683a8
3080#define TV_V_CHROMA_0 0x68400
3081#define TV_V_CHROMA_42 0x684a8
3082
Keith Packard040d87f2009-05-30 20:42:33 -07003083/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003084#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003085#define DP_B 0x64100
3086#define DP_C 0x64200
3087#define DP_D 0x64300
3088
3089#define DP_PORT_EN (1 << 31)
3090#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003091#define DP_PIPE_MASK (1 << 30)
3092
Keith Packard040d87f2009-05-30 20:42:33 -07003093/* Link training mode - select a suitable mode for each stage */
3094#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3095#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3096#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3097#define DP_LINK_TRAIN_OFF (3 << 28)
3098#define DP_LINK_TRAIN_MASK (3 << 28)
3099#define DP_LINK_TRAIN_SHIFT 28
3100
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003101/* CPT Link training mode */
3102#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3103#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3104#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3105#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3106#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3107#define DP_LINK_TRAIN_SHIFT_CPT 8
3108
Keith Packard040d87f2009-05-30 20:42:33 -07003109/* Signal voltages. These are mostly controlled by the other end */
3110#define DP_VOLTAGE_0_4 (0 << 25)
3111#define DP_VOLTAGE_0_6 (1 << 25)
3112#define DP_VOLTAGE_0_8 (2 << 25)
3113#define DP_VOLTAGE_1_2 (3 << 25)
3114#define DP_VOLTAGE_MASK (7 << 25)
3115#define DP_VOLTAGE_SHIFT 25
3116
3117/* Signal pre-emphasis levels, like voltages, the other end tells us what
3118 * they want
3119 */
3120#define DP_PRE_EMPHASIS_0 (0 << 22)
3121#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3122#define DP_PRE_EMPHASIS_6 (2 << 22)
3123#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3124#define DP_PRE_EMPHASIS_MASK (7 << 22)
3125#define DP_PRE_EMPHASIS_SHIFT 22
3126
3127/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003128#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003129#define DP_PORT_WIDTH_MASK (7 << 19)
3130
3131/* Mystic DPCD version 1.1 special mode */
3132#define DP_ENHANCED_FRAMING (1 << 18)
3133
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003134/* eDP */
3135#define DP_PLL_FREQ_270MHZ (0 << 16)
3136#define DP_PLL_FREQ_160MHZ (1 << 16)
3137#define DP_PLL_FREQ_MASK (3 << 16)
3138
Keith Packard040d87f2009-05-30 20:42:33 -07003139/** locked once port is enabled */
3140#define DP_PORT_REVERSAL (1 << 15)
3141
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003142/* eDP */
3143#define DP_PLL_ENABLE (1 << 14)
3144
Keith Packard040d87f2009-05-30 20:42:33 -07003145/** sends the clock on lane 15 of the PEG for debug */
3146#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3147
3148#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003149#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003150
3151/** limit RGB values to avoid confusing TVs */
3152#define DP_COLOR_RANGE_16_235 (1 << 8)
3153
3154/** Turn on the audio link */
3155#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3156
3157/** vs and hs sync polarity */
3158#define DP_SYNC_VS_HIGH (1 << 4)
3159#define DP_SYNC_HS_HIGH (1 << 3)
3160
3161/** A fantasy */
3162#define DP_DETECTED (1 << 2)
3163
3164/** The aux channel provides a way to talk to the
3165 * signal sink for DDC etc. Max packet size supported
3166 * is 20 bytes in each direction, hence the 5 fixed
3167 * data registers
3168 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003169#define DPA_AUX_CH_CTL 0x64010
3170#define DPA_AUX_CH_DATA1 0x64014
3171#define DPA_AUX_CH_DATA2 0x64018
3172#define DPA_AUX_CH_DATA3 0x6401c
3173#define DPA_AUX_CH_DATA4 0x64020
3174#define DPA_AUX_CH_DATA5 0x64024
3175
Keith Packard040d87f2009-05-30 20:42:33 -07003176#define DPB_AUX_CH_CTL 0x64110
3177#define DPB_AUX_CH_DATA1 0x64114
3178#define DPB_AUX_CH_DATA2 0x64118
3179#define DPB_AUX_CH_DATA3 0x6411c
3180#define DPB_AUX_CH_DATA4 0x64120
3181#define DPB_AUX_CH_DATA5 0x64124
3182
3183#define DPC_AUX_CH_CTL 0x64210
3184#define DPC_AUX_CH_DATA1 0x64214
3185#define DPC_AUX_CH_DATA2 0x64218
3186#define DPC_AUX_CH_DATA3 0x6421c
3187#define DPC_AUX_CH_DATA4 0x64220
3188#define DPC_AUX_CH_DATA5 0x64224
3189
3190#define DPD_AUX_CH_CTL 0x64310
3191#define DPD_AUX_CH_DATA1 0x64314
3192#define DPD_AUX_CH_DATA2 0x64318
3193#define DPD_AUX_CH_DATA3 0x6431c
3194#define DPD_AUX_CH_DATA4 0x64320
3195#define DPD_AUX_CH_DATA5 0x64324
3196
3197#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3198#define DP_AUX_CH_CTL_DONE (1 << 30)
3199#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3200#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3201#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3202#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3203#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3204#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3205#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3206#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3207#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3208#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3209#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3210#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3211#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3212#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3213#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3214#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3215#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3216#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3217#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3218
3219/*
3220 * Computing GMCH M and N values for the Display Port link
3221 *
3222 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3223 *
3224 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3225 *
3226 * The GMCH value is used internally
3227 *
3228 * bytes_per_pixel is the number of bytes coming out of the plane,
3229 * which is after the LUTs, so we want the bytes for our color format.
3230 * For our current usage, this is always 3, one byte for R, G and B.
3231 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003232#define _PIPEA_DATA_M_G4X 0x70050
3233#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003234
3235/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003236#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003237#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003238#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003239
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003240#define DATA_LINK_M_N_MASK (0xffffff)
3241#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003242
Daniel Vettere3b95f12013-05-03 11:49:49 +02003243#define _PIPEA_DATA_N_G4X 0x70054
3244#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003245#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3246
3247/*
3248 * Computing Link M and N values for the Display Port link
3249 *
3250 * Link M / N = pixel_clock / ls_clk
3251 *
3252 * (the DP spec calls pixel_clock the 'strm_clk')
3253 *
3254 * The Link value is transmitted in the Main Stream
3255 * Attributes and VB-ID.
3256 */
3257
Daniel Vettere3b95f12013-05-03 11:49:49 +02003258#define _PIPEA_LINK_M_G4X 0x70060
3259#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003260#define PIPEA_DP_LINK_M_MASK (0xffffff)
3261
Daniel Vettere3b95f12013-05-03 11:49:49 +02003262#define _PIPEA_LINK_N_G4X 0x70064
3263#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003264#define PIPEA_DP_LINK_N_MASK (0xffffff)
3265
Daniel Vettere3b95f12013-05-03 11:49:49 +02003266#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3267#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3268#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3269#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003270
Jesse Barnes585fb112008-07-29 11:54:06 -07003271/* Display & cursor control */
3272
3273/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003274#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003275#define DSL_LINEMASK_GEN2 0x00000fff
3276#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003277#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003278#define PIPECONF_ENABLE (1<<31)
3279#define PIPECONF_DISABLE 0
3280#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003281#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003282#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003283#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003284#define PIPECONF_SINGLE_WIDE 0
3285#define PIPECONF_PIPE_UNLOCKED 0
3286#define PIPECONF_PIPE_LOCKED (1<<25)
3287#define PIPECONF_PALETTE 0
3288#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003289#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003290#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003291#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003292/* Note that pre-gen3 does not support interlaced display directly. Panel
3293 * fitting must be disabled on pre-ilk for interlaced. */
3294#define PIPECONF_PROGRESSIVE (0 << 21)
3295#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3296#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3297#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3298#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3299/* Ironlake and later have a complete new set of values for interlaced. PFIT
3300 * means panel fitter required, PF means progressive fetch, DBL means power
3301 * saving pixel doubling. */
3302#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3303#define PIPECONF_INTERLACED_ILK (3 << 21)
3304#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3305#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003306#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07003307#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003308#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003309#define PIPECONF_BPC_MASK (0x7 << 5)
3310#define PIPECONF_8BPC (0<<5)
3311#define PIPECONF_10BPC (1<<5)
3312#define PIPECONF_6BPC (2<<5)
3313#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003314#define PIPECONF_DITHER_EN (1<<4)
3315#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3316#define PIPECONF_DITHER_TYPE_SP (0<<2)
3317#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3318#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3319#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003320#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003321#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003322#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003323#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3324#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3325#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003326#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003327#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3328#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3329#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3330#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003331#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003332#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3333#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3334#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003335#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003336#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3337#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3338#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003339#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003340#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003341#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3342#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003343#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3344#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3345#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003346#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003347#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3348#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3349#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3350#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3351#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Imre Deak10c59c52014-02-10 18:42:48 +02003352#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003353#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3354#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02003355#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07003356#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3357#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3358#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3359#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3360
Imre Deak755e9012014-02-10 18:42:47 +02003361#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3362#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3363
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003364#define PIPE_A_OFFSET 0x70000
3365#define PIPE_B_OFFSET 0x71000
3366#define PIPE_C_OFFSET 0x72000
3367/*
3368 * There's actually no pipe EDP. Some pipe registers have
3369 * simply shifted from the pipe to the transcoder, while
3370 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3371 * to access such registers in transcoder EDP.
3372 */
3373#define PIPE_EDP_OFFSET 0x7f000
3374
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003375#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3376 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3377 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003378
3379#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3380#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3381#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3382#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3383#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003384
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003385#define _PIPE_MISC_A 0x70030
3386#define _PIPE_MISC_B 0x71030
3387#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3388#define PIPEMISC_DITHER_8_BPC (0<<5)
3389#define PIPEMISC_DITHER_10_BPC (1<<5)
3390#define PIPEMISC_DITHER_6_BPC (2<<5)
3391#define PIPEMISC_DITHER_12_BPC (3<<5)
3392#define PIPEMISC_DITHER_ENABLE (1<<4)
3393#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3394#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003395#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003396
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003397#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003398#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003399#define PIPEB_HLINE_INT_EN (1<<28)
3400#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02003401#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3402#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3403#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07003404#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003405#define PIPEA_HLINE_INT_EN (1<<20)
3406#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02003407#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3408#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003409#define PLANEA_FLIPDONE_INT_EN (1<<16)
3410
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003411#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003412#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3413#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3414#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3415#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3416#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3417#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3418#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3419#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3420#define DPINVGTT_EN_MASK 0xff0000
3421#define CURSORB_INVALID_GTT_STATUS (1<<7)
3422#define CURSORA_INVALID_GTT_STATUS (1<<6)
3423#define SPRITED_INVALID_GTT_STATUS (1<<5)
3424#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3425#define PLANEB_INVALID_GTT_STATUS (1<<3)
3426#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3427#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3428#define PLANEA_INVALID_GTT_STATUS (1<<0)
3429#define DPINVGTT_STATUS_MASK 0xff
3430
Jesse Barnes585fb112008-07-29 11:54:06 -07003431#define DSPARB 0x70030
3432#define DSPARB_CSTART_MASK (0x7f << 7)
3433#define DSPARB_CSTART_SHIFT 7
3434#define DSPARB_BSTART_MASK (0x7f)
3435#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003436#define DSPARB_BEND_SHIFT 9 /* on 855 */
3437#define DSPARB_AEND_SHIFT 0
3438
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003439#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003440#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04003441#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003442#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08003443#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003444#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003445#define DSPFW_PLANEB_MASK (0x7f<<8)
3446#define DSPFW_PLANEA_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003447#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003448#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00003449#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003450#define DSPFW_PLANEC_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003451#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003452#define DSPFW_HPLL_SR_EN (1<<31)
3453#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003454#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08003455#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3456#define DSPFW_HPLL_CURSOR_SHIFT 16
3457#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3458#define DSPFW_HPLL_SR_MASK (0x1ff)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003459#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3460#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003461
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003462/* drain latency register values*/
3463#define DRAIN_LATENCY_PRECISION_32 32
3464#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003465#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003466#define DDL_CURSORA_PRECISION_32 (1<<31)
3467#define DDL_CURSORA_PRECISION_16 (0<<31)
3468#define DDL_CURSORA_SHIFT 24
3469#define DDL_PLANEA_PRECISION_32 (1<<7)
3470#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003471#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003472#define DDL_CURSORB_PRECISION_32 (1<<31)
3473#define DDL_CURSORB_PRECISION_16 (0<<31)
3474#define DDL_CURSORB_SHIFT 24
3475#define DDL_PLANEB_PRECISION_32 (1<<7)
3476#define DDL_PLANEB_PRECISION_16 (0<<7)
3477
Shaohua Li7662c8b2009-06-26 11:23:55 +08003478/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003479#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003480#define I915_FIFO_LINE_SIZE 64
3481#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003482
Jesse Barnesceb04242012-03-28 13:39:22 -07003483#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003484#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003485#define I965_FIFO_SIZE 512
3486#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003487#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003488#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003489#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003490
Jesse Barnesceb04242012-03-28 13:39:22 -07003491#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003492#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003493#define I915_MAX_WM 0x3f
3494
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003495#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3496#define PINEVIEW_FIFO_LINE_SIZE 64
3497#define PINEVIEW_MAX_WM 0x1ff
3498#define PINEVIEW_DFT_WM 0x3f
3499#define PINEVIEW_DFT_HPLLOFF_WM 0
3500#define PINEVIEW_GUARD_WM 10
3501#define PINEVIEW_CURSOR_FIFO 64
3502#define PINEVIEW_CURSOR_MAX_WM 0x3f
3503#define PINEVIEW_CURSOR_DFT_WM 0
3504#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003505
Jesse Barnesceb04242012-03-28 13:39:22 -07003506#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003507#define I965_CURSOR_FIFO 64
3508#define I965_CURSOR_MAX_WM 32
3509#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003510
3511/* define the Watermark register on Ironlake */
3512#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03003513#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003514#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03003515#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003516#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003517#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003518
3519#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003520#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003521#define WM1_LP_ILK 0x45108
3522#define WM1_LP_SR_EN (1<<31)
3523#define WM1_LP_LATENCY_SHIFT 24
3524#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003525#define WM1_LP_FBC_MASK (0xf<<20)
3526#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07003527#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03003528#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003529#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003530#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003531#define WM2_LP_ILK 0x4510c
3532#define WM2_LP_EN (1<<31)
3533#define WM3_LP_ILK 0x45110
3534#define WM3_LP_EN (1<<31)
3535#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003536#define WM2S_LP_IVB 0x45124
3537#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003538#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003539
Paulo Zanonicca32e92013-05-31 11:45:06 -03003540#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3541 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3542 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3543
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003544/* Memory latency timer register */
3545#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003546#define MLTR_WM1_SHIFT 0
3547#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003548/* the unit of memory self-refresh latency time is 0.5us */
3549#define ILK_SRLT_MASK 0x3f
3550
Yuanhan Liu13982612010-12-15 15:42:31 +08003551
3552/* the address where we get all kinds of latency value */
3553#define SSKPD 0x5d10
3554#define SSKPD_WM_MASK 0x3f
3555#define SSKPD_WM0_SHIFT 0
3556#define SSKPD_WM1_SHIFT 8
3557#define SSKPD_WM2_SHIFT 16
3558#define SSKPD_WM3_SHIFT 24
3559
Jesse Barnes585fb112008-07-29 11:54:06 -07003560/*
3561 * The two pipe frame counter registers are not synchronized, so
3562 * reading a stable value is somewhat tricky. The following code
3563 * should work:
3564 *
3565 * do {
3566 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3567 * PIPE_FRAME_HIGH_SHIFT;
3568 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3569 * PIPE_FRAME_LOW_SHIFT);
3570 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3571 * PIPE_FRAME_HIGH_SHIFT);
3572 * } while (high1 != high2);
3573 * frame = (high1 << 8) | low1;
3574 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003575#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07003576#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3577#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003578#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07003579#define PIPE_FRAME_LOW_MASK 0xff000000
3580#define PIPE_FRAME_LOW_SHIFT 24
3581#define PIPE_PIXEL_MASK 0x00ffffff
3582#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003583/* GM45+ just has to be different */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003584#define _PIPEA_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x70040)
3585#define _PIPEA_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x70044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003586#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003587
3588/* Cursor A & B regs */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003589#define _CURACNTR (dev_priv->info.display_mmio_offset + 0x70080)
Jesse Barnes14b60392009-05-20 16:47:08 -04003590/* Old style CUR*CNTR flags (desktop 8xx) */
3591#define CURSOR_ENABLE 0x80000000
3592#define CURSOR_GAMMA_ENABLE 0x40000000
3593#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003594#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04003595#define CURSOR_FORMAT_SHIFT 24
3596#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3597#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3598#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3599#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3600#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3601#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3602/* New style CUR*CNTR flags */
3603#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003604#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303605#define CURSOR_MODE_128_32B_AX 0x02
3606#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07003607#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303608#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
3609#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07003610#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04003611#define MCURSOR_PIPE_SELECT (1 << 28)
3612#define MCURSOR_PIPE_A 0x00
3613#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003614#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003615#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003616#define _CURABASE (dev_priv->info.display_mmio_offset + 0x70084)
3617#define _CURAPOS (dev_priv->info.display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003618#define CURSOR_POS_MASK 0x007FF
3619#define CURSOR_POS_SIGN 0x8000
3620#define CURSOR_X_SHIFT 0
3621#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04003622#define CURSIZE 0x700a0
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003623#define _CURBCNTR (dev_priv->info.display_mmio_offset + 0x700c0)
3624#define _CURBBASE (dev_priv->info.display_mmio_offset + 0x700c4)
3625#define _CURBPOS (dev_priv->info.display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003626
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003627#define _CURBCNTR_IVB 0x71080
3628#define _CURBBASE_IVB 0x71084
3629#define _CURBPOS_IVB 0x71088
3630
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003631#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3632#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3633#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003634
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003635#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3636#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3637#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3638
Jesse Barnes585fb112008-07-29 11:54:06 -07003639/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003640#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07003641#define DISPLAY_PLANE_ENABLE (1<<31)
3642#define DISPLAY_PLANE_DISABLE 0
3643#define DISPPLANE_GAMMA_ENABLE (1<<30)
3644#define DISPPLANE_GAMMA_DISABLE 0
3645#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003646#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003647#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003648#define DISPPLANE_BGRA555 (0x3<<26)
3649#define DISPPLANE_BGRX555 (0x4<<26)
3650#define DISPPLANE_BGRX565 (0x5<<26)
3651#define DISPPLANE_BGRX888 (0x6<<26)
3652#define DISPPLANE_BGRA888 (0x7<<26)
3653#define DISPPLANE_RGBX101010 (0x8<<26)
3654#define DISPPLANE_RGBA101010 (0x9<<26)
3655#define DISPPLANE_BGRX101010 (0xa<<26)
3656#define DISPPLANE_RGBX161616 (0xc<<26)
3657#define DISPPLANE_RGBX888 (0xe<<26)
3658#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003659#define DISPPLANE_STEREO_ENABLE (1<<25)
3660#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003661#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003662#define DISPPLANE_SEL_PIPE_SHIFT 24
3663#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003664#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003665#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003666#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3667#define DISPPLANE_SRC_KEY_DISABLE 0
3668#define DISPPLANE_LINE_DOUBLE (1<<20)
3669#define DISPPLANE_NO_LINE_DOUBLE 0
3670#define DISPPLANE_STEREO_POLARITY_FIRST 0
3671#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003672#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003673#define DISPPLANE_TILED (1<<10)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003674#define _DSPAADDR 0x70184
3675#define _DSPASTRIDE 0x70188
3676#define _DSPAPOS 0x7018C /* reserved */
3677#define _DSPASIZE 0x70190
3678#define _DSPASURF 0x7019C /* 965+ only */
3679#define _DSPATILEOFF 0x701A4 /* 965+ only */
3680#define _DSPAOFFSET 0x701A4 /* HSW */
3681#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07003682
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003683#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
3684#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
3685#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
3686#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
3687#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
3688#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
3689#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003690#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003691#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
3692#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003693
Armin Reese446f2542012-03-30 16:20:16 -07003694/* Display/Sprite base address macros */
3695#define DISP_BASEADDR_MASK (0xfffff000)
3696#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3697#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07003698
Jesse Barnes585fb112008-07-29 11:54:06 -07003699/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003700#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
3701#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
3702#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
3703#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
3704#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
3705#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
3706#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
3707#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
3708#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
3709#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
3710#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
3711#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
3712#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003713
3714/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003715#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
3716#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
3717#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003718#define _PIPEBFRAMEHIGH 0x71040
3719#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003720#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
3721#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003722
Jesse Barnes585fb112008-07-29 11:54:06 -07003723
3724/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003725#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003726#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3727#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3728#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3729#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003730#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
3731#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
3732#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
3733#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
3734#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
3735#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
3736#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
3737#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003738
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003739/* Sprite A control */
3740#define _DVSACNTR 0x72180
3741#define DVS_ENABLE (1<<31)
3742#define DVS_GAMMA_ENABLE (1<<30)
3743#define DVS_PIXFORMAT_MASK (3<<25)
3744#define DVS_FORMAT_YUV422 (0<<25)
3745#define DVS_FORMAT_RGBX101010 (1<<25)
3746#define DVS_FORMAT_RGBX888 (2<<25)
3747#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003748#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003749#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003750#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003751#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3752#define DVS_YUV_ORDER_YUYV (0<<16)
3753#define DVS_YUV_ORDER_UYVY (1<<16)
3754#define DVS_YUV_ORDER_YVYU (2<<16)
3755#define DVS_YUV_ORDER_VYUY (3<<16)
3756#define DVS_DEST_KEY (1<<2)
3757#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3758#define DVS_TILED (1<<10)
3759#define _DVSALINOFF 0x72184
3760#define _DVSASTRIDE 0x72188
3761#define _DVSAPOS 0x7218c
3762#define _DVSASIZE 0x72190
3763#define _DVSAKEYVAL 0x72194
3764#define _DVSAKEYMSK 0x72198
3765#define _DVSASURF 0x7219c
3766#define _DVSAKEYMAXVAL 0x721a0
3767#define _DVSATILEOFF 0x721a4
3768#define _DVSASURFLIVE 0x721ac
3769#define _DVSASCALE 0x72204
3770#define DVS_SCALE_ENABLE (1<<31)
3771#define DVS_FILTER_MASK (3<<29)
3772#define DVS_FILTER_MEDIUM (0<<29)
3773#define DVS_FILTER_ENHANCING (1<<29)
3774#define DVS_FILTER_SOFTENING (2<<29)
3775#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3776#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3777#define _DVSAGAMC 0x72300
3778
3779#define _DVSBCNTR 0x73180
3780#define _DVSBLINOFF 0x73184
3781#define _DVSBSTRIDE 0x73188
3782#define _DVSBPOS 0x7318c
3783#define _DVSBSIZE 0x73190
3784#define _DVSBKEYVAL 0x73194
3785#define _DVSBKEYMSK 0x73198
3786#define _DVSBSURF 0x7319c
3787#define _DVSBKEYMAXVAL 0x731a0
3788#define _DVSBTILEOFF 0x731a4
3789#define _DVSBSURFLIVE 0x731ac
3790#define _DVSBSCALE 0x73204
3791#define _DVSBGAMC 0x73300
3792
3793#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3794#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3795#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3796#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3797#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003798#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003799#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3800#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3801#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003802#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3803#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003804#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003805
3806#define _SPRA_CTL 0x70280
3807#define SPRITE_ENABLE (1<<31)
3808#define SPRITE_GAMMA_ENABLE (1<<30)
3809#define SPRITE_PIXFORMAT_MASK (7<<25)
3810#define SPRITE_FORMAT_YUV422 (0<<25)
3811#define SPRITE_FORMAT_RGBX101010 (1<<25)
3812#define SPRITE_FORMAT_RGBX888 (2<<25)
3813#define SPRITE_FORMAT_RGBX161616 (3<<25)
3814#define SPRITE_FORMAT_YUV444 (4<<25)
3815#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003816#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003817#define SPRITE_SOURCE_KEY (1<<22)
3818#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3819#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3820#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3821#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3822#define SPRITE_YUV_ORDER_YUYV (0<<16)
3823#define SPRITE_YUV_ORDER_UYVY (1<<16)
3824#define SPRITE_YUV_ORDER_YVYU (2<<16)
3825#define SPRITE_YUV_ORDER_VYUY (3<<16)
3826#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3827#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3828#define SPRITE_TILED (1<<10)
3829#define SPRITE_DEST_KEY (1<<2)
3830#define _SPRA_LINOFF 0x70284
3831#define _SPRA_STRIDE 0x70288
3832#define _SPRA_POS 0x7028c
3833#define _SPRA_SIZE 0x70290
3834#define _SPRA_KEYVAL 0x70294
3835#define _SPRA_KEYMSK 0x70298
3836#define _SPRA_SURF 0x7029c
3837#define _SPRA_KEYMAX 0x702a0
3838#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003839#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003840#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003841#define _SPRA_SCALE 0x70304
3842#define SPRITE_SCALE_ENABLE (1<<31)
3843#define SPRITE_FILTER_MASK (3<<29)
3844#define SPRITE_FILTER_MEDIUM (0<<29)
3845#define SPRITE_FILTER_ENHANCING (1<<29)
3846#define SPRITE_FILTER_SOFTENING (2<<29)
3847#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3848#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3849#define _SPRA_GAMC 0x70400
3850
3851#define _SPRB_CTL 0x71280
3852#define _SPRB_LINOFF 0x71284
3853#define _SPRB_STRIDE 0x71288
3854#define _SPRB_POS 0x7128c
3855#define _SPRB_SIZE 0x71290
3856#define _SPRB_KEYVAL 0x71294
3857#define _SPRB_KEYMSK 0x71298
3858#define _SPRB_SURF 0x7129c
3859#define _SPRB_KEYMAX 0x712a0
3860#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003861#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003862#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003863#define _SPRB_SCALE 0x71304
3864#define _SPRB_GAMC 0x71400
3865
3866#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3867#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3868#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3869#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3870#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3871#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3872#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3873#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3874#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3875#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003876#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003877#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3878#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003879#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003880
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003881#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003882#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08003883#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003884#define SP_PIXFORMAT_MASK (0xf<<26)
3885#define SP_FORMAT_YUV422 (0<<26)
3886#define SP_FORMAT_BGR565 (5<<26)
3887#define SP_FORMAT_BGRX8888 (6<<26)
3888#define SP_FORMAT_BGRA8888 (7<<26)
3889#define SP_FORMAT_RGBX1010102 (8<<26)
3890#define SP_FORMAT_RGBA1010102 (9<<26)
3891#define SP_FORMAT_RGBX8888 (0xe<<26)
3892#define SP_FORMAT_RGBA8888 (0xf<<26)
3893#define SP_SOURCE_KEY (1<<22)
3894#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3895#define SP_YUV_ORDER_YUYV (0<<16)
3896#define SP_YUV_ORDER_UYVY (1<<16)
3897#define SP_YUV_ORDER_YVYU (2<<16)
3898#define SP_YUV_ORDER_VYUY (3<<16)
3899#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003900#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3901#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3902#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3903#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3904#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3905#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3906#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3907#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3908#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3909#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3910#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003911
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003912#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3913#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3914#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3915#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3916#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3917#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3918#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3919#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3920#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3921#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3922#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3923#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003924
3925#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3926#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3927#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3928#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3929#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3930#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3931#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3932#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3933#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3934#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3935#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3936#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3937
Jesse Barnes585fb112008-07-29 11:54:06 -07003938/* VBIOS regs */
3939#define VGACNTRL 0x71400
3940# define VGA_DISP_DISABLE (1 << 31)
3941# define VGA_2X_MODE (1 << 30)
3942# define VGA_PIPE_B_SELECT (1 << 29)
3943
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003944#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3945
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003946/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003947
3948#define CPU_VGACNTRL 0x41000
3949
3950#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3951#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3952#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3953#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3954#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3955#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3956#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3957#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3958#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3959
3960/* refresh rate hardware control */
3961#define RR_HW_CTL 0x45300
3962#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3963#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3964
3965#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003966#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003967#define FDI_PLL_BIOS_1 0x46004
3968#define FDI_PLL_BIOS_2 0x46008
3969#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3970#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3971#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3972
Eric Anholt8956c8b2010-03-18 13:21:14 -07003973#define PCH_3DCGDIS0 0x46020
3974# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3975# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3976
Eric Anholt06f37752010-12-14 10:06:46 -08003977#define PCH_3DCGDIS1 0x46024
3978# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3979
Zhenyu Wangb9055052009-06-05 15:38:38 +08003980#define FDI_PLL_FREQ_CTL 0x46030
3981#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3982#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3983#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3984
3985
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003986#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01003987#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003988#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01003989#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003990
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003991#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01003992#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003993#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01003994#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003995
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003996#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01003997#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003998#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01003999#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004001#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01004002#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004003#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01004004#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004005
4006/* PIPEB timing regs are same start from 0x61000 */
4007
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004008#define _PIPEB_DATA_M1 0x61030
4009#define _PIPEB_DATA_N1 0x61034
4010#define _PIPEB_DATA_M2 0x61038
4011#define _PIPEB_DATA_N2 0x6103c
4012#define _PIPEB_LINK_M1 0x61040
4013#define _PIPEB_LINK_N1 0x61044
4014#define _PIPEB_LINK_M2 0x61048
4015#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004016
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004017#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4018#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4019#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4020#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4021#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4022#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4023#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4024#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004025
4026/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004027/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4028#define _PFA_CTL_1 0x68080
4029#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08004030#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02004031#define PF_PIPE_SEL_MASK_IVB (3<<29)
4032#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08004033#define PF_FILTER_MASK (3<<23)
4034#define PF_FILTER_PROGRAMMED (0<<23)
4035#define PF_FILTER_MED_3x3 (1<<23)
4036#define PF_FILTER_EDGE_ENHANCE (2<<23)
4037#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004038#define _PFA_WIN_SZ 0x68074
4039#define _PFB_WIN_SZ 0x68874
4040#define _PFA_WIN_POS 0x68070
4041#define _PFB_WIN_POS 0x68870
4042#define _PFA_VSCALE 0x68084
4043#define _PFB_VSCALE 0x68884
4044#define _PFA_HSCALE 0x68090
4045#define _PFB_HSCALE 0x68890
4046
4047#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4048#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4049#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4050#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4051#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004052
4053/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004054#define _LGC_PALETTE_A 0x4a000
4055#define _LGC_PALETTE_B 0x4a800
4056#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004057
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004058#define _GAMMA_MODE_A 0x4a480
4059#define _GAMMA_MODE_B 0x4ac80
4060#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4061#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02004062#define GAMMA_MODE_MODE_8BIT (0 << 0)
4063#define GAMMA_MODE_MODE_10BIT (1 << 0)
4064#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004065#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4066
Zhenyu Wangb9055052009-06-05 15:38:38 +08004067/* interrupts */
4068#define DE_MASTER_IRQ_CONTROL (1 << 31)
4069#define DE_SPRITEB_FLIP_DONE (1 << 29)
4070#define DE_SPRITEA_FLIP_DONE (1 << 28)
4071#define DE_PLANEB_FLIP_DONE (1 << 27)
4072#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004073#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004074#define DE_PCU_EVENT (1 << 25)
4075#define DE_GTT_FAULT (1 << 24)
4076#define DE_POISON (1 << 23)
4077#define DE_PERFORM_COUNTER (1 << 22)
4078#define DE_PCH_EVENT (1 << 21)
4079#define DE_AUX_CHANNEL_A (1 << 20)
4080#define DE_DP_A_HOTPLUG (1 << 19)
4081#define DE_GSE (1 << 18)
4082#define DE_PIPEB_VBLANK (1 << 15)
4083#define DE_PIPEB_EVEN_FIELD (1 << 14)
4084#define DE_PIPEB_ODD_FIELD (1 << 13)
4085#define DE_PIPEB_LINE_COMPARE (1 << 12)
4086#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004087#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004088#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4089#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004090#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004091#define DE_PIPEA_EVEN_FIELD (1 << 6)
4092#define DE_PIPEA_ODD_FIELD (1 << 5)
4093#define DE_PIPEA_LINE_COMPARE (1 << 4)
4094#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004095#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004096#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004097#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004098#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004099
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004100/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03004101#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004102#define DE_GSE_IVB (1<<29)
4103#define DE_PCH_EVENT_IVB (1<<28)
4104#define DE_DP_A_HOTPLUG_IVB (1<<27)
4105#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01004106#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4107#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4108#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004109#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004110#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004111#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01004112#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4113#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004114#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004115#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03004116#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4117
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004118#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4119#define MASTER_INTERRUPT_ENABLE (1<<31)
4120
Zhenyu Wangb9055052009-06-05 15:38:38 +08004121#define DEISR 0x44000
4122#define DEIMR 0x44004
4123#define DEIIR 0x44008
4124#define DEIER 0x4400c
4125
Zhenyu Wangb9055052009-06-05 15:38:38 +08004126#define GTISR 0x44010
4127#define GTIMR 0x44014
4128#define GTIIR 0x44018
4129#define GTIER 0x4401c
4130
Ben Widawskyabd58f02013-11-02 21:07:09 -07004131#define GEN8_MASTER_IRQ 0x44200
4132#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4133#define GEN8_PCU_IRQ (1<<30)
4134#define GEN8_DE_PCH_IRQ (1<<23)
4135#define GEN8_DE_MISC_IRQ (1<<22)
4136#define GEN8_DE_PORT_IRQ (1<<20)
4137#define GEN8_DE_PIPE_C_IRQ (1<<18)
4138#define GEN8_DE_PIPE_B_IRQ (1<<17)
4139#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01004140#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07004141#define GEN8_GT_VECS_IRQ (1<<6)
4142#define GEN8_GT_VCS2_IRQ (1<<3)
4143#define GEN8_GT_VCS1_IRQ (1<<2)
4144#define GEN8_GT_BCS_IRQ (1<<1)
4145#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004146
4147#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4148#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4149#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4150#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4151
4152#define GEN8_BCS_IRQ_SHIFT 16
4153#define GEN8_RCS_IRQ_SHIFT 0
4154#define GEN8_VCS2_IRQ_SHIFT 16
4155#define GEN8_VCS1_IRQ_SHIFT 0
4156#define GEN8_VECS_IRQ_SHIFT 0
4157
4158#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4159#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4160#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4161#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01004162#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004163#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4164#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4165#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4166#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4167#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4168#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
4169#define GEN8_PIPE_FLIP_DONE (1 << 4)
4170#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4171#define GEN8_PIPE_VSYNC (1 << 1)
4172#define GEN8_PIPE_VBLANK (1 << 0)
Daniel Vetter30100f22013-11-07 14:49:24 +01004173#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4174 (GEN8_PIPE_CURSOR_FAULT | \
4175 GEN8_PIPE_SPRITE_FAULT | \
4176 GEN8_PIPE_PRIMARY_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004177
4178#define GEN8_DE_PORT_ISR 0x44440
4179#define GEN8_DE_PORT_IMR 0x44444
4180#define GEN8_DE_PORT_IIR 0x44448
4181#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01004182#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4183#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004184
4185#define GEN8_DE_MISC_ISR 0x44460
4186#define GEN8_DE_MISC_IMR 0x44464
4187#define GEN8_DE_MISC_IIR 0x44468
4188#define GEN8_DE_MISC_IER 0x4446c
4189#define GEN8_DE_MISC_GSE (1 << 27)
4190
4191#define GEN8_PCU_ISR 0x444e0
4192#define GEN8_PCU_IMR 0x444e4
4193#define GEN8_PCU_IIR 0x444e8
4194#define GEN8_PCU_IER 0x444ec
4195
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004196#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004197/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4198#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004199#define ILK_DPARB_GATE (1<<22)
4200#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00004201#define FUSE_STRAP 0x42014
4202#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4203#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4204#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4205#define ILK_HDCP_DISABLE (1 << 25)
4206#define ILK_eDP_A_DISABLE (1 << 24)
4207#define HSW_CDCLK_LIMIT (1 << 24)
4208#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004209
Damien Lespiau231e54f2012-10-19 17:55:41 +01004210#define ILK_DSPCLK_GATE_D 0x42020
4211#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4212#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4213#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4214#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4215#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004216
Eric Anholt116ac8d2011-12-21 10:31:09 -08004217#define IVB_CHICKEN3 0x4200c
4218# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4219# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4220
Paulo Zanoni90a88642013-05-03 17:23:45 -03004221#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004222#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03004223#define FORCE_ARB_IDLE_PLANES (1 << 14)
4224
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004225#define _CHICKEN_PIPESL_1_A 0x420b0
4226#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02004227#define HSW_FBCQ_DIS (1 << 22)
4228#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004229#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4230
Zhenyu Wang553bd142009-09-02 10:57:52 +08004231#define DISP_ARB_CTL 0x45000
4232#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004233#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004234#define DISP_ARB_CTL2 0x45004
4235#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004236#define GEN7_MSG_CTL 0x45010
4237#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4238#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004239#define HSW_NDE_RSTWRN_OPT 0x46408
4240#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004241
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004242/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004243#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4244# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Ben Widawskya75f3622013-11-02 21:07:59 -07004245#define COMMON_SLICE_CHICKEN2 0x7014
4246# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08004247
Ville Syrjälä031994e2014-01-22 21:32:46 +02004248#define GEN7_L3SQCREG1 0xB010
4249#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4250
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004251#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00004252#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004253#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004254
4255#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4256#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4257
Jesse Barnes61939d92012-10-02 17:43:38 -05004258#define GEN7_L3SQCREG4 0xb034
4259#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4260
Ben Widawsky63801f22013-12-12 17:26:03 -08004261/* GEN8 chicken */
4262#define HDC_CHICKEN0 0x7300
4263#define HDC_FORCE_NON_COHERENT (1<<4)
4264
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08004265/* WaCatErrorRejectionIssue */
4266#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4267#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4268
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004269#define HSW_SCRATCH1 0xb038
4270#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4271
Zhenyu Wangb9055052009-06-05 15:38:38 +08004272/* PCH */
4273
Adam Jackson23e81d62012-06-06 15:45:44 -04004274/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08004275#define SDE_AUDIO_POWER_D (1 << 27)
4276#define SDE_AUDIO_POWER_C (1 << 26)
4277#define SDE_AUDIO_POWER_B (1 << 25)
4278#define SDE_AUDIO_POWER_SHIFT (25)
4279#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4280#define SDE_GMBUS (1 << 24)
4281#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4282#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4283#define SDE_AUDIO_HDCP_MASK (3 << 22)
4284#define SDE_AUDIO_TRANSB (1 << 21)
4285#define SDE_AUDIO_TRANSA (1 << 20)
4286#define SDE_AUDIO_TRANS_MASK (3 << 20)
4287#define SDE_POISON (1 << 19)
4288/* 18 reserved */
4289#define SDE_FDI_RXB (1 << 17)
4290#define SDE_FDI_RXA (1 << 16)
4291#define SDE_FDI_MASK (3 << 16)
4292#define SDE_AUXD (1 << 15)
4293#define SDE_AUXC (1 << 14)
4294#define SDE_AUXB (1 << 13)
4295#define SDE_AUX_MASK (7 << 13)
4296/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004297#define SDE_CRT_HOTPLUG (1 << 11)
4298#define SDE_PORTD_HOTPLUG (1 << 10)
4299#define SDE_PORTC_HOTPLUG (1 << 9)
4300#define SDE_PORTB_HOTPLUG (1 << 8)
4301#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004302#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4303 SDE_SDVOB_HOTPLUG | \
4304 SDE_PORTB_HOTPLUG | \
4305 SDE_PORTC_HOTPLUG | \
4306 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08004307#define SDE_TRANSB_CRC_DONE (1 << 5)
4308#define SDE_TRANSB_CRC_ERR (1 << 4)
4309#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4310#define SDE_TRANSA_CRC_DONE (1 << 2)
4311#define SDE_TRANSA_CRC_ERR (1 << 1)
4312#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4313#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04004314
4315/* south display engine interrupt: CPT/PPT */
4316#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4317#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4318#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4319#define SDE_AUDIO_POWER_SHIFT_CPT 29
4320#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4321#define SDE_AUXD_CPT (1 << 27)
4322#define SDE_AUXC_CPT (1 << 26)
4323#define SDE_AUXB_CPT (1 << 25)
4324#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004325#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4326#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4327#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004328#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004329#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004330#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004331 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004332 SDE_PORTD_HOTPLUG_CPT | \
4333 SDE_PORTC_HOTPLUG_CPT | \
4334 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004335#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004336#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004337#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4338#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4339#define SDE_FDI_RXC_CPT (1 << 8)
4340#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4341#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4342#define SDE_FDI_RXB_CPT (1 << 4)
4343#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4344#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4345#define SDE_FDI_RXA_CPT (1 << 0)
4346#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4347 SDE_AUDIO_CP_REQ_B_CPT | \
4348 SDE_AUDIO_CP_REQ_A_CPT)
4349#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4350 SDE_AUDIO_CP_CHG_B_CPT | \
4351 SDE_AUDIO_CP_CHG_A_CPT)
4352#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4353 SDE_FDI_RXB_CPT | \
4354 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004355
4356#define SDEISR 0xc4000
4357#define SDEIMR 0xc4004
4358#define SDEIIR 0xc4008
4359#define SDEIER 0xc400c
4360
Paulo Zanoni86642812013-04-12 17:57:57 -03004361#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004362#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004363#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4364#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4365#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004366#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004367
Zhenyu Wangb9055052009-06-05 15:38:38 +08004368/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004369#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004370#define PORTD_HOTPLUG_ENABLE (1 << 20)
4371#define PORTD_PULSE_DURATION_2ms (0)
4372#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4373#define PORTD_PULSE_DURATION_6ms (2 << 18)
4374#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004375#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004376#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4377#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4378#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4379#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004380#define PORTC_HOTPLUG_ENABLE (1 << 12)
4381#define PORTC_PULSE_DURATION_2ms (0)
4382#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4383#define PORTC_PULSE_DURATION_6ms (2 << 10)
4384#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004385#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004386#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4387#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4388#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4389#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004390#define PORTB_HOTPLUG_ENABLE (1 << 4)
4391#define PORTB_PULSE_DURATION_2ms (0)
4392#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4393#define PORTB_PULSE_DURATION_6ms (2 << 2)
4394#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004395#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004396#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4397#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4398#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4399#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004400
4401#define PCH_GPIOA 0xc5010
4402#define PCH_GPIOB 0xc5014
4403#define PCH_GPIOC 0xc5018
4404#define PCH_GPIOD 0xc501c
4405#define PCH_GPIOE 0xc5020
4406#define PCH_GPIOF 0xc5024
4407
Eric Anholtf0217c42009-12-01 11:56:30 -08004408#define PCH_GMBUS0 0xc5100
4409#define PCH_GMBUS1 0xc5104
4410#define PCH_GMBUS2 0xc5108
4411#define PCH_GMBUS3 0xc510c
4412#define PCH_GMBUS4 0xc5110
4413#define PCH_GMBUS5 0xc5120
4414
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004415#define _PCH_DPLL_A 0xc6014
4416#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004417#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004418
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004419#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004420#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004421#define _PCH_FPA1 0xc6044
4422#define _PCH_FPB0 0xc6048
4423#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004424#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4425#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004426
4427#define PCH_DPLL_TEST 0xc606c
4428
4429#define PCH_DREF_CONTROL 0xC6200
4430#define DREF_CONTROL_MASK 0x7fc3
4431#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4432#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4433#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4434#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4435#define DREF_SSC_SOURCE_DISABLE (0<<11)
4436#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004437#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004438#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4439#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4440#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004441#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004442#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4443#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08004444#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004445#define DREF_SSC4_DOWNSPREAD (0<<6)
4446#define DREF_SSC4_CENTERSPREAD (1<<6)
4447#define DREF_SSC1_DISABLE (0<<1)
4448#define DREF_SSC1_ENABLE (1<<1)
4449#define DREF_SSC4_DISABLE (0)
4450#define DREF_SSC4_ENABLE (1)
4451
4452#define PCH_RAWCLK_FREQ 0xc6204
4453#define FDL_TP1_TIMER_SHIFT 12
4454#define FDL_TP1_TIMER_MASK (3<<12)
4455#define FDL_TP2_TIMER_SHIFT 10
4456#define FDL_TP2_TIMER_MASK (3<<10)
4457#define RAWCLK_FREQ_MASK 0x3ff
4458
4459#define PCH_DPLL_TMR_CFG 0xc6208
4460
4461#define PCH_SSC4_PARMS 0xc6210
4462#define PCH_SSC4_AUX_PARMS 0xc6214
4463
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004464#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02004465#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4466#define TRANS_DPLLA_SEL(pipe) 0
4467#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004468
Zhenyu Wangb9055052009-06-05 15:38:38 +08004469/* transcoder */
4470
Daniel Vetter275f01b22013-05-03 11:49:47 +02004471#define _PCH_TRANS_HTOTAL_A 0xe0000
4472#define TRANS_HTOTAL_SHIFT 16
4473#define TRANS_HACTIVE_SHIFT 0
4474#define _PCH_TRANS_HBLANK_A 0xe0004
4475#define TRANS_HBLANK_END_SHIFT 16
4476#define TRANS_HBLANK_START_SHIFT 0
4477#define _PCH_TRANS_HSYNC_A 0xe0008
4478#define TRANS_HSYNC_END_SHIFT 16
4479#define TRANS_HSYNC_START_SHIFT 0
4480#define _PCH_TRANS_VTOTAL_A 0xe000c
4481#define TRANS_VTOTAL_SHIFT 16
4482#define TRANS_VACTIVE_SHIFT 0
4483#define _PCH_TRANS_VBLANK_A 0xe0010
4484#define TRANS_VBLANK_END_SHIFT 16
4485#define TRANS_VBLANK_START_SHIFT 0
4486#define _PCH_TRANS_VSYNC_A 0xe0014
4487#define TRANS_VSYNC_END_SHIFT 16
4488#define TRANS_VSYNC_START_SHIFT 0
4489#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004490
Daniel Vettere3b95f12013-05-03 11:49:49 +02004491#define _PCH_TRANSA_DATA_M1 0xe0030
4492#define _PCH_TRANSA_DATA_N1 0xe0034
4493#define _PCH_TRANSA_DATA_M2 0xe0038
4494#define _PCH_TRANSA_DATA_N2 0xe003c
4495#define _PCH_TRANSA_LINK_M1 0xe0040
4496#define _PCH_TRANSA_LINK_N1 0xe0044
4497#define _PCH_TRANSA_LINK_M2 0xe0048
4498#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004499
Jesse Barnesb055c8f2011-07-08 11:31:57 -07004500/* Per-transcoder DIP controls */
4501
4502#define _VIDEO_DIP_CTL_A 0xe0200
4503#define _VIDEO_DIP_DATA_A 0xe0208
4504#define _VIDEO_DIP_GCP_A 0xe0210
4505
4506#define _VIDEO_DIP_CTL_B 0xe1200
4507#define _VIDEO_DIP_DATA_B 0xe1208
4508#define _VIDEO_DIP_GCP_B 0xe1210
4509
4510#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4511#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4512#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4513
Ville Syrjäläb9064872013-01-24 15:29:31 +02004514#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4515#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4516#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004517
Ville Syrjäläb9064872013-01-24 15:29:31 +02004518#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4519#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4520#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004521
4522#define VLV_TVIDEO_DIP_CTL(pipe) \
4523 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4524#define VLV_TVIDEO_DIP_DATA(pipe) \
4525 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4526#define VLV_TVIDEO_DIP_GCP(pipe) \
4527 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4528
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004529/* Haswell DIP controls */
4530#define HSW_VIDEO_DIP_CTL_A 0x60200
4531#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4532#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4533#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4534#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4535#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4536#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4537#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4538#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4539#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4540#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4541#define HSW_VIDEO_DIP_GCP_A 0x60210
4542
4543#define HSW_VIDEO_DIP_CTL_B 0x61200
4544#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4545#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4546#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4547#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4548#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4549#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4550#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4551#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4552#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4553#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4554#define HSW_VIDEO_DIP_GCP_B 0x61210
4555
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004556#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004557 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004558#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004559 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01004560#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004561 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004562#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004563 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004564#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004565 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004566#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004567 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004568
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004569#define HSW_STEREO_3D_CTL_A 0x70020
4570#define S3D_ENABLE (1<<31)
4571#define HSW_STEREO_3D_CTL_B 0x71020
4572
4573#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004574 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004575
Daniel Vetter275f01b22013-05-03 11:49:47 +02004576#define _PCH_TRANS_HTOTAL_B 0xe1000
4577#define _PCH_TRANS_HBLANK_B 0xe1004
4578#define _PCH_TRANS_HSYNC_B 0xe1008
4579#define _PCH_TRANS_VTOTAL_B 0xe100c
4580#define _PCH_TRANS_VBLANK_B 0xe1010
4581#define _PCH_TRANS_VSYNC_B 0xe1014
4582#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004583
Daniel Vetter275f01b22013-05-03 11:49:47 +02004584#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4585#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4586#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4587#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4588#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4589#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4590#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4591 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004592
Daniel Vettere3b95f12013-05-03 11:49:49 +02004593#define _PCH_TRANSB_DATA_M1 0xe1030
4594#define _PCH_TRANSB_DATA_N1 0xe1034
4595#define _PCH_TRANSB_DATA_M2 0xe1038
4596#define _PCH_TRANSB_DATA_N2 0xe103c
4597#define _PCH_TRANSB_LINK_M1 0xe1040
4598#define _PCH_TRANSB_LINK_N1 0xe1044
4599#define _PCH_TRANSB_LINK_M2 0xe1048
4600#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004601
Daniel Vettere3b95f12013-05-03 11:49:49 +02004602#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4603#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4604#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4605#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4606#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4607#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4608#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4609#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004610
Daniel Vetterab9412b2013-05-03 11:49:46 +02004611#define _PCH_TRANSACONF 0xf0008
4612#define _PCH_TRANSBCONF 0xf1008
4613#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4614#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004615#define TRANS_DISABLE (0<<31)
4616#define TRANS_ENABLE (1<<31)
4617#define TRANS_STATE_MASK (1<<30)
4618#define TRANS_STATE_DISABLE (0<<30)
4619#define TRANS_STATE_ENABLE (1<<30)
4620#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4621#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4622#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4623#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004624#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004625#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004626#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02004627#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004628#define TRANS_8BPC (0<<5)
4629#define TRANS_10BPC (1<<5)
4630#define TRANS_6BPC (2<<5)
4631#define TRANS_12BPC (3<<5)
4632
Daniel Vetterce401412012-10-31 22:52:30 +01004633#define _TRANSA_CHICKEN1 0xf0060
4634#define _TRANSB_CHICKEN1 0xf1060
4635#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4636#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004637#define _TRANSA_CHICKEN2 0xf0064
4638#define _TRANSB_CHICKEN2 0xf1064
4639#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004640#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4641#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4642#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4643#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4644#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004645
Jesse Barnes291427f2011-07-29 12:42:37 -07004646#define SOUTH_CHICKEN1 0xc2000
4647#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4648#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02004649#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4650#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4651#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004652#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02004653#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4654#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4655#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004656
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004657#define _FDI_RXA_CHICKEN 0xc200c
4658#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004659#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4660#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004661#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004662
Jesse Barnes382b0932010-10-07 16:01:25 -07004663#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07004664#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07004665#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07004666#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004667#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07004668
Zhenyu Wangb9055052009-06-05 15:38:38 +08004669/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004670#define _FDI_TXA_CTL 0x60100
4671#define _FDI_TXB_CTL 0x61100
4672#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004673#define FDI_TX_DISABLE (0<<31)
4674#define FDI_TX_ENABLE (1<<31)
4675#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4676#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4677#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4678#define FDI_LINK_TRAIN_NONE (3<<28)
4679#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4680#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4681#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4682#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4683#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4684#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4685#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4686#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004687/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4688 SNB has different settings. */
4689/* SNB A-stepping */
4690#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4691#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4692#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4693#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4694/* SNB B-stepping */
4695#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4696#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4697#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4698#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4699#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004700#define FDI_DP_PORT_WIDTH_SHIFT 19
4701#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4702#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004703#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004704/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004705#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004706
4707/* Ivybridge has different bits for lolz */
4708#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4709#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4710#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4711#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4712
Zhenyu Wangb9055052009-06-05 15:38:38 +08004713/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004714#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004715#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004716#define FDI_SCRAMBLING_ENABLE (0<<7)
4717#define FDI_SCRAMBLING_DISABLE (1<<7)
4718
4719/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004720#define _FDI_RXA_CTL 0xf000c
4721#define _FDI_RXB_CTL 0xf100c
4722#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004723#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004724/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004725#define FDI_FS_ERRC_ENABLE (1<<27)
4726#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004727#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004728#define FDI_8BPC (0<<16)
4729#define FDI_10BPC (1<<16)
4730#define FDI_6BPC (2<<16)
4731#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004732#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004733#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4734#define FDI_RX_PLL_ENABLE (1<<13)
4735#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4736#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4737#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4738#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4739#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004740#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004741/* CPT */
4742#define FDI_AUTO_TRAINING (1<<10)
4743#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4744#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4745#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4746#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4747#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004748
Paulo Zanoni04945642012-11-01 21:00:59 -02004749#define _FDI_RXA_MISC 0xf0010
4750#define _FDI_RXB_MISC 0xf1010
4751#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4752#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4753#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4754#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4755#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4756#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4757#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4758#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4759
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004760#define _FDI_RXA_TUSIZE1 0xf0030
4761#define _FDI_RXA_TUSIZE2 0xf0038
4762#define _FDI_RXB_TUSIZE1 0xf1030
4763#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004764#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4765#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004766
4767/* FDI_RX interrupt register format */
4768#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4769#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4770#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4771#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4772#define FDI_RX_FS_CODE_ERR (1<<6)
4773#define FDI_RX_FE_CODE_ERR (1<<5)
4774#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4775#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4776#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4777#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4778#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4779
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004780#define _FDI_RXA_IIR 0xf0014
4781#define _FDI_RXA_IMR 0xf0018
4782#define _FDI_RXB_IIR 0xf1014
4783#define _FDI_RXB_IMR 0xf1018
4784#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4785#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004786
4787#define FDI_PLL_CTL_1 0xfe000
4788#define FDI_PLL_CTL_2 0xfe004
4789
Zhenyu Wangb9055052009-06-05 15:38:38 +08004790#define PCH_LVDS 0xe1180
4791#define LVDS_DETECTED (1 << 1)
4792
Shobhit Kumar98364372012-06-15 11:55:14 -07004793/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004794#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4795#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4796#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004797#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4798#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004799#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4800#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004801
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004802#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4803#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4804#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4805#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4806#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004807
Jesse Barnes453c5422013-03-28 09:55:41 -07004808#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4809#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4810#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4811 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4812#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4813 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4814#define VLV_PIPE_PP_DIVISOR(pipe) \
4815 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4816
Zhenyu Wangb9055052009-06-05 15:38:38 +08004817#define PCH_PP_STATUS 0xc7200
4818#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004819#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004820#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004821#define EDP_FORCE_VDD (1 << 3)
4822#define EDP_BLC_ENABLE (1 << 2)
4823#define PANEL_POWER_RESET (1 << 1)
4824#define PANEL_POWER_OFF (0 << 0)
4825#define PANEL_POWER_ON (1 << 0)
4826#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004827#define PANEL_PORT_SELECT_MASK (3 << 30)
4828#define PANEL_PORT_SELECT_LVDS (0 << 30)
4829#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004830#define PANEL_PORT_SELECT_DPC (2 << 30)
4831#define PANEL_PORT_SELECT_DPD (3 << 30)
4832#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4833#define PANEL_POWER_UP_DELAY_SHIFT 16
4834#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4835#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4836
Zhenyu Wangb9055052009-06-05 15:38:38 +08004837#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07004838#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4839#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4840#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4841#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4842
Zhenyu Wangb9055052009-06-05 15:38:38 +08004843#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004844#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4845#define PP_REFERENCE_DIVIDER_SHIFT 8
4846#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4847#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004848
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004849#define PCH_DP_B 0xe4100
4850#define PCH_DPB_AUX_CH_CTL 0xe4110
4851#define PCH_DPB_AUX_CH_DATA1 0xe4114
4852#define PCH_DPB_AUX_CH_DATA2 0xe4118
4853#define PCH_DPB_AUX_CH_DATA3 0xe411c
4854#define PCH_DPB_AUX_CH_DATA4 0xe4120
4855#define PCH_DPB_AUX_CH_DATA5 0xe4124
4856
4857#define PCH_DP_C 0xe4200
4858#define PCH_DPC_AUX_CH_CTL 0xe4210
4859#define PCH_DPC_AUX_CH_DATA1 0xe4214
4860#define PCH_DPC_AUX_CH_DATA2 0xe4218
4861#define PCH_DPC_AUX_CH_DATA3 0xe421c
4862#define PCH_DPC_AUX_CH_DATA4 0xe4220
4863#define PCH_DPC_AUX_CH_DATA5 0xe4224
4864
4865#define PCH_DP_D 0xe4300
4866#define PCH_DPD_AUX_CH_CTL 0xe4310
4867#define PCH_DPD_AUX_CH_DATA1 0xe4314
4868#define PCH_DPD_AUX_CH_DATA2 0xe4318
4869#define PCH_DPD_AUX_CH_DATA3 0xe431c
4870#define PCH_DPD_AUX_CH_DATA4 0xe4320
4871#define PCH_DPD_AUX_CH_DATA5 0xe4324
4872
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004873/* CPT */
4874#define PORT_TRANS_A_SEL_CPT 0
4875#define PORT_TRANS_B_SEL_CPT (1<<29)
4876#define PORT_TRANS_C_SEL_CPT (2<<29)
4877#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004878#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004879#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4880#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004881
4882#define TRANS_DP_CTL_A 0xe0300
4883#define TRANS_DP_CTL_B 0xe1300
4884#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004885#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004886#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4887#define TRANS_DP_PORT_SEL_B (0<<29)
4888#define TRANS_DP_PORT_SEL_C (1<<29)
4889#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004890#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004891#define TRANS_DP_PORT_SEL_MASK (3<<29)
4892#define TRANS_DP_AUDIO_ONLY (1<<26)
4893#define TRANS_DP_ENH_FRAMING (1<<18)
4894#define TRANS_DP_8BPC (0<<9)
4895#define TRANS_DP_10BPC (1<<9)
4896#define TRANS_DP_6BPC (2<<9)
4897#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004898#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004899#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4900#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4901#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4902#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004903#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004904
4905/* SNB eDP training params */
4906/* SNB A-stepping */
4907#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4908#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4909#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4910#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4911/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004912#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4913#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4914#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4915#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4916#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004917#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4918
Keith Packard1a2eb462011-11-16 16:26:07 -08004919/* IVB */
4920#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4921#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4922#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4923#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4924#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4925#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03004926#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08004927
4928/* legacy values */
4929#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4930#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4931#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4932#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4933#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4934
4935#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4936
Zou Nan haicae58522010-11-09 17:17:32 +08004937#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004938#define FORCEWAKE_VLV 0x1300b0
4939#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08004940#define FORCEWAKE_MEDIA_VLV 0x1300b8
4941#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004942#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004943#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08004944#define VLV_GTLC_WAKE_CTRL 0x130090
4945#define VLV_GTLC_PW_STATUS 0x130094
Deepak S669ab5a2014-01-10 15:18:26 +05304946#define VLV_GTLC_PW_RENDER_STATUS_MASK 0x80
4947#define VLV_GTLC_PW_MEDIA_STATUS_MASK 0x20
Keith Packard8d715f02011-11-18 20:39:01 -08004948#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004949#define FORCEWAKE_KERNEL 0x1
4950#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004951#define FORCEWAKE_MT_ACK 0x130040
4952#define ECOBUS 0xa180
4953#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004954
Ben Widawskydd202c62012-02-09 10:15:18 +01004955#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02004956#define GT_FIFO_SBDROPERR (1<<6)
4957#define GT_FIFO_BLOBDROPERR (1<<5)
4958#define GT_FIFO_SB_READ_ABORTERR (1<<4)
4959#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01004960#define GT_FIFO_OVFERR (1<<2)
4961#define GT_FIFO_IAWRERR (1<<1)
4962#define GT_FIFO_IARDERR (1<<0)
4963
Ville Syrjälä46520e22013-11-14 02:00:00 +02004964#define GTFIFOCTL 0x120008
4965#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01004966#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004967
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004968#define HSW_IDICR 0x9008
4969#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4970#define HSW_EDRAM_PRESENT 0x120010
4971
Daniel Vetter80e829f2012-03-31 11:21:57 +02004972#define GEN6_UCGCTL1 0x9400
4973# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004974# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004975
Eric Anholt406478d2011-11-07 16:07:04 -08004976#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004977# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004978# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004979# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004980# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004981# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004982
Jesse Barnese3f33d42012-06-14 11:04:50 -07004983#define GEN7_UCGCTL4 0x940c
4984#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4985
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02004986#define GEN8_UCGCTL6 0x9430
4987#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
4988
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004989#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004990#define GEN6_TURBO_DISABLE (1<<31)
4991#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03004992#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00004993#define GEN6_OFFSET(x) ((x)<<19)
4994#define GEN6_AGGRESSIVE_TURBO (0<<15)
4995#define GEN6_RC_VIDEO_FREQ 0xA00C
4996#define GEN6_RC_CONTROL 0xA090
4997#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4998#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4999#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5000#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5001#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005002#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005003#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00005004#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5005#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5006#define GEN6_RP_DOWN_TIMEOUT 0xA010
5007#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005008#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08005009#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08005010#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08005011#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08005012#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005013#define GEN6_RP_CONTROL 0xA024
5014#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08005015#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5016#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5017#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5018#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5019#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00005020#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5021#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005022#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5023#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5024#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005025#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005026#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00005027#define GEN6_RP_UP_THRESHOLD 0xA02C
5028#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08005029#define GEN6_RP_CUR_UP_EI 0xA050
5030#define GEN6_CURICONT_MASK 0xffffff
5031#define GEN6_RP_CUR_UP 0xA054
5032#define GEN6_CURBSYTAVG_MASK 0xffffff
5033#define GEN6_RP_PREV_UP 0xA058
5034#define GEN6_RP_CUR_DOWN_EI 0xA05C
5035#define GEN6_CURIAVG_MASK 0xffffff
5036#define GEN6_RP_CUR_DOWN 0xA060
5037#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00005038#define GEN6_RP_UP_EI 0xA068
5039#define GEN6_RP_DOWN_EI 0xA06C
5040#define GEN6_RP_IDLE_HYSTERSIS 0xA070
5041#define GEN6_RC_STATE 0xA094
5042#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5043#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5044#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5045#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5046#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5047#define GEN6_RC_SLEEP 0xA0B0
5048#define GEN6_RC1e_THRESHOLD 0xA0B4
5049#define GEN6_RC6_THRESHOLD 0xA0B8
5050#define GEN6_RC6p_THRESHOLD 0xA0BC
5051#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005052#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00005053
5054#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07005055#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00005056#define GEN6_PMIIR 0x44028
5057#define GEN6_PMIER 0x4402C
5058#define GEN6_PM_MBOX_EVENT (1<<25)
5059#define GEN6_PM_THERMAL_EVENT (1<<24)
5060#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5061#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5062#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5063#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5064#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07005065#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07005066 GEN6_PM_RP_DOWN_THRESHOLD | \
5067 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005068
Deepak S76c3552f2014-01-30 23:08:16 +05305069#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5070#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5071#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5072
Ben Widawskycce66a22012-03-27 18:59:38 -07005073#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07005074#define VLV_COUNTER_CONTROL 0x138104
5075#define VLV_COUNT_RANGE_HIGH (1<<15)
5076#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5077#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07005078#define GEN6_GT_GFX_RC6 0x138108
5079#define GEN6_GT_GFX_RC6p 0x13810C
5080#define GEN6_GT_GFX_RC6pp 0x138110
5081
Chris Wilson8fd26852010-12-08 18:40:43 +00005082#define GEN6_PCODE_MAILBOX 0x138124
5083#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08005084#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005085#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5086#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07005087#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5088#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03005089#define GEN6_PCODE_READ_D_COMP 0x10
5090#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08005091#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5092#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005093#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00005094#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005095#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01005096#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00005097
Ben Widawsky4d855292011-12-12 19:34:16 -08005098#define GEN6_GT_CORE_STATUS 0x138060
5099#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5100#define GEN6_RCn_MASK 7
5101#define GEN6_RC0 0
5102#define GEN6_RC3 2
5103#define GEN6_RC6 3
5104#define GEN6_RC7 4
5105
Ben Widawskye3689192012-05-25 16:56:22 -07005106#define GEN7_MISCCPCTL (0x9424)
5107#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5108
5109/* IVYBRIDGE DPF */
5110#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005111#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07005112#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5113#define GEN7_PARITY_ERROR_VALID (1<<13)
5114#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5115#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5116#define GEN7_PARITY_ERROR_ROW(reg) \
5117 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5118#define GEN7_PARITY_ERROR_BANK(reg) \
5119 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5120#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5121 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5122#define GEN7_L3CDERRST1_ENABLE (1<<7)
5123
Ben Widawskyb9524a12012-05-25 16:56:24 -07005124#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005125#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07005126#define GEN7_L3LOG_SIZE 0x80
5127
Jesse Barnes12f33822012-10-25 12:15:45 -07005128#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5129#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5130#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005131#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07005132#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5133
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005134#define GEN8_ROW_CHICKEN 0xe4f0
5135#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005136#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005137
Jesse Barnes8ab43972012-10-25 12:15:42 -07005138#define GEN7_ROW_CHICKEN2 0xe4f4
5139#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5140#define DOP_CLOCK_GATING_DISABLE (1<<0)
5141
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005142#define HSW_ROW_CHICKEN3 0xe49c
5143#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5144
Ben Widawskyfd392b62013-11-04 22:52:39 -08005145#define HALF_SLICE_CHICKEN3 0xe184
5146#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Ben Widawskybf663472013-11-02 21:07:57 -07005147#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08005148
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005149#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08005150#define INTEL_AUDIO_DEVCL 0x808629FB
5151#define INTEL_AUDIO_DEVBLC 0x80862801
5152#define INTEL_AUDIO_DEVCTG 0x80862802
5153
5154#define G4X_AUD_CNTL_ST 0x620B4
5155#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5156#define G4X_ELDV_DEVCTG (1 << 14)
5157#define G4X_ELD_ADDR (0xf << 5)
5158#define G4X_ELD_ACK (1 << 4)
5159#define G4X_HDMIW_HDMIEDID 0x6210C
5160
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005161#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005162#define IBX_HDMIW_HDMIEDID_B 0xE2150
5163#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5164 IBX_HDMIW_HDMIEDID_A, \
5165 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005166#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005167#define IBX_AUD_CNTL_ST_B 0xE21B4
5168#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5169 IBX_AUD_CNTL_ST_A, \
5170 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005171#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5172#define IBX_ELD_ADDRESS (0x1f << 5)
5173#define IBX_ELD_ACK (1 << 4)
5174#define IBX_AUD_CNTL_ST2 0xE20C0
5175#define IBX_ELD_VALIDB (1 << 0)
5176#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005177
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005178#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005179#define CPT_HDMIW_HDMIEDID_B 0xE5150
5180#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5181 CPT_HDMIW_HDMIEDID_A, \
5182 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005183#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005184#define CPT_AUD_CNTL_ST_B 0xE51B4
5185#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5186 CPT_AUD_CNTL_ST_A, \
5187 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005188#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005189
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005190#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5191#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5192#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5193 VLV_HDMIW_HDMIEDID_A, \
5194 VLV_HDMIW_HDMIEDID_B)
5195#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5196#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5197#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5198 VLV_AUD_CNTL_ST_A, \
5199 VLV_AUD_CNTL_ST_B)
5200#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5201
Eric Anholtae662d32012-01-03 09:23:29 -08005202/* These are the 4 32-bit write offset registers for each stream
5203 * output buffer. It determines the offset from the
5204 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5205 */
5206#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5207
Wu Fengguangb6daa022012-01-06 14:41:31 -06005208#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005209#define IBX_AUD_CONFIG_B 0xe2100
5210#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5211 IBX_AUD_CONFIG_A, \
5212 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005213#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005214#define CPT_AUD_CONFIG_B 0xe5100
5215#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5216 CPT_AUD_CONFIG_A, \
5217 CPT_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005218#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5219#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5220#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5221 VLV_AUD_CONFIG_A, \
5222 VLV_AUD_CONFIG_B)
5223
Wu Fengguangb6daa022012-01-06 14:41:31 -06005224#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5225#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5226#define AUD_CONFIG_UPPER_N_SHIFT 20
5227#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5228#define AUD_CONFIG_LOWER_N_SHIFT 4
5229#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5230#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03005231#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5232#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5233#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5234#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5235#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5236#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5237#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5238#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5239#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5240#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5241#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005242#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5243
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005244/* HSW Audio */
5245#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5246#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5247#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5248 HSW_AUD_CONFIG_A, \
5249 HSW_AUD_CONFIG_B)
5250
5251#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5252#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5253#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5254 HSW_AUD_MISC_CTRL_A, \
5255 HSW_AUD_MISC_CTRL_B)
5256
5257#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5258#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5259#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5260 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5261 HSW_AUD_DIP_ELD_CTRL_ST_B)
5262
5263/* Audio Digital Converter */
5264#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5265#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5266#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5267 HSW_AUD_DIG_CNVT_1, \
5268 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08005269#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005270
5271#define HSW_AUD_EDID_DATA_A 0x65050
5272#define HSW_AUD_EDID_DATA_B 0x65150
5273#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5274 HSW_AUD_EDID_DATA_A, \
5275 HSW_AUD_EDID_DATA_B)
5276
5277#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5278#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5279#define AUDIO_INACTIVE_C (1<<11)
5280#define AUDIO_INACTIVE_B (1<<7)
5281#define AUDIO_INACTIVE_A (1<<3)
5282#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5283#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5284#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5285#define AUDIO_ELD_VALID_A (1<<0)
5286#define AUDIO_ELD_VALID_B (1<<4)
5287#define AUDIO_ELD_VALID_C (1<<8)
5288#define AUDIO_CP_READY_A (1<<1)
5289#define AUDIO_CP_READY_B (1<<5)
5290#define AUDIO_CP_READY_C (1<<9)
5291
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005292/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02005293#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5294#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5295#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5296#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005297#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5298#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005299#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005300#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5301#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005302#define HSW_PWR_WELL_FORCE_ON (1<<19)
5303#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005304
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005305/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005306#define TRANS_DDI_FUNC_CTL_A 0x60400
5307#define TRANS_DDI_FUNC_CTL_B 0x61400
5308#define TRANS_DDI_FUNC_CTL_C 0x62400
5309#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005310#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5311
Paulo Zanoniad80a812012-10-24 16:06:19 -02005312#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005313/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005314#define TRANS_DDI_PORT_MASK (7<<28)
5315#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5316#define TRANS_DDI_PORT_NONE (0<<28)
5317#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5318#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5319#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5320#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5321#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5322#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5323#define TRANS_DDI_BPC_MASK (7<<20)
5324#define TRANS_DDI_BPC_8 (0<<20)
5325#define TRANS_DDI_BPC_10 (1<<20)
5326#define TRANS_DDI_BPC_6 (2<<20)
5327#define TRANS_DDI_BPC_12 (3<<20)
5328#define TRANS_DDI_PVSYNC (1<<17)
5329#define TRANS_DDI_PHSYNC (1<<16)
5330#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5331#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5332#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5333#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5334#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5335#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005336
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005337/* DisplayPort Transport Control */
5338#define DP_TP_CTL_A 0x64040
5339#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005340#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5341#define DP_TP_CTL_ENABLE (1<<31)
5342#define DP_TP_CTL_MODE_SST (0<<27)
5343#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005344#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005345#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005346#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5347#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5348#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005349#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5350#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005351#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005352#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005353
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005354/* DisplayPort Transport Status */
5355#define DP_TP_STATUS_A 0x64044
5356#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005357#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005358#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005359#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5360
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005361/* DDI Buffer Control */
5362#define DDI_BUF_CTL_A 0x64000
5363#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005364#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5365#define DDI_BUF_CTL_ENABLE (1<<31)
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005366/* Haswell */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005367#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005368#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005369#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005370#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005371#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005372#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005373#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5374#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005375#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005376/* Broadwell */
5377#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5378#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5379#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5380#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5381#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5382#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5383#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5384#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5385#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005386#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00005387#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005388#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02005389#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005390#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005391#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5392
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005393/* DDI Buffer Translations */
5394#define DDI_BUF_TRANS_A 0x64E00
5395#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005396#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005397
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005398/* Sideband Interface (SBI) is programmed indirectly, via
5399 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5400 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005401#define SBI_ADDR 0xC6000
5402#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005403#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02005404#define SBI_CTL_DEST_ICLK (0x0<<16)
5405#define SBI_CTL_DEST_MPHY (0x1<<16)
5406#define SBI_CTL_OP_IORD (0x2<<8)
5407#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005408#define SBI_CTL_OP_CRRD (0x6<<8)
5409#define SBI_CTL_OP_CRWR (0x7<<8)
5410#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005411#define SBI_RESPONSE_SUCCESS (0x0<<1)
5412#define SBI_BUSY (0x1<<0)
5413#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005414
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005415/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005416#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005417#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5418#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5419#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5420#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005421#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005422#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005423#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005424#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02005425#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005426#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005427#define SBI_SSCAUXDIV6 0x0610
5428#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005429#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005430#define SBI_GEN0 0x1f00
5431#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005432
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005433/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005434#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03005435#define PIXCLK_GATE_UNGATE (1<<0)
5436#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005437
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005438/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005439#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005440#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005441#define SPLL_PLL_SSC (1<<28)
5442#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08005443#define SPLL_PLL_LCPLL (3<<28)
5444#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005445#define SPLL_PLL_FREQ_810MHz (0<<26)
5446#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08005447#define SPLL_PLL_FREQ_2700MHz (2<<26)
5448#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005449
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005450/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005451#define WRPLL_CTL1 0x46040
5452#define WRPLL_CTL2 0x46060
5453#define WRPLL_PLL_ENABLE (1<<31)
5454#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005455#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005456#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03005457/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005458#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08005459#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005460#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08005461#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5462#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005463#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08005464#define WRPLL_DIVIDER_FB_SHIFT 16
5465#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005466
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005467/* Port clock selection */
5468#define PORT_CLK_SEL_A 0x46100
5469#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005470#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005471#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5472#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5473#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005474#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005475#define PORT_CLK_SEL_WRPLL1 (4<<29)
5476#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005477#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08005478#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005479
Paulo Zanonibb523fc2012-10-23 18:29:56 -02005480/* Transcoder clock selection */
5481#define TRANS_CLK_SEL_A 0x46140
5482#define TRANS_CLK_SEL_B 0x46144
5483#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5484/* For each transcoder, we need to select the corresponding port clock */
5485#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5486#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005487
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005488#define TRANSA_MSA_MISC 0x60410
5489#define TRANSB_MSA_MISC 0x61410
5490#define TRANSC_MSA_MISC 0x62410
5491#define TRANS_EDP_MSA_MISC 0x6f410
5492#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5493
Paulo Zanonic9809792012-10-23 18:30:00 -02005494#define TRANS_MSA_SYNC_CLK (1<<0)
5495#define TRANS_MSA_6_BPC (0<<5)
5496#define TRANS_MSA_8_BPC (1<<5)
5497#define TRANS_MSA_10_BPC (2<<5)
5498#define TRANS_MSA_12_BPC (3<<5)
5499#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03005500
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005501/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005502#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005503#define LCPLL_PLL_DISABLE (1<<31)
5504#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005505#define LCPLL_CLK_FREQ_MASK (3<<26)
5506#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07005507#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5508#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5509#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005510#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005511#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005512#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005513#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005514#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5515
5516#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5517#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5518#define D_COMP_COMP_FORCE (1<<8)
5519#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005520
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005521/* Pipe WM_LINETIME - watermark line time */
5522#define PIPE_WM_LINETIME_A 0x45270
5523#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005524#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5525 PIPE_WM_LINETIME_B)
5526#define PIPE_WM_LINETIME_MASK (0x1ff)
5527#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005528#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005529#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005530
5531/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005532#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00005533#define SFUSE_STRAP_FUSE_LOCK (1<<13)
5534#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005535#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5536#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5537#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5538
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005539#define WM_MISC 0x45260
5540#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5541
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005542#define WM_DBG 0x45280
5543#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5544#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5545#define WM_DBG_DISALLOW_SPRITE (1<<2)
5546
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005547/* pipe CSC */
5548#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5549#define _PIPE_A_CSC_COEFF_BY 0x49014
5550#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5551#define _PIPE_A_CSC_COEFF_BU 0x4901c
5552#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5553#define _PIPE_A_CSC_COEFF_BV 0x49024
5554#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03005555#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5556#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5557#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005558#define _PIPE_A_CSC_PREOFF_HI 0x49030
5559#define _PIPE_A_CSC_PREOFF_ME 0x49034
5560#define _PIPE_A_CSC_PREOFF_LO 0x49038
5561#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5562#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5563#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5564
5565#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5566#define _PIPE_B_CSC_COEFF_BY 0x49114
5567#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5568#define _PIPE_B_CSC_COEFF_BU 0x4911c
5569#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5570#define _PIPE_B_CSC_COEFF_BV 0x49124
5571#define _PIPE_B_CSC_MODE 0x49128
5572#define _PIPE_B_CSC_PREOFF_HI 0x49130
5573#define _PIPE_B_CSC_PREOFF_ME 0x49134
5574#define _PIPE_B_CSC_PREOFF_LO 0x49138
5575#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5576#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5577#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5578
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005579#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5580#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5581#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5582#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5583#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5584#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5585#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5586#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5587#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5588#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5589#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5590#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5591#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5592
Jani Nikula3230bf12013-08-27 15:12:16 +03005593/* VLV MIPI registers */
5594
5595#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5596#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5597#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5598#define DPI_ENABLE (1 << 31) /* A + B */
5599#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5600#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5601#define DUAL_LINK_MODE_MASK (1 << 26)
5602#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5603#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5604#define DITHERING_ENABLE (1 << 25) /* A + B */
5605#define FLOPPED_HSTX (1 << 23)
5606#define DE_INVERT (1 << 19) /* XXX */
5607#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5608#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5609#define AFE_LATCHOUT (1 << 17)
5610#define LP_OUTPUT_HOLD (1 << 16)
5611#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5612#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5613#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5614#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5615#define CSB_SHIFT 9
5616#define CSB_MASK (3 << 9)
5617#define CSB_20MHZ (0 << 9)
5618#define CSB_10MHZ (1 << 9)
5619#define CSB_40MHZ (2 << 9)
5620#define BANDGAP_MASK (1 << 8)
5621#define BANDGAP_PNW_CIRCUIT (0 << 8)
5622#define BANDGAP_LNC_CIRCUIT (1 << 8)
5623#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5624#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5625#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5626#define TEARING_EFFECT_SHIFT 2 /* A + B */
5627#define TEARING_EFFECT_MASK (3 << 2)
5628#define TEARING_EFFECT_OFF (0 << 2)
5629#define TEARING_EFFECT_DSI (1 << 2)
5630#define TEARING_EFFECT_GPIO (2 << 2)
5631#define LANE_CONFIGURATION_SHIFT 0
5632#define LANE_CONFIGURATION_MASK (3 << 0)
5633#define LANE_CONFIGURATION_4LANE (0 << 0)
5634#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5635#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5636
5637#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5638#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5639#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5640#define TEARING_EFFECT_DELAY_SHIFT 0
5641#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5642
5643/* XXX: all bits reserved */
5644#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5645
5646/* MIPI DSI Controller and D-PHY registers */
5647
5648#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5649#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5650#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5651#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5652#define ULPS_STATE_MASK (3 << 1)
5653#define ULPS_STATE_ENTER (2 << 1)
5654#define ULPS_STATE_EXIT (1 << 1)
5655#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5656#define DEVICE_READY (1 << 0)
5657
5658#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5659#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5660#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5661#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5662#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5663#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5664#define TEARING_EFFECT (1 << 31)
5665#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5666#define GEN_READ_DATA_AVAIL (1 << 29)
5667#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5668#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5669#define RX_PROT_VIOLATION (1 << 26)
5670#define RX_INVALID_TX_LENGTH (1 << 25)
5671#define ACK_WITH_NO_ERROR (1 << 24)
5672#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5673#define LP_RX_TIMEOUT (1 << 22)
5674#define HS_TX_TIMEOUT (1 << 21)
5675#define DPI_FIFO_UNDERRUN (1 << 20)
5676#define LOW_CONTENTION (1 << 19)
5677#define HIGH_CONTENTION (1 << 18)
5678#define TXDSI_VC_ID_INVALID (1 << 17)
5679#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5680#define TXCHECKSUM_ERROR (1 << 15)
5681#define TXECC_MULTIBIT_ERROR (1 << 14)
5682#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5683#define TXFALSE_CONTROL_ERROR (1 << 12)
5684#define RXDSI_VC_ID_INVALID (1 << 11)
5685#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5686#define RXCHECKSUM_ERROR (1 << 9)
5687#define RXECC_MULTIBIT_ERROR (1 << 8)
5688#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5689#define RXFALSE_CONTROL_ERROR (1 << 6)
5690#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5691#define RX_LP_TX_SYNC_ERROR (1 << 4)
5692#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5693#define RXEOT_SYNC_ERROR (1 << 2)
5694#define RXSOT_SYNC_ERROR (1 << 1)
5695#define RXSOT_ERROR (1 << 0)
5696
5697#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5698#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5699#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5700#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5701#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5702#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5703#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5704#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5705#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5706#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5707#define VID_MODE_FORMAT_MASK (0xf << 7)
5708#define VID_MODE_NOT_SUPPORTED (0 << 7)
5709#define VID_MODE_FORMAT_RGB565 (1 << 7)
5710#define VID_MODE_FORMAT_RGB666 (2 << 7)
5711#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5712#define VID_MODE_FORMAT_RGB888 (4 << 7)
5713#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5714#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5715#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5716#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5717#define DATA_LANES_PRG_REG_SHIFT 0
5718#define DATA_LANES_PRG_REG_MASK (7 << 0)
5719
5720#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5721#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5722#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5723#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5724
5725#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5726#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5727#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5728#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5729
5730#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5731#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5732#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5733#define TURN_AROUND_TIMEOUT_MASK 0x3f
5734
5735#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5736#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5737#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5738#define DEVICE_RESET_TIMER_MASK 0xffff
5739
5740#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5741#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5742#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5743#define VERTICAL_ADDRESS_SHIFT 16
5744#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5745#define HORIZONTAL_ADDRESS_SHIFT 0
5746#define HORIZONTAL_ADDRESS_MASK 0xffff
5747
5748#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5749#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5750#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5751#define DBI_FIFO_EMPTY_HALF (0 << 0)
5752#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5753#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5754
5755/* regs below are bits 15:0 */
5756#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5757#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5758#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5759
5760#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5761#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5762#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5763
5764#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5765#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5766#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5767
5768#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5769#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5770#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5771
5772#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5773#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5774#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5775
5776#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5777#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5778#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5779
5780#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5781#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5782#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5783
5784#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5785#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5786#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5787/* regs above are bits 15:0 */
5788
5789#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5790#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5791#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5792#define DPI_LP_MODE (1 << 6)
5793#define BACKLIGHT_OFF (1 << 5)
5794#define BACKLIGHT_ON (1 << 4)
5795#define COLOR_MODE_OFF (1 << 3)
5796#define COLOR_MODE_ON (1 << 2)
5797#define TURN_ON (1 << 1)
5798#define SHUTDOWN (1 << 0)
5799
5800#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5801#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5802#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5803#define COMMAND_BYTE_SHIFT 0
5804#define COMMAND_BYTE_MASK (0x3f << 0)
5805
5806#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5807#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5808#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5809#define MASTER_INIT_TIMER_SHIFT 0
5810#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5811
5812#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5813#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5814#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5815#define MAX_RETURN_PKT_SIZE_SHIFT 0
5816#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5817
5818#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5819#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5820#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5821#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5822#define DISABLE_VIDEO_BTA (1 << 3)
5823#define IP_TG_CONFIG (1 << 2)
5824#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5825#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5826#define VIDEO_MODE_BURST (3 << 0)
5827
5828#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5829#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5830#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5831#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5832#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5833#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5834#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5835#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5836#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5837#define CLOCKSTOP (1 << 1)
5838#define EOT_DISABLE (1 << 0)
5839
5840#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5841#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5842#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5843#define LP_BYTECLK_SHIFT 0
5844#define LP_BYTECLK_MASK (0xffff << 0)
5845
5846/* bits 31:0 */
5847#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5848#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5849#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5850
5851/* bits 31:0 */
5852#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5853#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5854#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5855
5856#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5857#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5858#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5859#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5860#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5861#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5862#define LONG_PACKET_WORD_COUNT_SHIFT 8
5863#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5864#define SHORT_PACKET_PARAM_SHIFT 8
5865#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5866#define VIRTUAL_CHANNEL_SHIFT 6
5867#define VIRTUAL_CHANNEL_MASK (3 << 6)
5868#define DATA_TYPE_SHIFT 0
5869#define DATA_TYPE_MASK (3f << 0)
5870/* data type values, see include/video/mipi_display.h */
5871
5872#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5873#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5874#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5875#define DPI_FIFO_EMPTY (1 << 28)
5876#define DBI_FIFO_EMPTY (1 << 27)
5877#define LP_CTRL_FIFO_EMPTY (1 << 26)
5878#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5879#define LP_CTRL_FIFO_FULL (1 << 24)
5880#define HS_CTRL_FIFO_EMPTY (1 << 18)
5881#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5882#define HS_CTRL_FIFO_FULL (1 << 16)
5883#define LP_DATA_FIFO_EMPTY (1 << 10)
5884#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5885#define LP_DATA_FIFO_FULL (1 << 8)
5886#define HS_DATA_FIFO_EMPTY (1 << 2)
5887#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5888#define HS_DATA_FIFO_FULL (1 << 0)
5889
5890#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5891#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5892#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5893#define DBI_HS_LP_MODE_MASK (1 << 0)
5894#define DBI_LP_MODE (1 << 0)
5895#define DBI_HS_MODE (0 << 0)
5896
5897#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5898#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5899#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5900#define EXIT_ZERO_COUNT_SHIFT 24
5901#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5902#define TRAIL_COUNT_SHIFT 16
5903#define TRAIL_COUNT_MASK (0x1f << 16)
5904#define CLK_ZERO_COUNT_SHIFT 8
5905#define CLK_ZERO_COUNT_MASK (0xff << 8)
5906#define PREPARE_COUNT_SHIFT 0
5907#define PREPARE_COUNT_MASK (0x3f << 0)
5908
5909/* bits 31:0 */
5910#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5911#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5912#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5913
5914#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5915#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5916#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5917#define LP_HS_SSW_CNT_SHIFT 16
5918#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5919#define HS_LP_PWR_SW_CNT_SHIFT 0
5920#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5921
5922#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5923#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5924#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5925#define STOP_STATE_STALL_COUNTER_SHIFT 0
5926#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5927
5928#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5929#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5930#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5931#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5932#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5933#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5934#define RX_CONTENTION_DETECTED (1 << 0)
5935
5936/* XXX: only pipe A ?!? */
5937#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5938#define DBI_TYPEC_ENABLE (1 << 31)
5939#define DBI_TYPEC_WIP (1 << 30)
5940#define DBI_TYPEC_OPTION_SHIFT 28
5941#define DBI_TYPEC_OPTION_MASK (3 << 28)
5942#define DBI_TYPEC_FREQ_SHIFT 24
5943#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5944#define DBI_TYPEC_OVERRIDE (1 << 8)
5945#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5946#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5947
5948
5949/* MIPI adapter registers */
5950
5951#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5952#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5953#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5954#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5955#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5956#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5957#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5958#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5959#define READ_REQUEST_PRIORITY_SHIFT 3
5960#define READ_REQUEST_PRIORITY_MASK (3 << 3)
5961#define READ_REQUEST_PRIORITY_LOW (0 << 3)
5962#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5963#define RGB_FLIP_TO_BGR (1 << 2)
5964
5965#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5966#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5967#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5968#define DATA_MEM_ADDRESS_SHIFT 5
5969#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
5970#define DATA_VALID (1 << 0)
5971
5972#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
5973#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
5974#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
5975#define DATA_LENGTH_SHIFT 0
5976#define DATA_LENGTH_MASK (0xfffff << 0)
5977
5978#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
5979#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
5980#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
5981#define COMMAND_MEM_ADDRESS_SHIFT 5
5982#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
5983#define AUTO_PWG_ENABLE (1 << 2)
5984#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
5985#define COMMAND_VALID (1 << 0)
5986
5987#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
5988#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
5989#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
5990#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
5991#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
5992
5993#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
5994#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
5995#define MIPI_READ_DATA_RETURN(pipe, n) \
5996 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
5997
5998#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
5999#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
6000#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
6001#define READ_DATA_VALID(n) (1 << (n))
6002
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006003/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006004#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6005#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
6006#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
6007#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
6008#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
6009#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006010
Jesse Barnes585fb112008-07-29 11:54:06 -07006011#endif /* _I915_REG_H_ */