blob: 5e832b1fd9d62b7612d2c3ef3b120bc174be2971 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/* PCI config space */
37
38#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070039#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070040#define GC_CLOCK_133_200 (0 << 0)
41#define GC_CLOCK_100_200 (1 << 0)
42#define GC_CLOCK_100_133 (2 << 0)
43#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080044#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070045#define GCFGC 0xf0 /* 915+ only */
46#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
47#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
48#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020049#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
51#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
52#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
53#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
54#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070056#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
57#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
58#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
59#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
60#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
61#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
62#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
63#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
64#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
65#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
66#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
67#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
68#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
69#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
70#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
71#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
72#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
73#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
74#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010075#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
76
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070077
78/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070079#define I965_GDRST 0xc0 /* PCI config register */
80#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070081#define GRDOM_FULL (0<<2)
82#define GRDOM_RENDER (1<<2)
83#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070084#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020085#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070087#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
Daniel Vetter5eb719c2012-02-09 17:15:48 +010095#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
Eric Anholtcff458c2010-11-18 09:31:14 +0800102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100108#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
109#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
110#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
111#define PP_DIR_DCLV_2G 0xffffffff
112
Ben Widawsky94e409c2013-11-04 22:29:36 -0800113#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
114#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
115
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100116#define GAM_ECOCHK 0x4090
117#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700118#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100119#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
120#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300121#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
122#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
123#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
124#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
125#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100126
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200127#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300128#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200129#define ECOBITS_PPGTT_CACHE64B (3<<8)
130#define ECOBITS_PPGTT_CACHE4B (0<<8)
131
Daniel Vetterbe901a52012-04-11 20:42:39 +0200132#define GAB_CTL 0x24000
133#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
134
Jesse Barnes585fb112008-07-29 11:54:06 -0700135/* VGA stuff */
136
137#define VGA_ST01_MDA 0x3ba
138#define VGA_ST01_CGA 0x3da
139
140#define VGA_MSR_WRITE 0x3c2
141#define VGA_MSR_READ 0x3cc
142#define VGA_MSR_MEM_EN (1<<1)
143#define VGA_MSR_CGA_MODE (1<<0)
144
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300145#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100146#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300147#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700148
149#define VGA_AR_INDEX 0x3c0
150#define VGA_AR_VID_EN (1<<5)
151#define VGA_AR_DATA_WRITE 0x3c0
152#define VGA_AR_DATA_READ 0x3c1
153
154#define VGA_GR_INDEX 0x3ce
155#define VGA_GR_DATA 0x3cf
156/* GR05 */
157#define VGA_GR_MEM_READ_MODE_SHIFT 3
158#define VGA_GR_MEM_READ_MODE_PLANE 1
159/* GR06 */
160#define VGA_GR_MEM_MODE_MASK 0xc
161#define VGA_GR_MEM_MODE_SHIFT 2
162#define VGA_GR_MEM_A0000_AFFFF 0
163#define VGA_GR_MEM_A0000_BFFFF 1
164#define VGA_GR_MEM_B0000_B7FFF 2
165#define VGA_GR_MEM_B0000_BFFFF 3
166
167#define VGA_DACMASK 0x3c6
168#define VGA_DACRX 0x3c7
169#define VGA_DACWX 0x3c8
170#define VGA_DACDATA 0x3c9
171
172#define VGA_CR_INDEX_MDA 0x3b4
173#define VGA_CR_DATA_MDA 0x3b5
174#define VGA_CR_INDEX_CGA 0x3d4
175#define VGA_CR_DATA_CGA 0x3d5
176
177/*
178 * Memory interface instructions used by the kernel
179 */
180#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
181
182#define MI_NOOP MI_INSTR(0, 0)
183#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
184#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200185#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700186#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
187#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
188#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
189#define MI_FLUSH MI_INSTR(0x04, 0)
190#define MI_READ_FLUSH (1 << 0)
191#define MI_EXE_FLUSH (1 << 1)
192#define MI_NO_WRITE_FLUSH (1 << 2)
193#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
194#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800195#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800196#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
197#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
198#define MI_ARB_ENABLE (1<<0)
199#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700200#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800201#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
202#define MI_SUSPEND_FLUSH_EN (1<<0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400203#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200204#define MI_OVERLAY_CONTINUE (0x0<<21)
205#define MI_OVERLAY_ON (0x1<<21)
206#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700207#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500208#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700209#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500210#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200211/* IVB has funny definitions for which plane to flip. */
212#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
213#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
214#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
215#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
216#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
217#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawsky0e792842013-12-16 20:50:37 -0800218#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
219#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
220#define MI_SEMAPHORE_UPDATE (1<<21)
221#define MI_SEMAPHORE_COMPARE (1<<20)
222#define MI_SEMAPHORE_REGISTER (1<<18)
223#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
224#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
225#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
226#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
227#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
228#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
229#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
230#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
231#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
232#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
233#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
234#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
235#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800236#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
237#define MI_MM_SPACE_GTT (1<<8)
238#define MI_MM_SPACE_PHYSICAL (0<<8)
239#define MI_SAVE_EXT_STATE_EN (1<<3)
240#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800241#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800242#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700243#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
244#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
245#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
246#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000247/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
248 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
249 * simply ignores the register load under certain conditions.
250 * - One can actually load arbitrary many arbitrary registers: Simply issue x
251 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
252 */
253#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilsonffe74d72013-08-26 20:58:12 +0100254#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800255#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000256#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700257#define MI_FLUSH_DW_STORE_INDEX (1<<21)
258#define MI_INVALIDATE_TLB (1<<18)
259#define MI_FLUSH_DW_OP_STOREDW (1<<14)
260#define MI_INVALIDATE_BSD (1<<7)
261#define MI_FLUSH_DW_USE_GTT (1<<2)
262#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700263#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100264#define MI_BATCH_NON_SECURE (1)
265/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800266#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100267#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800268#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700269#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100270#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700271#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800272
Rodrigo Vivi94353732013-08-28 16:45:46 -0300273
274#define MI_PREDICATE_RESULT_2 (0x2214)
275#define LOWER_SLICE_ENABLED (1<<0)
276#define LOWER_SLICE_DISABLED (0<<0)
277
Jesse Barnes585fb112008-07-29 11:54:06 -0700278/*
279 * 3D instructions used by the kernel
280 */
281#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
282
283#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
284#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
285#define SC_UPDATE_SCISSOR (0x1<<1)
286#define SC_ENABLE_MASK (0x1<<0)
287#define SC_ENABLE (0x1<<0)
288#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
289#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
290#define SCI_YMIN_MASK (0xffff<<16)
291#define SCI_XMIN_MASK (0xffff<<0)
292#define SCI_YMAX_MASK (0xffff<<16)
293#define SCI_XMAX_MASK (0xffff<<0)
294#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
295#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
296#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
297#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
298#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
299#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
300#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
301#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
302#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
303#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
304#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
305#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
306#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
307#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
308#define BLT_DEPTH_8 (0<<24)
309#define BLT_DEPTH_16_565 (1<<24)
310#define BLT_DEPTH_16_1555 (2<<24)
311#define BLT_DEPTH_32 (3<<24)
312#define BLT_ROP_GXCOPY (0xcc<<16)
313#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
314#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
315#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
316#define ASYNC_FLIP (1<<22)
317#define DISPLAY_PLANE_A (0<<20)
318#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200319#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200320#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200321#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700322#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200323#define PIPE_CONTROL_QW_WRITE (1<<14)
324#define PIPE_CONTROL_DEPTH_STALL (1<<13)
325#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200326#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200327#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
328#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
329#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
330#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200331#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
332#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
333#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200334#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200335#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700336#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700337
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100338
339/*
340 * Reset registers
341 */
342#define DEBUG_RESET_I830 0x6070
343#define DEBUG_RESET_FULL (1<<7)
344#define DEBUG_RESET_RENDER (1<<8)
345#define DEBUG_RESET_DISPLAY (1<<9)
346
Jesse Barnes57f350b2012-03-28 13:39:25 -0700347/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300348 * IOSF sideband
349 */
350#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
351#define IOSF_DEVFN_SHIFT 24
352#define IOSF_OPCODE_SHIFT 16
353#define IOSF_PORT_SHIFT 8
354#define IOSF_BYTE_ENABLES_SHIFT 4
355#define IOSF_BAR_SHIFT 1
356#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800357#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300358#define IOSF_PORT_PUNIT 0x4
359#define IOSF_PORT_NC 0x11
360#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300361#define IOSF_PORT_GPIO_NC 0x13
362#define IOSF_PORT_CCK 0x14
363#define IOSF_PORT_CCU 0xA9
364#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530365#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300366#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
367#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
368
Jesse Barnes30a970c2013-11-04 13:48:12 -0800369/* See configdb bunit SB addr map */
370#define BUNIT_REG_BISOC 0x11
371
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300372#define PUNIT_OPCODE_REG_READ 6
373#define PUNIT_OPCODE_REG_WRITE 7
374
Jesse Barnes30a970c2013-11-04 13:48:12 -0800375#define PUNIT_REG_DSPFREQ 0x36
376#define DSPFREQSTAT_SHIFT 30
377#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
378#define DSPFREQGUAR_SHIFT 14
379#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800380#define PUNIT_REG_PWRGT_CTRL 0x60
381#define PUNIT_REG_PWRGT_STATUS 0x61
382#define PUNIT_CLK_GATE 1
383#define PUNIT_PWR_RESET 2
384#define PUNIT_PWR_GATE 3
385#define RENDER_PWRGT (PUNIT_PWR_GATE << 0)
386#define MEDIA_PWRGT (PUNIT_PWR_GATE << 2)
387#define DISP2D_PWRGT (PUNIT_PWR_GATE << 6)
388
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300389#define PUNIT_REG_GPU_LFM 0xd3
390#define PUNIT_REG_GPU_FREQ_REQ 0xd4
391#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300392#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300393#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
394
395#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
396#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
397
398#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
399#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
400#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
401#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
402#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
403#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
404#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
405#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
406#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
407#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
408
ymohanmabe4fc042013-08-27 23:40:56 +0300409/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800410#define CCK_FUSE_REG 0x8
411#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300412#define CCK_REG_DSI_PLL_FUSE 0x44
413#define CCK_REG_DSI_PLL_CONTROL 0x48
414#define DSI_PLL_VCO_EN (1 << 31)
415#define DSI_PLL_LDO_GATE (1 << 30)
416#define DSI_PLL_P1_POST_DIV_SHIFT 17
417#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
418#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
419#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
420#define DSI_PLL_MUX_MASK (3 << 9)
421#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
422#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
423#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
424#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
425#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
426#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
427#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
428#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
429#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
430#define DSI_PLL_LOCK (1 << 0)
431#define CCK_REG_DSI_PLL_DIVIDER 0x4c
432#define DSI_PLL_LFSR (1 << 31)
433#define DSI_PLL_FRACTION_EN (1 << 30)
434#define DSI_PLL_FRAC_COUNTER_SHIFT 27
435#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
436#define DSI_PLL_USYNC_CNT_SHIFT 18
437#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
438#define DSI_PLL_N1_DIV_SHIFT 16
439#define DSI_PLL_N1_DIV_MASK (3 << 16)
440#define DSI_PLL_M1_DIV_SHIFT 0
441#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800442#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
ymohanmabe4fc042013-08-27 23:40:56 +0300443
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300444/*
445 * DPIO - a special bus for various display related registers to hide behind
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200446 *
447 * DPIO is VLV only.
Daniel Vetter598fac62013-04-18 22:01:46 +0200448 *
449 * Note: digital port B is DDI0, digital pot C is DDI1
Jesse Barnes57f350b2012-03-28 13:39:25 -0700450 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300451#define DPIO_DEVFN 0
452#define DPIO_OPCODE_REG_WRITE 1
453#define DPIO_OPCODE_REG_READ 0
454
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200455#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700456#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
457#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
458#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700459#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700460
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800461#define DPIO_PHY(pipe) ((pipe) >> 1)
462#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
463
Daniel Vetter598fac62013-04-18 22:01:46 +0200464/*
465 * Per pipe/PLL DPIO regs
466 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800467#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700468#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200469#define DPIO_POST_DIV_DAC 0
470#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
471#define DPIO_POST_DIV_LVDS1 2
472#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700473#define DPIO_K_SHIFT (24) /* 4 bits */
474#define DPIO_P1_SHIFT (21) /* 3 bits */
475#define DPIO_P2_SHIFT (16) /* 5 bits */
476#define DPIO_N_SHIFT (12) /* 4 bits */
477#define DPIO_ENABLE_CALIBRATION (1<<11)
478#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
479#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800480#define _VLV_PLL_DW3_CH1 0x802c
481#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700482
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800483#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700484#define DPIO_REFSEL_OVERRIDE 27
485#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
486#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
487#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530488#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700489#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
490#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800491#define _VLV_PLL_DW5_CH1 0x8034
492#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700493
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800494#define _VLV_PLL_DW7_CH0 0x801c
495#define _VLV_PLL_DW7_CH1 0x803c
496#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700497
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800498#define _VLV_PLL_DW8_CH0 0x8040
499#define _VLV_PLL_DW8_CH1 0x8060
500#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200501
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800502#define VLV_PLL_DW9_BCAST 0xc044
503#define _VLV_PLL_DW9_CH0 0x8044
504#define _VLV_PLL_DW9_CH1 0x8064
505#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200506
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800507#define _VLV_PLL_DW10_CH0 0x8048
508#define _VLV_PLL_DW10_CH1 0x8068
509#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200510
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800511#define _VLV_PLL_DW11_CH0 0x804c
512#define _VLV_PLL_DW11_CH1 0x806c
513#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700514
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800515/* Spec for ref block start counts at DW10 */
516#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200517
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800518#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100519
Daniel Vetter598fac62013-04-18 22:01:46 +0200520/*
521 * Per DDI channel DPIO regs
522 */
523
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800524#define _VLV_PCS_DW0_CH0 0x8200
525#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200526#define DPIO_PCS_TX_LANE2_RESET (1<<16)
527#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800528#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200529
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800530#define _VLV_PCS_DW1_CH0 0x8204
531#define _VLV_PCS_DW1_CH1 0x8404
Daniel Vetter598fac62013-04-18 22:01:46 +0200532#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
533#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
534#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
535#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800536#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200537
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800538#define _VLV_PCS_DW8_CH0 0x8220
539#define _VLV_PCS_DW8_CH1 0x8420
540#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200541
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800542#define _VLV_PCS01_DW8_CH0 0x0220
543#define _VLV_PCS23_DW8_CH0 0x0420
544#define _VLV_PCS01_DW8_CH1 0x2620
545#define _VLV_PCS23_DW8_CH1 0x2820
546#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
547#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200548
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800549#define _VLV_PCS_DW9_CH0 0x8224
550#define _VLV_PCS_DW9_CH1 0x8424
551#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200552
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800553#define _VLV_PCS_DW11_CH0 0x822c
554#define _VLV_PCS_DW11_CH1 0x842c
555#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200556
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800557#define _VLV_PCS_DW12_CH0 0x8230
558#define _VLV_PCS_DW12_CH1 0x8430
559#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200560
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800561#define _VLV_PCS_DW14_CH0 0x8238
562#define _VLV_PCS_DW14_CH1 0x8438
563#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200564
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800565#define _VLV_PCS_DW23_CH0 0x825c
566#define _VLV_PCS_DW23_CH1 0x845c
567#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200568
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800569#define _VLV_TX_DW2_CH0 0x8288
570#define _VLV_TX_DW2_CH1 0x8488
571#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200572
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800573#define _VLV_TX_DW3_CH0 0x828c
574#define _VLV_TX_DW3_CH1 0x848c
575#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
576
577#define _VLV_TX_DW4_CH0 0x8290
578#define _VLV_TX_DW4_CH1 0x8490
579#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
580
581#define _VLV_TX3_DW4_CH0 0x690
582#define _VLV_TX3_DW4_CH1 0x2a90
583#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
584
585#define _VLV_TX_DW5_CH0 0x8294
586#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200587#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800588#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200589
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800590#define _VLV_TX_DW11_CH0 0x82ac
591#define _VLV_TX_DW11_CH1 0x84ac
592#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200593
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800594#define _VLV_TX_DW14_CH0 0x82b8
595#define _VLV_TX_DW14_CH1 0x84b8
596#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530597
Jesse Barnes585fb112008-07-29 11:54:06 -0700598/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800599 * Fence registers
600 */
601#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700602#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800603#define I830_FENCE_START_MASK 0x07f80000
604#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800605#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800606#define I830_FENCE_PITCH_SHIFT 4
607#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200608#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700609#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200610#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800611
612#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800613#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800614
615#define FENCE_REG_965_0 0x03000
616#define I965_FENCE_PITCH_SHIFT 2
617#define I965_FENCE_TILING_Y_SHIFT 1
618#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200619#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800620
Eric Anholt4e901fd2009-10-26 16:44:17 -0700621#define FENCE_REG_SANDYBRIDGE_0 0x100000
622#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300623#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700624
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100625/* control register for cpu gtt access */
626#define TILECTL 0x101000
627#define TILECTL_SWZCTL (1 << 0)
628#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
629#define TILECTL_BACKSNOOP_DIS (1 << 3)
630
Jesse Barnesde151cf2008-11-12 10:03:55 -0800631/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700632 * Instruction and interrupt control regs
633 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700634#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200635#define RENDER_RING_BASE 0x02000
636#define BSD_RING_BASE 0x04000
637#define GEN6_BSD_RING_BASE 0x12000
Ben Widawsky1950de12013-05-28 19:22:20 -0700638#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +0100639#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200640#define RING_TAIL(base) ((base)+0x30)
641#define RING_HEAD(base) ((base)+0x34)
642#define RING_START(base) ((base)+0x38)
643#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000644#define RING_SYNC_0(base) ((base)+0x40)
645#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -0700646#define RING_SYNC_2(base) ((base)+0x48)
647#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
648#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
649#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
650#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
651#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
652#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
653#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
654#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
655#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
656#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
657#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
658#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -0700659#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +0000660#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200661#define RING_HWS_PGA(base) ((base)+0x80)
662#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100663#define ARB_MODE 0x04030
664#define ARB_MODE_SWIZZLE_SNB (1<<4)
665#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ben Widawsky31a53362013-11-02 21:07:04 -0700666#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -0700667#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -0700668#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -0700669#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100670#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -0700671#define RING_FAULT_GTTSEL_MASK (1<<11)
672#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
673#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
674#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100675#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800676#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -0700677#define BSD_HWS_PGA_GEN7 (0x04180)
678#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700679#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200680#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000681#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000682#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700683#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700684#define TAIL_ADDR 0x001FFFF8
685#define HEAD_WRAP_COUNT 0xFFE00000
686#define HEAD_WRAP_ONE 0x00200000
687#define HEAD_ADDR 0x001FFFFC
688#define RING_NR_PAGES 0x001FF000
689#define RING_REPORT_MASK 0x00000006
690#define RING_REPORT_64K 0x00000002
691#define RING_REPORT_128K 0x00000004
692#define RING_NO_REPORT 0x00000000
693#define RING_VALID_MASK 0x00000001
694#define RING_VALID 0x00000001
695#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100696#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
697#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000698#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000699#if 0
700#define PRB0_TAIL 0x02030
701#define PRB0_HEAD 0x02034
702#define PRB0_START 0x02038
703#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700704#define PRB1_TAIL 0x02040 /* 915+ only */
705#define PRB1_HEAD 0x02044 /* 915+ only */
706#define PRB1_START 0x02048 /* 915+ only */
707#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000708#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700709#define IPEIR_I965 0x02064
710#define IPEHR_I965 0x02068
711#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700712#define GEN7_INSTDONE_1 0x0206c
713#define GEN7_SC_INSTDONE 0x07100
714#define GEN7_SAMPLER_INSTDONE 0x0e160
715#define GEN7_ROW_INSTDONE 0x0e164
716#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100717#define RING_IPEIR(base) ((base)+0x64)
718#define RING_IPEHR(base) ((base)+0x68)
719#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100720#define RING_INSTPS(base) ((base)+0x70)
721#define RING_DMA_FADD(base) ((base)+0x78)
722#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700723#define INSTPS 0x02070 /* 965+ only */
724#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700725#define ACTHD_I965 0x02074
726#define HWS_PGA 0x02080
727#define HWS_ADDRESS_MASK 0xfffff000
728#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700729#define PWRCTXA 0x2088 /* 965GM+ only */
730#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700731#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700732#define IPEHR 0x0208c
733#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700734#define NOPID 0x02094
735#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200736#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +0000737#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +0200738#define RING_BBADDR(base) ((base)+0x140)
739#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -0800740
Chris Wilsonf4068392010-10-27 20:36:41 +0100741#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700742#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -0300743#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -0300744#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100745#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -0300746#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100747#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -0300748#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100749#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +0200750#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -0300751#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +0200752#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +0100753
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300754#define FPGA_DBG 0x42300
755#define FPGA_DBG_RM_NOCLAIM (1<<31)
756
Chris Wilson0f3b6842013-01-15 12:05:55 +0000757#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -0700758/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +0100759#define DERRMR_PIPEA_SCANLINE (1<<0)
760#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
761#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
762#define DERRMR_PIPEA_VBLANK (1<<3)
763#define DERRMR_PIPEA_HBLANK (1<<5)
764#define DERRMR_PIPEB_SCANLINE (1<<8)
765#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
766#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
767#define DERRMR_PIPEB_VBLANK (1<<11)
768#define DERRMR_PIPEB_HBLANK (1<<13)
769/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
770#define DERRMR_PIPEC_SCANLINE (1<<14)
771#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
772#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
773#define DERRMR_PIPEC_VBLANK (1<<21)
774#define DERRMR_PIPEC_HBLANK (1<<22)
775
Chris Wilson0f3b6842013-01-15 12:05:55 +0000776
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700777/* GM45+ chicken bits -- debug workaround bits that may be required
778 * for various sorts of correct behavior. The top 16 bits of each are
779 * the enables for writing to the corresponding low bit.
780 */
781#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100782#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700783#define _3D_CHICKEN2 0x0208c
784/* Disables pipelining of read flushes past the SF-WIZ interface.
785 * Required on all Ironlake steppings according to the B-Spec, but the
786 * particular danger of not doing so is not specified.
787 */
788# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
789#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500790#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700791#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +0200792#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
793#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700794
Eric Anholt71cf39b2010-03-08 23:41:55 -0800795#define MI_MODE 0x0209c
796# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800797# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000798# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800799
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700800#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +0200801#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +0200802#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
803#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
804#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
805#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
806#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100807#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700808
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000809#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700810#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100811#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000812#define GFX_RUN_LIST_ENABLE (1<<15)
813#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
814#define GFX_SURFACE_FAULT_ENABLE (1<<12)
815#define GFX_REPLAY_MODE (1<<11)
816#define GFX_PSMI_GRANULARITY (1<<10)
817#define GFX_PPGTT_ENABLE (1<<9)
818
Daniel Vettera7e806d2012-07-11 16:27:55 +0200819#define VLV_DISPLAY_BASE 0x180000
820
Jesse Barnes585fb112008-07-29 11:54:06 -0700821#define SCPD0 0x0209c /* 915+ only */
822#define IER 0x020a0
823#define IIR 0x020a4
824#define IMR 0x020a8
825#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200826#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700827#define GCFG_DIS (1<<8)
Ville Syrjäläff763012013-01-24 15:29:52 +0200828#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
829#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
830#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
831#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
832#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -0700833#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200834#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700835#define EIR 0x020b0
836#define EMR 0x020b4
837#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700838#define GM45_ERROR_PAGE_TABLE (1<<5)
839#define GM45_ERROR_MEM_PRIV (1<<4)
840#define I915_ERROR_PAGE_TABLE (1<<4)
841#define GM45_ERROR_CP_PRIV (1<<3)
842#define I915_ERROR_MEMORY_REFRESH (1<<1)
843#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700844#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800845#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000846#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
847 will not assert AGPBUSY# and will only
848 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800849#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +0100850#define INSTPM_TLB_INVALIDATE (1<<9)
851#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700852#define ACTHD 0x020c8
853#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000854#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700855#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800856#define FW_BLC_SELF_EN_MASK (1<<31)
857#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
858#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800859#define MM_BURST_LENGTH 0x00700000
860#define MM_FIFO_WATERMARK 0x0001F000
861#define LM_BURST_LENGTH 0x00000700
862#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700863#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700864
865/* Make render/texture TLB fetches lower priorty than associated data
866 * fetches. This is not turned on by default
867 */
868#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
869
870/* Isoch request wait on GTT enable (Display A/B/C streams).
871 * Make isoch requests stall on the TLB update. May cause
872 * display underruns (test mode only)
873 */
874#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
875
876/* Block grant count for isoch requests when block count is
877 * set to a finite value.
878 */
879#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
880#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
881#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
882#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
883#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
884
885/* Enable render writes to complete in C2/C3/C4 power states.
886 * If this isn't enabled, render writes are prevented in low
887 * power states. That seems bad to me.
888 */
889#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
890
891/* This acknowledges an async flip immediately instead
892 * of waiting for 2TLB fetches.
893 */
894#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
895
896/* Enables non-sequential data reads through arbiter
897 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400898#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700899
900/* Disable FSB snooping of cacheable write cycles from binner/render
901 * command stream
902 */
903#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
904
905/* Arbiter time slice for non-isoch streams */
906#define MI_ARB_TIME_SLICE_MASK (7 << 5)
907#define MI_ARB_TIME_SLICE_1 (0 << 5)
908#define MI_ARB_TIME_SLICE_2 (1 << 5)
909#define MI_ARB_TIME_SLICE_4 (2 << 5)
910#define MI_ARB_TIME_SLICE_6 (3 << 5)
911#define MI_ARB_TIME_SLICE_8 (4 << 5)
912#define MI_ARB_TIME_SLICE_10 (5 << 5)
913#define MI_ARB_TIME_SLICE_14 (6 << 5)
914#define MI_ARB_TIME_SLICE_16 (7 << 5)
915
916/* Low priority grace period page size */
917#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
918#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
919
920/* Disable display A/B trickle feed */
921#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
922
923/* Set display plane priority */
924#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
925#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
926
Jesse Barnes585fb112008-07-29 11:54:06 -0700927#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +0200928#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700929#define CM0_IZ_OPT_DISABLE (1<<6)
930#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200931#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700932#define CM0_DEPTH_EVICT_DISABLE (1<<4)
933#define CM0_COLOR_EVICT_DISABLE (1<<3)
934#define CM0_DEPTH_WRITE_DISABLE (1<<1)
935#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
936#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800937#define GFX_FLSH_CNTL_GEN6 0x101008
938#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700939#define ECOSKPD 0x021d0
940#define ECO_GATING_CX_ONLY (1<<3)
941#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700942
Chia-I Wufe27c602014-01-28 13:29:33 +0800943#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
944#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -0700945#define CACHE_MODE_1 0x7004 /* IVB+ */
946#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
947
Jesse Barnes4efe0702011-01-18 11:25:41 -0800948#define GEN6_BLITTER_ECOSKPD 0x221d0
949#define GEN6_BLITTER_LOCK_SHIFT 16
950#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
951
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100952#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100953#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
954#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
955#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
956#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100957
Ben Widawskycc609d52013-05-28 19:22:29 -0700958/* On modern GEN architectures interrupt control consists of two sets
959 * of registers. The first set pertains to the ring generating the
960 * interrupt. The second control is for the functional block generating the
961 * interrupt. These are PM, GT, DE, etc.
962 *
963 * Luckily *knocks on wood* all the ring interrupt bits match up with the
964 * GT interrupt bits, so we don't need to duplicate the defines.
965 *
966 * These defines should cover us well from SNB->HSW with minor exceptions
967 * it can also work on ILK.
968 */
969#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
970#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
971#define GT_BLT_USER_INTERRUPT (1 << 22)
972#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
973#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700974#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Ben Widawskycc609d52013-05-28 19:22:29 -0700975#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
976#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
977#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
978#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
979#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
980#define GT_RENDER_USER_INTERRUPT (1 << 0)
981
Ben Widawsky12638c52013-05-28 19:22:31 -0700982#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
983#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
984
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700985#define GT_PARITY_ERROR(dev) \
986 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +0300987 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700988
Ben Widawskycc609d52013-05-28 19:22:29 -0700989/* These are all the "old" interrupts */
990#define ILK_BSD_USER_INTERRUPT (1<<5)
991#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
992#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
993#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
994#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
995#define I915_HWB_OOM_INTERRUPT (1<<13)
996#define I915_SYNC_STATUS_INTERRUPT (1<<12)
997#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
998#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
999#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
1000#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1001#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1002#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1003#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1004#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
1005#define I915_DEBUG_INTERRUPT (1<<2)
1006#define I915_USER_INTERRUPT (1<<1)
1007#define I915_ASLE_INTERRUPT (1<<0)
1008#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001009
1010#define GEN6_BSD_RNCID 0x12198
1011
Ben Widawskya1e969e2012-04-14 18:41:32 -07001012#define GEN7_FF_THREAD_MODE 0x20a0
1013#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001014#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001015#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1016#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1017#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1018#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001019#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001020#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1021#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1022#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1023#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1024#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1025#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1026#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1027#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1028
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001029/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001030 * Framebuffer compression (915+ only)
1031 */
1032
1033#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1034#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1035#define FBC_CONTROL 0x03208
1036#define FBC_CTL_EN (1<<31)
1037#define FBC_CTL_PERIODIC (1<<30)
1038#define FBC_CTL_INTERVAL_SHIFT (16)
1039#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001040#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001041#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001042#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001043#define FBC_COMMAND 0x0320c
1044#define FBC_CMD_COMPRESS (1<<0)
1045#define FBC_STATUS 0x03210
1046#define FBC_STAT_COMPRESSING (1<<31)
1047#define FBC_STAT_COMPRESSED (1<<30)
1048#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001049#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001050#define FBC_CONTROL2 0x03214
1051#define FBC_CTL_FENCE_DBL (0<<4)
1052#define FBC_CTL_IDLE_IMM (0<<2)
1053#define FBC_CTL_IDLE_FULL (1<<2)
1054#define FBC_CTL_IDLE_LINE (2<<2)
1055#define FBC_CTL_IDLE_DEBUG (3<<2)
1056#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001057#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001058#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001059#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001060
1061#define FBC_LL_SIZE (1536)
1062
Jesse Barnes74dff282009-09-14 15:39:40 -07001063/* Framebuffer compression for GM45+ */
1064#define DPFC_CB_BASE 0x3200
1065#define DPFC_CONTROL 0x3208
1066#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001067#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1068#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001069#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001070#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001071#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001072#define DPFC_SR_EN (1<<10)
1073#define DPFC_CTL_LIMIT_1X (0<<6)
1074#define DPFC_CTL_LIMIT_2X (1<<6)
1075#define DPFC_CTL_LIMIT_4X (2<<6)
1076#define DPFC_RECOMP_CTL 0x320c
1077#define DPFC_RECOMP_STALL_EN (1<<27)
1078#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1079#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1080#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1081#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1082#define DPFC_STATUS 0x3210
1083#define DPFC_INVAL_SEG_SHIFT (16)
1084#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1085#define DPFC_COMP_SEG_SHIFT (0)
1086#define DPFC_COMP_SEG_MASK (0x000003ff)
1087#define DPFC_STATUS2 0x3214
1088#define DPFC_FENCE_YOFF 0x3218
1089#define DPFC_CHICKEN 0x3224
1090#define DPFC_HT_MODIFY (1<<31)
1091
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001092/* Framebuffer compression for Ironlake */
1093#define ILK_DPFC_CB_BASE 0x43200
1094#define ILK_DPFC_CONTROL 0x43208
1095/* The bit 28-8 is reserved */
1096#define DPFC_RESERVED (0x1FFFFF00)
1097#define ILK_DPFC_RECOMP_CTL 0x4320c
1098#define ILK_DPFC_STATUS 0x43210
1099#define ILK_DPFC_FENCE_YOFF 0x43218
1100#define ILK_DPFC_CHICKEN 0x43224
1101#define ILK_FBC_RT_BASE 0x2128
1102#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001103#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001104
1105#define ILK_DISPLAY_CHICKEN1 0x42000
1106#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001107#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001108
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001109
Jesse Barnes585fb112008-07-29 11:54:06 -07001110/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001111 * Framebuffer compression for Sandybridge
1112 *
1113 * The following two registers are of type GTTMMADR
1114 */
1115#define SNB_DPFC_CTL_SA 0x100100
1116#define SNB_CPU_FENCE_ENABLE (1<<29)
1117#define DPFC_CPU_FENCE_OFFSET 0x100104
1118
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001119/* Framebuffer compression for Ivybridge */
1120#define IVB_FBC_RT_BASE 0x7020
1121
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001122#define IPS_CTL 0x43408
1123#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001124
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001125#define MSG_FBC_REND_STATE 0x50380
1126#define FBC_REND_NUKE (1<<2)
1127#define FBC_REND_CACHE_CLEAN (1<<1)
1128
Rodrigo Vivi28554162013-05-06 19:37:37 -03001129#define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
1130#define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
1131#define HSW_BYPASS_FBC_QUEUE (1<<22)
1132#define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
1133 _HSW_PIPE_SLICE_CHICKEN_1_A, + \
1134 _HSW_PIPE_SLICE_CHICKEN_1_B)
1135
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001136/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001137 * GPIO regs
1138 */
1139#define GPIOA 0x5010
1140#define GPIOB 0x5014
1141#define GPIOC 0x5018
1142#define GPIOD 0x501c
1143#define GPIOE 0x5020
1144#define GPIOF 0x5024
1145#define GPIOG 0x5028
1146#define GPIOH 0x502c
1147# define GPIO_CLOCK_DIR_MASK (1 << 0)
1148# define GPIO_CLOCK_DIR_IN (0 << 1)
1149# define GPIO_CLOCK_DIR_OUT (1 << 1)
1150# define GPIO_CLOCK_VAL_MASK (1 << 2)
1151# define GPIO_CLOCK_VAL_OUT (1 << 3)
1152# define GPIO_CLOCK_VAL_IN (1 << 4)
1153# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1154# define GPIO_DATA_DIR_MASK (1 << 8)
1155# define GPIO_DATA_DIR_IN (0 << 9)
1156# define GPIO_DATA_DIR_OUT (1 << 9)
1157# define GPIO_DATA_VAL_MASK (1 << 10)
1158# define GPIO_DATA_VAL_OUT (1 << 11)
1159# define GPIO_DATA_VAL_IN (1 << 12)
1160# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1161
Chris Wilsonf899fc62010-07-20 15:44:45 -07001162#define GMBUS0 0x5100 /* clock/port select */
1163#define GMBUS_RATE_100KHZ (0<<8)
1164#define GMBUS_RATE_50KHZ (1<<8)
1165#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1166#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1167#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1168#define GMBUS_PORT_DISABLED 0
1169#define GMBUS_PORT_SSC 1
1170#define GMBUS_PORT_VGADDC 2
1171#define GMBUS_PORT_PANEL 3
1172#define GMBUS_PORT_DPC 4 /* HDMIC */
1173#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001174#define GMBUS_PORT_DPD 6 /* HDMID */
1175#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001176#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001177#define GMBUS1 0x5104 /* command/status */
1178#define GMBUS_SW_CLR_INT (1<<31)
1179#define GMBUS_SW_RDY (1<<30)
1180#define GMBUS_ENT (1<<29) /* enable timeout */
1181#define GMBUS_CYCLE_NONE (0<<25)
1182#define GMBUS_CYCLE_WAIT (1<<25)
1183#define GMBUS_CYCLE_INDEX (2<<25)
1184#define GMBUS_CYCLE_STOP (4<<25)
1185#define GMBUS_BYTE_COUNT_SHIFT 16
1186#define GMBUS_SLAVE_INDEX_SHIFT 8
1187#define GMBUS_SLAVE_ADDR_SHIFT 1
1188#define GMBUS_SLAVE_READ (1<<0)
1189#define GMBUS_SLAVE_WRITE (0<<0)
1190#define GMBUS2 0x5108 /* status */
1191#define GMBUS_INUSE (1<<15)
1192#define GMBUS_HW_WAIT_PHASE (1<<14)
1193#define GMBUS_STALL_TIMEOUT (1<<13)
1194#define GMBUS_INT (1<<12)
1195#define GMBUS_HW_RDY (1<<11)
1196#define GMBUS_SATOER (1<<10)
1197#define GMBUS_ACTIVE (1<<9)
1198#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1199#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1200#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1201#define GMBUS_NAK_EN (1<<3)
1202#define GMBUS_IDLE_EN (1<<2)
1203#define GMBUS_HW_WAIT_EN (1<<1)
1204#define GMBUS_HW_RDY_EN (1<<0)
1205#define GMBUS5 0x5120 /* byte index */
1206#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001207
Jesse Barnes585fb112008-07-29 11:54:06 -07001208/*
1209 * Clock control & power management
1210 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001211#define DPLL_A_OFFSET 0x6014
1212#define DPLL_B_OFFSET 0x6018
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001213#define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \
1214 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001215
1216#define VGA0 0x6000
1217#define VGA1 0x6004
1218#define VGA_PD 0x6010
1219#define VGA0_PD_P2_DIV_4 (1 << 7)
1220#define VGA0_PD_P1_DIV_2 (1 << 5)
1221#define VGA0_PD_P1_SHIFT 0
1222#define VGA0_PD_P1_MASK (0x1f << 0)
1223#define VGA1_PD_P2_DIV_4 (1 << 15)
1224#define VGA1_PD_P1_DIV_2 (1 << 13)
1225#define VGA1_PD_P1_SHIFT 8
1226#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001227#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001228#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1229#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001230#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001231#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001232#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001233#define DPLL_VGA_MODE_DIS (1 << 28)
1234#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1235#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1236#define DPLL_MODE_MASK (3 << 26)
1237#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1238#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1239#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1240#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1241#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1242#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001243#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001244#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001245#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001246#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001247#define DPLL_PORTC_READY_MASK (0xf << 4)
1248#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001249
Jesse Barnes585fb112008-07-29 11:54:06 -07001250#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1251/*
1252 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1253 * this field (only one bit may be set).
1254 */
1255#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1256#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001257#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001258/* i830, required in DVO non-gang */
1259#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1260#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1261#define PLL_REF_INPUT_DREFCLK (0 << 13)
1262#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1263#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1264#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1265#define PLL_REF_INPUT_MASK (3 << 13)
1266#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001267/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001268# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1269# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1270# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1271# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1272# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1273
Jesse Barnes585fb112008-07-29 11:54:06 -07001274/*
1275 * Parallel to Serial Load Pulse phase selection.
1276 * Selects the phase for the 10X DPLL clock for the PCIe
1277 * digital display port. The range is 4 to 13; 10 or more
1278 * is just a flip delay. The default is 6
1279 */
1280#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1281#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1282/*
1283 * SDVO multiplier for 945G/GM. Not used on 965.
1284 */
1285#define SDVO_MULTIPLIER_MASK 0x000000ff
1286#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1287#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001288
1289#define DPLL_A_MD_OFFSET 0x601c /* 965+ only */
1290#define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001291#define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \
1292 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001293
Jesse Barnes585fb112008-07-29 11:54:06 -07001294/*
1295 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1296 *
1297 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1298 */
1299#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1300#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1301/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1302#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1303#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1304/*
1305 * SDVO/UDI pixel multiplier.
1306 *
1307 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1308 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1309 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1310 * dummy bytes in the datastream at an increased clock rate, with both sides of
1311 * the link knowing how many bytes are fill.
1312 *
1313 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1314 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1315 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1316 * through an SDVO command.
1317 *
1318 * This register field has values of multiplication factor minus 1, with
1319 * a maximum multiplier of 5 for SDVO.
1320 */
1321#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1322#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1323/*
1324 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1325 * This best be set to the default value (3) or the CRT won't work. No,
1326 * I don't entirely understand what this does...
1327 */
1328#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1329#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001330
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001331#define _FPA0 0x06040
1332#define _FPA1 0x06044
1333#define _FPB0 0x06048
1334#define _FPB1 0x0604c
1335#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1336#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001337#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001338#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001339#define FP_N_DIV_SHIFT 16
1340#define FP_M1_DIV_MASK 0x00003f00
1341#define FP_M1_DIV_SHIFT 8
1342#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001343#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001344#define FP_M2_DIV_SHIFT 0
1345#define DPLL_TEST 0x606c
1346#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1347#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1348#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1349#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1350#define DPLLB_TEST_N_BYPASS (1 << 19)
1351#define DPLLB_TEST_M_BYPASS (1 << 18)
1352#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1353#define DPLLA_TEST_N_BYPASS (1 << 3)
1354#define DPLLA_TEST_M_BYPASS (1 << 2)
1355#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1356#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001357#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001358#define DSTATE_PLL_D3_OFF (1<<3)
1359#define DSTATE_GFX_CLOCK_GATING (1<<1)
1360#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001361#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001362# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1363# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1364# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1365# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1366# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1367# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1368# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1369# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1370# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1371# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1372# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1373# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1374# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1375# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1376# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1377# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1378# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1379# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1380# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1381# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1382# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1383# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1384# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1385# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1386# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1387# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1388# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1389# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1390/**
1391 * This bit must be set on the 830 to prevent hangs when turning off the
1392 * overlay scaler.
1393 */
1394# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1395# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1396# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1397# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1398# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1399
1400#define RENCLK_GATE_D1 0x6204
1401# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1402# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1403# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1404# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1405# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1406# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1407# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1408# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1409# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1410/** This bit must be unset on 855,865 */
1411# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1412# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1413# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1414# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1415/** This bit must be set on 855,865. */
1416# define SV_CLOCK_GATE_DISABLE (1 << 0)
1417# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1418# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1419# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1420# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1421# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1422# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1423# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1424# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1425# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1426# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1427# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1428# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1429# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1430# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1431# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1432# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1433# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1434
1435# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1436/** This bit must always be set on 965G/965GM */
1437# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1438# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1439# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1440# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1441# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1442# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1443/** This bit must always be set on 965G */
1444# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1445# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1446# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1447# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1448# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1449# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1450# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1451# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1452# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1453# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1454# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1455# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1456# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1457# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1458# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1459# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1460# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1461# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1462# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1463
1464#define RENCLK_GATE_D2 0x6208
1465#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1466#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1467#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1468#define RAMCLK_GATE_D 0x6210 /* CRL only */
1469#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001470
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001471#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001472#define FW_CSPWRDWNEN (1<<15)
1473
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001474#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1475
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001476#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1477#define CDCLK_FREQ_SHIFT 4
1478#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1479#define CZCLK_FREQ_MASK 0xf
1480#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1481
Jesse Barnes585fb112008-07-29 11:54:06 -07001482/*
1483 * Palette regs
1484 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001485#define PALETTE_A_OFFSET 0xa000
1486#define PALETTE_B_OFFSET 0xa800
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001487#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1488 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001489
Eric Anholt673a3942008-07-30 12:06:12 -07001490/* MCH MMIO space */
1491
1492/*
1493 * MCHBAR mirror.
1494 *
1495 * This mirrors the MCHBAR MMIO space whose location is determined by
1496 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1497 * every way. It is not accessible from the CP register read instructions.
1498 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001499 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1500 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001501 */
1502#define MCHBAR_MIRROR_BASE 0x10000
1503
Yuanhan Liu13982612010-12-15 15:42:31 +08001504#define MCHBAR_MIRROR_BASE_SNB 0x140000
1505
Chris Wilson3ebecd02013-04-12 19:10:13 +01001506/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07001507#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01001508
Eric Anholt673a3942008-07-30 12:06:12 -07001509/** 915-945 and GM965 MCH register controlling DRAM channel access */
1510#define DCC 0x10200
1511#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1512#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1513#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1514#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1515#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001516#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001517
Li Peng95534262010-05-18 18:58:44 +08001518/** Pineview MCH register contains DDR3 setting */
1519#define CSHRDDR3CTL 0x101a8
1520#define CSHRDDR3CTL_DDR3 (1 << 2)
1521
Eric Anholt673a3942008-07-30 12:06:12 -07001522/** 965 MCH register controlling DRAM channel configuration */
1523#define C0DRB3 0x10206
1524#define C1DRB3 0x10606
1525
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001526/** snb MCH registers for reading the DRAM channel configuration */
1527#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1528#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1529#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1530#define MAD_DIMM_ECC_MASK (0x3 << 24)
1531#define MAD_DIMM_ECC_OFF (0x0 << 24)
1532#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1533#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1534#define MAD_DIMM_ECC_ON (0x3 << 24)
1535#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1536#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1537#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1538#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1539#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1540#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1541#define MAD_DIMM_A_SELECT (0x1 << 16)
1542/* DIMM sizes are in multiples of 256mb. */
1543#define MAD_DIMM_B_SIZE_SHIFT 8
1544#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1545#define MAD_DIMM_A_SIZE_SHIFT 0
1546#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1547
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001548/** snb MCH registers for priority tuning */
1549#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1550#define MCH_SSKPD_WM0_MASK 0x3f
1551#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001552
Jesse Barnesec013e72013-08-20 10:29:23 +01001553#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1554
Keith Packardb11248d2009-06-11 22:28:56 -07001555/* Clocking configuration register */
1556#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001557#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001558#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1559#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1560#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1561#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1562#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001563/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001564#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001565#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001566#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001567#define CLKCFG_MEM_533 (1 << 4)
1568#define CLKCFG_MEM_667 (2 << 4)
1569#define CLKCFG_MEM_800 (3 << 4)
1570#define CLKCFG_MEM_MASK (7 << 4)
1571
Jesse Barnesea056c12010-09-10 10:02:13 -07001572#define TSC1 0x11001
1573#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001574#define TR1 0x11006
1575#define TSFS 0x11020
1576#define TSFS_SLOPE_MASK 0x0000ff00
1577#define TSFS_SLOPE_SHIFT 8
1578#define TSFS_INTR_MASK 0x000000ff
1579
Jesse Barnesf97108d2010-01-29 11:27:07 -08001580#define CRSTANDVID 0x11100
1581#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1582#define PXVFREQ_PX_MASK 0x7f000000
1583#define PXVFREQ_PX_SHIFT 24
1584#define VIDFREQ_BASE 0x11110
1585#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1586#define VIDFREQ2 0x11114
1587#define VIDFREQ3 0x11118
1588#define VIDFREQ4 0x1111c
1589#define VIDFREQ_P0_MASK 0x1f000000
1590#define VIDFREQ_P0_SHIFT 24
1591#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1592#define VIDFREQ_P0_CSCLK_SHIFT 20
1593#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1594#define VIDFREQ_P0_CRCLK_SHIFT 16
1595#define VIDFREQ_P1_MASK 0x00001f00
1596#define VIDFREQ_P1_SHIFT 8
1597#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1598#define VIDFREQ_P1_CSCLK_SHIFT 4
1599#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1600#define INTTOEXT_BASE_ILK 0x11300
1601#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1602#define INTTOEXT_MAP3_SHIFT 24
1603#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1604#define INTTOEXT_MAP2_SHIFT 16
1605#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1606#define INTTOEXT_MAP1_SHIFT 8
1607#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1608#define INTTOEXT_MAP0_SHIFT 0
1609#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1610#define MEMSWCTL 0x11170 /* Ironlake only */
1611#define MEMCTL_CMD_MASK 0xe000
1612#define MEMCTL_CMD_SHIFT 13
1613#define MEMCTL_CMD_RCLK_OFF 0
1614#define MEMCTL_CMD_RCLK_ON 1
1615#define MEMCTL_CMD_CHFREQ 2
1616#define MEMCTL_CMD_CHVID 3
1617#define MEMCTL_CMD_VMMOFF 4
1618#define MEMCTL_CMD_VMMON 5
1619#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1620 when command complete */
1621#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1622#define MEMCTL_FREQ_SHIFT 8
1623#define MEMCTL_SFCAVM (1<<7)
1624#define MEMCTL_TGT_VID_MASK 0x007f
1625#define MEMIHYST 0x1117c
1626#define MEMINTREN 0x11180 /* 16 bits */
1627#define MEMINT_RSEXIT_EN (1<<8)
1628#define MEMINT_CX_SUPR_EN (1<<7)
1629#define MEMINT_CONT_BUSY_EN (1<<6)
1630#define MEMINT_AVG_BUSY_EN (1<<5)
1631#define MEMINT_EVAL_CHG_EN (1<<4)
1632#define MEMINT_MON_IDLE_EN (1<<3)
1633#define MEMINT_UP_EVAL_EN (1<<2)
1634#define MEMINT_DOWN_EVAL_EN (1<<1)
1635#define MEMINT_SW_CMD_EN (1<<0)
1636#define MEMINTRSTR 0x11182 /* 16 bits */
1637#define MEM_RSEXIT_MASK 0xc000
1638#define MEM_RSEXIT_SHIFT 14
1639#define MEM_CONT_BUSY_MASK 0x3000
1640#define MEM_CONT_BUSY_SHIFT 12
1641#define MEM_AVG_BUSY_MASK 0x0c00
1642#define MEM_AVG_BUSY_SHIFT 10
1643#define MEM_EVAL_CHG_MASK 0x0300
1644#define MEM_EVAL_BUSY_SHIFT 8
1645#define MEM_MON_IDLE_MASK 0x00c0
1646#define MEM_MON_IDLE_SHIFT 6
1647#define MEM_UP_EVAL_MASK 0x0030
1648#define MEM_UP_EVAL_SHIFT 4
1649#define MEM_DOWN_EVAL_MASK 0x000c
1650#define MEM_DOWN_EVAL_SHIFT 2
1651#define MEM_SW_CMD_MASK 0x0003
1652#define MEM_INT_STEER_GFX 0
1653#define MEM_INT_STEER_CMR 1
1654#define MEM_INT_STEER_SMI 2
1655#define MEM_INT_STEER_SCI 3
1656#define MEMINTRSTS 0x11184
1657#define MEMINT_RSEXIT (1<<7)
1658#define MEMINT_CONT_BUSY (1<<6)
1659#define MEMINT_AVG_BUSY (1<<5)
1660#define MEMINT_EVAL_CHG (1<<4)
1661#define MEMINT_MON_IDLE (1<<3)
1662#define MEMINT_UP_EVAL (1<<2)
1663#define MEMINT_DOWN_EVAL (1<<1)
1664#define MEMINT_SW_CMD (1<<0)
1665#define MEMMODECTL 0x11190
1666#define MEMMODE_BOOST_EN (1<<31)
1667#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1668#define MEMMODE_BOOST_FREQ_SHIFT 24
1669#define MEMMODE_IDLE_MODE_MASK 0x00030000
1670#define MEMMODE_IDLE_MODE_SHIFT 16
1671#define MEMMODE_IDLE_MODE_EVAL 0
1672#define MEMMODE_IDLE_MODE_CONT 1
1673#define MEMMODE_HWIDLE_EN (1<<15)
1674#define MEMMODE_SWMODE_EN (1<<14)
1675#define MEMMODE_RCLK_GATE (1<<13)
1676#define MEMMODE_HW_UPDATE (1<<12)
1677#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1678#define MEMMODE_FSTART_SHIFT 8
1679#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1680#define MEMMODE_FMAX_SHIFT 4
1681#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1682#define RCBMAXAVG 0x1119c
1683#define MEMSWCTL2 0x1119e /* Cantiga only */
1684#define SWMEMCMD_RENDER_OFF (0 << 13)
1685#define SWMEMCMD_RENDER_ON (1 << 13)
1686#define SWMEMCMD_SWFREQ (2 << 13)
1687#define SWMEMCMD_TARVID (3 << 13)
1688#define SWMEMCMD_VRM_OFF (4 << 13)
1689#define SWMEMCMD_VRM_ON (5 << 13)
1690#define CMDSTS (1<<12)
1691#define SFCAVM (1<<11)
1692#define SWFREQ_MASK 0x0380 /* P0-7 */
1693#define SWFREQ_SHIFT 7
1694#define TARVID_MASK 0x001f
1695#define MEMSTAT_CTG 0x111a0
1696#define RCBMINAVG 0x111a0
1697#define RCUPEI 0x111b0
1698#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001699#define RSTDBYCTL 0x111b8
1700#define RS1EN (1<<31)
1701#define RS2EN (1<<30)
1702#define RS3EN (1<<29)
1703#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1704#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1705#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1706#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1707#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1708#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1709#define RSX_STATUS_MASK (7<<20)
1710#define RSX_STATUS_ON (0<<20)
1711#define RSX_STATUS_RC1 (1<<20)
1712#define RSX_STATUS_RC1E (2<<20)
1713#define RSX_STATUS_RS1 (3<<20)
1714#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1715#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1716#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1717#define RSX_STATUS_RSVD2 (7<<20)
1718#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1719#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1720#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1721#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1722#define RS1CONTSAV_MASK (3<<14)
1723#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1724#define RS1CONTSAV_RSVD (1<<14)
1725#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1726#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1727#define NORMSLEXLAT_MASK (3<<12)
1728#define SLOW_RS123 (0<<12)
1729#define SLOW_RS23 (1<<12)
1730#define SLOW_RS3 (2<<12)
1731#define NORMAL_RS123 (3<<12)
1732#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1733#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1734#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1735#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1736#define RS_CSTATE_MASK (3<<4)
1737#define RS_CSTATE_C367_RS1 (0<<4)
1738#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1739#define RS_CSTATE_RSVD (2<<4)
1740#define RS_CSTATE_C367_RS2 (3<<4)
1741#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1742#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001743#define VIDCTL 0x111c0
1744#define VIDSTS 0x111c8
1745#define VIDSTART 0x111cc /* 8 bits */
1746#define MEMSTAT_ILK 0x111f8
1747#define MEMSTAT_VID_MASK 0x7f00
1748#define MEMSTAT_VID_SHIFT 8
1749#define MEMSTAT_PSTATE_MASK 0x00f8
1750#define MEMSTAT_PSTATE_SHIFT 3
1751#define MEMSTAT_MON_ACTV (1<<2)
1752#define MEMSTAT_SRC_CTL_MASK 0x0003
1753#define MEMSTAT_SRC_CTL_CORE 0
1754#define MEMSTAT_SRC_CTL_TRB 1
1755#define MEMSTAT_SRC_CTL_THM 2
1756#define MEMSTAT_SRC_CTL_STDBY 3
1757#define RCPREVBSYTUPAVG 0x113b8
1758#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001759#define PMMISC 0x11214
1760#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001761#define SDEW 0x1124c
1762#define CSIEW0 0x11250
1763#define CSIEW1 0x11254
1764#define CSIEW2 0x11258
1765#define PEW 0x1125c
1766#define DEW 0x11270
1767#define MCHAFE 0x112c0
1768#define CSIEC 0x112e0
1769#define DMIEC 0x112e4
1770#define DDREC 0x112e8
1771#define PEG0EC 0x112ec
1772#define PEG1EC 0x112f0
1773#define GFXEC 0x112f4
1774#define RPPREVBSYTUPAVG 0x113b8
1775#define RPPREVBSYTDNAVG 0x113bc
1776#define ECR 0x11600
1777#define ECR_GPFE (1<<31)
1778#define ECR_IMONE (1<<30)
1779#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1780#define OGW0 0x11608
1781#define OGW1 0x1160c
1782#define EG0 0x11610
1783#define EG1 0x11614
1784#define EG2 0x11618
1785#define EG3 0x1161c
1786#define EG4 0x11620
1787#define EG5 0x11624
1788#define EG6 0x11628
1789#define EG7 0x1162c
1790#define PXW 0x11664
1791#define PXWL 0x11680
1792#define LCFUSE02 0x116c0
1793#define LCFUSE_HIV_MASK 0x000000ff
1794#define CSIPLL0 0x12c10
1795#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001796#define PEG_BAND_GAP_DATA 0x14d68
1797
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001798#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1799#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1800#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1801
Ben Widawsky153b4b952013-10-22 22:05:09 -07001802#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1803#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1804#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001805
Jesse Barnes585fb112008-07-29 11:54:06 -07001806/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001807 * Logical Context regs
1808 */
1809#define CCID 0x2180
1810#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001811/*
1812 * Notes on SNB/IVB/VLV context size:
1813 * - Power context is saved elsewhere (LLC or stolen)
1814 * - Ring/execlist context is saved on SNB, not on IVB
1815 * - Extended context size already includes render context size
1816 * - We always need to follow the extended context size.
1817 * SNB BSpec has comments indicating that we should use the
1818 * render context size instead if execlists are disabled, but
1819 * based on empirical testing that's just nonsense.
1820 * - Pipelined/VF state is saved on SNB/IVB respectively
1821 * - GT1 size just indicates how much of render context
1822 * doesn't need saving on GT1
1823 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001824#define CXT_SIZE 0x21a0
1825#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1826#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1827#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1828#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1829#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001830#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001831 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1832 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001833#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07001834#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1835#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001836#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1837#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1838#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1839#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001840#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001841 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07001842/* Haswell does have the CXT_SIZE register however it does not appear to be
1843 * valid. Now, docs explain in dwords what is in the context object. The full
1844 * size is 70720 bytes, however, the power context and execlist context will
1845 * never be saved (power context is stored elsewhere, and execlists don't work
1846 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1847 */
1848#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07001849/* Same as Haswell, but 72064 bytes now. */
1850#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
1851
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001852
Jesse Barnese454a052013-09-26 17:55:58 -07001853#define VLV_CLK_CTL2 0x101104
1854#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1855
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001856/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001857 * Overlay regs
1858 */
1859
1860#define OVADD 0x30000
1861#define DOVSTA 0x30008
1862#define OC_BUF (0x3<<20)
1863#define OGAMC5 0x30010
1864#define OGAMC4 0x30014
1865#define OGAMC3 0x30018
1866#define OGAMC2 0x3001c
1867#define OGAMC1 0x30020
1868#define OGAMC0 0x30024
1869
1870/*
1871 * Display engine regs
1872 */
1873
Shuang He8bf1e9f2013-10-15 18:55:27 +01001874/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001875#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01001876#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001877/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01001878#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
1879#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
1880#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001881/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001882#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
1883#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
1884#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
1885/* embedded DP port on the north display block, reserved on ivb */
1886#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
1887#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02001888/* vlv source selection */
1889#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
1890#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
1891#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
1892/* with DP port the pipe source is invalid */
1893#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
1894#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
1895#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
1896/* gen3+ source selection */
1897#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
1898#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
1899#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
1900/* with DP/TV port the pipe source is invalid */
1901#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
1902#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
1903#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
1904#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
1905#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
1906/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02001907#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001908
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001909#define _PIPE_CRC_RES_1_A_IVB 0x60064
1910#define _PIPE_CRC_RES_2_A_IVB 0x60068
1911#define _PIPE_CRC_RES_3_A_IVB 0x6006c
1912#define _PIPE_CRC_RES_4_A_IVB 0x60070
1913#define _PIPE_CRC_RES_5_A_IVB 0x60074
1914
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001915#define _PIPE_CRC_RES_RED_A 0x60060
1916#define _PIPE_CRC_RES_GREEN_A 0x60064
1917#define _PIPE_CRC_RES_BLUE_A 0x60068
1918#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
1919#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01001920
1921/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001922#define _PIPE_CRC_RES_1_B_IVB 0x61064
1923#define _PIPE_CRC_RES_2_B_IVB 0x61068
1924#define _PIPE_CRC_RES_3_B_IVB 0x6106c
1925#define _PIPE_CRC_RES_4_B_IVB 0x61070
1926#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01001927
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001928#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001929#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001930 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001931#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001932 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001933#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001934 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001935#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001936 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001937#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001938 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001939
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001940#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001941 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001942#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001943 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001944#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001945 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001946#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001947 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001948#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001949 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001950
Jesse Barnes585fb112008-07-29 11:54:06 -07001951/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001952#define _HTOTAL_A 0x60000
1953#define _HBLANK_A 0x60004
1954#define _HSYNC_A 0x60008
1955#define _VTOTAL_A 0x6000c
1956#define _VBLANK_A 0x60010
1957#define _VSYNC_A 0x60014
1958#define _PIPEASRC 0x6001c
1959#define _BCLRPAT_A 0x60020
1960#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07001961
1962/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001963#define _HTOTAL_B 0x61000
1964#define _HBLANK_B 0x61004
1965#define _HSYNC_B 0x61008
1966#define _VTOTAL_B 0x6100c
1967#define _VBLANK_B 0x61010
1968#define _VSYNC_B 0x61014
1969#define _PIPEBSRC 0x6101c
1970#define _BCLRPAT_B 0x61020
1971#define _VSYNCSHIFT_B 0x61028
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001972
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001973#define TRANSCODER_A_OFFSET 0x60000
1974#define TRANSCODER_B_OFFSET 0x61000
1975#define TRANSCODER_C_OFFSET 0x62000
1976#define TRANSCODER_EDP_OFFSET 0x6f000
1977
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001978#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
1979 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
1980 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001981
1982#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
1983#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
1984#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
1985#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
1986#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
1987#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
1988#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
1989#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
1990#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Chris Wilson5eddb702010-09-11 13:48:45 +01001991
Ben Widawskyed8546a2013-11-04 22:45:05 -08001992/* HSW+ eDP PSR registers */
1993#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07001994#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001995#define EDP_PSR_ENABLE (1<<31)
1996#define EDP_PSR_LINK_DISABLE (0<<27)
1997#define EDP_PSR_LINK_STANDBY (1<<27)
1998#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
1999#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2000#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2001#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2002#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2003#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2004#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2005#define EDP_PSR_TP1_TP2_SEL (0<<11)
2006#define EDP_PSR_TP1_TP3_SEL (1<<11)
2007#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2008#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2009#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2010#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2011#define EDP_PSR_TP1_TIME_500us (0<<4)
2012#define EDP_PSR_TP1_TIME_100us (1<<4)
2013#define EDP_PSR_TP1_TIME_2500us (2<<4)
2014#define EDP_PSR_TP1_TIME_0us (3<<4)
2015#define EDP_PSR_IDLE_FRAME_SHIFT 0
2016
Ben Widawsky18b59922013-09-20 09:35:30 -07002017#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2018#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002019#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07002020#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002021#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07002022#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2023#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2024#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002025
Ben Widawsky18b59922013-09-20 09:35:30 -07002026#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002027#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002028#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2029#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2030#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2031#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2032#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2033#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2034#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2035#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2036#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2037#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2038#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2039#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2040#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2041#define EDP_PSR_STATUS_COUNT_SHIFT 16
2042#define EDP_PSR_STATUS_COUNT_MASK 0xf
2043#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2044#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2045#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2046#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2047#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2048#define EDP_PSR_STATUS_IDLE_MASK 0xf
2049
Ben Widawsky18b59922013-09-20 09:35:30 -07002050#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002051#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002052
Ben Widawsky18b59922013-09-20 09:35:30 -07002053#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002054#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2055#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2056#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2057
Jesse Barnes585fb112008-07-29 11:54:06 -07002058/* VGA port control */
2059#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002060#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002061#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002062
Jesse Barnes585fb112008-07-29 11:54:06 -07002063#define ADPA_DAC_ENABLE (1<<31)
2064#define ADPA_DAC_DISABLE 0
2065#define ADPA_PIPE_SELECT_MASK (1<<30)
2066#define ADPA_PIPE_A_SELECT 0
2067#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002068#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002069/* CPT uses bits 29:30 for pch transcoder select */
2070#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2071#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2072#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2073#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2074#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2075#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2076#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2077#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2078#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2079#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2080#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2081#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2082#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2083#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2084#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2085#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2086#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2087#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2088#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002089#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2090#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002091#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002092#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002093#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002094#define ADPA_HSYNC_CNTL_ENABLE 0
2095#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2096#define ADPA_VSYNC_ACTIVE_LOW 0
2097#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2098#define ADPA_HSYNC_ACTIVE_LOW 0
2099#define ADPA_DPMS_MASK (~(3<<10))
2100#define ADPA_DPMS_ON (0<<10)
2101#define ADPA_DPMS_SUSPEND (1<<10)
2102#define ADPA_DPMS_STANDBY (2<<10)
2103#define ADPA_DPMS_OFF (3<<10)
2104
Chris Wilson939fe4d2010-10-09 10:33:26 +01002105
Jesse Barnes585fb112008-07-29 11:54:06 -07002106/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002107#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002108#define PORTB_HOTPLUG_INT_EN (1 << 29)
2109#define PORTC_HOTPLUG_INT_EN (1 << 28)
2110#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002111#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2112#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2113#define TV_HOTPLUG_INT_EN (1 << 18)
2114#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002115#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2116 PORTC_HOTPLUG_INT_EN | \
2117 PORTD_HOTPLUG_INT_EN | \
2118 SDVOC_HOTPLUG_INT_EN | \
2119 SDVOB_HOTPLUG_INT_EN | \
2120 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002121#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002122#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2123/* must use period 64 on GM45 according to docs */
2124#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2125#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2126#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2127#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2128#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2129#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2130#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2131#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2132#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2133#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2134#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2135#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002136
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002137#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002138/*
2139 * HDMI/DP bits are gen4+
2140 *
2141 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2142 * Please check the detailed lore in the commit message for for experimental
2143 * evidence.
2144 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002145#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2146#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2147#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2148/* VLV DP/HDMI bits again match Bspec */
2149#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2150#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2151#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002152#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2153#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2154#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002155/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002156#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2157#define TV_HOTPLUG_INT_STATUS (1 << 10)
2158#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2159#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2160#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2161#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002162#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2163#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2164#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002165#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2166
Chris Wilson084b6122012-05-11 18:01:33 +01002167/* SDVO is different across gen3/4 */
2168#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2169#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002170/*
2171 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2172 * since reality corrobates that they're the same as on gen3. But keep these
2173 * bits here (and the comment!) to help any other lost wanderers back onto the
2174 * right tracks.
2175 */
Chris Wilson084b6122012-05-11 18:01:33 +01002176#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2177#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2178#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2179#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002180#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2181 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2182 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2183 PORTB_HOTPLUG_INT_STATUS | \
2184 PORTC_HOTPLUG_INT_STATUS | \
2185 PORTD_HOTPLUG_INT_STATUS)
2186
Egbert Eiche5868a32013-02-28 04:17:12 -05002187#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2188 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2189 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2190 PORTB_HOTPLUG_INT_STATUS | \
2191 PORTC_HOTPLUG_INT_STATUS | \
2192 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002193
Paulo Zanonic20cd312013-02-19 16:21:45 -03002194/* SDVO and HDMI port control.
2195 * The same register may be used for SDVO or HDMI */
2196#define GEN3_SDVOB 0x61140
2197#define GEN3_SDVOC 0x61160
2198#define GEN4_HDMIB GEN3_SDVOB
2199#define GEN4_HDMIC GEN3_SDVOC
2200#define PCH_SDVOB 0xe1140
2201#define PCH_HDMIB PCH_SDVOB
2202#define PCH_HDMIC 0xe1150
2203#define PCH_HDMID 0xe1160
2204
Daniel Vetter84093602013-11-01 10:50:21 +01002205#define PORT_DFT_I9XX 0x61150
2206#define DC_BALANCE_RESET (1 << 25)
2207#define PORT_DFT2_G4X 0x61154
2208#define DC_BALANCE_RESET_VLV (1 << 31)
2209#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2210#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2211#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2212
Paulo Zanonic20cd312013-02-19 16:21:45 -03002213/* Gen 3 SDVO bits: */
2214#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002215#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2216#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002217#define SDVO_PIPE_B_SELECT (1 << 30)
2218#define SDVO_STALL_SELECT (1 << 29)
2219#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002220/**
2221 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002222 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002223 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2224 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002225#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002226#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002227#define SDVO_PHASE_SELECT_MASK (15 << 19)
2228#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2229#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2230#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2231#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2232#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2233#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002234/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002235#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2236 SDVO_INTERRUPT_ENABLE)
2237#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2238
2239/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002240#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002241#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002242#define SDVO_ENCODING_SDVO (0 << 10)
2243#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002244#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2245#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002246#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002247#define SDVO_AUDIO_ENABLE (1 << 6)
2248/* VSYNC/HSYNC bits new with 965, default is to be set */
2249#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2250#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2251
2252/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002253#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002254#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2255
2256/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002257#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2258#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002259
Jesse Barnes585fb112008-07-29 11:54:06 -07002260
2261/* DVO port control */
2262#define DVOA 0x61120
2263#define DVOB 0x61140
2264#define DVOC 0x61160
2265#define DVO_ENABLE (1 << 31)
2266#define DVO_PIPE_B_SELECT (1 << 30)
2267#define DVO_PIPE_STALL_UNUSED (0 << 28)
2268#define DVO_PIPE_STALL (1 << 28)
2269#define DVO_PIPE_STALL_TV (2 << 28)
2270#define DVO_PIPE_STALL_MASK (3 << 28)
2271#define DVO_USE_VGA_SYNC (1 << 15)
2272#define DVO_DATA_ORDER_I740 (0 << 14)
2273#define DVO_DATA_ORDER_FP (1 << 14)
2274#define DVO_VSYNC_DISABLE (1 << 11)
2275#define DVO_HSYNC_DISABLE (1 << 10)
2276#define DVO_VSYNC_TRISTATE (1 << 9)
2277#define DVO_HSYNC_TRISTATE (1 << 8)
2278#define DVO_BORDER_ENABLE (1 << 7)
2279#define DVO_DATA_ORDER_GBRG (1 << 6)
2280#define DVO_DATA_ORDER_RGGB (0 << 6)
2281#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2282#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2283#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2284#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2285#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2286#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2287#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2288#define DVO_PRESERVE_MASK (0x7<<24)
2289#define DVOA_SRCDIM 0x61124
2290#define DVOB_SRCDIM 0x61144
2291#define DVOC_SRCDIM 0x61164
2292#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2293#define DVO_SRCDIM_VERTICAL_SHIFT 0
2294
2295/* LVDS port control */
2296#define LVDS 0x61180
2297/*
2298 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2299 * the DPLL semantics change when the LVDS is assigned to that pipe.
2300 */
2301#define LVDS_PORT_EN (1 << 31)
2302/* Selects pipe B for LVDS data. Must be set on pre-965. */
2303#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002304#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002305#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002306/* LVDS dithering flag on 965/g4x platform */
2307#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002308/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2309#define LVDS_VSYNC_POLARITY (1 << 21)
2310#define LVDS_HSYNC_POLARITY (1 << 20)
2311
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002312/* Enable border for unscaled (or aspect-scaled) display */
2313#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002314/*
2315 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2316 * pixel.
2317 */
2318#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2319#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2320#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2321/*
2322 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2323 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2324 * on.
2325 */
2326#define LVDS_A3_POWER_MASK (3 << 6)
2327#define LVDS_A3_POWER_DOWN (0 << 6)
2328#define LVDS_A3_POWER_UP (3 << 6)
2329/*
2330 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2331 * is set.
2332 */
2333#define LVDS_CLKB_POWER_MASK (3 << 4)
2334#define LVDS_CLKB_POWER_DOWN (0 << 4)
2335#define LVDS_CLKB_POWER_UP (3 << 4)
2336/*
2337 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2338 * setting for whether we are in dual-channel mode. The B3 pair will
2339 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2340 */
2341#define LVDS_B0B3_POWER_MASK (3 << 2)
2342#define LVDS_B0B3_POWER_DOWN (0 << 2)
2343#define LVDS_B0B3_POWER_UP (3 << 2)
2344
David Härdeman3c17fe42010-09-24 21:44:32 +02002345/* Video Data Island Packet control */
2346#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002347/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2348 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2349 * of the infoframe structure specified by CEA-861. */
2350#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002351#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002352#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002353/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002354#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02002355#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002356#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002357#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002358#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2359#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002360#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002361#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2362#define VIDEO_DIP_SELECT_AVI (0 << 19)
2363#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2364#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002365#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002366#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2367#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2368#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002369#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002370/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002371#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2372#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002373#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002374#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2375#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002376#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002377
Jesse Barnes585fb112008-07-29 11:54:06 -07002378/* Panel power sequencing */
2379#define PP_STATUS 0x61200
2380#define PP_ON (1 << 31)
2381/*
2382 * Indicates that all dependencies of the panel are on:
2383 *
2384 * - PLL enabled
2385 * - pipe enabled
2386 * - LVDS/DVOB/DVOC on
2387 */
2388#define PP_READY (1 << 30)
2389#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002390#define PP_SEQUENCE_POWER_UP (1 << 28)
2391#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2392#define PP_SEQUENCE_MASK (3 << 28)
2393#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002394#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002395#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002396#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2397#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2398#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2399#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2400#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2401#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2402#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2403#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2404#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002405#define PP_CONTROL 0x61204
2406#define POWER_TARGET_ON (1 << 0)
2407#define PP_ON_DELAYS 0x61208
2408#define PP_OFF_DELAYS 0x6120c
2409#define PP_DIVISOR 0x61210
2410
2411/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002412#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002413#define PFIT_ENABLE (1 << 31)
2414#define PFIT_PIPE_MASK (3 << 29)
2415#define PFIT_PIPE_SHIFT 29
2416#define VERT_INTERP_DISABLE (0 << 10)
2417#define VERT_INTERP_BILINEAR (1 << 10)
2418#define VERT_INTERP_MASK (3 << 10)
2419#define VERT_AUTO_SCALE (1 << 9)
2420#define HORIZ_INTERP_DISABLE (0 << 6)
2421#define HORIZ_INTERP_BILINEAR (1 << 6)
2422#define HORIZ_INTERP_MASK (3 << 6)
2423#define HORIZ_AUTO_SCALE (1 << 5)
2424#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002425#define PFIT_FILTER_FUZZY (0 << 24)
2426#define PFIT_SCALING_AUTO (0 << 26)
2427#define PFIT_SCALING_PROGRAMMED (1 << 26)
2428#define PFIT_SCALING_PILLAR (2 << 26)
2429#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002430#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002431/* Pre-965 */
2432#define PFIT_VERT_SCALE_SHIFT 20
2433#define PFIT_VERT_SCALE_MASK 0xfff00000
2434#define PFIT_HORIZ_SCALE_SHIFT 4
2435#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2436/* 965+ */
2437#define PFIT_VERT_SCALE_SHIFT_965 16
2438#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2439#define PFIT_HORIZ_SCALE_SHIFT_965 0
2440#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2441
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002442#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002443
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002444#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2445#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002446#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2447 _VLV_BLC_PWM_CTL2_B)
2448
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002449#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2450#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002451#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2452 _VLV_BLC_PWM_CTL_B)
2453
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002454#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2455#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002456#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2457 _VLV_BLC_HIST_CTL_B)
2458
Jesse Barnes585fb112008-07-29 11:54:06 -07002459/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002460#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002461#define BLM_PWM_ENABLE (1 << 31)
2462#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2463#define BLM_PIPE_SELECT (1 << 29)
2464#define BLM_PIPE_SELECT_IVB (3 << 29)
2465#define BLM_PIPE_A (0 << 29)
2466#define BLM_PIPE_B (1 << 29)
2467#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002468#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2469#define BLM_TRANSCODER_B BLM_PIPE_B
2470#define BLM_TRANSCODER_C BLM_PIPE_C
2471#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002472#define BLM_PIPE(pipe) ((pipe) << 29)
2473#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2474#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2475#define BLM_PHASE_IN_ENABLE (1 << 25)
2476#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2477#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2478#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2479#define BLM_PHASE_IN_COUNT_SHIFT (8)
2480#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2481#define BLM_PHASE_IN_INCR_SHIFT (0)
2482#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002483#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002484/*
2485 * This is the most significant 15 bits of the number of backlight cycles in a
2486 * complete cycle of the modulated backlight control.
2487 *
2488 * The actual value is this field multiplied by two.
2489 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002490#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2491#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2492#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002493/*
2494 * This is the number of cycles out of the backlight modulation cycle for which
2495 * the backlight is on.
2496 *
2497 * This field must be no greater than the number of cycles in the complete
2498 * backlight modulation cycle.
2499 */
2500#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2501#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002502#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2503#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002504
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002505#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002506
Daniel Vetter7cf41602012-06-05 10:07:09 +02002507/* New registers for PCH-split platforms. Safe where new bits show up, the
2508 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2509#define BLC_PWM_CPU_CTL2 0x48250
2510#define BLC_PWM_CPU_CTL 0x48254
2511
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002512#define HSW_BLC_PWM2_CTL 0x48350
2513
Daniel Vetter7cf41602012-06-05 10:07:09 +02002514/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2515 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2516#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002517#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002518#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2519#define BLM_PCH_POLARITY (1 << 29)
2520#define BLC_PWM_PCH_CTL2 0xc8254
2521
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002522#define UTIL_PIN_CTL 0x48400
2523#define UTIL_PIN_ENABLE (1 << 31)
2524
2525#define PCH_GTC_CTL 0xe7000
2526#define PCH_GTC_ENABLE (1 << 31)
2527
Jesse Barnes585fb112008-07-29 11:54:06 -07002528/* TV port control */
2529#define TV_CTL 0x68000
2530/** Enables the TV encoder */
2531# define TV_ENC_ENABLE (1 << 31)
2532/** Sources the TV encoder input from pipe B instead of A. */
2533# define TV_ENC_PIPEB_SELECT (1 << 30)
2534/** Outputs composite video (DAC A only) */
2535# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2536/** Outputs SVideo video (DAC B/C) */
2537# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2538/** Outputs Component video (DAC A/B/C) */
2539# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2540/** Outputs Composite and SVideo (DAC A/B/C) */
2541# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2542# define TV_TRILEVEL_SYNC (1 << 21)
2543/** Enables slow sync generation (945GM only) */
2544# define TV_SLOW_SYNC (1 << 20)
2545/** Selects 4x oversampling for 480i and 576p */
2546# define TV_OVERSAMPLE_4X (0 << 18)
2547/** Selects 2x oversampling for 720p and 1080i */
2548# define TV_OVERSAMPLE_2X (1 << 18)
2549/** Selects no oversampling for 1080p */
2550# define TV_OVERSAMPLE_NONE (2 << 18)
2551/** Selects 8x oversampling */
2552# define TV_OVERSAMPLE_8X (3 << 18)
2553/** Selects progressive mode rather than interlaced */
2554# define TV_PROGRESSIVE (1 << 17)
2555/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2556# define TV_PAL_BURST (1 << 16)
2557/** Field for setting delay of Y compared to C */
2558# define TV_YC_SKEW_MASK (7 << 12)
2559/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2560# define TV_ENC_SDP_FIX (1 << 11)
2561/**
2562 * Enables a fix for the 915GM only.
2563 *
2564 * Not sure what it does.
2565 */
2566# define TV_ENC_C0_FIX (1 << 10)
2567/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002568# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002569# define TV_FUSE_STATE_MASK (3 << 4)
2570/** Read-only state that reports all features enabled */
2571# define TV_FUSE_STATE_ENABLED (0 << 4)
2572/** Read-only state that reports that Macrovision is disabled in hardware*/
2573# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2574/** Read-only state that reports that TV-out is disabled in hardware. */
2575# define TV_FUSE_STATE_DISABLED (2 << 4)
2576/** Normal operation */
2577# define TV_TEST_MODE_NORMAL (0 << 0)
2578/** Encoder test pattern 1 - combo pattern */
2579# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2580/** Encoder test pattern 2 - full screen vertical 75% color bars */
2581# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2582/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2583# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2584/** Encoder test pattern 4 - random noise */
2585# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2586/** Encoder test pattern 5 - linear color ramps */
2587# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2588/**
2589 * This test mode forces the DACs to 50% of full output.
2590 *
2591 * This is used for load detection in combination with TVDAC_SENSE_MASK
2592 */
2593# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2594# define TV_TEST_MODE_MASK (7 << 0)
2595
2596#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002597# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002598/**
2599 * Reports that DAC state change logic has reported change (RO).
2600 *
2601 * This gets cleared when TV_DAC_STATE_EN is cleared
2602*/
2603# define TVDAC_STATE_CHG (1 << 31)
2604# define TVDAC_SENSE_MASK (7 << 28)
2605/** Reports that DAC A voltage is above the detect threshold */
2606# define TVDAC_A_SENSE (1 << 30)
2607/** Reports that DAC B voltage is above the detect threshold */
2608# define TVDAC_B_SENSE (1 << 29)
2609/** Reports that DAC C voltage is above the detect threshold */
2610# define TVDAC_C_SENSE (1 << 28)
2611/**
2612 * Enables DAC state detection logic, for load-based TV detection.
2613 *
2614 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2615 * to off, for load detection to work.
2616 */
2617# define TVDAC_STATE_CHG_EN (1 << 27)
2618/** Sets the DAC A sense value to high */
2619# define TVDAC_A_SENSE_CTL (1 << 26)
2620/** Sets the DAC B sense value to high */
2621# define TVDAC_B_SENSE_CTL (1 << 25)
2622/** Sets the DAC C sense value to high */
2623# define TVDAC_C_SENSE_CTL (1 << 24)
2624/** Overrides the ENC_ENABLE and DAC voltage levels */
2625# define DAC_CTL_OVERRIDE (1 << 7)
2626/** Sets the slew rate. Must be preserved in software */
2627# define ENC_TVDAC_SLEW_FAST (1 << 6)
2628# define DAC_A_1_3_V (0 << 4)
2629# define DAC_A_1_1_V (1 << 4)
2630# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002631# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002632# define DAC_B_1_3_V (0 << 2)
2633# define DAC_B_1_1_V (1 << 2)
2634# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002635# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002636# define DAC_C_1_3_V (0 << 0)
2637# define DAC_C_1_1_V (1 << 0)
2638# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002639# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002640
2641/**
2642 * CSC coefficients are stored in a floating point format with 9 bits of
2643 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2644 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2645 * -1 (0x3) being the only legal negative value.
2646 */
2647#define TV_CSC_Y 0x68010
2648# define TV_RY_MASK 0x07ff0000
2649# define TV_RY_SHIFT 16
2650# define TV_GY_MASK 0x00000fff
2651# define TV_GY_SHIFT 0
2652
2653#define TV_CSC_Y2 0x68014
2654# define TV_BY_MASK 0x07ff0000
2655# define TV_BY_SHIFT 16
2656/**
2657 * Y attenuation for component video.
2658 *
2659 * Stored in 1.9 fixed point.
2660 */
2661# define TV_AY_MASK 0x000003ff
2662# define TV_AY_SHIFT 0
2663
2664#define TV_CSC_U 0x68018
2665# define TV_RU_MASK 0x07ff0000
2666# define TV_RU_SHIFT 16
2667# define TV_GU_MASK 0x000007ff
2668# define TV_GU_SHIFT 0
2669
2670#define TV_CSC_U2 0x6801c
2671# define TV_BU_MASK 0x07ff0000
2672# define TV_BU_SHIFT 16
2673/**
2674 * U attenuation for component video.
2675 *
2676 * Stored in 1.9 fixed point.
2677 */
2678# define TV_AU_MASK 0x000003ff
2679# define TV_AU_SHIFT 0
2680
2681#define TV_CSC_V 0x68020
2682# define TV_RV_MASK 0x0fff0000
2683# define TV_RV_SHIFT 16
2684# define TV_GV_MASK 0x000007ff
2685# define TV_GV_SHIFT 0
2686
2687#define TV_CSC_V2 0x68024
2688# define TV_BV_MASK 0x07ff0000
2689# define TV_BV_SHIFT 16
2690/**
2691 * V attenuation for component video.
2692 *
2693 * Stored in 1.9 fixed point.
2694 */
2695# define TV_AV_MASK 0x000007ff
2696# define TV_AV_SHIFT 0
2697
2698#define TV_CLR_KNOBS 0x68028
2699/** 2s-complement brightness adjustment */
2700# define TV_BRIGHTNESS_MASK 0xff000000
2701# define TV_BRIGHTNESS_SHIFT 24
2702/** Contrast adjustment, as a 2.6 unsigned floating point number */
2703# define TV_CONTRAST_MASK 0x00ff0000
2704# define TV_CONTRAST_SHIFT 16
2705/** Saturation adjustment, as a 2.6 unsigned floating point number */
2706# define TV_SATURATION_MASK 0x0000ff00
2707# define TV_SATURATION_SHIFT 8
2708/** Hue adjustment, as an integer phase angle in degrees */
2709# define TV_HUE_MASK 0x000000ff
2710# define TV_HUE_SHIFT 0
2711
2712#define TV_CLR_LEVEL 0x6802c
2713/** Controls the DAC level for black */
2714# define TV_BLACK_LEVEL_MASK 0x01ff0000
2715# define TV_BLACK_LEVEL_SHIFT 16
2716/** Controls the DAC level for blanking */
2717# define TV_BLANK_LEVEL_MASK 0x000001ff
2718# define TV_BLANK_LEVEL_SHIFT 0
2719
2720#define TV_H_CTL_1 0x68030
2721/** Number of pixels in the hsync. */
2722# define TV_HSYNC_END_MASK 0x1fff0000
2723# define TV_HSYNC_END_SHIFT 16
2724/** Total number of pixels minus one in the line (display and blanking). */
2725# define TV_HTOTAL_MASK 0x00001fff
2726# define TV_HTOTAL_SHIFT 0
2727
2728#define TV_H_CTL_2 0x68034
2729/** Enables the colorburst (needed for non-component color) */
2730# define TV_BURST_ENA (1 << 31)
2731/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2732# define TV_HBURST_START_SHIFT 16
2733# define TV_HBURST_START_MASK 0x1fff0000
2734/** Length of the colorburst */
2735# define TV_HBURST_LEN_SHIFT 0
2736# define TV_HBURST_LEN_MASK 0x0001fff
2737
2738#define TV_H_CTL_3 0x68038
2739/** End of hblank, measured in pixels minus one from start of hsync */
2740# define TV_HBLANK_END_SHIFT 16
2741# define TV_HBLANK_END_MASK 0x1fff0000
2742/** Start of hblank, measured in pixels minus one from start of hsync */
2743# define TV_HBLANK_START_SHIFT 0
2744# define TV_HBLANK_START_MASK 0x0001fff
2745
2746#define TV_V_CTL_1 0x6803c
2747/** XXX */
2748# define TV_NBR_END_SHIFT 16
2749# define TV_NBR_END_MASK 0x07ff0000
2750/** XXX */
2751# define TV_VI_END_F1_SHIFT 8
2752# define TV_VI_END_F1_MASK 0x00003f00
2753/** XXX */
2754# define TV_VI_END_F2_SHIFT 0
2755# define TV_VI_END_F2_MASK 0x0000003f
2756
2757#define TV_V_CTL_2 0x68040
2758/** Length of vsync, in half lines */
2759# define TV_VSYNC_LEN_MASK 0x07ff0000
2760# define TV_VSYNC_LEN_SHIFT 16
2761/** Offset of the start of vsync in field 1, measured in one less than the
2762 * number of half lines.
2763 */
2764# define TV_VSYNC_START_F1_MASK 0x00007f00
2765# define TV_VSYNC_START_F1_SHIFT 8
2766/**
2767 * Offset of the start of vsync in field 2, measured in one less than the
2768 * number of half lines.
2769 */
2770# define TV_VSYNC_START_F2_MASK 0x0000007f
2771# define TV_VSYNC_START_F2_SHIFT 0
2772
2773#define TV_V_CTL_3 0x68044
2774/** Enables generation of the equalization signal */
2775# define TV_EQUAL_ENA (1 << 31)
2776/** Length of vsync, in half lines */
2777# define TV_VEQ_LEN_MASK 0x007f0000
2778# define TV_VEQ_LEN_SHIFT 16
2779/** Offset of the start of equalization in field 1, measured in one less than
2780 * the number of half lines.
2781 */
2782# define TV_VEQ_START_F1_MASK 0x0007f00
2783# define TV_VEQ_START_F1_SHIFT 8
2784/**
2785 * Offset of the start of equalization in field 2, measured in one less than
2786 * the number of half lines.
2787 */
2788# define TV_VEQ_START_F2_MASK 0x000007f
2789# define TV_VEQ_START_F2_SHIFT 0
2790
2791#define TV_V_CTL_4 0x68048
2792/**
2793 * Offset to start of vertical colorburst, measured in one less than the
2794 * number of lines from vertical start.
2795 */
2796# define TV_VBURST_START_F1_MASK 0x003f0000
2797# define TV_VBURST_START_F1_SHIFT 16
2798/**
2799 * Offset to the end of vertical colorburst, measured in one less than the
2800 * number of lines from the start of NBR.
2801 */
2802# define TV_VBURST_END_F1_MASK 0x000000ff
2803# define TV_VBURST_END_F1_SHIFT 0
2804
2805#define TV_V_CTL_5 0x6804c
2806/**
2807 * Offset to start of vertical colorburst, measured in one less than the
2808 * number of lines from vertical start.
2809 */
2810# define TV_VBURST_START_F2_MASK 0x003f0000
2811# define TV_VBURST_START_F2_SHIFT 16
2812/**
2813 * Offset to the end of vertical colorburst, measured in one less than the
2814 * number of lines from the start of NBR.
2815 */
2816# define TV_VBURST_END_F2_MASK 0x000000ff
2817# define TV_VBURST_END_F2_SHIFT 0
2818
2819#define TV_V_CTL_6 0x68050
2820/**
2821 * Offset to start of vertical colorburst, measured in one less than the
2822 * number of lines from vertical start.
2823 */
2824# define TV_VBURST_START_F3_MASK 0x003f0000
2825# define TV_VBURST_START_F3_SHIFT 16
2826/**
2827 * Offset to the end of vertical colorburst, measured in one less than the
2828 * number of lines from the start of NBR.
2829 */
2830# define TV_VBURST_END_F3_MASK 0x000000ff
2831# define TV_VBURST_END_F3_SHIFT 0
2832
2833#define TV_V_CTL_7 0x68054
2834/**
2835 * Offset to start of vertical colorburst, measured in one less than the
2836 * number of lines from vertical start.
2837 */
2838# define TV_VBURST_START_F4_MASK 0x003f0000
2839# define TV_VBURST_START_F4_SHIFT 16
2840/**
2841 * Offset to the end of vertical colorburst, measured in one less than the
2842 * number of lines from the start of NBR.
2843 */
2844# define TV_VBURST_END_F4_MASK 0x000000ff
2845# define TV_VBURST_END_F4_SHIFT 0
2846
2847#define TV_SC_CTL_1 0x68060
2848/** Turns on the first subcarrier phase generation DDA */
2849# define TV_SC_DDA1_EN (1 << 31)
2850/** Turns on the first subcarrier phase generation DDA */
2851# define TV_SC_DDA2_EN (1 << 30)
2852/** Turns on the first subcarrier phase generation DDA */
2853# define TV_SC_DDA3_EN (1 << 29)
2854/** Sets the subcarrier DDA to reset frequency every other field */
2855# define TV_SC_RESET_EVERY_2 (0 << 24)
2856/** Sets the subcarrier DDA to reset frequency every fourth field */
2857# define TV_SC_RESET_EVERY_4 (1 << 24)
2858/** Sets the subcarrier DDA to reset frequency every eighth field */
2859# define TV_SC_RESET_EVERY_8 (2 << 24)
2860/** Sets the subcarrier DDA to never reset the frequency */
2861# define TV_SC_RESET_NEVER (3 << 24)
2862/** Sets the peak amplitude of the colorburst.*/
2863# define TV_BURST_LEVEL_MASK 0x00ff0000
2864# define TV_BURST_LEVEL_SHIFT 16
2865/** Sets the increment of the first subcarrier phase generation DDA */
2866# define TV_SCDDA1_INC_MASK 0x00000fff
2867# define TV_SCDDA1_INC_SHIFT 0
2868
2869#define TV_SC_CTL_2 0x68064
2870/** Sets the rollover for the second subcarrier phase generation DDA */
2871# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2872# define TV_SCDDA2_SIZE_SHIFT 16
2873/** Sets the increent of the second subcarrier phase generation DDA */
2874# define TV_SCDDA2_INC_MASK 0x00007fff
2875# define TV_SCDDA2_INC_SHIFT 0
2876
2877#define TV_SC_CTL_3 0x68068
2878/** Sets the rollover for the third subcarrier phase generation DDA */
2879# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2880# define TV_SCDDA3_SIZE_SHIFT 16
2881/** Sets the increent of the third subcarrier phase generation DDA */
2882# define TV_SCDDA3_INC_MASK 0x00007fff
2883# define TV_SCDDA3_INC_SHIFT 0
2884
2885#define TV_WIN_POS 0x68070
2886/** X coordinate of the display from the start of horizontal active */
2887# define TV_XPOS_MASK 0x1fff0000
2888# define TV_XPOS_SHIFT 16
2889/** Y coordinate of the display from the start of vertical active (NBR) */
2890# define TV_YPOS_MASK 0x00000fff
2891# define TV_YPOS_SHIFT 0
2892
2893#define TV_WIN_SIZE 0x68074
2894/** Horizontal size of the display window, measured in pixels*/
2895# define TV_XSIZE_MASK 0x1fff0000
2896# define TV_XSIZE_SHIFT 16
2897/**
2898 * Vertical size of the display window, measured in pixels.
2899 *
2900 * Must be even for interlaced modes.
2901 */
2902# define TV_YSIZE_MASK 0x00000fff
2903# define TV_YSIZE_SHIFT 0
2904
2905#define TV_FILTER_CTL_1 0x68080
2906/**
2907 * Enables automatic scaling calculation.
2908 *
2909 * If set, the rest of the registers are ignored, and the calculated values can
2910 * be read back from the register.
2911 */
2912# define TV_AUTO_SCALE (1 << 31)
2913/**
2914 * Disables the vertical filter.
2915 *
2916 * This is required on modes more than 1024 pixels wide */
2917# define TV_V_FILTER_BYPASS (1 << 29)
2918/** Enables adaptive vertical filtering */
2919# define TV_VADAPT (1 << 28)
2920# define TV_VADAPT_MODE_MASK (3 << 26)
2921/** Selects the least adaptive vertical filtering mode */
2922# define TV_VADAPT_MODE_LEAST (0 << 26)
2923/** Selects the moderately adaptive vertical filtering mode */
2924# define TV_VADAPT_MODE_MODERATE (1 << 26)
2925/** Selects the most adaptive vertical filtering mode */
2926# define TV_VADAPT_MODE_MOST (3 << 26)
2927/**
2928 * Sets the horizontal scaling factor.
2929 *
2930 * This should be the fractional part of the horizontal scaling factor divided
2931 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2932 *
2933 * (src width - 1) / ((oversample * dest width) - 1)
2934 */
2935# define TV_HSCALE_FRAC_MASK 0x00003fff
2936# define TV_HSCALE_FRAC_SHIFT 0
2937
2938#define TV_FILTER_CTL_2 0x68084
2939/**
2940 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2941 *
2942 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2943 */
2944# define TV_VSCALE_INT_MASK 0x00038000
2945# define TV_VSCALE_INT_SHIFT 15
2946/**
2947 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2948 *
2949 * \sa TV_VSCALE_INT_MASK
2950 */
2951# define TV_VSCALE_FRAC_MASK 0x00007fff
2952# define TV_VSCALE_FRAC_SHIFT 0
2953
2954#define TV_FILTER_CTL_3 0x68088
2955/**
2956 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2957 *
2958 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2959 *
2960 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2961 */
2962# define TV_VSCALE_IP_INT_MASK 0x00038000
2963# define TV_VSCALE_IP_INT_SHIFT 15
2964/**
2965 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2966 *
2967 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2968 *
2969 * \sa TV_VSCALE_IP_INT_MASK
2970 */
2971# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2972# define TV_VSCALE_IP_FRAC_SHIFT 0
2973
2974#define TV_CC_CONTROL 0x68090
2975# define TV_CC_ENABLE (1 << 31)
2976/**
2977 * Specifies which field to send the CC data in.
2978 *
2979 * CC data is usually sent in field 0.
2980 */
2981# define TV_CC_FID_MASK (1 << 27)
2982# define TV_CC_FID_SHIFT 27
2983/** Sets the horizontal position of the CC data. Usually 135. */
2984# define TV_CC_HOFF_MASK 0x03ff0000
2985# define TV_CC_HOFF_SHIFT 16
2986/** Sets the vertical position of the CC data. Usually 21 */
2987# define TV_CC_LINE_MASK 0x0000003f
2988# define TV_CC_LINE_SHIFT 0
2989
2990#define TV_CC_DATA 0x68094
2991# define TV_CC_RDY (1 << 31)
2992/** Second word of CC data to be transmitted. */
2993# define TV_CC_DATA_2_MASK 0x007f0000
2994# define TV_CC_DATA_2_SHIFT 16
2995/** First word of CC data to be transmitted. */
2996# define TV_CC_DATA_1_MASK 0x0000007f
2997# define TV_CC_DATA_1_SHIFT 0
2998
2999#define TV_H_LUMA_0 0x68100
3000#define TV_H_LUMA_59 0x681ec
3001#define TV_H_CHROMA_0 0x68200
3002#define TV_H_CHROMA_59 0x682ec
3003#define TV_V_LUMA_0 0x68300
3004#define TV_V_LUMA_42 0x683a8
3005#define TV_V_CHROMA_0 0x68400
3006#define TV_V_CHROMA_42 0x684a8
3007
Keith Packard040d87f2009-05-30 20:42:33 -07003008/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003009#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003010#define DP_B 0x64100
3011#define DP_C 0x64200
3012#define DP_D 0x64300
3013
3014#define DP_PORT_EN (1 << 31)
3015#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003016#define DP_PIPE_MASK (1 << 30)
3017
Keith Packard040d87f2009-05-30 20:42:33 -07003018/* Link training mode - select a suitable mode for each stage */
3019#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3020#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3021#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3022#define DP_LINK_TRAIN_OFF (3 << 28)
3023#define DP_LINK_TRAIN_MASK (3 << 28)
3024#define DP_LINK_TRAIN_SHIFT 28
3025
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003026/* CPT Link training mode */
3027#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3028#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3029#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3030#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3031#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3032#define DP_LINK_TRAIN_SHIFT_CPT 8
3033
Keith Packard040d87f2009-05-30 20:42:33 -07003034/* Signal voltages. These are mostly controlled by the other end */
3035#define DP_VOLTAGE_0_4 (0 << 25)
3036#define DP_VOLTAGE_0_6 (1 << 25)
3037#define DP_VOLTAGE_0_8 (2 << 25)
3038#define DP_VOLTAGE_1_2 (3 << 25)
3039#define DP_VOLTAGE_MASK (7 << 25)
3040#define DP_VOLTAGE_SHIFT 25
3041
3042/* Signal pre-emphasis levels, like voltages, the other end tells us what
3043 * they want
3044 */
3045#define DP_PRE_EMPHASIS_0 (0 << 22)
3046#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3047#define DP_PRE_EMPHASIS_6 (2 << 22)
3048#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3049#define DP_PRE_EMPHASIS_MASK (7 << 22)
3050#define DP_PRE_EMPHASIS_SHIFT 22
3051
3052/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003053#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003054#define DP_PORT_WIDTH_MASK (7 << 19)
3055
3056/* Mystic DPCD version 1.1 special mode */
3057#define DP_ENHANCED_FRAMING (1 << 18)
3058
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003059/* eDP */
3060#define DP_PLL_FREQ_270MHZ (0 << 16)
3061#define DP_PLL_FREQ_160MHZ (1 << 16)
3062#define DP_PLL_FREQ_MASK (3 << 16)
3063
Keith Packard040d87f2009-05-30 20:42:33 -07003064/** locked once port is enabled */
3065#define DP_PORT_REVERSAL (1 << 15)
3066
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003067/* eDP */
3068#define DP_PLL_ENABLE (1 << 14)
3069
Keith Packard040d87f2009-05-30 20:42:33 -07003070/** sends the clock on lane 15 of the PEG for debug */
3071#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3072
3073#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003074#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003075
3076/** limit RGB values to avoid confusing TVs */
3077#define DP_COLOR_RANGE_16_235 (1 << 8)
3078
3079/** Turn on the audio link */
3080#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3081
3082/** vs and hs sync polarity */
3083#define DP_SYNC_VS_HIGH (1 << 4)
3084#define DP_SYNC_HS_HIGH (1 << 3)
3085
3086/** A fantasy */
3087#define DP_DETECTED (1 << 2)
3088
3089/** The aux channel provides a way to talk to the
3090 * signal sink for DDC etc. Max packet size supported
3091 * is 20 bytes in each direction, hence the 5 fixed
3092 * data registers
3093 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003094#define DPA_AUX_CH_CTL 0x64010
3095#define DPA_AUX_CH_DATA1 0x64014
3096#define DPA_AUX_CH_DATA2 0x64018
3097#define DPA_AUX_CH_DATA3 0x6401c
3098#define DPA_AUX_CH_DATA4 0x64020
3099#define DPA_AUX_CH_DATA5 0x64024
3100
Keith Packard040d87f2009-05-30 20:42:33 -07003101#define DPB_AUX_CH_CTL 0x64110
3102#define DPB_AUX_CH_DATA1 0x64114
3103#define DPB_AUX_CH_DATA2 0x64118
3104#define DPB_AUX_CH_DATA3 0x6411c
3105#define DPB_AUX_CH_DATA4 0x64120
3106#define DPB_AUX_CH_DATA5 0x64124
3107
3108#define DPC_AUX_CH_CTL 0x64210
3109#define DPC_AUX_CH_DATA1 0x64214
3110#define DPC_AUX_CH_DATA2 0x64218
3111#define DPC_AUX_CH_DATA3 0x6421c
3112#define DPC_AUX_CH_DATA4 0x64220
3113#define DPC_AUX_CH_DATA5 0x64224
3114
3115#define DPD_AUX_CH_CTL 0x64310
3116#define DPD_AUX_CH_DATA1 0x64314
3117#define DPD_AUX_CH_DATA2 0x64318
3118#define DPD_AUX_CH_DATA3 0x6431c
3119#define DPD_AUX_CH_DATA4 0x64320
3120#define DPD_AUX_CH_DATA5 0x64324
3121
3122#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3123#define DP_AUX_CH_CTL_DONE (1 << 30)
3124#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3125#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3126#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3127#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3128#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3129#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3130#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3131#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3132#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3133#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3134#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3135#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3136#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3137#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3138#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3139#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3140#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3141#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3142#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3143
3144/*
3145 * Computing GMCH M and N values for the Display Port link
3146 *
3147 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3148 *
3149 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3150 *
3151 * The GMCH value is used internally
3152 *
3153 * bytes_per_pixel is the number of bytes coming out of the plane,
3154 * which is after the LUTs, so we want the bytes for our color format.
3155 * For our current usage, this is always 3, one byte for R, G and B.
3156 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003157#define _PIPEA_DATA_M_G4X 0x70050
3158#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003159
3160/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003161#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003162#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003163#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003164
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003165#define DATA_LINK_M_N_MASK (0xffffff)
3166#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003167
Daniel Vettere3b95f12013-05-03 11:49:49 +02003168#define _PIPEA_DATA_N_G4X 0x70054
3169#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003170#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3171
3172/*
3173 * Computing Link M and N values for the Display Port link
3174 *
3175 * Link M / N = pixel_clock / ls_clk
3176 *
3177 * (the DP spec calls pixel_clock the 'strm_clk')
3178 *
3179 * The Link value is transmitted in the Main Stream
3180 * Attributes and VB-ID.
3181 */
3182
Daniel Vettere3b95f12013-05-03 11:49:49 +02003183#define _PIPEA_LINK_M_G4X 0x70060
3184#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003185#define PIPEA_DP_LINK_M_MASK (0xffffff)
3186
Daniel Vettere3b95f12013-05-03 11:49:49 +02003187#define _PIPEA_LINK_N_G4X 0x70064
3188#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003189#define PIPEA_DP_LINK_N_MASK (0xffffff)
3190
Daniel Vettere3b95f12013-05-03 11:49:49 +02003191#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3192#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3193#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3194#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003195
Jesse Barnes585fb112008-07-29 11:54:06 -07003196/* Display & cursor control */
3197
3198/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003199#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003200#define DSL_LINEMASK_GEN2 0x00000fff
3201#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003202#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003203#define PIPECONF_ENABLE (1<<31)
3204#define PIPECONF_DISABLE 0
3205#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003206#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003207#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003208#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003209#define PIPECONF_SINGLE_WIDE 0
3210#define PIPECONF_PIPE_UNLOCKED 0
3211#define PIPECONF_PIPE_LOCKED (1<<25)
3212#define PIPECONF_PALETTE 0
3213#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003214#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003215#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003216#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003217/* Note that pre-gen3 does not support interlaced display directly. Panel
3218 * fitting must be disabled on pre-ilk for interlaced. */
3219#define PIPECONF_PROGRESSIVE (0 << 21)
3220#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3221#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3222#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3223#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3224/* Ironlake and later have a complete new set of values for interlaced. PFIT
3225 * means panel fitter required, PF means progressive fetch, DBL means power
3226 * saving pixel doubling. */
3227#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3228#define PIPECONF_INTERLACED_ILK (3 << 21)
3229#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3230#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003231#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07003232#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003233#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003234#define PIPECONF_BPC_MASK (0x7 << 5)
3235#define PIPECONF_8BPC (0<<5)
3236#define PIPECONF_10BPC (1<<5)
3237#define PIPECONF_6BPC (2<<5)
3238#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003239#define PIPECONF_DITHER_EN (1<<4)
3240#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3241#define PIPECONF_DITHER_TYPE_SP (0<<2)
3242#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3243#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3244#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003245#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003246#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003247#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003248#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3249#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3250#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003251#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003252#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3253#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3254#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3255#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003256#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003257#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3258#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3259#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003260#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003261#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3262#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3263#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003264#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003265#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003266#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3267#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003268#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3269#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3270#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003271#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003272#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3273#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3274#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3275#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3276#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Imre Deak10c59c52014-02-10 18:42:48 +02003277#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003278#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3279#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02003280#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07003281#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3282#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3283#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3284#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3285
Imre Deak755e9012014-02-10 18:42:47 +02003286#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3287#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3288
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003289#define PIPE_A_OFFSET 0x70000
3290#define PIPE_B_OFFSET 0x71000
3291#define PIPE_C_OFFSET 0x72000
3292/*
3293 * There's actually no pipe EDP. Some pipe registers have
3294 * simply shifted from the pipe to the transcoder, while
3295 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3296 * to access such registers in transcoder EDP.
3297 */
3298#define PIPE_EDP_OFFSET 0x7f000
3299
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003300#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3301 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3302 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003303
3304#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3305#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3306#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3307#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3308#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003309
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003310#define _PIPE_MISC_A 0x70030
3311#define _PIPE_MISC_B 0x71030
3312#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3313#define PIPEMISC_DITHER_8_BPC (0<<5)
3314#define PIPEMISC_DITHER_10_BPC (1<<5)
3315#define PIPEMISC_DITHER_6_BPC (2<<5)
3316#define PIPEMISC_DITHER_12_BPC (3<<5)
3317#define PIPEMISC_DITHER_ENABLE (1<<4)
3318#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3319#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003320#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003321
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003322#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003323#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003324#define PIPEB_HLINE_INT_EN (1<<28)
3325#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02003326#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3327#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3328#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07003329#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003330#define PIPEA_HLINE_INT_EN (1<<20)
3331#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02003332#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3333#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003334#define PLANEA_FLIPDONE_INT_EN (1<<16)
3335
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003336#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003337#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3338#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3339#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3340#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3341#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3342#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3343#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3344#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3345#define DPINVGTT_EN_MASK 0xff0000
3346#define CURSORB_INVALID_GTT_STATUS (1<<7)
3347#define CURSORA_INVALID_GTT_STATUS (1<<6)
3348#define SPRITED_INVALID_GTT_STATUS (1<<5)
3349#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3350#define PLANEB_INVALID_GTT_STATUS (1<<3)
3351#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3352#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3353#define PLANEA_INVALID_GTT_STATUS (1<<0)
3354#define DPINVGTT_STATUS_MASK 0xff
3355
Jesse Barnes585fb112008-07-29 11:54:06 -07003356#define DSPARB 0x70030
3357#define DSPARB_CSTART_MASK (0x7f << 7)
3358#define DSPARB_CSTART_SHIFT 7
3359#define DSPARB_BSTART_MASK (0x7f)
3360#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003361#define DSPARB_BEND_SHIFT 9 /* on 855 */
3362#define DSPARB_AEND_SHIFT 0
3363
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003364#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003365#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04003366#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003367#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08003368#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003369#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003370#define DSPFW_PLANEB_MASK (0x7f<<8)
3371#define DSPFW_PLANEA_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003372#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003373#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00003374#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003375#define DSPFW_PLANEC_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003376#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003377#define DSPFW_HPLL_SR_EN (1<<31)
3378#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003379#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08003380#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3381#define DSPFW_HPLL_CURSOR_SHIFT 16
3382#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3383#define DSPFW_HPLL_SR_MASK (0x1ff)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003384#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3385#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003386
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003387/* drain latency register values*/
3388#define DRAIN_LATENCY_PRECISION_32 32
3389#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003390#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003391#define DDL_CURSORA_PRECISION_32 (1<<31)
3392#define DDL_CURSORA_PRECISION_16 (0<<31)
3393#define DDL_CURSORA_SHIFT 24
3394#define DDL_PLANEA_PRECISION_32 (1<<7)
3395#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003396#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003397#define DDL_CURSORB_PRECISION_32 (1<<31)
3398#define DDL_CURSORB_PRECISION_16 (0<<31)
3399#define DDL_CURSORB_SHIFT 24
3400#define DDL_PLANEB_PRECISION_32 (1<<7)
3401#define DDL_PLANEB_PRECISION_16 (0<<7)
3402
Shaohua Li7662c8b2009-06-26 11:23:55 +08003403/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003404#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003405#define I915_FIFO_LINE_SIZE 64
3406#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003407
Jesse Barnesceb04242012-03-28 13:39:22 -07003408#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003409#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003410#define I965_FIFO_SIZE 512
3411#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003412#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003413#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003414#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003415
Jesse Barnesceb04242012-03-28 13:39:22 -07003416#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003417#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003418#define I915_MAX_WM 0x3f
3419
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003420#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3421#define PINEVIEW_FIFO_LINE_SIZE 64
3422#define PINEVIEW_MAX_WM 0x1ff
3423#define PINEVIEW_DFT_WM 0x3f
3424#define PINEVIEW_DFT_HPLLOFF_WM 0
3425#define PINEVIEW_GUARD_WM 10
3426#define PINEVIEW_CURSOR_FIFO 64
3427#define PINEVIEW_CURSOR_MAX_WM 0x3f
3428#define PINEVIEW_CURSOR_DFT_WM 0
3429#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003430
Jesse Barnesceb04242012-03-28 13:39:22 -07003431#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003432#define I965_CURSOR_FIFO 64
3433#define I965_CURSOR_MAX_WM 32
3434#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003435
3436/* define the Watermark register on Ironlake */
3437#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03003438#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003439#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03003440#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003441#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003442#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003443
3444#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003445#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003446#define WM1_LP_ILK 0x45108
3447#define WM1_LP_SR_EN (1<<31)
3448#define WM1_LP_LATENCY_SHIFT 24
3449#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003450#define WM1_LP_FBC_MASK (0xf<<20)
3451#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07003452#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03003453#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003454#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003455#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003456#define WM2_LP_ILK 0x4510c
3457#define WM2_LP_EN (1<<31)
3458#define WM3_LP_ILK 0x45110
3459#define WM3_LP_EN (1<<31)
3460#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003461#define WM2S_LP_IVB 0x45124
3462#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003463#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003464
Paulo Zanonicca32e92013-05-31 11:45:06 -03003465#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3466 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3467 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3468
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003469/* Memory latency timer register */
3470#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003471#define MLTR_WM1_SHIFT 0
3472#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003473/* the unit of memory self-refresh latency time is 0.5us */
3474#define ILK_SRLT_MASK 0x3f
3475
Yuanhan Liu13982612010-12-15 15:42:31 +08003476
3477/* the address where we get all kinds of latency value */
3478#define SSKPD 0x5d10
3479#define SSKPD_WM_MASK 0x3f
3480#define SSKPD_WM0_SHIFT 0
3481#define SSKPD_WM1_SHIFT 8
3482#define SSKPD_WM2_SHIFT 16
3483#define SSKPD_WM3_SHIFT 24
3484
Jesse Barnes585fb112008-07-29 11:54:06 -07003485/*
3486 * The two pipe frame counter registers are not synchronized, so
3487 * reading a stable value is somewhat tricky. The following code
3488 * should work:
3489 *
3490 * do {
3491 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3492 * PIPE_FRAME_HIGH_SHIFT;
3493 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3494 * PIPE_FRAME_LOW_SHIFT);
3495 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3496 * PIPE_FRAME_HIGH_SHIFT);
3497 * } while (high1 != high2);
3498 * frame = (high1 << 8) | low1;
3499 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003500#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07003501#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3502#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003503#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07003504#define PIPE_FRAME_LOW_MASK 0xff000000
3505#define PIPE_FRAME_LOW_SHIFT 24
3506#define PIPE_PIXEL_MASK 0x00ffffff
3507#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003508/* GM45+ just has to be different */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003509#define _PIPEA_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x70040)
3510#define _PIPEA_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x70044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003511#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003512
3513/* Cursor A & B regs */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003514#define _CURACNTR (dev_priv->info.display_mmio_offset + 0x70080)
Jesse Barnes14b60392009-05-20 16:47:08 -04003515/* Old style CUR*CNTR flags (desktop 8xx) */
3516#define CURSOR_ENABLE 0x80000000
3517#define CURSOR_GAMMA_ENABLE 0x40000000
3518#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003519#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04003520#define CURSOR_FORMAT_SHIFT 24
3521#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3522#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3523#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3524#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3525#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3526#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3527/* New style CUR*CNTR flags */
3528#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003529#define CURSOR_MODE_DISABLE 0x00
3530#define CURSOR_MODE_64_32B_AX 0x07
3531#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04003532#define MCURSOR_PIPE_SELECT (1 << 28)
3533#define MCURSOR_PIPE_A 0x00
3534#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003535#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003536#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003537#define _CURABASE (dev_priv->info.display_mmio_offset + 0x70084)
3538#define _CURAPOS (dev_priv->info.display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003539#define CURSOR_POS_MASK 0x007FF
3540#define CURSOR_POS_SIGN 0x8000
3541#define CURSOR_X_SHIFT 0
3542#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04003543#define CURSIZE 0x700a0
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003544#define _CURBCNTR (dev_priv->info.display_mmio_offset + 0x700c0)
3545#define _CURBBASE (dev_priv->info.display_mmio_offset + 0x700c4)
3546#define _CURBPOS (dev_priv->info.display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003547
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003548#define _CURBCNTR_IVB 0x71080
3549#define _CURBBASE_IVB 0x71084
3550#define _CURBPOS_IVB 0x71088
3551
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003552#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3553#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3554#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003555
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003556#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3557#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3558#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3559
Jesse Barnes585fb112008-07-29 11:54:06 -07003560/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003561#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07003562#define DISPLAY_PLANE_ENABLE (1<<31)
3563#define DISPLAY_PLANE_DISABLE 0
3564#define DISPPLANE_GAMMA_ENABLE (1<<30)
3565#define DISPPLANE_GAMMA_DISABLE 0
3566#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003567#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003568#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003569#define DISPPLANE_BGRA555 (0x3<<26)
3570#define DISPPLANE_BGRX555 (0x4<<26)
3571#define DISPPLANE_BGRX565 (0x5<<26)
3572#define DISPPLANE_BGRX888 (0x6<<26)
3573#define DISPPLANE_BGRA888 (0x7<<26)
3574#define DISPPLANE_RGBX101010 (0x8<<26)
3575#define DISPPLANE_RGBA101010 (0x9<<26)
3576#define DISPPLANE_BGRX101010 (0xa<<26)
3577#define DISPPLANE_RGBX161616 (0xc<<26)
3578#define DISPPLANE_RGBX888 (0xe<<26)
3579#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003580#define DISPPLANE_STEREO_ENABLE (1<<25)
3581#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003582#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003583#define DISPPLANE_SEL_PIPE_SHIFT 24
3584#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003585#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003586#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003587#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3588#define DISPPLANE_SRC_KEY_DISABLE 0
3589#define DISPPLANE_LINE_DOUBLE (1<<20)
3590#define DISPPLANE_NO_LINE_DOUBLE 0
3591#define DISPPLANE_STEREO_POLARITY_FIRST 0
3592#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003593#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003594#define DISPPLANE_TILED (1<<10)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003595#define _DSPAADDR 0x70184
3596#define _DSPASTRIDE 0x70188
3597#define _DSPAPOS 0x7018C /* reserved */
3598#define _DSPASIZE 0x70190
3599#define _DSPASURF 0x7019C /* 965+ only */
3600#define _DSPATILEOFF 0x701A4 /* 965+ only */
3601#define _DSPAOFFSET 0x701A4 /* HSW */
3602#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07003603
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003604#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
3605#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
3606#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
3607#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
3608#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
3609#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
3610#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003611#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003612#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
3613#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003614
Armin Reese446f2542012-03-30 16:20:16 -07003615/* Display/Sprite base address macros */
3616#define DISP_BASEADDR_MASK (0xfffff000)
3617#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3618#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07003619
Jesse Barnes585fb112008-07-29 11:54:06 -07003620/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003621#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
3622#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
3623#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
3624#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
3625#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
3626#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
3627#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
3628#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
3629#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
3630#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
3631#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
3632#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
3633#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003634
3635/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003636#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
3637#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
3638#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003639#define _PIPEBFRAMEHIGH 0x71040
3640#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003641#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
3642#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003643
Jesse Barnes585fb112008-07-29 11:54:06 -07003644
3645/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003646#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003647#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3648#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3649#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3650#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003651#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
3652#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
3653#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
3654#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
3655#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
3656#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
3657#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
3658#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003659
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003660/* Sprite A control */
3661#define _DVSACNTR 0x72180
3662#define DVS_ENABLE (1<<31)
3663#define DVS_GAMMA_ENABLE (1<<30)
3664#define DVS_PIXFORMAT_MASK (3<<25)
3665#define DVS_FORMAT_YUV422 (0<<25)
3666#define DVS_FORMAT_RGBX101010 (1<<25)
3667#define DVS_FORMAT_RGBX888 (2<<25)
3668#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003669#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003670#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003671#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003672#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3673#define DVS_YUV_ORDER_YUYV (0<<16)
3674#define DVS_YUV_ORDER_UYVY (1<<16)
3675#define DVS_YUV_ORDER_YVYU (2<<16)
3676#define DVS_YUV_ORDER_VYUY (3<<16)
3677#define DVS_DEST_KEY (1<<2)
3678#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3679#define DVS_TILED (1<<10)
3680#define _DVSALINOFF 0x72184
3681#define _DVSASTRIDE 0x72188
3682#define _DVSAPOS 0x7218c
3683#define _DVSASIZE 0x72190
3684#define _DVSAKEYVAL 0x72194
3685#define _DVSAKEYMSK 0x72198
3686#define _DVSASURF 0x7219c
3687#define _DVSAKEYMAXVAL 0x721a0
3688#define _DVSATILEOFF 0x721a4
3689#define _DVSASURFLIVE 0x721ac
3690#define _DVSASCALE 0x72204
3691#define DVS_SCALE_ENABLE (1<<31)
3692#define DVS_FILTER_MASK (3<<29)
3693#define DVS_FILTER_MEDIUM (0<<29)
3694#define DVS_FILTER_ENHANCING (1<<29)
3695#define DVS_FILTER_SOFTENING (2<<29)
3696#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3697#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3698#define _DVSAGAMC 0x72300
3699
3700#define _DVSBCNTR 0x73180
3701#define _DVSBLINOFF 0x73184
3702#define _DVSBSTRIDE 0x73188
3703#define _DVSBPOS 0x7318c
3704#define _DVSBSIZE 0x73190
3705#define _DVSBKEYVAL 0x73194
3706#define _DVSBKEYMSK 0x73198
3707#define _DVSBSURF 0x7319c
3708#define _DVSBKEYMAXVAL 0x731a0
3709#define _DVSBTILEOFF 0x731a4
3710#define _DVSBSURFLIVE 0x731ac
3711#define _DVSBSCALE 0x73204
3712#define _DVSBGAMC 0x73300
3713
3714#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3715#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3716#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3717#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3718#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003719#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003720#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3721#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3722#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003723#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3724#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003725#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003726
3727#define _SPRA_CTL 0x70280
3728#define SPRITE_ENABLE (1<<31)
3729#define SPRITE_GAMMA_ENABLE (1<<30)
3730#define SPRITE_PIXFORMAT_MASK (7<<25)
3731#define SPRITE_FORMAT_YUV422 (0<<25)
3732#define SPRITE_FORMAT_RGBX101010 (1<<25)
3733#define SPRITE_FORMAT_RGBX888 (2<<25)
3734#define SPRITE_FORMAT_RGBX161616 (3<<25)
3735#define SPRITE_FORMAT_YUV444 (4<<25)
3736#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003737#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003738#define SPRITE_SOURCE_KEY (1<<22)
3739#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3740#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3741#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3742#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3743#define SPRITE_YUV_ORDER_YUYV (0<<16)
3744#define SPRITE_YUV_ORDER_UYVY (1<<16)
3745#define SPRITE_YUV_ORDER_YVYU (2<<16)
3746#define SPRITE_YUV_ORDER_VYUY (3<<16)
3747#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3748#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3749#define SPRITE_TILED (1<<10)
3750#define SPRITE_DEST_KEY (1<<2)
3751#define _SPRA_LINOFF 0x70284
3752#define _SPRA_STRIDE 0x70288
3753#define _SPRA_POS 0x7028c
3754#define _SPRA_SIZE 0x70290
3755#define _SPRA_KEYVAL 0x70294
3756#define _SPRA_KEYMSK 0x70298
3757#define _SPRA_SURF 0x7029c
3758#define _SPRA_KEYMAX 0x702a0
3759#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003760#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003761#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003762#define _SPRA_SCALE 0x70304
3763#define SPRITE_SCALE_ENABLE (1<<31)
3764#define SPRITE_FILTER_MASK (3<<29)
3765#define SPRITE_FILTER_MEDIUM (0<<29)
3766#define SPRITE_FILTER_ENHANCING (1<<29)
3767#define SPRITE_FILTER_SOFTENING (2<<29)
3768#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3769#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3770#define _SPRA_GAMC 0x70400
3771
3772#define _SPRB_CTL 0x71280
3773#define _SPRB_LINOFF 0x71284
3774#define _SPRB_STRIDE 0x71288
3775#define _SPRB_POS 0x7128c
3776#define _SPRB_SIZE 0x71290
3777#define _SPRB_KEYVAL 0x71294
3778#define _SPRB_KEYMSK 0x71298
3779#define _SPRB_SURF 0x7129c
3780#define _SPRB_KEYMAX 0x712a0
3781#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003782#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003783#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003784#define _SPRB_SCALE 0x71304
3785#define _SPRB_GAMC 0x71400
3786
3787#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3788#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3789#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3790#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3791#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3792#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3793#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3794#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3795#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3796#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003797#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003798#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3799#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003800#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003801
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003802#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003803#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08003804#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003805#define SP_PIXFORMAT_MASK (0xf<<26)
3806#define SP_FORMAT_YUV422 (0<<26)
3807#define SP_FORMAT_BGR565 (5<<26)
3808#define SP_FORMAT_BGRX8888 (6<<26)
3809#define SP_FORMAT_BGRA8888 (7<<26)
3810#define SP_FORMAT_RGBX1010102 (8<<26)
3811#define SP_FORMAT_RGBA1010102 (9<<26)
3812#define SP_FORMAT_RGBX8888 (0xe<<26)
3813#define SP_FORMAT_RGBA8888 (0xf<<26)
3814#define SP_SOURCE_KEY (1<<22)
3815#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3816#define SP_YUV_ORDER_YUYV (0<<16)
3817#define SP_YUV_ORDER_UYVY (1<<16)
3818#define SP_YUV_ORDER_YVYU (2<<16)
3819#define SP_YUV_ORDER_VYUY (3<<16)
3820#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003821#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3822#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3823#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3824#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3825#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3826#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3827#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3828#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3829#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3830#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3831#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003832
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003833#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3834#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3835#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3836#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3837#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3838#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3839#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3840#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3841#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3842#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3843#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3844#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003845
3846#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3847#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3848#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3849#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3850#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3851#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3852#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3853#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3854#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3855#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3856#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3857#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3858
Jesse Barnes585fb112008-07-29 11:54:06 -07003859/* VBIOS regs */
3860#define VGACNTRL 0x71400
3861# define VGA_DISP_DISABLE (1 << 31)
3862# define VGA_2X_MODE (1 << 30)
3863# define VGA_PIPE_B_SELECT (1 << 29)
3864
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003865#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3866
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003867/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003868
3869#define CPU_VGACNTRL 0x41000
3870
3871#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3872#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3873#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3874#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3875#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3876#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3877#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3878#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3879#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3880
3881/* refresh rate hardware control */
3882#define RR_HW_CTL 0x45300
3883#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3884#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3885
3886#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003887#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003888#define FDI_PLL_BIOS_1 0x46004
3889#define FDI_PLL_BIOS_2 0x46008
3890#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3891#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3892#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3893
Eric Anholt8956c8b2010-03-18 13:21:14 -07003894#define PCH_3DCGDIS0 0x46020
3895# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3896# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3897
Eric Anholt06f37752010-12-14 10:06:46 -08003898#define PCH_3DCGDIS1 0x46024
3899# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3900
Zhenyu Wangb9055052009-06-05 15:38:38 +08003901#define FDI_PLL_FREQ_CTL 0x46030
3902#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3903#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3904#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3905
3906
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003907#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01003908#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003909#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01003910#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003911
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003912#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01003913#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003914#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01003915#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003916
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003917#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01003918#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003919#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01003920#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003921
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003922#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01003923#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003924#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01003925#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003926
3927/* PIPEB timing regs are same start from 0x61000 */
3928
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003929#define _PIPEB_DATA_M1 0x61030
3930#define _PIPEB_DATA_N1 0x61034
3931#define _PIPEB_DATA_M2 0x61038
3932#define _PIPEB_DATA_N2 0x6103c
3933#define _PIPEB_LINK_M1 0x61040
3934#define _PIPEB_LINK_N1 0x61044
3935#define _PIPEB_LINK_M2 0x61048
3936#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003937
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003938#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
3939#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
3940#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
3941#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
3942#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
3943#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
3944#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
3945#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003946
3947/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003948/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3949#define _PFA_CTL_1 0x68080
3950#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003951#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02003952#define PF_PIPE_SEL_MASK_IVB (3<<29)
3953#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003954#define PF_FILTER_MASK (3<<23)
3955#define PF_FILTER_PROGRAMMED (0<<23)
3956#define PF_FILTER_MED_3x3 (1<<23)
3957#define PF_FILTER_EDGE_ENHANCE (2<<23)
3958#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003959#define _PFA_WIN_SZ 0x68074
3960#define _PFB_WIN_SZ 0x68874
3961#define _PFA_WIN_POS 0x68070
3962#define _PFB_WIN_POS 0x68870
3963#define _PFA_VSCALE 0x68084
3964#define _PFB_VSCALE 0x68884
3965#define _PFA_HSCALE 0x68090
3966#define _PFB_HSCALE 0x68890
3967
3968#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3969#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3970#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3971#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3972#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003973
3974/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003975#define _LGC_PALETTE_A 0x4a000
3976#define _LGC_PALETTE_B 0x4a800
3977#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003978
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003979#define _GAMMA_MODE_A 0x4a480
3980#define _GAMMA_MODE_B 0x4ac80
3981#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
3982#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02003983#define GAMMA_MODE_MODE_8BIT (0 << 0)
3984#define GAMMA_MODE_MODE_10BIT (1 << 0)
3985#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003986#define GAMMA_MODE_MODE_SPLIT (3 << 0)
3987
Zhenyu Wangb9055052009-06-05 15:38:38 +08003988/* interrupts */
3989#define DE_MASTER_IRQ_CONTROL (1 << 31)
3990#define DE_SPRITEB_FLIP_DONE (1 << 29)
3991#define DE_SPRITEA_FLIP_DONE (1 << 28)
3992#define DE_PLANEB_FLIP_DONE (1 << 27)
3993#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c2013-10-21 18:04:36 +02003994#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08003995#define DE_PCU_EVENT (1 << 25)
3996#define DE_GTT_FAULT (1 << 24)
3997#define DE_POISON (1 << 23)
3998#define DE_PERFORM_COUNTER (1 << 22)
3999#define DE_PCH_EVENT (1 << 21)
4000#define DE_AUX_CHANNEL_A (1 << 20)
4001#define DE_DP_A_HOTPLUG (1 << 19)
4002#define DE_GSE (1 << 18)
4003#define DE_PIPEB_VBLANK (1 << 15)
4004#define DE_PIPEB_EVEN_FIELD (1 << 14)
4005#define DE_PIPEB_ODD_FIELD (1 << 13)
4006#define DE_PIPEB_LINE_COMPARE (1 << 12)
4007#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004008#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004009#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4010#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004011#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004012#define DE_PIPEA_EVEN_FIELD (1 << 6)
4013#define DE_PIPEA_ODD_FIELD (1 << 5)
4014#define DE_PIPEA_LINE_COMPARE (1 << 4)
4015#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004016#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004017#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004018#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004019#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004020
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004021/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03004022#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004023#define DE_GSE_IVB (1<<29)
4024#define DE_PCH_EVENT_IVB (1<<28)
4025#define DE_DP_A_HOTPLUG_IVB (1<<27)
4026#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01004027#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4028#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4029#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004030#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004031#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004032#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01004033#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4034#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004035#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004036#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03004037#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4038
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004039#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4040#define MASTER_INTERRUPT_ENABLE (1<<31)
4041
Zhenyu Wangb9055052009-06-05 15:38:38 +08004042#define DEISR 0x44000
4043#define DEIMR 0x44004
4044#define DEIIR 0x44008
4045#define DEIER 0x4400c
4046
Zhenyu Wangb9055052009-06-05 15:38:38 +08004047#define GTISR 0x44010
4048#define GTIMR 0x44014
4049#define GTIIR 0x44018
4050#define GTIER 0x4401c
4051
Ben Widawskyabd58f02013-11-02 21:07:09 -07004052#define GEN8_MASTER_IRQ 0x44200
4053#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4054#define GEN8_PCU_IRQ (1<<30)
4055#define GEN8_DE_PCH_IRQ (1<<23)
4056#define GEN8_DE_MISC_IRQ (1<<22)
4057#define GEN8_DE_PORT_IRQ (1<<20)
4058#define GEN8_DE_PIPE_C_IRQ (1<<18)
4059#define GEN8_DE_PIPE_B_IRQ (1<<17)
4060#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01004061#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07004062#define GEN8_GT_VECS_IRQ (1<<6)
4063#define GEN8_GT_VCS2_IRQ (1<<3)
4064#define GEN8_GT_VCS1_IRQ (1<<2)
4065#define GEN8_GT_BCS_IRQ (1<<1)
4066#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004067
4068#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4069#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4070#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4071#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4072
4073#define GEN8_BCS_IRQ_SHIFT 16
4074#define GEN8_RCS_IRQ_SHIFT 0
4075#define GEN8_VCS2_IRQ_SHIFT 16
4076#define GEN8_VCS1_IRQ_SHIFT 0
4077#define GEN8_VECS_IRQ_SHIFT 0
4078
4079#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4080#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4081#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4082#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01004083#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004084#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4085#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4086#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4087#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4088#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4089#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
4090#define GEN8_PIPE_FLIP_DONE (1 << 4)
4091#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4092#define GEN8_PIPE_VSYNC (1 << 1)
4093#define GEN8_PIPE_VBLANK (1 << 0)
Daniel Vetter30100f22013-11-07 14:49:24 +01004094#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4095 (GEN8_PIPE_CURSOR_FAULT | \
4096 GEN8_PIPE_SPRITE_FAULT | \
4097 GEN8_PIPE_PRIMARY_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004098
4099#define GEN8_DE_PORT_ISR 0x44440
4100#define GEN8_DE_PORT_IMR 0x44444
4101#define GEN8_DE_PORT_IIR 0x44448
4102#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01004103#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4104#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004105
4106#define GEN8_DE_MISC_ISR 0x44460
4107#define GEN8_DE_MISC_IMR 0x44464
4108#define GEN8_DE_MISC_IIR 0x44468
4109#define GEN8_DE_MISC_IER 0x4446c
4110#define GEN8_DE_MISC_GSE (1 << 27)
4111
4112#define GEN8_PCU_ISR 0x444e0
4113#define GEN8_PCU_IMR 0x444e4
4114#define GEN8_PCU_IIR 0x444e8
4115#define GEN8_PCU_IER 0x444ec
4116
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004117#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004118/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4119#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004120#define ILK_DPARB_GATE (1<<22)
4121#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00004122#define FUSE_STRAP 0x42014
4123#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4124#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4125#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4126#define ILK_HDCP_DISABLE (1 << 25)
4127#define ILK_eDP_A_DISABLE (1 << 24)
4128#define HSW_CDCLK_LIMIT (1 << 24)
4129#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004130
Damien Lespiau231e54f2012-10-19 17:55:41 +01004131#define ILK_DSPCLK_GATE_D 0x42020
4132#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4133#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4134#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4135#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4136#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004137
Eric Anholt116ac8d2011-12-21 10:31:09 -08004138#define IVB_CHICKEN3 0x4200c
4139# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4140# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4141
Paulo Zanoni90a88642013-05-03 17:23:45 -03004142#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004143#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03004144#define FORCE_ARB_IDLE_PLANES (1 << 14)
4145
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004146#define _CHICKEN_PIPESL_1_A 0x420b0
4147#define _CHICKEN_PIPESL_1_B 0x420b4
4148#define DPRS_MASK_VBLANK_SRD (1 << 0)
4149#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4150
Zhenyu Wang553bd142009-09-02 10:57:52 +08004151#define DISP_ARB_CTL 0x45000
4152#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004153#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004154#define DISP_ARB_CTL2 0x45004
4155#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004156#define GEN7_MSG_CTL 0x45010
4157#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4158#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004159#define HSW_NDE_RSTWRN_OPT 0x46408
4160#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004161
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004162/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004163#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4164# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Ben Widawskya75f3622013-11-02 21:07:59 -07004165#define COMMON_SLICE_CHICKEN2 0x7014
4166# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08004167
Ville Syrjälä031994e2014-01-22 21:32:46 +02004168#define GEN7_L3SQCREG1 0xB010
4169#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4170
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004171#define GEN7_L3CNTLREG1 0xB01C
4172#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004173#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004174
4175#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4176#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4177
Jesse Barnes61939d92012-10-02 17:43:38 -05004178#define GEN7_L3SQCREG4 0xb034
4179#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4180
Ben Widawsky63801f22013-12-12 17:26:03 -08004181/* GEN8 chicken */
4182#define HDC_CHICKEN0 0x7300
4183#define HDC_FORCE_NON_COHERENT (1<<4)
4184
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08004185/* WaCatErrorRejectionIssue */
4186#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4187#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4188
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004189#define HSW_SCRATCH1 0xb038
4190#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4191
Zhenyu Wangb9055052009-06-05 15:38:38 +08004192/* PCH */
4193
Adam Jackson23e81d62012-06-06 15:45:44 -04004194/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08004195#define SDE_AUDIO_POWER_D (1 << 27)
4196#define SDE_AUDIO_POWER_C (1 << 26)
4197#define SDE_AUDIO_POWER_B (1 << 25)
4198#define SDE_AUDIO_POWER_SHIFT (25)
4199#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4200#define SDE_GMBUS (1 << 24)
4201#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4202#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4203#define SDE_AUDIO_HDCP_MASK (3 << 22)
4204#define SDE_AUDIO_TRANSB (1 << 21)
4205#define SDE_AUDIO_TRANSA (1 << 20)
4206#define SDE_AUDIO_TRANS_MASK (3 << 20)
4207#define SDE_POISON (1 << 19)
4208/* 18 reserved */
4209#define SDE_FDI_RXB (1 << 17)
4210#define SDE_FDI_RXA (1 << 16)
4211#define SDE_FDI_MASK (3 << 16)
4212#define SDE_AUXD (1 << 15)
4213#define SDE_AUXC (1 << 14)
4214#define SDE_AUXB (1 << 13)
4215#define SDE_AUX_MASK (7 << 13)
4216/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004217#define SDE_CRT_HOTPLUG (1 << 11)
4218#define SDE_PORTD_HOTPLUG (1 << 10)
4219#define SDE_PORTC_HOTPLUG (1 << 9)
4220#define SDE_PORTB_HOTPLUG (1 << 8)
4221#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004222#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4223 SDE_SDVOB_HOTPLUG | \
4224 SDE_PORTB_HOTPLUG | \
4225 SDE_PORTC_HOTPLUG | \
4226 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08004227#define SDE_TRANSB_CRC_DONE (1 << 5)
4228#define SDE_TRANSB_CRC_ERR (1 << 4)
4229#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4230#define SDE_TRANSA_CRC_DONE (1 << 2)
4231#define SDE_TRANSA_CRC_ERR (1 << 1)
4232#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4233#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04004234
4235/* south display engine interrupt: CPT/PPT */
4236#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4237#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4238#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4239#define SDE_AUDIO_POWER_SHIFT_CPT 29
4240#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4241#define SDE_AUXD_CPT (1 << 27)
4242#define SDE_AUXC_CPT (1 << 26)
4243#define SDE_AUXB_CPT (1 << 25)
4244#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004245#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4246#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4247#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004248#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004249#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004250#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004251 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004252 SDE_PORTD_HOTPLUG_CPT | \
4253 SDE_PORTC_HOTPLUG_CPT | \
4254 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004255#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004256#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004257#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4258#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4259#define SDE_FDI_RXC_CPT (1 << 8)
4260#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4261#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4262#define SDE_FDI_RXB_CPT (1 << 4)
4263#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4264#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4265#define SDE_FDI_RXA_CPT (1 << 0)
4266#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4267 SDE_AUDIO_CP_REQ_B_CPT | \
4268 SDE_AUDIO_CP_REQ_A_CPT)
4269#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4270 SDE_AUDIO_CP_CHG_B_CPT | \
4271 SDE_AUDIO_CP_CHG_A_CPT)
4272#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4273 SDE_FDI_RXB_CPT | \
4274 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004275
4276#define SDEISR 0xc4000
4277#define SDEIMR 0xc4004
4278#define SDEIIR 0xc4008
4279#define SDEIER 0xc400c
4280
Paulo Zanoni86642812013-04-12 17:57:57 -03004281#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004282#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004283#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4284#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4285#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004286#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004287
Zhenyu Wangb9055052009-06-05 15:38:38 +08004288/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004289#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004290#define PORTD_HOTPLUG_ENABLE (1 << 20)
4291#define PORTD_PULSE_DURATION_2ms (0)
4292#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4293#define PORTD_PULSE_DURATION_6ms (2 << 18)
4294#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004295#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004296#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4297#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4298#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4299#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004300#define PORTC_HOTPLUG_ENABLE (1 << 12)
4301#define PORTC_PULSE_DURATION_2ms (0)
4302#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4303#define PORTC_PULSE_DURATION_6ms (2 << 10)
4304#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004305#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004306#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4307#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4308#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4309#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004310#define PORTB_HOTPLUG_ENABLE (1 << 4)
4311#define PORTB_PULSE_DURATION_2ms (0)
4312#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4313#define PORTB_PULSE_DURATION_6ms (2 << 2)
4314#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004315#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004316#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4317#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4318#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4319#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004320
4321#define PCH_GPIOA 0xc5010
4322#define PCH_GPIOB 0xc5014
4323#define PCH_GPIOC 0xc5018
4324#define PCH_GPIOD 0xc501c
4325#define PCH_GPIOE 0xc5020
4326#define PCH_GPIOF 0xc5024
4327
Eric Anholtf0217c42009-12-01 11:56:30 -08004328#define PCH_GMBUS0 0xc5100
4329#define PCH_GMBUS1 0xc5104
4330#define PCH_GMBUS2 0xc5108
4331#define PCH_GMBUS3 0xc510c
4332#define PCH_GMBUS4 0xc5110
4333#define PCH_GMBUS5 0xc5120
4334
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004335#define _PCH_DPLL_A 0xc6014
4336#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004337#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004338
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004339#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004340#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004341#define _PCH_FPA1 0xc6044
4342#define _PCH_FPB0 0xc6048
4343#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004344#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4345#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004346
4347#define PCH_DPLL_TEST 0xc606c
4348
4349#define PCH_DREF_CONTROL 0xC6200
4350#define DREF_CONTROL_MASK 0x7fc3
4351#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4352#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4353#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4354#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4355#define DREF_SSC_SOURCE_DISABLE (0<<11)
4356#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004357#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004358#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4359#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4360#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004361#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004362#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4363#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08004364#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004365#define DREF_SSC4_DOWNSPREAD (0<<6)
4366#define DREF_SSC4_CENTERSPREAD (1<<6)
4367#define DREF_SSC1_DISABLE (0<<1)
4368#define DREF_SSC1_ENABLE (1<<1)
4369#define DREF_SSC4_DISABLE (0)
4370#define DREF_SSC4_ENABLE (1)
4371
4372#define PCH_RAWCLK_FREQ 0xc6204
4373#define FDL_TP1_TIMER_SHIFT 12
4374#define FDL_TP1_TIMER_MASK (3<<12)
4375#define FDL_TP2_TIMER_SHIFT 10
4376#define FDL_TP2_TIMER_MASK (3<<10)
4377#define RAWCLK_FREQ_MASK 0x3ff
4378
4379#define PCH_DPLL_TMR_CFG 0xc6208
4380
4381#define PCH_SSC4_PARMS 0xc6210
4382#define PCH_SSC4_AUX_PARMS 0xc6214
4383
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004384#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02004385#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4386#define TRANS_DPLLA_SEL(pipe) 0
4387#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004388
Zhenyu Wangb9055052009-06-05 15:38:38 +08004389/* transcoder */
4390
Daniel Vetter275f01b22013-05-03 11:49:47 +02004391#define _PCH_TRANS_HTOTAL_A 0xe0000
4392#define TRANS_HTOTAL_SHIFT 16
4393#define TRANS_HACTIVE_SHIFT 0
4394#define _PCH_TRANS_HBLANK_A 0xe0004
4395#define TRANS_HBLANK_END_SHIFT 16
4396#define TRANS_HBLANK_START_SHIFT 0
4397#define _PCH_TRANS_HSYNC_A 0xe0008
4398#define TRANS_HSYNC_END_SHIFT 16
4399#define TRANS_HSYNC_START_SHIFT 0
4400#define _PCH_TRANS_VTOTAL_A 0xe000c
4401#define TRANS_VTOTAL_SHIFT 16
4402#define TRANS_VACTIVE_SHIFT 0
4403#define _PCH_TRANS_VBLANK_A 0xe0010
4404#define TRANS_VBLANK_END_SHIFT 16
4405#define TRANS_VBLANK_START_SHIFT 0
4406#define _PCH_TRANS_VSYNC_A 0xe0014
4407#define TRANS_VSYNC_END_SHIFT 16
4408#define TRANS_VSYNC_START_SHIFT 0
4409#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004410
Daniel Vettere3b95f12013-05-03 11:49:49 +02004411#define _PCH_TRANSA_DATA_M1 0xe0030
4412#define _PCH_TRANSA_DATA_N1 0xe0034
4413#define _PCH_TRANSA_DATA_M2 0xe0038
4414#define _PCH_TRANSA_DATA_N2 0xe003c
4415#define _PCH_TRANSA_LINK_M1 0xe0040
4416#define _PCH_TRANSA_LINK_N1 0xe0044
4417#define _PCH_TRANSA_LINK_M2 0xe0048
4418#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004419
Jesse Barnesb055c8f2011-07-08 11:31:57 -07004420/* Per-transcoder DIP controls */
4421
4422#define _VIDEO_DIP_CTL_A 0xe0200
4423#define _VIDEO_DIP_DATA_A 0xe0208
4424#define _VIDEO_DIP_GCP_A 0xe0210
4425
4426#define _VIDEO_DIP_CTL_B 0xe1200
4427#define _VIDEO_DIP_DATA_B 0xe1208
4428#define _VIDEO_DIP_GCP_B 0xe1210
4429
4430#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4431#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4432#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4433
Ville Syrjäläb9064872013-01-24 15:29:31 +02004434#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4435#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4436#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004437
Ville Syrjäläb9064872013-01-24 15:29:31 +02004438#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4439#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4440#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004441
4442#define VLV_TVIDEO_DIP_CTL(pipe) \
4443 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4444#define VLV_TVIDEO_DIP_DATA(pipe) \
4445 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4446#define VLV_TVIDEO_DIP_GCP(pipe) \
4447 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4448
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004449/* Haswell DIP controls */
4450#define HSW_VIDEO_DIP_CTL_A 0x60200
4451#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4452#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4453#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4454#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4455#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4456#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4457#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4458#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4459#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4460#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4461#define HSW_VIDEO_DIP_GCP_A 0x60210
4462
4463#define HSW_VIDEO_DIP_CTL_B 0x61200
4464#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4465#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4466#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4467#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4468#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4469#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4470#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4471#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4472#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4473#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4474#define HSW_VIDEO_DIP_GCP_B 0x61210
4475
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004476#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004477 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004478#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004479 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01004480#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004481 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004482#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004483 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004484#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004485 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004486#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004487 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004488
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004489#define HSW_STEREO_3D_CTL_A 0x70020
4490#define S3D_ENABLE (1<<31)
4491#define HSW_STEREO_3D_CTL_B 0x71020
4492
4493#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004494 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004495
Daniel Vetter275f01b22013-05-03 11:49:47 +02004496#define _PCH_TRANS_HTOTAL_B 0xe1000
4497#define _PCH_TRANS_HBLANK_B 0xe1004
4498#define _PCH_TRANS_HSYNC_B 0xe1008
4499#define _PCH_TRANS_VTOTAL_B 0xe100c
4500#define _PCH_TRANS_VBLANK_B 0xe1010
4501#define _PCH_TRANS_VSYNC_B 0xe1014
4502#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004503
Daniel Vetter275f01b22013-05-03 11:49:47 +02004504#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4505#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4506#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4507#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4508#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4509#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4510#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4511 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004512
Daniel Vettere3b95f12013-05-03 11:49:49 +02004513#define _PCH_TRANSB_DATA_M1 0xe1030
4514#define _PCH_TRANSB_DATA_N1 0xe1034
4515#define _PCH_TRANSB_DATA_M2 0xe1038
4516#define _PCH_TRANSB_DATA_N2 0xe103c
4517#define _PCH_TRANSB_LINK_M1 0xe1040
4518#define _PCH_TRANSB_LINK_N1 0xe1044
4519#define _PCH_TRANSB_LINK_M2 0xe1048
4520#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004521
Daniel Vettere3b95f12013-05-03 11:49:49 +02004522#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4523#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4524#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4525#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4526#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4527#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4528#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4529#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004530
Daniel Vetterab9412b2013-05-03 11:49:46 +02004531#define _PCH_TRANSACONF 0xf0008
4532#define _PCH_TRANSBCONF 0xf1008
4533#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4534#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004535#define TRANS_DISABLE (0<<31)
4536#define TRANS_ENABLE (1<<31)
4537#define TRANS_STATE_MASK (1<<30)
4538#define TRANS_STATE_DISABLE (0<<30)
4539#define TRANS_STATE_ENABLE (1<<30)
4540#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4541#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4542#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4543#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004544#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004545#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004546#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02004547#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004548#define TRANS_8BPC (0<<5)
4549#define TRANS_10BPC (1<<5)
4550#define TRANS_6BPC (2<<5)
4551#define TRANS_12BPC (3<<5)
4552
Daniel Vetterce401412012-10-31 22:52:30 +01004553#define _TRANSA_CHICKEN1 0xf0060
4554#define _TRANSB_CHICKEN1 0xf1060
4555#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4556#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004557#define _TRANSA_CHICKEN2 0xf0064
4558#define _TRANSB_CHICKEN2 0xf1064
4559#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004560#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4561#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4562#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4563#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4564#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004565
Jesse Barnes291427f2011-07-29 12:42:37 -07004566#define SOUTH_CHICKEN1 0xc2000
4567#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4568#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02004569#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4570#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4571#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004572#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02004573#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4574#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4575#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004576
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004577#define _FDI_RXA_CHICKEN 0xc200c
4578#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004579#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4580#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004581#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004582
Jesse Barnes382b0932010-10-07 16:01:25 -07004583#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07004584#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07004585#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07004586#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004587#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07004588
Zhenyu Wangb9055052009-06-05 15:38:38 +08004589/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004590#define _FDI_TXA_CTL 0x60100
4591#define _FDI_TXB_CTL 0x61100
4592#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004593#define FDI_TX_DISABLE (0<<31)
4594#define FDI_TX_ENABLE (1<<31)
4595#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4596#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4597#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4598#define FDI_LINK_TRAIN_NONE (3<<28)
4599#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4600#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4601#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4602#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4603#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4604#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4605#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4606#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004607/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4608 SNB has different settings. */
4609/* SNB A-stepping */
4610#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4611#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4612#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4613#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4614/* SNB B-stepping */
4615#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4616#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4617#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4618#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4619#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004620#define FDI_DP_PORT_WIDTH_SHIFT 19
4621#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4622#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004623#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004624/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004625#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004626
4627/* Ivybridge has different bits for lolz */
4628#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4629#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4630#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4631#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4632
Zhenyu Wangb9055052009-06-05 15:38:38 +08004633/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004634#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004635#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004636#define FDI_SCRAMBLING_ENABLE (0<<7)
4637#define FDI_SCRAMBLING_DISABLE (1<<7)
4638
4639/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004640#define _FDI_RXA_CTL 0xf000c
4641#define _FDI_RXB_CTL 0xf100c
4642#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004643#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004644/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004645#define FDI_FS_ERRC_ENABLE (1<<27)
4646#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004647#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004648#define FDI_8BPC (0<<16)
4649#define FDI_10BPC (1<<16)
4650#define FDI_6BPC (2<<16)
4651#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004652#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004653#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4654#define FDI_RX_PLL_ENABLE (1<<13)
4655#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4656#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4657#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4658#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4659#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004660#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004661/* CPT */
4662#define FDI_AUTO_TRAINING (1<<10)
4663#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4664#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4665#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4666#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4667#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004668
Paulo Zanoni04945642012-11-01 21:00:59 -02004669#define _FDI_RXA_MISC 0xf0010
4670#define _FDI_RXB_MISC 0xf1010
4671#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4672#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4673#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4674#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4675#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4676#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4677#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4678#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4679
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004680#define _FDI_RXA_TUSIZE1 0xf0030
4681#define _FDI_RXA_TUSIZE2 0xf0038
4682#define _FDI_RXB_TUSIZE1 0xf1030
4683#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004684#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4685#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004686
4687/* FDI_RX interrupt register format */
4688#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4689#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4690#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4691#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4692#define FDI_RX_FS_CODE_ERR (1<<6)
4693#define FDI_RX_FE_CODE_ERR (1<<5)
4694#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4695#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4696#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4697#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4698#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4699
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004700#define _FDI_RXA_IIR 0xf0014
4701#define _FDI_RXA_IMR 0xf0018
4702#define _FDI_RXB_IIR 0xf1014
4703#define _FDI_RXB_IMR 0xf1018
4704#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4705#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004706
4707#define FDI_PLL_CTL_1 0xfe000
4708#define FDI_PLL_CTL_2 0xfe004
4709
Zhenyu Wangb9055052009-06-05 15:38:38 +08004710#define PCH_LVDS 0xe1180
4711#define LVDS_DETECTED (1 << 1)
4712
Shobhit Kumar98364372012-06-15 11:55:14 -07004713/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004714#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4715#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4716#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004717#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4718#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004719#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4720#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004721
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004722#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4723#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4724#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4725#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4726#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004727
Jesse Barnes453c5422013-03-28 09:55:41 -07004728#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4729#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4730#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4731 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4732#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4733 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4734#define VLV_PIPE_PP_DIVISOR(pipe) \
4735 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4736
Zhenyu Wangb9055052009-06-05 15:38:38 +08004737#define PCH_PP_STATUS 0xc7200
4738#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004739#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004740#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004741#define EDP_FORCE_VDD (1 << 3)
4742#define EDP_BLC_ENABLE (1 << 2)
4743#define PANEL_POWER_RESET (1 << 1)
4744#define PANEL_POWER_OFF (0 << 0)
4745#define PANEL_POWER_ON (1 << 0)
4746#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004747#define PANEL_PORT_SELECT_MASK (3 << 30)
4748#define PANEL_PORT_SELECT_LVDS (0 << 30)
4749#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004750#define PANEL_PORT_SELECT_DPC (2 << 30)
4751#define PANEL_PORT_SELECT_DPD (3 << 30)
4752#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4753#define PANEL_POWER_UP_DELAY_SHIFT 16
4754#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4755#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4756
Zhenyu Wangb9055052009-06-05 15:38:38 +08004757#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07004758#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4759#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4760#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4761#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4762
Zhenyu Wangb9055052009-06-05 15:38:38 +08004763#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004764#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4765#define PP_REFERENCE_DIVIDER_SHIFT 8
4766#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4767#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004768
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004769#define PCH_DP_B 0xe4100
4770#define PCH_DPB_AUX_CH_CTL 0xe4110
4771#define PCH_DPB_AUX_CH_DATA1 0xe4114
4772#define PCH_DPB_AUX_CH_DATA2 0xe4118
4773#define PCH_DPB_AUX_CH_DATA3 0xe411c
4774#define PCH_DPB_AUX_CH_DATA4 0xe4120
4775#define PCH_DPB_AUX_CH_DATA5 0xe4124
4776
4777#define PCH_DP_C 0xe4200
4778#define PCH_DPC_AUX_CH_CTL 0xe4210
4779#define PCH_DPC_AUX_CH_DATA1 0xe4214
4780#define PCH_DPC_AUX_CH_DATA2 0xe4218
4781#define PCH_DPC_AUX_CH_DATA3 0xe421c
4782#define PCH_DPC_AUX_CH_DATA4 0xe4220
4783#define PCH_DPC_AUX_CH_DATA5 0xe4224
4784
4785#define PCH_DP_D 0xe4300
4786#define PCH_DPD_AUX_CH_CTL 0xe4310
4787#define PCH_DPD_AUX_CH_DATA1 0xe4314
4788#define PCH_DPD_AUX_CH_DATA2 0xe4318
4789#define PCH_DPD_AUX_CH_DATA3 0xe431c
4790#define PCH_DPD_AUX_CH_DATA4 0xe4320
4791#define PCH_DPD_AUX_CH_DATA5 0xe4324
4792
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004793/* CPT */
4794#define PORT_TRANS_A_SEL_CPT 0
4795#define PORT_TRANS_B_SEL_CPT (1<<29)
4796#define PORT_TRANS_C_SEL_CPT (2<<29)
4797#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004798#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004799#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4800#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004801
4802#define TRANS_DP_CTL_A 0xe0300
4803#define TRANS_DP_CTL_B 0xe1300
4804#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004805#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004806#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4807#define TRANS_DP_PORT_SEL_B (0<<29)
4808#define TRANS_DP_PORT_SEL_C (1<<29)
4809#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004810#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004811#define TRANS_DP_PORT_SEL_MASK (3<<29)
4812#define TRANS_DP_AUDIO_ONLY (1<<26)
4813#define TRANS_DP_ENH_FRAMING (1<<18)
4814#define TRANS_DP_8BPC (0<<9)
4815#define TRANS_DP_10BPC (1<<9)
4816#define TRANS_DP_6BPC (2<<9)
4817#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004818#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004819#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4820#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4821#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4822#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004823#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004824
4825/* SNB eDP training params */
4826/* SNB A-stepping */
4827#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4828#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4829#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4830#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4831/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004832#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4833#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4834#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4835#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4836#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004837#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4838
Keith Packard1a2eb462011-11-16 16:26:07 -08004839/* IVB */
4840#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4841#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4842#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4843#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4844#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4845#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03004846#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08004847
4848/* legacy values */
4849#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4850#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4851#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4852#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4853#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4854
4855#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4856
Zou Nan haicae58522010-11-09 17:17:32 +08004857#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004858#define FORCEWAKE_VLV 0x1300b0
4859#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08004860#define FORCEWAKE_MEDIA_VLV 0x1300b8
4861#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004862#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004863#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08004864#define VLV_GTLC_WAKE_CTRL 0x130090
4865#define VLV_GTLC_PW_STATUS 0x130094
Deepak S669ab5a2014-01-10 15:18:26 +05304866#define VLV_GTLC_PW_RENDER_STATUS_MASK 0x80
4867#define VLV_GTLC_PW_MEDIA_STATUS_MASK 0x20
Keith Packard8d715f02011-11-18 20:39:01 -08004868#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004869#define FORCEWAKE_KERNEL 0x1
4870#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004871#define FORCEWAKE_MT_ACK 0x130040
4872#define ECOBUS 0xa180
4873#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004874
Ben Widawskydd202c62012-02-09 10:15:18 +01004875#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02004876#define GT_FIFO_SBDROPERR (1<<6)
4877#define GT_FIFO_BLOBDROPERR (1<<5)
4878#define GT_FIFO_SB_READ_ABORTERR (1<<4)
4879#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01004880#define GT_FIFO_OVFERR (1<<2)
4881#define GT_FIFO_IAWRERR (1<<1)
4882#define GT_FIFO_IARDERR (1<<0)
4883
Ville Syrjälä46520e22013-11-14 02:00:00 +02004884#define GTFIFOCTL 0x120008
4885#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01004886#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004887
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004888#define HSW_IDICR 0x9008
4889#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4890#define HSW_EDRAM_PRESENT 0x120010
4891
Daniel Vetter80e829f2012-03-31 11:21:57 +02004892#define GEN6_UCGCTL1 0x9400
4893# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004894# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004895
Eric Anholt406478d2011-11-07 16:07:04 -08004896#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004897# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004898# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004899# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004900# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004901# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004902
Jesse Barnese3f33d42012-06-14 11:04:50 -07004903#define GEN7_UCGCTL4 0x940c
4904#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4905
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004906#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004907#define GEN6_TURBO_DISABLE (1<<31)
4908#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03004909#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00004910#define GEN6_OFFSET(x) ((x)<<19)
4911#define GEN6_AGGRESSIVE_TURBO (0<<15)
4912#define GEN6_RC_VIDEO_FREQ 0xA00C
4913#define GEN6_RC_CONTROL 0xA090
4914#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4915#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4916#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4917#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4918#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08004919#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004920#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00004921#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4922#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4923#define GEN6_RP_DOWN_TIMEOUT 0xA010
4924#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004925#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004926#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08004927#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08004928#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08004929#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004930#define GEN6_RP_CONTROL 0xA024
4931#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004932#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4933#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4934#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4935#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4936#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004937#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4938#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004939#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4940#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4941#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004942#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004943#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004944#define GEN6_RP_UP_THRESHOLD 0xA02C
4945#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004946#define GEN6_RP_CUR_UP_EI 0xA050
4947#define GEN6_CURICONT_MASK 0xffffff
4948#define GEN6_RP_CUR_UP 0xA054
4949#define GEN6_CURBSYTAVG_MASK 0xffffff
4950#define GEN6_RP_PREV_UP 0xA058
4951#define GEN6_RP_CUR_DOWN_EI 0xA05C
4952#define GEN6_CURIAVG_MASK 0xffffff
4953#define GEN6_RP_CUR_DOWN 0xA060
4954#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004955#define GEN6_RP_UP_EI 0xA068
4956#define GEN6_RP_DOWN_EI 0xA06C
4957#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4958#define GEN6_RC_STATE 0xA094
4959#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4960#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4961#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4962#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4963#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4964#define GEN6_RC_SLEEP 0xA0B0
4965#define GEN6_RC1e_THRESHOLD 0xA0B4
4966#define GEN6_RC6_THRESHOLD 0xA0B8
4967#define GEN6_RC6p_THRESHOLD 0xA0BC
4968#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004969#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00004970
4971#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07004972#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00004973#define GEN6_PMIIR 0x44028
4974#define GEN6_PMIER 0x4402C
4975#define GEN6_PM_MBOX_EVENT (1<<25)
4976#define GEN6_PM_THERMAL_EVENT (1<<24)
4977#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4978#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4979#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4980#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4981#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07004982#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07004983 GEN6_PM_RP_DOWN_THRESHOLD | \
4984 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004985
Deepak S76c3552f2014-01-30 23:08:16 +05304986#define VLV_GTLC_SURVIVABILITY_REG 0x130098
4987#define VLV_GFX_CLK_STATUS_BIT (1<<3)
4988#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
4989
Ben Widawskycce66a22012-03-27 18:59:38 -07004990#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07004991#define VLV_COUNTER_CONTROL 0x138104
4992#define VLV_COUNT_RANGE_HIGH (1<<15)
4993#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
4994#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07004995#define GEN6_GT_GFX_RC6 0x138108
4996#define GEN6_GT_GFX_RC6p 0x13810C
4997#define GEN6_GT_GFX_RC6pp 0x138110
4998
Chris Wilson8fd26852010-12-08 18:40:43 +00004999#define GEN6_PCODE_MAILBOX 0x138124
5000#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08005001#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005002#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5003#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07005004#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5005#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03005006#define GEN6_PCODE_READ_D_COMP 0x10
5007#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08005008#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5009#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005010#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00005011#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005012#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01005013#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00005014
Ben Widawsky4d855292011-12-12 19:34:16 -08005015#define GEN6_GT_CORE_STATUS 0x138060
5016#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5017#define GEN6_RCn_MASK 7
5018#define GEN6_RC0 0
5019#define GEN6_RC3 2
5020#define GEN6_RC6 3
5021#define GEN6_RC7 4
5022
Ben Widawskye3689192012-05-25 16:56:22 -07005023#define GEN7_MISCCPCTL (0x9424)
5024#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5025
5026/* IVYBRIDGE DPF */
5027#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005028#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07005029#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5030#define GEN7_PARITY_ERROR_VALID (1<<13)
5031#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5032#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5033#define GEN7_PARITY_ERROR_ROW(reg) \
5034 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5035#define GEN7_PARITY_ERROR_BANK(reg) \
5036 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5037#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5038 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5039#define GEN7_L3CDERRST1_ENABLE (1<<7)
5040
Ben Widawskyb9524a12012-05-25 16:56:24 -07005041#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005042#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07005043#define GEN7_L3LOG_SIZE 0x80
5044
Jesse Barnes12f33822012-10-25 12:15:45 -07005045#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5046#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5047#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005048#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07005049#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5050
Jesse Barnes8ab43972012-10-25 12:15:42 -07005051#define GEN7_ROW_CHICKEN2 0xe4f4
5052#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5053#define DOP_CLOCK_GATING_DISABLE (1<<0)
5054
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005055#define HSW_ROW_CHICKEN3 0xe49c
5056#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5057
Ben Widawskyfd392b62013-11-04 22:52:39 -08005058#define HALF_SLICE_CHICKEN3 0xe184
5059#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Ben Widawskybf663472013-11-02 21:07:57 -07005060#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08005061
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005062#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08005063#define INTEL_AUDIO_DEVCL 0x808629FB
5064#define INTEL_AUDIO_DEVBLC 0x80862801
5065#define INTEL_AUDIO_DEVCTG 0x80862802
5066
5067#define G4X_AUD_CNTL_ST 0x620B4
5068#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5069#define G4X_ELDV_DEVCTG (1 << 14)
5070#define G4X_ELD_ADDR (0xf << 5)
5071#define G4X_ELD_ACK (1 << 4)
5072#define G4X_HDMIW_HDMIEDID 0x6210C
5073
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005074#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005075#define IBX_HDMIW_HDMIEDID_B 0xE2150
5076#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5077 IBX_HDMIW_HDMIEDID_A, \
5078 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005079#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005080#define IBX_AUD_CNTL_ST_B 0xE21B4
5081#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5082 IBX_AUD_CNTL_ST_A, \
5083 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005084#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5085#define IBX_ELD_ADDRESS (0x1f << 5)
5086#define IBX_ELD_ACK (1 << 4)
5087#define IBX_AUD_CNTL_ST2 0xE20C0
5088#define IBX_ELD_VALIDB (1 << 0)
5089#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005090
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005091#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005092#define CPT_HDMIW_HDMIEDID_B 0xE5150
5093#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5094 CPT_HDMIW_HDMIEDID_A, \
5095 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005096#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005097#define CPT_AUD_CNTL_ST_B 0xE51B4
5098#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5099 CPT_AUD_CNTL_ST_A, \
5100 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005101#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005102
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005103#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5104#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5105#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5106 VLV_HDMIW_HDMIEDID_A, \
5107 VLV_HDMIW_HDMIEDID_B)
5108#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5109#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5110#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5111 VLV_AUD_CNTL_ST_A, \
5112 VLV_AUD_CNTL_ST_B)
5113#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5114
Eric Anholtae662d32012-01-03 09:23:29 -08005115/* These are the 4 32-bit write offset registers for each stream
5116 * output buffer. It determines the offset from the
5117 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5118 */
5119#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5120
Wu Fengguangb6daa022012-01-06 14:41:31 -06005121#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005122#define IBX_AUD_CONFIG_B 0xe2100
5123#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5124 IBX_AUD_CONFIG_A, \
5125 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005126#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005127#define CPT_AUD_CONFIG_B 0xe5100
5128#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5129 CPT_AUD_CONFIG_A, \
5130 CPT_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005131#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5132#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5133#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5134 VLV_AUD_CONFIG_A, \
5135 VLV_AUD_CONFIG_B)
5136
Wu Fengguangb6daa022012-01-06 14:41:31 -06005137#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5138#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5139#define AUD_CONFIG_UPPER_N_SHIFT 20
5140#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5141#define AUD_CONFIG_LOWER_N_SHIFT 4
5142#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5143#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03005144#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5145#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5146#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5147#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5148#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5149#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5150#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5151#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5152#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5153#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5154#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005155#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5156
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005157/* HSW Audio */
5158#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5159#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5160#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5161 HSW_AUD_CONFIG_A, \
5162 HSW_AUD_CONFIG_B)
5163
5164#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5165#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5166#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5167 HSW_AUD_MISC_CTRL_A, \
5168 HSW_AUD_MISC_CTRL_B)
5169
5170#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5171#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5172#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5173 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5174 HSW_AUD_DIP_ELD_CTRL_ST_B)
5175
5176/* Audio Digital Converter */
5177#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5178#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5179#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5180 HSW_AUD_DIG_CNVT_1, \
5181 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08005182#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005183
5184#define HSW_AUD_EDID_DATA_A 0x65050
5185#define HSW_AUD_EDID_DATA_B 0x65150
5186#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5187 HSW_AUD_EDID_DATA_A, \
5188 HSW_AUD_EDID_DATA_B)
5189
5190#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5191#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5192#define AUDIO_INACTIVE_C (1<<11)
5193#define AUDIO_INACTIVE_B (1<<7)
5194#define AUDIO_INACTIVE_A (1<<3)
5195#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5196#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5197#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5198#define AUDIO_ELD_VALID_A (1<<0)
5199#define AUDIO_ELD_VALID_B (1<<4)
5200#define AUDIO_ELD_VALID_C (1<<8)
5201#define AUDIO_CP_READY_A (1<<1)
5202#define AUDIO_CP_READY_B (1<<5)
5203#define AUDIO_CP_READY_C (1<<9)
5204
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005205/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02005206#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5207#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5208#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5209#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005210#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5211#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005212#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005213#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5214#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005215#define HSW_PWR_WELL_FORCE_ON (1<<19)
5216#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005217
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005218/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005219#define TRANS_DDI_FUNC_CTL_A 0x60400
5220#define TRANS_DDI_FUNC_CTL_B 0x61400
5221#define TRANS_DDI_FUNC_CTL_C 0x62400
5222#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005223#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5224
Paulo Zanoniad80a812012-10-24 16:06:19 -02005225#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005226/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005227#define TRANS_DDI_PORT_MASK (7<<28)
5228#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5229#define TRANS_DDI_PORT_NONE (0<<28)
5230#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5231#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5232#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5233#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5234#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5235#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5236#define TRANS_DDI_BPC_MASK (7<<20)
5237#define TRANS_DDI_BPC_8 (0<<20)
5238#define TRANS_DDI_BPC_10 (1<<20)
5239#define TRANS_DDI_BPC_6 (2<<20)
5240#define TRANS_DDI_BPC_12 (3<<20)
5241#define TRANS_DDI_PVSYNC (1<<17)
5242#define TRANS_DDI_PHSYNC (1<<16)
5243#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5244#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5245#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5246#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5247#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5248#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005249
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005250/* DisplayPort Transport Control */
5251#define DP_TP_CTL_A 0x64040
5252#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005253#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5254#define DP_TP_CTL_ENABLE (1<<31)
5255#define DP_TP_CTL_MODE_SST (0<<27)
5256#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005257#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005258#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005259#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5260#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5261#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005262#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5263#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005264#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005265#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005266
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005267/* DisplayPort Transport Status */
5268#define DP_TP_STATUS_A 0x64044
5269#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005270#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005271#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005272#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5273
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005274/* DDI Buffer Control */
5275#define DDI_BUF_CTL_A 0x64000
5276#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005277#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5278#define DDI_BUF_CTL_ENABLE (1<<31)
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005279/* Haswell */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005280#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005281#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005282#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005283#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005284#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005285#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005286#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5287#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005288#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005289/* Broadwell */
5290#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5291#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5292#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5293#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5294#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5295#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5296#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5297#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5298#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005299#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00005300#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005301#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02005302#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005303#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005304#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5305
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005306/* DDI Buffer Translations */
5307#define DDI_BUF_TRANS_A 0x64E00
5308#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005309#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005310
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005311/* Sideband Interface (SBI) is programmed indirectly, via
5312 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5313 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005314#define SBI_ADDR 0xC6000
5315#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005316#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02005317#define SBI_CTL_DEST_ICLK (0x0<<16)
5318#define SBI_CTL_DEST_MPHY (0x1<<16)
5319#define SBI_CTL_OP_IORD (0x2<<8)
5320#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005321#define SBI_CTL_OP_CRRD (0x6<<8)
5322#define SBI_CTL_OP_CRWR (0x7<<8)
5323#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005324#define SBI_RESPONSE_SUCCESS (0x0<<1)
5325#define SBI_BUSY (0x1<<0)
5326#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005327
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005328/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005329#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005330#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5331#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5332#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5333#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005334#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005335#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005336#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005337#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02005338#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005339#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005340#define SBI_SSCAUXDIV6 0x0610
5341#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005342#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005343#define SBI_GEN0 0x1f00
5344#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005345
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005346/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005347#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03005348#define PIXCLK_GATE_UNGATE (1<<0)
5349#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005350
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005351/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005352#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005353#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005354#define SPLL_PLL_SSC (1<<28)
5355#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08005356#define SPLL_PLL_LCPLL (3<<28)
5357#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005358#define SPLL_PLL_FREQ_810MHz (0<<26)
5359#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08005360#define SPLL_PLL_FREQ_2700MHz (2<<26)
5361#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005362
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005363/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005364#define WRPLL_CTL1 0x46040
5365#define WRPLL_CTL2 0x46060
5366#define WRPLL_PLL_ENABLE (1<<31)
5367#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005368#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005369#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03005370/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005371#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08005372#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005373#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08005374#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5375#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005376#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08005377#define WRPLL_DIVIDER_FB_SHIFT 16
5378#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005379
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005380/* Port clock selection */
5381#define PORT_CLK_SEL_A 0x46100
5382#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005383#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005384#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5385#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5386#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005387#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005388#define PORT_CLK_SEL_WRPLL1 (4<<29)
5389#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005390#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08005391#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005392
Paulo Zanonibb523fc2012-10-23 18:29:56 -02005393/* Transcoder clock selection */
5394#define TRANS_CLK_SEL_A 0x46140
5395#define TRANS_CLK_SEL_B 0x46144
5396#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5397/* For each transcoder, we need to select the corresponding port clock */
5398#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5399#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005401#define TRANSA_MSA_MISC 0x60410
5402#define TRANSB_MSA_MISC 0x61410
5403#define TRANSC_MSA_MISC 0x62410
5404#define TRANS_EDP_MSA_MISC 0x6f410
5405#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5406
Paulo Zanonic9809792012-10-23 18:30:00 -02005407#define TRANS_MSA_SYNC_CLK (1<<0)
5408#define TRANS_MSA_6_BPC (0<<5)
5409#define TRANS_MSA_8_BPC (1<<5)
5410#define TRANS_MSA_10_BPC (2<<5)
5411#define TRANS_MSA_12_BPC (3<<5)
5412#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03005413
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005414/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005415#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005416#define LCPLL_PLL_DISABLE (1<<31)
5417#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005418#define LCPLL_CLK_FREQ_MASK (3<<26)
5419#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07005420#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5421#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5422#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005423#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005424#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005425#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005426#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005427#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5428
5429#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5430#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5431#define D_COMP_COMP_FORCE (1<<8)
5432#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005433
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005434/* Pipe WM_LINETIME - watermark line time */
5435#define PIPE_WM_LINETIME_A 0x45270
5436#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005437#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5438 PIPE_WM_LINETIME_B)
5439#define PIPE_WM_LINETIME_MASK (0x1ff)
5440#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005441#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005442#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005443
5444/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005445#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00005446#define SFUSE_STRAP_FUSE_LOCK (1<<13)
5447#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005448#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5449#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5450#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5451
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005452#define WM_MISC 0x45260
5453#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5454
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005455#define WM_DBG 0x45280
5456#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5457#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5458#define WM_DBG_DISALLOW_SPRITE (1<<2)
5459
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005460/* pipe CSC */
5461#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5462#define _PIPE_A_CSC_COEFF_BY 0x49014
5463#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5464#define _PIPE_A_CSC_COEFF_BU 0x4901c
5465#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5466#define _PIPE_A_CSC_COEFF_BV 0x49024
5467#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03005468#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5469#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5470#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005471#define _PIPE_A_CSC_PREOFF_HI 0x49030
5472#define _PIPE_A_CSC_PREOFF_ME 0x49034
5473#define _PIPE_A_CSC_PREOFF_LO 0x49038
5474#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5475#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5476#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5477
5478#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5479#define _PIPE_B_CSC_COEFF_BY 0x49114
5480#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5481#define _PIPE_B_CSC_COEFF_BU 0x4911c
5482#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5483#define _PIPE_B_CSC_COEFF_BV 0x49124
5484#define _PIPE_B_CSC_MODE 0x49128
5485#define _PIPE_B_CSC_PREOFF_HI 0x49130
5486#define _PIPE_B_CSC_PREOFF_ME 0x49134
5487#define _PIPE_B_CSC_PREOFF_LO 0x49138
5488#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5489#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5490#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5491
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005492#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5493#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5494#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5495#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5496#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5497#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5498#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5499#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5500#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5501#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5502#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5503#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5504#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5505
Jani Nikula3230bf12013-08-27 15:12:16 +03005506/* VLV MIPI registers */
5507
5508#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5509#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5510#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5511#define DPI_ENABLE (1 << 31) /* A + B */
5512#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5513#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5514#define DUAL_LINK_MODE_MASK (1 << 26)
5515#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5516#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5517#define DITHERING_ENABLE (1 << 25) /* A + B */
5518#define FLOPPED_HSTX (1 << 23)
5519#define DE_INVERT (1 << 19) /* XXX */
5520#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5521#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5522#define AFE_LATCHOUT (1 << 17)
5523#define LP_OUTPUT_HOLD (1 << 16)
5524#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5525#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5526#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5527#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5528#define CSB_SHIFT 9
5529#define CSB_MASK (3 << 9)
5530#define CSB_20MHZ (0 << 9)
5531#define CSB_10MHZ (1 << 9)
5532#define CSB_40MHZ (2 << 9)
5533#define BANDGAP_MASK (1 << 8)
5534#define BANDGAP_PNW_CIRCUIT (0 << 8)
5535#define BANDGAP_LNC_CIRCUIT (1 << 8)
5536#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5537#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5538#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5539#define TEARING_EFFECT_SHIFT 2 /* A + B */
5540#define TEARING_EFFECT_MASK (3 << 2)
5541#define TEARING_EFFECT_OFF (0 << 2)
5542#define TEARING_EFFECT_DSI (1 << 2)
5543#define TEARING_EFFECT_GPIO (2 << 2)
5544#define LANE_CONFIGURATION_SHIFT 0
5545#define LANE_CONFIGURATION_MASK (3 << 0)
5546#define LANE_CONFIGURATION_4LANE (0 << 0)
5547#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5548#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5549
5550#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5551#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5552#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5553#define TEARING_EFFECT_DELAY_SHIFT 0
5554#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5555
5556/* XXX: all bits reserved */
5557#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5558
5559/* MIPI DSI Controller and D-PHY registers */
5560
5561#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5562#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5563#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5564#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5565#define ULPS_STATE_MASK (3 << 1)
5566#define ULPS_STATE_ENTER (2 << 1)
5567#define ULPS_STATE_EXIT (1 << 1)
5568#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5569#define DEVICE_READY (1 << 0)
5570
5571#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5572#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5573#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5574#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5575#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5576#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5577#define TEARING_EFFECT (1 << 31)
5578#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5579#define GEN_READ_DATA_AVAIL (1 << 29)
5580#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5581#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5582#define RX_PROT_VIOLATION (1 << 26)
5583#define RX_INVALID_TX_LENGTH (1 << 25)
5584#define ACK_WITH_NO_ERROR (1 << 24)
5585#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5586#define LP_RX_TIMEOUT (1 << 22)
5587#define HS_TX_TIMEOUT (1 << 21)
5588#define DPI_FIFO_UNDERRUN (1 << 20)
5589#define LOW_CONTENTION (1 << 19)
5590#define HIGH_CONTENTION (1 << 18)
5591#define TXDSI_VC_ID_INVALID (1 << 17)
5592#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5593#define TXCHECKSUM_ERROR (1 << 15)
5594#define TXECC_MULTIBIT_ERROR (1 << 14)
5595#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5596#define TXFALSE_CONTROL_ERROR (1 << 12)
5597#define RXDSI_VC_ID_INVALID (1 << 11)
5598#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5599#define RXCHECKSUM_ERROR (1 << 9)
5600#define RXECC_MULTIBIT_ERROR (1 << 8)
5601#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5602#define RXFALSE_CONTROL_ERROR (1 << 6)
5603#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5604#define RX_LP_TX_SYNC_ERROR (1 << 4)
5605#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5606#define RXEOT_SYNC_ERROR (1 << 2)
5607#define RXSOT_SYNC_ERROR (1 << 1)
5608#define RXSOT_ERROR (1 << 0)
5609
5610#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5611#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5612#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5613#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5614#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5615#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5616#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5617#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5618#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5619#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5620#define VID_MODE_FORMAT_MASK (0xf << 7)
5621#define VID_MODE_NOT_SUPPORTED (0 << 7)
5622#define VID_MODE_FORMAT_RGB565 (1 << 7)
5623#define VID_MODE_FORMAT_RGB666 (2 << 7)
5624#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5625#define VID_MODE_FORMAT_RGB888 (4 << 7)
5626#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5627#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5628#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5629#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5630#define DATA_LANES_PRG_REG_SHIFT 0
5631#define DATA_LANES_PRG_REG_MASK (7 << 0)
5632
5633#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5634#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5635#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5636#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5637
5638#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5639#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5640#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5641#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5642
5643#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5644#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5645#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5646#define TURN_AROUND_TIMEOUT_MASK 0x3f
5647
5648#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5649#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5650#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5651#define DEVICE_RESET_TIMER_MASK 0xffff
5652
5653#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5654#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5655#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5656#define VERTICAL_ADDRESS_SHIFT 16
5657#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5658#define HORIZONTAL_ADDRESS_SHIFT 0
5659#define HORIZONTAL_ADDRESS_MASK 0xffff
5660
5661#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5662#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5663#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5664#define DBI_FIFO_EMPTY_HALF (0 << 0)
5665#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5666#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5667
5668/* regs below are bits 15:0 */
5669#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5670#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5671#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5672
5673#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5674#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5675#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5676
5677#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5678#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5679#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5680
5681#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5682#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5683#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5684
5685#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5686#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5687#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5688
5689#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5690#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5691#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5692
5693#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5694#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5695#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5696
5697#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5698#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5699#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5700/* regs above are bits 15:0 */
5701
5702#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5703#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5704#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5705#define DPI_LP_MODE (1 << 6)
5706#define BACKLIGHT_OFF (1 << 5)
5707#define BACKLIGHT_ON (1 << 4)
5708#define COLOR_MODE_OFF (1 << 3)
5709#define COLOR_MODE_ON (1 << 2)
5710#define TURN_ON (1 << 1)
5711#define SHUTDOWN (1 << 0)
5712
5713#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5714#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5715#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5716#define COMMAND_BYTE_SHIFT 0
5717#define COMMAND_BYTE_MASK (0x3f << 0)
5718
5719#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5720#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5721#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5722#define MASTER_INIT_TIMER_SHIFT 0
5723#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5724
5725#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5726#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5727#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5728#define MAX_RETURN_PKT_SIZE_SHIFT 0
5729#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5730
5731#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5732#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5733#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5734#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5735#define DISABLE_VIDEO_BTA (1 << 3)
5736#define IP_TG_CONFIG (1 << 2)
5737#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5738#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5739#define VIDEO_MODE_BURST (3 << 0)
5740
5741#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5742#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5743#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5744#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5745#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5746#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5747#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5748#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5749#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5750#define CLOCKSTOP (1 << 1)
5751#define EOT_DISABLE (1 << 0)
5752
5753#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5754#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5755#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5756#define LP_BYTECLK_SHIFT 0
5757#define LP_BYTECLK_MASK (0xffff << 0)
5758
5759/* bits 31:0 */
5760#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5761#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5762#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5763
5764/* bits 31:0 */
5765#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5766#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5767#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5768
5769#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5770#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5771#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5772#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5773#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5774#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5775#define LONG_PACKET_WORD_COUNT_SHIFT 8
5776#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5777#define SHORT_PACKET_PARAM_SHIFT 8
5778#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5779#define VIRTUAL_CHANNEL_SHIFT 6
5780#define VIRTUAL_CHANNEL_MASK (3 << 6)
5781#define DATA_TYPE_SHIFT 0
5782#define DATA_TYPE_MASK (3f << 0)
5783/* data type values, see include/video/mipi_display.h */
5784
5785#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5786#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5787#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5788#define DPI_FIFO_EMPTY (1 << 28)
5789#define DBI_FIFO_EMPTY (1 << 27)
5790#define LP_CTRL_FIFO_EMPTY (1 << 26)
5791#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5792#define LP_CTRL_FIFO_FULL (1 << 24)
5793#define HS_CTRL_FIFO_EMPTY (1 << 18)
5794#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5795#define HS_CTRL_FIFO_FULL (1 << 16)
5796#define LP_DATA_FIFO_EMPTY (1 << 10)
5797#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5798#define LP_DATA_FIFO_FULL (1 << 8)
5799#define HS_DATA_FIFO_EMPTY (1 << 2)
5800#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5801#define HS_DATA_FIFO_FULL (1 << 0)
5802
5803#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5804#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5805#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5806#define DBI_HS_LP_MODE_MASK (1 << 0)
5807#define DBI_LP_MODE (1 << 0)
5808#define DBI_HS_MODE (0 << 0)
5809
5810#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5811#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5812#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5813#define EXIT_ZERO_COUNT_SHIFT 24
5814#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5815#define TRAIL_COUNT_SHIFT 16
5816#define TRAIL_COUNT_MASK (0x1f << 16)
5817#define CLK_ZERO_COUNT_SHIFT 8
5818#define CLK_ZERO_COUNT_MASK (0xff << 8)
5819#define PREPARE_COUNT_SHIFT 0
5820#define PREPARE_COUNT_MASK (0x3f << 0)
5821
5822/* bits 31:0 */
5823#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5824#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5825#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5826
5827#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5828#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5829#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5830#define LP_HS_SSW_CNT_SHIFT 16
5831#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5832#define HS_LP_PWR_SW_CNT_SHIFT 0
5833#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5834
5835#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5836#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5837#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5838#define STOP_STATE_STALL_COUNTER_SHIFT 0
5839#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5840
5841#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5842#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5843#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5844#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5845#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5846#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5847#define RX_CONTENTION_DETECTED (1 << 0)
5848
5849/* XXX: only pipe A ?!? */
5850#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5851#define DBI_TYPEC_ENABLE (1 << 31)
5852#define DBI_TYPEC_WIP (1 << 30)
5853#define DBI_TYPEC_OPTION_SHIFT 28
5854#define DBI_TYPEC_OPTION_MASK (3 << 28)
5855#define DBI_TYPEC_FREQ_SHIFT 24
5856#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5857#define DBI_TYPEC_OVERRIDE (1 << 8)
5858#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5859#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5860
5861
5862/* MIPI adapter registers */
5863
5864#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5865#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5866#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5867#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5868#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5869#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5870#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5871#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5872#define READ_REQUEST_PRIORITY_SHIFT 3
5873#define READ_REQUEST_PRIORITY_MASK (3 << 3)
5874#define READ_REQUEST_PRIORITY_LOW (0 << 3)
5875#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5876#define RGB_FLIP_TO_BGR (1 << 2)
5877
5878#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5879#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5880#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5881#define DATA_MEM_ADDRESS_SHIFT 5
5882#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
5883#define DATA_VALID (1 << 0)
5884
5885#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
5886#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
5887#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
5888#define DATA_LENGTH_SHIFT 0
5889#define DATA_LENGTH_MASK (0xfffff << 0)
5890
5891#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
5892#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
5893#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
5894#define COMMAND_MEM_ADDRESS_SHIFT 5
5895#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
5896#define AUTO_PWG_ENABLE (1 << 2)
5897#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
5898#define COMMAND_VALID (1 << 0)
5899
5900#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
5901#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
5902#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
5903#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
5904#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
5905
5906#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
5907#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
5908#define MIPI_READ_DATA_RETURN(pipe, n) \
5909 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
5910
5911#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
5912#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
5913#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
5914#define READ_DATA_VALID(n) (1 << (n))
5915
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005916/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005917#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
5918#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
5919#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
5920#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
5921#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
5922#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005923
Jesse Barnes585fb112008-07-29 11:54:06 -07005924#endif /* _I915_REG_H_ */