blob: 9f110c7ba0929cc911b4585a37adbb2acd133c93 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050050#include <linux/clocksource.h>
51#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010052#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050053
Takashi Iwai27fe48d92011-09-28 17:16:09 +020054#ifdef CONFIG_X86
55/* for snoop control */
56#include <asm/pgtable.h>
57#include <asm/cacheflush.h>
58#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020061#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020062#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020063#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "hda_codec.h"
65
66
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
68static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103069static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010070static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020071static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020072static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010074static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020075static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103076static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020077static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020078#ifdef CONFIG_SND_HDA_PATCH_LOADER
79static char *patch[SNDRV_CARDS];
80#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010081#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020082static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010083 CONFIG_SND_HDA_INPUT_BEEP_MODE};
84#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Takashi Iwai5aba4f82008-01-07 15:16:37 +010086module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010088module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(enable, bool, NULL, 0444);
91MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
92module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010094module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020095MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020096 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020097module_param_array(bdl_pos_adj, int, NULL, 0644);
98MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010099module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100100MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100101module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100102MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200103module_param_array(jackpoll_ms, int, NULL, 0444);
104MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100105module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200106MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
107 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100108module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100109MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200110#ifdef CONFIG_SND_HDA_PATCH_LOADER
111module_param_array(patch, charp, NULL, 0444);
112MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
113#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100114#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200115module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100116MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200117 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100118#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100119
Takashi Iwai83012a72012-08-24 18:38:08 +0200120#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200121static int param_set_xint(const char *val, const struct kernel_param *kp);
122static struct kernel_param_ops param_ops_xint = {
123 .set = param_set_xint,
124 .get = param_get_int,
125};
126#define param_check_xint param_check_int
127
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100128static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200129module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100130MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
131 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Takashi Iwaidee1b662007-08-13 16:10:30 +0200133/* reset the HD-audio controller in power save mode.
134 * this may give more power-saving, but will take longer time to
135 * wake up.
136 */
Takashi Iwai8fc24422013-04-04 15:35:24 +0200137static bool power_save_controller = 1;
138module_param(power_save_controller, bool, 0644);
Takashi Iwaidee1b662007-08-13 16:10:30 +0200139MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200140#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200141
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100142static int align_buffer_size = -1;
143module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500144MODULE_PARM_DESC(align_buffer_size,
145 "Force buffer and period sizes to be multiple of 128 bytes.");
146
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200147#ifdef CONFIG_X86
148static bool hda_snoop = true;
149module_param_named(snoop, hda_snoop, bool, 0444);
150MODULE_PARM_DESC(snoop, "Enable/disable snooping");
151#define azx_snoop(chip) (chip)->snoop
152#else
153#define hda_snoop true
154#define azx_snoop(chip) true
155#endif
156
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158MODULE_LICENSE("GPL");
159MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
160 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700161 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200162 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100163 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100164 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100165 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700166 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800167 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700168 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800169 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700170 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800171 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700172 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100173 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200174 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200175 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200176 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200177 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200178 "{ATI, RS780},"
179 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100180 "{ATI, RV630},"
181 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100182 "{ATI, RV670},"
183 "{ATI, RV635},"
184 "{ATI, RV620},"
185 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200186 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200187 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200188 "{SiS, SIS966},"
189 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190MODULE_DESCRIPTION("Intel HDA driver");
191
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200192#ifdef CONFIG_SND_VERBOSE_PRINTK
193#define SFX /* nop */
194#else
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800195#define SFX "hda-intel "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200196#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200197
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200198#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
199#ifdef CONFIG_SND_HDA_CODEC_HDMI
200#define SUPPORT_VGA_SWITCHEROO
201#endif
202#endif
203
204
Takashi Iwaicb53c622007-08-10 17:21:45 +0200205/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 * registers
207 */
208#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
210#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
211#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
212#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
213#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define ICH6_REG_VMIN 0x02
215#define ICH6_REG_VMAJ 0x03
216#define ICH6_REG_OUTPAY 0x04
217#define ICH6_REG_INPAY 0x06
218#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200219#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200220#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
221#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222#define ICH6_REG_WAKEEN 0x0c
223#define ICH6_REG_STATESTS 0x0e
224#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200225#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#define ICH6_REG_INTCTL 0x20
227#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200228#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200229#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
230#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231#define ICH6_REG_CORBLBASE 0x40
232#define ICH6_REG_CORBUBASE 0x44
233#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200234#define ICH6_REG_CORBRP 0x4a
235#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200237#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
238#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200240#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#define ICH6_REG_CORBSIZE 0x4e
242
243#define ICH6_REG_RIRBLBASE 0x50
244#define ICH6_REG_RIRBUBASE 0x54
245#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200246#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247#define ICH6_REG_RINTCNT 0x5a
248#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200249#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
250#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
251#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200253#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
254#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255#define ICH6_REG_RIRBSIZE 0x5e
256
257#define ICH6_REG_IC 0x60
258#define ICH6_REG_IR 0x64
259#define ICH6_REG_IRS 0x68
260#define ICH6_IRS_VALID (1<<1)
261#define ICH6_IRS_BUSY (1<<0)
262
263#define ICH6_REG_DPLBASE 0x70
264#define ICH6_REG_DPUBASE 0x74
265#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
266
267/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
268enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
269
270/* stream register offsets from stream base */
271#define ICH6_REG_SD_CTL 0x00
272#define ICH6_REG_SD_STS 0x03
273#define ICH6_REG_SD_LPIB 0x04
274#define ICH6_REG_SD_CBL 0x08
275#define ICH6_REG_SD_LVI 0x0c
276#define ICH6_REG_SD_FIFOW 0x0e
277#define ICH6_REG_SD_FIFOSIZE 0x10
278#define ICH6_REG_SD_FORMAT 0x12
279#define ICH6_REG_SD_BDLPL 0x18
280#define ICH6_REG_SD_BDLPU 0x1c
281
282/* PCI space */
283#define ICH6_PCIREG_TCSEL 0x44
284
285/*
286 * other constants
287 */
288
289/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200290/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200291#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200292#define ICH6_NUM_PLAYBACK 4
293
294/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200295#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200296#define ULI_NUM_PLAYBACK 6
297
Felix Kuehling778b6e12006-05-17 11:22:21 +0200298/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200299#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200300#define ATIHDMI_NUM_PLAYBACK 1
301
Kailang Yangf2690022008-05-27 11:44:55 +0200302/* TERA has 4 playback and 3 capture */
303#define TERA_NUM_CAPTURE 3
304#define TERA_NUM_PLAYBACK 4
305
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200306/* this number is statically defined for simplicity */
307#define MAX_AZX_DEV 16
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100310#define BDL_SIZE 4096
311#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
312#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313/* max buffer size - no h/w limit, you can increase as you like */
314#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
316/* RIRB int mask: overrun[2], response[0] */
317#define RIRB_INT_RESPONSE 0x01
318#define RIRB_INT_OVERRUN 0x04
319#define RIRB_INT_MASK 0x05
320
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200321/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800322#define AZX_MAX_CODECS 8
323#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800324#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326/* SD_CTL bits */
327#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
328#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100329#define SD_CTL_STRIPE (3 << 16) /* stripe control */
330#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
331#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
333#define SD_CTL_STREAM_TAG_SHIFT 20
334
335/* SD_CTL and SD_STS */
336#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
337#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
338#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
340 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342/* SD_STS */
343#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
344
345/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200346#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
347#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
348#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* below are so far hardcoded - should read registers in future */
351#define ICH6_MAX_CORB_ENTRIES 256
352#define ICH6_MAX_RIRB_ENTRIES 256
353
Takashi Iwaic74db862005-05-12 14:26:27 +0200354/* position fix mode */
355enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200356 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200357 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200358 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200359 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100360 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200361};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Frederick Lif5d40b32005-05-12 14:55:20 +0200363/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200364#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
365#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
366
Vinod Gda3fca22005-09-13 18:49:12 +0200367/* Defines for Nvidia HDA support */
368#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
369#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700370#define NVIDIA_HDA_ISTRM_COH 0x4d
371#define NVIDIA_HDA_OSTRM_COH 0x4c
372#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200373
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100374/* Defines for Intel SCH HDA snoop control */
375#define INTEL_SCH_HDA_DEVC 0x78
376#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
377
Joseph Chan0e153472008-08-26 14:38:03 +0200378/* Define IN stream 0 FIFO size offset in VIA controller */
379#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
380/* Define VIA HD Audio Device ID*/
381#define VIA_HDAC_DEVICE_ID 0x3288
382
Yang, Libinc4da29c2008-11-13 11:07:07 +0100383/* HD Audio class code */
384#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 */
388
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100389struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100390 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200391 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200394 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 unsigned int frags; /* number for period in the play buffer */
396 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200397 unsigned long start_wallclk; /* start + minimum wallclk */
398 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Takashi Iwaid01ce992007-07-27 16:52:19 +0200400 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Takashi Iwaid01ce992007-07-27 16:52:19 +0200402 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
404 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200405 struct snd_pcm_substream *substream; /* assigned substream,
406 * set in PCM open
407 */
408 unsigned int format_val; /* format value to be set in the
409 * controller and the codec
410 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 unsigned char stream_tag; /* assigned stream */
412 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200413 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Pavel Machek927fc862006-08-31 17:03:43 +0200415 unsigned int opened :1;
416 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200417 unsigned int irq_pending :1;
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100418 unsigned int prepared:1;
419 unsigned int locked:1;
Joseph Chan0e153472008-08-26 14:38:03 +0200420 /*
421 * For VIA:
422 * A flag to ensure DMA position is 0
423 * when link position is not greater than FIFO size
424 */
425 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200426 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200427 unsigned int no_period_wakeup:1;
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -0500428
429 struct timecounter azx_tc;
430 struct cyclecounter azx_cc;
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100431
432#ifdef CONFIG_SND_HDA_DSP_LOADER
433 struct mutex dsp_mutex;
434#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435};
436
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100437/* DSP lock helpers */
438#ifdef CONFIG_SND_HDA_DSP_LOADER
439#define dsp_lock_init(dev) mutex_init(&(dev)->dsp_mutex)
440#define dsp_lock(dev) mutex_lock(&(dev)->dsp_mutex)
441#define dsp_unlock(dev) mutex_unlock(&(dev)->dsp_mutex)
442#define dsp_is_locked(dev) ((dev)->locked)
443#else
444#define dsp_lock_init(dev) do {} while (0)
445#define dsp_lock(dev) do {} while (0)
446#define dsp_unlock(dev) do {} while (0)
447#define dsp_is_locked(dev) 0
448#endif
449
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100451struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 u32 *buf; /* CORB/RIRB buffer
453 * Each CORB entry is 4byte, RIRB is 8byte
454 */
455 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
456 /* for RIRB */
457 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800458 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
459 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460};
461
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100462struct azx_pcm {
463 struct azx *chip;
464 struct snd_pcm *pcm;
465 struct hda_codec *codec;
466 struct hda_pcm_stream *hinfo[2];
467 struct list_head list;
468};
469
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100470struct azx {
471 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200473 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200475 /* chip type specific */
476 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200477 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200478 int playback_streams;
479 int playback_index_offset;
480 int capture_streams;
481 int capture_index_offset;
482 int num_streams;
483
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 /* pci resources */
485 unsigned long addr;
486 void __iomem *remap_addr;
487 int irq;
488
489 /* locks */
490 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100491 struct mutex open_mutex;
Takashi Iwaif4c482a2012-12-04 15:09:23 +0100492 struct completion probe_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200494 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100495 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
497 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100498 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
500 /* HD codec */
501 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100502 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100504 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
506 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100507 struct azx_rb corb;
508 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100510 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 struct snd_dma_buffer rb;
512 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200513
Takashi Iwai4918cda2012-08-09 12:33:28 +0200514#ifdef CONFIG_SND_HDA_PATCH_LOADER
515 const struct firmware *fw;
516#endif
517
Takashi Iwaic74db862005-05-12 14:26:27 +0200518 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200519 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200520 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200521 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200522 unsigned int initialized :1;
523 unsigned int single_cmd :1;
524 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200525 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200526 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100527 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200528 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100529 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200530 unsigned int region_requested:1;
531
532 /* VGA-switcheroo setup */
533 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200534 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200535 unsigned int init_failed:1; /* delayed init failed */
536 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200537
538 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800539 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200540
541 /* for pending irqs */
542 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100543
544 /* reboot notifier (for mysterious hangup problem at power-down) */
545 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200546
547 /* card list (for power_save trigger) */
548 struct list_head list;
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100549
550#ifdef CONFIG_SND_HDA_DSP_LOADER
551 struct azx_dev saved_azx_dev;
552#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553};
554
Takashi Iwai1a8506d2012-10-16 15:10:08 +0200555#define CREATE_TRACE_POINTS
556#include "hda_intel_trace.h"
557
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200558/* driver types */
559enum {
560 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800561 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100562 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200563 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200564 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800565 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200566 AZX_DRIVER_VIA,
567 AZX_DRIVER_SIS,
568 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200569 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200570 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200571 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200572 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100573 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200574 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200575};
576
Takashi Iwai9477c582011-05-25 09:11:37 +0200577/* driver quirks (capabilities) */
578/* bits 0-7 are used for indicating driver type */
579#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
580#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
581#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
582#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
583#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
584#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
585#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
586#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
587#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
588#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
589#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
590#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200591#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500592#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100593#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200594#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500595#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100596#define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */
597
598/* quirks for Intel PCH */
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100599#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100600 (AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100601 AZX_DCAPS_COUNT_LPIB_DELAY)
602
603#define AZX_DCAPS_INTEL_PCH \
604 (AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME)
Takashi Iwai9477c582011-05-25 09:11:37 +0200605
606/* quirks for ATI SB / AMD Hudson */
607#define AZX_DCAPS_PRESET_ATI_SB \
608 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
609 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
610
611/* quirks for ATI/AMD HDMI */
612#define AZX_DCAPS_PRESET_ATI_HDMI \
613 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
614
615/* quirks for Nvidia */
616#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100617 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
Mike Travis49d9e772013-05-01 14:04:08 -0500618 AZX_DCAPS_ALIGN_BUFSIZE | AZX_DCAPS_NO_64BIT)
Takashi Iwai9477c582011-05-25 09:11:37 +0200619
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200620#define AZX_DCAPS_PRESET_CTHDA \
621 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
622
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200623/*
624 * VGA-switcher support
625 */
626#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200627#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
628#else
629#define use_vga_switcheroo(chip) 0
630#endif
631
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100632static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200633 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800634 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100635 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200636 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200637 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800638 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200639 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
640 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200641 [AZX_DRIVER_ULI] = "HDA ULI M5461",
642 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200643 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200644 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200645 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100646 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200647};
648
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649/*
650 * macros for easy use
651 */
652#define azx_writel(chip,reg,value) \
653 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
654#define azx_readl(chip,reg) \
655 readl((chip)->remap_addr + ICH6_REG_##reg)
656#define azx_writew(chip,reg,value) \
657 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
658#define azx_readw(chip,reg) \
659 readw((chip)->remap_addr + ICH6_REG_##reg)
660#define azx_writeb(chip,reg,value) \
661 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
662#define azx_readb(chip,reg) \
663 readb((chip)->remap_addr + ICH6_REG_##reg)
664
665#define azx_sd_writel(dev,reg,value) \
666 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
667#define azx_sd_readl(dev,reg) \
668 readl((dev)->sd_addr + ICH6_REG_##reg)
669#define azx_sd_writew(dev,reg,value) \
670 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
671#define azx_sd_readw(dev,reg) \
672 readw((dev)->sd_addr + ICH6_REG_##reg)
673#define azx_sd_writeb(dev,reg,value) \
674 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
675#define azx_sd_readb(dev,reg) \
676 readb((dev)->sd_addr + ICH6_REG_##reg)
677
678/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100679#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200681#ifdef CONFIG_X86
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100682static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200683{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100684 int pages;
685
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200686 if (azx_snoop(chip))
687 return;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100688 if (!dmab || !dmab->area || !dmab->bytes)
689 return;
690
691#ifdef CONFIG_SND_DMA_SGBUF
692 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
693 struct snd_sg_buf *sgbuf = dmab->private_data;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200694 if (on)
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100695 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200696 else
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100697 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
698 return;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200699 }
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100700#endif
701
702 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
703 if (on)
704 set_memory_wc((unsigned long)dmab->area, pages);
705 else
706 set_memory_wb((unsigned long)dmab->area, pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200707}
708
709static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
710 bool on)
711{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100712 __mark_pages_wc(chip, buf, on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200713}
714static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100715 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200716{
717 if (azx_dev->wc_marked != on) {
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100718 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200719 azx_dev->wc_marked = on;
720 }
721}
722#else
723/* NOP for other archs */
724static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
725 bool on)
726{
727}
728static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100729 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200730{
731}
732#endif
733
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200734static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200735static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736/*
737 * Interface for HD codec
738 */
739
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740/*
741 * CORB / RIRB interface
742 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100743static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744{
745 int err;
746
747 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200748 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
749 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 PAGE_SIZE, &chip->rb);
751 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800752 snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 return err;
754 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200755 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 return 0;
757}
758
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100759static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800761 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 /* CORB set up */
763 chip->corb.addr = chip->rb.addr;
764 chip->corb.buf = (u32 *)chip->rb.area;
765 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200766 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200768 /* set the corb size to 256 entries (ULI requires explicitly) */
769 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 /* set the corb write pointer to 0 */
771 azx_writew(chip, CORBWP, 0);
772 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200773 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200775 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
777 /* RIRB set up */
778 chip->rirb.addr = chip->rb.addr + 2048;
779 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800780 chip->rirb.wp = chip->rirb.rp = 0;
781 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200783 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200785 /* set the rirb size to 256 entries (ULI requires explicitly) */
786 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200788 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200790 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200791 azx_writew(chip, RINTCNT, 0xc0);
792 else
793 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800796 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797}
798
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100799static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800801 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 /* disable ringbuffer DMAs */
803 azx_writeb(chip, RIRBCTL, 0);
804 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800805 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806}
807
Wu Fengguangdeadff12009-08-01 18:45:16 +0800808static unsigned int azx_command_addr(u32 cmd)
809{
810 unsigned int addr = cmd >> 28;
811
812 if (addr >= AZX_MAX_CODECS) {
813 snd_BUG();
814 addr = 0;
815 }
816
817 return addr;
818}
819
820static unsigned int azx_response_addr(u32 res)
821{
822 unsigned int addr = res & 0xf;
823
824 if (addr >= AZX_MAX_CODECS) {
825 snd_BUG();
826 addr = 0;
827 }
828
829 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830}
831
832/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100833static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100835 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800836 unsigned int addr = azx_command_addr(val);
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100837 unsigned int wp, rp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
Wu Fengguangc32649f2009-08-01 18:48:12 +0800839 spin_lock_irq(&chip->reg_lock);
840
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 /* add command to corb */
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100842 wp = azx_readw(chip, CORBWP);
843 if (wp == 0xffff) {
844 /* something wrong, controller likely turned to D3 */
845 spin_unlock_irq(&chip->reg_lock);
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100846 return -EIO;
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100847 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 wp++;
849 wp %= ICH6_MAX_CORB_ENTRIES;
850
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100851 rp = azx_readw(chip, CORBRP);
852 if (wp == rp) {
853 /* oops, it's full */
854 spin_unlock_irq(&chip->reg_lock);
855 return -EAGAIN;
856 }
857
Wu Fengguangdeadff12009-08-01 18:45:16 +0800858 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 chip->corb.buf[wp] = cpu_to_le32(val);
860 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800861
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 spin_unlock_irq(&chip->reg_lock);
863
864 return 0;
865}
866
867#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
868
869/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100870static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871{
872 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800873 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 u32 res, res_ex;
875
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100876 wp = azx_readw(chip, RIRBWP);
877 if (wp == 0xffff) {
878 /* something wrong, controller likely turned to D3 */
879 return;
880 }
881
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 if (wp == chip->rirb.wp)
883 return;
884 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800885
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 while (chip->rirb.rp != wp) {
887 chip->rirb.rp++;
888 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
889
890 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
891 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
892 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800893 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
895 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800896 else if (chip->rirb.cmds[addr]) {
897 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100898 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800899 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800900 } else
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200901 snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
Wu Fengguange310bb02009-08-01 19:18:45 +0800902 "last cmd=%#08x\n",
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200903 pci_name(chip->pci),
Wu Fengguange310bb02009-08-01 19:18:45 +0800904 res, res_ex,
905 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 }
907}
908
909/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800910static unsigned int azx_rirb_get_response(struct hda_bus *bus,
911 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100913 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200914 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200915 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200916 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200918 again:
919 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200920
921 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200922 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200923 spin_lock_irq(&chip->reg_lock);
924 azx_update_rirb(chip);
925 spin_unlock_irq(&chip->reg_lock);
926 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800927 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100928 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100929 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200930
931 if (!do_poll)
932 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800933 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100934 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100935 if (time_after(jiffies, timeout))
936 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200937 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100938 msleep(2); /* temporary workaround */
939 else {
940 udelay(10);
941 cond_resched();
942 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100943 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200944
Takashi Iwai63e51fd2013-06-06 14:20:19 +0200945 if (!bus->no_response_fallback)
946 return -1;
947
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200948 if (!chip->polling_mode && chip->poll_count < 2) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800949 snd_printdd(SFX "%s: azx_get_response timeout, "
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200950 "polling the codec once: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800951 pci_name(chip->pci), chip->last_cmd[addr]);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200952 do_poll = 1;
953 chip->poll_count++;
954 goto again;
955 }
956
957
Takashi Iwai23c4a882009-10-30 13:21:49 +0100958 if (!chip->polling_mode) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800959 snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
Takashi Iwai23c4a882009-10-30 13:21:49 +0100960 "switching to polling mode: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800961 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai23c4a882009-10-30 13:21:49 +0100962 chip->polling_mode = 1;
963 goto again;
964 }
965
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200966 if (chip->msi) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800967 snd_printk(KERN_WARNING SFX "%s: No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800968 "disabling MSI: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800969 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200970 free_irq(chip->irq, chip);
971 chip->irq = -1;
972 pci_disable_msi(chip->pci);
973 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100974 if (azx_acquire_irq(chip, 1) < 0) {
975 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200976 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100977 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200978 goto again;
979 }
980
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100981 if (chip->probing) {
982 /* If this critical timeout happens during the codec probing
983 * phase, this is likely an access to a non-existing codec
984 * slot. Better to return an error and reset the system.
985 */
986 return -1;
987 }
988
Takashi Iwai8dd78332009-06-02 01:16:07 +0200989 /* a fatal communication error; need either to reset or to fallback
990 * to the single_cmd mode
991 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100992 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200993 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200994 bus->response_reset = 1;
995 return -1; /* give a chance to retry */
996 }
997
998 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
999 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +08001000 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001001 chip->single_cmd = 1;
1002 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +01001003 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +02001004 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +01001005 /* disable unsolicited responses */
1006 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +02001007 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008}
1009
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010/*
1011 * Use the single immediate command instead of CORB/RIRB for simplicity
1012 *
1013 * Note: according to Intel, this is not preferred use. The command was
1014 * intended for the BIOS only, and may get confused with unsolicited
1015 * responses. So, we shouldn't use it for normal operation from the
1016 * driver.
1017 * I left the codes, however, for debugging/testing purposes.
1018 */
1019
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001020/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001021static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001022{
1023 int timeout = 50;
1024
1025 while (timeout--) {
1026 /* check IRV busy bit */
1027 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
1028 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001029 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001030 return 0;
1031 }
1032 udelay(1);
1033 }
1034 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001035 snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
1036 pci_name(chip->pci), azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +08001037 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001038 return -EIO;
1039}
1040
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001042static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001044 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001045 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 int timeout = 50;
1047
Takashi Iwai8dd78332009-06-02 01:16:07 +02001048 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 while (timeout--) {
1050 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001051 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001053 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1054 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001056 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1057 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001058 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 }
1060 udelay(1);
1061 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +01001062 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001063 snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
1064 pci_name(chip->pci), azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 return -EIO;
1066}
1067
1068/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001069static unsigned int azx_single_get_response(struct hda_bus *bus,
1070 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001072 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001073 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074}
1075
Takashi Iwai111d3af2006-02-16 18:17:58 +01001076/*
1077 * The below are the main callbacks from hda_codec.
1078 *
1079 * They are just the skeleton to call sub-callbacks according to the
1080 * current setting of chip->single_cmd.
1081 */
1082
1083/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001084static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001085{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001086 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001087
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001088 if (chip->disabled)
1089 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001090 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001091 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001092 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001093 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001094 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001095}
1096
1097/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001098static unsigned int azx_get_response(struct hda_bus *bus,
1099 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001100{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001101 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001102 if (chip->disabled)
1103 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001104 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001105 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001106 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001107 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001108}
1109
Takashi Iwai83012a72012-08-24 18:38:08 +02001110#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001111static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001112#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001113
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001114#ifdef CONFIG_SND_HDA_DSP_LOADER
1115static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
1116 unsigned int byte_size,
1117 struct snd_dma_buffer *bufp);
1118static void azx_load_dsp_trigger(struct hda_bus *bus, bool start);
1119static void azx_load_dsp_cleanup(struct hda_bus *bus,
1120 struct snd_dma_buffer *dmab);
1121#endif
1122
Mengdong Lin3af3f352013-06-24 10:18:54 -04001123/* enter link reset */
1124static void azx_reset_link(struct azx *chip)
1125{
1126 unsigned long timeout;
1127
1128 /* reset controller */
1129 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1130
1131 timeout = jiffies + msecs_to_jiffies(100);
1132 while ((azx_readb(chip, GCTL) & ICH6_GCTL_RESET) &&
1133 time_before(jiffies, timeout))
1134 usleep_range(500, 1000);
1135}
1136
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001138static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139{
Mengdong Linfa348da2012-12-12 09:16:15 -05001140 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001142 if (!full_reset)
1143 goto __skip;
1144
Danny Tholene8a7f132007-09-11 21:41:56 +02001145 /* clear STATESTS */
1146 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1147
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 /* reset controller */
1149 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1150
Mengdong Linfa348da2012-12-12 09:16:15 -05001151 timeout = jiffies + msecs_to_jiffies(100);
1152 while (azx_readb(chip, GCTL) &&
1153 time_before(jiffies, timeout))
1154 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155
1156 /* delay for >= 100us for codec PLL to settle per spec
1157 * Rev 0.9 section 5.5.1
1158 */
Mengdong Linfa348da2012-12-12 09:16:15 -05001159 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160
1161 /* Bring controller out of reset */
1162 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1163
Mengdong Linfa348da2012-12-12 09:16:15 -05001164 timeout = jiffies + msecs_to_jiffies(100);
1165 while (!azx_readb(chip, GCTL) &&
1166 time_before(jiffies, timeout))
1167 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168
Pavel Machek927fc862006-08-31 17:03:43 +02001169 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Mengdong Linfa348da2012-12-12 09:16:15 -05001170 usleep_range(1000, 1200);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001172 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001174 if (!azx_readb(chip, GCTL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001175 snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 return -EBUSY;
1177 }
1178
Matt41e2fce2005-07-04 17:49:55 +02001179 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001180 if (!chip->single_cmd)
1181 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1182 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001183
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001185 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 chip->codec_mask = azx_readw(chip, STATESTS);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001187 snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 }
1189
1190 return 0;
1191}
1192
1193
1194/*
1195 * Lowlevel interface
1196 */
1197
1198/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001199static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200{
1201 /* enable controller CIE and GIE */
1202 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1203 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1204}
1205
1206/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001207static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208{
1209 int i;
1210
1211 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001212 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001213 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 azx_sd_writeb(azx_dev, SD_CTL,
1215 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1216 }
1217
1218 /* disable SIE for all streams */
1219 azx_writeb(chip, INTCTL, 0);
1220
1221 /* disable controller CIE and GIE */
1222 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1223 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1224}
1225
1226/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001227static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228{
1229 int i;
1230
1231 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001232 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001233 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1235 }
1236
1237 /* clear STATESTS */
1238 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1239
1240 /* clear rirb status */
1241 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1242
1243 /* clear int status */
1244 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1245}
1246
1247/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001248static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249{
Joseph Chan0e153472008-08-26 14:38:03 +02001250 /*
1251 * Before stream start, initialize parameter
1252 */
1253 azx_dev->insufficient = 1;
1254
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001256 azx_writel(chip, INTCTL,
1257 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258 /* set DMA start and interrupt mask */
1259 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1260 SD_CTL_DMA_START | SD_INT_MASK);
1261}
1262
Takashi Iwai1dddab42009-03-18 15:15:37 +01001263/* stop DMA */
1264static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1267 ~(SD_CTL_DMA_START | SD_INT_MASK));
1268 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001269}
1270
1271/* stop a stream */
1272static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1273{
1274 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001276 azx_writel(chip, INTCTL,
1277 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278}
1279
1280
1281/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001282 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001284static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001286 if (chip->initialized)
1287 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288
1289 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001290 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291
1292 /* initialize interrupts */
1293 azx_int_clear(chip);
1294 azx_int_enable(chip);
1295
1296 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001297 if (!chip->single_cmd)
1298 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001300 /* program the position buffer */
1301 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001302 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001303
Takashi Iwaicb53c622007-08-10 17:21:45 +02001304 chip->initialized = 1;
1305}
1306
1307/*
1308 * initialize the PCI registers
1309 */
1310/* update bits in a PCI register byte */
1311static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1312 unsigned char mask, unsigned char val)
1313{
1314 unsigned char data;
1315
1316 pci_read_config_byte(pci, reg, &data);
1317 data &= ~mask;
1318 data |= (val & mask);
1319 pci_write_config_byte(pci, reg, data);
1320}
1321
1322static void azx_init_pci(struct azx *chip)
1323{
1324 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1325 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1326 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001327 * codecs.
1328 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001329 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001330 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001331 snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001332 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001333 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001334
Takashi Iwai9477c582011-05-25 09:11:37 +02001335 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1336 * we need to enable snoop.
1337 */
1338 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001339 snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001340 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001341 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1342 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001343 }
1344
1345 /* For NVIDIA HDA, enable snoop */
1346 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001347 snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001348 update_pci_byte(chip->pci,
1349 NVIDIA_HDA_TRANSREG_ADDR,
1350 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001351 update_pci_byte(chip->pci,
1352 NVIDIA_HDA_ISTRM_COH,
1353 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1354 update_pci_byte(chip->pci,
1355 NVIDIA_HDA_OSTRM_COH,
1356 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001357 }
1358
1359 /* Enable SCH/PCH snoop if needed */
1360 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001361 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001362 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001363 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1364 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1365 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1366 if (!azx_snoop(chip))
1367 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1368 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001369 pci_read_config_word(chip->pci,
1370 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001371 }
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001372 snd_printdd(SFX "%s: SCH snoop: %s\n",
1373 pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001374 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001375 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376}
1377
1378
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001379static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1380
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381/*
1382 * interrupt handler
1383 */
David Howells7d12e782006-10-05 14:55:46 +01001384static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001386 struct azx *chip = dev_id;
1387 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001389 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001390 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001392#ifdef CONFIG_PM_RUNTIME
1393 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1394 return IRQ_NONE;
1395#endif
1396
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 spin_lock(&chip->reg_lock);
1398
Dan Carpenter60911062012-05-18 10:36:11 +03001399 if (chip->disabled) {
1400 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001401 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001402 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001403
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404 status = azx_readl(chip, INTSTS);
1405 if (status == 0) {
1406 spin_unlock(&chip->reg_lock);
1407 return IRQ_NONE;
1408 }
1409
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001410 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 azx_dev = &chip->azx_dev[i];
1412 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001413 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001415 if (!azx_dev->substream || !azx_dev->running ||
1416 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001417 continue;
1418 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001419 ok = azx_position_ok(chip, azx_dev);
1420 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001421 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 spin_unlock(&chip->reg_lock);
1423 snd_pcm_period_elapsed(azx_dev->substream);
1424 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001425 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001426 /* bogus IRQ, process it later */
1427 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001428 queue_work(chip->bus->workq,
1429 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 }
1431 }
1432 }
1433
1434 /* clear rirb int */
1435 status = azx_readb(chip, RIRBSTS);
1436 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001437 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001438 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001439 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001441 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1443 }
1444
1445#if 0
1446 /* clear state status int */
1447 if (azx_readb(chip, STATESTS) & 0x04)
1448 azx_writeb(chip, STATESTS, 0x04);
1449#endif
1450 spin_unlock(&chip->reg_lock);
1451
1452 return IRQ_HANDLED;
1453}
1454
1455
1456/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001457 * set up a BDL entry
1458 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001459static int setup_bdle(struct azx *chip,
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001460 struct snd_dma_buffer *dmab,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001461 struct azx_dev *azx_dev, u32 **bdlp,
1462 int ofs, int size, int with_ioc)
1463{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001464 u32 *bdl = *bdlp;
1465
1466 while (size > 0) {
1467 dma_addr_t addr;
1468 int chunk;
1469
1470 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1471 return -EINVAL;
1472
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001473 addr = snd_sgbuf_get_addr(dmab, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001474 /* program the address field of the BDL entry */
1475 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001476 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001477 /* program the size field of the BDL entry */
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001478 chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001479 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1480 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1481 u32 remain = 0x1000 - (ofs & 0xfff);
1482 if (chunk > remain)
1483 chunk = remain;
1484 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001485 bdl[2] = cpu_to_le32(chunk);
1486 /* program the IOC to enable interrupt
1487 * only when the whole fragment is processed
1488 */
1489 size -= chunk;
1490 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1491 bdl += 4;
1492 azx_dev->frags++;
1493 ofs += chunk;
1494 }
1495 *bdlp = bdl;
1496 return ofs;
1497}
1498
1499/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500 * set up BDL entries
1501 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001502static int azx_setup_periods(struct azx *chip,
1503 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001504 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001506 u32 *bdl;
1507 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001508 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509
1510 /* reset BDL address */
1511 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1512 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1513
Takashi Iwai97b71c92009-03-18 15:09:13 +01001514 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001515 periods = azx_dev->bufsize / period_bytes;
1516
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001518 bdl = (u32 *)azx_dev->bdl.area;
1519 ofs = 0;
1520 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001521 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001522 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001523 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001524 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001525 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001526 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001527 pos_adj = pos_align;
1528 else
1529 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1530 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001531 pos_adj = frames_to_bytes(runtime, pos_adj);
1532 if (pos_adj >= period_bytes) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001533 snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
1534 pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001535 pos_adj = 0;
1536 } else {
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001537 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1538 azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001539 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001540 if (ofs < 0)
1541 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001542 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001543 } else
1544 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001545 for (i = 0; i < periods; i++) {
1546 if (i == periods - 1 && pos_adj)
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001547 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1548 azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001549 period_bytes - pos_adj, 0);
1550 else
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001551 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1552 azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001553 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001554 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001555 if (ofs < 0)
1556 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001558 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001559
1560 error:
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001561 snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
1562 pci_name(chip->pci), azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001563 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564}
1565
Takashi Iwai1dddab42009-03-18 15:15:37 +01001566/* reset stream */
1567static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568{
1569 unsigned char val;
1570 int timeout;
1571
Takashi Iwai1dddab42009-03-18 15:15:37 +01001572 azx_stream_clear(chip, azx_dev);
1573
Takashi Iwaid01ce992007-07-27 16:52:19 +02001574 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1575 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 udelay(3);
1577 timeout = 300;
1578 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1579 --timeout)
1580 ;
1581 val &= ~SD_CTL_STREAM_RESET;
1582 azx_sd_writeb(azx_dev, SD_CTL, val);
1583 udelay(3);
1584
1585 timeout = 300;
1586 /* waiting for hardware to report that the stream is out of reset */
1587 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1588 --timeout)
1589 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001590
1591 /* reset first position - may not be synced with hw at this time */
1592 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001593}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594
Takashi Iwai1dddab42009-03-18 15:15:37 +01001595/*
1596 * set up the SD for streaming
1597 */
1598static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1599{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001600 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001601 /* make sure the run bit is zero for SD */
1602 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001604 val = azx_sd_readl(azx_dev, SD_CTL);
1605 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1606 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1607 if (!azx_snoop(chip))
1608 val |= SD_CTL_TRAFFIC_PRIO;
1609 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610
1611 /* program the length of samples in cyclic buffer */
1612 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1613
1614 /* program the stream format */
1615 /* this value needs to be the same as the one programmed */
1616 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1617
1618 /* program the stream LVI (last valid index) of the BDL */
1619 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1620
1621 /* program the BDL address */
1622 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001623 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001625 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001627 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001628 if (chip->position_fix[0] != POS_FIX_LPIB ||
1629 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001630 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1631 azx_writel(chip, DPLBASE,
1632 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1633 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001634
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001636 azx_sd_writel(azx_dev, SD_CTL,
1637 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638
1639 return 0;
1640}
1641
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001642/*
1643 * Probe the given codec address
1644 */
1645static int probe_codec(struct azx *chip, int addr)
1646{
1647 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1648 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1649 unsigned int res;
1650
Wu Fengguanga678cde2009-08-01 18:46:46 +08001651 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001652 chip->probing = 1;
1653 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001654 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001655 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001656 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001657 if (res == -1)
1658 return -EIO;
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001659 snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001660 return 0;
1661}
1662
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001663static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1664 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001665static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666
Takashi Iwai8dd78332009-06-02 01:16:07 +02001667static void azx_bus_reset(struct hda_bus *bus)
1668{
1669 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001670
1671 bus->in_reset = 1;
1672 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001673 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001674#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001675 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001676 struct azx_pcm *p;
1677 list_for_each_entry(p, &chip->pcm_list, list)
1678 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001679 snd_hda_suspend(chip->bus);
1680 snd_hda_resume(chip->bus);
1681 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001682#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001683 bus->in_reset = 0;
1684}
1685
David Henningsson26a6cb62012-10-09 15:04:21 +02001686static int get_jackpoll_interval(struct azx *chip)
1687{
1688 int i = jackpoll_ms[chip->dev_index];
1689 unsigned int j;
1690 if (i == 0)
1691 return 0;
1692 if (i < 50 || i > 60000)
1693 j = 0;
1694 else
1695 j = msecs_to_jiffies(i);
1696 if (j == 0)
1697 snd_printk(KERN_WARNING SFX
1698 "jackpoll_ms value out of range: %d\n", i);
1699 return j;
1700}
1701
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702/*
1703 * Codec initialization
1704 */
1705
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001706/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001707static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001708 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001709 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001710};
1711
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001712static int azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713{
1714 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001715 int c, codecs, err;
1716 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717
1718 memset(&bus_temp, 0, sizeof(bus_temp));
1719 bus_temp.private_data = chip;
1720 bus_temp.modelname = model;
1721 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001722 bus_temp.ops.command = azx_send_cmd;
1723 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001724 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001725 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001726#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001727 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001728 bus_temp.ops.pm_notify = azx_power_notify;
1729#endif
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001730#ifdef CONFIG_SND_HDA_DSP_LOADER
1731 bus_temp.ops.load_dsp_prepare = azx_load_dsp_prepare;
1732 bus_temp.ops.load_dsp_trigger = azx_load_dsp_trigger;
1733 bus_temp.ops.load_dsp_cleanup = azx_load_dsp_cleanup;
1734#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735
Takashi Iwaid01ce992007-07-27 16:52:19 +02001736 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1737 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738 return err;
1739
Takashi Iwai9477c582011-05-25 09:11:37 +02001740 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001741 snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
Wei Nidc9c8e22008-09-26 13:55:56 +08001742 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001743 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001744
Takashi Iwai34c25352008-10-28 11:38:58 +01001745 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001746 max_slots = azx_max_codecs[chip->driver_type];
1747 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001748 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001749
1750 /* First try to probe all given codec slots */
1751 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001752 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001753 if (probe_codec(chip, c) < 0) {
1754 /* Some BIOSen give you wrong codec addresses
1755 * that don't exist
1756 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001757 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001758 "%s: Codec #%d probe error; "
1759 "disabling it...\n", pci_name(chip->pci), c);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001760 chip->codec_mask &= ~(1 << c);
1761 /* More badly, accessing to a non-existing
1762 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001763 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001764 * Thus if an error occurs during probing,
1765 * better to reset the controller chip to
1766 * get back to the sanity state.
1767 */
1768 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001769 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001770 }
1771 }
1772 }
1773
Takashi Iwaid507cd62011-04-26 15:25:02 +02001774 /* AMD chipsets often cause the communication stalls upon certain
1775 * sequence like the pin-detection. It seems that forcing the synced
1776 * access works around the stall. Grrr...
1777 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001778 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001779 snd_printd(SFX "%s: Enable sync_write for stable communication\n",
1780 pci_name(chip->pci));
Takashi Iwaid507cd62011-04-26 15:25:02 +02001781 chip->bus->sync_write = 1;
1782 chip->bus->allow_bus_reset = 1;
1783 }
1784
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001785 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001786 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001787 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001788 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001789 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 if (err < 0)
1791 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001792 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001793 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001795 }
1796 }
1797 if (!codecs) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001798 snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799 return -ENXIO;
1800 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001801 return 0;
1802}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001804/* configure each codec instance */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001805static int azx_codec_configure(struct azx *chip)
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001806{
1807 struct hda_codec *codec;
1808 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1809 snd_hda_codec_configure(codec);
1810 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811 return 0;
1812}
1813
1814
1815/*
1816 * PCM support
1817 */
1818
1819/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001820static inline struct azx_dev *
1821azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001823 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001824 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001825 /* make a non-zero unique key for the substream */
1826 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1827 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001828
1829 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001830 dev = chip->playback_index_offset;
1831 nums = chip->playback_streams;
1832 } else {
1833 dev = chip->capture_index_offset;
1834 nums = chip->capture_streams;
1835 }
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001836 for (i = 0; i < nums; i++, dev++) {
1837 struct azx_dev *azx_dev = &chip->azx_dev[dev];
1838 dsp_lock(azx_dev);
1839 if (!azx_dev->opened && !dsp_is_locked(azx_dev)) {
1840 res = azx_dev;
1841 if (res->assigned_key == key) {
1842 res->opened = 1;
1843 res->assigned_key = key;
1844 dsp_unlock(azx_dev);
1845 return azx_dev;
1846 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847 }
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001848 dsp_unlock(azx_dev);
1849 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001850 if (res) {
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001851 dsp_lock(res);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001852 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001853 res->assigned_key = key;
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001854 dsp_unlock(res);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001855 }
1856 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857}
1858
1859/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001860static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861{
1862 azx_dev->opened = 0;
1863}
1864
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001865static cycle_t azx_cc_read(const struct cyclecounter *cc)
1866{
1867 struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
1868 struct snd_pcm_substream *substream = azx_dev->substream;
1869 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1870 struct azx *chip = apcm->chip;
1871
1872 return azx_readl(chip, WALLCLK);
1873}
1874
1875static void azx_timecounter_init(struct snd_pcm_substream *substream,
1876 bool force, cycle_t last)
1877{
1878 struct azx_dev *azx_dev = get_azx_dev(substream);
1879 struct timecounter *tc = &azx_dev->azx_tc;
1880 struct cyclecounter *cc = &azx_dev->azx_cc;
1881 u64 nsec;
1882
1883 cc->read = azx_cc_read;
1884 cc->mask = CLOCKSOURCE_MASK(32);
1885
1886 /*
1887 * Converting from 24 MHz to ns means applying a 125/3 factor.
1888 * To avoid any saturation issues in intermediate operations,
1889 * the 125 factor is applied first. The division is applied
1890 * last after reading the timecounter value.
1891 * Applying the 1/3 factor as part of the multiplication
1892 * requires at least 20 bits for a decent precision, however
1893 * overflows occur after about 4 hours or less, not a option.
1894 */
1895
1896 cc->mult = 125; /* saturation after 195 years */
1897 cc->shift = 0;
1898
1899 nsec = 0; /* audio time is elapsed time since trigger */
1900 timecounter_init(tc, cc, nsec);
1901 if (force)
1902 /*
1903 * force timecounter to use predefined value,
1904 * used for synchronized starts
1905 */
1906 tc->cycle_last = last;
1907}
1908
Dylan Reidae03bbb2013-04-15 11:57:05 -07001909static u64 azx_adjust_codec_delay(struct snd_pcm_substream *substream,
Dylan Reid78daea22013-04-08 18:20:30 -07001910 u64 nsec)
1911{
1912 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1913 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1914 u64 codec_frames, codec_nsecs;
1915
1916 if (!hinfo->ops.get_delay)
1917 return nsec;
1918
1919 codec_frames = hinfo->ops.get_delay(hinfo, apcm->codec, substream);
1920 codec_nsecs = div_u64(codec_frames * 1000000000LL,
1921 substream->runtime->rate);
1922
Dylan Reidae03bbb2013-04-15 11:57:05 -07001923 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
1924 return nsec + codec_nsecs;
1925
Dylan Reid78daea22013-04-08 18:20:30 -07001926 return (nsec > codec_nsecs) ? nsec - codec_nsecs : 0;
1927}
1928
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001929static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
1930 struct timespec *ts)
1931{
1932 struct azx_dev *azx_dev = get_azx_dev(substream);
1933 u64 nsec;
1934
1935 nsec = timecounter_read(&azx_dev->azx_tc);
1936 nsec = div_u64(nsec, 3); /* can be optimized */
Dylan Reidae03bbb2013-04-15 11:57:05 -07001937 nsec = azx_adjust_codec_delay(substream, nsec);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001938
1939 *ts = ns_to_timespec(nsec);
1940
1941 return 0;
1942}
1943
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001944static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001945 .info = (SNDRV_PCM_INFO_MMAP |
1946 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1948 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001949 /* No full-resume yet implemented */
1950 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001951 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001952 SNDRV_PCM_INFO_SYNC_START |
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001953 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001954 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1956 .rates = SNDRV_PCM_RATE_48000,
1957 .rate_min = 48000,
1958 .rate_max = 48000,
1959 .channels_min = 2,
1960 .channels_max = 2,
1961 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1962 .period_bytes_min = 128,
1963 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1964 .periods_min = 2,
1965 .periods_max = AZX_MAX_FRAG,
1966 .fifo_size = 0,
1967};
1968
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001969static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970{
1971 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1972 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001973 struct azx *chip = apcm->chip;
1974 struct azx_dev *azx_dev;
1975 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976 unsigned long flags;
1977 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001978 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979
Ingo Molnar62932df2006-01-16 16:34:20 +01001980 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001981 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001983 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984 return -EBUSY;
1985 }
1986 runtime->hw = azx_pcm_hw;
1987 runtime->hw.channels_min = hinfo->channels_min;
1988 runtime->hw.channels_max = hinfo->channels_max;
1989 runtime->hw.formats = hinfo->formats;
1990 runtime->hw.rates = hinfo->rates;
1991 snd_pcm_limit_hw_rates(runtime);
1992 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001993
1994 /* avoid wrap-around with wall-clock */
1995 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
1996 20,
1997 178000000);
1998
Takashi Iwai52409aa2012-01-23 17:10:24 +01001999 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002000 /* constrain buffer sizes to be multiple of 128
2001 bytes. This is more efficient in terms of memory
2002 access but isn't required by the HDA spec and
2003 prevents users from specifying exact period/buffer
2004 sizes. For example for 44.1kHz, a period size set
2005 to 20ms will be rounded to 19.59ms. */
2006 buff_step = 128;
2007 else
2008 /* Don't enforce steps on buffer sizes, still need to
2009 be multiple of 4 bytes (HDA spec). Tested on Intel
2010 HDA controllers, may not work on all devices where
2011 option needs to be disabled */
2012 buff_step = 4;
2013
Joachim Deguara5f1545b2007-03-16 15:01:36 +01002014 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002015 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01002016 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002017 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07002018 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002019 err = hinfo->ops.open(hinfo, apcm->codec, substream);
2020 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002022 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01002023 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024 return err;
2025 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02002026 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02002027 /* sanity check */
2028 if (snd_BUG_ON(!runtime->hw.channels_min) ||
2029 snd_BUG_ON(!runtime->hw.channels_max) ||
2030 snd_BUG_ON(!runtime->hw.formats) ||
2031 snd_BUG_ON(!runtime->hw.rates)) {
2032 azx_release_device(azx_dev);
2033 hinfo->ops.close(hinfo, apcm->codec, substream);
2034 snd_hda_power_down(apcm->codec);
2035 mutex_unlock(&chip->open_mutex);
2036 return -EINVAL;
2037 }
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002038
2039 /* disable WALLCLOCK timestamps for capture streams
2040 until we figure out how to handle digital inputs */
2041 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
2042 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;
2043
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 spin_lock_irqsave(&chip->reg_lock, flags);
2045 azx_dev->substream = substream;
2046 azx_dev->running = 0;
2047 spin_unlock_irqrestore(&chip->reg_lock, flags);
2048
2049 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002050 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01002051 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052 return 0;
2053}
2054
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002055static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056{
2057 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2058 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002059 struct azx *chip = apcm->chip;
2060 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061 unsigned long flags;
2062
Ingo Molnar62932df2006-01-16 16:34:20 +01002063 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 spin_lock_irqsave(&chip->reg_lock, flags);
2065 azx_dev->substream = NULL;
2066 azx_dev->running = 0;
2067 spin_unlock_irqrestore(&chip->reg_lock, flags);
2068 azx_release_device(azx_dev);
2069 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002070 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01002071 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072 return 0;
2073}
2074
Takashi Iwaid01ce992007-07-27 16:52:19 +02002075static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
2076 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002078 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2079 struct azx *chip = apcm->chip;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002080 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002081 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002082
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002083 dsp_lock(azx_dev);
2084 if (dsp_is_locked(azx_dev)) {
2085 ret = -EBUSY;
2086 goto unlock;
2087 }
2088
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002089 mark_runtime_wc(chip, azx_dev, substream, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002090 azx_dev->bufsize = 0;
2091 azx_dev->period_bytes = 0;
2092 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002093 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02002094 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002095 if (ret < 0)
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002096 goto unlock;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002097 mark_runtime_wc(chip, azx_dev, substream, true);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002098 unlock:
2099 dsp_unlock(azx_dev);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002100 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101}
2102
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002103static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104{
2105 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002106 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002107 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2109
2110 /* reset BDL address */
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002111 dsp_lock(azx_dev);
2112 if (!dsp_is_locked(azx_dev)) {
2113 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2114 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2115 azx_sd_writel(azx_dev, SD_CTL, 0);
2116 azx_dev->bufsize = 0;
2117 azx_dev->period_bytes = 0;
2118 azx_dev->format_val = 0;
2119 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120
Takashi Iwaieb541332010-08-06 13:48:11 +02002121 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002123 mark_runtime_wc(chip, azx_dev, substream, false);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002124 azx_dev->prepared = 0;
2125 dsp_unlock(azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126 return snd_pcm_lib_free_pages(substream);
2127}
2128
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002129static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130{
2131 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002132 struct azx *chip = apcm->chip;
2133 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002135 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002136 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002137 int err;
Stephen Warren7c935972011-06-01 11:14:17 -06002138 struct hda_spdif_out *spdif =
2139 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
2140 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002142 dsp_lock(azx_dev);
2143 if (dsp_is_locked(azx_dev)) {
2144 err = -EBUSY;
2145 goto unlock;
2146 }
2147
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002148 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002149 format_val = snd_hda_calc_stream_format(runtime->rate,
2150 runtime->channels,
2151 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03002152 hinfo->maxbps,
Stephen Warren7c935972011-06-01 11:14:17 -06002153 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002154 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02002155 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002156 "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
2157 pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002158 err = -EINVAL;
2159 goto unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160 }
2161
Takashi Iwai97b71c92009-03-18 15:09:13 +01002162 bufsize = snd_pcm_lib_buffer_bytes(substream);
2163 period_bytes = snd_pcm_lib_period_bytes(substream);
2164
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002165 snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
2166 pci_name(chip->pci), bufsize, format_val);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002167
2168 if (bufsize != azx_dev->bufsize ||
2169 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02002170 format_val != azx_dev->format_val ||
2171 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01002172 azx_dev->bufsize = bufsize;
2173 azx_dev->period_bytes = period_bytes;
2174 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02002175 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002176 err = azx_setup_periods(chip, substream, azx_dev);
2177 if (err < 0)
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002178 goto unlock;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002179 }
2180
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002181 /* wallclk has 24Mhz clock source */
2182 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
2183 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184 azx_setup_controller(chip, azx_dev);
2185 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2186 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
2187 else
2188 azx_dev->fifo_size = 0;
2189
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002190 stream_tag = azx_dev->stream_tag;
2191 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02002192 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002193 stream_tag > chip->capture_streams)
2194 stream_tag -= chip->capture_streams;
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002195 err = snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02002196 azx_dev->format_val, substream);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002197
2198 unlock:
2199 if (!err)
2200 azx_dev->prepared = 1;
2201 dsp_unlock(azx_dev);
2202 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203}
2204
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002205static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206{
2207 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002208 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002209 struct azx_dev *azx_dev;
2210 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002211 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002212 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002214 azx_dev = get_azx_dev(substream);
2215 trace_azx_pcm_trigger(chip, azx_dev, cmd);
2216
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002217 if (dsp_is_locked(azx_dev) || !azx_dev->prepared)
2218 return -EPIPE;
2219
Linus Torvalds1da177e2005-04-16 15:20:36 -07002220 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002221 case SNDRV_PCM_TRIGGER_START:
2222 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2224 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002225 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226 break;
2227 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02002228 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002230 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231 break;
2232 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002233 return -EINVAL;
2234 }
2235
2236 snd_pcm_group_for_each_entry(s, substream) {
2237 if (s->pcm->card != substream->pcm->card)
2238 continue;
2239 azx_dev = get_azx_dev(s);
2240 sbits |= 1 << azx_dev->index;
2241 nsync++;
2242 snd_pcm_trigger_done(s, substream);
2243 }
2244
2245 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002246
2247 /* first, set SYNC bits of corresponding streams */
2248 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2249 azx_writel(chip, OLD_SSYNC,
2250 azx_readl(chip, OLD_SSYNC) | sbits);
2251 else
2252 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2253
Takashi Iwai850f0e52008-03-18 17:11:05 +01002254 snd_pcm_group_for_each_entry(s, substream) {
2255 if (s->pcm->card != substream->pcm->card)
2256 continue;
2257 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002258 if (start) {
2259 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2260 if (!rstart)
2261 azx_dev->start_wallclk -=
2262 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002263 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002264 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002265 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002266 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002267 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002268 }
2269 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002270 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002271 /* wait until all FIFOs get ready */
2272 for (timeout = 5000; timeout; timeout--) {
2273 nwait = 0;
2274 snd_pcm_group_for_each_entry(s, substream) {
2275 if (s->pcm->card != substream->pcm->card)
2276 continue;
2277 azx_dev = get_azx_dev(s);
2278 if (!(azx_sd_readb(azx_dev, SD_STS) &
2279 SD_STS_FIFO_READY))
2280 nwait++;
2281 }
2282 if (!nwait)
2283 break;
2284 cpu_relax();
2285 }
2286 } else {
2287 /* wait until all RUN bits are cleared */
2288 for (timeout = 5000; timeout; timeout--) {
2289 nwait = 0;
2290 snd_pcm_group_for_each_entry(s, substream) {
2291 if (s->pcm->card != substream->pcm->card)
2292 continue;
2293 azx_dev = get_azx_dev(s);
2294 if (azx_sd_readb(azx_dev, SD_CTL) &
2295 SD_CTL_DMA_START)
2296 nwait++;
2297 }
2298 if (!nwait)
2299 break;
2300 cpu_relax();
2301 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002303 spin_lock(&chip->reg_lock);
2304 /* reset SYNC bits */
2305 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2306 azx_writel(chip, OLD_SSYNC,
2307 azx_readl(chip, OLD_SSYNC) & ~sbits);
2308 else
2309 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002310 if (start) {
2311 azx_timecounter_init(substream, 0, 0);
2312 if (nsync > 1) {
2313 cycle_t cycle_last;
2314
2315 /* same start cycle for master and group */
2316 azx_dev = get_azx_dev(substream);
2317 cycle_last = azx_dev->azx_tc.cycle_last;
2318
2319 snd_pcm_group_for_each_entry(s, substream) {
2320 if (s->pcm->card != substream->pcm->card)
2321 continue;
2322 azx_timecounter_init(s, 1, cycle_last);
2323 }
2324 }
2325 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002326 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002327 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328}
2329
Joseph Chan0e153472008-08-26 14:38:03 +02002330/* get the current DMA position with correction on VIA chips */
2331static unsigned int azx_via_get_position(struct azx *chip,
2332 struct azx_dev *azx_dev)
2333{
2334 unsigned int link_pos, mini_pos, bound_pos;
2335 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2336 unsigned int fifo_size;
2337
2338 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002339 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002340 /* Playback, no problem using link position */
2341 return link_pos;
2342 }
2343
2344 /* Capture */
2345 /* For new chipset,
2346 * use mod to get the DMA position just like old chipset
2347 */
2348 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2349 mod_dma_pos %= azx_dev->period_bytes;
2350
2351 /* azx_dev->fifo_size can't get FIFO size of in stream.
2352 * Get from base address + offset.
2353 */
2354 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2355
2356 if (azx_dev->insufficient) {
2357 /* Link position never gather than FIFO size */
2358 if (link_pos <= fifo_size)
2359 return 0;
2360
2361 azx_dev->insufficient = 0;
2362 }
2363
2364 if (link_pos <= fifo_size)
2365 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2366 else
2367 mini_pos = link_pos - fifo_size;
2368
2369 /* Find nearest previous boudary */
2370 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2371 mod_link_pos = link_pos % azx_dev->period_bytes;
2372 if (mod_link_pos >= fifo_size)
2373 bound_pos = link_pos - mod_link_pos;
2374 else if (mod_dma_pos >= mod_mini_pos)
2375 bound_pos = mini_pos - mod_mini_pos;
2376 else {
2377 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2378 if (bound_pos >= azx_dev->bufsize)
2379 bound_pos = 0;
2380 }
2381
2382 /* Calculate real DMA position we want */
2383 return bound_pos + mod_dma_pos;
2384}
2385
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002386static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002387 struct azx_dev *azx_dev,
2388 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389{
Takashi Iwai21229612013-04-05 07:27:45 +02002390 struct snd_pcm_substream *substream = azx_dev->substream;
2391 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392 unsigned int pos;
Takashi Iwai21229612013-04-05 07:27:45 +02002393 int stream = substream->stream;
2394 struct hda_pcm_stream *hinfo = apcm->hinfo[stream];
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002395 int delay = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396
David Henningsson4cb36312010-09-30 10:12:50 +02002397 switch (chip->position_fix[stream]) {
2398 case POS_FIX_LPIB:
2399 /* read LPIB */
2400 pos = azx_sd_readl(azx_dev, SD_LPIB);
2401 break;
2402 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002403 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002404 break;
2405 default:
2406 /* use the position buffer */
2407 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002408 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002409 if (!pos || pos == (u32)-1) {
2410 printk(KERN_WARNING
2411 "hda-intel: Invalid position buffer, "
2412 "using LPIB read method instead.\n");
2413 chip->position_fix[stream] = POS_FIX_LPIB;
2414 pos = azx_sd_readl(azx_dev, SD_LPIB);
2415 } else
2416 chip->position_fix[stream] = POS_FIX_POSBUF;
2417 }
2418 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002419 }
David Henningsson4cb36312010-09-30 10:12:50 +02002420
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421 if (pos >= azx_dev->bufsize)
2422 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002423
2424 /* calculate runtime delay from LPIB */
Takashi Iwai21229612013-04-05 07:27:45 +02002425 if (substream->runtime &&
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002426 chip->position_fix[stream] == POS_FIX_POSBUF &&
2427 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2428 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002429 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2430 delay = pos - lpib_pos;
2431 else
2432 delay = lpib_pos - pos;
2433 if (delay < 0)
2434 delay += azx_dev->bufsize;
2435 if (delay >= azx_dev->period_bytes) {
Takashi Iwai1f046612012-10-16 16:52:26 +02002436 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002437 "%s: Unstable LPIB (%d >= %d); "
Takashi Iwai1f046612012-10-16 16:52:26 +02002438 "disabling LPIB delay counting\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002439 pci_name(chip->pci), delay, azx_dev->period_bytes);
Takashi Iwai1f046612012-10-16 16:52:26 +02002440 delay = 0;
2441 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002442 }
Takashi Iwai21229612013-04-05 07:27:45 +02002443 delay = bytes_to_frames(substream->runtime, delay);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002444 }
Takashi Iwai21229612013-04-05 07:27:45 +02002445
2446 if (substream->runtime) {
2447 if (hinfo->ops.get_delay)
2448 delay += hinfo->ops.get_delay(hinfo, apcm->codec,
2449 substream);
2450 substream->runtime->delay = delay;
2451 }
2452
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002453 trace_azx_get_position(chip, azx_dev, pos, delay);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002454 return pos;
2455}
2456
2457static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2458{
2459 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2460 struct azx *chip = apcm->chip;
2461 struct azx_dev *azx_dev = get_azx_dev(substream);
2462 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002463 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002464}
2465
2466/*
2467 * Check whether the current DMA position is acceptable for updating
2468 * periods. Returns non-zero if it's OK.
2469 *
2470 * Many HD-audio controllers appear pretty inaccurate about
2471 * the update-IRQ timing. The IRQ is issued before actually the
2472 * data is processed. So, we need to process it afterwords in a
2473 * workqueue.
2474 */
2475static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2476{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002477 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002478 unsigned int pos;
2479
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002480 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2481 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002482 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002483
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002484 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002485
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002486 if (WARN_ONCE(!azx_dev->period_bytes,
2487 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002488 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002489 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002490 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2491 /* NG - it's below the first next period boundary */
2492 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002493 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002494 return 1; /* OK, it's fine */
2495}
2496
2497/*
2498 * The work for pending PCM period updates.
2499 */
2500static void azx_irq_pending_work(struct work_struct *work)
2501{
2502 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002503 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002504
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002505 if (!chip->irq_pending_warned) {
2506 printk(KERN_WARNING
2507 "hda-intel: IRQ timing workaround is activated "
2508 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2509 chip->card->number);
2510 chip->irq_pending_warned = 1;
2511 }
2512
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002513 for (;;) {
2514 pending = 0;
2515 spin_lock_irq(&chip->reg_lock);
2516 for (i = 0; i < chip->num_streams; i++) {
2517 struct azx_dev *azx_dev = &chip->azx_dev[i];
2518 if (!azx_dev->irq_pending ||
2519 !azx_dev->substream ||
2520 !azx_dev->running)
2521 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002522 ok = azx_position_ok(chip, azx_dev);
2523 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002524 azx_dev->irq_pending = 0;
2525 spin_unlock(&chip->reg_lock);
2526 snd_pcm_period_elapsed(azx_dev->substream);
2527 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002528 } else if (ok < 0) {
2529 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002530 } else
2531 pending++;
2532 }
2533 spin_unlock_irq(&chip->reg_lock);
2534 if (!pending)
2535 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002536 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002537 }
2538}
2539
2540/* clear irq_pending flags and assure no on-going workq */
2541static void azx_clear_irq_pending(struct azx *chip)
2542{
2543 int i;
2544
2545 spin_lock_irq(&chip->reg_lock);
2546 for (i = 0; i < chip->num_streams; i++)
2547 chip->azx_dev[i].irq_pending = 0;
2548 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549}
2550
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002551#ifdef CONFIG_X86
2552static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2553 struct vm_area_struct *area)
2554{
2555 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2556 struct azx *chip = apcm->chip;
2557 if (!azx_snoop(chip))
2558 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2559 return snd_pcm_lib_default_mmap(substream, area);
2560}
2561#else
2562#define azx_pcm_mmap NULL
2563#endif
2564
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002565static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002566 .open = azx_pcm_open,
2567 .close = azx_pcm_close,
2568 .ioctl = snd_pcm_lib_ioctl,
2569 .hw_params = azx_pcm_hw_params,
2570 .hw_free = azx_pcm_hw_free,
2571 .prepare = azx_pcm_prepare,
2572 .trigger = azx_pcm_trigger,
2573 .pointer = azx_pcm_pointer,
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002574 .wall_clock = azx_get_wallclock_tstamp,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002575 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002576 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002577};
2578
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002579static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002580{
Takashi Iwai176d5332008-07-30 15:01:44 +02002581 struct azx_pcm *apcm = pcm->private_data;
2582 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002583 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002584 kfree(apcm);
2585 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002586}
2587
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002588#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2589
Takashi Iwai176d5332008-07-30 15:01:44 +02002590static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002591azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2592 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002594 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002595 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002596 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002597 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002598 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002599 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002601 list_for_each_entry(apcm, &chip->pcm_list, list) {
2602 if (apcm->pcm->device == pcm_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002603 snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
2604 pci_name(chip->pci), pcm_dev);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002605 return -EBUSY;
2606 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002607 }
2608 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2609 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2610 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002611 &pcm);
2612 if (err < 0)
2613 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002614 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002615 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002616 if (apcm == NULL)
2617 return -ENOMEM;
2618 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002619 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002621 pcm->private_data = apcm;
2622 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002623 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2624 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002625 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002626 cpcm->pcm = pcm;
2627 for (s = 0; s < 2; s++) {
2628 apcm->hinfo[s] = &cpcm->stream[s];
2629 if (cpcm->stream[s].substreams)
2630 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2631 }
2632 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002633 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2634 if (size > MAX_PREALLOC_SIZE)
2635 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002636 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002638 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002639 return 0;
2640}
2641
2642/*
2643 * mixer creation - all stuff is implemented in hda module
2644 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002645static int azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646{
2647 return snd_hda_build_controls(chip->bus);
2648}
2649
2650
2651/*
2652 * initialize SD streams
2653 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002654static int azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655{
2656 int i;
2657
2658 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002659 * assign the starting bdl address to each stream (device)
2660 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002661 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002662 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002663 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002664 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002665 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2666 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2667 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2668 azx_dev->sd_int_sta_mask = 1 << i;
2669 /* stream tag: must be non-zero and unique */
2670 azx_dev->index = i;
2671 azx_dev->stream_tag = i + 1;
2672 }
2673
2674 return 0;
2675}
2676
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002677static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2678{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002679 if (request_irq(chip->pci->irq, azx_interrupt,
2680 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002681 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002682 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2683 "disabling device\n", chip->pci->irq);
2684 if (do_disconnect)
2685 snd_card_disconnect(chip->card);
2686 return -1;
2687 }
2688 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002689 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002690 return 0;
2691}
2692
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693
Takashi Iwaicb53c622007-08-10 17:21:45 +02002694static void azx_stop_chip(struct azx *chip)
2695{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002696 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002697 return;
2698
2699 /* disable interrupts */
2700 azx_int_disable(chip);
2701 azx_int_clear(chip);
2702
2703 /* disable CORB/RIRB */
2704 azx_free_cmd_io(chip);
2705
2706 /* disable position buffer */
2707 azx_writel(chip, DPLBASE, 0);
2708 azx_writel(chip, DPUBASE, 0);
2709
2710 chip->initialized = 0;
2711}
2712
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002713#ifdef CONFIG_SND_HDA_DSP_LOADER
2714/*
2715 * DSP loading code (e.g. for CA0132)
2716 */
2717
2718/* use the first stream for loading DSP */
2719static struct azx_dev *
2720azx_get_dsp_loader_dev(struct azx *chip)
2721{
2722 return &chip->azx_dev[chip->playback_index_offset];
2723}
2724
2725static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
2726 unsigned int byte_size,
2727 struct snd_dma_buffer *bufp)
2728{
2729 u32 *bdl;
2730 struct azx *chip = bus->private_data;
2731 struct azx_dev *azx_dev;
2732 int err;
2733
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002734 azx_dev = azx_get_dsp_loader_dev(chip);
2735
2736 dsp_lock(azx_dev);
2737 spin_lock_irq(&chip->reg_lock);
2738 if (azx_dev->running || azx_dev->locked) {
2739 spin_unlock_irq(&chip->reg_lock);
2740 err = -EBUSY;
2741 goto unlock;
2742 }
2743 azx_dev->prepared = 0;
2744 chip->saved_azx_dev = *azx_dev;
2745 azx_dev->locked = 1;
2746 spin_unlock_irq(&chip->reg_lock);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002747
2748 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG,
2749 snd_dma_pci_data(chip->pci),
2750 byte_size, bufp);
2751 if (err < 0)
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002752 goto err_alloc;
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002753
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002754 mark_pages_wc(chip, bufp, true);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002755 azx_dev->bufsize = byte_size;
2756 azx_dev->period_bytes = byte_size;
2757 azx_dev->format_val = format;
2758
2759 azx_stream_reset(chip, azx_dev);
2760
2761 /* reset BDL address */
2762 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2763 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2764
2765 azx_dev->frags = 0;
2766 bdl = (u32 *)azx_dev->bdl.area;
2767 err = setup_bdle(chip, bufp, azx_dev, &bdl, 0, byte_size, 0);
2768 if (err < 0)
2769 goto error;
2770
2771 azx_setup_controller(chip, azx_dev);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002772 dsp_unlock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002773 return azx_dev->stream_tag;
2774
2775 error:
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002776 mark_pages_wc(chip, bufp, false);
2777 snd_dma_free_pages(bufp);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002778 err_alloc:
2779 spin_lock_irq(&chip->reg_lock);
2780 if (azx_dev->opened)
2781 *azx_dev = chip->saved_azx_dev;
2782 azx_dev->locked = 0;
2783 spin_unlock_irq(&chip->reg_lock);
2784 unlock:
2785 dsp_unlock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002786 return err;
2787}
2788
2789static void azx_load_dsp_trigger(struct hda_bus *bus, bool start)
2790{
2791 struct azx *chip = bus->private_data;
2792 struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
2793
2794 if (start)
2795 azx_stream_start(chip, azx_dev);
2796 else
2797 azx_stream_stop(chip, azx_dev);
2798 azx_dev->running = start;
2799}
2800
2801static void azx_load_dsp_cleanup(struct hda_bus *bus,
2802 struct snd_dma_buffer *dmab)
2803{
2804 struct azx *chip = bus->private_data;
2805 struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
2806
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002807 if (!dmab->area || !azx_dev->locked)
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002808 return;
2809
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002810 dsp_lock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002811 /* reset BDL address */
2812 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2813 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2814 azx_sd_writel(azx_dev, SD_CTL, 0);
2815 azx_dev->bufsize = 0;
2816 azx_dev->period_bytes = 0;
2817 azx_dev->format_val = 0;
2818
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002819 mark_pages_wc(chip, dmab, false);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002820 snd_dma_free_pages(dmab);
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002821 dmab->area = NULL;
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002822
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002823 spin_lock_irq(&chip->reg_lock);
2824 if (azx_dev->opened)
2825 *azx_dev = chip->saved_azx_dev;
2826 azx_dev->locked = 0;
2827 spin_unlock_irq(&chip->reg_lock);
2828 dsp_unlock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002829}
2830#endif /* CONFIG_SND_HDA_DSP_LOADER */
2831
Takashi Iwai83012a72012-08-24 18:38:08 +02002832#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002833/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002834static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002835{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002836 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002837
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002838 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2839 return;
2840
Takashi Iwai68467f52012-08-28 09:14:29 -07002841 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002842 pm_runtime_get_sync(&chip->pci->dev);
2843 else
2844 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002845}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002846
2847static DEFINE_MUTEX(card_list_lock);
2848static LIST_HEAD(card_list);
2849
2850static void azx_add_card_list(struct azx *chip)
2851{
2852 mutex_lock(&card_list_lock);
2853 list_add(&chip->list, &card_list);
2854 mutex_unlock(&card_list_lock);
2855}
2856
2857static void azx_del_card_list(struct azx *chip)
2858{
2859 mutex_lock(&card_list_lock);
2860 list_del_init(&chip->list);
2861 mutex_unlock(&card_list_lock);
2862}
2863
2864/* trigger power-save check at writing parameter */
2865static int param_set_xint(const char *val, const struct kernel_param *kp)
2866{
2867 struct azx *chip;
2868 struct hda_codec *c;
2869 int prev = power_save;
2870 int ret = param_set_int(val, kp);
2871
2872 if (ret || prev == power_save)
2873 return ret;
2874
2875 mutex_lock(&card_list_lock);
2876 list_for_each_entry(chip, &card_list, list) {
2877 if (!chip->bus || chip->disabled)
2878 continue;
2879 list_for_each_entry(c, &chip->bus->codec_list, list)
2880 snd_hda_power_sync(c);
2881 }
2882 mutex_unlock(&card_list_lock);
2883 return 0;
2884}
2885#else
2886#define azx_add_card_list(chip) /* NOP */
2887#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002888#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002889
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002890#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002891/*
2892 * power management
2893 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002894static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002895{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002896 struct pci_dev *pci = to_pci_dev(dev);
2897 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002898 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002899 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002900
Takashi Iwaic5c21522012-12-04 17:01:25 +01002901 if (chip->disabled)
2902 return 0;
2903
Takashi Iwai421a1252005-11-17 16:11:09 +01002904 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002905 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002906 list_for_each_entry(p, &chip->pcm_list, list)
2907 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002908 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002909 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002910 azx_stop_chip(chip);
Mengdong Lin3af3f352013-06-24 10:18:54 -04002911 azx_reset_link(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002912 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002913 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002914 chip->irq = -1;
2915 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002916 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002917 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002918 pci_disable_device(pci);
2919 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002920 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002921 return 0;
2922}
2923
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002924static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002926 struct pci_dev *pci = to_pci_dev(dev);
2927 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002928 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002929
Takashi Iwaic5c21522012-12-04 17:01:25 +01002930 if (chip->disabled)
2931 return 0;
2932
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002933 pci_set_power_state(pci, PCI_D0);
2934 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002935 if (pci_enable_device(pci) < 0) {
2936 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2937 "disabling device\n");
2938 snd_card_disconnect(card);
2939 return -EIO;
2940 }
2941 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002942 if (chip->msi)
2943 if (pci_enable_msi(pci) < 0)
2944 chip->msi = 0;
2945 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002946 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002947 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002948
Takashi Iwai7f308302012-05-08 16:52:23 +02002949 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002950
Linus Torvalds1da177e2005-04-16 15:20:36 -07002951 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002952 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002953 return 0;
2954}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002955#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2956
2957#ifdef CONFIG_PM_RUNTIME
2958static int azx_runtime_suspend(struct device *dev)
2959{
2960 struct snd_card *card = dev_get_drvdata(dev);
2961 struct azx *chip = card->private_data;
2962
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002963 azx_stop_chip(chip);
Mengdong Lin3af3f352013-06-24 10:18:54 -04002964 azx_reset_link(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002965 azx_clear_irq_pending(chip);
2966 return 0;
2967}
2968
2969static int azx_runtime_resume(struct device *dev)
2970{
2971 struct snd_card *card = dev_get_drvdata(dev);
2972 struct azx *chip = card->private_data;
2973
2974 azx_init_pci(chip);
2975 azx_init_chip(chip, 1);
2976 return 0;
2977}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01002978
2979static int azx_runtime_idle(struct device *dev)
2980{
2981 struct snd_card *card = dev_get_drvdata(dev);
2982 struct azx *chip = card->private_data;
2983
2984 if (!power_save_controller ||
2985 !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2986 return -EBUSY;
2987
2988 return 0;
2989}
2990
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002991#endif /* CONFIG_PM_RUNTIME */
2992
2993#ifdef CONFIG_PM
2994static const struct dev_pm_ops azx_pm = {
2995 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01002996 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002997};
2998
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002999#define AZX_PM_OPS &azx_pm
3000#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003001#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003002#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003003
3004
3005/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003006 * reboot notifier for hang-up problem at power-down
3007 */
3008static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
3009{
3010 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01003011 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003012 azx_stop_chip(chip);
3013 return NOTIFY_OK;
3014}
3015
3016static void azx_notifier_register(struct azx *chip)
3017{
3018 chip->reboot_notifier.notifier_call = azx_halt;
3019 register_reboot_notifier(&chip->reboot_notifier);
3020}
3021
3022static void azx_notifier_unregister(struct azx *chip)
3023{
3024 if (chip->reboot_notifier.notifier_call)
3025 unregister_reboot_notifier(&chip->reboot_notifier);
3026}
3027
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003028static int azx_first_init(struct azx *chip);
3029static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003030
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003031#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05003032static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003033
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003034static void azx_vs_set_state(struct pci_dev *pci,
3035 enum vga_switcheroo_state state)
3036{
3037 struct snd_card *card = pci_get_drvdata(pci);
3038 struct azx *chip = card->private_data;
3039 bool disabled;
3040
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003041 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003042 if (chip->init_failed)
3043 return;
3044
3045 disabled = (state == VGA_SWITCHEROO_OFF);
3046 if (chip->disabled == disabled)
3047 return;
3048
3049 if (!chip->bus) {
3050 chip->disabled = disabled;
3051 if (!disabled) {
3052 snd_printk(KERN_INFO SFX
3053 "%s: Start delayed initialization\n",
3054 pci_name(chip->pci));
3055 if (azx_first_init(chip) < 0 ||
3056 azx_probe_continue(chip) < 0) {
3057 snd_printk(KERN_ERR SFX
3058 "%s: initialization error\n",
3059 pci_name(chip->pci));
3060 chip->init_failed = true;
3061 }
3062 }
3063 } else {
3064 snd_printk(KERN_INFO SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003065 "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
3066 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003067 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003068 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003069 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02003070 if (snd_hda_lock_devices(chip->bus))
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003071 snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
3072 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003073 } else {
3074 snd_hda_unlock_devices(chip->bus);
3075 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003076 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003077 }
3078 }
3079}
3080
3081static bool azx_vs_can_switch(struct pci_dev *pci)
3082{
3083 struct snd_card *card = pci_get_drvdata(pci);
3084 struct azx *chip = card->private_data;
3085
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003086 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003087 if (chip->init_failed)
3088 return false;
3089 if (chip->disabled || !chip->bus)
3090 return true;
3091 if (snd_hda_lock_devices(chip->bus))
3092 return false;
3093 snd_hda_unlock_devices(chip->bus);
3094 return true;
3095}
3096
Bill Pembertone23e7a12012-12-06 12:35:10 -05003097static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003098{
3099 struct pci_dev *p = get_bound_vga(chip->pci);
3100 if (p) {
3101 snd_printk(KERN_INFO SFX
3102 "%s: Handle VGA-switcheroo audio client\n",
3103 pci_name(chip->pci));
3104 chip->use_vga_switcheroo = 1;
3105 pci_dev_put(p);
3106 }
3107}
3108
3109static const struct vga_switcheroo_client_ops azx_vs_ops = {
3110 .set_gpu_state = azx_vs_set_state,
3111 .can_switch = azx_vs_can_switch,
3112};
3113
Bill Pembertone23e7a12012-12-06 12:35:10 -05003114static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003115{
Takashi Iwai128960a2012-10-12 17:28:18 +02003116 int err;
3117
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003118 if (!chip->use_vga_switcheroo)
3119 return 0;
3120 /* FIXME: currently only handling DIS controller
3121 * is there any machine with two switchable HDMI audio controllers?
3122 */
Takashi Iwai128960a2012-10-12 17:28:18 +02003123 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003124 VGA_SWITCHEROO_DIS,
3125 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02003126 if (err < 0)
3127 return err;
3128 chip->vga_switcheroo_registered = 1;
3129 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003130}
3131#else
3132#define init_vga_switcheroo(chip) /* NOP */
3133#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003134#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003135#endif /* SUPPORT_VGA_SWITCHER */
3136
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003137/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003138 * destructor
3139 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003140static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003142 int i;
3143
Takashi Iwai65fcd412012-08-14 17:13:32 +02003144 azx_del_card_list(chip);
3145
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003146 azx_notifier_unregister(chip);
3147
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003148 chip->init_failed = 1; /* to be sure */
Daniel J Blueman44728e92012-12-18 23:59:33 +08003149 complete_all(&chip->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003150
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003151 if (use_vga_switcheroo(chip)) {
3152 if (chip->disabled && chip->bus)
3153 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02003154 if (chip->vga_switcheroo_registered)
3155 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003156 }
3157
Takashi Iwaice43fba2005-05-30 20:33:44 +02003158 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003159 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003160 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003161 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02003162 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003163 }
3164
Jeff Garzikf000fd82008-04-22 13:50:34 +02003165 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003166 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003167 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02003168 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02003169 if (chip->remap_addr)
3170 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003171
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003172 if (chip->azx_dev) {
3173 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003174 if (chip->azx_dev[i].bdl.area) {
3175 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003176 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003177 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003178 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003179 if (chip->rb.area) {
3180 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003181 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003182 }
3183 if (chip->posbuf.area) {
3184 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003185 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003186 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003187 if (chip->region_requested)
3188 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003189 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003190 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003191#ifdef CONFIG_SND_HDA_PATCH_LOADER
3192 if (chip->fw)
3193 release_firmware(chip->fw);
3194#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003195 kfree(chip);
3196
3197 return 0;
3198}
3199
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003200static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003201{
3202 return azx_free(device->device_data);
3203}
3204
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003205#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07003206/*
Takashi Iwai91219472012-04-26 12:13:25 +02003207 * Check of disabled HDMI controller by vga-switcheroo
3208 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003209static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02003210{
3211 struct pci_dev *p;
3212
3213 /* check only discrete GPU */
3214 switch (pci->vendor) {
3215 case PCI_VENDOR_ID_ATI:
3216 case PCI_VENDOR_ID_AMD:
3217 case PCI_VENDOR_ID_NVIDIA:
3218 if (pci->devfn == 1) {
3219 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
3220 pci->bus->number, 0);
3221 if (p) {
3222 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
3223 return p;
3224 pci_dev_put(p);
3225 }
3226 }
3227 break;
3228 }
3229 return NULL;
3230}
3231
Bill Pembertone23e7a12012-12-06 12:35:10 -05003232static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02003233{
3234 bool vga_inactive = false;
3235 struct pci_dev *p = get_bound_vga(pci);
3236
3237 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02003238 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02003239 vga_inactive = true;
3240 pci_dev_put(p);
3241 }
3242 return vga_inactive;
3243}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003244#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02003245
3246/*
Takashi Iwai3372a152007-02-01 15:46:50 +01003247 * white/black-listing for position_fix
3248 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003249static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02003250 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
3251 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01003252 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02003253 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04003254 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04003255 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04003256 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01003257 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04003258 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04003259 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01003260 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02003261 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04003262 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04003263 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01003264 {}
3265};
3266
Bill Pembertone23e7a12012-12-06 12:35:10 -05003267static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01003268{
3269 const struct snd_pci_quirk *q;
3270
Takashi Iwaic673ba12009-03-17 07:49:14 +01003271 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02003272 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003273 case POS_FIX_LPIB:
3274 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02003275 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003276 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003277 return fix;
3278 }
3279
Takashi Iwaic673ba12009-03-17 07:49:14 +01003280 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
3281 if (q) {
3282 printk(KERN_INFO
3283 "hda_intel: position_fix set to %d "
3284 "for device %04x:%04x\n",
3285 q->value, q->subvendor, q->subdevice);
3286 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01003287 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02003288
3289 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02003290 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003291 snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
David Henningssonbdd9ef22010-10-04 12:02:14 +02003292 return POS_FIX_VIACOMBO;
3293 }
Takashi Iwai9477c582011-05-25 09:11:37 +02003294 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003295 snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
Takashi Iwai9477c582011-05-25 09:11:37 +02003296 return POS_FIX_LPIB;
3297 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01003298 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01003299}
3300
3301/*
Takashi Iwai669ba272007-08-17 09:17:36 +02003302 * black-lists for probe_mask
3303 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003304static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02003305 /* Thinkpad often breaks the controller communication when accessing
3306 * to the non-working (or non-existing) modem codec slot.
3307 */
3308 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
3309 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
3310 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01003311 /* broken BIOS */
3312 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01003313 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
3314 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003315 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03003316 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003317 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02003318 /* WinFast VP200 H (Teradici) user reported broken communication */
3319 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02003320 {}
3321};
3322
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003323#define AZX_FORCE_CODEC_MASK 0x100
3324
Bill Pembertone23e7a12012-12-06 12:35:10 -05003325static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02003326{
3327 const struct snd_pci_quirk *q;
3328
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003329 chip->codec_probe_mask = probe_mask[dev];
3330 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02003331 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
3332 if (q) {
3333 printk(KERN_INFO
3334 "hda_intel: probe_mask set to 0x%x "
3335 "for device %04x:%04x\n",
3336 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003337 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02003338 }
3339 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003340
3341 /* check forced option */
3342 if (chip->codec_probe_mask != -1 &&
3343 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
3344 chip->codec_mask = chip->codec_probe_mask & 0xff;
3345 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
3346 chip->codec_mask);
3347 }
Takashi Iwai669ba272007-08-17 09:17:36 +02003348}
3349
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003350/*
Takashi Iwai716238552009-09-28 13:14:04 +02003351 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003352 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003353static struct snd_pci_quirk msi_black_list[] = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01003354 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01003355 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01003356 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01003357 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02003358 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003359 {}
3360};
3361
Bill Pembertone23e7a12012-12-06 12:35:10 -05003362static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003363{
3364 const struct snd_pci_quirk *q;
3365
Takashi Iwai716238552009-09-28 13:14:04 +02003366 if (enable_msi >= 0) {
3367 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003368 return;
Takashi Iwai716238552009-09-28 13:14:04 +02003369 }
3370 chip->msi = 1; /* enable MSI as default */
3371 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003372 if (q) {
3373 printk(KERN_INFO
3374 "hda_intel: msi for device %04x:%04x set to %d\n",
3375 q->subvendor, q->subdevice, q->value);
3376 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003377 return;
3378 }
3379
3380 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003381 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3382 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003383 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003384 }
3385}
3386
Takashi Iwaia1585d72011-12-14 09:27:04 +01003387/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003388static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01003389{
3390 bool snoop = chip->snoop;
3391
3392 switch (chip->driver_type) {
3393 case AZX_DRIVER_VIA:
3394 /* force to non-snoop mode for a new VIA controller
3395 * when BIOS is set
3396 */
3397 if (snoop) {
3398 u8 val;
3399 pci_read_config_byte(chip->pci, 0x42, &val);
3400 if (!(val & 0x80) && chip->pci->revision == 0x30)
3401 snoop = false;
3402 }
3403 break;
3404 case AZX_DRIVER_ATIHDMI_NS:
3405 /* new ATI HDMI requires non-snoop */
3406 snoop = false;
3407 break;
Takashi Iwaic1279f82013-02-07 17:36:22 +01003408 case AZX_DRIVER_CTHDA:
3409 snoop = false;
3410 break;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003411 }
3412
3413 if (snoop != chip->snoop) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003414 snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
3415 pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
Takashi Iwaia1585d72011-12-14 09:27:04 +01003416 chip->snoop = snoop;
3417 }
3418}
Takashi Iwai669ba272007-08-17 09:17:36 +02003419
3420/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003421 * constructor
3422 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003423static int azx_create(struct snd_card *card, struct pci_dev *pci,
3424 int dev, unsigned int driver_caps,
3425 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003426{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003427 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003428 .dev_free = azx_dev_free,
3429 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003430 struct azx *chip;
3431 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003432
3433 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003434
Pavel Machek927fc862006-08-31 17:03:43 +02003435 err = pci_enable_device(pci);
3436 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003437 return err;
3438
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003439 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003440 if (!chip) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003441 snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003442 pci_disable_device(pci);
3443 return -ENOMEM;
3444 }
3445
3446 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003447 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003448 chip->card = card;
3449 chip->pci = pci;
3450 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003451 chip->driver_caps = driver_caps;
3452 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003453 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003454 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003455 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003456 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003457 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003458 init_vga_switcheroo(chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003459 init_completion(&chip->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003460
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003461 chip->position_fix[0] = chip->position_fix[1] =
3462 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003463 /* combo mode uses LPIB for playback */
3464 if (chip->position_fix[0] == POS_FIX_COMBO) {
3465 chip->position_fix[0] = POS_FIX_LPIB;
3466 chip->position_fix[1] = POS_FIX_AUTO;
3467 }
3468
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003469 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003470
Takashi Iwai27346162006-01-12 18:28:44 +01003471 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003472 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003473 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003474
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003475 if (bdl_pos_adj[dev] < 0) {
3476 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003477 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003478 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003479 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003480 break;
3481 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003482 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003483 break;
3484 }
3485 }
3486
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003487 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3488 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003489 snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
3490 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003491 azx_free(chip);
3492 return err;
3493 }
3494
3495 *rchip = chip;
3496 return 0;
3497}
3498
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003499static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003500{
3501 int dev = chip->dev_index;
3502 struct pci_dev *pci = chip->pci;
3503 struct snd_card *card = chip->card;
3504 int i, err;
3505 unsigned short gcap;
3506
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003507#if BITS_PER_LONG != 64
3508 /* Fix up base address on ULI M5461 */
3509 if (chip->driver_type == AZX_DRIVER_ULI) {
3510 u16 tmp3;
3511 pci_read_config_word(pci, 0x40, &tmp3);
3512 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3513 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3514 }
3515#endif
3516
Pavel Machek927fc862006-08-31 17:03:43 +02003517 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003518 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003519 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003520 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521
Pavel Machek927fc862006-08-31 17:03:43 +02003522 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003523 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003524 if (chip->remap_addr == NULL) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003525 snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003526 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003527 }
3528
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003529 if (chip->msi)
3530 if (pci_enable_msi(pci) < 0)
3531 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003532
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003533 if (azx_acquire_irq(chip, 0) < 0)
3534 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003535
3536 pci_set_master(pci);
3537 synchronize_irq(chip->irq);
3538
Tobin Davisbcd72002008-01-15 11:23:55 +01003539 gcap = azx_readw(chip, GCAP);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003540 snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003541
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003542 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003543 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003544 struct pci_dev *p_smbus;
3545 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3546 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3547 NULL);
3548 if (p_smbus) {
3549 if (p_smbus->revision < 0x30)
3550 gcap &= ~ICH6_GCAP_64OK;
3551 pci_dev_put(p_smbus);
3552 }
3553 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003554
Takashi Iwai9477c582011-05-25 09:11:37 +02003555 /* disable 64bit DMA address on some devices */
3556 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003557 snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003558 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003559 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003560
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003561 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003562 if (align_buffer_size >= 0)
3563 chip->align_buffer_size = !!align_buffer_size;
3564 else {
3565 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3566 chip->align_buffer_size = 0;
3567 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3568 chip->align_buffer_size = 1;
3569 else
3570 chip->align_buffer_size = 1;
3571 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003572
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003573 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003574 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003575 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003576 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003577 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3578 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003579 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003580
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003581 /* read number of streams from GCAP register instead of using
3582 * hardcoded value
3583 */
3584 chip->capture_streams = (gcap >> 8) & 0x0f;
3585 chip->playback_streams = (gcap >> 12) & 0x0f;
3586 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003587 /* gcap didn't give any info, switching to old method */
3588
3589 switch (chip->driver_type) {
3590 case AZX_DRIVER_ULI:
3591 chip->playback_streams = ULI_NUM_PLAYBACK;
3592 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003593 break;
3594 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003595 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003596 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3597 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003598 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003599 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003600 default:
3601 chip->playback_streams = ICH6_NUM_PLAYBACK;
3602 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003603 break;
3604 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003605 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003606 chip->capture_index_offset = 0;
3607 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003608 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003609 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3610 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003611 if (!chip->azx_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003612 snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003613 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003614 }
3615
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003616 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaieb49faa2013-03-15 09:19:11 +01003617 dsp_lock_init(&chip->azx_dev[i]);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003618 /* allocate memory for the BDL for each stream */
3619 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3620 snd_dma_pci_data(chip->pci),
3621 BDL_SIZE, &chip->azx_dev[i].bdl);
3622 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003623 snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003624 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003625 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003626 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003627 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003628 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003629 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3630 snd_dma_pci_data(chip->pci),
3631 chip->num_streams * 8, &chip->posbuf);
3632 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003633 snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003634 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003635 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003636 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003637 /* allocate CORB/RIRB */
Takashi Iwai817408612009-05-26 15:22:00 +02003638 err = azx_alloc_cmd_io(chip);
3639 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003640 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003641
3642 /* initialize streams */
3643 azx_init_stream(chip);
3644
3645 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003646 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003647 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003648
3649 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003650 if (!chip->codec_mask) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003651 snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003652 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003653 }
3654
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003655 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003656 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3657 sizeof(card->shortname));
3658 snprintf(card->longname, sizeof(card->longname),
3659 "%s at 0x%lx irq %i",
3660 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003661
Linus Torvalds1da177e2005-04-16 15:20:36 -07003662 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003663}
3664
Takashi Iwaicb53c622007-08-10 17:21:45 +02003665static void power_down_all_codecs(struct azx *chip)
3666{
Takashi Iwai83012a72012-08-24 18:38:08 +02003667#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003668 /* The codecs were powered up in snd_hda_codec_new().
3669 * Now all initialization done, so turn them down if possible
3670 */
3671 struct hda_codec *codec;
3672 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3673 snd_hda_power_down(codec);
3674 }
3675#endif
3676}
3677
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003678#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003679/* callback from request_firmware_nowait() */
3680static void azx_firmware_cb(const struct firmware *fw, void *context)
3681{
3682 struct snd_card *card = context;
3683 struct azx *chip = card->private_data;
3684 struct pci_dev *pci = chip->pci;
3685
3686 if (!fw) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003687 snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
3688 pci_name(chip->pci));
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003689 goto error;
3690 }
3691
3692 chip->fw = fw;
3693 if (!chip->disabled) {
3694 /* continue probing */
3695 if (azx_probe_continue(chip))
3696 goto error;
3697 }
3698 return; /* OK */
3699
3700 error:
3701 snd_card_free(card);
3702 pci_set_drvdata(pci, NULL);
3703}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003704#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003705
Bill Pembertone23e7a12012-12-06 12:35:10 -05003706static int azx_probe(struct pci_dev *pci,
3707 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003708{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003709 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003710 struct snd_card *card;
3711 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003712 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003713 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003714
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003715 if (dev >= SNDRV_CARDS)
3716 return -ENODEV;
3717 if (!enable[dev]) {
3718 dev++;
3719 return -ENOENT;
3720 }
3721
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003722 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3723 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003724 snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003725 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003726 }
3727
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003728 snd_card_set_dev(card, &pci->dev);
3729
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003730 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003731 if (err < 0)
3732 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003733 card->private_data = chip;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003734
3735 pci_set_drvdata(pci, card);
3736
3737 err = register_vga_switcheroo(chip);
3738 if (err < 0) {
3739 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003740 "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003741 goto out_free;
3742 }
3743
3744 if (check_hdmi_disabled(pci)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003745 snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003746 pci_name(pci));
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003747 snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003748 chip->disabled = true;
3749 }
3750
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003751 probe_now = !chip->disabled;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003752 if (probe_now) {
3753 err = azx_first_init(chip);
3754 if (err < 0)
3755 goto out_free;
3756 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003757
Takashi Iwai4918cda2012-08-09 12:33:28 +02003758#ifdef CONFIG_SND_HDA_PATCH_LOADER
3759 if (patch[dev] && *patch[dev]) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003760 snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
3761 pci_name(pci), patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003762 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3763 &pci->dev, GFP_KERNEL, card,
3764 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003765 if (err < 0)
3766 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003767 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003768 }
3769#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3770
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003771 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003772 err = azx_probe_continue(chip);
3773 if (err < 0)
3774 goto out_free;
3775 }
3776
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003777 if (pci_dev_run_wake(pci))
3778 pm_runtime_put_noidle(&pci->dev);
3779
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003780 dev++;
Daniel J Blueman44728e92012-12-18 23:59:33 +08003781 complete_all(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003782 return 0;
3783
3784out_free:
3785 snd_card_free(card);
3786 return err;
3787}
3788
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003789static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003790{
3791 int dev = chip->dev_index;
3792 int err;
3793
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003794#ifdef CONFIG_SND_HDA_INPUT_BEEP
3795 chip->beep_mode = beep_mode[dev];
3796#endif
3797
Linus Torvalds1da177e2005-04-16 15:20:36 -07003798 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003799 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003800 if (err < 0)
3801 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003802#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003803 if (chip->fw) {
3804 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3805 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003806 if (err < 0)
3807 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003808#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02003809 release_firmware(chip->fw); /* no longer needed */
3810 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003811#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003812 }
3813#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003814 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003815 err = azx_codec_configure(chip);
3816 if (err < 0)
3817 goto out_free;
3818 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003819
3820 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003821 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003822 if (err < 0)
3823 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003824
3825 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003826 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003827 if (err < 0)
3828 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003829
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003830 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003831 if (err < 0)
3832 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003833
Takashi Iwaicb53c622007-08-10 17:21:45 +02003834 chip->running = 1;
3835 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003836 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003837 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003838
Takashi Iwai91219472012-04-26 12:13:25 +02003839 return 0;
3840
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003841out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003842 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003843 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003844}
3845
Bill Pembertone23e7a12012-12-06 12:35:10 -05003846static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003847{
Takashi Iwai91219472012-04-26 12:13:25 +02003848 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003849
3850 if (pci_dev_run_wake(pci))
3851 pm_runtime_get_noresume(&pci->dev);
3852
Takashi Iwai91219472012-04-26 12:13:25 +02003853 if (card)
3854 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003855}
3856
3857/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003858static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003859 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003860 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003861 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07003862 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003863 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003864 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003865 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003866 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003867 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003868 /* Lynx Point */
3869 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003870 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston884b0882013-02-08 17:29:40 -08003871 /* Wellsburg */
3872 { PCI_DEVICE(0x8086, 0x8d20),
3873 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3874 { PCI_DEVICE(0x8086, 0x8d21),
3875 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003876 /* Lynx Point-LP */
3877 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003878 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003879 /* Lynx Point-LP */
3880 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003881 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003882 /* Haswell */
Wang Xingchao4a7c5162013-02-01 22:42:19 +08003883 { PCI_DEVICE(0x8086, 0x0a0c),
3884 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003885 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003886 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003887 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003888 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003889 /* 5 Series/3400 */
3890 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2c1350f2013-02-14 09:44:55 +01003891 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Takashi Iwaif748abc2013-01-29 10:12:23 +01003892 /* Poulsbo */
Takashi Iwai9477c582011-05-25 09:11:37 +02003893 { PCI_DEVICE(0x8086, 0x811b),
Takashi Iwaif748abc2013-01-29 10:12:23 +01003894 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
3895 /* Oaktrail */
Li Peng09904b92011-12-28 15:17:26 +00003896 { PCI_DEVICE(0x8086, 0x080a),
Takashi Iwaif748abc2013-01-29 10:12:23 +01003897 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Chew, Chiau Eee44007e2013-05-16 15:36:12 +08003898 /* BayTrail */
3899 { PCI_DEVICE(0x8086, 0x0f04),
3900 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
David Henningsson645e9032011-12-14 15:52:30 +08003901 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003902 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003903 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3904 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003905 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003906 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3907 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003908 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003909 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3910 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003911 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003912 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3913 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003914 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003915 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3916 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003917 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003918 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3919 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003920 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003921 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3922 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003923 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003924 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3925 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003926 /* Generic Intel */
3927 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3928 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3929 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003930 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003931 /* ATI SB 450/600/700/800/900 */
3932 { PCI_DEVICE(0x1002, 0x437b),
3933 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3934 { PCI_DEVICE(0x1002, 0x4383),
3935 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3936 /* AMD Hudson */
3937 { PCI_DEVICE(0x1022, 0x780d),
3938 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003939 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003940 { PCI_DEVICE(0x1002, 0x793b),
3941 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3942 { PCI_DEVICE(0x1002, 0x7919),
3943 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3944 { PCI_DEVICE(0x1002, 0x960f),
3945 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3946 { PCI_DEVICE(0x1002, 0x970f),
3947 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3948 { PCI_DEVICE(0x1002, 0xaa00),
3949 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3950 { PCI_DEVICE(0x1002, 0xaa08),
3951 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3952 { PCI_DEVICE(0x1002, 0xaa10),
3953 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3954 { PCI_DEVICE(0x1002, 0xaa18),
3955 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3956 { PCI_DEVICE(0x1002, 0xaa20),
3957 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3958 { PCI_DEVICE(0x1002, 0xaa28),
3959 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3960 { PCI_DEVICE(0x1002, 0xaa30),
3961 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3962 { PCI_DEVICE(0x1002, 0xaa38),
3963 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3964 { PCI_DEVICE(0x1002, 0xaa40),
3965 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3966 { PCI_DEVICE(0x1002, 0xaa48),
3967 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003968 { PCI_DEVICE(0x1002, 0x9902),
3969 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3970 { PCI_DEVICE(0x1002, 0xaaa0),
3971 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3972 { PCI_DEVICE(0x1002, 0xaaa8),
3973 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3974 { PCI_DEVICE(0x1002, 0xaab0),
3975 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003976 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003977 { PCI_DEVICE(0x1106, 0x3288),
3978 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003979 /* VIA GFX VT7122/VX900 */
3980 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3981 /* VIA GFX VT6122/VX11 */
3982 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003983 /* SIS966 */
3984 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3985 /* ULI M5461 */
3986 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3987 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003988 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3989 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3990 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003991 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003992 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003993 { PCI_DEVICE(0x6549, 0x1200),
3994 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07003995 { PCI_DEVICE(0x6549, 0x2200),
3996 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003997 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003998 /* CTHDA chips */
3999 { PCI_DEVICE(0x1102, 0x0010),
4000 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
4001 { PCI_DEVICE(0x1102, 0x0012),
4002 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02004003#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
4004 /* the following entry conflicts with snd-ctxfi driver,
4005 * as ctxfi driver mutates from HD-audio to native mode with
4006 * a special command sequence.
4007 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02004008 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
4009 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
4010 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02004011 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01004012 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02004013#else
4014 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02004015 { PCI_DEVICE(0x1102, 0x0009),
4016 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01004017 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02004018#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03004019 /* Vortex86MX */
4020 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01004021 /* VMware HDAudio */
4022 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08004023 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01004024 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
4025 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
4026 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02004027 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08004028 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
4029 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
4030 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02004031 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004032 { 0, }
4033};
4034MODULE_DEVICE_TABLE(pci, azx_ids);
4035
4036/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02004037static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02004038 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004039 .id_table = azx_ids,
4040 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05004041 .remove = azx_remove,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02004042 .driver = {
4043 .pm = AZX_PM_OPS,
4044 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004045};
4046
Takashi Iwaie9f66d92012-04-24 12:25:00 +02004047module_pci_driver(azx_driver);