blob: af624039c0a8c8e8c183819a6ee582e0f266eadc [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volam40263822014-02-12 16:09:07 +05302 * Copyright (C) 2005 - 2014 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18/*
19 * The driver sends configuration and managements command requests to the
20 * firmware in the BE. These requests are communicated to the processor
21 * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
22 * WRB inside a MAILBOX.
23 * The commands are serviced by the ARM processor in the BladeEngine's MPU.
24 */
25
26struct be_sge {
27 u32 pa_lo;
28 u32 pa_hi;
29 u32 len;
30};
31
32#define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
33#define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
34#define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
35struct be_mcc_wrb {
36 u32 embedded; /* dword 0 */
37 u32 payload_length; /* dword 1 */
38 u32 tag0; /* dword 2 */
39 u32 tag1; /* dword 3 */
40 u32 rsvd; /* dword 4 */
41 union {
42 u8 embedded_payload[236]; /* used by embedded cmds */
43 struct be_sge sgl[19]; /* used by non-embedded cmds */
44 } payload;
45};
46
47#define CQE_FLAGS_VALID_MASK (1 << 31)
48#define CQE_FLAGS_ASYNC_MASK (1 << 30)
49#define CQE_FLAGS_COMPLETED_MASK (1 << 28)
50#define CQE_FLAGS_CONSUMED_MASK (1 << 27)
51
52/* Completion Status */
Kalesh AP4c600052014-05-30 19:06:26 +053053enum mcc_base_status {
Sathya Perla2b3f2912011-06-29 23:32:56 +000054 MCC_STATUS_SUCCESS = 0,
55 MCC_STATUS_FAILED = 1,
56 MCC_STATUS_ILLEGAL_REQUEST = 2,
57 MCC_STATUS_ILLEGAL_FIELD = 3,
58 MCC_STATUS_INSUFFICIENT_BUFFER = 4,
59 MCC_STATUS_UNAUTHORIZED_REQUEST = 5,
Ajit Khaparde49643842009-10-05 02:22:05 +000060 MCC_STATUS_NOT_SUPPORTED = 66
Sathya Perla6b7c5b92009-03-11 23:32:03 -070061};
62
Kalesh AP4c600052014-05-30 19:06:26 +053063/* Additional status */
64enum mcc_addl_status {
65 MCC_ADDL_STATUS_INSUFFICIENT_RESOURCES = 0x16,
66 MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH = 0x4d,
67 MCC_ADDL_STATUS_TOO_MANY_INTERFACES = 0x4a
68};
Ajit Khaparded9d604f2013-09-27 15:17:58 -050069
Kalesh AP4c600052014-05-30 19:06:26 +053070#define CQE_BASE_STATUS_MASK 0xFFFF
71#define CQE_BASE_STATUS_SHIFT 0 /* bits 0 - 15 */
72#define CQE_ADDL_STATUS_MASK 0xFF
73#define CQE_ADDL_STATUS_SHIFT 16 /* bits 16 - 31 */
74
75#define base_status(status) \
76 ((enum mcc_base_status) \
77 (status > 0 ? (status & CQE_BASE_STATUS_MASK) : 0))
78#define addl_status(status) \
79 ((enum mcc_addl_status) \
80 (status > 0 ? (status >> CQE_ADDL_STATUS_SHIFT) & \
81 CQE_ADDL_STATUS_MASK : 0))
Sathya Perla6b7c5b92009-03-11 23:32:03 -070082
Sathya Perlaefd2e402009-07-27 22:53:10 +000083struct be_mcc_compl {
Sathya Perla6b7c5b92009-03-11 23:32:03 -070084 u32 status; /* dword 0 */
85 u32 tag0; /* dword 1 */
86 u32 tag1; /* dword 2 */
87 u32 flags; /* dword 3 */
88};
89
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000090/* When the async bit of mcc_compl is set, the last 4 bytes of
91 * mcc_compl is interpreted as follows:
92 */
93#define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
94#define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
Somnath Koturcc4ce022010-10-21 07:11:14 -070095#define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
96#define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000097#define ASYNC_EVENT_CODE_LINK_STATE 0x1
Somnath Koturcc4ce022010-10-21 07:11:14 -070098#define ASYNC_EVENT_CODE_GRP_5 0x5
99#define ASYNC_EVENT_QOS_SPEED 0x1
100#define ASYNC_EVENT_COS_PRIORITY 0x2
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000101#define ASYNC_EVENT_PVID_STATE 0x3
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000102#define ASYNC_EVENT_CODE_QNQ 0x6
103#define ASYNC_DEBUG_EVENT_TYPE_QNQ 1
104
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000105struct be_async_event_trailer {
106 u32 code;
107};
108
109enum {
Sathya Perlaea172a02011-08-02 19:57:42 +0000110 LINK_DOWN = 0x0,
111 LINK_UP = 0x1
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000112};
Sathya Perlaea172a02011-08-02 19:57:42 +0000113#define LINK_STATUS_MASK 0x1
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000114#define LOGICAL_LINK_STATUS_MASK 0x2
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000115
116/* When the event code of an async trailer is link-state, the mcc_compl
117 * must be interpreted as follows
118 */
119struct be_async_event_link_state {
120 u8 physical_port;
121 u8 port_link_status;
122 u8 port_duplex;
123 u8 port_speed;
124 u8 port_fault;
125 u8 rsvd0[7];
126 struct be_async_event_trailer trailer;
127} __packed;
128
Somnath Koturcc4ce022010-10-21 07:11:14 -0700129/* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
130 * the mcc_compl must be interpreted as follows
131 */
132struct be_async_event_grp5_qos_link_speed {
133 u8 physical_port;
134 u8 rsvd[5];
135 u16 qos_link_speed;
136 u32 event_tag;
137 struct be_async_event_trailer trailer;
138} __packed;
139
140/* When the event code of an async trailer is GRP5 and event type is
141 * CoS-Priority, the mcc_compl must be interpreted as follows
142 */
143struct be_async_event_grp5_cos_priority {
144 u8 physical_port;
145 u8 available_priority_bmap;
146 u8 reco_default_priority;
147 u8 valid;
148 u8 rsvd0;
149 u8 event_tag;
150 struct be_async_event_trailer trailer;
151} __packed;
152
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000153/* When the event code of an async trailer is GRP5 and event type is
154 * PVID state, the mcc_compl must be interpreted as follows
155 */
156struct be_async_event_grp5_pvid_state {
157 u8 enabled;
158 u8 rsvd0;
159 u16 tag;
160 u32 event_tag;
161 u32 rsvd1;
162 struct be_async_event_trailer trailer;
163} __packed;
164
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000165/* async event indicating outer VLAN tag in QnQ */
166struct be_async_event_qnq {
167 u8 valid; /* Indicates if outer VLAN is valid */
168 u8 rsvd0;
169 u16 vlan_tag;
170 u32 event_tag;
171 u8 rsvd1[4];
172 struct be_async_event_trailer trailer;
173} __packed;
174
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700175struct be_mcc_mailbox {
176 struct be_mcc_wrb wrb;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000177 struct be_mcc_compl compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700178};
179
180#define CMD_SUBSYSTEM_COMMON 0x1
181#define CMD_SUBSYSTEM_ETH 0x3
Suresh Rff33a6e2009-12-03 16:15:52 -0800182#define CMD_SUBSYSTEM_LOWLEVEL 0xb
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700183
184#define OPCODE_COMMON_NTWK_MAC_QUERY 1
185#define OPCODE_COMMON_NTWK_MAC_SET 2
186#define OPCODE_COMMON_NTWK_MULTICAST_SET 3
187#define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
188#define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -0800189#define OPCODE_COMMON_READ_FLASHROM 6
Ajit Khaparde84517482009-09-04 03:12:16 +0000190#define OPCODE_COMMON_WRITE_FLASHROM 7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700191#define OPCODE_COMMON_CQ_CREATE 12
192#define OPCODE_COMMON_EQ_CREATE 13
Somnath Koturcc4ce022010-10-21 07:11:14 -0700193#define OPCODE_COMMON_MCC_CREATE 21
Ajit Khapardee1d18732010-07-23 01:52:13 +0000194#define OPCODE_COMMON_SET_QOS 28
Somnath Koturcc4ce022010-10-21 07:11:14 -0700195#define OPCODE_COMMON_MCC_CREATE_EXT 90
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -0800196#define OPCODE_COMMON_SEEPROM_READ 30
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000197#define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700198#define OPCODE_COMMON_NTWK_RX_FILTER 34
199#define OPCODE_COMMON_GET_FW_VERSION 35
200#define OPCODE_COMMON_SET_FLOW_CONTROL 36
201#define OPCODE_COMMON_GET_FLOW_CONTROL 37
202#define OPCODE_COMMON_SET_FRAME_SIZE 39
203#define OPCODE_COMMON_MODIFY_EQ_DELAY 41
204#define OPCODE_COMMON_FIRMWARE_CONFIG 42
205#define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
206#define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
Sathya Perla5fb379e2009-06-18 00:02:59 +0000207#define OPCODE_COMMON_MCC_DESTROY 53
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700208#define OPCODE_COMMON_CQ_DESTROY 54
209#define OPCODE_COMMON_EQ_DESTROY 55
210#define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
211#define OPCODE_COMMON_NTWK_PMAC_ADD 59
212#define OPCODE_COMMON_NTWK_PMAC_DEL 60
sarveshwarb14074ea2009-08-05 13:05:24 -0700213#define OPCODE_COMMON_FUNCTION_RESET 61
Somnath Kotur311fddc2011-03-16 21:22:43 +0000214#define OPCODE_COMMON_MANAGE_FAT 68
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -0700215#define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
216#define OPCODE_COMMON_GET_BEACON_STATE 70
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700217#define OPCODE_COMMON_READ_TRANSRECV_DATA 73
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +0000218#define OPCODE_COMMON_GET_PORT_NAME 77
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530219#define OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG 80
Somnath Kotur68c45a22013-03-14 02:42:07 +0000220#define OPCODE_COMMON_SET_INTERRUPT_ENABLE 89
Sathya Perla04a06022013-07-23 15:25:00 +0530221#define OPCODE_COMMON_SET_FN_PRIVILEGES 100
Ajit Khapardeee3cb622010-07-01 03:51:00 +0000222#define OPCODE_COMMON_GET_PHY_DETAILS 102
Sathya Perla2e588f82011-03-11 02:49:26 +0000223#define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000224#define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
Somnath Kotur941a77d2012-05-17 22:59:03 +0000225#define OPCODE_COMMON_GET_EXT_FAT_CAPABILITES 125
226#define OPCODE_COMMON_SET_EXT_FAT_CAPABILITES 126
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000227#define OPCODE_COMMON_GET_MAC_LIST 147
228#define OPCODE_COMMON_SET_MAC_LIST 148
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000229#define OPCODE_COMMON_GET_HSW_CONFIG 152
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +0000230#define OPCODE_COMMON_GET_FUNC_CONFIG 160
231#define OPCODE_COMMON_GET_PROFILE_CONFIG 164
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000232#define OPCODE_COMMON_SET_PROFILE_CONFIG 165
Vasundhara Volam542963b2014-01-15 13:23:33 +0530233#define OPCODE_COMMON_GET_ACTIVE_PROFILE 167
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000234#define OPCODE_COMMON_SET_HSW_CONFIG 153
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000235#define OPCODE_COMMON_GET_FN_PRIVILEGES 170
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +0000236#define OPCODE_COMMON_READ_OBJECT 171
Shripad Nunjundarao485bf562011-05-16 07:36:59 +0000237#define OPCODE_COMMON_WRITE_OBJECT 172
Sathya Perlaa4018012014-03-27 10:46:18 +0530238#define OPCODE_COMMON_MANAGE_IFACE_FILTERS 193
Sathya Perla4c876612013-02-03 20:30:11 +0000239#define OPCODE_COMMON_GET_IFACE_LIST 194
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +0000240#define OPCODE_COMMON_ENABLE_DISABLE_VF 196
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700241
Sathya Perla3abcded2010-10-03 22:12:27 -0700242#define OPCODE_ETH_RSS_CONFIG 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700243#define OPCODE_ETH_ACPI_CONFIG 2
244#define OPCODE_ETH_PROMISCUOUS 3
245#define OPCODE_ETH_GET_STATISTICS 4
246#define OPCODE_ETH_TX_CREATE 7
247#define OPCODE_ETH_RX_CREATE 8
248#define OPCODE_ETH_TX_DESTROY 9
249#define OPCODE_ETH_RX_DESTROY 10
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000250#define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
Selvin Xavier005d5692011-05-16 07:36:35 +0000251#define OPCODE_ETH_GET_PPORT_STATS 18
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700252
Suresh Rff33a6e2009-12-03 16:15:52 -0800253#define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
254#define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
Sarveshwar Bandifced9992009-12-23 04:41:44 +0000255#define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
Suresh Rff33a6e2009-12-03 16:15:52 -0800256
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700257struct be_cmd_req_hdr {
258 u8 opcode; /* dword 0 */
259 u8 subsystem; /* dword 0 */
260 u8 port_number; /* dword 0 */
261 u8 domain; /* dword 0 */
262 u32 timeout; /* dword 1 */
263 u32 request_length; /* dword 2 */
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000264 u8 version; /* dword 3 */
265 u8 rsvd[3]; /* dword 3 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700266};
267
268#define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
269#define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
270struct be_cmd_resp_hdr {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000271 u8 opcode; /* dword 0 */
272 u8 subsystem; /* dword 0 */
273 u8 rsvd[2]; /* dword 0 */
Kalesh AP4c600052014-05-30 19:06:26 +0530274 u8 base_status; /* dword 1 */
275 u8 addl_status; /* dword 1 */
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000276 u8 rsvd1[2]; /* dword 1 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700277 u32 response_length; /* dword 2 */
278 u32 actual_resp_len; /* dword 3 */
279};
280
281struct phys_addr {
282 u32 lo;
283 u32 hi;
284};
285
286/**************************
287 * BE Command definitions *
288 **************************/
289
290/* Pseudo amap definition in which each bit of the actual structure is defined
291 * as a byte: used to calculate offset/shift/mask of each field */
292struct amap_eq_context {
293 u8 cidx[13]; /* dword 0*/
294 u8 rsvd0[3]; /* dword 0*/
295 u8 epidx[13]; /* dword 0*/
296 u8 valid; /* dword 0*/
297 u8 rsvd1; /* dword 0*/
298 u8 size; /* dword 0*/
299 u8 pidx[13]; /* dword 1*/
300 u8 rsvd2[3]; /* dword 1*/
301 u8 pd[10]; /* dword 1*/
302 u8 count[3]; /* dword 1*/
303 u8 solevent; /* dword 1*/
304 u8 stalled; /* dword 1*/
305 u8 armed; /* dword 1*/
306 u8 rsvd3[4]; /* dword 2*/
307 u8 func[8]; /* dword 2*/
308 u8 rsvd4; /* dword 2*/
309 u8 delaymult[10]; /* dword 2*/
310 u8 rsvd5[2]; /* dword 2*/
311 u8 phase[2]; /* dword 2*/
312 u8 nodelay; /* dword 2*/
313 u8 rsvd6[4]; /* dword 2*/
314 u8 rsvd7[32]; /* dword 3*/
315} __packed;
316
317struct be_cmd_req_eq_create {
318 struct be_cmd_req_hdr hdr;
319 u16 num_pages; /* sword */
320 u16 rsvd0; /* sword */
321 u8 context[sizeof(struct amap_eq_context) / 8];
322 struct phys_addr pages[8];
323} __packed;
324
325struct be_cmd_resp_eq_create {
326 struct be_cmd_resp_hdr resp_hdr;
327 u16 eq_id; /* sword */
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530328 u16 msix_idx; /* available only in v2 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700329} __packed;
330
331/******************** Mac query ***************************/
332enum {
333 MAC_ADDRESS_TYPE_STORAGE = 0x0,
334 MAC_ADDRESS_TYPE_NETWORK = 0x1,
335 MAC_ADDRESS_TYPE_PD = 0x2,
336 MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
337};
338
339struct mac_addr {
340 u16 size_of_struct;
341 u8 addr[ETH_ALEN];
342} __packed;
343
344struct be_cmd_req_mac_query {
345 struct be_cmd_req_hdr hdr;
346 u8 type;
347 u8 permanent;
348 u16 if_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000349 u32 pmac_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700350} __packed;
351
352struct be_cmd_resp_mac_query {
353 struct be_cmd_resp_hdr hdr;
354 struct mac_addr mac;
355};
356
357/******************** PMac Add ***************************/
358struct be_cmd_req_pmac_add {
359 struct be_cmd_req_hdr hdr;
360 u32 if_id;
361 u8 mac_address[ETH_ALEN];
362 u8 rsvd0[2];
363} __packed;
364
365struct be_cmd_resp_pmac_add {
366 struct be_cmd_resp_hdr hdr;
367 u32 pmac_id;
368};
369
370/******************** PMac Del ***************************/
371struct be_cmd_req_pmac_del {
372 struct be_cmd_req_hdr hdr;
373 u32 if_id;
374 u32 pmac_id;
375};
376
377/******************** Create CQ ***************************/
378/* Pseudo amap definition in which each bit of the actual structure is defined
379 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000380struct amap_cq_context_be {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700381 u8 cidx[11]; /* dword 0*/
382 u8 rsvd0; /* dword 0*/
383 u8 coalescwm[2]; /* dword 0*/
384 u8 nodelay; /* dword 0*/
385 u8 epidx[11]; /* dword 0*/
386 u8 rsvd1; /* dword 0*/
387 u8 count[2]; /* dword 0*/
388 u8 valid; /* dword 0*/
389 u8 solevent; /* dword 0*/
390 u8 eventable; /* dword 0*/
391 u8 pidx[11]; /* dword 1*/
392 u8 rsvd2; /* dword 1*/
393 u8 pd[10]; /* dword 1*/
394 u8 eqid[8]; /* dword 1*/
395 u8 stalled; /* dword 1*/
396 u8 armed; /* dword 1*/
397 u8 rsvd3[4]; /* dword 2*/
398 u8 func[8]; /* dword 2*/
399 u8 rsvd4[20]; /* dword 2*/
400 u8 rsvd5[32]; /* dword 3*/
401} __packed;
402
Ajit Khapardebbdc42f2013-05-01 09:37:17 +0000403struct amap_cq_context_v2 {
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000404 u8 rsvd0[12]; /* dword 0*/
405 u8 coalescwm[2]; /* dword 0*/
406 u8 nodelay; /* dword 0*/
407 u8 rsvd1[12]; /* dword 0*/
408 u8 count[2]; /* dword 0*/
409 u8 valid; /* dword 0*/
410 u8 rsvd2; /* dword 0*/
411 u8 eventable; /* dword 0*/
412 u8 eqid[16]; /* dword 1*/
413 u8 rsvd3[15]; /* dword 1*/
414 u8 armed; /* dword 1*/
415 u8 rsvd4[32]; /* dword 2*/
416 u8 rsvd5[32]; /* dword 3*/
417} __packed;
418
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700419struct be_cmd_req_cq_create {
420 struct be_cmd_req_hdr hdr;
421 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000422 u8 page_size;
423 u8 rsvd0;
424 u8 context[sizeof(struct amap_cq_context_be) / 8];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700425 struct phys_addr pages[8];
426} __packed;
427
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000428
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700429struct be_cmd_resp_cq_create {
430 struct be_cmd_resp_hdr hdr;
431 u16 cq_id;
432 u16 rsvd0;
433} __packed;
434
Somnath Kotur311fddc2011-03-16 21:22:43 +0000435struct be_cmd_req_get_fat {
436 struct be_cmd_req_hdr hdr;
437 u32 fat_operation;
438 u32 read_log_offset;
439 u32 read_log_length;
440 u32 data_buffer_size;
441 u32 data_buffer[1];
442} __packed;
443
444struct be_cmd_resp_get_fat {
445 struct be_cmd_resp_hdr hdr;
446 u32 log_size;
447 u32 read_log_length;
448 u32 rsvd[2];
449 u32 data_buffer[1];
450} __packed;
451
452
Sathya Perla5fb379e2009-06-18 00:02:59 +0000453/******************** Create MCCQ ***************************/
454/* Pseudo amap definition in which each bit of the actual structure is defined
455 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000456struct amap_mcc_context_be {
Sathya Perla5fb379e2009-06-18 00:02:59 +0000457 u8 con_index[14];
458 u8 rsvd0[2];
459 u8 ring_size[4];
460 u8 fetch_wrb;
461 u8 fetch_r2t;
462 u8 cq_id[10];
463 u8 prod_index[14];
464 u8 fid[8];
465 u8 pdid[9];
466 u8 valid;
467 u8 rsvd1[32];
468 u8 rsvd2[32];
469} __packed;
470
Vasundhara Volam666d39c2014-01-15 13:23:31 +0530471struct amap_mcc_context_v1 {
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000472 u8 async_cq_id[16];
473 u8 ring_size[4];
474 u8 rsvd0[12];
475 u8 rsvd1[31];
476 u8 valid;
477 u8 async_cq_valid[1];
478 u8 rsvd2[31];
479 u8 rsvd3[32];
480} __packed;
481
Sathya Perla5fb379e2009-06-18 00:02:59 +0000482struct be_cmd_req_mcc_create {
483 struct be_cmd_req_hdr hdr;
484 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000485 u16 cq_id;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000486 u8 context[sizeof(struct amap_mcc_context_be) / 8];
487 struct phys_addr pages[8];
488} __packed;
489
490struct be_cmd_req_mcc_ext_create {
491 struct be_cmd_req_hdr hdr;
492 u16 num_pages;
493 u16 cq_id;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700494 u32 async_event_bitmap[1];
Vasundhara Volam666d39c2014-01-15 13:23:31 +0530495 u8 context[sizeof(struct amap_mcc_context_v1) / 8];
Sathya Perla5fb379e2009-06-18 00:02:59 +0000496 struct phys_addr pages[8];
497} __packed;
498
499struct be_cmd_resp_mcc_create {
500 struct be_cmd_resp_hdr hdr;
501 u16 id;
502 u16 rsvd0;
503} __packed;
504
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700505/******************** Create TxQ ***************************/
506#define BE_ETH_TX_RING_TYPE_STANDARD 2
507#define BE_ULP1_NUM 1
508
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700509struct be_cmd_req_eth_tx_create {
510 struct be_cmd_req_hdr hdr;
511 u8 num_pages;
512 u8 ulp_num;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000513 u16 type;
514 u16 if_id;
515 u8 queue_size;
516 u8 rsvd0;
517 u32 rsvd1;
518 u16 cq_id;
519 u16 rsvd2;
520 u32 rsvd3[13];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700521 struct phys_addr pages[8];
522} __packed;
523
524struct be_cmd_resp_eth_tx_create {
525 struct be_cmd_resp_hdr hdr;
526 u16 cid;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000527 u16 rid;
528 u32 db_offset;
529 u32 rsvd0[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700530} __packed;
531
532/******************** Create RxQ ***************************/
533struct be_cmd_req_eth_rx_create {
534 struct be_cmd_req_hdr hdr;
535 u16 cq_id;
536 u8 frag_size;
537 u8 num_pages;
538 struct phys_addr pages[2];
539 u32 interface_id;
540 u16 max_frame_size;
541 u16 rsvd0;
542 u32 rss_queue;
543} __packed;
544
545struct be_cmd_resp_eth_rx_create {
546 struct be_cmd_resp_hdr hdr;
547 u16 id;
Sathya Perla3abcded2010-10-03 22:12:27 -0700548 u8 rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700549 u8 rsvd0;
550} __packed;
551
552/******************** Q Destroy ***************************/
553/* Type of Queue to be destroyed */
554enum {
555 QTYPE_EQ = 1,
556 QTYPE_CQ,
557 QTYPE_TXQ,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000558 QTYPE_RXQ,
559 QTYPE_MCCQ
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700560};
561
562struct be_cmd_req_q_destroy {
563 struct be_cmd_req_hdr hdr;
564 u16 id;
565 u16 bypass_flush; /* valid only for rx q destroy */
566} __packed;
567
568/************ I/f Create (it's actually I/f Config Create)**********/
569
570/* Capability flags for the i/f */
571enum be_if_flags {
572 BE_IF_FLAGS_RSS = 0x4,
573 BE_IF_FLAGS_PROMISCUOUS = 0x8,
574 BE_IF_FLAGS_BROADCAST = 0x10,
575 BE_IF_FLAGS_UNTAGGED = 0x20,
576 BE_IF_FLAGS_ULP = 0x40,
577 BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
578 BE_IF_FLAGS_VLAN = 0x100,
579 BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
580 BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
Padmanabh Ratnakarf21b5382011-03-07 03:09:36 +0000581 BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
582 BE_IF_FLAGS_MULTICAST = 0x1000
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700583};
584
Sarveshwar Bandi3da988c2013-08-14 13:21:47 +0530585#define BE_IF_CAP_FLAGS_WANT (BE_IF_FLAGS_RSS | BE_IF_FLAGS_PROMISCUOUS |\
586 BE_IF_FLAGS_BROADCAST | BE_IF_FLAGS_VLAN_PROMISCUOUS |\
587 BE_IF_FLAGS_VLAN | BE_IF_FLAGS_MCAST_PROMISCUOUS |\
588 BE_IF_FLAGS_PASS_L3L4_ERRORS | BE_IF_FLAGS_MULTICAST |\
589 BE_IF_FLAGS_UNTAGGED)
590
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700591/* An RX interface is an object with one or more MAC addresses and
592 * filtering capabilities. */
593struct be_cmd_req_if_create {
594 struct be_cmd_req_hdr hdr;
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200595 u32 version; /* ignore currently */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700596 u32 capability_flags;
597 u32 enable_flags;
598 u8 mac_addr[ETH_ALEN];
599 u8 rsvd0;
600 u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
601 u32 vlan_tag; /* not used currently */
602} __packed;
603
604struct be_cmd_resp_if_create {
605 struct be_cmd_resp_hdr hdr;
606 u32 interface_id;
607 u32 pmac_id;
608};
609
610/****** I/f Destroy(it's actually I/f Config Destroy )**********/
611struct be_cmd_req_if_destroy {
612 struct be_cmd_req_hdr hdr;
613 u32 interface_id;
614};
615
616/*************** HW Stats Get **********************************/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000617struct be_port_rxf_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700618 u32 rx_bytes_lsd; /* dword 0*/
619 u32 rx_bytes_msd; /* dword 1*/
620 u32 rx_total_frames; /* dword 2*/
621 u32 rx_unicast_frames; /* dword 3*/
622 u32 rx_multicast_frames; /* dword 4*/
623 u32 rx_broadcast_frames; /* dword 5*/
624 u32 rx_crc_errors; /* dword 6*/
625 u32 rx_alignment_symbol_errors; /* dword 7*/
626 u32 rx_pause_frames; /* dword 8*/
627 u32 rx_control_frames; /* dword 9*/
628 u32 rx_in_range_errors; /* dword 10*/
629 u32 rx_out_range_errors; /* dword 11*/
630 u32 rx_frame_too_long; /* dword 12*/
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000631 u32 rx_address_filtered; /* dword 13*/
632 u32 rx_vlan_filtered; /* dword 14*/
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700633 u32 rx_dropped_too_small; /* dword 15*/
634 u32 rx_dropped_too_short; /* dword 16*/
635 u32 rx_dropped_header_too_small; /* dword 17*/
636 u32 rx_dropped_tcp_length; /* dword 18*/
637 u32 rx_dropped_runt; /* dword 19*/
638 u32 rx_64_byte_packets; /* dword 20*/
639 u32 rx_65_127_byte_packets; /* dword 21*/
640 u32 rx_128_256_byte_packets; /* dword 22*/
641 u32 rx_256_511_byte_packets; /* dword 23*/
642 u32 rx_512_1023_byte_packets; /* dword 24*/
643 u32 rx_1024_1518_byte_packets; /* dword 25*/
644 u32 rx_1519_2047_byte_packets; /* dword 26*/
645 u32 rx_2048_4095_byte_packets; /* dword 27*/
646 u32 rx_4096_8191_byte_packets; /* dword 28*/
647 u32 rx_8192_9216_byte_packets; /* dword 29*/
648 u32 rx_ip_checksum_errs; /* dword 30*/
649 u32 rx_tcp_checksum_errs; /* dword 31*/
650 u32 rx_udp_checksum_errs; /* dword 32*/
651 u32 rx_non_rss_packets; /* dword 33*/
652 u32 rx_ipv4_packets; /* dword 34*/
653 u32 rx_ipv6_packets; /* dword 35*/
654 u32 rx_ipv4_bytes_lsd; /* dword 36*/
655 u32 rx_ipv4_bytes_msd; /* dword 37*/
656 u32 rx_ipv6_bytes_lsd; /* dword 38*/
657 u32 rx_ipv6_bytes_msd; /* dword 39*/
658 u32 rx_chute1_packets; /* dword 40*/
659 u32 rx_chute2_packets; /* dword 41*/
660 u32 rx_chute3_packets; /* dword 42*/
661 u32 rx_management_packets; /* dword 43*/
662 u32 rx_switched_unicast_packets; /* dword 44*/
663 u32 rx_switched_multicast_packets; /* dword 45*/
664 u32 rx_switched_broadcast_packets; /* dword 46*/
665 u32 tx_bytes_lsd; /* dword 47*/
666 u32 tx_bytes_msd; /* dword 48*/
667 u32 tx_unicastframes; /* dword 49*/
668 u32 tx_multicastframes; /* dword 50*/
669 u32 tx_broadcastframes; /* dword 51*/
670 u32 tx_pauseframes; /* dword 52*/
671 u32 tx_controlframes; /* dword 53*/
672 u32 tx_64_byte_packets; /* dword 54*/
673 u32 tx_65_127_byte_packets; /* dword 55*/
674 u32 tx_128_256_byte_packets; /* dword 56*/
675 u32 tx_256_511_byte_packets; /* dword 57*/
676 u32 tx_512_1023_byte_packets; /* dword 58*/
677 u32 tx_1024_1518_byte_packets; /* dword 59*/
678 u32 tx_1519_2047_byte_packets; /* dword 60*/
679 u32 tx_2048_4095_byte_packets; /* dword 61*/
680 u32 tx_4096_8191_byte_packets; /* dword 62*/
681 u32 tx_8192_9216_byte_packets; /* dword 63*/
682 u32 rx_fifo_overflow; /* dword 64*/
683 u32 rx_input_fifo_overflow; /* dword 65*/
684};
685
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000686struct be_rxf_stats_v0 {
687 struct be_port_rxf_stats_v0 port[2];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700688 u32 rx_drops_no_pbuf; /* dword 132*/
689 u32 rx_drops_no_txpb; /* dword 133*/
690 u32 rx_drops_no_erx_descr; /* dword 134*/
691 u32 rx_drops_no_tpre_descr; /* dword 135*/
692 u32 management_rx_port_packets; /* dword 136*/
693 u32 management_rx_port_bytes; /* dword 137*/
694 u32 management_rx_port_pause_frames; /* dword 138*/
695 u32 management_rx_port_errors; /* dword 139*/
696 u32 management_tx_port_packets; /* dword 140*/
697 u32 management_tx_port_bytes; /* dword 141*/
698 u32 management_tx_port_pause; /* dword 142*/
699 u32 management_rx_port_rxfifo_overflow; /* dword 143*/
700 u32 rx_drops_too_many_frags; /* dword 144*/
701 u32 rx_drops_invalid_ring; /* dword 145*/
702 u32 forwarded_packets; /* dword 146*/
703 u32 rx_drops_mtu; /* dword 147*/
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000704 u32 rsvd0[7];
705 u32 port0_jabber_events;
706 u32 port1_jabber_events;
707 u32 rsvd1[6];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700708};
709
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000710struct be_erx_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700711 u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000712 u32 rsvd[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700713};
714
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000715struct be_pmem_stats {
716 u32 eth_red_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000717 u32 rsvd[5];
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000718};
719
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000720struct be_hw_stats_v0 {
721 struct be_rxf_stats_v0 rxf;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700722 u32 rsvd[48];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000723 struct be_erx_stats_v0 erx;
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000724 struct be_pmem_stats pmem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700725};
726
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000727struct be_cmd_req_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700728 struct be_cmd_req_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000729 u8 rsvd[sizeof(struct be_hw_stats_v0)];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700730};
731
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000732struct be_cmd_resp_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700733 struct be_cmd_resp_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000734 struct be_hw_stats_v0 hw_stats;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700735};
736
Sathya Perlaac124ff2011-07-25 19:10:14 +0000737struct lancer_pport_stats {
Selvin Xavier005d5692011-05-16 07:36:35 +0000738 u32 tx_packets_lo;
739 u32 tx_packets_hi;
740 u32 tx_unicast_packets_lo;
741 u32 tx_unicast_packets_hi;
742 u32 tx_multicast_packets_lo;
743 u32 tx_multicast_packets_hi;
744 u32 tx_broadcast_packets_lo;
745 u32 tx_broadcast_packets_hi;
746 u32 tx_bytes_lo;
747 u32 tx_bytes_hi;
748 u32 tx_unicast_bytes_lo;
749 u32 tx_unicast_bytes_hi;
750 u32 tx_multicast_bytes_lo;
751 u32 tx_multicast_bytes_hi;
752 u32 tx_broadcast_bytes_lo;
753 u32 tx_broadcast_bytes_hi;
754 u32 tx_discards_lo;
755 u32 tx_discards_hi;
756 u32 tx_errors_lo;
757 u32 tx_errors_hi;
758 u32 tx_pause_frames_lo;
759 u32 tx_pause_frames_hi;
760 u32 tx_pause_on_frames_lo;
761 u32 tx_pause_on_frames_hi;
762 u32 tx_pause_off_frames_lo;
763 u32 tx_pause_off_frames_hi;
764 u32 tx_internal_mac_errors_lo;
765 u32 tx_internal_mac_errors_hi;
766 u32 tx_control_frames_lo;
767 u32 tx_control_frames_hi;
768 u32 tx_packets_64_bytes_lo;
769 u32 tx_packets_64_bytes_hi;
770 u32 tx_packets_65_to_127_bytes_lo;
771 u32 tx_packets_65_to_127_bytes_hi;
772 u32 tx_packets_128_to_255_bytes_lo;
773 u32 tx_packets_128_to_255_bytes_hi;
774 u32 tx_packets_256_to_511_bytes_lo;
775 u32 tx_packets_256_to_511_bytes_hi;
776 u32 tx_packets_512_to_1023_bytes_lo;
777 u32 tx_packets_512_to_1023_bytes_hi;
778 u32 tx_packets_1024_to_1518_bytes_lo;
779 u32 tx_packets_1024_to_1518_bytes_hi;
780 u32 tx_packets_1519_to_2047_bytes_lo;
781 u32 tx_packets_1519_to_2047_bytes_hi;
782 u32 tx_packets_2048_to_4095_bytes_lo;
783 u32 tx_packets_2048_to_4095_bytes_hi;
784 u32 tx_packets_4096_to_8191_bytes_lo;
785 u32 tx_packets_4096_to_8191_bytes_hi;
786 u32 tx_packets_8192_to_9216_bytes_lo;
787 u32 tx_packets_8192_to_9216_bytes_hi;
788 u32 tx_lso_packets_lo;
789 u32 tx_lso_packets_hi;
790 u32 rx_packets_lo;
791 u32 rx_packets_hi;
792 u32 rx_unicast_packets_lo;
793 u32 rx_unicast_packets_hi;
794 u32 rx_multicast_packets_lo;
795 u32 rx_multicast_packets_hi;
796 u32 rx_broadcast_packets_lo;
797 u32 rx_broadcast_packets_hi;
798 u32 rx_bytes_lo;
799 u32 rx_bytes_hi;
800 u32 rx_unicast_bytes_lo;
801 u32 rx_unicast_bytes_hi;
802 u32 rx_multicast_bytes_lo;
803 u32 rx_multicast_bytes_hi;
804 u32 rx_broadcast_bytes_lo;
805 u32 rx_broadcast_bytes_hi;
806 u32 rx_unknown_protos;
807 u32 rsvd_69; /* Word 69 is reserved */
808 u32 rx_discards_lo;
809 u32 rx_discards_hi;
810 u32 rx_errors_lo;
811 u32 rx_errors_hi;
812 u32 rx_crc_errors_lo;
813 u32 rx_crc_errors_hi;
814 u32 rx_alignment_errors_lo;
815 u32 rx_alignment_errors_hi;
816 u32 rx_symbol_errors_lo;
817 u32 rx_symbol_errors_hi;
818 u32 rx_pause_frames_lo;
819 u32 rx_pause_frames_hi;
820 u32 rx_pause_on_frames_lo;
821 u32 rx_pause_on_frames_hi;
822 u32 rx_pause_off_frames_lo;
823 u32 rx_pause_off_frames_hi;
824 u32 rx_frames_too_long_lo;
825 u32 rx_frames_too_long_hi;
826 u32 rx_internal_mac_errors_lo;
827 u32 rx_internal_mac_errors_hi;
828 u32 rx_undersize_packets;
829 u32 rx_oversize_packets;
830 u32 rx_fragment_packets;
831 u32 rx_jabbers;
832 u32 rx_control_frames_lo;
833 u32 rx_control_frames_hi;
834 u32 rx_control_frames_unknown_opcode_lo;
835 u32 rx_control_frames_unknown_opcode_hi;
836 u32 rx_in_range_errors;
837 u32 rx_out_of_range_errors;
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000838 u32 rx_address_filtered;
839 u32 rx_vlan_filtered;
Selvin Xavier005d5692011-05-16 07:36:35 +0000840 u32 rx_dropped_too_small;
841 u32 rx_dropped_too_short;
842 u32 rx_dropped_header_too_small;
843 u32 rx_dropped_invalid_tcp_length;
844 u32 rx_dropped_runt;
845 u32 rx_ip_checksum_errors;
846 u32 rx_tcp_checksum_errors;
847 u32 rx_udp_checksum_errors;
848 u32 rx_non_rss_packets;
849 u32 rsvd_111;
850 u32 rx_ipv4_packets_lo;
851 u32 rx_ipv4_packets_hi;
852 u32 rx_ipv6_packets_lo;
853 u32 rx_ipv6_packets_hi;
854 u32 rx_ipv4_bytes_lo;
855 u32 rx_ipv4_bytes_hi;
856 u32 rx_ipv6_bytes_lo;
857 u32 rx_ipv6_bytes_hi;
858 u32 rx_nic_packets_lo;
859 u32 rx_nic_packets_hi;
860 u32 rx_tcp_packets_lo;
861 u32 rx_tcp_packets_hi;
862 u32 rx_iscsi_packets_lo;
863 u32 rx_iscsi_packets_hi;
864 u32 rx_management_packets_lo;
865 u32 rx_management_packets_hi;
866 u32 rx_switched_unicast_packets_lo;
867 u32 rx_switched_unicast_packets_hi;
868 u32 rx_switched_multicast_packets_lo;
869 u32 rx_switched_multicast_packets_hi;
870 u32 rx_switched_broadcast_packets_lo;
871 u32 rx_switched_broadcast_packets_hi;
872 u32 num_forwards_lo;
873 u32 num_forwards_hi;
874 u32 rx_fifo_overflow;
875 u32 rx_input_fifo_overflow;
876 u32 rx_drops_too_many_frags_lo;
877 u32 rx_drops_too_many_frags_hi;
878 u32 rx_drops_invalid_queue;
879 u32 rsvd_141;
880 u32 rx_drops_mtu_lo;
881 u32 rx_drops_mtu_hi;
882 u32 rx_packets_64_bytes_lo;
883 u32 rx_packets_64_bytes_hi;
884 u32 rx_packets_65_to_127_bytes_lo;
885 u32 rx_packets_65_to_127_bytes_hi;
886 u32 rx_packets_128_to_255_bytes_lo;
887 u32 rx_packets_128_to_255_bytes_hi;
888 u32 rx_packets_256_to_511_bytes_lo;
889 u32 rx_packets_256_to_511_bytes_hi;
890 u32 rx_packets_512_to_1023_bytes_lo;
891 u32 rx_packets_512_to_1023_bytes_hi;
892 u32 rx_packets_1024_to_1518_bytes_lo;
893 u32 rx_packets_1024_to_1518_bytes_hi;
894 u32 rx_packets_1519_to_2047_bytes_lo;
895 u32 rx_packets_1519_to_2047_bytes_hi;
896 u32 rx_packets_2048_to_4095_bytes_lo;
897 u32 rx_packets_2048_to_4095_bytes_hi;
898 u32 rx_packets_4096_to_8191_bytes_lo;
899 u32 rx_packets_4096_to_8191_bytes_hi;
900 u32 rx_packets_8192_to_9216_bytes_lo;
901 u32 rx_packets_8192_to_9216_bytes_hi;
902};
903
904struct pport_stats_params {
905 u16 pport_num;
906 u8 rsvd;
907 u8 reset_stats;
908};
909
910struct lancer_cmd_req_pport_stats {
911 struct be_cmd_req_hdr hdr;
912 union {
913 struct pport_stats_params params;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000914 u8 rsvd[sizeof(struct lancer_pport_stats)];
Selvin Xavier005d5692011-05-16 07:36:35 +0000915 } cmd_params;
916};
917
918struct lancer_cmd_resp_pport_stats {
919 struct be_cmd_resp_hdr hdr;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000920 struct lancer_pport_stats pport_stats;
Selvin Xavier005d5692011-05-16 07:36:35 +0000921};
922
Sathya Perlaac124ff2011-07-25 19:10:14 +0000923static inline struct lancer_pport_stats*
Selvin Xavier005d5692011-05-16 07:36:35 +0000924 pport_stats_from_cmd(struct be_adapter *adapter)
925{
926 struct lancer_cmd_resp_pport_stats *cmd = adapter->stats_cmd.va;
927 return &cmd->pport_stats;
928}
929
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000930struct be_cmd_req_get_cntl_addnl_attribs {
931 struct be_cmd_req_hdr hdr;
932 u8 rsvd[8];
933};
934
935struct be_cmd_resp_get_cntl_addnl_attribs {
936 struct be_cmd_resp_hdr hdr;
937 u16 ipl_file_number;
938 u8 ipl_file_version;
939 u8 rsvd0;
940 u8 on_die_temperature; /* in degrees centigrade*/
941 u8 rsvd1[3];
942};
943
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700944struct be_cmd_req_vlan_config {
945 struct be_cmd_req_hdr hdr;
946 u8 interface_id;
947 u8 promiscuous;
948 u8 untagged;
949 u8 num_vlan;
950 u16 normal_vlan[64];
951} __packed;
952
Sathya Perla5b8821b2011-08-02 19:57:44 +0000953/******************* RX FILTER ******************************/
Sathya Perlae7b909a2009-11-22 22:01:10 +0000954#define BE_MAX_MC 64 /* set mcast promisc if > 64 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700955struct macaddr {
956 u8 byte[ETH_ALEN];
957};
958
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000959struct be_cmd_req_rx_filter {
960 struct be_cmd_req_hdr hdr;
961 u32 global_flags_mask;
962 u32 global_flags;
963 u32 if_flags_mask;
964 u32 if_flags;
965 u32 if_id;
Sathya Perla5b8821b2011-08-02 19:57:44 +0000966 u32 mcast_num;
967 struct macaddr mcast_mac[BE_MAX_MC];
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000968};
969
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700970/******************** Link Status Query *******************/
971struct be_cmd_req_link_status {
972 struct be_cmd_req_hdr hdr;
973 u32 rsvd;
974};
975
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700976enum {
977 PHY_LINK_DUPLEX_NONE = 0x0,
978 PHY_LINK_DUPLEX_HALF = 0x1,
979 PHY_LINK_DUPLEX_FULL = 0x2
980};
981
982enum {
983 PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
984 PHY_LINK_SPEED_10MBPS = 0x1,
985 PHY_LINK_SPEED_100MBPS = 0x2,
986 PHY_LINK_SPEED_1GBPS = 0x3,
Vasundhara Volamb971f842013-08-06 09:27:15 +0530987 PHY_LINK_SPEED_10GBPS = 0x4,
988 PHY_LINK_SPEED_20GBPS = 0x5,
989 PHY_LINK_SPEED_25GBPS = 0x6,
990 PHY_LINK_SPEED_40GBPS = 0x7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700991};
992
993struct be_cmd_resp_link_status {
994 struct be_cmd_resp_hdr hdr;
995 u8 physical_port;
996 u8 mac_duplex;
997 u8 mac_speed;
998 u8 mac_fault;
999 u8 mgmt_mac_duplex;
1000 u8 mgmt_mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001001 u16 link_speed;
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001002 u8 logical_link_status;
1003 u8 rsvd1[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001004} __packed;
1005
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001006/******************** Port Identification ***************************/
1007/* Identifies the type of port attached to NIC */
1008struct be_cmd_req_port_type {
1009 struct be_cmd_req_hdr hdr;
1010 u32 page_num;
1011 u32 port;
1012};
1013
1014enum {
1015 TR_PAGE_A0 = 0xa0,
1016 TR_PAGE_A2 = 0xa2
1017};
1018
1019struct be_cmd_resp_port_type {
1020 struct be_cmd_resp_hdr hdr;
1021 u32 page_num;
1022 u32 port;
1023 struct data {
1024 u8 identifier;
1025 u8 identifier_ext;
1026 u8 connector;
1027 u8 transceiver[8];
1028 u8 rsvd0[3];
1029 u8 length_km;
1030 u8 length_hm;
1031 u8 length_om1;
1032 u8 length_om2;
1033 u8 length_cu;
1034 u8 length_cu_m;
1035 u8 vendor_name[16];
1036 u8 rsvd;
1037 u8 vendor_oui[3];
1038 u8 vendor_pn[16];
1039 u8 vendor_rev[4];
1040 } data;
1041};
1042
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001043/******************** Get FW Version *******************/
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001044struct be_cmd_req_get_fw_version {
1045 struct be_cmd_req_hdr hdr;
1046 u8 rsvd0[FW_VER_LEN];
1047 u8 rsvd1[FW_VER_LEN];
1048} __packed;
1049
1050struct be_cmd_resp_get_fw_version {
1051 struct be_cmd_resp_hdr hdr;
1052 u8 firmware_version_string[FW_VER_LEN];
1053 u8 fw_on_flash_version_string[FW_VER_LEN];
1054} __packed;
1055
1056/******************** Set Flow Contrl *******************/
1057struct be_cmd_req_set_flow_control {
1058 struct be_cmd_req_hdr hdr;
1059 u16 tx_flow_control;
1060 u16 rx_flow_control;
1061} __packed;
1062
1063/******************** Get Flow Contrl *******************/
1064struct be_cmd_req_get_flow_control {
1065 struct be_cmd_req_hdr hdr;
1066 u32 rsvd;
1067};
1068
1069struct be_cmd_resp_get_flow_control {
1070 struct be_cmd_resp_hdr hdr;
1071 u16 tx_flow_control;
1072 u16 rx_flow_control;
1073} __packed;
1074
1075/******************** Modify EQ Delay *******************/
Sathya Perla2632baf2013-10-01 16:00:00 +05301076struct be_set_eqd {
1077 u32 eq_id;
1078 u32 phase;
1079 u32 delay_multiplier;
1080};
1081
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001082struct be_cmd_req_modify_eq_delay {
1083 struct be_cmd_req_hdr hdr;
1084 u32 num_eq;
Sathya Perla2632baf2013-10-01 16:00:00 +05301085 struct be_set_eqd set_eqd[MAX_EVT_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001086} __packed;
1087
1088struct be_cmd_resp_modify_eq_delay {
1089 struct be_cmd_resp_hdr hdr;
1090 u32 rsvd0;
1091} __packed;
1092
1093/******************** Get FW Config *******************/
Sathya Perla752961a2011-10-24 02:45:03 +00001094/* The HW can come up in either of the following multi-channel modes
1095 * based on the skew/IPL.
1096 */
Parav Pandit045508a2012-03-26 14:27:13 +00001097#define RDMA_ENABLED 0x4
Sathya Perla752961a2011-10-24 02:45:03 +00001098#define FLEX10_MODE 0x400
1099#define VNIC_MODE 0x20000
1100#define UMC_ENABLED 0x1000000
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001101struct be_cmd_req_query_fw_cfg {
1102 struct be_cmd_req_hdr hdr;
Sathya Perla3abcded2010-10-03 22:12:27 -07001103 u32 rsvd[31];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001104};
1105
1106struct be_cmd_resp_query_fw_cfg {
1107 struct be_cmd_resp_hdr hdr;
1108 u32 be_config_number;
1109 u32 asic_revision;
1110 u32 phys_port;
Ajit Khaparde3486be22010-07-23 02:04:54 +00001111 u32 function_mode;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001112 u32 rsvd[26];
Sathya Perla3abcded2010-10-03 22:12:27 -07001113 u32 function_caps;
1114};
1115
Padmanabh Ratnakar73dea392012-07-13 02:45:51 +00001116/******************** RSS Config ****************************************/
1117/* RSS type Input parameters used to compute RX hash
1118 * RSS_ENABLE_IPV4 SRC IPv4, DST IPv4
1119 * RSS_ENABLE_TCP_IPV4 SRC IPv4, DST IPv4, TCP SRC PORT, TCP DST PORT
1120 * RSS_ENABLE_IPV6 SRC IPv6, DST IPv6
1121 * RSS_ENABLE_TCP_IPV6 SRC IPv6, DST IPv6, TCP SRC PORT, TCP DST PORT
1122 * RSS_ENABLE_UDP_IPV4 SRC IPv4, DST IPv4, UDP SRC PORT, UDP DST PORT
1123 * RSS_ENABLE_UDP_IPV6 SRC IPv6, DST IPv6, UDP SRC PORT, UDP DST PORT
1124 *
1125 * When multiple RSS types are enabled, HW picks the best hash policy
1126 * based on the type of the received packet.
1127 */
Sathya Perla3abcded2010-10-03 22:12:27 -07001128#define RSS_ENABLE_NONE 0x0
1129#define RSS_ENABLE_IPV4 0x1
1130#define RSS_ENABLE_TCP_IPV4 0x2
1131#define RSS_ENABLE_IPV6 0x4
1132#define RSS_ENABLE_TCP_IPV6 0x8
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +00001133#define RSS_ENABLE_UDP_IPV4 0x10
1134#define RSS_ENABLE_UDP_IPV6 0x20
Sathya Perla3abcded2010-10-03 22:12:27 -07001135
Suresh Reddy594ad542013-04-25 23:03:20 +00001136#define L3_RSS_FLAGS (RXH_IP_DST | RXH_IP_SRC)
1137#define L4_RSS_FLAGS (RXH_L4_B_0_1 | RXH_L4_B_2_3)
1138
Sathya Perla3abcded2010-10-03 22:12:27 -07001139struct be_cmd_req_rss_config {
1140 struct be_cmd_req_hdr hdr;
1141 u32 if_id;
1142 u16 enable_rss;
1143 u16 cpu_table_size_log2;
1144 u32 hash[10];
1145 u8 cpu_table[128];
1146 u8 flush;
1147 u8 rsvd0[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001148};
1149
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001150/******************** Port Beacon ***************************/
1151
1152#define BEACON_STATE_ENABLED 0x1
1153#define BEACON_STATE_DISABLED 0x0
1154
1155struct be_cmd_req_enable_disable_beacon {
1156 struct be_cmd_req_hdr hdr;
1157 u8 port_num;
1158 u8 beacon_state;
1159 u8 beacon_duration;
1160 u8 status_duration;
1161} __packed;
1162
1163struct be_cmd_resp_enable_disable_beacon {
1164 struct be_cmd_resp_hdr resp_hdr;
1165 u32 rsvd0;
1166} __packed;
1167
1168struct be_cmd_req_get_beacon_state {
1169 struct be_cmd_req_hdr hdr;
1170 u8 port_num;
1171 u8 rsvd0;
1172 u16 rsvd1;
1173} __packed;
1174
1175struct be_cmd_resp_get_beacon_state {
1176 struct be_cmd_resp_hdr resp_hdr;
1177 u8 beacon_state;
1178 u8 rsvd0[3];
1179} __packed;
1180
Ajit Khaparde84517482009-09-04 03:12:16 +00001181/****************** Firmware Flash ******************/
1182struct flashrom_params {
1183 u32 op_code;
1184 u32 op_type;
1185 u32 data_buf_size;
1186 u32 offset;
Ajit Khaparde84517482009-09-04 03:12:16 +00001187};
1188
1189struct be_cmd_write_flashrom {
1190 struct be_cmd_req_hdr hdr;
1191 struct flashrom_params params;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001192 u8 data_buf[32768];
1193 u8 rsvd[4];
1194} __packed;
Ajit Khaparde84517482009-09-04 03:12:16 +00001195
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001196/* cmd to read flash crc */
1197struct be_cmd_read_flash_crc {
1198 struct be_cmd_req_hdr hdr;
1199 struct flashrom_params params;
1200 u8 crc[4];
1201 u8 rsvd[4];
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +05301202} __packed;
1203
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001204/**************** Lancer Firmware Flash ************/
1205struct amap_lancer_write_obj_context {
1206 u8 write_length[24];
1207 u8 reserved1[7];
1208 u8 eof;
1209} __packed;
1210
1211struct lancer_cmd_req_write_object {
1212 struct be_cmd_req_hdr hdr;
1213 u8 context[sizeof(struct amap_lancer_write_obj_context) / 8];
1214 u32 write_offset;
1215 u8 object_name[104];
1216 u32 descriptor_count;
1217 u32 buf_len;
1218 u32 addr_low;
1219 u32 addr_high;
1220};
1221
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001222#define LANCER_NO_RESET_NEEDED 0x00
1223#define LANCER_FW_RESET_NEEDED 0x02
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001224struct lancer_cmd_resp_write_object {
1225 u8 opcode;
1226 u8 subsystem;
1227 u8 rsvd1[2];
1228 u8 status;
1229 u8 additional_status;
1230 u8 rsvd2[2];
1231 u32 resp_len;
1232 u32 actual_resp_len;
1233 u32 actual_write_len;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001234 u8 change_status;
1235 u8 rsvd3[3];
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001236};
1237
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001238/************************ Lancer Read FW info **************/
1239#define LANCER_READ_FILE_CHUNK (32*1024)
1240#define LANCER_READ_FILE_EOF_MASK 0x80000000
1241
1242#define LANCER_FW_DUMP_FILE "/dbg/dump.bin"
Padmanabh Ratnakaraf5875b2011-11-16 02:03:07 +00001243#define LANCER_VPD_PF_FILE "/vpd/ntr_pf.vpd"
1244#define LANCER_VPD_VF_FILE "/vpd/ntr_vf.vpd"
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001245
1246struct lancer_cmd_req_read_object {
1247 struct be_cmd_req_hdr hdr;
1248 u32 desired_read_len;
1249 u32 read_offset;
1250 u8 object_name[104];
1251 u32 descriptor_count;
1252 u32 buf_len;
1253 u32 addr_low;
1254 u32 addr_high;
1255};
1256
1257struct lancer_cmd_resp_read_object {
1258 u8 opcode;
1259 u8 subsystem;
1260 u8 rsvd1[2];
1261 u8 status;
1262 u8 additional_status;
1263 u8 rsvd2[2];
1264 u32 resp_len;
1265 u32 actual_resp_len;
1266 u32 actual_read_len;
1267 u32 eof;
1268};
1269
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001270/************************ WOL *******************************/
1271struct be_cmd_req_acpi_wol_magic_config{
1272 struct be_cmd_req_hdr hdr;
1273 u32 rsvd0[145];
1274 u8 magic_mac[6];
1275 u8 rsvd2[2];
1276} __packed;
1277
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001278struct be_cmd_req_acpi_wol_magic_config_v1 {
1279 struct be_cmd_req_hdr hdr;
1280 u8 rsvd0[2];
1281 u8 query_options;
1282 u8 rsvd1[5];
1283 u32 rsvd2[288];
1284 u8 magic_mac[6];
1285 u8 rsvd3[22];
1286} __packed;
1287
1288struct be_cmd_resp_acpi_wol_magic_config_v1 {
1289 struct be_cmd_resp_hdr hdr;
1290 u8 rsvd0[2];
1291 u8 wol_settings;
1292 u8 rsvd1[5];
1293 u32 rsvd2[295];
1294} __packed;
1295
1296#define BE_GET_WOL_CAP 2
1297
1298#define BE_WOL_CAP 0x1
1299#define BE_PME_D0_CAP 0x8
1300#define BE_PME_D1_CAP 0x10
1301#define BE_PME_D2_CAP 0x20
1302#define BE_PME_D3HOT_CAP 0x40
1303#define BE_PME_D3COLD_CAP 0x80
1304
Suresh Rff33a6e2009-12-03 16:15:52 -08001305/********************** LoopBack test *********************/
1306struct be_cmd_req_loopback_test {
1307 struct be_cmd_req_hdr hdr;
1308 u32 loopback_type;
1309 u32 num_pkts;
1310 u64 pattern;
1311 u32 src_port;
1312 u32 dest_port;
1313 u32 pkt_size;
1314};
1315
1316struct be_cmd_resp_loopback_test {
1317 struct be_cmd_resp_hdr resp_hdr;
1318 u32 status;
1319 u32 num_txfer;
1320 u32 num_rx;
1321 u32 miscomp_off;
1322 u32 ticks_compl;
1323};
1324
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001325struct be_cmd_req_set_lmode {
1326 struct be_cmd_req_hdr hdr;
1327 u8 src_port;
1328 u8 dest_port;
1329 u8 loopback_type;
1330 u8 loopback_state;
1331};
1332
1333struct be_cmd_resp_set_lmode {
1334 struct be_cmd_resp_hdr resp_hdr;
1335 u8 rsvd0[4];
1336};
1337
Suresh Rff33a6e2009-12-03 16:15:52 -08001338/********************** DDR DMA test *********************/
1339struct be_cmd_req_ddrdma_test {
1340 struct be_cmd_req_hdr hdr;
1341 u64 pattern;
1342 u32 byte_count;
1343 u32 rsvd0;
1344 u8 snd_buff[4096];
1345 u8 rsvd1[4096];
1346};
1347
1348struct be_cmd_resp_ddrdma_test {
1349 struct be_cmd_resp_hdr hdr;
1350 u64 pattern;
1351 u32 byte_cnt;
1352 u32 snd_err;
1353 u8 rsvd0[4096];
1354 u8 rcv_buff[4096];
1355};
1356
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001357/*********************** SEEPROM Read ***********************/
1358
1359#define BE_READ_SEEPROM_LEN 1024
1360struct be_cmd_req_seeprom_read {
1361 struct be_cmd_req_hdr hdr;
1362 u8 rsvd0[BE_READ_SEEPROM_LEN];
1363};
1364
1365struct be_cmd_resp_seeprom_read {
1366 struct be_cmd_req_hdr hdr;
1367 u8 seeprom_data[BE_READ_SEEPROM_LEN];
1368};
1369
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001370enum {
1371 PHY_TYPE_CX4_10GB = 0,
1372 PHY_TYPE_XFP_10GB,
1373 PHY_TYPE_SFP_1GB,
1374 PHY_TYPE_SFP_PLUS_10GB,
1375 PHY_TYPE_KR_10GB,
1376 PHY_TYPE_KX4_10GB,
1377 PHY_TYPE_BASET_10GB,
1378 PHY_TYPE_BASET_1GB,
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001379 PHY_TYPE_BASEX_1GB,
1380 PHY_TYPE_SGMII,
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001381 PHY_TYPE_DISABLED = 255
1382};
1383
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001384#define BE_SUPPORTED_SPEED_NONE 0
1385#define BE_SUPPORTED_SPEED_10MBPS 1
1386#define BE_SUPPORTED_SPEED_100MBPS 2
1387#define BE_SUPPORTED_SPEED_1GBPS 4
1388#define BE_SUPPORTED_SPEED_10GBPS 8
1389
1390#define BE_AN_EN 0x2
1391#define BE_PAUSE_SYM_EN 0x80
1392
1393/* MAC speed valid values */
1394#define SPEED_DEFAULT 0x0
1395#define SPEED_FORCED_10GB 0x1
1396#define SPEED_FORCED_1GB 0x2
1397#define SPEED_AUTONEG_10GB 0x3
1398#define SPEED_AUTONEG_1GB 0x4
1399#define SPEED_AUTONEG_100MB 0x5
1400#define SPEED_AUTONEG_10GB_1GB 0x6
1401#define SPEED_AUTONEG_10GB_1GB_100MB 0x7
1402#define SPEED_AUTONEG_1GB_100MB 0x8
1403#define SPEED_AUTONEG_10MB 0x9
1404#define SPEED_AUTONEG_1GB_100MB_10MB 0xa
1405#define SPEED_AUTONEG_100MB_10MB 0xb
1406#define SPEED_FORCED_100MB 0xc
1407#define SPEED_FORCED_10MB 0xd
1408
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001409struct be_cmd_req_get_phy_info {
1410 struct be_cmd_req_hdr hdr;
1411 u8 rsvd0[24];
1412};
Sathya Perla306f1342011-08-02 19:57:45 +00001413
1414struct be_phy_info {
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001415 u16 phy_type;
1416 u16 interface_type;
1417 u32 misc_params;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001418 u16 ext_phy_details;
1419 u16 rsvd;
1420 u16 auto_speeds_supported;
1421 u16 fixed_speeds_supported;
1422 u32 future_use[2];
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001423};
1424
Sathya Perla306f1342011-08-02 19:57:45 +00001425struct be_cmd_resp_get_phy_info {
1426 struct be_cmd_req_hdr hdr;
1427 struct be_phy_info phy_info;
1428};
1429
Ajit Khapardee1d18732010-07-23 01:52:13 +00001430/*********************** Set QOS ***********************/
1431
1432#define BE_QOS_BITS_NIC 1
1433
1434struct be_cmd_req_set_qos {
1435 struct be_cmd_req_hdr hdr;
1436 u32 valid_bits;
1437 u32 max_bps_nic;
1438 u32 rsvd[7];
1439};
1440
1441struct be_cmd_resp_set_qos {
1442 struct be_cmd_resp_hdr hdr;
1443 u32 rsvd;
1444};
1445
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001446/*********************** Controller Attributes ***********************/
1447struct be_cmd_req_cntl_attribs {
1448 struct be_cmd_req_hdr hdr;
1449};
1450
1451struct be_cmd_resp_cntl_attribs {
1452 struct be_cmd_resp_hdr hdr;
1453 struct mgmt_controller_attrib attribs;
1454};
1455
Sathya Perla2e588f82011-03-11 02:49:26 +00001456/*********************** Set driver function ***********************/
1457#define CAPABILITY_SW_TIMESTAMPS 2
1458#define CAPABILITY_BE3_NATIVE_ERX_API 4
1459
1460struct be_cmd_req_set_func_cap {
1461 struct be_cmd_req_hdr hdr;
1462 u32 valid_cap_flags;
1463 u32 cap_flags;
1464 u8 rsvd[212];
1465};
1466
1467struct be_cmd_resp_set_func_cap {
1468 struct be_cmd_resp_hdr hdr;
1469 u32 valid_cap_flags;
1470 u32 cap_flags;
1471 u8 rsvd[212];
1472};
1473
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001474/*********************** Function Privileges ***********************/
1475enum {
1476 BE_PRIV_DEFAULT = 0x1,
1477 BE_PRIV_LNKQUERY = 0x2,
1478 BE_PRIV_LNKSTATS = 0x4,
1479 BE_PRIV_LNKMGMT = 0x8,
1480 BE_PRIV_LNKDIAG = 0x10,
1481 BE_PRIV_UTILQUERY = 0x20,
1482 BE_PRIV_FILTMGMT = 0x40,
1483 BE_PRIV_IFACEMGMT = 0x80,
1484 BE_PRIV_VHADM = 0x100,
1485 BE_PRIV_DEVCFG = 0x200,
1486 BE_PRIV_DEVSEC = 0x400
1487};
1488#define MAX_PRIVILEGES (BE_PRIV_VHADM | BE_PRIV_DEVCFG | \
1489 BE_PRIV_DEVSEC)
1490#define MIN_PRIVILEGES BE_PRIV_DEFAULT
1491
1492struct be_cmd_priv_map {
1493 u8 opcode;
1494 u8 subsystem;
1495 u32 priv_mask;
1496};
1497
1498struct be_cmd_req_get_fn_privileges {
1499 struct be_cmd_req_hdr hdr;
1500 u32 rsvd;
1501};
1502
1503struct be_cmd_resp_get_fn_privileges {
1504 struct be_cmd_resp_hdr hdr;
1505 u32 privilege_mask;
1506};
1507
Sathya Perla04a06022013-07-23 15:25:00 +05301508struct be_cmd_req_set_fn_privileges {
1509 struct be_cmd_req_hdr hdr;
1510 u32 privileges; /* Used by BE3, SH-R */
1511 u32 privileges_lancer; /* Used by Lancer */
1512};
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001513
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001514/******************** GET/SET_MACLIST **************************/
1515#define BE_MAX_MAC 64
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001516struct be_cmd_req_get_mac_list {
1517 struct be_cmd_req_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001518 u8 mac_type;
1519 u8 perm_override;
1520 u16 iface_id;
1521 u32 mac_id;
1522 u32 rsvd[3];
1523} __packed;
1524
1525struct get_list_macaddr {
1526 u16 mac_addr_size;
1527 union {
1528 u8 macaddr[6];
1529 struct {
1530 u8 rsvd[2];
1531 u32 mac_id;
1532 } __packed s_mac_id;
1533 } __packed mac_addr_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001534} __packed;
1535
1536struct be_cmd_resp_get_mac_list {
1537 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001538 struct get_list_macaddr fd_macaddr; /* Factory default mac */
1539 struct get_list_macaddr macid_macaddr; /* soft mac */
1540 u8 true_mac_count;
1541 u8 pseudo_mac_count;
1542 u8 mac_list_size;
1543 u8 rsvd;
1544 /* perm override mac */
1545 struct get_list_macaddr macaddr_list[BE_MAX_MAC];
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001546} __packed;
1547
1548struct be_cmd_req_set_mac_list {
1549 struct be_cmd_req_hdr hdr;
1550 u8 mac_count;
1551 u8 rsvd1;
1552 u16 rsvd2;
1553 struct macaddr mac[BE_MAX_MAC];
1554} __packed;
1555
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001556/*********************** HSW Config ***********************/
Ajit Khapardea77dcb82013-08-30 15:01:16 -05001557#define PORT_FWD_TYPE_VEPA 0x3
1558#define PORT_FWD_TYPE_VEB 0x2
1559
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001560struct amap_set_hsw_context {
1561 u8 interface_id[16];
1562 u8 rsvd0[14];
1563 u8 pvid_valid;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05001564 u8 pport;
1565 u8 rsvd1[6];
1566 u8 port_fwd_type[3];
1567 u8 rsvd2[7];
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001568 u8 pvid[16];
1569 u8 rsvd3[32];
1570 u8 rsvd4[32];
1571 u8 rsvd5[32];
1572} __packed;
1573
1574struct be_cmd_req_set_hsw_config {
1575 struct be_cmd_req_hdr hdr;
1576 u8 context[sizeof(struct amap_set_hsw_context) / 8];
1577} __packed;
1578
1579struct be_cmd_resp_set_hsw_config {
1580 struct be_cmd_resp_hdr hdr;
1581 u32 rsvd;
1582};
1583
1584struct amap_get_hsw_req_context {
1585 u8 interface_id[16];
1586 u8 rsvd0[14];
1587 u8 pvid_valid;
1588 u8 pport;
1589} __packed;
1590
1591struct amap_get_hsw_resp_context {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05001592 u8 rsvd0[6];
1593 u8 port_fwd_type[3];
1594 u8 rsvd1[7];
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001595 u8 pvid[16];
1596 u8 rsvd2[32];
1597 u8 rsvd3[32];
1598 u8 rsvd4[32];
1599} __packed;
1600
1601struct be_cmd_req_get_hsw_config {
1602 struct be_cmd_req_hdr hdr;
1603 u8 context[sizeof(struct amap_get_hsw_req_context) / 8];
1604} __packed;
1605
1606struct be_cmd_resp_get_hsw_config {
1607 struct be_cmd_resp_hdr hdr;
1608 u8 context[sizeof(struct amap_get_hsw_resp_context) / 8];
1609 u32 rsvd;
1610};
1611
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001612/******************* get port names ***************/
1613struct be_cmd_req_get_port_name {
1614 struct be_cmd_req_hdr hdr;
1615 u32 rsvd0;
1616};
1617
1618struct be_cmd_resp_get_port_name {
1619 struct be_cmd_req_hdr hdr;
1620 u8 port_name[4];
1621};
1622
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001623/*************** HW Stats Get v1 **********************************/
1624#define BE_TXP_SW_SZ 48
1625struct be_port_rxf_stats_v1 {
1626 u32 rsvd0[12];
1627 u32 rx_crc_errors;
1628 u32 rx_alignment_symbol_errors;
1629 u32 rx_pause_frames;
1630 u32 rx_priority_pause_frames;
1631 u32 rx_control_frames;
1632 u32 rx_in_range_errors;
1633 u32 rx_out_range_errors;
1634 u32 rx_frame_too_long;
Suresh Reddy18fb06a2013-04-25 23:03:21 +00001635 u32 rx_address_filtered;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001636 u32 rx_dropped_too_small;
1637 u32 rx_dropped_too_short;
1638 u32 rx_dropped_header_too_small;
1639 u32 rx_dropped_tcp_length;
1640 u32 rx_dropped_runt;
1641 u32 rsvd1[10];
1642 u32 rx_ip_checksum_errs;
1643 u32 rx_tcp_checksum_errs;
1644 u32 rx_udp_checksum_errs;
1645 u32 rsvd2[7];
1646 u32 rx_switched_unicast_packets;
1647 u32 rx_switched_multicast_packets;
1648 u32 rx_switched_broadcast_packets;
1649 u32 rsvd3[3];
1650 u32 tx_pauseframes;
1651 u32 tx_priority_pauseframes;
1652 u32 tx_controlframes;
1653 u32 rsvd4[10];
1654 u32 rxpp_fifo_overflow_drop;
1655 u32 rx_input_fifo_overflow_drop;
1656 u32 pmem_fifo_overflow_drop;
1657 u32 jabber_events;
1658 u32 rsvd5[3];
1659};
1660
1661
1662struct be_rxf_stats_v1 {
1663 struct be_port_rxf_stats_v1 port[4];
1664 u32 rsvd0[2];
1665 u32 rx_drops_no_pbuf;
1666 u32 rx_drops_no_txpb;
1667 u32 rx_drops_no_erx_descr;
1668 u32 rx_drops_no_tpre_descr;
1669 u32 rsvd1[6];
1670 u32 rx_drops_too_many_frags;
1671 u32 rx_drops_invalid_ring;
1672 u32 forwarded_packets;
1673 u32 rx_drops_mtu;
1674 u32 rsvd2[14];
1675};
1676
1677struct be_erx_stats_v1 {
1678 u32 rx_drops_no_fragments[68]; /* dwordS 0 to 67*/
1679 u32 rsvd[4];
1680};
1681
Ajit Khaparde61000862013-10-03 16:16:33 -05001682struct be_port_rxf_stats_v2 {
1683 u32 rsvd0[10];
1684 u32 roce_bytes_received_lsd;
1685 u32 roce_bytes_received_msd;
1686 u32 rsvd1[5];
1687 u32 roce_frames_received;
1688 u32 rx_crc_errors;
1689 u32 rx_alignment_symbol_errors;
1690 u32 rx_pause_frames;
1691 u32 rx_priority_pause_frames;
1692 u32 rx_control_frames;
1693 u32 rx_in_range_errors;
1694 u32 rx_out_range_errors;
1695 u32 rx_frame_too_long;
1696 u32 rx_address_filtered;
1697 u32 rx_dropped_too_small;
1698 u32 rx_dropped_too_short;
1699 u32 rx_dropped_header_too_small;
1700 u32 rx_dropped_tcp_length;
1701 u32 rx_dropped_runt;
1702 u32 rsvd2[10];
1703 u32 rx_ip_checksum_errs;
1704 u32 rx_tcp_checksum_errs;
1705 u32 rx_udp_checksum_errs;
1706 u32 rsvd3[7];
1707 u32 rx_switched_unicast_packets;
1708 u32 rx_switched_multicast_packets;
1709 u32 rx_switched_broadcast_packets;
1710 u32 rsvd4[3];
1711 u32 tx_pauseframes;
1712 u32 tx_priority_pauseframes;
1713 u32 tx_controlframes;
1714 u32 rsvd5[10];
1715 u32 rxpp_fifo_overflow_drop;
1716 u32 rx_input_fifo_overflow_drop;
1717 u32 pmem_fifo_overflow_drop;
1718 u32 jabber_events;
1719 u32 rsvd6[3];
1720 u32 rx_drops_payload_size;
1721 u32 rx_drops_clipped_header;
1722 u32 rx_drops_crc;
1723 u32 roce_drops_payload_len;
1724 u32 roce_drops_crc;
1725 u32 rsvd7[19];
1726};
1727
1728struct be_rxf_stats_v2 {
1729 struct be_port_rxf_stats_v2 port[4];
1730 u32 rsvd0[2];
1731 u32 rx_drops_no_pbuf;
1732 u32 rx_drops_no_txpb;
1733 u32 rx_drops_no_erx_descr;
1734 u32 rx_drops_no_tpre_descr;
1735 u32 rsvd1[6];
1736 u32 rx_drops_too_many_frags;
1737 u32 rx_drops_invalid_ring;
1738 u32 forwarded_packets;
1739 u32 rx_drops_mtu;
1740 u32 rsvd2[35];
1741};
1742
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001743struct be_hw_stats_v1 {
1744 struct be_rxf_stats_v1 rxf;
1745 u32 rsvd0[BE_TXP_SW_SZ];
1746 struct be_erx_stats_v1 erx;
1747 struct be_pmem_stats pmem;
Vasundhara Volam0b3f0e72012-06-13 19:51:45 +00001748 u32 rsvd1[18];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001749};
1750
1751struct be_cmd_req_get_stats_v1 {
1752 struct be_cmd_req_hdr hdr;
1753 u8 rsvd[sizeof(struct be_hw_stats_v1)];
1754};
1755
1756struct be_cmd_resp_get_stats_v1 {
1757 struct be_cmd_resp_hdr hdr;
1758 struct be_hw_stats_v1 hw_stats;
1759};
1760
Ajit Khaparde61000862013-10-03 16:16:33 -05001761struct be_erx_stats_v2 {
1762 u32 rx_drops_no_fragments[136]; /* dwordS 0 to 135*/
1763 u32 rsvd[3];
1764};
1765
1766struct be_hw_stats_v2 {
1767 struct be_rxf_stats_v2 rxf;
1768 u32 rsvd0[BE_TXP_SW_SZ];
1769 struct be_erx_stats_v2 erx;
1770 struct be_pmem_stats pmem;
1771 u32 rsvd1[18];
1772};
1773
1774struct be_cmd_req_get_stats_v2 {
1775 struct be_cmd_req_hdr hdr;
1776 u8 rsvd[sizeof(struct be_hw_stats_v2)];
1777};
1778
1779struct be_cmd_resp_get_stats_v2 {
1780 struct be_cmd_resp_hdr hdr;
1781 struct be_hw_stats_v2 hw_stats;
1782};
1783
Somnath Kotur941a77d2012-05-17 22:59:03 +00001784/************** get fat capabilites *******************/
1785#define MAX_MODULES 27
1786#define MAX_MODES 4
1787#define MODE_UART 0
1788#define FW_LOG_LEVEL_DEFAULT 48
1789#define FW_LOG_LEVEL_FATAL 64
1790
1791struct ext_fat_mode {
1792 u8 mode;
1793 u8 rsvd0;
1794 u16 port_mask;
1795 u32 dbg_lvl;
1796 u64 fun_mask;
1797} __packed;
1798
1799struct ext_fat_modules {
1800 u8 modules_str[32];
1801 u32 modules_id;
1802 u32 num_modes;
1803 struct ext_fat_mode trace_lvl[MAX_MODES];
1804} __packed;
1805
1806struct be_fat_conf_params {
1807 u32 max_log_entries;
1808 u32 log_entry_size;
1809 u8 log_type;
1810 u8 max_log_funs;
1811 u8 max_log_ports;
1812 u8 rsvd0;
1813 u32 supp_modes;
1814 u32 num_modules;
1815 struct ext_fat_modules module[MAX_MODULES];
1816} __packed;
1817
1818struct be_cmd_req_get_ext_fat_caps {
1819 struct be_cmd_req_hdr hdr;
1820 u32 parameter_type;
1821};
1822
1823struct be_cmd_resp_get_ext_fat_caps {
1824 struct be_cmd_resp_hdr hdr;
1825 struct be_fat_conf_params get_params;
1826};
1827
1828struct be_cmd_req_set_ext_fat_caps {
1829 struct be_cmd_req_hdr hdr;
1830 struct be_fat_conf_params set_params;
1831};
1832
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301833#define RESOURCE_DESC_SIZE_V0 72
1834#define RESOURCE_DESC_SIZE_V1 88
1835#define PCIE_RESOURCE_DESC_TYPE_V0 0x40
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001836#define NIC_RESOURCE_DESC_TYPE_V0 0x41
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301837#define PCIE_RESOURCE_DESC_TYPE_V1 0x50
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001838#define NIC_RESOURCE_DESC_TYPE_V1 0x51
Vasundhara Volamf93f1602014-02-12 16:09:25 +05301839#define PORT_RESOURCE_DESC_TYPE_V1 0x55
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301840#define MAX_RESOURCE_DESC 264
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001841
Sathya Perlaa4018012014-03-27 10:46:18 +05301842#define IMM_SHIFT 6 /* Immediate */
1843#define NOSV_SHIFT 7 /* No save */
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001844
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301845struct be_res_desc_hdr {
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001846 u8 desc_type;
1847 u8 desc_len;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301848} __packed;
1849
Sathya Perlaa4018012014-03-27 10:46:18 +05301850struct be_port_res_desc {
1851 struct be_res_desc_hdr hdr;
1852 u8 rsvd0;
1853 u8 flags;
1854 u8 link_num;
1855 u8 mc_type;
1856 u16 rsvd1;
1857
1858#define NV_TYPE_MASK 0x3 /* bits 0-1 */
1859#define NV_TYPE_DISABLED 1
1860#define NV_TYPE_VXLAN 3
1861#define SOCVID_SHIFT 2 /* Strip outer vlan */
1862#define RCVID_SHIFT 4 /* Report vlan */
1863 u8 nv_flags;
1864 u8 rsvd2;
1865 __le16 nv_port; /* vxlan/gre port */
1866 u32 rsvd3[19];
1867} __packed;
1868
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301869struct be_pcie_res_desc {
1870 struct be_res_desc_hdr hdr;
1871 u8 rsvd0;
1872 u8 flags;
1873 u16 rsvd1;
1874 u8 pf_num;
1875 u8 rsvd2;
1876 u32 rsvd3;
1877 u8 sriov_state;
1878 u8 pf_state;
1879 u8 pf_type;
1880 u8 rsvd4;
1881 u16 num_vfs;
1882 u16 rsvd5;
1883 u32 rsvd6[17];
1884} __packed;
1885
1886struct be_nic_res_desc {
1887 struct be_res_desc_hdr hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001888 u8 rsvd1;
Sathya Perlaa4018012014-03-27 10:46:18 +05301889
1890#define QUN_SHIFT 4 /* QoS is in absolute units */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001891 u8 flags;
1892 u8 vf_num;
1893 u8 rsvd2;
1894 u8 pf_num;
1895 u8 rsvd3;
1896 u16 unicast_mac_count;
1897 u8 rsvd4[6];
1898 u16 mcc_count;
1899 u16 vlan_count;
1900 u16 mcast_mac_count;
1901 u16 txq_count;
1902 u16 rq_count;
1903 u16 rssq_count;
1904 u16 lro_count;
1905 u16 cq_count;
1906 u16 toe_conn_count;
1907 u16 eq_count;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05301908 u16 vlan_id;
1909 u16 iface_count;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001910 u32 cap_flags;
1911 u8 link_param;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05301912 u8 rsvd6;
1913 u16 channel_id_param;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001914 u32 bw_min;
1915 u32 bw_max;
1916 u8 acpi_params;
1917 u8 wol_param;
1918 u16 rsvd7;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05301919 u16 tunnel_iface_count;
1920 u16 direct_tenant_iface_count;
1921 u32 rsvd8[6];
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301922} __packed;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001923
Vasundhara Volamf93f1602014-02-12 16:09:25 +05301924/************ Multi-Channel type ***********/
1925enum mc_type {
1926 MC_NONE = 0x01,
1927 UMC = 0x02,
1928 FLEX10 = 0x03,
1929 vNIC1 = 0x04,
1930 nPAR = 0x05,
1931 UFP = 0x06,
1932 vNIC2 = 0x07
1933};
1934
Vasundhara Volamf93f1602014-02-12 16:09:25 +05301935/* Is BE in a multi-channel mode */
1936static inline bool be_is_mc(struct be_adapter *adapter)
1937{
1938 return adapter->mc_type > MC_NONE;
1939}
1940
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001941struct be_cmd_req_get_func_config {
1942 struct be_cmd_req_hdr hdr;
1943};
1944
1945struct be_cmd_resp_get_func_config {
Kalesh AP28710c52013-04-28 22:21:13 +00001946 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001947 u32 desc_count;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301948 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE_V1];
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001949};
1950
1951#define ACTIVE_PROFILE_TYPE 0x2
1952struct be_cmd_req_get_profile_config {
1953 struct be_cmd_req_hdr hdr;
1954 u8 rsvd;
1955 u8 type;
1956 u16 rsvd1;
1957};
1958
1959struct be_cmd_resp_get_profile_config {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301960 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001961 u32 desc_count;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301962 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE_V1];
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001963};
1964
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001965struct be_cmd_req_set_profile_config {
1966 struct be_cmd_req_hdr hdr;
1967 u32 rsvd;
1968 u32 desc_count;
Sathya Perlaa4018012014-03-27 10:46:18 +05301969 u8 desc[RESOURCE_DESC_SIZE_V1];
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001970};
1971
1972struct be_cmd_resp_set_profile_config {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301973 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001974};
1975
Vasundhara Volam542963b2014-01-15 13:23:33 +05301976struct be_cmd_req_get_active_profile {
1977 struct be_cmd_req_hdr hdr;
1978 u32 rsvd;
1979} __packed;
1980
1981struct be_cmd_resp_get_active_profile {
1982 struct be_cmd_resp_hdr hdr;
1983 u16 active_profile_id;
1984 u16 next_profile_id;
1985} __packed;
1986
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00001987struct be_cmd_enable_disable_vf {
1988 struct be_cmd_req_hdr hdr;
1989 u8 enable;
1990 u8 rsvd[3];
1991};
1992
Somnath Kotur68c45a22013-03-14 02:42:07 +00001993struct be_cmd_req_intr_set {
1994 struct be_cmd_req_hdr hdr;
1995 u8 intr_enabled;
1996 u8 rsvd[3];
1997};
1998
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001999static inline bool check_privilege(struct be_adapter *adapter, u32 flags)
2000{
2001 return flags & adapter->cmd_privileges ? true : false;
2002}
2003
Sathya Perla4c876612013-02-03 20:30:11 +00002004/************** Get IFACE LIST *******************/
2005struct be_if_desc {
2006 u32 if_id;
2007 u32 cap_flags;
2008 u32 en_flags;
2009};
2010
2011struct be_cmd_req_get_iface_list {
2012 struct be_cmd_req_hdr hdr;
2013};
2014
2015struct be_cmd_resp_get_iface_list {
2016 struct be_cmd_req_hdr hdr;
2017 u32 if_cnt;
2018 struct be_if_desc if_desc;
2019};
2020
Suresh Reddybdce2ad2014-03-11 18:53:04 +05302021/*************** Set logical link ********************/
2022#define PLINK_TRACK_SHIFT 8
2023struct be_cmd_req_set_ll_link {
2024 struct be_cmd_req_hdr hdr;
2025 u32 link_config; /* Bit 0: UP_DOWN, Bit 9: PLINK */
2026};
2027
Sathya Perlaa4018012014-03-27 10:46:18 +05302028/************** Manage IFACE Filters *******************/
2029#define OP_CONVERT_NORMAL_TO_TUNNEL 0
2030#define OP_CONVERT_TUNNEL_TO_NORMAL 1
2031
2032struct be_cmd_req_manage_iface_filters {
2033 struct be_cmd_req_hdr hdr;
2034 u8 op;
2035 u8 rsvd0;
2036 u8 flags;
2037 u8 rsvd1;
2038 u32 tunnel_iface_id;
2039 u32 target_iface_id;
2040 u8 mac[6];
2041 u16 vlan_tag;
2042 u32 tenant_id;
2043 u32 filter_id;
2044 u32 cap_flags;
2045 u32 cap_control_flags;
2046} __packed;
2047
Joe Perches31886e82013-09-23 15:11:36 -07002048int be_pci_fnum_get(struct be_adapter *adapter);
2049int be_fw_wait_ready(struct be_adapter *adapter);
2050int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
2051 bool permanent, u32 if_handle, u32 pmac_id);
2052int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr, u32 if_id,
2053 u32 *pmac_id, u32 domain);
2054int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id,
2055 u32 domain);
2056int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
2057 u32 *if_handle, u32 domain);
2058int be_cmd_if_destroy(struct be_adapter *adapter, int if_handle, u32 domain);
2059int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo);
2060int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
2061 struct be_queue_info *eq, bool no_delay,
2062 int num_cqe_dma_coalesce);
2063int be_cmd_mccq_create(struct be_adapter *adapter, struct be_queue_info *mccq,
2064 struct be_queue_info *cq);
2065int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo);
2066int be_cmd_rxq_create(struct be_adapter *adapter, struct be_queue_info *rxq,
2067 u16 cq_id, u16 frag_size, u32 if_id, u32 rss, u8 *rss_id);
2068int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
2069 int type);
2070int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q);
2071int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
2072 u8 *link_status, u32 dom);
2073int be_cmd_reset(struct be_adapter *adapter);
2074int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd);
2075int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
2076 struct be_dma_mem *nonemb_cmd);
2077int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
2078 char *fw_on_flash);
Sathya Perla2632baf2013-10-01 16:00:00 +05302079int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *, int num);
Joe Perches31886e82013-09-23 15:11:36 -07002080int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Kalesh AP4d567d92014-05-09 13:29:17 +05302081 u32 num);
Joe Perches31886e82013-09-23 15:11:36 -07002082int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 status);
2083int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc);
2084int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc);
2085int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
Vasundhara Volam0ad31572013-04-21 23:28:16 +00002086 u32 *function_mode, u32 *function_caps, u16 *asic_rev);
Joe Perches31886e82013-09-23 15:11:36 -07002087int be_cmd_reset_function(struct be_adapter *adapter);
2088int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Venkata Duvvurue2557872014-04-21 15:38:00 +05302089 u32 rss_hash_opts, u16 table_size, u8 *rss_hkey);
Joe Perches31886e82013-09-23 15:11:36 -07002090int be_process_mcc(struct be_adapter *adapter);
2091int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num, u8 beacon,
2092 u8 status, u8 state);
2093int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num,
2094 u32 *state);
2095int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2096 u32 flash_oper, u32 flash_opcode, u32 buf_size);
2097int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2098 u32 data_size, u32 data_offset,
2099 const char *obj_name, u32 *data_written,
2100 u8 *change_status, u8 *addn_status);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002101int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Joe Perches31886e82013-09-23 15:11:36 -07002102 u32 data_size, u32 data_offset, const char *obj_name,
2103 u32 *data_read, u32 *eof, u8 *addn_status);
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002104int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +05302105 u16 optype, int offset);
Joe Perches31886e82013-09-23 15:11:36 -07002106int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
2107 struct be_dma_mem *nonemb_cmd);
2108int be_cmd_fw_init(struct be_adapter *adapter);
2109int be_cmd_fw_clean(struct be_adapter *adapter);
2110void be_async_mcc_enable(struct be_adapter *adapter);
2111void be_async_mcc_disable(struct be_adapter *adapter);
2112int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2113 u32 loopback_type, u32 pkt_size, u32 num_pkts,
2114 u64 pattern);
2115int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern, u32 byte_cnt,
2116 struct be_dma_mem *cmd);
2117int be_cmd_get_seeprom_data(struct be_adapter *adapter,
2118 struct be_dma_mem *nonemb_cmd);
2119int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2120 u8 loopback_type, u8 enable);
2121int be_cmd_get_phy_info(struct be_adapter *adapter);
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05302122int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate,
2123 u16 link_speed, u8 domain);
Joe Perches31886e82013-09-23 15:11:36 -07002124void be_detect_error(struct be_adapter *adapter);
2125int be_cmd_get_die_temperature(struct be_adapter *adapter);
2126int be_cmd_get_cntl_attributes(struct be_adapter *adapter);
2127int be_cmd_req_native_mode(struct be_adapter *adapter);
2128int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size);
2129void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf);
2130int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2131 u32 domain);
2132int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2133 u32 vf_num);
2134int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302135 bool *pmac_id_active, u32 *pmac_id,
2136 u32 if_handle, u8 domain);
2137int be_cmd_get_active_mac(struct be_adapter *adapter, u32 pmac_id, u8 *mac,
2138 u32 if_handle, bool active, u32 domain);
Joe Perches31886e82013-09-23 15:11:36 -07002139int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac);
2140int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array, u8 mac_count,
2141 u32 domain);
2142int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom);
2143int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid, u32 domain,
2144 u16 intf_id, u16 hsw_mode);
2145int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid, u32 domain,
2146 u16 intf_id, u8 *mode);
2147int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter);
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05302148int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level);
2149int be_cmd_get_fw_log_level(struct be_adapter *adapter);
Joe Perches31886e82013-09-23 15:11:36 -07002150int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
2151 struct be_dma_mem *cmd);
2152int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
2153 struct be_dma_mem *cmd,
2154 struct be_fat_conf_params *cfgs);
Joe Perches31886e82013-09-23 15:11:36 -07002155int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask);
2156int lancer_initiate_dump(struct be_adapter *adapter);
2157bool dump_present(struct be_adapter *adapter);
2158int lancer_test_and_set_rdy_state(struct be_adapter *adapter);
2159int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name);
Sathya Perla92bf14a2013-08-27 16:57:32 +05302160int be_cmd_get_func_config(struct be_adapter *adapter,
2161 struct be_resources *res);
2162int be_cmd_get_profile_config(struct be_adapter *adapter,
2163 struct be_resources *res, u8 domain);
Sathya Perlaa4018012014-03-27 10:46:18 +05302164int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
2165 int size, u8 version, u8 domain);
Vasundhara Volam542963b2014-01-15 13:23:33 +05302166int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile);
Joe Perches31886e82013-09-23 15:11:36 -07002167int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
2168 int vf_num);
2169int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain);
2170int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable);
Suresh Reddybdce2ad2014-03-11 18:53:04 +05302171int be_cmd_set_logical_link_config(struct be_adapter *adapter,
2172 int link_state, u8 domain);
Sathya Perlaa4018012014-03-27 10:46:18 +05302173int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port);
2174int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op);