Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2006-2007 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 21 | * DEALINGS IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | */ |
| 26 | |
Duncan Laurie | 8ca4013 | 2011-10-25 15:42:21 -0700 | [diff] [blame] | 27 | #include <linux/dmi.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 28 | #include <linux/i2c.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 29 | #include <linux/slab.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 30 | #include <drm/drmP.h> |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 31 | #include <drm/drm_atomic_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 32 | #include <drm/drm_crtc.h> |
| 33 | #include <drm/drm_crtc_helper.h> |
| 34 | #include <drm/drm_edid.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 35 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 36 | #include <drm/i915_drm.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 37 | #include "i915_drv.h" |
| 38 | |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 39 | /* Here's the desired hotplug mode */ |
| 40 | #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \ |
| 41 | ADPA_CRT_HOTPLUG_WARMUP_10MS | \ |
| 42 | ADPA_CRT_HOTPLUG_SAMPLE_4S | \ |
| 43 | ADPA_CRT_HOTPLUG_VOLTAGE_50 | \ |
| 44 | ADPA_CRT_HOTPLUG_VOLREF_325MV | \ |
| 45 | ADPA_CRT_HOTPLUG_ENABLE) |
| 46 | |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 47 | struct intel_crt { |
| 48 | struct intel_encoder base; |
Adam Jackson | 637f44d | 2013-03-25 15:40:05 -0400 | [diff] [blame] | 49 | /* DPMS state is stored in the connector, which we need in the |
| 50 | * encoder's enable/disable callbacks */ |
| 51 | struct intel_connector *connector; |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 52 | bool force_hotplug_required; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 53 | i915_reg_t adpa_reg; |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 54 | }; |
| 55 | |
Daniel Vetter | 540a895 | 2012-07-11 16:27:57 +0200 | [diff] [blame] | 56 | static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 57 | { |
Daniel Vetter | 540a895 | 2012-07-11 16:27:57 +0200 | [diff] [blame] | 58 | return container_of(encoder, struct intel_crt, base); |
Jesse Barnes | df0323c | 2012-04-17 15:06:33 -0700 | [diff] [blame] | 59 | } |
| 60 | |
Daniel Vetter | eebe6f0 | 2013-07-21 21:37:03 +0200 | [diff] [blame] | 61 | static struct intel_crt *intel_attached_crt(struct drm_connector *connector) |
| 62 | { |
| 63 | return intel_encoder_to_crt(intel_attached_encoder(connector)); |
| 64 | } |
| 65 | |
Daniel Vetter | e403fc9 | 2012-07-02 13:41:21 +0200 | [diff] [blame] | 66 | static bool intel_crt_get_hw_state(struct intel_encoder *encoder, |
| 67 | enum pipe *pipe) |
Jesse Barnes | df0323c | 2012-04-17 15:06:33 -0700 | [diff] [blame] | 68 | { |
Daniel Vetter | e403fc9 | 2012-07-02 13:41:21 +0200 | [diff] [blame] | 69 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 70 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | e403fc9 | 2012-07-02 13:41:21 +0200 | [diff] [blame] | 71 | struct intel_crt *crt = intel_encoder_to_crt(encoder); |
| 72 | u32 tmp; |
Imre Deak | 1c8fdda | 2016-02-12 18:55:15 +0200 | [diff] [blame] | 73 | bool ret; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 74 | |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 75 | if (!intel_display_power_get_if_enabled(dev_priv, |
| 76 | encoder->power_domain)) |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 77 | return false; |
| 78 | |
Imre Deak | 1c8fdda | 2016-02-12 18:55:15 +0200 | [diff] [blame] | 79 | ret = false; |
| 80 | |
Daniel Vetter | e403fc9 | 2012-07-02 13:41:21 +0200 | [diff] [blame] | 81 | tmp = I915_READ(crt->adpa_reg); |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 82 | |
Daniel Vetter | e403fc9 | 2012-07-02 13:41:21 +0200 | [diff] [blame] | 83 | if (!(tmp & ADPA_DAC_ENABLE)) |
Imre Deak | 1c8fdda | 2016-02-12 18:55:15 +0200 | [diff] [blame] | 84 | goto out; |
Jesse Barnes | df0323c | 2012-04-17 15:06:33 -0700 | [diff] [blame] | 85 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 86 | if (HAS_PCH_CPT(dev_priv)) |
Daniel Vetter | e403fc9 | 2012-07-02 13:41:21 +0200 | [diff] [blame] | 87 | *pipe = PORT_TO_PIPE_CPT(tmp); |
| 88 | else |
| 89 | *pipe = PORT_TO_PIPE(tmp); |
| 90 | |
Imre Deak | 1c8fdda | 2016-02-12 18:55:15 +0200 | [diff] [blame] | 91 | ret = true; |
| 92 | out: |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 93 | intel_display_power_put(dev_priv, encoder->power_domain); |
Imre Deak | 1c8fdda | 2016-02-12 18:55:15 +0200 | [diff] [blame] | 94 | |
| 95 | return ret; |
Jesse Barnes | df0323c | 2012-04-17 15:06:33 -0700 | [diff] [blame] | 96 | } |
| 97 | |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 98 | static unsigned int intel_crt_get_flags(struct intel_encoder *encoder) |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 99 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 100 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 101 | struct intel_crt *crt = intel_encoder_to_crt(encoder); |
| 102 | u32 tmp, flags = 0; |
| 103 | |
| 104 | tmp = I915_READ(crt->adpa_reg); |
| 105 | |
| 106 | if (tmp & ADPA_HSYNC_ACTIVE_HIGH) |
| 107 | flags |= DRM_MODE_FLAG_PHSYNC; |
| 108 | else |
| 109 | flags |= DRM_MODE_FLAG_NHSYNC; |
| 110 | |
| 111 | if (tmp & ADPA_VSYNC_ACTIVE_HIGH) |
| 112 | flags |= DRM_MODE_FLAG_PVSYNC; |
| 113 | else |
| 114 | flags |= DRM_MODE_FLAG_NVSYNC; |
| 115 | |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 116 | return flags; |
| 117 | } |
| 118 | |
| 119 | static void intel_crt_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 120 | struct intel_crtc_state *pipe_config) |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 121 | { |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 122 | pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder); |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 123 | |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 124 | pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 125 | } |
| 126 | |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 127 | static void hsw_crt_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 128 | struct intel_crtc_state *pipe_config) |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 129 | { |
Ville Syrjälä | 8802e5b | 2016-02-17 21:41:12 +0200 | [diff] [blame] | 130 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 131 | |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 132 | intel_ddi_get_config(encoder, pipe_config); |
| 133 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 134 | pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC | |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 135 | DRM_MODE_FLAG_NHSYNC | |
| 136 | DRM_MODE_FLAG_PVSYNC | |
| 137 | DRM_MODE_FLAG_NVSYNC); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 138 | pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder); |
Ville Syrjälä | 8802e5b | 2016-02-17 21:41:12 +0200 | [diff] [blame] | 139 | |
| 140 | pipe_config->base.adjusted_mode.crtc_clock = lpt_get_iclkip(dev_priv); |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 141 | } |
| 142 | |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 143 | /* Note: The caller is required to filter out dpms modes not supported by the |
| 144 | * platform. */ |
Maarten Lankhorst | 225cc34 | 2016-08-09 17:04:07 +0200 | [diff] [blame] | 145 | static void intel_crt_set_dpms(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 146 | const struct intel_crtc_state *crtc_state, |
Maarten Lankhorst | 225cc34 | 2016-08-09 17:04:07 +0200 | [diff] [blame] | 147 | int mode) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 148 | { |
Tvrtko Ursulin | 6647847 | 2016-11-16 08:55:40 +0000 | [diff] [blame] | 149 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 150 | struct intel_crt *crt = intel_encoder_to_crt(encoder); |
Maarten Lankhorst | 225cc34 | 2016-08-09 17:04:07 +0200 | [diff] [blame] | 151 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
| 152 | const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode; |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 153 | u32 adpa; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 154 | |
Tvrtko Ursulin | 6647847 | 2016-11-16 08:55:40 +0000 | [diff] [blame] | 155 | if (INTEL_GEN(dev_priv) >= 5) |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 156 | adpa = ADPA_HOTPLUG_BITS; |
| 157 | else |
| 158 | adpa = 0; |
| 159 | |
| 160 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
| 161 | adpa |= ADPA_HSYNC_ACTIVE_HIGH; |
| 162 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
| 163 | adpa |= ADPA_VSYNC_ACTIVE_HIGH; |
| 164 | |
| 165 | /* For CPT allow 3 pipe config, for others just use A or B */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 166 | if (HAS_PCH_LPT(dev_priv)) |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 167 | ; /* Those bits don't exist here */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 168 | else if (HAS_PCH_CPT(dev_priv)) |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 169 | adpa |= PORT_TRANS_SEL_CPT(crtc->pipe); |
| 170 | else if (crtc->pipe == 0) |
| 171 | adpa |= ADPA_PIPE_A_SELECT; |
| 172 | else |
| 173 | adpa |= ADPA_PIPE_B_SELECT; |
| 174 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 175 | if (!HAS_PCH_SPLIT(dev_priv)) |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 176 | I915_WRITE(BCLRPAT(crtc->pipe), 0); |
Jesse Barnes | bd9e841 | 2012-06-15 11:55:18 -0700 | [diff] [blame] | 177 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 178 | switch (mode) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 179 | case DRM_MODE_DPMS_ON: |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 180 | adpa |= ADPA_DAC_ENABLE; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 181 | break; |
| 182 | case DRM_MODE_DPMS_STANDBY: |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 183 | adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 184 | break; |
| 185 | case DRM_MODE_DPMS_SUSPEND: |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 186 | adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 187 | break; |
| 188 | case DRM_MODE_DPMS_OFF: |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 189 | adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 190 | break; |
| 191 | } |
| 192 | |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 193 | I915_WRITE(crt->adpa_reg, adpa); |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 194 | } |
| 195 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 196 | static void intel_disable_crt(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 197 | const struct intel_crtc_state *old_crtc_state, |
| 198 | const struct drm_connector_state *old_conn_state) |
Adam Jackson | 637f44d | 2013-03-25 15:40:05 -0400 | [diff] [blame] | 199 | { |
Maarten Lankhorst | 225cc34 | 2016-08-09 17:04:07 +0200 | [diff] [blame] | 200 | intel_crt_set_dpms(encoder, old_crtc_state, DRM_MODE_DPMS_OFF); |
Adam Jackson | 637f44d | 2013-03-25 15:40:05 -0400 | [diff] [blame] | 201 | } |
| 202 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 203 | static void pch_disable_crt(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 204 | const struct intel_crtc_state *old_crtc_state, |
| 205 | const struct drm_connector_state *old_conn_state) |
Ville Syrjälä | 1ea56e2 | 2015-05-05 17:17:37 +0300 | [diff] [blame] | 206 | { |
| 207 | } |
| 208 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 209 | static void pch_post_disable_crt(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 210 | const struct intel_crtc_state *old_crtc_state, |
| 211 | const struct drm_connector_state *old_conn_state) |
Ville Syrjälä | 1ea56e2 | 2015-05-05 17:17:37 +0300 | [diff] [blame] | 212 | { |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 213 | intel_disable_crt(encoder, old_crtc_state, old_conn_state); |
Ville Syrjälä | 1ea56e2 | 2015-05-05 17:17:37 +0300 | [diff] [blame] | 214 | } |
Daniel Vetter | abfdc1e | 2014-06-25 22:01:52 +0300 | [diff] [blame] | 215 | |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 216 | static void hsw_post_disable_crt(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 217 | const struct intel_crtc_state *old_crtc_state, |
| 218 | const struct drm_connector_state *old_conn_state) |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 219 | { |
| 220 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 221 | |
| 222 | pch_post_disable_crt(encoder, old_crtc_state, old_conn_state); |
| 223 | |
| 224 | lpt_disable_pch_transcoder(dev_priv); |
| 225 | lpt_disable_iclkip(dev_priv); |
| 226 | |
| 227 | intel_ddi_fdi_post_disable(encoder, old_crtc_state, old_conn_state); |
| 228 | } |
| 229 | |
Jani Nikula | 51c4fa6 | 2017-10-05 13:52:10 +0300 | [diff] [blame^] | 230 | static void hsw_pre_pll_enable_crt(struct intel_encoder *encoder, |
| 231 | const struct intel_crtc_state *pipe_config, |
| 232 | const struct drm_connector_state *conn_state) |
| 233 | { |
| 234 | struct drm_crtc *crtc = pipe_config->base.crtc; |
| 235 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
| 236 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 237 | |
| 238 | WARN_ON(!intel_crtc->config->has_pch_encoder); |
| 239 | |
| 240 | intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false); |
| 241 | } |
| 242 | |
| 243 | static void hsw_pre_enable_crt(struct intel_encoder *encoder, |
| 244 | const struct intel_crtc_state *pipe_config, |
| 245 | const struct drm_connector_state *conn_state) |
| 246 | { |
| 247 | struct drm_crtc *crtc = pipe_config->base.crtc; |
| 248 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
| 249 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 250 | int pipe = intel_crtc->pipe; |
| 251 | |
| 252 | WARN_ON(!intel_crtc->config->has_pch_encoder); |
| 253 | |
| 254 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
| 255 | } |
| 256 | |
| 257 | static void hsw_enable_crt(struct intel_encoder *encoder, |
| 258 | const struct intel_crtc_state *pipe_config, |
| 259 | const struct drm_connector_state *conn_state) |
| 260 | { |
| 261 | struct drm_crtc *crtc = pipe_config->base.crtc; |
| 262 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
| 263 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 264 | int pipe = intel_crtc->pipe; |
| 265 | |
| 266 | WARN_ON(!intel_crtc->config->has_pch_encoder); |
| 267 | |
| 268 | intel_crt_set_dpms(encoder, pipe_config, DRM_MODE_DPMS_ON); |
| 269 | |
| 270 | intel_wait_for_vblank(dev_priv, pipe); |
| 271 | intel_wait_for_vblank(dev_priv, pipe); |
| 272 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
| 273 | intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true); |
| 274 | } |
| 275 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 276 | static void intel_enable_crt(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 277 | const struct intel_crtc_state *pipe_config, |
| 278 | const struct drm_connector_state *conn_state) |
Adam Jackson | 637f44d | 2013-03-25 15:40:05 -0400 | [diff] [blame] | 279 | { |
Maarten Lankhorst | 225cc34 | 2016-08-09 17:04:07 +0200 | [diff] [blame] | 280 | intel_crt_set_dpms(encoder, pipe_config, DRM_MODE_DPMS_ON); |
Adam Jackson | 637f44d | 2013-03-25 15:40:05 -0400 | [diff] [blame] | 281 | } |
| 282 | |
Damien Lespiau | c19de8e | 2013-11-28 15:29:18 +0000 | [diff] [blame] | 283 | static enum drm_mode_status |
| 284 | intel_crt_mode_valid(struct drm_connector *connector, |
| 285 | struct drm_display_mode *mode) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 286 | { |
Zhao Yakui | 6bcdcd9 | 2009-03-03 18:06:42 +0800 | [diff] [blame] | 287 | struct drm_device *dev = connector->dev; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 288 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 289 | int max_dotclk = dev_priv->max_dotclk_freq; |
Ville Syrjälä | debded8 | 2016-02-17 21:41:13 +0200 | [diff] [blame] | 290 | int max_clock; |
Zhao Yakui | 6bcdcd9 | 2009-03-03 18:06:42 +0800 | [diff] [blame] | 291 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 292 | if (mode->flags & DRM_MODE_FLAG_DBLSCAN) |
| 293 | return MODE_NO_DBLESCAN; |
| 294 | |
Zhao Yakui | 6bcdcd9 | 2009-03-03 18:06:42 +0800 | [diff] [blame] | 295 | if (mode->clock < 25000) |
| 296 | return MODE_CLOCK_LOW; |
| 297 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 298 | if (HAS_PCH_LPT(dev_priv)) |
Ville Syrjälä | debded8 | 2016-02-17 21:41:13 +0200 | [diff] [blame] | 299 | max_clock = 180000; |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 300 | else if (IS_VALLEYVIEW(dev_priv)) |
Ville Syrjälä | debded8 | 2016-02-17 21:41:13 +0200 | [diff] [blame] | 301 | /* |
| 302 | * 270 MHz due to current DPLL limits, |
| 303 | * DAC limit supposedly 355 MHz. |
| 304 | */ |
| 305 | max_clock = 270000; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 306 | else if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) |
Zhao Yakui | 6bcdcd9 | 2009-03-03 18:06:42 +0800 | [diff] [blame] | 307 | max_clock = 400000; |
Ville Syrjälä | debded8 | 2016-02-17 21:41:13 +0200 | [diff] [blame] | 308 | else |
| 309 | max_clock = 350000; |
Zhao Yakui | 6bcdcd9 | 2009-03-03 18:06:42 +0800 | [diff] [blame] | 310 | if (mode->clock > max_clock) |
| 311 | return MODE_CLOCK_HIGH; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 312 | |
Mika Kahola | f8700b3 | 2016-02-02 15:16:42 +0200 | [diff] [blame] | 313 | if (mode->clock > max_dotclk) |
| 314 | return MODE_CLOCK_HIGH; |
| 315 | |
Paulo Zanoni | d4b1931 | 2012-11-29 11:29:32 -0200 | [diff] [blame] | 316 | /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 317 | if (HAS_PCH_LPT(dev_priv) && |
Paulo Zanoni | d4b1931 | 2012-11-29 11:29:32 -0200 | [diff] [blame] | 318 | (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2)) |
| 319 | return MODE_CLOCK_HIGH; |
| 320 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 321 | return MODE_OK; |
| 322 | } |
| 323 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 324 | static bool intel_crt_compute_config(struct intel_encoder *encoder, |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 325 | struct intel_crtc_state *pipe_config, |
| 326 | struct drm_connector_state *conn_state) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 327 | { |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 328 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 329 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 330 | if (HAS_PCH_SPLIT(dev_priv)) |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 331 | pipe_config->has_pch_encoder = true; |
| 332 | |
Daniel Vetter | 2a7acee | 2013-04-19 11:24:39 +0200 | [diff] [blame] | 333 | /* LPT FDI RX only supports 8bpc. */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 334 | if (HAS_PCH_LPT(dev_priv)) { |
Daniel Vetter | f58a1ac | 2016-05-03 10:33:01 +0200 | [diff] [blame] | 335 | if (pipe_config->bw_constrained && pipe_config->pipe_bpp < 24) { |
| 336 | DRM_DEBUG_KMS("LPT only supports 24bpp\n"); |
| 337 | return false; |
| 338 | } |
| 339 | |
Daniel Vetter | 2a7acee | 2013-04-19 11:24:39 +0200 | [diff] [blame] | 340 | pipe_config->pipe_bpp = 24; |
Daniel Vetter | f58a1ac | 2016-05-03 10:33:01 +0200 | [diff] [blame] | 341 | } |
Daniel Vetter | 2a7acee | 2013-04-19 11:24:39 +0200 | [diff] [blame] | 342 | |
Ville Syrjälä | 8f7abfd | 2014-02-27 14:23:12 +0200 | [diff] [blame] | 343 | /* FDI must always be 2.7 GHz */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 344 | if (HAS_DDI(dev_priv)) |
Ville Syrjälä | 8f7abfd | 2014-02-27 14:23:12 +0200 | [diff] [blame] | 345 | pipe_config->port_clock = 135000 * 2; |
Maarten Lankhorst | 00490c2 | 2015-11-16 14:42:12 +0100 | [diff] [blame] | 346 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 347 | return true; |
| 348 | } |
| 349 | |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 350 | static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector) |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 351 | { |
| 352 | struct drm_device *dev = connector->dev; |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 353 | struct intel_crt *crt = intel_attached_crt(connector); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 354 | struct drm_i915_private *dev_priv = to_i915(dev); |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 355 | u32 adpa; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 356 | bool ret; |
| 357 | |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 358 | /* The first time through, trigger an explicit detection cycle */ |
| 359 | if (crt->force_hotplug_required) { |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 360 | bool turn_off_dac = HAS_PCH_SPLIT(dev_priv); |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 361 | u32 save_adpa; |
Zhenyu Wang | 67941da | 2009-07-24 01:00:33 +0800 | [diff] [blame] | 362 | |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 363 | crt->force_hotplug_required = 0; |
Dave Airlie | d5dd96c | 2010-08-04 15:52:19 +1000 | [diff] [blame] | 364 | |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 365 | save_adpa = adpa = I915_READ(crt->adpa_reg); |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 366 | DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa); |
Dave Airlie | d5dd96c | 2010-08-04 15:52:19 +1000 | [diff] [blame] | 367 | |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 368 | adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER; |
| 369 | if (turn_off_dac) |
| 370 | adpa &= ~ADPA_DAC_ENABLE; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 371 | |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 372 | I915_WRITE(crt->adpa_reg, adpa); |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 373 | |
Chris Wilson | e1672d1 | 2016-06-30 15:32:49 +0100 | [diff] [blame] | 374 | if (intel_wait_for_register(dev_priv, |
| 375 | crt->adpa_reg, |
| 376 | ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0, |
| 377 | 1000)) |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 378 | DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER"); |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 379 | |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 380 | if (turn_off_dac) { |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 381 | I915_WRITE(crt->adpa_reg, save_adpa); |
| 382 | POSTING_READ(crt->adpa_reg); |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 383 | } |
Zhenyu Wang | a4a6b90 | 2010-04-07 16:15:55 +0800 | [diff] [blame] | 384 | } |
| 385 | |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 386 | /* Check the status to see if both blue and green are on now */ |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 387 | adpa = I915_READ(crt->adpa_reg); |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 388 | if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0) |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 389 | ret = true; |
| 390 | else |
| 391 | ret = false; |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 392 | DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret); |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 393 | |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 394 | return ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 395 | } |
| 396 | |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 397 | static bool valleyview_crt_detect_hotplug(struct drm_connector *connector) |
| 398 | { |
| 399 | struct drm_device *dev = connector->dev; |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 400 | struct intel_crt *crt = intel_attached_crt(connector); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 401 | struct drm_i915_private *dev_priv = to_i915(dev); |
Lyude | b236d7c8 | 2016-06-21 17:03:43 -0400 | [diff] [blame] | 402 | bool reenable_hpd; |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 403 | u32 adpa; |
| 404 | bool ret; |
| 405 | u32 save_adpa; |
| 406 | |
Lyude | b236d7c8 | 2016-06-21 17:03:43 -0400 | [diff] [blame] | 407 | /* |
| 408 | * Doing a force trigger causes a hpd interrupt to get sent, which can |
| 409 | * get us stuck in a loop if we're polling: |
| 410 | * - We enable power wells and reset the ADPA |
| 411 | * - output_poll_exec does force probe on VGA, triggering a hpd |
| 412 | * - HPD handler waits for poll to unlock dev->mode_config.mutex |
| 413 | * - output_poll_exec shuts off the ADPA, unlocks |
| 414 | * dev->mode_config.mutex |
| 415 | * - HPD handler runs, resets ADPA and brings us back to the start |
| 416 | * |
| 417 | * Just disable HPD interrupts here to prevent this |
| 418 | */ |
| 419 | reenable_hpd = intel_hpd_disable(dev_priv, crt->base.hpd_pin); |
| 420 | |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 421 | save_adpa = adpa = I915_READ(crt->adpa_reg); |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 422 | DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa); |
| 423 | |
| 424 | adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER; |
| 425 | |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 426 | I915_WRITE(crt->adpa_reg, adpa); |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 427 | |
Chris Wilson | a522ae4 | 2016-06-30 15:32:50 +0100 | [diff] [blame] | 428 | if (intel_wait_for_register(dev_priv, |
| 429 | crt->adpa_reg, |
| 430 | ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0, |
| 431 | 1000)) { |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 432 | DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER"); |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 433 | I915_WRITE(crt->adpa_reg, save_adpa); |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 434 | } |
| 435 | |
| 436 | /* Check the status to see if both blue and green are on now */ |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 437 | adpa = I915_READ(crt->adpa_reg); |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 438 | if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0) |
| 439 | ret = true; |
| 440 | else |
| 441 | ret = false; |
| 442 | |
| 443 | DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret); |
| 444 | |
Lyude | b236d7c8 | 2016-06-21 17:03:43 -0400 | [diff] [blame] | 445 | if (reenable_hpd) |
| 446 | intel_hpd_enable(dev_priv, crt->base.hpd_pin); |
| 447 | |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 448 | return ret; |
| 449 | } |
| 450 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 451 | /** |
| 452 | * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence. |
| 453 | * |
| 454 | * Not for i915G/i915GM |
| 455 | * |
| 456 | * \return true if CRT is connected. |
| 457 | * \return false if CRT is disconnected. |
| 458 | */ |
| 459 | static bool intel_crt_detect_hotplug(struct drm_connector *connector) |
| 460 | { |
| 461 | struct drm_device *dev = connector->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 462 | struct drm_i915_private *dev_priv = to_i915(dev); |
Egbert Eich | 0706f17 | 2015-09-23 16:15:27 +0200 | [diff] [blame] | 463 | u32 stat; |
Adam Jackson | 7a772c4 | 2010-05-24 16:46:29 -0400 | [diff] [blame] | 464 | bool ret = false; |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 465 | int i, tries = 0; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 466 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 467 | if (HAS_PCH_SPLIT(dev_priv)) |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 468 | return intel_ironlake_crt_detect_hotplug(connector); |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 469 | |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 470 | if (IS_VALLEYVIEW(dev_priv)) |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 471 | return valleyview_crt_detect_hotplug(connector); |
| 472 | |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 473 | /* |
| 474 | * On 4 series desktop, CRT detect sequence need to be done twice |
| 475 | * to get a reliable result. |
| 476 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 477 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 478 | if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 479 | tries = 2; |
| 480 | else |
| 481 | tries = 1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 482 | |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 483 | for (i = 0; i < tries ; i++) { |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 484 | /* turn on the FORCE_DETECT */ |
Egbert Eich | 0706f17 | 2015-09-23 16:15:27 +0200 | [diff] [blame] | 485 | i915_hotplug_interrupt_update(dev_priv, |
| 486 | CRT_HOTPLUG_FORCE_DETECT, |
| 487 | CRT_HOTPLUG_FORCE_DETECT); |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 488 | /* wait for FORCE_DETECT to go off */ |
Chris Wilson | fd3790d | 2016-06-30 15:32:51 +0100 | [diff] [blame] | 489 | if (intel_wait_for_register(dev_priv, PORT_HOTPLUG_EN, |
| 490 | CRT_HOTPLUG_FORCE_DETECT, 0, |
| 491 | 1000)) |
Chris Wilson | 7907731 | 2010-09-12 19:58:04 +0100 | [diff] [blame] | 492 | DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off"); |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 493 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 494 | |
Adam Jackson | 7a772c4 | 2010-05-24 16:46:29 -0400 | [diff] [blame] | 495 | stat = I915_READ(PORT_HOTPLUG_STAT); |
| 496 | if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE) |
| 497 | ret = true; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 498 | |
Adam Jackson | 7a772c4 | 2010-05-24 16:46:29 -0400 | [diff] [blame] | 499 | /* clear the interrupt we just generated, if any */ |
| 500 | I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS); |
| 501 | |
Egbert Eich | 0706f17 | 2015-09-23 16:15:27 +0200 | [diff] [blame] | 502 | i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0); |
Adam Jackson | 7a772c4 | 2010-05-24 16:46:29 -0400 | [diff] [blame] | 503 | |
| 504 | return ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 505 | } |
| 506 | |
Jani Nikula | f1a2f5b | 2012-08-13 13:22:35 +0300 | [diff] [blame] | 507 | static struct edid *intel_crt_get_edid(struct drm_connector *connector, |
| 508 | struct i2c_adapter *i2c) |
| 509 | { |
| 510 | struct edid *edid; |
| 511 | |
| 512 | edid = drm_get_edid(connector, i2c); |
| 513 | |
| 514 | if (!edid && !intel_gmbus_is_forced_bit(i2c)) { |
| 515 | DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n"); |
| 516 | intel_gmbus_force_bit(i2c, true); |
| 517 | edid = drm_get_edid(connector, i2c); |
| 518 | intel_gmbus_force_bit(i2c, false); |
| 519 | } |
| 520 | |
| 521 | return edid; |
| 522 | } |
| 523 | |
| 524 | /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */ |
| 525 | static int intel_crt_ddc_get_modes(struct drm_connector *connector, |
| 526 | struct i2c_adapter *adapter) |
| 527 | { |
| 528 | struct edid *edid; |
Jani Nikula | ebda95a | 2012-10-19 14:51:51 +0300 | [diff] [blame] | 529 | int ret; |
Jani Nikula | f1a2f5b | 2012-08-13 13:22:35 +0300 | [diff] [blame] | 530 | |
| 531 | edid = intel_crt_get_edid(connector, adapter); |
| 532 | if (!edid) |
| 533 | return 0; |
| 534 | |
Jani Nikula | ebda95a | 2012-10-19 14:51:51 +0300 | [diff] [blame] | 535 | ret = intel_connector_update_modes(connector, edid); |
| 536 | kfree(edid); |
| 537 | |
| 538 | return ret; |
Jani Nikula | f1a2f5b | 2012-08-13 13:22:35 +0300 | [diff] [blame] | 539 | } |
| 540 | |
David Müller | f5afcd3 | 2011-01-06 12:29:32 +0000 | [diff] [blame] | 541 | static bool intel_crt_detect_ddc(struct drm_connector *connector) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 542 | { |
David Müller | f5afcd3 | 2011-01-06 12:29:32 +0000 | [diff] [blame] | 543 | struct intel_crt *crt = intel_attached_crt(connector); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 544 | struct drm_i915_private *dev_priv = to_i915(crt->base.base.dev); |
Daniel Vetter | a2bd1f5 | 2012-07-11 12:31:52 +0200 | [diff] [blame] | 545 | struct edid *edid; |
| 546 | struct i2c_adapter *i2c; |
Ander Conselvan de Oliveira | c96b63a | 2017-01-20 16:28:42 +0200 | [diff] [blame] | 547 | bool ret = false; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 548 | |
Daniel Vetter | a2bd1f5 | 2012-07-11 12:31:52 +0200 | [diff] [blame] | 549 | BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 550 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 551 | i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin); |
Jani Nikula | f1a2f5b | 2012-08-13 13:22:35 +0300 | [diff] [blame] | 552 | edid = intel_crt_get_edid(connector, i2c); |
David Müller | f5afcd3 | 2011-01-06 12:29:32 +0000 | [diff] [blame] | 553 | |
Daniel Vetter | a2bd1f5 | 2012-07-11 12:31:52 +0200 | [diff] [blame] | 554 | if (edid) { |
| 555 | bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL; |
| 556 | |
David Müller | f5afcd3 | 2011-01-06 12:29:32 +0000 | [diff] [blame] | 557 | /* |
| 558 | * This may be a DVI-I connector with a shared DDC |
| 559 | * link between analog and digital outputs, so we |
| 560 | * have to check the EDID input spec of the attached device. |
| 561 | */ |
David Müller | f5afcd3 | 2011-01-06 12:29:32 +0000 | [diff] [blame] | 562 | if (!is_digital) { |
| 563 | DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n"); |
Ander Conselvan de Oliveira | c96b63a | 2017-01-20 16:28:42 +0200 | [diff] [blame] | 564 | ret = true; |
| 565 | } else { |
| 566 | DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n"); |
David Müller | f5afcd3 | 2011-01-06 12:29:32 +0000 | [diff] [blame] | 567 | } |
Daniel Vetter | a2bd1f5 | 2012-07-11 12:31:52 +0200 | [diff] [blame] | 568 | } else { |
| 569 | DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n"); |
Chris Wilson | 6ec3d0c | 2010-09-22 18:17:01 +0100 | [diff] [blame] | 570 | } |
| 571 | |
Daniel Vetter | a2bd1f5 | 2012-07-11 12:31:52 +0200 | [diff] [blame] | 572 | kfree(edid); |
| 573 | |
Ander Conselvan de Oliveira | c96b63a | 2017-01-20 16:28:42 +0200 | [diff] [blame] | 574 | return ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 575 | } |
| 576 | |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 577 | static enum drm_connector_status |
Maarten Lankhorst | c8ecb2f | 2016-02-17 09:18:36 +0100 | [diff] [blame] | 578 | intel_crt_load_detect(struct intel_crt *crt, uint32_t pipe) |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 579 | { |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 580 | struct drm_device *dev = crt->base.base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 581 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 582 | uint32_t save_bclrpat; |
| 583 | uint32_t save_vtotal; |
| 584 | uint32_t vtotal, vactive; |
| 585 | uint32_t vsample; |
| 586 | uint32_t vblank, vblank_start, vblank_end; |
| 587 | uint32_t dsl; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 588 | i915_reg_t bclrpat_reg, vtotal_reg, |
| 589 | vblank_reg, vsync_reg, pipeconf_reg, pipe_dsl_reg; |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 590 | uint8_t st00; |
| 591 | enum drm_connector_status status; |
| 592 | |
Chris Wilson | 6ec3d0c | 2010-09-22 18:17:01 +0100 | [diff] [blame] | 593 | DRM_DEBUG_KMS("starting load-detect on CRT\n"); |
| 594 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 595 | bclrpat_reg = BCLRPAT(pipe); |
| 596 | vtotal_reg = VTOTAL(pipe); |
| 597 | vblank_reg = VBLANK(pipe); |
| 598 | vsync_reg = VSYNC(pipe); |
| 599 | pipeconf_reg = PIPECONF(pipe); |
| 600 | pipe_dsl_reg = PIPEDSL(pipe); |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 601 | |
| 602 | save_bclrpat = I915_READ(bclrpat_reg); |
| 603 | save_vtotal = I915_READ(vtotal_reg); |
| 604 | vblank = I915_READ(vblank_reg); |
| 605 | |
| 606 | vtotal = ((save_vtotal >> 16) & 0xfff) + 1; |
| 607 | vactive = (save_vtotal & 0x7ff) + 1; |
| 608 | |
| 609 | vblank_start = (vblank & 0xfff) + 1; |
| 610 | vblank_end = ((vblank >> 16) & 0xfff) + 1; |
| 611 | |
| 612 | /* Set the border color to purple. */ |
| 613 | I915_WRITE(bclrpat_reg, 0x500050); |
| 614 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 615 | if (!IS_GEN2(dev_priv)) { |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 616 | uint32_t pipeconf = I915_READ(pipeconf_reg); |
| 617 | I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER); |
Chris Wilson | 19c55da | 2010-08-09 14:50:53 +0100 | [diff] [blame] | 618 | POSTING_READ(pipeconf_reg); |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 619 | /* Wait for next Vblank to substitue |
| 620 | * border color for Color info */ |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 621 | intel_wait_for_vblank(dev_priv, pipe); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 622 | st00 = I915_READ8(_VGA_MSR_WRITE); |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 623 | status = ((st00 & (1 << 4)) != 0) ? |
| 624 | connector_status_connected : |
| 625 | connector_status_disconnected; |
| 626 | |
| 627 | I915_WRITE(pipeconf_reg, pipeconf); |
| 628 | } else { |
| 629 | bool restore_vblank = false; |
| 630 | int count, detect; |
| 631 | |
| 632 | /* |
| 633 | * If there isn't any border, add some. |
| 634 | * Yes, this will flicker |
| 635 | */ |
| 636 | if (vblank_start <= vactive && vblank_end >= vtotal) { |
| 637 | uint32_t vsync = I915_READ(vsync_reg); |
| 638 | uint32_t vsync_start = (vsync & 0xffff) + 1; |
| 639 | |
| 640 | vblank_start = vsync_start; |
| 641 | I915_WRITE(vblank_reg, |
| 642 | (vblank_start - 1) | |
| 643 | ((vblank_end - 1) << 16)); |
| 644 | restore_vblank = true; |
| 645 | } |
| 646 | /* sample in the vertical border, selecting the larger one */ |
| 647 | if (vblank_start - vactive >= vtotal - vblank_end) |
| 648 | vsample = (vblank_start + vactive) >> 1; |
| 649 | else |
| 650 | vsample = (vtotal + vblank_end) >> 1; |
| 651 | |
| 652 | /* |
| 653 | * Wait for the border to be displayed |
| 654 | */ |
| 655 | while (I915_READ(pipe_dsl_reg) >= vactive) |
| 656 | ; |
| 657 | while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample) |
| 658 | ; |
| 659 | /* |
| 660 | * Watch ST00 for an entire scanline |
| 661 | */ |
| 662 | detect = 0; |
| 663 | count = 0; |
| 664 | do { |
| 665 | count++; |
| 666 | /* Read the ST00 VGA status register */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 667 | st00 = I915_READ8(_VGA_MSR_WRITE); |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 668 | if (st00 & (1 << 4)) |
| 669 | detect++; |
| 670 | } while ((I915_READ(pipe_dsl_reg) == dsl)); |
| 671 | |
| 672 | /* restore vblank if necessary */ |
| 673 | if (restore_vblank) |
| 674 | I915_WRITE(vblank_reg, vblank); |
| 675 | /* |
| 676 | * If more than 3/4 of the scanline detected a monitor, |
| 677 | * then it is assumed to be present. This works even on i830, |
| 678 | * where there isn't any way to force the border color across |
| 679 | * the screen |
| 680 | */ |
| 681 | status = detect * 4 > count * 3 ? |
| 682 | connector_status_connected : |
| 683 | connector_status_disconnected; |
| 684 | } |
| 685 | |
| 686 | /* Restore previous settings */ |
| 687 | I915_WRITE(bclrpat_reg, save_bclrpat); |
| 688 | |
| 689 | return status; |
| 690 | } |
| 691 | |
Ville Syrjälä | f0dfb1a | 2016-09-26 12:20:45 +0300 | [diff] [blame] | 692 | static int intel_spurious_crt_detect_dmi_callback(const struct dmi_system_id *id) |
| 693 | { |
| 694 | DRM_DEBUG_DRIVER("Skipping CRT detection for %s\n", id->ident); |
| 695 | return 1; |
| 696 | } |
| 697 | |
| 698 | static const struct dmi_system_id intel_spurious_crt_detect[] = { |
| 699 | { |
| 700 | .callback = intel_spurious_crt_detect_dmi_callback, |
| 701 | .ident = "ACER ZGB", |
| 702 | .matches = { |
| 703 | DMI_MATCH(DMI_SYS_VENDOR, "ACER"), |
| 704 | DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"), |
| 705 | }, |
| 706 | }, |
Ville Syrjälä | 69a44b1 | 2016-09-26 12:20:46 +0300 | [diff] [blame] | 707 | { |
| 708 | .callback = intel_spurious_crt_detect_dmi_callback, |
| 709 | .ident = "Intel DZ77BH-55K", |
| 710 | .matches = { |
| 711 | DMI_MATCH(DMI_BOARD_VENDOR, "Intel Corporation"), |
| 712 | DMI_MATCH(DMI_BOARD_NAME, "DZ77BH-55K"), |
| 713 | }, |
| 714 | }, |
Ville Syrjälä | f0dfb1a | 2016-09-26 12:20:45 +0300 | [diff] [blame] | 715 | { } |
| 716 | }; |
| 717 | |
Maarten Lankhorst | 6c5ed5a | 2017-04-06 20:55:20 +0200 | [diff] [blame] | 718 | static int |
| 719 | intel_crt_detect(struct drm_connector *connector, |
| 720 | struct drm_modeset_acquire_ctx *ctx, |
| 721 | bool force) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 722 | { |
Tvrtko Ursulin | 6647847 | 2016-11-16 08:55:40 +0000 | [diff] [blame] | 723 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 724 | struct intel_crt *crt = intel_attached_crt(connector); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 725 | struct intel_encoder *intel_encoder = &crt->base; |
Maarten Lankhorst | 6c5ed5a | 2017-04-06 20:55:20 +0200 | [diff] [blame] | 726 | int status, ret; |
Daniel Vetter | e95c843 | 2012-04-20 21:03:36 +0200 | [diff] [blame] | 727 | struct intel_load_detect_pipe tmp; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 728 | |
Chris Wilson | 164c859 | 2013-07-20 20:27:08 +0100 | [diff] [blame] | 729 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n", |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 730 | connector->base.id, connector->name, |
Chris Wilson | 164c859 | 2013-07-20 20:27:08 +0100 | [diff] [blame] | 731 | force); |
| 732 | |
Ville Syrjälä | f0dfb1a | 2016-09-26 12:20:45 +0300 | [diff] [blame] | 733 | /* Skip machines without VGA that falsely report hotplug events */ |
| 734 | if (dmi_check_system(intel_spurious_crt_detect)) |
| 735 | return connector_status_disconnected; |
| 736 | |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 737 | intel_display_power_get(dev_priv, intel_encoder->power_domain); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 738 | |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 739 | if (I915_HAS_HOTPLUG(dev_priv)) { |
Daniel Vetter | aaa3773 | 2012-06-16 15:30:32 +0200 | [diff] [blame] | 740 | /* We can not rely on the HPD pin always being correctly wired |
| 741 | * up, for example many KVM do not pass it through, and so |
| 742 | * only trust an assertion that the monitor is connected. |
| 743 | */ |
Chris Wilson | 6ec3d0c | 2010-09-22 18:17:01 +0100 | [diff] [blame] | 744 | if (intel_crt_detect_hotplug(connector)) { |
| 745 | DRM_DEBUG_KMS("CRT detected via hotplug\n"); |
Paulo Zanoni | c19a0df | 2014-02-21 13:52:22 -0300 | [diff] [blame] | 746 | status = connector_status_connected; |
| 747 | goto out; |
Daniel Vetter | aaa3773 | 2012-06-16 15:30:32 +0200 | [diff] [blame] | 748 | } else |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 749 | DRM_DEBUG_KMS("CRT not detected via hotplug\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 750 | } |
| 751 | |
Paulo Zanoni | c19a0df | 2014-02-21 13:52:22 -0300 | [diff] [blame] | 752 | if (intel_crt_detect_ddc(connector)) { |
| 753 | status = connector_status_connected; |
| 754 | goto out; |
| 755 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 756 | |
Daniel Vetter | aaa3773 | 2012-06-16 15:30:32 +0200 | [diff] [blame] | 757 | /* Load detection is broken on HPD capable machines. Whoever wants a |
| 758 | * broken monitor (without edid) to work behind a broken kvm (that fails |
| 759 | * to have the right resistors for HP detection) needs to fix this up. |
| 760 | * For now just bail out. */ |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 761 | if (I915_HAS_HOTPLUG(dev_priv) && !i915_modparams.load_detect_test) { |
Paulo Zanoni | c19a0df | 2014-02-21 13:52:22 -0300 | [diff] [blame] | 762 | status = connector_status_disconnected; |
| 763 | goto out; |
| 764 | } |
Daniel Vetter | aaa3773 | 2012-06-16 15:30:32 +0200 | [diff] [blame] | 765 | |
Paulo Zanoni | c19a0df | 2014-02-21 13:52:22 -0300 | [diff] [blame] | 766 | if (!force) { |
| 767 | status = connector->status; |
| 768 | goto out; |
| 769 | } |
Chris Wilson | 7b334fc | 2010-09-09 23:51:02 +0100 | [diff] [blame] | 770 | |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 771 | /* for pre-945g platforms use load detect */ |
Maarten Lankhorst | 6c5ed5a | 2017-04-06 20:55:20 +0200 | [diff] [blame] | 772 | ret = intel_get_load_detect_pipe(connector, NULL, &tmp, ctx); |
| 773 | if (ret > 0) { |
Daniel Vetter | e95c843 | 2012-04-20 21:03:36 +0200 | [diff] [blame] | 774 | if (intel_crt_detect_ddc(connector)) |
| 775 | status = connector_status_connected; |
Tvrtko Ursulin | 6647847 | 2016-11-16 08:55:40 +0000 | [diff] [blame] | 776 | else if (INTEL_GEN(dev_priv) < 4) |
Maarten Lankhorst | c8ecb2f | 2016-02-17 09:18:36 +0100 | [diff] [blame] | 777 | status = intel_crt_load_detect(crt, |
| 778 | to_intel_crtc(connector->state->crtc)->pipe); |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 779 | else if (i915_modparams.load_detect_test) |
Maarten Lankhorst | 32fff61 | 2016-03-01 17:04:01 +0100 | [diff] [blame] | 780 | status = connector_status_disconnected; |
Daniel Vetter | 5bedeb2 | 2015-03-03 18:03:47 +0100 | [diff] [blame] | 781 | else |
| 782 | status = connector_status_unknown; |
Maarten Lankhorst | 6c5ed5a | 2017-04-06 20:55:20 +0200 | [diff] [blame] | 783 | intel_release_load_detect_pipe(connector, &tmp, ctx); |
| 784 | } else if (ret == 0) |
Daniel Vetter | e95c843 | 2012-04-20 21:03:36 +0200 | [diff] [blame] | 785 | status = connector_status_unknown; |
Maarten Lankhorst | 6c5ed5a | 2017-04-06 20:55:20 +0200 | [diff] [blame] | 786 | else if (ret < 0) |
| 787 | status = ret; |
Ville Syrjälä | 208bf9f | 2014-08-11 13:15:35 +0300 | [diff] [blame] | 788 | |
Paulo Zanoni | c19a0df | 2014-02-21 13:52:22 -0300 | [diff] [blame] | 789 | out: |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 790 | intel_display_power_put(dev_priv, intel_encoder->power_domain); |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 791 | return status; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 792 | } |
| 793 | |
| 794 | static void intel_crt_destroy(struct drm_connector *connector) |
| 795 | { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 796 | drm_connector_cleanup(connector); |
| 797 | kfree(connector); |
| 798 | } |
| 799 | |
| 800 | static int intel_crt_get_modes(struct drm_connector *connector) |
| 801 | { |
ling.ma@intel.com | 8e4d36b | 2009-06-30 11:35:34 +0800 | [diff] [blame] | 802 | struct drm_device *dev = connector->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 803 | struct drm_i915_private *dev_priv = to_i915(dev); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 804 | struct intel_crt *crt = intel_attached_crt(connector); |
| 805 | struct intel_encoder *intel_encoder = &crt->base; |
Chris Wilson | 890f335 | 2010-09-14 16:46:59 +0100 | [diff] [blame] | 806 | int ret; |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 807 | struct i2c_adapter *i2c; |
ling.ma@intel.com | 8e4d36b | 2009-06-30 11:35:34 +0800 | [diff] [blame] | 808 | |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 809 | intel_display_power_get(dev_priv, intel_encoder->power_domain); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 810 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 811 | i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin); |
Jani Nikula | f1a2f5b | 2012-08-13 13:22:35 +0300 | [diff] [blame] | 812 | ret = intel_crt_ddc_get_modes(connector, i2c); |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 813 | if (ret || !IS_G4X(dev_priv)) |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 814 | goto out; |
ling.ma@intel.com | 8e4d36b | 2009-06-30 11:35:34 +0800 | [diff] [blame] | 815 | |
ling.ma@intel.com | 8e4d36b | 2009-06-30 11:35:34 +0800 | [diff] [blame] | 816 | /* Try to probe digital port for output in DVI-I -> VGA mode. */ |
Jani Nikula | 988c701 | 2015-03-27 00:20:19 +0200 | [diff] [blame] | 817 | i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 818 | ret = intel_crt_ddc_get_modes(connector, i2c); |
| 819 | |
| 820 | out: |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 821 | intel_display_power_put(dev_priv, intel_encoder->power_domain); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 822 | |
| 823 | return ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 824 | } |
| 825 | |
Lyude | 9504a89 | 2016-06-21 17:03:42 -0400 | [diff] [blame] | 826 | void intel_crt_reset(struct drm_encoder *encoder) |
Chris Wilson | f326905 | 2011-01-24 15:17:08 +0000 | [diff] [blame] | 827 | { |
Tvrtko Ursulin | 6647847 | 2016-11-16 08:55:40 +0000 | [diff] [blame] | 828 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Lyude | 28cf71c | 2016-06-21 17:03:41 -0400 | [diff] [blame] | 829 | struct intel_crt *crt = intel_encoder_to_crt(to_intel_encoder(encoder)); |
Chris Wilson | f326905 | 2011-01-24 15:17:08 +0000 | [diff] [blame] | 830 | |
Tvrtko Ursulin | 6647847 | 2016-11-16 08:55:40 +0000 | [diff] [blame] | 831 | if (INTEL_GEN(dev_priv) >= 5) { |
Daniel Vetter | 2e93889 | 2012-10-11 20:08:24 +0200 | [diff] [blame] | 832 | u32 adpa; |
| 833 | |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 834 | adpa = I915_READ(crt->adpa_reg); |
Daniel Vetter | 2e93889 | 2012-10-11 20:08:24 +0200 | [diff] [blame] | 835 | adpa &= ~ADPA_CRT_HOTPLUG_MASK; |
| 836 | adpa |= ADPA_HOTPLUG_BITS; |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 837 | I915_WRITE(crt->adpa_reg, adpa); |
| 838 | POSTING_READ(crt->adpa_reg); |
Daniel Vetter | 2e93889 | 2012-10-11 20:08:24 +0200 | [diff] [blame] | 839 | |
Ville Syrjälä | 0039a4b3 | 2014-10-16 20:52:30 +0300 | [diff] [blame] | 840 | DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa); |
Chris Wilson | f326905 | 2011-01-24 15:17:08 +0000 | [diff] [blame] | 841 | crt->force_hotplug_required = 1; |
Daniel Vetter | 2e93889 | 2012-10-11 20:08:24 +0200 | [diff] [blame] | 842 | } |
| 843 | |
Chris Wilson | f326905 | 2011-01-24 15:17:08 +0000 | [diff] [blame] | 844 | } |
| 845 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 846 | /* |
| 847 | * Routines for controlling stuff on the analog port |
| 848 | */ |
| 849 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 850 | static const struct drm_connector_funcs intel_crt_connector_funcs = { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 851 | .fill_modes = drm_helper_probe_single_connector_modes, |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 852 | .late_register = intel_connector_register, |
Chris Wilson | c191eca | 2016-06-17 11:40:33 +0100 | [diff] [blame] | 853 | .early_unregister = intel_connector_unregister, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 854 | .destroy = intel_crt_destroy, |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 855 | .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, |
Ander Conselvan de Oliveira | 9896972 | 2015-03-20 16:18:06 +0200 | [diff] [blame] | 856 | .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 857 | }; |
| 858 | |
| 859 | static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = { |
Maarten Lankhorst | 6c5ed5a | 2017-04-06 20:55:20 +0200 | [diff] [blame] | 860 | .detect_ctx = intel_crt_detect, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 861 | .mode_valid = intel_crt_mode_valid, |
| 862 | .get_modes = intel_crt_get_modes, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 863 | }; |
| 864 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 865 | static const struct drm_encoder_funcs intel_crt_enc_funcs = { |
Lyude | 28cf71c | 2016-06-21 17:03:41 -0400 | [diff] [blame] | 866 | .reset = intel_crt_reset, |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 867 | .destroy = intel_encoder_destroy, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 868 | }; |
| 869 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 870 | void intel_crt_init(struct drm_i915_private *dev_priv) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 871 | { |
| 872 | struct drm_connector *connector; |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 873 | struct intel_crt *crt; |
Zhenyu Wang | 454c1ca | 2010-03-29 15:53:23 +0800 | [diff] [blame] | 874 | struct intel_connector *intel_connector; |
Ville Syrjälä | 6c03a6b | 2015-11-20 22:35:41 +0200 | [diff] [blame] | 875 | i915_reg_t adpa_reg; |
| 876 | u32 adpa; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 877 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 878 | if (HAS_PCH_SPLIT(dev_priv)) |
Ville Syrjälä | 6c03a6b | 2015-11-20 22:35:41 +0200 | [diff] [blame] | 879 | adpa_reg = PCH_ADPA; |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 880 | else if (IS_VALLEYVIEW(dev_priv)) |
Ville Syrjälä | 6c03a6b | 2015-11-20 22:35:41 +0200 | [diff] [blame] | 881 | adpa_reg = VLV_ADPA; |
| 882 | else |
| 883 | adpa_reg = ADPA; |
| 884 | |
| 885 | adpa = I915_READ(adpa_reg); |
| 886 | if ((adpa & ADPA_DAC_ENABLE) == 0) { |
| 887 | /* |
| 888 | * On some machines (some IVB at least) CRT can be |
| 889 | * fused off, but there's no known fuse bit to |
| 890 | * indicate that. On these machine the ADPA register |
| 891 | * works normally, except the DAC enable bit won't |
| 892 | * take. So the only way to tell is attempt to enable |
| 893 | * it and see what happens. |
| 894 | */ |
| 895 | I915_WRITE(adpa_reg, adpa | ADPA_DAC_ENABLE | |
| 896 | ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE); |
| 897 | if ((I915_READ(adpa_reg) & ADPA_DAC_ENABLE) == 0) |
| 898 | return; |
| 899 | I915_WRITE(adpa_reg, adpa); |
| 900 | } |
| 901 | |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 902 | crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL); |
| 903 | if (!crt) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 904 | return; |
| 905 | |
Ander Conselvan de Oliveira | 9bdbd0b | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 906 | intel_connector = intel_connector_alloc(); |
Zhenyu Wang | 454c1ca | 2010-03-29 15:53:23 +0800 | [diff] [blame] | 907 | if (!intel_connector) { |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 908 | kfree(crt); |
Zhenyu Wang | 454c1ca | 2010-03-29 15:53:23 +0800 | [diff] [blame] | 909 | return; |
| 910 | } |
| 911 | |
| 912 | connector = &intel_connector->base; |
Adam Jackson | 637f44d | 2013-03-25 15:40:05 -0400 | [diff] [blame] | 913 | crt->connector = intel_connector; |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 914 | drm_connector_init(&dev_priv->drm, &intel_connector->base, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 915 | &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA); |
| 916 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 917 | drm_encoder_init(&dev_priv->drm, &crt->base.base, &intel_crt_enc_funcs, |
Ville Syrjälä | 580d8ed | 2016-05-27 20:59:24 +0300 | [diff] [blame] | 918 | DRM_MODE_ENCODER_DAC, "CRT"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 919 | |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 920 | intel_connector_attach_encoder(intel_connector, &crt->base); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 921 | |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 922 | crt->base.type = INTEL_OUTPUT_ANALOG; |
Ville Syrjälä | 301ea74 | 2014-03-03 16:15:30 +0200 | [diff] [blame] | 923 | crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI); |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 924 | if (IS_I830(dev_priv)) |
Eugeni Dodonov | 59c859d | 2012-05-09 15:37:19 -0300 | [diff] [blame] | 925 | crt->base.crtc_mask = (1 << 0); |
| 926 | else |
Keith Packard | 0826874 | 2012-08-13 21:34:45 -0700 | [diff] [blame] | 927 | crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2); |
Eugeni Dodonov | 59c859d | 2012-05-09 15:37:19 -0300 | [diff] [blame] | 928 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 929 | if (IS_GEN2(dev_priv)) |
Daniel Vetter | dbb0257 | 2012-01-28 14:49:23 +0100 | [diff] [blame] | 930 | connector->interlace_allowed = 0; |
| 931 | else |
| 932 | connector->interlace_allowed = 1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 933 | connector->doublescan_allowed = 0; |
| 934 | |
Ville Syrjälä | 6c03a6b | 2015-11-20 22:35:41 +0200 | [diff] [blame] | 935 | crt->adpa_reg = adpa_reg; |
Jesse Barnes | df0323c | 2012-04-17 15:06:33 -0700 | [diff] [blame] | 936 | |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 937 | crt->base.power_domain = POWER_DOMAIN_PORT_CRT; |
| 938 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 939 | crt->base.compute_config = intel_crt_compute_config; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 940 | if (HAS_PCH_SPLIT(dev_priv)) { |
Ville Syrjälä | 1ea56e2 | 2015-05-05 17:17:37 +0300 | [diff] [blame] | 941 | crt->base.disable = pch_disable_crt; |
| 942 | crt->base.post_disable = pch_post_disable_crt; |
| 943 | } else { |
| 944 | crt->base.disable = intel_disable_crt; |
| 945 | } |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 946 | if (I915_HAS_HOTPLUG(dev_priv) && |
Ville Syrjälä | f0dfb1a | 2016-09-26 12:20:45 +0300 | [diff] [blame] | 947 | !dmi_check_system(intel_spurious_crt_detect)) |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 948 | crt->base.hpd_pin = HPD_CRT; |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 949 | if (HAS_DDI(dev_priv)) { |
Pandiyan, Dhinakaran | 03cdc1d | 2016-09-19 18:24:38 -0700 | [diff] [blame] | 950 | crt->base.port = PORT_E; |
Ville Syrjälä | a298579 | 2013-11-07 19:25:59 +0200 | [diff] [blame] | 951 | crt->base.get_config = hsw_crt_get_config; |
Paulo Zanoni | 4eda01b | 2012-10-31 18:12:21 -0200 | [diff] [blame] | 952 | crt->base.get_hw_state = intel_ddi_get_hw_state; |
Jani Nikula | 51c4fa6 | 2017-10-05 13:52:10 +0300 | [diff] [blame^] | 953 | crt->base.pre_pll_enable = hsw_pre_pll_enable_crt; |
| 954 | crt->base.pre_enable = hsw_pre_enable_crt; |
| 955 | crt->base.enable = hsw_enable_crt; |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 956 | crt->base.post_disable = hsw_post_disable_crt; |
Ville Syrjälä | a298579 | 2013-11-07 19:25:59 +0200 | [diff] [blame] | 957 | } else { |
Pandiyan, Dhinakaran | 03cdc1d | 2016-09-19 18:24:38 -0700 | [diff] [blame] | 958 | crt->base.port = PORT_NONE; |
Ville Syrjälä | a298579 | 2013-11-07 19:25:59 +0200 | [diff] [blame] | 959 | crt->base.get_config = intel_crt_get_config; |
Paulo Zanoni | 4eda01b | 2012-10-31 18:12:21 -0200 | [diff] [blame] | 960 | crt->base.get_hw_state = intel_crt_get_hw_state; |
Jani Nikula | 51c4fa6 | 2017-10-05 13:52:10 +0300 | [diff] [blame^] | 961 | crt->base.enable = intel_enable_crt; |
Ville Syrjälä | a298579 | 2013-11-07 19:25:59 +0200 | [diff] [blame] | 962 | } |
Daniel Vetter | e403fc9 | 2012-07-02 13:41:21 +0200 | [diff] [blame] | 963 | intel_connector->get_hw_state = intel_connector_get_hw_state; |
Daniel Vetter | 2124604 | 2012-07-01 14:58:27 +0200 | [diff] [blame] | 964 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 965 | drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs); |
| 966 | |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 967 | if (!I915_HAS_HOTPLUG(dev_priv)) |
Egbert Eich | 821450c | 2013-04-16 13:36:55 +0200 | [diff] [blame] | 968 | intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT; |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 969 | |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 970 | /* |
| 971 | * Configure the automatic hotplug detection stuff |
| 972 | */ |
| 973 | crt->force_hotplug_required = 0; |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 974 | |
Paulo Zanoni | 68d18ad | 2012-12-01 12:04:26 -0200 | [diff] [blame] | 975 | /* |
Damien Lespiau | 3e68320 | 2012-12-11 18:48:29 +0000 | [diff] [blame] | 976 | * TODO: find a proper way to discover whether we need to set the the |
| 977 | * polarity and link reversal bits or not, instead of relying on the |
| 978 | * BIOS. |
Paulo Zanoni | 68d18ad | 2012-12-01 12:04:26 -0200 | [diff] [blame] | 979 | */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 980 | if (HAS_PCH_LPT(dev_priv)) { |
Damien Lespiau | 3e68320 | 2012-12-11 18:48:29 +0000 | [diff] [blame] | 981 | u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT | |
| 982 | FDI_RX_LINK_REVERSAL_OVERRIDE; |
| 983 | |
Ville Syrjälä | eede3b5 | 2015-09-18 20:03:30 +0300 | [diff] [blame] | 984 | dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config; |
Damien Lespiau | 3e68320 | 2012-12-11 18:48:29 +0000 | [diff] [blame] | 985 | } |
Daniel Vetter | 754970e | 2014-01-16 22:28:44 +0100 | [diff] [blame] | 986 | |
Lyude | 28cf71c | 2016-06-21 17:03:41 -0400 | [diff] [blame] | 987 | intel_crt_reset(&crt->base.base); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 988 | } |