blob: e85676e2352a92ad1d43455424b569d7407f8118 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020095static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000098const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020099const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200161
162 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800172
Daniel Vetter2c642b02015-04-14 17:35:26 +0200173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700178 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300179
180 switch (level) {
181 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800182 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700192 return pte;
193}
194
Daniel Vetter2c642b02015-04-14 17:35:26 +0200195static gen8_pde_t gen8_pde_encode(struct drm_device *dev,
196 dma_addr_t addr,
197 enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800198{
Michel Thierry07749ef2015-03-16 16:00:54 +0000199 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800200 pde |= addr;
201 if (level != I915_CACHE_NONE)
202 pde |= PPAT_CACHED_PDE_INDEX;
203 else
204 pde |= PPAT_UNCACHED_INDEX;
205 return pde;
206}
207
Michel Thierry07749ef2015-03-16 16:00:54 +0000208static gen6_pte_t snb_pte_encode(dma_addr_t addr,
209 enum i915_cache_level level,
210 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700211{
Michel Thierry07749ef2015-03-16 16:00:54 +0000212 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700213 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700214
215 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100216 case I915_CACHE_L3_LLC:
217 case I915_CACHE_LLC:
218 pte |= GEN6_PTE_CACHE_LLC;
219 break;
220 case I915_CACHE_NONE:
221 pte |= GEN6_PTE_UNCACHED;
222 break;
223 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100224 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100225 }
226
227 return pte;
228}
229
Michel Thierry07749ef2015-03-16 16:00:54 +0000230static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
231 enum i915_cache_level level,
232 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100233{
Michel Thierry07749ef2015-03-16 16:00:54 +0000234 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100235 pte |= GEN6_PTE_ADDR_ENCODE(addr);
236
237 switch (level) {
238 case I915_CACHE_L3_LLC:
239 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700240 break;
241 case I915_CACHE_LLC:
242 pte |= GEN6_PTE_CACHE_LLC;
243 break;
244 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700245 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700246 break;
247 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100248 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700249 }
250
Ben Widawsky54d12522012-09-24 16:44:32 -0700251 return pte;
252}
253
Michel Thierry07749ef2015-03-16 16:00:54 +0000254static gen6_pte_t byt_pte_encode(dma_addr_t addr,
255 enum i915_cache_level level,
256 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700257{
Michel Thierry07749ef2015-03-16 16:00:54 +0000258 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700259 pte |= GEN6_PTE_ADDR_ENCODE(addr);
260
Akash Goel24f3a8c2014-06-17 10:59:42 +0530261 if (!(flags & PTE_READ_ONLY))
262 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700263
264 if (level != I915_CACHE_NONE)
265 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
266
267 return pte;
268}
269
Michel Thierry07749ef2015-03-16 16:00:54 +0000270static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
271 enum i915_cache_level level,
272 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700273{
Michel Thierry07749ef2015-03-16 16:00:54 +0000274 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700275 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700276
277 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700278 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700279
280 return pte;
281}
282
Michel Thierry07749ef2015-03-16 16:00:54 +0000283static gen6_pte_t iris_pte_encode(dma_addr_t addr,
284 enum i915_cache_level level,
285 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700286{
Michel Thierry07749ef2015-03-16 16:00:54 +0000287 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700288 pte |= HSW_PTE_ADDR_ENCODE(addr);
289
Chris Wilson651d7942013-08-08 14:41:10 +0100290 switch (level) {
291 case I915_CACHE_NONE:
292 break;
293 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000294 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100295 break;
296 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000297 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100298 break;
299 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700300
301 return pte;
302}
303
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300304static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000305{
306 struct device *device = &dev->pdev->dev;
307
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300308 p->page = alloc_page(GFP_KERNEL);
309 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000310 return -ENOMEM;
311
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300312 p->daddr = dma_map_page(device,
313 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
314
315 if (dma_mapping_error(device, p->daddr)) {
316 __free_page(p->page);
317 return -EINVAL;
318 }
319
Michel Thierry1266cdb2015-03-24 17:06:33 +0000320 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000321}
322
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300323static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
324{
325 if (WARN_ON(!p->page))
326 return;
327
328 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
329 __free_page(p->page);
330 memset(p, 0, sizeof(*p));
331}
332
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300333static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300334{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300335 return kmap_atomic(p->page);
336}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300337
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300338/* We use the flushing unmap only with ppgtt structures:
339 * page directories, page tables and scratch pages.
340 */
341static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
342{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300343 /* There are only few exceptions for gen >=6. chv and bxt.
344 * And we are not sure about the latter so play safe for now.
345 */
346 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
347 drm_clflush_virt_range(vaddr, PAGE_SIZE);
348
349 kunmap_atomic(vaddr);
350}
351
Mika Kuoppala567047b2015-06-25 18:35:12 +0300352#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300353#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
354
Mika Kuoppala567047b2015-06-25 18:35:12 +0300355#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
356#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
357#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
358#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
359
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300360static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
361 const uint64_t val)
362{
363 int i;
364 uint64_t * const vaddr = kmap_page_dma(p);
365
366 for (i = 0; i < 512; i++)
367 vaddr[i] = val;
368
369 kunmap_page_dma(dev, vaddr);
370}
371
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300372static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
373 const uint32_t val32)
374{
375 uint64_t v = val32;
376
377 v = v << 32 | val32;
378
379 fill_page_dma(dev, p, v);
380}
381
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300382static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000383{
Mika Kuoppala567047b2015-06-25 18:35:12 +0300384 cleanup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000385 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000386 kfree(pt);
387}
388
Michel Thierry5a8e9942015-04-08 12:13:25 +0100389static void gen8_initialize_pt(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +0100390 struct i915_page_table *pt)
Michel Thierry5a8e9942015-04-08 12:13:25 +0100391{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300392 gen8_pte_t scratch_pte;
Michel Thierry5a8e9942015-04-08 12:13:25 +0100393
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300394 scratch_pte = gen8_pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
Michel Thierry5a8e9942015-04-08 12:13:25 +0100395
Mika Kuoppala567047b2015-06-25 18:35:12 +0300396 fill_px(vm->dev, pt, scratch_pte);
Michel Thierry5a8e9942015-04-08 12:13:25 +0100397}
398
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300399static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000400{
Michel Thierryec565b32015-04-08 12:13:23 +0100401 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000402 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
403 GEN8_PTES : GEN6_PTES;
404 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000405
406 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
407 if (!pt)
408 return ERR_PTR(-ENOMEM);
409
Ben Widawsky678d96f2015-03-16 16:00:56 +0000410 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
411 GFP_KERNEL);
412
413 if (!pt->used_ptes)
414 goto fail_bitmap;
415
Mika Kuoppala567047b2015-06-25 18:35:12 +0300416 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000417 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300418 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000419
420 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000421
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300422fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000423 kfree(pt->used_ptes);
424fail_bitmap:
425 kfree(pt);
426
427 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000428}
429
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300430static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
Ben Widawsky06fda602015-02-24 16:22:36 +0000431{
Mika Kuoppala567047b2015-06-25 18:35:12 +0300432 if (px_page(pd)) {
433 cleanup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100434 kfree(pd->used_pdes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000435 kfree(pd);
436 }
437}
438
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300439static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000440{
Michel Thierryec565b32015-04-08 12:13:23 +0100441 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100442 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000443
444 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
445 if (!pd)
446 return ERR_PTR(-ENOMEM);
447
Michel Thierry33c88192015-04-08 12:13:33 +0100448 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
449 sizeof(*pd->used_pdes), GFP_KERNEL);
450 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300451 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100452
Mika Kuoppala567047b2015-06-25 18:35:12 +0300453 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100454 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300455 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100456
Ben Widawsky06fda602015-02-24 16:22:36 +0000457 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100458
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300459fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100460 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300461fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100462 kfree(pd);
463
464 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000465}
466
Ben Widawsky94e409c2013-11-04 22:29:36 -0800467/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100468static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100469 unsigned entry,
470 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800471{
John Harrisone85b26d2015-05-29 17:43:56 +0100472 struct intel_engine_cs *ring = req->ring;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800473 int ret;
474
475 BUG_ON(entry >= 4);
476
John Harrison5fb9de12015-05-29 17:44:07 +0100477 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800478 if (ret)
479 return ret;
480
481 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
482 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100483 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800484 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
485 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100486 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800487 intel_ring_advance(ring);
488
489 return 0;
490}
491
Ben Widawskyeeb94882013-12-06 14:11:10 -0800492static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100493 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800494{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800495 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800496
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100497 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300498 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
499
John Harrisone85b26d2015-05-29 17:43:56 +0100500 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800501 if (ret)
502 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800503 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800504
Ben Widawskyeeb94882013-12-06 14:11:10 -0800505 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800506}
507
Ben Widawsky459108b2013-11-02 21:07:23 -0700508static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800509 uint64_t start,
510 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700511 bool use_scratch)
512{
513 struct i915_hw_ppgtt *ppgtt =
514 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000515 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800516 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
517 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
518 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800519 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700520 unsigned last_pte, i;
521
522 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
523 I915_CACHE_LLC, use_scratch);
524
525 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100526 struct i915_page_directory *pd;
527 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000528
529 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
530 continue;
531
532 pd = ppgtt->pdp.page_directory[pdpe];
533
534 if (WARN_ON(!pd->page_table[pde]))
535 continue;
536
537 pt = pd->page_table[pde];
538
Mika Kuoppala567047b2015-06-25 18:35:12 +0300539 if (WARN_ON(!px_page(pt)))
Ben Widawsky06fda602015-02-24 16:22:36 +0000540 continue;
541
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800542 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000543 if (last_pte > GEN8_PTES)
544 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700545
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300546 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700547
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800548 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700549 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800550 num_entries--;
551 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700552
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300553 kunmap_px(ppgtt, pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700554
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800555 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000556 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800557 pdpe++;
558 pde = 0;
559 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700560 }
561}
562
Ben Widawsky9df15b42013-11-02 21:07:24 -0700563static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
564 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800565 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530566 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700567{
568 struct i915_hw_ppgtt *ppgtt =
569 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000570 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800571 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
572 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
573 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700574 struct sg_page_iter sg_iter;
575
Chris Wilson6f1cc992013-12-31 15:50:31 +0000576 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700577
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800578 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000579 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800580 break;
581
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000582 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100583 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
584 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300585 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000586 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800587
588 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000589 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
590 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000591 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300592 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000593 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000594 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800595 pdpe++;
596 pde = 0;
597 }
598 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700599 }
600 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300601
602 if (pt_vaddr)
603 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700604}
605
Michel Thierry69876be2015-04-08 12:13:27 +0100606static void __gen8_do_map_pt(gen8_pde_t * const pde,
607 struct i915_page_table *pt,
608 struct drm_device *dev)
609{
610 gen8_pde_t entry =
Mika Kuoppala567047b2015-06-25 18:35:12 +0300611 gen8_pde_encode(dev, px_dma(pt), I915_CACHE_LLC);
Michel Thierry69876be2015-04-08 12:13:27 +0100612 *pde = entry;
613}
614
615static void gen8_initialize_pd(struct i915_address_space *vm,
616 struct i915_page_directory *pd)
617{
618 struct i915_hw_ppgtt *ppgtt =
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300619 container_of(vm, struct i915_hw_ppgtt, base);
620 gen8_pde_t scratch_pde;
Michel Thierry69876be2015-04-08 12:13:27 +0100621
Mika Kuoppala567047b2015-06-25 18:35:12 +0300622 scratch_pde = gen8_pde_encode(vm->dev, px_dma(ppgtt->scratch_pt),
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300623 I915_CACHE_LLC);
Michel Thierry69876be2015-04-08 12:13:27 +0100624
Mika Kuoppala567047b2015-06-25 18:35:12 +0300625 fill_px(vm->dev, pd, scratch_pde);
Michel Thierrye5815a22015-04-08 12:13:32 +0100626}
627
Michel Thierryec565b32015-04-08 12:13:23 +0100628static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800629{
630 int i;
631
Mika Kuoppala567047b2015-06-25 18:35:12 +0300632 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800633 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800634
Michel Thierry33c88192015-04-08 12:13:33 +0100635 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000636 if (WARN_ON(!pd->page_table[i]))
637 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800638
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300639 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000640 pd->page_table[i] = NULL;
641 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000642}
643
Daniel Vetter061dd492015-04-14 17:35:13 +0200644static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800645{
Daniel Vetter061dd492015-04-14 17:35:13 +0200646 struct i915_hw_ppgtt *ppgtt =
647 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800648 int i;
649
Michel Thierry33c88192015-04-08 12:13:33 +0100650 for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000651 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
652 continue;
653
Michel Thierry06dc68d2015-02-24 16:22:37 +0000654 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300655 free_pd(ppgtt->base.dev, ppgtt->pdp.page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800656 }
Michel Thierry69876be2015-04-08 12:13:27 +0100657
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300658 free_pd(ppgtt->base.dev, ppgtt->scratch_pd);
659 free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800660}
661
Michel Thierryd7b26332015-04-08 12:13:34 +0100662/**
663 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
664 * @ppgtt: Master ppgtt structure.
665 * @pd: Page directory for this address range.
666 * @start: Starting virtual address to begin allocations.
667 * @length Size of the allocations.
668 * @new_pts: Bitmap set by function with new allocations. Likely used by the
669 * caller to free on error.
670 *
671 * Allocate the required number of page tables. Extremely similar to
672 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
673 * the page directory boundary (instead of the page directory pointer). That
674 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
675 * possible, and likely that the caller will need to use multiple calls of this
676 * function to achieve the appropriate allocation.
677 *
678 * Return: 0 if success; negative error code otherwise.
679 */
Michel Thierrye5815a22015-04-08 12:13:32 +0100680static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
681 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100682 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100683 uint64_t length,
684 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000685{
Michel Thierrye5815a22015-04-08 12:13:32 +0100686 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100687 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100688 uint64_t temp;
689 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000690
Michel Thierryd7b26332015-04-08 12:13:34 +0100691 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
692 /* Don't reallocate page tables */
693 if (pt) {
694 /* Scratch is never allocated this way */
695 WARN_ON(pt == ppgtt->scratch_pt);
696 continue;
697 }
698
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300699 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100700 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000701 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100702
Michel Thierryd7b26332015-04-08 12:13:34 +0100703 gen8_initialize_pt(&ppgtt->base, pt);
704 pd->page_table[pde] = pt;
705 set_bit(pde, new_pts);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000706 }
707
708 return 0;
709
710unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100711 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300712 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000713
714 return -ENOMEM;
715}
716
Michel Thierryd7b26332015-04-08 12:13:34 +0100717/**
718 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
719 * @ppgtt: Master ppgtt structure.
720 * @pdp: Page directory pointer for this address range.
721 * @start: Starting virtual address to begin allocations.
722 * @length Size of the allocations.
723 * @new_pds Bitmap set by function with new allocations. Likely used by the
724 * caller to free on error.
725 *
726 * Allocate the required number of page directories starting at the pde index of
727 * @start, and ending at the pde index @start + @length. This function will skip
728 * over already allocated page directories within the range, and only allocate
729 * new ones, setting the appropriate pointer within the pdp as well as the
730 * correct position in the bitmap @new_pds.
731 *
732 * The function will only allocate the pages within the range for a give page
733 * directory pointer. In other words, if @start + @length straddles a virtually
734 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
735 * required by the caller, This is not currently possible, and the BUG in the
736 * code will prevent it.
737 *
738 * Return: 0 if success; negative error code otherwise.
739 */
Michel Thierryc488dbb2015-04-08 12:13:31 +0100740static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
741 struct i915_page_directory_pointer *pdp,
Michel Thierry69876be2015-04-08 12:13:27 +0100742 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100743 uint64_t length,
744 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800745{
Michel Thierrye5815a22015-04-08 12:13:32 +0100746 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100747 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +0100748 uint64_t temp;
749 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800750
Michel Thierryd7b26332015-04-08 12:13:34 +0100751 WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));
752
Michel Thierryd7b26332015-04-08 12:13:34 +0100753 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
754 if (pd)
755 continue;
Michel Thierry33c88192015-04-08 12:13:33 +0100756
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300757 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100758 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000759 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100760
Michel Thierryd7b26332015-04-08 12:13:34 +0100761 gen8_initialize_pd(&ppgtt->base, pd);
762 pdp->page_directory[pdpe] = pd;
763 set_bit(pdpe, new_pds);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000764 }
765
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800766 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000767
768unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100769 for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300770 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000771
772 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800773}
774
Michel Thierryd7b26332015-04-08 12:13:34 +0100775static void
776free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
777{
778 int i;
779
780 for (i = 0; i < GEN8_LEGACY_PDPES; i++)
781 kfree(new_pts[i]);
782 kfree(new_pts);
783 kfree(new_pds);
784}
785
786/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
787 * of these are based on the number of PDPEs in the system.
788 */
789static
790int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
791 unsigned long ***new_pts)
792{
793 int i;
794 unsigned long *pds;
795 unsigned long **pts;
796
797 pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
798 if (!pds)
799 return -ENOMEM;
800
801 pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
802 if (!pts) {
803 kfree(pds);
804 return -ENOMEM;
805 }
806
807 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
808 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
809 sizeof(unsigned long), GFP_KERNEL);
810 if (!pts[i])
811 goto err_out;
812 }
813
814 *new_pds = pds;
815 *new_pts = pts;
816
817 return 0;
818
819err_out:
820 free_gen8_temp_bitmaps(pds, pts);
821 return -ENOMEM;
822}
823
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +0300824/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
825 * the page table structures, we mark them dirty so that
826 * context switching/execlist queuing code takes extra steps
827 * to ensure that tlbs are flushed.
828 */
829static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
830{
831 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
832}
833
Michel Thierrye5815a22015-04-08 12:13:32 +0100834static int gen8_alloc_va_range(struct i915_address_space *vm,
835 uint64_t start,
836 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800837{
Michel Thierrye5815a22015-04-08 12:13:32 +0100838 struct i915_hw_ppgtt *ppgtt =
839 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +0100840 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100841 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100842 const uint64_t orig_start = start;
843 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100844 uint64_t temp;
845 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800846 int ret;
847
Michel Thierryd7b26332015-04-08 12:13:34 +0100848 /* Wrap is never okay since we can only represent 48b, and we don't
849 * actually use the other side of the canonical address space.
850 */
851 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +0300852 return -ENODEV;
853
854 if (WARN_ON(start + length > ppgtt->base.total))
855 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +0100856
857 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800858 if (ret)
859 return ret;
860
Michel Thierryd7b26332015-04-08 12:13:34 +0100861 /* Do the allocations first so we can easily bail out */
862 ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
863 new_page_dirs);
864 if (ret) {
865 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
866 return ret;
867 }
868
869 /* For every page directory referenced, allocate page tables */
Michel Thierry5441f0c2015-04-08 12:13:28 +0100870 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100871 ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
872 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +0100873 if (ret)
874 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100875 }
876
Michel Thierry33c88192015-04-08 12:13:33 +0100877 start = orig_start;
878 length = orig_length;
879
Michel Thierryd7b26332015-04-08 12:13:34 +0100880 /* Allocations have completed successfully, so set the bitmaps, and do
881 * the mappings. */
Michel Thierry33c88192015-04-08 12:13:33 +0100882 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300883 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100884 struct i915_page_table *pt;
885 uint64_t pd_len = gen8_clamp_pd(start, length);
886 uint64_t pd_start = start;
887 uint32_t pde;
888
Michel Thierryd7b26332015-04-08 12:13:34 +0100889 /* Every pd should be allocated, we just did that above. */
890 WARN_ON(!pd);
891
892 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
893 /* Same reasoning as pd */
894 WARN_ON(!pt);
895 WARN_ON(!pd_len);
896 WARN_ON(!gen8_pte_count(pd_start, pd_len));
897
898 /* Set our used ptes within the page table */
899 bitmap_set(pt->used_ptes,
900 gen8_pte_index(pd_start),
901 gen8_pte_count(pd_start, pd_len));
902
903 /* Our pde is now pointing to the pagetable, pt */
Michel Thierry33c88192015-04-08 12:13:33 +0100904 set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +0100905
906 /* Map the PDE to the page table */
907 __gen8_do_map_pt(page_directory + pde, pt, vm->dev);
908
909 /* NB: We haven't yet mapped ptes to pages. At this
910 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +0100911 }
Michel Thierryd7b26332015-04-08 12:13:34 +0100912
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300913 kunmap_px(ppgtt, page_directory);
Michel Thierryd7b26332015-04-08 12:13:34 +0100914
Michel Thierry33c88192015-04-08 12:13:33 +0100915 set_bit(pdpe, ppgtt->pdp.used_pdpes);
916 }
917
Michel Thierryd7b26332015-04-08 12:13:34 +0100918 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +0300919 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000920 return 0;
921
922err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100923 while (pdpe--) {
924 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300925 free_pt(vm->dev, ppgtt->pdp.page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +0100926 }
927
928 for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300929 free_pd(vm->dev, ppgtt->pdp.page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +0100930
931 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +0300932 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800933 return ret;
934}
935
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100936/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800937 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
938 * with a net effect resembling a 2-level page table in normal x86 terms. Each
939 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
940 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800941 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800942 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200943static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -0800944{
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300945 ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
Michel Thierry69876be2015-04-08 12:13:27 +0100946 if (IS_ERR(ppgtt->scratch_pt))
947 return PTR_ERR(ppgtt->scratch_pt);
948
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300949 ppgtt->scratch_pd = alloc_pd(ppgtt->base.dev);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100950 if (IS_ERR(ppgtt->scratch_pd))
951 return PTR_ERR(ppgtt->scratch_pd);
952
Michel Thierry69876be2015-04-08 12:13:27 +0100953 gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100954 gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100955
Michel Thierryd7b26332015-04-08 12:13:34 +0100956 ppgtt->base.start = 0;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200957 ppgtt->base.total = 1ULL << 32;
Michel Thierry501fd702015-05-29 14:15:05 +0100958 if (IS_ENABLED(CONFIG_X86_32))
959 /* While we have a proliferation of size_t variables
960 * we cannot represent the full ppgtt size on 32bit,
961 * so limit it to the same size as the GGTT (currently
962 * 2GiB).
963 */
964 ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
Michel Thierryd7b26332015-04-08 12:13:34 +0100965 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200966 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +0100967 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +0200968 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +0200969 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
970 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryd7b26332015-04-08 12:13:34 +0100971
972 ppgtt->switch_mm = gen8_mm_switch;
973
974 return 0;
975}
976
Ben Widawsky87d60b62013-12-06 14:11:29 -0800977static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
978{
Ben Widawsky87d60b62013-12-06 14:11:29 -0800979 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +0100980 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +0000981 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800982 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +0100983 uint32_t pte, pde, temp;
984 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800985
Akash Goel24f3a8c2014-06-17 10:59:42 +0530986 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800987
Michel Thierry09942c62015-04-08 12:13:30 +0100988 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800989 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +0000990 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +0300991 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +0100992 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800993 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
994
995 if (pd_entry != expected)
996 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
997 pde,
998 pd_entry,
999 expected);
1000 seq_printf(m, "\tPDE: %x\n", pd_entry);
1001
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001002 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1003
Michel Thierry07749ef2015-03-16 16:00:54 +00001004 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001005 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001006 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001007 (pte * PAGE_SIZE);
1008 int i;
1009 bool found = false;
1010 for (i = 0; i < 4; i++)
1011 if (pt_vaddr[pte + i] != scratch_pte)
1012 found = true;
1013 if (!found)
1014 continue;
1015
1016 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1017 for (i = 0; i < 4; i++) {
1018 if (pt_vaddr[pte + i] != scratch_pte)
1019 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1020 else
1021 seq_puts(m, " SCRATCH ");
1022 }
1023 seq_puts(m, "\n");
1024 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001025 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001026 }
1027}
1028
Ben Widawsky678d96f2015-03-16 16:00:56 +00001029/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001030static void gen6_write_pde(struct i915_page_directory *pd,
1031 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001032{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001033 /* Caller needs to make sure the write completes if necessary */
1034 struct i915_hw_ppgtt *ppgtt =
1035 container_of(pd, struct i915_hw_ppgtt, pd);
1036 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001037
Mika Kuoppala567047b2015-06-25 18:35:12 +03001038 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001039 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001040
Ben Widawsky678d96f2015-03-16 16:00:56 +00001041 writel(pd_entry, ppgtt->pd_addr + pde);
1042}
Ben Widawsky61973492013-04-08 18:43:54 -07001043
Ben Widawsky678d96f2015-03-16 16:00:56 +00001044/* Write all the page tables found in the ppgtt structure to incrementing page
1045 * directories. */
1046static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001047 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001048 uint32_t start, uint32_t length)
1049{
Michel Thierryec565b32015-04-08 12:13:23 +01001050 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001051 uint32_t pde, temp;
1052
1053 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1054 gen6_write_pde(pd, pde, pt);
1055
1056 /* Make sure write is complete before other code can use this page
1057 * table. Also require for WC mapped PTEs */
1058 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001059}
1060
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001061static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001062{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001063 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001064
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001065 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001066}
Ben Widawsky61973492013-04-08 18:43:54 -07001067
Ben Widawsky90252e52013-12-06 14:11:12 -08001068static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001069 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001070{
John Harrisone85b26d2015-05-29 17:43:56 +01001071 struct intel_engine_cs *ring = req->ring;
Ben Widawsky90252e52013-12-06 14:11:12 -08001072 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001073
Ben Widawsky90252e52013-12-06 14:11:12 -08001074 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001075 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001076 if (ret)
1077 return ret;
1078
John Harrison5fb9de12015-05-29 17:44:07 +01001079 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001080 if (ret)
1081 return ret;
1082
1083 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1084 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1085 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1086 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1087 intel_ring_emit(ring, get_pd_offset(ppgtt));
1088 intel_ring_emit(ring, MI_NOOP);
1089 intel_ring_advance(ring);
1090
1091 return 0;
1092}
1093
Yu Zhang71ba2d62015-02-10 19:05:54 +08001094static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001095 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001096{
John Harrisone85b26d2015-05-29 17:43:56 +01001097 struct intel_engine_cs *ring = req->ring;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001098 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1099
1100 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1101 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1102 return 0;
1103}
1104
Ben Widawsky48a10382013-12-06 14:11:11 -08001105static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001106 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001107{
John Harrisone85b26d2015-05-29 17:43:56 +01001108 struct intel_engine_cs *ring = req->ring;
Ben Widawsky48a10382013-12-06 14:11:11 -08001109 int ret;
1110
Ben Widawsky48a10382013-12-06 14:11:11 -08001111 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001112 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001113 if (ret)
1114 return ret;
1115
John Harrison5fb9de12015-05-29 17:44:07 +01001116 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001117 if (ret)
1118 return ret;
1119
1120 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1121 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1122 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1123 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1124 intel_ring_emit(ring, get_pd_offset(ppgtt));
1125 intel_ring_emit(ring, MI_NOOP);
1126 intel_ring_advance(ring);
1127
Ben Widawsky90252e52013-12-06 14:11:12 -08001128 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1129 if (ring->id != RCS) {
John Harrisona84c3ae2015-05-29 17:43:57 +01001130 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001131 if (ret)
1132 return ret;
1133 }
1134
Ben Widawsky48a10382013-12-06 14:11:11 -08001135 return 0;
1136}
1137
Ben Widawskyeeb94882013-12-06 14:11:10 -08001138static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001139 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001140{
John Harrisone85b26d2015-05-29 17:43:56 +01001141 struct intel_engine_cs *ring = req->ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001142 struct drm_device *dev = ppgtt->base.dev;
1143 struct drm_i915_private *dev_priv = dev->dev_private;
1144
Ben Widawsky48a10382013-12-06 14:11:11 -08001145
Ben Widawskyeeb94882013-12-06 14:11:10 -08001146 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1147 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1148
1149 POSTING_READ(RING_PP_DIR_DCLV(ring));
1150
1151 return 0;
1152}
1153
Daniel Vetter82460d92014-08-06 20:19:53 +02001154static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001155{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001156 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001157 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001158 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001159
1160 for_each_ring(ring, dev_priv, j) {
1161 I915_WRITE(RING_MODE_GEN7(ring),
1162 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001163 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001164}
1165
Daniel Vetter82460d92014-08-06 20:19:53 +02001166static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001167{
Jani Nikula50227e12014-03-31 14:27:21 +03001168 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001169 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001170 uint32_t ecochk, ecobits;
1171 int i;
1172
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001173 ecobits = I915_READ(GAC_ECO_BITS);
1174 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1175
1176 ecochk = I915_READ(GAM_ECOCHK);
1177 if (IS_HASWELL(dev)) {
1178 ecochk |= ECOCHK_PPGTT_WB_HSW;
1179 } else {
1180 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1181 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1182 }
1183 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001184
Ben Widawsky61973492013-04-08 18:43:54 -07001185 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001186 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001187 I915_WRITE(RING_MODE_GEN7(ring),
1188 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001189 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001190}
1191
Daniel Vetter82460d92014-08-06 20:19:53 +02001192static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001193{
Jani Nikula50227e12014-03-31 14:27:21 +03001194 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001195 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001196
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001197 ecobits = I915_READ(GAC_ECO_BITS);
1198 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1199 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001200
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001201 gab_ctl = I915_READ(GAB_CTL);
1202 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001203
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001204 ecochk = I915_READ(GAM_ECOCHK);
1205 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001206
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001207 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001208}
1209
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001210/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001211static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001212 uint64_t start,
1213 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001214 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001215{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001216 struct i915_hw_ppgtt *ppgtt =
1217 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001218 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001219 unsigned first_entry = start >> PAGE_SHIFT;
1220 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001221 unsigned act_pt = first_entry / GEN6_PTES;
1222 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001223 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001224
Akash Goel24f3a8c2014-06-17 10:59:42 +05301225 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001226
Daniel Vetter7bddb012012-02-09 17:15:47 +01001227 while (num_entries) {
1228 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001229 if (last_pte > GEN6_PTES)
1230 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001231
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001232 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001233
1234 for (i = first_pte; i < last_pte; i++)
1235 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001236
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001237 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001238
Daniel Vetter7bddb012012-02-09 17:15:47 +01001239 num_entries -= last_pte - first_pte;
1240 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001241 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001242 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001243}
1244
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001245static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001246 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001247 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301248 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001249{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001250 struct i915_hw_ppgtt *ppgtt =
1251 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001252 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001253 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001254 unsigned act_pt = first_entry / GEN6_PTES;
1255 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001256 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001257
Chris Wilsoncc797142013-12-31 15:50:30 +00001258 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001259 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001260 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001261 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001262
Chris Wilsoncc797142013-12-31 15:50:30 +00001263 pt_vaddr[act_pte] =
1264 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301265 cache_level, true, flags);
1266
Michel Thierry07749ef2015-03-16 16:00:54 +00001267 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001268 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001269 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001270 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001271 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001272 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001273 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001274 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001275 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001276}
1277
Michel Thierry4933d512015-03-24 15:46:22 +00001278static void gen6_initialize_pt(struct i915_address_space *vm,
Mika Kuoppala73eeea52015-06-25 18:35:10 +03001279 struct i915_page_table *pt)
Michel Thierry4933d512015-03-24 15:46:22 +00001280{
Mika Kuoppala73eeea52015-06-25 18:35:10 +03001281 gen6_pte_t scratch_pte;
Michel Thierry4933d512015-03-24 15:46:22 +00001282
1283 WARN_ON(vm->scratch.addr == 0);
1284
Mika Kuoppala73eeea52015-06-25 18:35:10 +03001285 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Michel Thierry4933d512015-03-24 15:46:22 +00001286
Mika Kuoppala567047b2015-06-25 18:35:12 +03001287 fill32_px(vm->dev, pt, scratch_pte);
Michel Thierry4933d512015-03-24 15:46:22 +00001288}
1289
Ben Widawsky678d96f2015-03-16 16:00:56 +00001290static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001291 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001292{
Michel Thierry4933d512015-03-24 15:46:22 +00001293 DECLARE_BITMAP(new_page_tables, I915_PDES);
1294 struct drm_device *dev = vm->dev;
1295 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001296 struct i915_hw_ppgtt *ppgtt =
1297 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001298 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001299 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001300 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001301 int ret;
1302
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001303 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1304 return -ENODEV;
1305
1306 start = start_save = start_in;
1307 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001308
1309 bitmap_zero(new_page_tables, I915_PDES);
1310
1311 /* The allocation is done in two stages so that we can bail out with
1312 * minimal amount of pain. The first stage finds new page tables that
1313 * need allocation. The second stage marks use ptes within the page
1314 * tables.
1315 */
1316 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1317 if (pt != ppgtt->scratch_pt) {
1318 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1319 continue;
1320 }
1321
1322 /* We've already allocated a page table */
1323 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1324
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001325 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001326 if (IS_ERR(pt)) {
1327 ret = PTR_ERR(pt);
1328 goto unwind_out;
1329 }
1330
1331 gen6_initialize_pt(vm, pt);
1332
1333 ppgtt->pd.page_table[pde] = pt;
1334 set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001335 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001336 }
1337
1338 start = start_save;
1339 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001340
1341 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1342 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1343
1344 bitmap_zero(tmp_bitmap, GEN6_PTES);
1345 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1346 gen6_pte_count(start, length));
1347
Michel Thierry4933d512015-03-24 15:46:22 +00001348 if (test_and_clear_bit(pde, new_page_tables))
1349 gen6_write_pde(&ppgtt->pd, pde, pt);
1350
Michel Thierry72744cb2015-03-24 15:46:23 +00001351 trace_i915_page_table_entry_map(vm, pde, pt,
1352 gen6_pte_index(start),
1353 gen6_pte_count(start, length),
1354 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001355 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001356 GEN6_PTES);
1357 }
1358
Michel Thierry4933d512015-03-24 15:46:22 +00001359 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1360
1361 /* Make sure write is complete before other code can use this page
1362 * table. Also require for WC mapped PTEs */
1363 readl(dev_priv->gtt.gsm);
1364
Ben Widawsky563222a2015-03-19 12:53:28 +00001365 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001366 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001367
1368unwind_out:
1369 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001370 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001371
1372 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001373 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001374 }
1375
1376 mark_tlbs_dirty(ppgtt);
1377 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001378}
1379
Daniel Vetter061dd492015-04-14 17:35:13 +02001380static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001381{
Daniel Vetter061dd492015-04-14 17:35:13 +02001382 struct i915_hw_ppgtt *ppgtt =
1383 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001384 struct i915_page_table *pt;
1385 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001386
Daniel Vetter061dd492015-04-14 17:35:13 +02001387
1388 drm_mm_remove_node(&ppgtt->node);
1389
Michel Thierry09942c62015-04-08 12:13:30 +01001390 gen6_for_all_pdes(pt, ppgtt, pde) {
Michel Thierry4933d512015-03-24 15:46:22 +00001391 if (pt != ppgtt->scratch_pt)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001392 free_pt(ppgtt->base.dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001393 }
1394
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001395 free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
Daniel Vetter3440d262013-01-24 13:49:56 -08001396}
1397
Ben Widawskyb1465202014-02-19 22:05:49 -08001398static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001399{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001400 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001401 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001402 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001403 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001404
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001405 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1406 * allocator works in address space sizes, so it's multiplied by page
1407 * size. We allocate at the top of the GTT to avoid fragmentation.
1408 */
1409 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001410 ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001411 if (IS_ERR(ppgtt->scratch_pt))
1412 return PTR_ERR(ppgtt->scratch_pt);
1413
1414 gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
1415
Ben Widawskye3cc1992013-12-06 14:11:08 -08001416alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001417 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1418 &ppgtt->node, GEN6_PD_SIZE,
1419 GEN6_PD_ALIGN, 0,
1420 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001421 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001422 if (ret == -ENOSPC && !retried) {
1423 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1424 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001425 I915_CACHE_NONE,
1426 0, dev_priv->gtt.base.total,
1427 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001428 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001429 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001430
1431 retried = true;
1432 goto alloc;
1433 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001434
Ben Widawskyc8c26622015-01-22 17:01:25 +00001435 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001436 goto err_out;
1437
Ben Widawskyc8c26622015-01-22 17:01:25 +00001438
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001439 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1440 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001441
Ben Widawskyc8c26622015-01-22 17:01:25 +00001442 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001443
1444err_out:
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001445 free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001446 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001447}
1448
Ben Widawskyb1465202014-02-19 22:05:49 -08001449static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1450{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001451 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001452}
1453
Michel Thierry4933d512015-03-24 15:46:22 +00001454static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1455 uint64_t start, uint64_t length)
1456{
Michel Thierryec565b32015-04-08 12:13:23 +01001457 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001458 uint32_t pde, temp;
1459
1460 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1461 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1462}
1463
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001464static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001465{
1466 struct drm_device *dev = ppgtt->base.dev;
1467 struct drm_i915_private *dev_priv = dev->dev_private;
1468 int ret;
1469
1470 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001471 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001472 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001473 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001474 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001475 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001476 ppgtt->switch_mm = gen7_mm_switch;
1477 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001478 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001479
Yu Zhang71ba2d62015-02-10 19:05:54 +08001480 if (intel_vgpu_active(dev))
1481 ppgtt->switch_mm = vgpu_mm_switch;
1482
Ben Widawskyb1465202014-02-19 22:05:49 -08001483 ret = gen6_ppgtt_alloc(ppgtt);
1484 if (ret)
1485 return ret;
1486
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001487 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001488 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1489 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001490 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1491 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001492 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -08001493 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001494 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001495 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001496
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001497 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001498 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001499
Ben Widawsky678d96f2015-03-16 16:00:56 +00001500 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001501 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001502
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001503 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001504
Ben Widawsky678d96f2015-03-16 16:00:56 +00001505 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1506
Thierry Reding440fd522015-01-23 09:05:06 +01001507 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001508 ppgtt->node.size >> 20,
1509 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001510
Daniel Vetterfa76da32014-08-06 20:19:54 +02001511 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001512 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001513
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001514 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001515}
1516
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001517static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001518{
1519 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001520
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001521 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001522 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001523
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001524 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001525 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001526 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001527 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001528}
1529int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1530{
1531 struct drm_i915_private *dev_priv = dev->dev_private;
1532 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001533
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001534 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001535 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001536 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001537 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1538 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001539 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001540 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001541
1542 return ret;
1543}
1544
Daniel Vetter82460d92014-08-06 20:19:53 +02001545int i915_ppgtt_init_hw(struct drm_device *dev)
1546{
Thomas Daniel671b50132014-08-20 16:24:50 +01001547 /* In the case of execlists, PPGTT is enabled by the context descriptor
1548 * and the PDPs are contained within the context itself. We don't
1549 * need to do anything here. */
1550 if (i915.enable_execlists)
1551 return 0;
1552
Daniel Vetter82460d92014-08-06 20:19:53 +02001553 if (!USES_PPGTT(dev))
1554 return 0;
1555
1556 if (IS_GEN6(dev))
1557 gen6_ppgtt_enable(dev);
1558 else if (IS_GEN7(dev))
1559 gen7_ppgtt_enable(dev);
1560 else if (INTEL_INFO(dev)->gen >= 8)
1561 gen8_ppgtt_enable(dev);
1562 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001563 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001564
John Harrison4ad2fd82015-06-18 13:11:20 +01001565 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001566}
John Harrison4ad2fd82015-06-18 13:11:20 +01001567
John Harrisonb3dd6b92015-05-29 17:43:40 +01001568int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01001569{
John Harrisonb3dd6b92015-05-29 17:43:40 +01001570 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
John Harrison4ad2fd82015-06-18 13:11:20 +01001571 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1572
1573 if (i915.enable_execlists)
1574 return 0;
1575
1576 if (!ppgtt)
1577 return 0;
1578
John Harrisone85b26d2015-05-29 17:43:56 +01001579 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01001580}
1581
Daniel Vetter4d884702014-08-06 15:04:47 +02001582struct i915_hw_ppgtt *
1583i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1584{
1585 struct i915_hw_ppgtt *ppgtt;
1586 int ret;
1587
1588 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1589 if (!ppgtt)
1590 return ERR_PTR(-ENOMEM);
1591
1592 ret = i915_ppgtt_init(dev, ppgtt);
1593 if (ret) {
1594 kfree(ppgtt);
1595 return ERR_PTR(ret);
1596 }
1597
1598 ppgtt->file_priv = fpriv;
1599
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001600 trace_i915_ppgtt_create(&ppgtt->base);
1601
Daniel Vetter4d884702014-08-06 15:04:47 +02001602 return ppgtt;
1603}
1604
Daniel Vetteree960be2014-08-06 15:04:45 +02001605void i915_ppgtt_release(struct kref *kref)
1606{
1607 struct i915_hw_ppgtt *ppgtt =
1608 container_of(kref, struct i915_hw_ppgtt, ref);
1609
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001610 trace_i915_ppgtt_release(&ppgtt->base);
1611
Daniel Vetteree960be2014-08-06 15:04:45 +02001612 /* vmas should already be unbound */
1613 WARN_ON(!list_empty(&ppgtt->base.active_list));
1614 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1615
Daniel Vetter19dd1202014-08-06 15:04:55 +02001616 list_del(&ppgtt->base.global_link);
1617 drm_mm_takedown(&ppgtt->base.mm);
1618
Daniel Vetteree960be2014-08-06 15:04:45 +02001619 ppgtt->base.cleanup(&ppgtt->base);
1620 kfree(ppgtt);
1621}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001622
Ben Widawskya81cc002013-01-18 12:30:31 -08001623extern int intel_iommu_gfx_mapped;
1624/* Certain Gen5 chipsets require require idling the GPU before
1625 * unmapping anything from the GTT when VT-d is enabled.
1626 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02001627static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08001628{
1629#ifdef CONFIG_INTEL_IOMMU
1630 /* Query intel_iommu to see if we need the workaround. Presumably that
1631 * was loaded first.
1632 */
1633 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1634 return true;
1635#endif
1636 return false;
1637}
1638
Ben Widawsky5c042282011-10-17 15:51:55 -07001639static bool do_idling(struct drm_i915_private *dev_priv)
1640{
1641 bool ret = dev_priv->mm.interruptible;
1642
Ben Widawskya81cc002013-01-18 12:30:31 -08001643 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001644 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001645 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001646 DRM_ERROR("Couldn't idle GPU\n");
1647 /* Wait a bit, in hopes it avoids the hang */
1648 udelay(10);
1649 }
1650 }
1651
1652 return ret;
1653}
1654
1655static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1656{
Ben Widawskya81cc002013-01-18 12:30:31 -08001657 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001658 dev_priv->mm.interruptible = interruptible;
1659}
1660
Ben Widawsky828c7902013-10-16 09:21:30 -07001661void i915_check_and_clear_faults(struct drm_device *dev)
1662{
1663 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001664 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001665 int i;
1666
1667 if (INTEL_INFO(dev)->gen < 6)
1668 return;
1669
1670 for_each_ring(ring, dev_priv, i) {
1671 u32 fault_reg;
1672 fault_reg = I915_READ(RING_FAULT_REG(ring));
1673 if (fault_reg & RING_FAULT_VALID) {
1674 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001675 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001676 "\tAddress space: %s\n"
1677 "\tSource ID: %d\n"
1678 "\tType: %d\n",
1679 fault_reg & PAGE_MASK,
1680 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1681 RING_FAULT_SRCID(fault_reg),
1682 RING_FAULT_FAULT_TYPE(fault_reg));
1683 I915_WRITE(RING_FAULT_REG(ring),
1684 fault_reg & ~RING_FAULT_VALID);
1685 }
1686 }
1687 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1688}
1689
Chris Wilson91e56492014-09-25 10:13:12 +01001690static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1691{
1692 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1693 intel_gtt_chipset_flush();
1694 } else {
1695 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1696 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1697 }
1698}
1699
Ben Widawsky828c7902013-10-16 09:21:30 -07001700void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1701{
1702 struct drm_i915_private *dev_priv = dev->dev_private;
1703
1704 /* Don't bother messing with faults pre GEN6 as we have little
1705 * documentation supporting that it's a good idea.
1706 */
1707 if (INTEL_INFO(dev)->gen < 6)
1708 return;
1709
1710 i915_check_and_clear_faults(dev);
1711
1712 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001713 dev_priv->gtt.base.start,
1714 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001715 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001716
1717 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001718}
1719
Daniel Vetter74163902012-02-15 23:50:21 +01001720int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001721{
Chris Wilson9da3da62012-06-01 15:20:22 +01001722 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001723 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001724
1725 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1726 obj->pages->sgl, obj->pages->nents,
1727 PCI_DMA_BIDIRECTIONAL))
1728 return -ENOSPC;
1729
1730 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001731}
1732
Daniel Vetter2c642b02015-04-14 17:35:26 +02001733static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001734{
1735#ifdef writeq
1736 writeq(pte, addr);
1737#else
1738 iowrite32((u32)pte, addr);
1739 iowrite32(pte >> 32, addr + 4);
1740#endif
1741}
1742
1743static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1744 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001745 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301746 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001747{
1748 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001749 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001750 gen8_pte_t __iomem *gtt_entries =
1751 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001752 int i = 0;
1753 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001754 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001755
1756 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1757 addr = sg_dma_address(sg_iter.sg) +
1758 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1759 gen8_set_pte(&gtt_entries[i],
1760 gen8_pte_encode(addr, level, true));
1761 i++;
1762 }
1763
1764 /*
1765 * XXX: This serves as a posting read to make sure that the PTE has
1766 * actually been updated. There is some concern that even though
1767 * registers and PTEs are within the same BAR that they are potentially
1768 * of NUMA access patterns. Therefore, even with the way we assume
1769 * hardware should work, we must keep this posting read for paranoia.
1770 */
1771 if (i != 0)
1772 WARN_ON(readq(&gtt_entries[i-1])
1773 != gen8_pte_encode(addr, level, true));
1774
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001775 /* This next bit makes the above posting read even more important. We
1776 * want to flush the TLBs only after we're certain all the PTE updates
1777 * have finished.
1778 */
1779 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1780 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001781}
1782
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001783/*
1784 * Binds an object into the global gtt with the specified cache level. The object
1785 * will be accessible to the GPU via commands whose operands reference offsets
1786 * within the global GTT as well as accessible by the GPU through the GMADR
1787 * mapped BAR (dev_priv->mm.gtt->gtt).
1788 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001789static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001790 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001791 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301792 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001793{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001794 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001795 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001796 gen6_pte_t __iomem *gtt_entries =
1797 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001798 int i = 0;
1799 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001800 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001801
Imre Deak6e995e22013-02-18 19:28:04 +02001802 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001803 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301804 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001805 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001806 }
1807
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001808 /* XXX: This serves as a posting read to make sure that the PTE has
1809 * actually been updated. There is some concern that even though
1810 * registers and PTEs are within the same BAR that they are potentially
1811 * of NUMA access patterns. Therefore, even with the way we assume
1812 * hardware should work, we must keep this posting read for paranoia.
1813 */
Pavel Machek57007df2014-07-28 13:20:58 +02001814 if (i != 0) {
1815 unsigned long gtt = readl(&gtt_entries[i-1]);
1816 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1817 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001818
1819 /* This next bit makes the above posting read even more important. We
1820 * want to flush the TLBs only after we're certain all the PTE updates
1821 * have finished.
1822 */
1823 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1824 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001825}
1826
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001827static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001828 uint64_t start,
1829 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001830 bool use_scratch)
1831{
1832 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001833 unsigned first_entry = start >> PAGE_SHIFT;
1834 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001835 gen8_pte_t scratch_pte, __iomem *gtt_base =
1836 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001837 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1838 int i;
1839
1840 if (WARN(num_entries > max_entries,
1841 "First entry = %d; Num entries = %d (max=%d)\n",
1842 first_entry, num_entries, max_entries))
1843 num_entries = max_entries;
1844
1845 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1846 I915_CACHE_LLC,
1847 use_scratch);
1848 for (i = 0; i < num_entries; i++)
1849 gen8_set_pte(&gtt_base[i], scratch_pte);
1850 readl(gtt_base);
1851}
1852
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001853static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001854 uint64_t start,
1855 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001856 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001857{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001858 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001859 unsigned first_entry = start >> PAGE_SHIFT;
1860 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001861 gen6_pte_t scratch_pte, __iomem *gtt_base =
1862 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001863 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001864 int i;
1865
1866 if (WARN(num_entries > max_entries,
1867 "First entry = %d; Num entries = %d (max=%d)\n",
1868 first_entry, num_entries, max_entries))
1869 num_entries = max_entries;
1870
Akash Goel24f3a8c2014-06-17 10:59:42 +05301871 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001872
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001873 for (i = 0; i < num_entries; i++)
1874 iowrite32(scratch_pte, &gtt_base[i]);
1875 readl(gtt_base);
1876}
1877
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001878static void i915_ggtt_insert_entries(struct i915_address_space *vm,
1879 struct sg_table *pages,
1880 uint64_t start,
1881 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001882{
1883 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1884 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1885
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001886 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07001887
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001888}
1889
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001890static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001891 uint64_t start,
1892 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001893 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001894{
Ben Widawsky782f1492014-02-20 11:50:33 -08001895 unsigned first_entry = start >> PAGE_SHIFT;
1896 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001897 intel_gtt_clear_range(first_entry, num_entries);
1898}
1899
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001900static int ggtt_bind_vma(struct i915_vma *vma,
1901 enum i915_cache_level cache_level,
1902 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001903{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001904 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001905 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001906 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001907 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001908 u32 pte_flags = 0;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001909 int ret;
1910
1911 ret = i915_get_ggtt_vma_pages(vma);
1912 if (ret)
1913 return ret;
1914 pages = vma->ggtt_view.pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001915
Akash Goel24f3a8c2014-06-17 10:59:42 +05301916 /* Currently applicable only to VLV */
1917 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001918 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05301919
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001920
Ben Widawsky6f65e292013-12-06 14:10:56 -08001921 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07001922 vma->vm->insert_entries(vma->vm, pages,
1923 vma->node.start,
1924 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001925 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001926
Daniel Vetter08755462015-04-20 09:04:05 -07001927 if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001928 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001929 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001930 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001931 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001932 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001933
1934 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001935}
1936
1937static void ggtt_unbind_vma(struct i915_vma *vma)
1938{
1939 struct drm_device *dev = vma->vm->dev;
1940 struct drm_i915_private *dev_priv = dev->dev_private;
1941 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001942 const uint64_t size = min_t(uint64_t,
1943 obj->base.size,
1944 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001945
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001946 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001947 vma->vm->clear_range(vma->vm,
1948 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001949 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001950 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001951 }
1952
Daniel Vetter08755462015-04-20 09:04:05 -07001953 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001954 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001955
Ben Widawsky6f65e292013-12-06 14:10:56 -08001956 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001957 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001958 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001959 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001960 }
Daniel Vetter74163902012-02-15 23:50:21 +01001961}
1962
1963void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1964{
Ben Widawsky5c042282011-10-17 15:51:55 -07001965 struct drm_device *dev = obj->base.dev;
1966 struct drm_i915_private *dev_priv = dev->dev_private;
1967 bool interruptible;
1968
1969 interruptible = do_idling(dev_priv);
1970
Chris Wilson9da3da62012-06-01 15:20:22 +01001971 if (!obj->has_dma_mapping)
1972 dma_unmap_sg(&dev->pdev->dev,
1973 obj->pages->sgl, obj->pages->nents,
1974 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001975
1976 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001977}
Daniel Vetter644ec022012-03-26 09:45:40 +02001978
Chris Wilson42d6ab42012-07-26 11:49:32 +01001979static void i915_gtt_color_adjust(struct drm_mm_node *node,
1980 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01001981 u64 *start,
1982 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01001983{
1984 if (node->color != color)
1985 *start += 4096;
1986
1987 if (!list_empty(&node->node_list)) {
1988 node = list_entry(node->node_list.next,
1989 struct drm_mm_node,
1990 node_list);
1991 if (node->allocated && node->color != color)
1992 *end -= 4096;
1993 }
1994}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001995
Daniel Vetterf548c0e2014-11-19 21:40:13 +01001996static int i915_gem_setup_global_gtt(struct drm_device *dev,
1997 unsigned long start,
1998 unsigned long mappable_end,
1999 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002000{
Ben Widawskye78891c2013-01-25 16:41:04 -08002001 /* Let GEM Manage all of the aperture.
2002 *
2003 * However, leave one page at the end still bound to the scratch page.
2004 * There are a number of places where the hardware apparently prefetches
2005 * past the end of the object, and we've seen multiple hangs with the
2006 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2007 * aperture. One page should be enough to keep any prefetching inside
2008 * of the aperture.
2009 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002010 struct drm_i915_private *dev_priv = dev->dev_private;
2011 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002012 struct drm_mm_node *entry;
2013 struct drm_i915_gem_object *obj;
2014 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002015 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002016
Ben Widawsky35451cb2013-01-17 12:45:13 -08002017 BUG_ON(mappable_end > end);
2018
Chris Wilsoned2f3452012-11-15 11:32:19 +00002019 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002020 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002021
2022 dev_priv->gtt.base.start = start;
2023 dev_priv->gtt.base.total = end - start;
2024
2025 if (intel_vgpu_active(dev)) {
2026 ret = intel_vgt_balloon(dev);
2027 if (ret)
2028 return ret;
2029 }
2030
Chris Wilson42d6ab42012-07-26 11:49:32 +01002031 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002032 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002033
Chris Wilsoned2f3452012-11-15 11:32:19 +00002034 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002035 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002036 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002037
Ben Widawskyedd41a82013-07-05 14:41:05 -07002038 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002039 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002040
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002041 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002042 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002043 if (ret) {
2044 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2045 return ret;
2046 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002047 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002048 }
2049
Chris Wilsoned2f3452012-11-15 11:32:19 +00002050 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002051 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002052 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2053 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002054 ggtt_vm->clear_range(ggtt_vm, hole_start,
2055 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002056 }
2057
2058 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002059 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002060
Daniel Vetterfa76da32014-08-06 20:19:54 +02002061 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2062 struct i915_hw_ppgtt *ppgtt;
2063
2064 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2065 if (!ppgtt)
2066 return -ENOMEM;
2067
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002068 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002069 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002070 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002071 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002072 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002073 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002074
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002075 if (ppgtt->base.allocate_va_range)
2076 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2077 ppgtt->base.total);
2078 if (ret) {
2079 ppgtt->base.cleanup(&ppgtt->base);
2080 kfree(ppgtt);
2081 return ret;
2082 }
2083
2084 ppgtt->base.clear_range(&ppgtt->base,
2085 ppgtt->base.start,
2086 ppgtt->base.total,
2087 true);
2088
Daniel Vetterfa76da32014-08-06 20:19:54 +02002089 dev_priv->mm.aliasing_ppgtt = ppgtt;
2090 }
2091
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002092 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002093}
2094
Ben Widawskyd7e50082012-12-18 10:31:25 -08002095void i915_gem_init_global_gtt(struct drm_device *dev)
2096{
2097 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002098 u64 gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002099
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002100 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002101 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002102
Ben Widawskye78891c2013-01-25 16:41:04 -08002103 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002104}
2105
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002106void i915_global_gtt_cleanup(struct drm_device *dev)
2107{
2108 struct drm_i915_private *dev_priv = dev->dev_private;
2109 struct i915_address_space *vm = &dev_priv->gtt.base;
2110
Daniel Vetter70e32542014-08-06 15:04:57 +02002111 if (dev_priv->mm.aliasing_ppgtt) {
2112 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2113
2114 ppgtt->base.cleanup(&ppgtt->base);
2115 }
2116
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002117 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002118 if (intel_vgpu_active(dev))
2119 intel_vgt_deballoon();
2120
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002121 drm_mm_takedown(&vm->mm);
2122 list_del(&vm->global_link);
2123 }
2124
2125 vm->cleanup(vm);
2126}
Daniel Vetter70e32542014-08-06 15:04:57 +02002127
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002128static int setup_scratch_page(struct drm_device *dev)
2129{
2130 struct drm_i915_private *dev_priv = dev->dev_private;
2131 struct page *page;
2132 dma_addr_t dma_addr;
2133
2134 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
2135 if (page == NULL)
2136 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002137 set_pages_uc(page, 1);
2138
2139#ifdef CONFIG_INTEL_IOMMU
2140 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
2141 PCI_DMA_BIDIRECTIONAL);
Mika Kuoppalaea3f5d22015-05-22 20:04:58 +03002142 if (pci_dma_mapping_error(dev->pdev, dma_addr)) {
2143 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002144 return -EINVAL;
Mika Kuoppalaea3f5d22015-05-22 20:04:58 +03002145 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002146#else
2147 dma_addr = page_to_phys(page);
2148#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002149 dev_priv->gtt.base.scratch.page = page;
2150 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002151
2152 return 0;
2153}
2154
2155static void teardown_scratch_page(struct drm_device *dev)
2156{
2157 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002158 struct page *page = dev_priv->gtt.base.scratch.page;
2159
2160 set_pages_wb(page, 1);
2161 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002162 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002163 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002164}
2165
Daniel Vetter2c642b02015-04-14 17:35:26 +02002166static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002167{
2168 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2169 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2170 return snb_gmch_ctl << 20;
2171}
2172
Daniel Vetter2c642b02015-04-14 17:35:26 +02002173static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002174{
2175 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2176 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2177 if (bdw_gmch_ctl)
2178 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002179
2180#ifdef CONFIG_X86_32
2181 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2182 if (bdw_gmch_ctl > 4)
2183 bdw_gmch_ctl = 4;
2184#endif
2185
Ben Widawsky9459d252013-11-03 16:53:55 -08002186 return bdw_gmch_ctl << 20;
2187}
2188
Daniel Vetter2c642b02015-04-14 17:35:26 +02002189static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002190{
2191 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2192 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2193
2194 if (gmch_ctrl)
2195 return 1 << (20 + gmch_ctrl);
2196
2197 return 0;
2198}
2199
Daniel Vetter2c642b02015-04-14 17:35:26 +02002200static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002201{
2202 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2203 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2204 return snb_gmch_ctl << 25; /* 32 MB units */
2205}
2206
Daniel Vetter2c642b02015-04-14 17:35:26 +02002207static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002208{
2209 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2210 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2211 return bdw_gmch_ctl << 25; /* 32 MB units */
2212}
2213
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002214static size_t chv_get_stolen_size(u16 gmch_ctrl)
2215{
2216 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2217 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2218
2219 /*
2220 * 0x0 to 0x10: 32MB increments starting at 0MB
2221 * 0x11 to 0x16: 4MB increments starting at 8MB
2222 * 0x17 to 0x1d: 4MB increments start at 36MB
2223 */
2224 if (gmch_ctrl < 0x11)
2225 return gmch_ctrl << 25;
2226 else if (gmch_ctrl < 0x17)
2227 return (gmch_ctrl - 0x11 + 2) << 22;
2228 else
2229 return (gmch_ctrl - 0x17 + 9) << 22;
2230}
2231
Damien Lespiau66375012014-01-09 18:02:46 +00002232static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2233{
2234 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2235 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2236
2237 if (gen9_gmch_ctl < 0xf0)
2238 return gen9_gmch_ctl << 25; /* 32 MB units */
2239 else
2240 /* 4MB increments starting at 0xf0 for 4MB */
2241 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2242}
2243
Ben Widawsky63340132013-11-04 19:32:22 -08002244static int ggtt_probe_common(struct drm_device *dev,
2245 size_t gtt_size)
2246{
2247 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002248 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002249 int ret;
2250
2251 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002252 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002253 (pci_resource_len(dev->pdev, 0) / 2);
2254
Imre Deak2a073f892015-03-27 13:07:33 +02002255 /*
2256 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2257 * dropped. For WC mappings in general we have 64 byte burst writes
2258 * when the WC buffer is flushed, so we can't use it, but have to
2259 * resort to an uncached mapping. The WC issue is easily caught by the
2260 * readback check when writing GTT PTE entries.
2261 */
2262 if (IS_BROXTON(dev))
2263 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2264 else
2265 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002266 if (!dev_priv->gtt.gsm) {
2267 DRM_ERROR("Failed to map the gtt page table\n");
2268 return -ENOMEM;
2269 }
2270
2271 ret = setup_scratch_page(dev);
2272 if (ret) {
2273 DRM_ERROR("Scratch setup failed\n");
2274 /* iounmap will also get called at remove, but meh */
2275 iounmap(dev_priv->gtt.gsm);
2276 }
2277
2278 return ret;
2279}
2280
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002281/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2282 * bits. When using advanced contexts each context stores its own PAT, but
2283 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002284static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002285{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002286 uint64_t pat;
2287
2288 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2289 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2290 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2291 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2292 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2293 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2294 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2295 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2296
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002297 if (!USES_PPGTT(dev_priv->dev))
2298 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2299 * so RTL will always use the value corresponding to
2300 * pat_sel = 000".
2301 * So let's disable cache for GGTT to avoid screen corruptions.
2302 * MOCS still can be used though.
2303 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2304 * before this patch, i.e. the same uncached + snooping access
2305 * like on gen6/7 seems to be in effect.
2306 * - So this just fixes blitter/render access. Again it looks
2307 * like it's not just uncached access, but uncached + snooping.
2308 * So we can still hold onto all our assumptions wrt cpu
2309 * clflushing on LLC machines.
2310 */
2311 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2312
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002313 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2314 * write would work. */
2315 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2316 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2317}
2318
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002319static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2320{
2321 uint64_t pat;
2322
2323 /*
2324 * Map WB on BDW to snooped on CHV.
2325 *
2326 * Only the snoop bit has meaning for CHV, the rest is
2327 * ignored.
2328 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002329 * The hardware will never snoop for certain types of accesses:
2330 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2331 * - PPGTT page tables
2332 * - some other special cycles
2333 *
2334 * As with BDW, we also need to consider the following for GT accesses:
2335 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2336 * so RTL will always use the value corresponding to
2337 * pat_sel = 000".
2338 * Which means we must set the snoop bit in PAT entry 0
2339 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002340 */
2341 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2342 GEN8_PPAT(1, 0) |
2343 GEN8_PPAT(2, 0) |
2344 GEN8_PPAT(3, 0) |
2345 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2346 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2347 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2348 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2349
2350 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2351 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2352}
2353
Ben Widawsky63340132013-11-04 19:32:22 -08002354static int gen8_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002355 u64 *gtt_total,
Ben Widawsky63340132013-11-04 19:32:22 -08002356 size_t *stolen,
2357 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002358 u64 *mappable_end)
Ben Widawsky63340132013-11-04 19:32:22 -08002359{
2360 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002361 u64 gtt_size;
Ben Widawsky63340132013-11-04 19:32:22 -08002362 u16 snb_gmch_ctl;
2363 int ret;
2364
2365 /* TODO: We're not aware of mappable constraints on gen8 yet */
2366 *mappable_base = pci_resource_start(dev->pdev, 2);
2367 *mappable_end = pci_resource_len(dev->pdev, 2);
2368
2369 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2370 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2371
2372 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2373
Damien Lespiau66375012014-01-09 18:02:46 +00002374 if (INTEL_INFO(dev)->gen >= 9) {
2375 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2376 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2377 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002378 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2379 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2380 } else {
2381 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2382 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2383 }
Ben Widawsky63340132013-11-04 19:32:22 -08002384
Michel Thierry07749ef2015-03-16 16:00:54 +00002385 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002386
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002387 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002388 chv_setup_private_ppat(dev_priv);
2389 else
2390 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002391
Ben Widawsky63340132013-11-04 19:32:22 -08002392 ret = ggtt_probe_common(dev, gtt_size);
2393
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002394 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2395 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002396 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2397 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08002398
2399 return ret;
2400}
2401
Ben Widawskybaa09f52013-01-24 13:49:57 -08002402static int gen6_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002403 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002404 size_t *stolen,
2405 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002406 u64 *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002407{
2408 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002409 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002410 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002411 int ret;
2412
Ben Widawsky41907dd2013-02-08 11:32:47 -08002413 *mappable_base = pci_resource_start(dev->pdev, 2);
2414 *mappable_end = pci_resource_len(dev->pdev, 2);
2415
Ben Widawskybaa09f52013-01-24 13:49:57 -08002416 /* 64/512MB is the current min/max we actually know of, but this is just
2417 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002418 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002419 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002420 DRM_ERROR("Unknown GMADR size (%llx)\n",
Ben Widawskybaa09f52013-01-24 13:49:57 -08002421 dev_priv->gtt.mappable_end);
2422 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002423 }
2424
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002425 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2426 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002427 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002428
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002429 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002430
Ben Widawsky63340132013-11-04 19:32:22 -08002431 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002432 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002433
Ben Widawsky63340132013-11-04 19:32:22 -08002434 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002435
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002436 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2437 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002438 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2439 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002440
2441 return ret;
2442}
2443
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002444static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002445{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002446
2447 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002448
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002449 iounmap(gtt->gsm);
2450 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002451}
2452
2453static int i915_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002454 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002455 size_t *stolen,
2456 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002457 u64 *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002458{
2459 struct drm_i915_private *dev_priv = dev->dev_private;
2460 int ret;
2461
Ben Widawskybaa09f52013-01-24 13:49:57 -08002462 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2463 if (!ret) {
2464 DRM_ERROR("failed to set up gmch\n");
2465 return -EIO;
2466 }
2467
Ben Widawsky41907dd2013-02-08 11:32:47 -08002468 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002469
2470 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002471 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002472 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002473 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2474 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002475
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002476 if (unlikely(dev_priv->gtt.do_idle_maps))
2477 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2478
Ben Widawskybaa09f52013-01-24 13:49:57 -08002479 return 0;
2480}
2481
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002482static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002483{
2484 intel_gmch_remove();
2485}
2486
2487int i915_gem_gtt_init(struct drm_device *dev)
2488{
2489 struct drm_i915_private *dev_priv = dev->dev_private;
2490 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002491 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002492
Ben Widawskybaa09f52013-01-24 13:49:57 -08002493 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002494 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002495 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002496 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002497 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002498 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002499 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002500 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002501 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002502 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002503 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002504 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002505 else if (INTEL_INFO(dev)->gen >= 7)
2506 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002507 else
Chris Wilson350ec882013-08-06 13:17:02 +01002508 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002509 } else {
2510 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2511 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002512 }
2513
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002514 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002515 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002516 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002517 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002518
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002519 gtt->base.dev = dev;
2520
Ben Widawskybaa09f52013-01-24 13:49:57 -08002521 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002522 DRM_INFO("Memory usable by graphics device = %lluM\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002523 gtt->base.total >> 20);
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002524 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002525 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002526#ifdef CONFIG_INTEL_IOMMU
2527 if (intel_iommu_gfx_mapped)
2528 DRM_INFO("VT-d active for gfx access\n");
2529#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002530 /*
2531 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2532 * user's requested state against the hardware/driver capabilities. We
2533 * do this now so that we can print out any log messages once rather
2534 * than every time we check intel_enable_ppgtt().
2535 */
2536 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2537 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002538
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002539 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002540}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002541
Daniel Vetterfa423312015-04-14 17:35:23 +02002542void i915_gem_restore_gtt_mappings(struct drm_device *dev)
2543{
2544 struct drm_i915_private *dev_priv = dev->dev_private;
2545 struct drm_i915_gem_object *obj;
2546 struct i915_address_space *vm;
2547
2548 i915_check_and_clear_faults(dev);
2549
2550 /* First fill our portion of the GTT with scratch pages */
2551 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2552 dev_priv->gtt.base.start,
2553 dev_priv->gtt.base.total,
2554 true);
2555
2556 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2557 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
2558 &dev_priv->gtt.base);
2559 if (!vma)
2560 continue;
2561
2562 i915_gem_clflush_object(obj, obj->pin_display);
2563 WARN_ON(i915_vma_bind(vma, obj->cache_level, PIN_UPDATE));
2564 }
2565
2566
2567 if (INTEL_INFO(dev)->gen >= 8) {
2568 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2569 chv_setup_private_ppat(dev_priv);
2570 else
2571 bdw_setup_private_ppat(dev_priv);
2572
2573 return;
2574 }
2575
2576 if (USES_PPGTT(dev)) {
2577 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2578 /* TODO: Perhaps it shouldn't be gen6 specific */
2579
2580 struct i915_hw_ppgtt *ppgtt =
2581 container_of(vm, struct i915_hw_ppgtt,
2582 base);
2583
2584 if (i915_is_ggtt(vm))
2585 ppgtt = dev_priv->mm.aliasing_ppgtt;
2586
2587 gen6_write_page_range(dev_priv, &ppgtt->pd,
2588 0, ppgtt->base.total);
2589 }
2590 }
2591
2592 i915_ggtt_flush(dev_priv);
2593}
2594
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002595static struct i915_vma *
2596__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2597 struct i915_address_space *vm,
2598 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002599{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002600 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002601
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002602 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2603 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002604
2605 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002606 if (vma == NULL)
2607 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002608
Ben Widawsky6f65e292013-12-06 14:10:56 -08002609 INIT_LIST_HEAD(&vma->vma_link);
2610 INIT_LIST_HEAD(&vma->mm_list);
2611 INIT_LIST_HEAD(&vma->exec_list);
2612 vma->vm = vm;
2613 vma->obj = obj;
2614
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002615 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002616 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002617
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002618 list_add_tail(&vma->vma_link, &obj->vma_list);
2619 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002620 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002621
2622 return vma;
2623}
2624
2625struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002626i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2627 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002628{
2629 struct i915_vma *vma;
2630
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002631 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002632 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002633 vma = __i915_gem_vma_create(obj, vm,
2634 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002635
2636 return vma;
2637}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002638
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002639struct i915_vma *
2640i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2641 const struct i915_ggtt_view *view)
2642{
2643 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2644 struct i915_vma *vma;
2645
2646 if (WARN_ON(!view))
2647 return ERR_PTR(-EINVAL);
2648
2649 vma = i915_gem_obj_to_ggtt_view(obj, view);
2650
2651 if (IS_ERR(vma))
2652 return vma;
2653
2654 if (!vma)
2655 vma = __i915_gem_vma_create(obj, ggtt, view);
2656
2657 return vma;
2658
2659}
2660
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002661static void
2662rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2663 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002664{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002665 unsigned int column, row;
2666 unsigned int src_idx;
2667 struct scatterlist *sg = st->sgl;
2668
2669 st->nents = 0;
2670
2671 for (column = 0; column < width; column++) {
2672 src_idx = width * (height - 1) + column;
2673 for (row = 0; row < height; row++) {
2674 st->nents++;
2675 /* We don't need the pages, but need to initialize
2676 * the entries so the sg list can be happily traversed.
2677 * The only thing we need are DMA addresses.
2678 */
2679 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2680 sg_dma_address(sg) = in[src_idx];
2681 sg_dma_len(sg) = PAGE_SIZE;
2682 sg = sg_next(sg);
2683 src_idx -= width;
2684 }
2685 }
2686}
2687
2688static struct sg_table *
2689intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2690 struct drm_i915_gem_object *obj)
2691{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002692 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002693 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002694 struct sg_page_iter sg_iter;
2695 unsigned long i;
2696 dma_addr_t *page_addr_list;
2697 struct sg_table *st;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002698 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002699
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002700 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002701 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
2702 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002703 if (!page_addr_list)
2704 return ERR_PTR(ret);
2705
2706 /* Allocate target SG list. */
2707 st = kmalloc(sizeof(*st), GFP_KERNEL);
2708 if (!st)
2709 goto err_st_alloc;
2710
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002711 ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002712 if (ret)
2713 goto err_sg_alloc;
2714
2715 /* Populate source page list from the object. */
2716 i = 0;
2717 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2718 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2719 i++;
2720 }
2721
2722 /* Rotate the pages. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002723 rotate_pages(page_addr_list,
2724 rot_info->width_pages, rot_info->height_pages,
2725 st);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002726
2727 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002728 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002729 obj->base.size, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002730 rot_info->pixel_format, rot_info->width_pages,
2731 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002732
2733 drm_free_large(page_addr_list);
2734
2735 return st;
2736
2737err_sg_alloc:
2738 kfree(st);
2739err_st_alloc:
2740 drm_free_large(page_addr_list);
2741
2742 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002743 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002744 obj->base.size, ret, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002745 rot_info->pixel_format, rot_info->width_pages,
2746 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002747 return ERR_PTR(ret);
2748}
2749
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002750static struct sg_table *
2751intel_partial_pages(const struct i915_ggtt_view *view,
2752 struct drm_i915_gem_object *obj)
2753{
2754 struct sg_table *st;
2755 struct scatterlist *sg;
2756 struct sg_page_iter obj_sg_iter;
2757 int ret = -ENOMEM;
2758
2759 st = kmalloc(sizeof(*st), GFP_KERNEL);
2760 if (!st)
2761 goto err_st_alloc;
2762
2763 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
2764 if (ret)
2765 goto err_sg_alloc;
2766
2767 sg = st->sgl;
2768 st->nents = 0;
2769 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
2770 view->params.partial.offset)
2771 {
2772 if (st->nents >= view->params.partial.size)
2773 break;
2774
2775 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2776 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
2777 sg_dma_len(sg) = PAGE_SIZE;
2778
2779 sg = sg_next(sg);
2780 st->nents++;
2781 }
2782
2783 return st;
2784
2785err_sg_alloc:
2786 kfree(st);
2787err_st_alloc:
2788 return ERR_PTR(ret);
2789}
2790
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002791static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002792i915_get_ggtt_vma_pages(struct i915_vma *vma)
2793{
2794 int ret = 0;
2795
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002796 if (vma->ggtt_view.pages)
2797 return 0;
2798
2799 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2800 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002801 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2802 vma->ggtt_view.pages =
2803 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002804 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
2805 vma->ggtt_view.pages =
2806 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002807 else
2808 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2809 vma->ggtt_view.type);
2810
2811 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002812 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002813 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002814 ret = -EINVAL;
2815 } else if (IS_ERR(vma->ggtt_view.pages)) {
2816 ret = PTR_ERR(vma->ggtt_view.pages);
2817 vma->ggtt_view.pages = NULL;
2818 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2819 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002820 }
2821
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002822 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002823}
2824
2825/**
2826 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2827 * @vma: VMA to map
2828 * @cache_level: mapping cache level
2829 * @flags: flags like global or local mapping
2830 *
2831 * DMA addresses are taken from the scatter-gather table of this object (or of
2832 * this VMA in case of non-default GGTT views) and PTE entries set up.
2833 * Note that DMA addresses are also the only part of the SG table we care about.
2834 */
2835int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2836 u32 flags)
2837{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002838 int ret;
2839 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002840
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002841 if (WARN_ON(flags == 0))
2842 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002843
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002844 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07002845 if (flags & PIN_GLOBAL)
2846 bind_flags |= GLOBAL_BIND;
2847 if (flags & PIN_USER)
2848 bind_flags |= LOCAL_BIND;
2849
2850 if (flags & PIN_UPDATE)
2851 bind_flags |= vma->bound;
2852 else
2853 bind_flags &= ~vma->bound;
2854
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002855 if (bind_flags == 0)
2856 return 0;
2857
2858 if (vma->bound == 0 && vma->vm->allocate_va_range) {
2859 trace_i915_va_alloc(vma->vm,
2860 vma->node.start,
2861 vma->node.size,
2862 VM_TO_TRACE_NAME(vma->vm));
2863
2864 ret = vma->vm->allocate_va_range(vma->vm,
2865 vma->node.start,
2866 vma->node.size);
2867 if (ret)
2868 return ret;
2869 }
2870
2871 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002872 if (ret)
2873 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07002874
2875 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002876
2877 return 0;
2878}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002879
2880/**
2881 * i915_ggtt_view_size - Get the size of a GGTT view.
2882 * @obj: Object the view is of.
2883 * @view: The view in question.
2884 *
2885 * @return The size of the GGTT view in bytes.
2886 */
2887size_t
2888i915_ggtt_view_size(struct drm_i915_gem_object *obj,
2889 const struct i915_ggtt_view *view)
2890{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002891 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002892 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002893 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
2894 return view->rotation_info.size;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002895 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
2896 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002897 } else {
2898 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
2899 return obj->base.size;
2900 }
2901}