blob: e02c7004b64b5c9a00d5ecb94415a75c20d11aca [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030038#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040039
Feng Wu28b835d2015-09-18 22:29:54 +080040#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080041#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080042#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020043#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020044#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080045#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020046#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020047#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010048#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080049#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010050#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080051#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070052#include <asm/mmu_context.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080053
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020055#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030056
Avi Kivity4ecac3f2008-05-13 13:23:38 +030057#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040058#define __ex_clear(x, reg) \
59 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030060
Avi Kivity6aa8b732006-12-10 02:21:36 -080061MODULE_AUTHOR("Qumranet");
62MODULE_LICENSE("GPL");
63
Josh Triplette9bda3b2012-03-20 23:33:51 -070064static const struct x86_cpu_id vmx_cpu_id[] = {
65 X86_FEATURE_MATCH(X86_FEATURE_VMX),
66 {}
67};
68MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
69
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020075
Rusty Russell476bc002012-01-13 09:32:18 +103076static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020077module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080078
Rusty Russell476bc002012-01-13 09:32:18 +103079static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070080module_param_named(unrestricted_guest,
81 enable_unrestricted_guest, bool, S_IRUGO);
82
Xudong Hao83c3a332012-05-28 19:33:35 +080083static bool __read_mostly enable_ept_ad_bits = 1;
84module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
85
Avi Kivitya27685c2012-06-12 20:30:18 +030086static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020087module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030088
Rusty Russell476bc002012-01-13 09:32:18 +103089static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030090module_param(fasteoi, bool, S_IRUGO);
91
Yang Zhang5a717852013-04-11 19:25:16 +080092static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080093module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080094
Abel Gordonabc4fc52013-04-18 14:35:25 +030095static bool __read_mostly enable_shadow_vmcs = 1;
96module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030097/*
98 * If nested=1, nested virtualization is supported, i.e., guests may use
99 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
100 * use VMX instructions.
101 */
Rusty Russell476bc002012-01-13 09:32:18 +1030102static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300103module_param(nested, bool, S_IRUGO);
104
Wanpeng Li20300092014-12-02 19:14:59 +0800105static u64 __read_mostly host_xss;
106
Kai Huang843e4332015-01-28 10:54:28 +0800107static bool __read_mostly enable_pml = 1;
108module_param_named(pml, enable_pml, bool, S_IRUGO);
109
Haozhong Zhang64903d62015-10-20 15:39:09 +0800110#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
111
Yunhong Jiang64672c92016-06-13 14:19:59 -0700112/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
113static int __read_mostly cpu_preemption_timer_multi;
114static bool __read_mostly enable_preemption_timer = 1;
115#ifdef CONFIG_X86_64
116module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
117#endif
118
Gleb Natapov50378782013-02-04 16:00:28 +0200119#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
120#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200121#define KVM_VM_CR0_ALWAYS_ON \
122 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200123#define KVM_CR4_GUEST_OWNED_BITS \
124 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700125 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200126
Avi Kivitycdc0e242009-12-06 17:21:14 +0200127#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
128#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
129
Avi Kivity78ac8b42010-04-08 18:19:35 +0300130#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
131
Jan Kiszkaf4124502014-03-07 20:03:13 +0100132#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
133
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800134/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300135 * Hyper-V requires all of these, so mark them as supported even though
136 * they are just treated the same as all-context.
137 */
138#define VMX_VPID_EXTENT_SUPPORTED_MASK \
139 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
140 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
141 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
142 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
143
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800144/*
145 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
146 * ple_gap: upper bound on the amount of time between two successive
147 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500148 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800149 * ple_window: upper bound on the amount of time a guest is allowed to execute
150 * in a PAUSE loop. Tests indicate that most spinlocks are held for
151 * less than 2^12 cycles
152 * Time is measured based on a counter that runs at the same rate as the TSC,
153 * refer SDM volume 3b section 21.6.13 & 22.1.3.
154 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200155#define KVM_VMX_DEFAULT_PLE_GAP 128
156#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
157#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
158#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
159#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
160 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
161
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800162static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
163module_param(ple_gap, int, S_IRUGO);
164
165static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
166module_param(ple_window, int, S_IRUGO);
167
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200168/* Default doubles per-vcpu window every exit. */
169static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
170module_param(ple_window_grow, int, S_IRUGO);
171
172/* Default resets per-vcpu window every exit to ple_window. */
173static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
174module_param(ple_window_shrink, int, S_IRUGO);
175
176/* Default is to compute the maximum so we can never overflow. */
177static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
178static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, int, S_IRUGO);
180
Avi Kivity83287ea422012-09-16 15:10:57 +0300181extern const ulong vmx_return;
182
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200183#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300184#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300185
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400186struct vmcs {
187 u32 revision_id;
188 u32 abort;
189 char data[0];
190};
191
Nadav Har'Eld462b812011-05-24 15:26:10 +0300192/*
193 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
194 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
195 * loaded on this CPU (so we can clear them if the CPU goes down).
196 */
197struct loaded_vmcs {
198 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700199 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300200 int cpu;
201 int launched;
202 struct list_head loaded_vmcss_on_cpu_link;
203};
204
Avi Kivity26bb0982009-09-07 11:14:12 +0300205struct shared_msr_entry {
206 unsigned index;
207 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200208 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300209};
210
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300211/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300212 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
213 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
214 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
215 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
216 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
217 * More than one of these structures may exist, if L1 runs multiple L2 guests.
218 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
219 * underlying hardware which will be used to run L2.
220 * This structure is packed to ensure that its layout is identical across
221 * machines (necessary for live migration).
222 * If there are changes in this struct, VMCS12_REVISION must be changed.
223 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300224typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300225struct __packed vmcs12 {
226 /* According to the Intel spec, a VMCS region must start with the
227 * following two fields. Then follow implementation-specific data.
228 */
229 u32 revision_id;
230 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300231
Nadav Har'El27d6c862011-05-25 23:06:59 +0300232 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
233 u32 padding[7]; /* room for future expansion */
234
Nadav Har'El22bd0352011-05-25 23:05:57 +0300235 u64 io_bitmap_a;
236 u64 io_bitmap_b;
237 u64 msr_bitmap;
238 u64 vm_exit_msr_store_addr;
239 u64 vm_exit_msr_load_addr;
240 u64 vm_entry_msr_load_addr;
241 u64 tsc_offset;
242 u64 virtual_apic_page_addr;
243 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800244 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300245 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800246 u64 eoi_exit_bitmap0;
247 u64 eoi_exit_bitmap1;
248 u64 eoi_exit_bitmap2;
249 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800250 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300251 u64 guest_physical_address;
252 u64 vmcs_link_pointer;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400253 u64 pml_address;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300254 u64 guest_ia32_debugctl;
255 u64 guest_ia32_pat;
256 u64 guest_ia32_efer;
257 u64 guest_ia32_perf_global_ctrl;
258 u64 guest_pdptr0;
259 u64 guest_pdptr1;
260 u64 guest_pdptr2;
261 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100262 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300263 u64 host_ia32_pat;
264 u64 host_ia32_efer;
265 u64 host_ia32_perf_global_ctrl;
266 u64 padding64[8]; /* room for future expansion */
267 /*
268 * To allow migration of L1 (complete with its L2 guests) between
269 * machines of different natural widths (32 or 64 bit), we cannot have
270 * unsigned long fields with no explict size. We use u64 (aliased
271 * natural_width) instead. Luckily, x86 is little-endian.
272 */
273 natural_width cr0_guest_host_mask;
274 natural_width cr4_guest_host_mask;
275 natural_width cr0_read_shadow;
276 natural_width cr4_read_shadow;
277 natural_width cr3_target_value0;
278 natural_width cr3_target_value1;
279 natural_width cr3_target_value2;
280 natural_width cr3_target_value3;
281 natural_width exit_qualification;
282 natural_width guest_linear_address;
283 natural_width guest_cr0;
284 natural_width guest_cr3;
285 natural_width guest_cr4;
286 natural_width guest_es_base;
287 natural_width guest_cs_base;
288 natural_width guest_ss_base;
289 natural_width guest_ds_base;
290 natural_width guest_fs_base;
291 natural_width guest_gs_base;
292 natural_width guest_ldtr_base;
293 natural_width guest_tr_base;
294 natural_width guest_gdtr_base;
295 natural_width guest_idtr_base;
296 natural_width guest_dr7;
297 natural_width guest_rsp;
298 natural_width guest_rip;
299 natural_width guest_rflags;
300 natural_width guest_pending_dbg_exceptions;
301 natural_width guest_sysenter_esp;
302 natural_width guest_sysenter_eip;
303 natural_width host_cr0;
304 natural_width host_cr3;
305 natural_width host_cr4;
306 natural_width host_fs_base;
307 natural_width host_gs_base;
308 natural_width host_tr_base;
309 natural_width host_gdtr_base;
310 natural_width host_idtr_base;
311 natural_width host_ia32_sysenter_esp;
312 natural_width host_ia32_sysenter_eip;
313 natural_width host_rsp;
314 natural_width host_rip;
315 natural_width paddingl[8]; /* room for future expansion */
316 u32 pin_based_vm_exec_control;
317 u32 cpu_based_vm_exec_control;
318 u32 exception_bitmap;
319 u32 page_fault_error_code_mask;
320 u32 page_fault_error_code_match;
321 u32 cr3_target_count;
322 u32 vm_exit_controls;
323 u32 vm_exit_msr_store_count;
324 u32 vm_exit_msr_load_count;
325 u32 vm_entry_controls;
326 u32 vm_entry_msr_load_count;
327 u32 vm_entry_intr_info_field;
328 u32 vm_entry_exception_error_code;
329 u32 vm_entry_instruction_len;
330 u32 tpr_threshold;
331 u32 secondary_vm_exec_control;
332 u32 vm_instruction_error;
333 u32 vm_exit_reason;
334 u32 vm_exit_intr_info;
335 u32 vm_exit_intr_error_code;
336 u32 idt_vectoring_info_field;
337 u32 idt_vectoring_error_code;
338 u32 vm_exit_instruction_len;
339 u32 vmx_instruction_info;
340 u32 guest_es_limit;
341 u32 guest_cs_limit;
342 u32 guest_ss_limit;
343 u32 guest_ds_limit;
344 u32 guest_fs_limit;
345 u32 guest_gs_limit;
346 u32 guest_ldtr_limit;
347 u32 guest_tr_limit;
348 u32 guest_gdtr_limit;
349 u32 guest_idtr_limit;
350 u32 guest_es_ar_bytes;
351 u32 guest_cs_ar_bytes;
352 u32 guest_ss_ar_bytes;
353 u32 guest_ds_ar_bytes;
354 u32 guest_fs_ar_bytes;
355 u32 guest_gs_ar_bytes;
356 u32 guest_ldtr_ar_bytes;
357 u32 guest_tr_ar_bytes;
358 u32 guest_interruptibility_info;
359 u32 guest_activity_state;
360 u32 guest_sysenter_cs;
361 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100362 u32 vmx_preemption_timer_value;
363 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300364 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800365 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300366 u16 guest_es_selector;
367 u16 guest_cs_selector;
368 u16 guest_ss_selector;
369 u16 guest_ds_selector;
370 u16 guest_fs_selector;
371 u16 guest_gs_selector;
372 u16 guest_ldtr_selector;
373 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800374 u16 guest_intr_status;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400375 u16 guest_pml_index;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300376 u16 host_es_selector;
377 u16 host_cs_selector;
378 u16 host_ss_selector;
379 u16 host_ds_selector;
380 u16 host_fs_selector;
381 u16 host_gs_selector;
382 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300383};
384
385/*
386 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
387 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
388 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
389 */
390#define VMCS12_REVISION 0x11e57ed0
391
392/*
393 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
394 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
395 * current implementation, 4K are reserved to avoid future complications.
396 */
397#define VMCS12_SIZE 0x1000
398
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300399/* Used to remember the last vmcs02 used for some recently used vmcs12s */
400struct vmcs02_list {
401 struct list_head list;
402 gpa_t vmptr;
403 struct loaded_vmcs vmcs02;
404};
405
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300406/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300407 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
408 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
409 */
410struct nested_vmx {
411 /* Has the level1 guest done vmxon? */
412 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400413 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400414 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300415
416 /* The guest-physical address of the current VMCS L1 keeps for L2 */
417 gpa_t current_vmptr;
418 /* The host-usable pointer to the above */
419 struct page *current_vmcs12_page;
420 struct vmcs12 *current_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -0700421 /*
422 * Cache of the guest's VMCS, existing outside of guest memory.
423 * Loaded from guest memory during VMPTRLD. Flushed to guest
424 * memory during VMXOFF, VMCLEAR, VMPTRLD.
425 */
426 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300427 /*
428 * Indicates if the shadow vmcs must be updated with the
429 * data hold by vmcs12
430 */
431 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300432
433 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
434 struct list_head vmcs02_pool;
435 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200436 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300437 /* L2 must run next, and mustn't decide to exit to L1. */
438 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300439 /*
440 * Guest pages referred to in vmcs02 with host-physical pointers, so
441 * we must keep them pinned while L2 runs.
442 */
443 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800444 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800445 struct page *pi_desc_page;
446 struct pi_desc *pi_desc;
447 bool pi_pending;
448 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100449
Radim Krčmářd048c092016-08-08 20:16:22 +0200450 unsigned long *msr_bitmap;
451
Jan Kiszkaf4124502014-03-07 20:03:13 +0100452 struct hrtimer preemption_timer;
453 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200454
455 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
456 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800457
Wanpeng Li5c614b32015-10-13 09:18:36 -0700458 u16 vpid02;
459 u16 last_vpid;
460
David Matlack0115f9c2016-11-29 18:14:06 -0800461 /*
462 * We only store the "true" versions of the VMX capability MSRs. We
463 * generate the "non-true" versions by setting the must-be-1 bits
464 * according to the SDM.
465 */
Wincy Vanb9c237b2015-02-03 23:56:30 +0800466 u32 nested_vmx_procbased_ctls_low;
467 u32 nested_vmx_procbased_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800468 u32 nested_vmx_secondary_ctls_low;
469 u32 nested_vmx_secondary_ctls_high;
470 u32 nested_vmx_pinbased_ctls_low;
471 u32 nested_vmx_pinbased_ctls_high;
472 u32 nested_vmx_exit_ctls_low;
473 u32 nested_vmx_exit_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800474 u32 nested_vmx_entry_ctls_low;
475 u32 nested_vmx_entry_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800476 u32 nested_vmx_misc_low;
477 u32 nested_vmx_misc_high;
478 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700479 u32 nested_vmx_vpid_caps;
David Matlack62cc6b9d2016-11-29 18:14:07 -0800480 u64 nested_vmx_basic;
481 u64 nested_vmx_cr0_fixed0;
482 u64 nested_vmx_cr0_fixed1;
483 u64 nested_vmx_cr4_fixed0;
484 u64 nested_vmx_cr4_fixed1;
485 u64 nested_vmx_vmcs_enum;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300486};
487
Yang Zhang01e439b2013-04-11 19:25:12 +0800488#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800489#define POSTED_INTR_SN 1
490
Yang Zhang01e439b2013-04-11 19:25:12 +0800491/* Posted-Interrupt Descriptor */
492struct pi_desc {
493 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800494 union {
495 struct {
496 /* bit 256 - Outstanding Notification */
497 u16 on : 1,
498 /* bit 257 - Suppress Notification */
499 sn : 1,
500 /* bit 271:258 - Reserved */
501 rsvd_1 : 14;
502 /* bit 279:272 - Notification Vector */
503 u8 nv;
504 /* bit 287:280 - Reserved */
505 u8 rsvd_2;
506 /* bit 319:288 - Notification Destination */
507 u32 ndst;
508 };
509 u64 control;
510 };
511 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800512} __aligned(64);
513
Yang Zhanga20ed542013-04-11 19:25:15 +0800514static bool pi_test_and_set_on(struct pi_desc *pi_desc)
515{
516 return test_and_set_bit(POSTED_INTR_ON,
517 (unsigned long *)&pi_desc->control);
518}
519
520static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
521{
522 return test_and_clear_bit(POSTED_INTR_ON,
523 (unsigned long *)&pi_desc->control);
524}
525
526static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
527{
528 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
529}
530
Feng Wuebbfc762015-09-18 22:29:46 +0800531static inline void pi_clear_sn(struct pi_desc *pi_desc)
532{
533 return clear_bit(POSTED_INTR_SN,
534 (unsigned long *)&pi_desc->control);
535}
536
537static inline void pi_set_sn(struct pi_desc *pi_desc)
538{
539 return set_bit(POSTED_INTR_SN,
540 (unsigned long *)&pi_desc->control);
541}
542
Paolo Bonziniad361092016-09-20 16:15:05 +0200543static inline void pi_clear_on(struct pi_desc *pi_desc)
544{
545 clear_bit(POSTED_INTR_ON,
546 (unsigned long *)&pi_desc->control);
547}
548
Feng Wuebbfc762015-09-18 22:29:46 +0800549static inline int pi_test_on(struct pi_desc *pi_desc)
550{
551 return test_bit(POSTED_INTR_ON,
552 (unsigned long *)&pi_desc->control);
553}
554
555static inline int pi_test_sn(struct pi_desc *pi_desc)
556{
557 return test_bit(POSTED_INTR_SN,
558 (unsigned long *)&pi_desc->control);
559}
560
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400561struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000562 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300563 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300564 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200565 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300566 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200567 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200568 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300569 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400570 int nmsrs;
571 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800572 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400573#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300574 u64 msr_host_kernel_gs_base;
575 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400576#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200577 u32 vm_entry_controls_shadow;
578 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300579 /*
580 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
581 * non-nested (L1) guest, it always points to vmcs01. For a nested
582 * guest (L2), it points to a different VMCS.
583 */
584 struct loaded_vmcs vmcs01;
585 struct loaded_vmcs *loaded_vmcs;
586 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300587 struct msr_autoload {
588 unsigned nr;
589 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
590 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
591 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400592 struct {
593 int loaded;
594 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300595#ifdef CONFIG_X86_64
596 u16 ds_sel, es_sel;
597#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200598 int gs_ldt_reload_needed;
599 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000600 u64 msr_host_bndcfgs;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -0700601 unsigned long vmcs_host_cr3; /* May not match real cr3 */
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700602 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400603 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200604 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300605 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300606 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300607 struct kvm_segment segs[8];
608 } rmode;
609 struct {
610 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300611 struct kvm_save_segment {
612 u16 selector;
613 unsigned long base;
614 u32 limit;
615 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300616 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300617 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800618 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300619 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200620
Andi Kleena0861c02009-06-08 17:37:09 +0800621 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800622
Yang Zhang01e439b2013-04-11 19:25:12 +0800623 /* Posted interrupt descriptor */
624 struct pi_desc pi_desc;
625
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300626 /* Support for a guest hypervisor (nested VMX) */
627 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200628
629 /* Dynamic PLE window. */
630 int ple_window;
631 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800632
633 /* Support for PML */
634#define PML_ENTITY_NUM 512
635 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800636
Yunhong Jiang64672c92016-06-13 14:19:59 -0700637 /* apic deadline value in host tsc */
638 u64 hv_deadline_tsc;
639
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800640 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800641
642 bool guest_pkru_valid;
643 u32 guest_pkru;
644 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800645
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800646 /*
647 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
648 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
649 * in msr_ia32_feature_control_valid_bits.
650 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800651 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800652 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400653};
654
Avi Kivity2fb92db2011-04-27 19:42:18 +0300655enum segment_cache_field {
656 SEG_FIELD_SEL = 0,
657 SEG_FIELD_BASE = 1,
658 SEG_FIELD_LIMIT = 2,
659 SEG_FIELD_AR = 3,
660
661 SEG_FIELD_NR = 4
662};
663
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400664static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
665{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000666 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400667}
668
Feng Wuefc64402015-09-18 22:29:51 +0800669static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
670{
671 return &(to_vmx(vcpu)->pi_desc);
672}
673
Nadav Har'El22bd0352011-05-25 23:05:57 +0300674#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
675#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
676#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
677 [number##_HIGH] = VMCS12_OFFSET(name)+4
678
Abel Gordon4607c2d2013-04-18 14:35:55 +0300679
Bandan Dasfe2b2012014-04-21 15:20:14 -0400680static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300681 /*
682 * We do NOT shadow fields that are modified when L0
683 * traps and emulates any vmx instruction (e.g. VMPTRLD,
684 * VMXON...) executed by L1.
685 * For example, VM_INSTRUCTION_ERROR is read
686 * by L1 if a vmx instruction fails (part of the error path).
687 * Note the code assumes this logic. If for some reason
688 * we start shadowing these fields then we need to
689 * force a shadow sync when L0 emulates vmx instructions
690 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
691 * by nested_vmx_failValid)
692 */
693 VM_EXIT_REASON,
694 VM_EXIT_INTR_INFO,
695 VM_EXIT_INSTRUCTION_LEN,
696 IDT_VECTORING_INFO_FIELD,
697 IDT_VECTORING_ERROR_CODE,
698 VM_EXIT_INTR_ERROR_CODE,
699 EXIT_QUALIFICATION,
700 GUEST_LINEAR_ADDRESS,
701 GUEST_PHYSICAL_ADDRESS
702};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400703static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300704 ARRAY_SIZE(shadow_read_only_fields);
705
Bandan Dasfe2b2012014-04-21 15:20:14 -0400706static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800707 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300708 GUEST_RIP,
709 GUEST_RSP,
710 GUEST_CR0,
711 GUEST_CR3,
712 GUEST_CR4,
713 GUEST_INTERRUPTIBILITY_INFO,
714 GUEST_RFLAGS,
715 GUEST_CS_SELECTOR,
716 GUEST_CS_AR_BYTES,
717 GUEST_CS_LIMIT,
718 GUEST_CS_BASE,
719 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100720 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300721 CR0_GUEST_HOST_MASK,
722 CR0_READ_SHADOW,
723 CR4_READ_SHADOW,
724 TSC_OFFSET,
725 EXCEPTION_BITMAP,
726 CPU_BASED_VM_EXEC_CONTROL,
727 VM_ENTRY_EXCEPTION_ERROR_CODE,
728 VM_ENTRY_INTR_INFO_FIELD,
729 VM_ENTRY_INSTRUCTION_LEN,
730 VM_ENTRY_EXCEPTION_ERROR_CODE,
731 HOST_FS_BASE,
732 HOST_GS_BASE,
733 HOST_FS_SELECTOR,
734 HOST_GS_SELECTOR
735};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400736static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300737 ARRAY_SIZE(shadow_read_write_fields);
738
Mathias Krause772e0312012-08-30 01:30:19 +0200739static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300740 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800741 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300742 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
743 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
744 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
745 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
746 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
747 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
748 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
749 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800750 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400751 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300752 FIELD(HOST_ES_SELECTOR, host_es_selector),
753 FIELD(HOST_CS_SELECTOR, host_cs_selector),
754 FIELD(HOST_SS_SELECTOR, host_ss_selector),
755 FIELD(HOST_DS_SELECTOR, host_ds_selector),
756 FIELD(HOST_FS_SELECTOR, host_fs_selector),
757 FIELD(HOST_GS_SELECTOR, host_gs_selector),
758 FIELD(HOST_TR_SELECTOR, host_tr_selector),
759 FIELD64(IO_BITMAP_A, io_bitmap_a),
760 FIELD64(IO_BITMAP_B, io_bitmap_b),
761 FIELD64(MSR_BITMAP, msr_bitmap),
762 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
763 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
764 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
765 FIELD64(TSC_OFFSET, tsc_offset),
766 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
767 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800768 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300769 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800770 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
771 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
772 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
773 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800774 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300775 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
776 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400777 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300778 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
779 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
780 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
781 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
782 FIELD64(GUEST_PDPTR0, guest_pdptr0),
783 FIELD64(GUEST_PDPTR1, guest_pdptr1),
784 FIELD64(GUEST_PDPTR2, guest_pdptr2),
785 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100786 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300787 FIELD64(HOST_IA32_PAT, host_ia32_pat),
788 FIELD64(HOST_IA32_EFER, host_ia32_efer),
789 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
790 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
791 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
792 FIELD(EXCEPTION_BITMAP, exception_bitmap),
793 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
794 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
795 FIELD(CR3_TARGET_COUNT, cr3_target_count),
796 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
797 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
798 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
799 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
800 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
801 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
802 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
803 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
804 FIELD(TPR_THRESHOLD, tpr_threshold),
805 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
806 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
807 FIELD(VM_EXIT_REASON, vm_exit_reason),
808 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
809 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
810 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
811 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
812 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
813 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
814 FIELD(GUEST_ES_LIMIT, guest_es_limit),
815 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
816 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
817 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
818 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
819 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
820 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
821 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
822 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
823 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
824 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
825 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
826 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
827 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
828 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
829 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
830 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
831 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
832 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
833 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
834 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
835 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100836 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300837 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
838 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
839 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
840 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
841 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
842 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
843 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
844 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
845 FIELD(EXIT_QUALIFICATION, exit_qualification),
846 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
847 FIELD(GUEST_CR0, guest_cr0),
848 FIELD(GUEST_CR3, guest_cr3),
849 FIELD(GUEST_CR4, guest_cr4),
850 FIELD(GUEST_ES_BASE, guest_es_base),
851 FIELD(GUEST_CS_BASE, guest_cs_base),
852 FIELD(GUEST_SS_BASE, guest_ss_base),
853 FIELD(GUEST_DS_BASE, guest_ds_base),
854 FIELD(GUEST_FS_BASE, guest_fs_base),
855 FIELD(GUEST_GS_BASE, guest_gs_base),
856 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
857 FIELD(GUEST_TR_BASE, guest_tr_base),
858 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
859 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
860 FIELD(GUEST_DR7, guest_dr7),
861 FIELD(GUEST_RSP, guest_rsp),
862 FIELD(GUEST_RIP, guest_rip),
863 FIELD(GUEST_RFLAGS, guest_rflags),
864 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
865 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
866 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
867 FIELD(HOST_CR0, host_cr0),
868 FIELD(HOST_CR3, host_cr3),
869 FIELD(HOST_CR4, host_cr4),
870 FIELD(HOST_FS_BASE, host_fs_base),
871 FIELD(HOST_GS_BASE, host_gs_base),
872 FIELD(HOST_TR_BASE, host_tr_base),
873 FIELD(HOST_GDTR_BASE, host_gdtr_base),
874 FIELD(HOST_IDTR_BASE, host_idtr_base),
875 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
876 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
877 FIELD(HOST_RSP, host_rsp),
878 FIELD(HOST_RIP, host_rip),
879};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300880
881static inline short vmcs_field_to_offset(unsigned long field)
882{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100883 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
884
885 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
886 vmcs_field_to_offset_table[field] == 0)
887 return -ENOENT;
888
Nadav Har'El22bd0352011-05-25 23:05:57 +0300889 return vmcs_field_to_offset_table[field];
890}
891
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300892static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
893{
David Matlack4f2777b2016-07-13 17:16:37 -0700894 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300895}
896
897static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
898{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200899 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800900 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300901 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800902
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300903 return page;
904}
905
906static void nested_release_page(struct page *page)
907{
908 kvm_release_page_dirty(page);
909}
910
911static void nested_release_page_clean(struct page *page)
912{
913 kvm_release_page_clean(page);
914}
915
Peter Feiner995f00a2017-06-30 17:26:32 -0700916static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300917static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -0700918static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800919static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200920static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300921static void vmx_set_segment(struct kvm_vcpu *vcpu,
922 struct kvm_segment *var, int seg);
923static void vmx_get_segment(struct kvm_vcpu *vcpu,
924 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200925static bool guest_state_valid(struct kvm_vcpu *vcpu);
926static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300927static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300928static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800929static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300930
Avi Kivity6aa8b732006-12-10 02:21:36 -0800931static DEFINE_PER_CPU(struct vmcs *, vmxarea);
932static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300933/*
934 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
935 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
936 */
937static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800938
Feng Wubf9f6ac2015-09-18 22:29:55 +0800939/*
940 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
941 * can find which vCPU should be waken up.
942 */
943static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
944static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
945
Radim Krčmář23611332016-09-29 22:41:33 +0200946enum {
947 VMX_IO_BITMAP_A,
948 VMX_IO_BITMAP_B,
949 VMX_MSR_BITMAP_LEGACY,
950 VMX_MSR_BITMAP_LONGMODE,
951 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
952 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
953 VMX_MSR_BITMAP_LEGACY_X2APIC,
954 VMX_MSR_BITMAP_LONGMODE_X2APIC,
955 VMX_VMREAD_BITMAP,
956 VMX_VMWRITE_BITMAP,
957 VMX_BITMAP_NR
958};
959
960static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
961
962#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
963#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
964#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
965#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
966#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
967#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
968#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
969#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
970#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
971#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300972
Avi Kivity110312c2010-12-21 12:54:20 +0200973static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200974static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200975
Sheng Yang2384d2b2008-01-17 15:14:33 +0800976static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
977static DEFINE_SPINLOCK(vmx_vpid_lock);
978
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300979static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800980 int size;
981 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300982 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800983 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300984 u32 pin_based_exec_ctrl;
985 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800986 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300987 u32 vmexit_ctrl;
988 u32 vmentry_ctrl;
989} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800990
Hannes Ederefff9e52008-11-28 17:02:06 +0100991static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800992 u32 ept;
993 u32 vpid;
994} vmx_capability;
995
Avi Kivity6aa8b732006-12-10 02:21:36 -0800996#define VMX_SEGMENT_FIELD(seg) \
997 [VCPU_SREG_##seg] = { \
998 .selector = GUEST_##seg##_SELECTOR, \
999 .base = GUEST_##seg##_BASE, \
1000 .limit = GUEST_##seg##_LIMIT, \
1001 .ar_bytes = GUEST_##seg##_AR_BYTES, \
1002 }
1003
Mathias Krause772e0312012-08-30 01:30:19 +02001004static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001005 unsigned selector;
1006 unsigned base;
1007 unsigned limit;
1008 unsigned ar_bytes;
1009} kvm_vmx_segment_fields[] = {
1010 VMX_SEGMENT_FIELD(CS),
1011 VMX_SEGMENT_FIELD(DS),
1012 VMX_SEGMENT_FIELD(ES),
1013 VMX_SEGMENT_FIELD(FS),
1014 VMX_SEGMENT_FIELD(GS),
1015 VMX_SEGMENT_FIELD(SS),
1016 VMX_SEGMENT_FIELD(TR),
1017 VMX_SEGMENT_FIELD(LDTR),
1018};
1019
Avi Kivity26bb0982009-09-07 11:14:12 +03001020static u64 host_efer;
1021
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001022static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1023
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001024/*
Brian Gerst8c065852010-07-17 09:03:26 -04001025 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001026 * away by decrementing the array size.
1027 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001028static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001029#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001030 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001031#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001032 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001033};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001034
Jan Kiszka5bb16012016-02-09 20:14:21 +01001035static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001036{
1037 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1038 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001039 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1040}
1041
Jan Kiszka6f054852016-02-09 20:15:18 +01001042static inline bool is_debug(u32 intr_info)
1043{
1044 return is_exception_n(intr_info, DB_VECTOR);
1045}
1046
1047static inline bool is_breakpoint(u32 intr_info)
1048{
1049 return is_exception_n(intr_info, BP_VECTOR);
1050}
1051
Jan Kiszka5bb16012016-02-09 20:14:21 +01001052static inline bool is_page_fault(u32 intr_info)
1053{
1054 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001055}
1056
Gui Jianfeng31299942010-03-15 17:29:09 +08001057static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001058{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001059 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001060}
1061
Gui Jianfeng31299942010-03-15 17:29:09 +08001062static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001063{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001064 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001065}
1066
Gui Jianfeng31299942010-03-15 17:29:09 +08001067static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001068{
1069 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1070 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1071}
1072
Gui Jianfeng31299942010-03-15 17:29:09 +08001073static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001074{
1075 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1076 INTR_INFO_VALID_MASK)) ==
1077 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1078}
1079
Gui Jianfeng31299942010-03-15 17:29:09 +08001080static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001081{
Sheng Yang04547152009-04-01 15:52:31 +08001082 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001083}
1084
Gui Jianfeng31299942010-03-15 17:29:09 +08001085static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001086{
Sheng Yang04547152009-04-01 15:52:31 +08001087 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001088}
1089
Paolo Bonzini35754c92015-07-29 12:05:37 +02001090static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001091{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001092 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001093}
1094
Gui Jianfeng31299942010-03-15 17:29:09 +08001095static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001096{
Sheng Yang04547152009-04-01 15:52:31 +08001097 return vmcs_config.cpu_based_exec_ctrl &
1098 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001099}
1100
Avi Kivity774ead32007-12-26 13:57:04 +02001101static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001102{
Sheng Yang04547152009-04-01 15:52:31 +08001103 return vmcs_config.cpu_based_2nd_exec_ctrl &
1104 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1105}
1106
Yang Zhang8d146952013-01-25 10:18:50 +08001107static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1108{
1109 return vmcs_config.cpu_based_2nd_exec_ctrl &
1110 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1111}
1112
Yang Zhang83d4c282013-01-25 10:18:49 +08001113static inline bool cpu_has_vmx_apic_register_virt(void)
1114{
1115 return vmcs_config.cpu_based_2nd_exec_ctrl &
1116 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1117}
1118
Yang Zhangc7c9c562013-01-25 10:18:51 +08001119static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1120{
1121 return vmcs_config.cpu_based_2nd_exec_ctrl &
1122 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1123}
1124
Yunhong Jiang64672c92016-06-13 14:19:59 -07001125/*
1126 * Comment's format: document - errata name - stepping - processor name.
1127 * Refer from
1128 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1129 */
1130static u32 vmx_preemption_cpu_tfms[] = {
1131/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11320x000206E6,
1133/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1134/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1135/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11360x00020652,
1137/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11380x00020655,
1139/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1140/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1141/*
1142 * 320767.pdf - AAP86 - B1 -
1143 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1144 */
11450x000106E5,
1146/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11470x000106A0,
1148/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11490x000106A1,
1150/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11510x000106A4,
1152 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1153 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1154 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11550x000106A5,
1156};
1157
1158static inline bool cpu_has_broken_vmx_preemption_timer(void)
1159{
1160 u32 eax = cpuid_eax(0x00000001), i;
1161
1162 /* Clear the reserved bits */
1163 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001164 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001165 if (eax == vmx_preemption_cpu_tfms[i])
1166 return true;
1167
1168 return false;
1169}
1170
1171static inline bool cpu_has_vmx_preemption_timer(void)
1172{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001173 return vmcs_config.pin_based_exec_ctrl &
1174 PIN_BASED_VMX_PREEMPTION_TIMER;
1175}
1176
Yang Zhang01e439b2013-04-11 19:25:12 +08001177static inline bool cpu_has_vmx_posted_intr(void)
1178{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001179 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1180 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001181}
1182
1183static inline bool cpu_has_vmx_apicv(void)
1184{
1185 return cpu_has_vmx_apic_register_virt() &&
1186 cpu_has_vmx_virtual_intr_delivery() &&
1187 cpu_has_vmx_posted_intr();
1188}
1189
Sheng Yang04547152009-04-01 15:52:31 +08001190static inline bool cpu_has_vmx_flexpriority(void)
1191{
1192 return cpu_has_vmx_tpr_shadow() &&
1193 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001194}
1195
Marcelo Tosattie7997942009-06-11 12:07:40 -03001196static inline bool cpu_has_vmx_ept_execute_only(void)
1197{
Gui Jianfeng31299942010-03-15 17:29:09 +08001198 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001199}
1200
Marcelo Tosattie7997942009-06-11 12:07:40 -03001201static inline bool cpu_has_vmx_ept_2m_page(void)
1202{
Gui Jianfeng31299942010-03-15 17:29:09 +08001203 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001204}
1205
Sheng Yang878403b2010-01-05 19:02:29 +08001206static inline bool cpu_has_vmx_ept_1g_page(void)
1207{
Gui Jianfeng31299942010-03-15 17:29:09 +08001208 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001209}
1210
Sheng Yang4bc9b982010-06-02 14:05:24 +08001211static inline bool cpu_has_vmx_ept_4levels(void)
1212{
1213 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1214}
1215
Xudong Hao83c3a332012-05-28 19:33:35 +08001216static inline bool cpu_has_vmx_ept_ad_bits(void)
1217{
1218 return vmx_capability.ept & VMX_EPT_AD_BIT;
1219}
1220
Gui Jianfeng31299942010-03-15 17:29:09 +08001221static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001222{
Gui Jianfeng31299942010-03-15 17:29:09 +08001223 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001224}
1225
Gui Jianfeng31299942010-03-15 17:29:09 +08001226static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001227{
Gui Jianfeng31299942010-03-15 17:29:09 +08001228 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001229}
1230
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001231static inline bool cpu_has_vmx_invvpid_single(void)
1232{
1233 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1234}
1235
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001236static inline bool cpu_has_vmx_invvpid_global(void)
1237{
1238 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1239}
1240
Wanpeng Li08d839c2017-03-23 05:30:08 -07001241static inline bool cpu_has_vmx_invvpid(void)
1242{
1243 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1244}
1245
Gui Jianfeng31299942010-03-15 17:29:09 +08001246static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001247{
Sheng Yang04547152009-04-01 15:52:31 +08001248 return vmcs_config.cpu_based_2nd_exec_ctrl &
1249 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001250}
1251
Gui Jianfeng31299942010-03-15 17:29:09 +08001252static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001253{
1254 return vmcs_config.cpu_based_2nd_exec_ctrl &
1255 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1256}
1257
Gui Jianfeng31299942010-03-15 17:29:09 +08001258static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001259{
1260 return vmcs_config.cpu_based_2nd_exec_ctrl &
1261 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1262}
1263
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001264static inline bool cpu_has_vmx_basic_inout(void)
1265{
1266 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1267}
1268
Paolo Bonzini35754c92015-07-29 12:05:37 +02001269static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001270{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001271 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001272}
1273
Gui Jianfeng31299942010-03-15 17:29:09 +08001274static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001275{
Sheng Yang04547152009-04-01 15:52:31 +08001276 return vmcs_config.cpu_based_2nd_exec_ctrl &
1277 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001278}
1279
Gui Jianfeng31299942010-03-15 17:29:09 +08001280static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001281{
1282 return vmcs_config.cpu_based_2nd_exec_ctrl &
1283 SECONDARY_EXEC_RDTSCP;
1284}
1285
Mao, Junjiead756a12012-07-02 01:18:48 +00001286static inline bool cpu_has_vmx_invpcid(void)
1287{
1288 return vmcs_config.cpu_based_2nd_exec_ctrl &
1289 SECONDARY_EXEC_ENABLE_INVPCID;
1290}
1291
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001292static inline bool cpu_has_vmx_wbinvd_exit(void)
1293{
1294 return vmcs_config.cpu_based_2nd_exec_ctrl &
1295 SECONDARY_EXEC_WBINVD_EXITING;
1296}
1297
Abel Gordonabc4fc52013-04-18 14:35:25 +03001298static inline bool cpu_has_vmx_shadow_vmcs(void)
1299{
1300 u64 vmx_msr;
1301 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1302 /* check if the cpu supports writing r/o exit information fields */
1303 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1304 return false;
1305
1306 return vmcs_config.cpu_based_2nd_exec_ctrl &
1307 SECONDARY_EXEC_SHADOW_VMCS;
1308}
1309
Kai Huang843e4332015-01-28 10:54:28 +08001310static inline bool cpu_has_vmx_pml(void)
1311{
1312 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1313}
1314
Haozhong Zhang64903d62015-10-20 15:39:09 +08001315static inline bool cpu_has_vmx_tsc_scaling(void)
1316{
1317 return vmcs_config.cpu_based_2nd_exec_ctrl &
1318 SECONDARY_EXEC_TSC_SCALING;
1319}
1320
Sheng Yang04547152009-04-01 15:52:31 +08001321static inline bool report_flexpriority(void)
1322{
1323 return flexpriority_enabled;
1324}
1325
Jim Mattsonc7c2c702017-05-05 11:28:09 -07001326static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1327{
1328 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.nested_vmx_misc_low);
1329}
1330
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001331static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1332{
1333 return vmcs12->cpu_based_vm_exec_control & bit;
1334}
1335
1336static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1337{
1338 return (vmcs12->cpu_based_vm_exec_control &
1339 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1340 (vmcs12->secondary_vm_exec_control & bit);
1341}
1342
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001343static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001344{
1345 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1346}
1347
Jan Kiszkaf4124502014-03-07 20:03:13 +01001348static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1349{
1350 return vmcs12->pin_based_vm_exec_control &
1351 PIN_BASED_VMX_PREEMPTION_TIMER;
1352}
1353
Nadav Har'El155a97a2013-08-05 11:07:16 +03001354static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1355{
1356 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1357}
1358
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001359static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1360{
1361 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1362 vmx_xsaves_supported();
1363}
1364
Bandan Dasc5f983f2017-05-05 15:25:14 -04001365static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
1366{
1367 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
1368}
1369
Wincy Vanf2b93282015-02-03 23:56:03 +08001370static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1371{
1372 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1373}
1374
Wanpeng Li5c614b32015-10-13 09:18:36 -07001375static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1376{
1377 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1378}
1379
Wincy Van82f0dd42015-02-03 23:57:18 +08001380static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1381{
1382 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1383}
1384
Wincy Van608406e2015-02-03 23:57:51 +08001385static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1386{
1387 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1388}
1389
Wincy Van705699a2015-02-03 23:58:17 +08001390static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1391{
1392 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1393}
1394
Jim Mattsonef85b672016-12-12 11:01:37 -08001395static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001396{
1397 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08001398 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001399}
1400
Jan Kiszka533558b2014-01-04 18:47:20 +01001401static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1402 u32 exit_intr_info,
1403 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001404static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1405 struct vmcs12 *vmcs12,
1406 u32 reason, unsigned long qualification);
1407
Rusty Russell8b9cf982007-07-30 16:31:43 +10001408static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001409{
1410 int i;
1411
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001412 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001413 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001414 return i;
1415 return -1;
1416}
1417
Sheng Yang2384d2b2008-01-17 15:14:33 +08001418static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1419{
1420 struct {
1421 u64 vpid : 16;
1422 u64 rsvd : 48;
1423 u64 gva;
1424 } operand = { vpid, 0, gva };
1425
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001426 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001427 /* CF==1 or ZF==1 --> rc = -1 */
1428 "; ja 1f ; ud2 ; 1:"
1429 : : "a"(&operand), "c"(ext) : "cc", "memory");
1430}
1431
Sheng Yang14394422008-04-28 12:24:45 +08001432static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1433{
1434 struct {
1435 u64 eptp, gpa;
1436 } operand = {eptp, gpa};
1437
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001438 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001439 /* CF==1 or ZF==1 --> rc = -1 */
1440 "; ja 1f ; ud2 ; 1:\n"
1441 : : "a" (&operand), "c" (ext) : "cc", "memory");
1442}
1443
Avi Kivity26bb0982009-09-07 11:14:12 +03001444static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001445{
1446 int i;
1447
Rusty Russell8b9cf982007-07-30 16:31:43 +10001448 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001449 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001450 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001451 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001452}
1453
Avi Kivity6aa8b732006-12-10 02:21:36 -08001454static void vmcs_clear(struct vmcs *vmcs)
1455{
1456 u64 phys_addr = __pa(vmcs);
1457 u8 error;
1458
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001459 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001460 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001461 : "cc", "memory");
1462 if (error)
1463 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1464 vmcs, phys_addr);
1465}
1466
Nadav Har'Eld462b812011-05-24 15:26:10 +03001467static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1468{
1469 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001470 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1471 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001472 loaded_vmcs->cpu = -1;
1473 loaded_vmcs->launched = 0;
1474}
1475
Dongxiao Xu7725b892010-05-11 18:29:38 +08001476static void vmcs_load(struct vmcs *vmcs)
1477{
1478 u64 phys_addr = __pa(vmcs);
1479 u8 error;
1480
1481 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001482 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001483 : "cc", "memory");
1484 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001485 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001486 vmcs, phys_addr);
1487}
1488
Dave Young2965faa2015-09-09 15:38:55 -07001489#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001490/*
1491 * This bitmap is used to indicate whether the vmclear
1492 * operation is enabled on all cpus. All disabled by
1493 * default.
1494 */
1495static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1496
1497static inline void crash_enable_local_vmclear(int cpu)
1498{
1499 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1500}
1501
1502static inline void crash_disable_local_vmclear(int cpu)
1503{
1504 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1505}
1506
1507static inline int crash_local_vmclear_enabled(int cpu)
1508{
1509 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1510}
1511
1512static void crash_vmclear_local_loaded_vmcss(void)
1513{
1514 int cpu = raw_smp_processor_id();
1515 struct loaded_vmcs *v;
1516
1517 if (!crash_local_vmclear_enabled(cpu))
1518 return;
1519
1520 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1521 loaded_vmcss_on_cpu_link)
1522 vmcs_clear(v->vmcs);
1523}
1524#else
1525static inline void crash_enable_local_vmclear(int cpu) { }
1526static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001527#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001528
Nadav Har'Eld462b812011-05-24 15:26:10 +03001529static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001530{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001531 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001532 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001533
Nadav Har'Eld462b812011-05-24 15:26:10 +03001534 if (loaded_vmcs->cpu != cpu)
1535 return; /* vcpu migration can race with cpu offline */
1536 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001537 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001538 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001539 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001540
1541 /*
1542 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1543 * is before setting loaded_vmcs->vcpu to -1 which is done in
1544 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1545 * then adds the vmcs into percpu list before it is deleted.
1546 */
1547 smp_wmb();
1548
Nadav Har'Eld462b812011-05-24 15:26:10 +03001549 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001550 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001551}
1552
Nadav Har'Eld462b812011-05-24 15:26:10 +03001553static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001554{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001555 int cpu = loaded_vmcs->cpu;
1556
1557 if (cpu != -1)
1558 smp_call_function_single(cpu,
1559 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001560}
1561
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001562static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001563{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001564 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001565 return;
1566
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001567 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001568 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001569}
1570
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001571static inline void vpid_sync_vcpu_global(void)
1572{
1573 if (cpu_has_vmx_invvpid_global())
1574 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1575}
1576
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001577static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001578{
1579 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001580 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001581 else
1582 vpid_sync_vcpu_global();
1583}
1584
Sheng Yang14394422008-04-28 12:24:45 +08001585static inline void ept_sync_global(void)
1586{
1587 if (cpu_has_vmx_invept_global())
1588 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1589}
1590
1591static inline void ept_sync_context(u64 eptp)
1592{
Avi Kivity089d0342009-03-23 18:26:32 +02001593 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001594 if (cpu_has_vmx_invept_context())
1595 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1596 else
1597 ept_sync_global();
1598 }
1599}
1600
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001601static __always_inline void vmcs_check16(unsigned long field)
1602{
1603 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1604 "16-bit accessor invalid for 64-bit field");
1605 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1606 "16-bit accessor invalid for 64-bit high field");
1607 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1608 "16-bit accessor invalid for 32-bit high field");
1609 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1610 "16-bit accessor invalid for natural width field");
1611}
1612
1613static __always_inline void vmcs_check32(unsigned long field)
1614{
1615 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1616 "32-bit accessor invalid for 16-bit field");
1617 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1618 "32-bit accessor invalid for natural width field");
1619}
1620
1621static __always_inline void vmcs_check64(unsigned long field)
1622{
1623 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1624 "64-bit accessor invalid for 16-bit field");
1625 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1626 "64-bit accessor invalid for 64-bit high field");
1627 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1628 "64-bit accessor invalid for 32-bit field");
1629 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1630 "64-bit accessor invalid for natural width field");
1631}
1632
1633static __always_inline void vmcs_checkl(unsigned long field)
1634{
1635 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1636 "Natural width accessor invalid for 16-bit field");
1637 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1638 "Natural width accessor invalid for 64-bit field");
1639 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1640 "Natural width accessor invalid for 64-bit high field");
1641 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1642 "Natural width accessor invalid for 32-bit field");
1643}
1644
1645static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001646{
Avi Kivity5e520e62011-05-15 10:13:12 -04001647 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001648
Avi Kivity5e520e62011-05-15 10:13:12 -04001649 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1650 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001651 return value;
1652}
1653
Avi Kivity96304212011-05-15 10:13:13 -04001654static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001655{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001656 vmcs_check16(field);
1657 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001658}
1659
Avi Kivity96304212011-05-15 10:13:13 -04001660static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001661{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001662 vmcs_check32(field);
1663 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001664}
1665
Avi Kivity96304212011-05-15 10:13:13 -04001666static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001667{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001668 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001669#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001670 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001671#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001672 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001673#endif
1674}
1675
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001676static __always_inline unsigned long vmcs_readl(unsigned long field)
1677{
1678 vmcs_checkl(field);
1679 return __vmcs_readl(field);
1680}
1681
Avi Kivitye52de1b2007-01-05 16:36:56 -08001682static noinline void vmwrite_error(unsigned long field, unsigned long value)
1683{
1684 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1685 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1686 dump_stack();
1687}
1688
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001689static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001690{
1691 u8 error;
1692
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001693 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001694 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001695 if (unlikely(error))
1696 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001697}
1698
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001699static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001700{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001701 vmcs_check16(field);
1702 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001703}
1704
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001705static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001706{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001707 vmcs_check32(field);
1708 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001709}
1710
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001711static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001712{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001713 vmcs_check64(field);
1714 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001715#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001716 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001717 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001718#endif
1719}
1720
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001721static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001722{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001723 vmcs_checkl(field);
1724 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001725}
1726
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001727static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001728{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001729 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1730 "vmcs_clear_bits does not support 64-bit fields");
1731 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1732}
1733
1734static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1735{
1736 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1737 "vmcs_set_bits does not support 64-bit fields");
1738 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001739}
1740
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001741static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1742{
1743 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1744}
1745
Gleb Natapov2961e8762013-11-25 15:37:13 +02001746static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1747{
1748 vmcs_write32(VM_ENTRY_CONTROLS, val);
1749 vmx->vm_entry_controls_shadow = val;
1750}
1751
1752static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1753{
1754 if (vmx->vm_entry_controls_shadow != val)
1755 vm_entry_controls_init(vmx, val);
1756}
1757
1758static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1759{
1760 return vmx->vm_entry_controls_shadow;
1761}
1762
1763
1764static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1765{
1766 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1767}
1768
1769static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1770{
1771 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1772}
1773
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001774static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1775{
1776 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1777}
1778
Gleb Natapov2961e8762013-11-25 15:37:13 +02001779static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1780{
1781 vmcs_write32(VM_EXIT_CONTROLS, val);
1782 vmx->vm_exit_controls_shadow = val;
1783}
1784
1785static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1786{
1787 if (vmx->vm_exit_controls_shadow != val)
1788 vm_exit_controls_init(vmx, val);
1789}
1790
1791static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1792{
1793 return vmx->vm_exit_controls_shadow;
1794}
1795
1796
1797static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1798{
1799 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1800}
1801
1802static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1803{
1804 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1805}
1806
Avi Kivity2fb92db2011-04-27 19:42:18 +03001807static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1808{
1809 vmx->segment_cache.bitmask = 0;
1810}
1811
1812static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1813 unsigned field)
1814{
1815 bool ret;
1816 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1817
1818 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1819 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1820 vmx->segment_cache.bitmask = 0;
1821 }
1822 ret = vmx->segment_cache.bitmask & mask;
1823 vmx->segment_cache.bitmask |= mask;
1824 return ret;
1825}
1826
1827static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1828{
1829 u16 *p = &vmx->segment_cache.seg[seg].selector;
1830
1831 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1832 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1833 return *p;
1834}
1835
1836static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1837{
1838 ulong *p = &vmx->segment_cache.seg[seg].base;
1839
1840 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1841 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1842 return *p;
1843}
1844
1845static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1846{
1847 u32 *p = &vmx->segment_cache.seg[seg].limit;
1848
1849 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1850 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1851 return *p;
1852}
1853
1854static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1855{
1856 u32 *p = &vmx->segment_cache.seg[seg].ar;
1857
1858 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1859 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1860 return *p;
1861}
1862
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001863static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1864{
1865 u32 eb;
1866
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001867 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08001868 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001869 if ((vcpu->guest_debug &
1870 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1871 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1872 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001873 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001874 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001875 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001876 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001877
1878 /* When we are running a nested L2 guest and L1 specified for it a
1879 * certain exception bitmap, we must trap the same exceptions and pass
1880 * them to L1. When running L2, we will only handle the exceptions
1881 * specified above if L1 did not want them.
1882 */
1883 if (is_guest_mode(vcpu))
1884 eb |= get_vmcs12(vcpu)->exception_bitmap;
1885
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001886 vmcs_write32(EXCEPTION_BITMAP, eb);
1887}
1888
Gleb Natapov2961e8762013-11-25 15:37:13 +02001889static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1890 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001891{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001892 vm_entry_controls_clearbit(vmx, entry);
1893 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001894}
1895
Avi Kivity61d2ef22010-04-28 16:40:38 +03001896static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1897{
1898 unsigned i;
1899 struct msr_autoload *m = &vmx->msr_autoload;
1900
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001901 switch (msr) {
1902 case MSR_EFER:
1903 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001904 clear_atomic_switch_msr_special(vmx,
1905 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001906 VM_EXIT_LOAD_IA32_EFER);
1907 return;
1908 }
1909 break;
1910 case MSR_CORE_PERF_GLOBAL_CTRL:
1911 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001912 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001913 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1914 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1915 return;
1916 }
1917 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001918 }
1919
Avi Kivity61d2ef22010-04-28 16:40:38 +03001920 for (i = 0; i < m->nr; ++i)
1921 if (m->guest[i].index == msr)
1922 break;
1923
1924 if (i == m->nr)
1925 return;
1926 --m->nr;
1927 m->guest[i] = m->guest[m->nr];
1928 m->host[i] = m->host[m->nr];
1929 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1930 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1931}
1932
Gleb Natapov2961e8762013-11-25 15:37:13 +02001933static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1934 unsigned long entry, unsigned long exit,
1935 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1936 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001937{
1938 vmcs_write64(guest_val_vmcs, guest_val);
1939 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001940 vm_entry_controls_setbit(vmx, entry);
1941 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001942}
1943
Avi Kivity61d2ef22010-04-28 16:40:38 +03001944static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1945 u64 guest_val, u64 host_val)
1946{
1947 unsigned i;
1948 struct msr_autoload *m = &vmx->msr_autoload;
1949
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001950 switch (msr) {
1951 case MSR_EFER:
1952 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001953 add_atomic_switch_msr_special(vmx,
1954 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001955 VM_EXIT_LOAD_IA32_EFER,
1956 GUEST_IA32_EFER,
1957 HOST_IA32_EFER,
1958 guest_val, host_val);
1959 return;
1960 }
1961 break;
1962 case MSR_CORE_PERF_GLOBAL_CTRL:
1963 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001964 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001965 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1966 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1967 GUEST_IA32_PERF_GLOBAL_CTRL,
1968 HOST_IA32_PERF_GLOBAL_CTRL,
1969 guest_val, host_val);
1970 return;
1971 }
1972 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001973 case MSR_IA32_PEBS_ENABLE:
1974 /* PEBS needs a quiescent period after being disabled (to write
1975 * a record). Disabling PEBS through VMX MSR swapping doesn't
1976 * provide that period, so a CPU could write host's record into
1977 * guest's memory.
1978 */
1979 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001980 }
1981
Avi Kivity61d2ef22010-04-28 16:40:38 +03001982 for (i = 0; i < m->nr; ++i)
1983 if (m->guest[i].index == msr)
1984 break;
1985
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001986 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001987 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001988 "Can't add msr %x\n", msr);
1989 return;
1990 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001991 ++m->nr;
1992 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1993 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1994 }
1995
1996 m->guest[i].index = msr;
1997 m->guest[i].value = guest_val;
1998 m->host[i].index = msr;
1999 m->host[i].value = host_val;
2000}
2001
Avi Kivity92c0d902009-10-29 11:00:16 +02002002static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002003{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002004 u64 guest_efer = vmx->vcpu.arch.efer;
2005 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002006
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002007 if (!enable_ept) {
2008 /*
2009 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2010 * host CPUID is more efficient than testing guest CPUID
2011 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2012 */
2013 if (boot_cpu_has(X86_FEATURE_SMEP))
2014 guest_efer |= EFER_NX;
2015 else if (!(guest_efer & EFER_NX))
2016 ignore_bits |= EFER_NX;
2017 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002018
Avi Kivity51c6cf62007-08-29 03:48:05 +03002019 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002020 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002021 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002022 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002023#ifdef CONFIG_X86_64
2024 ignore_bits |= EFER_LMA | EFER_LME;
2025 /* SCE is meaningful only in long mode on Intel */
2026 if (guest_efer & EFER_LMA)
2027 ignore_bits &= ~(u64)EFER_SCE;
2028#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002029
2030 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002031
2032 /*
2033 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2034 * On CPUs that support "load IA32_EFER", always switch EFER
2035 * atomically, since it's faster than switching it manually.
2036 */
2037 if (cpu_has_load_ia32_efer ||
2038 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002039 if (!(guest_efer & EFER_LMA))
2040 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002041 if (guest_efer != host_efer)
2042 add_atomic_switch_msr(vmx, MSR_EFER,
2043 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002044 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002045 } else {
2046 guest_efer &= ~ignore_bits;
2047 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002048
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002049 vmx->guest_msrs[efer_offset].data = guest_efer;
2050 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2051
2052 return true;
2053 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002054}
2055
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002056#ifdef CONFIG_X86_32
2057/*
2058 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2059 * VMCS rather than the segment table. KVM uses this helper to figure
2060 * out the current bases to poke them into the VMCS before entry.
2061 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002062static unsigned long segment_base(u16 selector)
2063{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002064 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002065 unsigned long v;
2066
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002067 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002068 return 0;
2069
Thomas Garnier45fc8752017-03-14 10:05:08 -07002070 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002071
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002072 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002073 u16 ldt_selector = kvm_read_ldt();
2074
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002075 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002076 return 0;
2077
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002078 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002079 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002080 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002081 return v;
2082}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002083#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002084
Avi Kivity04d2cc72007-09-10 18:10:54 +03002085static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002086{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002087 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002088 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002089
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002090 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002091 return;
2092
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002093 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002094 /*
2095 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2096 * allow segment selectors with cpl > 0 or ti == 1.
2097 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002098 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002099 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002100 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002101 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002102 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002103 vmx->host_state.fs_reload_needed = 0;
2104 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002105 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002106 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002107 }
Avi Kivity9581d442010-10-19 16:46:55 +02002108 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002109 if (!(vmx->host_state.gs_sel & 7))
2110 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002111 else {
2112 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002113 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002114 }
2115
2116#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002117 savesegment(ds, vmx->host_state.ds_sel);
2118 savesegment(es, vmx->host_state.es_sel);
2119#endif
2120
2121#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002122 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2123 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2124#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002125 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2126 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002127#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002128
2129#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002130 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2131 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002132 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002133#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002134 if (boot_cpu_has(X86_FEATURE_MPX))
2135 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002136 for (i = 0; i < vmx->save_nmsrs; ++i)
2137 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002138 vmx->guest_msrs[i].data,
2139 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002140}
2141
Avi Kivitya9b21b62008-06-24 11:48:49 +03002142static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002143{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002144 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002145 return;
2146
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002147 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002148 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002149#ifdef CONFIG_X86_64
2150 if (is_long_mode(&vmx->vcpu))
2151 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2152#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002153 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002154 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002155#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002156 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002157#else
2158 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002159#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002160 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002161 if (vmx->host_state.fs_reload_needed)
2162 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002163#ifdef CONFIG_X86_64
2164 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2165 loadsegment(ds, vmx->host_state.ds_sel);
2166 loadsegment(es, vmx->host_state.es_sel);
2167 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002168#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002169 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002170#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002171 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002172#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002173 if (vmx->host_state.msr_host_bndcfgs)
2174 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Thomas Garnier45fc8752017-03-14 10:05:08 -07002175 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002176}
2177
Avi Kivitya9b21b62008-06-24 11:48:49 +03002178static void vmx_load_host_state(struct vcpu_vmx *vmx)
2179{
2180 preempt_disable();
2181 __vmx_load_host_state(vmx);
2182 preempt_enable();
2183}
2184
Feng Wu28b835d2015-09-18 22:29:54 +08002185static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2186{
2187 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2188 struct pi_desc old, new;
2189 unsigned int dest;
2190
2191 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002192 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2193 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002194 return;
2195
2196 do {
2197 old.control = new.control = pi_desc->control;
2198
2199 /*
2200 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2201 * are two possible cases:
2202 * 1. After running 'pre_block', context switch
2203 * happened. For this case, 'sn' was set in
2204 * vmx_vcpu_put(), so we need to clear it here.
2205 * 2. After running 'pre_block', we were blocked,
2206 * and woken up by some other guy. For this case,
2207 * we don't need to do anything, 'pi_post_block'
2208 * will do everything for us. However, we cannot
2209 * check whether it is case #1 or case #2 here
2210 * (maybe, not needed), so we also clear sn here,
2211 * I think it is not a big deal.
2212 */
2213 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2214 if (vcpu->cpu != cpu) {
2215 dest = cpu_physical_id(cpu);
2216
2217 if (x2apic_enabled())
2218 new.ndst = dest;
2219 else
2220 new.ndst = (dest << 8) & 0xFF00;
2221 }
2222
2223 /* set 'NV' to 'notification vector' */
2224 new.nv = POSTED_INTR_VECTOR;
2225 }
2226
2227 /* Allow posting non-urgent interrupts */
2228 new.sn = 0;
2229 } while (cmpxchg(&pi_desc->control, old.control,
2230 new.control) != old.control);
2231}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002232
Peter Feinerc95ba922016-08-17 09:36:47 -07002233static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2234{
2235 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2236 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2237}
2238
Avi Kivity6aa8b732006-12-10 02:21:36 -08002239/*
2240 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2241 * vcpu mutex is already taken.
2242 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002243static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002244{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002245 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002246 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002247
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002248 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002249 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002250 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002251 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002252
2253 /*
2254 * Read loaded_vmcs->cpu should be before fetching
2255 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2256 * See the comments in __loaded_vmcs_clear().
2257 */
2258 smp_rmb();
2259
Nadav Har'Eld462b812011-05-24 15:26:10 +03002260 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2261 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002262 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002263 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002264 }
2265
2266 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2267 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2268 vmcs_load(vmx->loaded_vmcs->vmcs);
2269 }
2270
2271 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002272 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002273 unsigned long sysenter_esp;
2274
2275 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002276
Avi Kivity6aa8b732006-12-10 02:21:36 -08002277 /*
2278 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002279 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08002280 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002281 vmcs_writel(HOST_TR_BASE,
2282 (unsigned long)this_cpu_ptr(&cpu_tss));
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002283 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002284
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002285 /*
2286 * VM exits change the host TR limit to 0x67 after a VM
2287 * exit. This is okay, since 0x67 covers everything except
2288 * the IO bitmap and have have code to handle the IO bitmap
2289 * being lost after a VM exit.
2290 */
2291 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2292
Avi Kivity6aa8b732006-12-10 02:21:36 -08002293 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2294 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002295
Nadav Har'Eld462b812011-05-24 15:26:10 +03002296 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002297 }
Feng Wu28b835d2015-09-18 22:29:54 +08002298
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002299 /* Setup TSC multiplier */
2300 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002301 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2302 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002303
Feng Wu28b835d2015-09-18 22:29:54 +08002304 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002305 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002306}
2307
2308static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2309{
2310 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2311
2312 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002313 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2314 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002315 return;
2316
2317 /* Set SN when the vCPU is preempted */
2318 if (vcpu->preempted)
2319 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002320}
2321
2322static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2323{
Feng Wu28b835d2015-09-18 22:29:54 +08002324 vmx_vcpu_pi_put(vcpu);
2325
Avi Kivitya9b21b62008-06-24 11:48:49 +03002326 __vmx_load_host_state(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002327}
2328
Avi Kivityedcafe32009-12-30 18:07:40 +02002329static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2330
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002331/*
2332 * Return the cr0 value that a nested guest would read. This is a combination
2333 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2334 * its hypervisor (cr0_read_shadow).
2335 */
2336static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2337{
2338 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2339 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2340}
2341static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2342{
2343 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2344 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2345}
2346
Avi Kivity6aa8b732006-12-10 02:21:36 -08002347static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2348{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002349 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002350
Avi Kivity6de12732011-03-07 12:51:22 +02002351 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2352 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2353 rflags = vmcs_readl(GUEST_RFLAGS);
2354 if (to_vmx(vcpu)->rmode.vm86_active) {
2355 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2356 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2357 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2358 }
2359 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002360 }
Avi Kivity6de12732011-03-07 12:51:22 +02002361 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002362}
2363
2364static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2365{
Avi Kivity6de12732011-03-07 12:51:22 +02002366 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2367 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002368 if (to_vmx(vcpu)->rmode.vm86_active) {
2369 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002370 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002371 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002372 vmcs_writel(GUEST_RFLAGS, rflags);
2373}
2374
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002375static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2376{
2377 return to_vmx(vcpu)->guest_pkru;
2378}
2379
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002380static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002381{
2382 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2383 int ret = 0;
2384
2385 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002386 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002387 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002388 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002389
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002390 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002391}
2392
2393static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2394{
2395 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2396 u32 interruptibility = interruptibility_old;
2397
2398 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2399
Jan Kiszka48005f62010-02-19 19:38:07 +01002400 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002401 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002402 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002403 interruptibility |= GUEST_INTR_STATE_STI;
2404
2405 if ((interruptibility != interruptibility_old))
2406 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2407}
2408
Avi Kivity6aa8b732006-12-10 02:21:36 -08002409static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2410{
2411 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002412
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002413 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002414 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002415 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002416
Glauber Costa2809f5d2009-05-12 16:21:05 -04002417 /* skipping an emulated instruction also counts */
2418 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002419}
2420
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002421/*
2422 * KVM wants to inject page-faults which it got to the guest. This function
2423 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002424 */
Gleb Natapove011c662013-09-25 12:51:35 +03002425static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002426{
2427 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2428
Gleb Natapove011c662013-09-25 12:51:35 +03002429 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002430 return 0;
2431
Wanpeng Lid4912212017-06-05 05:19:09 -07002432 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
Jan Kiszka533558b2014-01-04 18:47:20 +01002433 vmcs_read32(VM_EXIT_INTR_INFO),
2434 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002435 return 1;
2436}
2437
Avi Kivity298101d2007-11-25 13:41:11 +02002438static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002439 bool has_error_code, u32 error_code,
2440 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002441{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002442 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002443 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002444
Gleb Natapove011c662013-09-25 12:51:35 +03002445 if (!reinject && is_guest_mode(vcpu) &&
2446 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002447 return;
2448
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002449 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002450 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002451 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2452 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002453
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002454 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002455 int inc_eip = 0;
2456 if (kvm_exception_is_soft(nr))
2457 inc_eip = vcpu->arch.event_exit_inst_len;
2458 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002459 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002460 return;
2461 }
2462
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002463 if (kvm_exception_is_soft(nr)) {
2464 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2465 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002466 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2467 } else
2468 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2469
2470 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002471}
2472
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002473static bool vmx_rdtscp_supported(void)
2474{
2475 return cpu_has_vmx_rdtscp();
2476}
2477
Mao, Junjiead756a12012-07-02 01:18:48 +00002478static bool vmx_invpcid_supported(void)
2479{
2480 return cpu_has_vmx_invpcid() && enable_ept;
2481}
2482
Avi Kivity6aa8b732006-12-10 02:21:36 -08002483/*
Eddie Donga75beee2007-05-17 18:55:15 +03002484 * Swap MSR entry in host/guest MSR entry array.
2485 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002486static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002487{
Avi Kivity26bb0982009-09-07 11:14:12 +03002488 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002489
2490 tmp = vmx->guest_msrs[to];
2491 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2492 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002493}
2494
Yang Zhang8d146952013-01-25 10:18:50 +08002495static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2496{
2497 unsigned long *msr_bitmap;
2498
Wincy Van670125b2015-03-04 14:31:56 +08002499 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002500 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002501 else if (cpu_has_secondary_exec_ctrls() &&
2502 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2503 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002504 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2505 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002506 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2507 else
2508 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2509 } else {
2510 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002511 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2512 else
2513 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002514 }
Yang Zhang8d146952013-01-25 10:18:50 +08002515 } else {
2516 if (is_long_mode(vcpu))
2517 msr_bitmap = vmx_msr_bitmap_longmode;
2518 else
2519 msr_bitmap = vmx_msr_bitmap_legacy;
2520 }
2521
2522 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2523}
2524
Eddie Donga75beee2007-05-17 18:55:15 +03002525/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002526 * Set up the vmcs to automatically save and restore system
2527 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2528 * mode, as fiddling with msrs is very expensive.
2529 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002530static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002531{
Avi Kivity26bb0982009-09-07 11:14:12 +03002532 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002533
Eddie Donga75beee2007-05-17 18:55:15 +03002534 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002535#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002536 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002537 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002538 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002539 move_msr_up(vmx, index, save_nmsrs++);
2540 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002541 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002542 move_msr_up(vmx, index, save_nmsrs++);
2543 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002544 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002545 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002546 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002547 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002548 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002549 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002550 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002551 * if efer.sce is enabled.
2552 */
Brian Gerst8c065852010-07-17 09:03:26 -04002553 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002554 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002555 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002556 }
Eddie Donga75beee2007-05-17 18:55:15 +03002557#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002558 index = __find_msr_index(vmx, MSR_EFER);
2559 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002560 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002561
Avi Kivity26bb0982009-09-07 11:14:12 +03002562 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002563
Yang Zhang8d146952013-01-25 10:18:50 +08002564 if (cpu_has_vmx_msr_bitmap())
2565 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002566}
2567
2568/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002569 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002570 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2571 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002572 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002573static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002574{
2575 u64 host_tsc, tsc_offset;
2576
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002577 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002578 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002579 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002580}
2581
2582/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002583 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002584 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002585static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002586{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002587 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002588 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002589 * We're here if L1 chose not to trap WRMSR to TSC. According
2590 * to the spec, this should set L1's TSC; The offset that L1
2591 * set for L2 remains unchanged, and still needs to be added
2592 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002593 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002594 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002595 /* recalculate vmcs02.TSC_OFFSET: */
2596 vmcs12 = get_vmcs12(vcpu);
2597 vmcs_write64(TSC_OFFSET, offset +
2598 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2599 vmcs12->tsc_offset : 0));
2600 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002601 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2602 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002603 vmcs_write64(TSC_OFFSET, offset);
2604 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002605}
2606
Nadav Har'El801d3422011-05-25 23:02:23 +03002607static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2608{
2609 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2610 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2611}
2612
2613/*
2614 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2615 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2616 * all guests if the "nested" module option is off, and can also be disabled
2617 * for a single guest by disabling its VMX cpuid bit.
2618 */
2619static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2620{
2621 return nested && guest_cpuid_has_vmx(vcpu);
2622}
2623
Avi Kivity6aa8b732006-12-10 02:21:36 -08002624/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002625 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2626 * returned for the various VMX controls MSRs when nested VMX is enabled.
2627 * The same values should also be used to verify that vmcs12 control fields are
2628 * valid during nested entry from L1 to L2.
2629 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2630 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2631 * bit in the high half is on if the corresponding bit in the control field
2632 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002633 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002634static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002635{
2636 /*
2637 * Note that as a general rule, the high half of the MSRs (bits in
2638 * the control fields which may be 1) should be initialized by the
2639 * intersection of the underlying hardware's MSR (i.e., features which
2640 * can be supported) and the list of features we want to expose -
2641 * because they are known to be properly supported in our code.
2642 * Also, usually, the low half of the MSRs (bits which must be 1) can
2643 * be set to 0, meaning that L1 may turn off any of these bits. The
2644 * reason is that if one of these bits is necessary, it will appear
2645 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2646 * fields of vmcs01 and vmcs02, will turn these bits off - and
2647 * nested_vmx_exit_handled() will not pass related exits to L1.
2648 * These rules have exceptions below.
2649 */
2650
2651 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002652 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002653 vmx->nested.nested_vmx_pinbased_ctls_low,
2654 vmx->nested.nested_vmx_pinbased_ctls_high);
2655 vmx->nested.nested_vmx_pinbased_ctls_low |=
2656 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2657 vmx->nested.nested_vmx_pinbased_ctls_high &=
2658 PIN_BASED_EXT_INTR_MASK |
2659 PIN_BASED_NMI_EXITING |
2660 PIN_BASED_VIRTUAL_NMIS;
2661 vmx->nested.nested_vmx_pinbased_ctls_high |=
2662 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002663 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002664 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002665 vmx->nested.nested_vmx_pinbased_ctls_high |=
2666 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002667
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002668 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002669 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002670 vmx->nested.nested_vmx_exit_ctls_low,
2671 vmx->nested.nested_vmx_exit_ctls_high);
2672 vmx->nested.nested_vmx_exit_ctls_low =
2673 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002674
Wincy Vanb9c237b2015-02-03 23:56:30 +08002675 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002676#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002677 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002678#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002679 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002680 vmx->nested.nested_vmx_exit_ctls_high |=
2681 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002682 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002683 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2684
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002685 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002686 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002687
Jan Kiszka2996fca2014-06-16 13:59:43 +02002688 /* We support free control of debug control saving. */
David Matlack0115f9c2016-11-29 18:14:06 -08002689 vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002690
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002691 /* entry controls */
2692 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002693 vmx->nested.nested_vmx_entry_ctls_low,
2694 vmx->nested.nested_vmx_entry_ctls_high);
2695 vmx->nested.nested_vmx_entry_ctls_low =
2696 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2697 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002698#ifdef CONFIG_X86_64
2699 VM_ENTRY_IA32E_MODE |
2700#endif
2701 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002702 vmx->nested.nested_vmx_entry_ctls_high |=
2703 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002704 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002705 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002706
Jan Kiszka2996fca2014-06-16 13:59:43 +02002707 /* We support free control of debug control loading. */
David Matlack0115f9c2016-11-29 18:14:06 -08002708 vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002709
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002710 /* cpu-based controls */
2711 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002712 vmx->nested.nested_vmx_procbased_ctls_low,
2713 vmx->nested.nested_vmx_procbased_ctls_high);
2714 vmx->nested.nested_vmx_procbased_ctls_low =
2715 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2716 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002717 CPU_BASED_VIRTUAL_INTR_PENDING |
2718 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002719 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2720 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2721 CPU_BASED_CR3_STORE_EXITING |
2722#ifdef CONFIG_X86_64
2723 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2724#endif
2725 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002726 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2727 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2728 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2729 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002730 /*
2731 * We can allow some features even when not supported by the
2732 * hardware. For example, L1 can specify an MSR bitmap - and we
2733 * can use it to avoid exits to L1 - even when L0 runs L2
2734 * without MSR bitmaps.
2735 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002736 vmx->nested.nested_vmx_procbased_ctls_high |=
2737 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002738 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002739
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002740 /* We support free control of CR3 access interception. */
David Matlack0115f9c2016-11-29 18:14:06 -08002741 vmx->nested.nested_vmx_procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002742 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2743
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002744 /* secondary cpu-based controls */
2745 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002746 vmx->nested.nested_vmx_secondary_ctls_low,
2747 vmx->nested.nested_vmx_secondary_ctls_high);
2748 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2749 vmx->nested.nested_vmx_secondary_ctls_high &=
Paolo Bonzinia5f46452017-03-30 11:55:32 +02002750 SECONDARY_EXEC_RDRAND | SECONDARY_EXEC_RDSEED |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002751 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002752 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini1b073042016-10-25 16:06:30 +02002753 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08002754 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002755 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002756 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002757 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002758 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002759
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002760 if (enable_ept) {
2761 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002762 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002763 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002764 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002765 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002766 if (cpu_has_vmx_ept_execute_only())
2767 vmx->nested.nested_vmx_ept_caps |=
2768 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002769 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002770 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002771 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
2772 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002773 if (enable_ept_ad_bits) {
2774 vmx->nested.nested_vmx_secondary_ctls_high |=
2775 SECONDARY_EXEC_ENABLE_PML;
Dan Carpenter7461fbc2017-05-18 10:41:15 +03002776 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002777 }
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002778 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002779 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002780
Paolo Bonzinief697a72016-03-18 16:58:38 +01002781 /*
2782 * Old versions of KVM use the single-context version without
2783 * checking for support, so declare that it is supported even
2784 * though it is treated as global context. The alternative is
2785 * not failing the single-context invvpid, and it is worse.
2786 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002787 if (enable_vpid) {
2788 vmx->nested.nested_vmx_secondary_ctls_high |=
2789 SECONDARY_EXEC_ENABLE_VPID;
Wanpeng Li089d7b62015-10-13 09:18:37 -07002790 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03002791 VMX_VPID_EXTENT_SUPPORTED_MASK;
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002792 } else
Wanpeng Li089d7b62015-10-13 09:18:37 -07002793 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002794
Radim Krčmář0790ec12015-03-17 14:02:32 +01002795 if (enable_unrestricted_guest)
2796 vmx->nested.nested_vmx_secondary_ctls_high |=
2797 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2798
Jan Kiszkac18911a2013-03-13 16:06:41 +01002799 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002800 rdmsr(MSR_IA32_VMX_MISC,
2801 vmx->nested.nested_vmx_misc_low,
2802 vmx->nested.nested_vmx_misc_high);
2803 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2804 vmx->nested.nested_vmx_misc_low |=
2805 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002806 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002807 vmx->nested.nested_vmx_misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002808
2809 /*
2810 * This MSR reports some information about VMX support. We
2811 * should return information about the VMX we emulate for the
2812 * guest, and the VMCS structure we give it - not about the
2813 * VMX support of the underlying hardware.
2814 */
2815 vmx->nested.nested_vmx_basic =
2816 VMCS12_REVISION |
2817 VMX_BASIC_TRUE_CTLS |
2818 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2819 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2820
2821 if (cpu_has_vmx_basic_inout())
2822 vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;
2823
2824 /*
David Matlack8322ebb2016-11-29 18:14:09 -08002825 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08002826 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2827 * We picked the standard core2 setting.
2828 */
2829#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2830#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2831 vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002832 vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08002833
2834 /* These MSRs specify bits which the guest must keep fixed off. */
2835 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
2836 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08002837
2838 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2839 vmx->nested.nested_vmx_vmcs_enum = 0x2e;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002840}
2841
David Matlack38991522016-11-29 18:14:08 -08002842/*
2843 * if fixed0[i] == 1: val[i] must be 1
2844 * if fixed1[i] == 0: val[i] must be 0
2845 */
2846static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
2847{
2848 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002849}
2850
2851static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2852{
David Matlack38991522016-11-29 18:14:08 -08002853 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002854}
2855
2856static inline u64 vmx_control_msr(u32 low, u32 high)
2857{
2858 return low | ((u64)high << 32);
2859}
2860
David Matlack62cc6b9d2016-11-29 18:14:07 -08002861static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
2862{
2863 superset &= mask;
2864 subset &= mask;
2865
2866 return (superset | subset) == superset;
2867}
2868
2869static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
2870{
2871 const u64 feature_and_reserved =
2872 /* feature (except bit 48; see below) */
2873 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
2874 /* reserved */
2875 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
2876 u64 vmx_basic = vmx->nested.nested_vmx_basic;
2877
2878 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
2879 return -EINVAL;
2880
2881 /*
2882 * KVM does not emulate a version of VMX that constrains physical
2883 * addresses of VMX structures (e.g. VMCS) to 32-bits.
2884 */
2885 if (data & BIT_ULL(48))
2886 return -EINVAL;
2887
2888 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
2889 vmx_basic_vmcs_revision_id(data))
2890 return -EINVAL;
2891
2892 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
2893 return -EINVAL;
2894
2895 vmx->nested.nested_vmx_basic = data;
2896 return 0;
2897}
2898
2899static int
2900vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2901{
2902 u64 supported;
2903 u32 *lowp, *highp;
2904
2905 switch (msr_index) {
2906 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2907 lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
2908 highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
2909 break;
2910 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2911 lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
2912 highp = &vmx->nested.nested_vmx_procbased_ctls_high;
2913 break;
2914 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2915 lowp = &vmx->nested.nested_vmx_exit_ctls_low;
2916 highp = &vmx->nested.nested_vmx_exit_ctls_high;
2917 break;
2918 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2919 lowp = &vmx->nested.nested_vmx_entry_ctls_low;
2920 highp = &vmx->nested.nested_vmx_entry_ctls_high;
2921 break;
2922 case MSR_IA32_VMX_PROCBASED_CTLS2:
2923 lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
2924 highp = &vmx->nested.nested_vmx_secondary_ctls_high;
2925 break;
2926 default:
2927 BUG();
2928 }
2929
2930 supported = vmx_control_msr(*lowp, *highp);
2931
2932 /* Check must-be-1 bits are still 1. */
2933 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
2934 return -EINVAL;
2935
2936 /* Check must-be-0 bits are still 0. */
2937 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
2938 return -EINVAL;
2939
2940 *lowp = data;
2941 *highp = data >> 32;
2942 return 0;
2943}
2944
2945static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
2946{
2947 const u64 feature_and_reserved_bits =
2948 /* feature */
2949 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
2950 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
2951 /* reserved */
2952 GENMASK_ULL(13, 9) | BIT_ULL(31);
2953 u64 vmx_misc;
2954
2955 vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
2956 vmx->nested.nested_vmx_misc_high);
2957
2958 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
2959 return -EINVAL;
2960
2961 if ((vmx->nested.nested_vmx_pinbased_ctls_high &
2962 PIN_BASED_VMX_PREEMPTION_TIMER) &&
2963 vmx_misc_preemption_timer_rate(data) !=
2964 vmx_misc_preemption_timer_rate(vmx_misc))
2965 return -EINVAL;
2966
2967 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
2968 return -EINVAL;
2969
2970 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
2971 return -EINVAL;
2972
2973 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
2974 return -EINVAL;
2975
2976 vmx->nested.nested_vmx_misc_low = data;
2977 vmx->nested.nested_vmx_misc_high = data >> 32;
2978 return 0;
2979}
2980
2981static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
2982{
2983 u64 vmx_ept_vpid_cap;
2984
2985 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
2986 vmx->nested.nested_vmx_vpid_caps);
2987
2988 /* Every bit is either reserved or a feature bit. */
2989 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
2990 return -EINVAL;
2991
2992 vmx->nested.nested_vmx_ept_caps = data;
2993 vmx->nested.nested_vmx_vpid_caps = data >> 32;
2994 return 0;
2995}
2996
2997static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2998{
2999 u64 *msr;
3000
3001 switch (msr_index) {
3002 case MSR_IA32_VMX_CR0_FIXED0:
3003 msr = &vmx->nested.nested_vmx_cr0_fixed0;
3004 break;
3005 case MSR_IA32_VMX_CR4_FIXED0:
3006 msr = &vmx->nested.nested_vmx_cr4_fixed0;
3007 break;
3008 default:
3009 BUG();
3010 }
3011
3012 /*
3013 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3014 * must be 1 in the restored value.
3015 */
3016 if (!is_bitwise_subset(data, *msr, -1ULL))
3017 return -EINVAL;
3018
3019 *msr = data;
3020 return 0;
3021}
3022
3023/*
3024 * Called when userspace is restoring VMX MSRs.
3025 *
3026 * Returns 0 on success, non-0 otherwise.
3027 */
3028static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3029{
3030 struct vcpu_vmx *vmx = to_vmx(vcpu);
3031
3032 switch (msr_index) {
3033 case MSR_IA32_VMX_BASIC:
3034 return vmx_restore_vmx_basic(vmx, data);
3035 case MSR_IA32_VMX_PINBASED_CTLS:
3036 case MSR_IA32_VMX_PROCBASED_CTLS:
3037 case MSR_IA32_VMX_EXIT_CTLS:
3038 case MSR_IA32_VMX_ENTRY_CTLS:
3039 /*
3040 * The "non-true" VMX capability MSRs are generated from the
3041 * "true" MSRs, so we do not support restoring them directly.
3042 *
3043 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3044 * should restore the "true" MSRs with the must-be-1 bits
3045 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3046 * DEFAULT SETTINGS".
3047 */
3048 return -EINVAL;
3049 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3050 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3051 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3052 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3053 case MSR_IA32_VMX_PROCBASED_CTLS2:
3054 return vmx_restore_control_msr(vmx, msr_index, data);
3055 case MSR_IA32_VMX_MISC:
3056 return vmx_restore_vmx_misc(vmx, data);
3057 case MSR_IA32_VMX_CR0_FIXED0:
3058 case MSR_IA32_VMX_CR4_FIXED0:
3059 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3060 case MSR_IA32_VMX_CR0_FIXED1:
3061 case MSR_IA32_VMX_CR4_FIXED1:
3062 /*
3063 * These MSRs are generated based on the vCPU's CPUID, so we
3064 * do not support restoring them directly.
3065 */
3066 return -EINVAL;
3067 case MSR_IA32_VMX_EPT_VPID_CAP:
3068 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3069 case MSR_IA32_VMX_VMCS_ENUM:
3070 vmx->nested.nested_vmx_vmcs_enum = data;
3071 return 0;
3072 default:
3073 /*
3074 * The rest of the VMX capability MSRs do not support restore.
3075 */
3076 return -EINVAL;
3077 }
3078}
3079
Jan Kiszkacae50132014-01-04 18:47:22 +01003080/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003081static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
3082{
Wincy Vanb9c237b2015-02-03 23:56:30 +08003083 struct vcpu_vmx *vmx = to_vmx(vcpu);
3084
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003085 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003086 case MSR_IA32_VMX_BASIC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003087 *pdata = vmx->nested.nested_vmx_basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003088 break;
3089 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3090 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003091 *pdata = vmx_control_msr(
3092 vmx->nested.nested_vmx_pinbased_ctls_low,
3093 vmx->nested.nested_vmx_pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003094 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3095 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003096 break;
3097 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3098 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003099 *pdata = vmx_control_msr(
3100 vmx->nested.nested_vmx_procbased_ctls_low,
3101 vmx->nested.nested_vmx_procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003102 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3103 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003104 break;
3105 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3106 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003107 *pdata = vmx_control_msr(
3108 vmx->nested.nested_vmx_exit_ctls_low,
3109 vmx->nested.nested_vmx_exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003110 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3111 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003112 break;
3113 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3114 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003115 *pdata = vmx_control_msr(
3116 vmx->nested.nested_vmx_entry_ctls_low,
3117 vmx->nested.nested_vmx_entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003118 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3119 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003120 break;
3121 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003122 *pdata = vmx_control_msr(
3123 vmx->nested.nested_vmx_misc_low,
3124 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003125 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003126 case MSR_IA32_VMX_CR0_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003127 *pdata = vmx->nested.nested_vmx_cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003128 break;
3129 case MSR_IA32_VMX_CR0_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003130 *pdata = vmx->nested.nested_vmx_cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003131 break;
3132 case MSR_IA32_VMX_CR4_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003133 *pdata = vmx->nested.nested_vmx_cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003134 break;
3135 case MSR_IA32_VMX_CR4_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003136 *pdata = vmx->nested.nested_vmx_cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003137 break;
3138 case MSR_IA32_VMX_VMCS_ENUM:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003139 *pdata = vmx->nested.nested_vmx_vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003140 break;
3141 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003142 *pdata = vmx_control_msr(
3143 vmx->nested.nested_vmx_secondary_ctls_low,
3144 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003145 break;
3146 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07003147 *pdata = vmx->nested.nested_vmx_ept_caps |
3148 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003149 break;
3150 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003151 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003152 }
3153
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003154 return 0;
3155}
3156
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003157static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3158 uint64_t val)
3159{
3160 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3161
3162 return !(val & ~valid_bits);
3163}
3164
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003165/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003166 * Reads an msr value (of 'msr_index') into 'pdata'.
3167 * Returns 0 on success, non-0 otherwise.
3168 * Assumes vcpu_load() was already called.
3169 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003170static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003171{
Avi Kivity26bb0982009-09-07 11:14:12 +03003172 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003173
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003174 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003175#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003176 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003177 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003178 break;
3179 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003180 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003181 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003182 case MSR_KERNEL_GS_BASE:
3183 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003184 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003185 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003186#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003187 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003188 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303189 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08003190 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003191 break;
3192 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003193 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003194 break;
3195 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003196 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003197 break;
3198 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003199 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003200 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003201 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003202 if (!kvm_mpx_supported() ||
3203 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003204 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003205 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003206 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003207 case MSR_IA32_MCG_EXT_CTL:
3208 if (!msr_info->host_initiated &&
3209 !(to_vmx(vcpu)->msr_ia32_feature_control &
3210 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003211 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003212 msr_info->data = vcpu->arch.mcg_ext_ctl;
3213 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003214 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003215 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003216 break;
3217 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3218 if (!nested_vmx_allowed(vcpu))
3219 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003220 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003221 case MSR_IA32_XSS:
3222 if (!vmx_xsaves_supported())
3223 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003224 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003225 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003226 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003227 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003228 return 1;
3229 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003230 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003231 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003232 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003233 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003234 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003235 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003236 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237 }
3238
Avi Kivity6aa8b732006-12-10 02:21:36 -08003239 return 0;
3240}
3241
Jan Kiszkacae50132014-01-04 18:47:22 +01003242static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3243
Avi Kivity6aa8b732006-12-10 02:21:36 -08003244/*
3245 * Writes msr value into into the appropriate "register".
3246 * Returns 0 on success, non-0 otherwise.
3247 * Assumes vcpu_load() was already called.
3248 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003249static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003250{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003251 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003252 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003253 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003254 u32 msr_index = msr_info->index;
3255 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003256
Avi Kivity6aa8b732006-12-10 02:21:36 -08003257 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003258 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003259 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003260 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003261#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003262 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003263 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003264 vmcs_writel(GUEST_FS_BASE, data);
3265 break;
3266 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003267 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003268 vmcs_writel(GUEST_GS_BASE, data);
3269 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003270 case MSR_KERNEL_GS_BASE:
3271 vmx_load_host_state(vmx);
3272 vmx->msr_guest_kernel_gs_base = data;
3273 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003274#endif
3275 case MSR_IA32_SYSENTER_CS:
3276 vmcs_write32(GUEST_SYSENTER_CS, data);
3277 break;
3278 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003279 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003280 break;
3281 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003282 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003283 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003284 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003285 if (!kvm_mpx_supported() ||
3286 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003287 return 1;
Jim Mattson45316622017-05-23 11:52:54 -07003288 if (is_noncanonical_address(data & PAGE_MASK) ||
3289 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003290 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003291 vmcs_write64(GUEST_BNDCFGS, data);
3292 break;
3293 case MSR_IA32_TSC:
3294 kvm_write_tsc(vcpu, msr_info);
3295 break;
3296 case MSR_IA32_CR_PAT:
Will Auld8fe8ab42012-11-29 12:42:12 -08003297 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003298 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3299 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003300 vmcs_write64(GUEST_IA32_PAT, data);
3301 vcpu->arch.pat = data;
3302 break;
3303 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003304 ret = kvm_set_msr_common(vcpu, msr_info);
3305 break;
Will Auldba904632012-11-29 12:42:50 -08003306 case MSR_IA32_TSC_ADJUST:
3307 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003308 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003309 case MSR_IA32_MCG_EXT_CTL:
3310 if ((!msr_info->host_initiated &&
3311 !(to_vmx(vcpu)->msr_ia32_feature_control &
3312 FEATURE_CONTROL_LMCE)) ||
3313 (data & ~MCG_EXT_CTL_LMCE_EN))
3314 return 1;
3315 vcpu->arch.mcg_ext_ctl = data;
3316 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003317 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003318 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003319 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003320 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3321 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003322 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003323 if (msr_info->host_initiated && data == 0)
3324 vmx_leave_nested(vcpu);
3325 break;
3326 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003327 if (!msr_info->host_initiated)
3328 return 1; /* they are read-only */
3329 if (!nested_vmx_allowed(vcpu))
3330 return 1;
3331 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003332 case MSR_IA32_XSS:
3333 if (!vmx_xsaves_supported())
3334 return 1;
3335 /*
3336 * The only supported bit as of Skylake is bit 8, but
3337 * it is not supported on KVM.
3338 */
3339 if (data != 0)
3340 return 1;
3341 vcpu->arch.ia32_xss = data;
3342 if (vcpu->arch.ia32_xss != host_xss)
3343 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3344 vcpu->arch.ia32_xss, host_xss);
3345 else
3346 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3347 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003348 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003349 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003350 return 1;
3351 /* Check reserved bit, higher 32 bits should be zero */
3352 if ((data >> 32) != 0)
3353 return 1;
3354 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003355 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003356 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003357 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003358 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003359 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003360 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3361 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003362 ret = kvm_set_shared_msr(msr->index, msr->data,
3363 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003364 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003365 if (ret)
3366 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003367 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003368 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003369 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003370 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003371 }
3372
Eddie Dong2cc51562007-05-21 07:28:09 +03003373 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003374}
3375
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003376static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003377{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003378 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3379 switch (reg) {
3380 case VCPU_REGS_RSP:
3381 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3382 break;
3383 case VCPU_REGS_RIP:
3384 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3385 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003386 case VCPU_EXREG_PDPTR:
3387 if (enable_ept)
3388 ept_save_pdptrs(vcpu);
3389 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003390 default:
3391 break;
3392 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003393}
3394
Avi Kivity6aa8b732006-12-10 02:21:36 -08003395static __init int cpu_has_kvm_support(void)
3396{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003397 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003398}
3399
3400static __init int vmx_disabled_by_bios(void)
3401{
3402 u64 msr;
3403
3404 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003405 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003406 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003407 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3408 && tboot_enabled())
3409 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003410 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003411 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003412 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003413 && !tboot_enabled()) {
3414 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003415 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003416 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003417 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003418 /* launched w/o TXT and VMX disabled */
3419 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3420 && !tboot_enabled())
3421 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003422 }
3423
3424 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003425}
3426
Dongxiao Xu7725b892010-05-11 18:29:38 +08003427static void kvm_cpu_vmxon(u64 addr)
3428{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003429 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003430 intel_pt_handle_vmx(1);
3431
Dongxiao Xu7725b892010-05-11 18:29:38 +08003432 asm volatile (ASM_VMX_VMXON_RAX
3433 : : "a"(&addr), "m"(addr)
3434 : "memory", "cc");
3435}
3436
Radim Krčmář13a34e02014-08-28 15:13:03 +02003437static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003438{
3439 int cpu = raw_smp_processor_id();
3440 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003441 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003442
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003443 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003444 return -EBUSY;
3445
Nadav Har'Eld462b812011-05-24 15:26:10 +03003446 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003447 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3448 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003449
3450 /*
3451 * Now we can enable the vmclear operation in kdump
3452 * since the loaded_vmcss_on_cpu list on this cpu
3453 * has been initialized.
3454 *
3455 * Though the cpu is not in VMX operation now, there
3456 * is no problem to enable the vmclear operation
3457 * for the loaded_vmcss_on_cpu list is empty!
3458 */
3459 crash_enable_local_vmclear(cpu);
3460
Avi Kivity6aa8b732006-12-10 02:21:36 -08003461 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003462
3463 test_bits = FEATURE_CONTROL_LOCKED;
3464 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3465 if (tboot_enabled())
3466 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3467
3468 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003469 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003470 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3471 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003472 kvm_cpu_vmxon(phys_addr);
3473 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02003474
3475 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003476}
3477
Nadav Har'Eld462b812011-05-24 15:26:10 +03003478static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003479{
3480 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003481 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003482
Nadav Har'Eld462b812011-05-24 15:26:10 +03003483 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3484 loaded_vmcss_on_cpu_link)
3485 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003486}
3487
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003488
3489/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3490 * tricks.
3491 */
3492static void kvm_cpu_vmxoff(void)
3493{
3494 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003495
3496 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003497 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003498}
3499
Radim Krčmář13a34e02014-08-28 15:13:03 +02003500static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003501{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003502 vmclear_local_loaded_vmcss();
3503 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003504}
3505
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003506static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003507 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003508{
3509 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003510 u32 ctl = ctl_min | ctl_opt;
3511
3512 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3513
3514 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3515 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3516
3517 /* Ensure minimum (required) set of control bits are supported. */
3518 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003519 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003520
3521 *result = ctl;
3522 return 0;
3523}
3524
Avi Kivity110312c2010-12-21 12:54:20 +02003525static __init bool allow_1_setting(u32 msr, u32 ctl)
3526{
3527 u32 vmx_msr_low, vmx_msr_high;
3528
3529 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3530 return vmx_msr_high & ctl;
3531}
3532
Yang, Sheng002c7f72007-07-31 14:23:01 +03003533static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003534{
3535 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003536 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003537 u32 _pin_based_exec_control = 0;
3538 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003539 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003540 u32 _vmexit_control = 0;
3541 u32 _vmentry_control = 0;
3542
Raghavendra K T10166742012-02-07 23:19:20 +05303543 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003544#ifdef CONFIG_X86_64
3545 CPU_BASED_CR8_LOAD_EXITING |
3546 CPU_BASED_CR8_STORE_EXITING |
3547#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003548 CPU_BASED_CR3_LOAD_EXITING |
3549 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003550 CPU_BASED_USE_IO_BITMAPS |
3551 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003552 CPU_BASED_USE_TSC_OFFSETING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003553 CPU_BASED_INVLPG_EXITING |
3554 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003555
Michael S. Tsirkin668fffa2017-04-21 12:27:17 +02003556 if (!kvm_mwait_in_guest())
3557 min |= CPU_BASED_MWAIT_EXITING |
3558 CPU_BASED_MONITOR_EXITING;
3559
Sheng Yangf78e0e22007-10-29 09:40:42 +08003560 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003561 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003562 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003563 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3564 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003565 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003566#ifdef CONFIG_X86_64
3567 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3568 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3569 ~CPU_BASED_CR8_STORE_EXITING;
3570#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003571 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003572 min2 = 0;
3573 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003574 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003575 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003576 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003577 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003578 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003579 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003580 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003581 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003582 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003583 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003584 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003585 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003586 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003587 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003588 if (adjust_vmx_controls(min2, opt2,
3589 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003590 &_cpu_based_2nd_exec_control) < 0)
3591 return -EIO;
3592 }
3593#ifndef CONFIG_X86_64
3594 if (!(_cpu_based_2nd_exec_control &
3595 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3596 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3597#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003598
3599 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3600 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003601 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003602 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3603 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003604
Sheng Yangd56f5462008-04-25 10:13:16 +08003605 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003606 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3607 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003608 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3609 CPU_BASED_CR3_STORE_EXITING |
3610 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003611 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3612 vmx_capability.ept, vmx_capability.vpid);
3613 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003614
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003615 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003616#ifdef CONFIG_X86_64
3617 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3618#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003619 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003620 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003621 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3622 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003623 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003624
Paolo Bonzini2c828782017-03-27 14:37:28 +02003625 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
3626 PIN_BASED_VIRTUAL_NMIS;
3627 opt = PIN_BASED_POSTED_INTR | PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003628 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3629 &_pin_based_exec_control) < 0)
3630 return -EIO;
3631
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003632 if (cpu_has_broken_vmx_preemption_timer())
3633 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003634 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003635 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003636 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3637
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003638 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003639 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003640 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3641 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003642 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003643
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003644 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003645
3646 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3647 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003648 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003649
3650#ifdef CONFIG_X86_64
3651 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3652 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003653 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003654#endif
3655
3656 /* Require Write-Back (WB) memory type for VMCS accesses. */
3657 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003658 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003659
Yang, Sheng002c7f72007-07-31 14:23:01 +03003660 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003661 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003662 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003663 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003664
Yang, Sheng002c7f72007-07-31 14:23:01 +03003665 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3666 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003667 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003668 vmcs_conf->vmexit_ctrl = _vmexit_control;
3669 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003670
Avi Kivity110312c2010-12-21 12:54:20 +02003671 cpu_has_load_ia32_efer =
3672 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3673 VM_ENTRY_LOAD_IA32_EFER)
3674 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3675 VM_EXIT_LOAD_IA32_EFER);
3676
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003677 cpu_has_load_perf_global_ctrl =
3678 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3679 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3680 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3681 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3682
3683 /*
3684 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003685 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003686 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3687 *
3688 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3689 *
3690 * AAK155 (model 26)
3691 * AAP115 (model 30)
3692 * AAT100 (model 37)
3693 * BC86,AAY89,BD102 (model 44)
3694 * BA97 (model 46)
3695 *
3696 */
3697 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3698 switch (boot_cpu_data.x86_model) {
3699 case 26:
3700 case 30:
3701 case 37:
3702 case 44:
3703 case 46:
3704 cpu_has_load_perf_global_ctrl = false;
3705 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3706 "does not work properly. Using workaround\n");
3707 break;
3708 default:
3709 break;
3710 }
3711 }
3712
Borislav Petkov782511b2016-04-04 22:25:03 +02003713 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003714 rdmsrl(MSR_IA32_XSS, host_xss);
3715
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003716 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003717}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003718
3719static struct vmcs *alloc_vmcs_cpu(int cpu)
3720{
3721 int node = cpu_to_node(cpu);
3722 struct page *pages;
3723 struct vmcs *vmcs;
3724
Vlastimil Babka96db8002015-09-08 15:03:50 -07003725 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003726 if (!pages)
3727 return NULL;
3728 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003729 memset(vmcs, 0, vmcs_config.size);
3730 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003731 return vmcs;
3732}
3733
3734static struct vmcs *alloc_vmcs(void)
3735{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003736 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003737}
3738
3739static void free_vmcs(struct vmcs *vmcs)
3740{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003741 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003742}
3743
Nadav Har'Eld462b812011-05-24 15:26:10 +03003744/*
3745 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3746 */
3747static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3748{
3749 if (!loaded_vmcs->vmcs)
3750 return;
3751 loaded_vmcs_clear(loaded_vmcs);
3752 free_vmcs(loaded_vmcs->vmcs);
3753 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003754 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003755}
3756
Sam Ravnborg39959582007-06-01 00:47:13 -07003757static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003758{
3759 int cpu;
3760
Zachary Amsden3230bb42009-09-29 11:38:37 -10003761 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003762 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003763 per_cpu(vmxarea, cpu) = NULL;
3764 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003765}
3766
Bandan Dasfe2b2012014-04-21 15:20:14 -04003767static void init_vmcs_shadow_fields(void)
3768{
3769 int i, j;
3770
3771 /* No checks for read only fields yet */
3772
3773 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3774 switch (shadow_read_write_fields[i]) {
3775 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003776 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003777 continue;
3778 break;
3779 default:
3780 break;
3781 }
3782
3783 if (j < i)
3784 shadow_read_write_fields[j] =
3785 shadow_read_write_fields[i];
3786 j++;
3787 }
3788 max_shadow_read_write_fields = j;
3789
3790 /* shadowed fields guest access without vmexit */
3791 for (i = 0; i < max_shadow_read_write_fields; i++) {
3792 clear_bit(shadow_read_write_fields[i],
3793 vmx_vmwrite_bitmap);
3794 clear_bit(shadow_read_write_fields[i],
3795 vmx_vmread_bitmap);
3796 }
3797 for (i = 0; i < max_shadow_read_only_fields; i++)
3798 clear_bit(shadow_read_only_fields[i],
3799 vmx_vmread_bitmap);
3800}
3801
Avi Kivity6aa8b732006-12-10 02:21:36 -08003802static __init int alloc_kvm_area(void)
3803{
3804 int cpu;
3805
Zachary Amsden3230bb42009-09-29 11:38:37 -10003806 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003807 struct vmcs *vmcs;
3808
3809 vmcs = alloc_vmcs_cpu(cpu);
3810 if (!vmcs) {
3811 free_kvm_area();
3812 return -ENOMEM;
3813 }
3814
3815 per_cpu(vmxarea, cpu) = vmcs;
3816 }
3817 return 0;
3818}
3819
Gleb Natapov14168782013-01-21 15:36:49 +02003820static bool emulation_required(struct kvm_vcpu *vcpu)
3821{
3822 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3823}
3824
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003825static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003826 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003827{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003828 if (!emulate_invalid_guest_state) {
3829 /*
3830 * CS and SS RPL should be equal during guest entry according
3831 * to VMX spec, but in reality it is not always so. Since vcpu
3832 * is in the middle of the transition from real mode to
3833 * protected mode it is safe to assume that RPL 0 is a good
3834 * default value.
3835 */
3836 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003837 save->selector &= ~SEGMENT_RPL_MASK;
3838 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003839 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003840 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003841 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003842}
3843
3844static void enter_pmode(struct kvm_vcpu *vcpu)
3845{
3846 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003847 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003848
Gleb Natapovd99e4152012-12-20 16:57:45 +02003849 /*
3850 * Update real mode segment cache. It may be not up-to-date if sement
3851 * register was written while vcpu was in a guest mode.
3852 */
3853 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3854 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3855 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3856 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3857 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3858 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3859
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003860 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003861
Avi Kivity2fb92db2011-04-27 19:42:18 +03003862 vmx_segment_cache_clear(vmx);
3863
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003864 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003865
3866 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003867 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3868 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003869 vmcs_writel(GUEST_RFLAGS, flags);
3870
Rusty Russell66aee912007-07-17 23:34:16 +10003871 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3872 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003873
3874 update_exception_bitmap(vcpu);
3875
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003876 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3877 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3878 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3879 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3880 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3881 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003882}
3883
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003884static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003885{
Mathias Krause772e0312012-08-30 01:30:19 +02003886 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003887 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003888
Gleb Natapovd99e4152012-12-20 16:57:45 +02003889 var.dpl = 0x3;
3890 if (seg == VCPU_SREG_CS)
3891 var.type = 0x3;
3892
3893 if (!emulate_invalid_guest_state) {
3894 var.selector = var.base >> 4;
3895 var.base = var.base & 0xffff0;
3896 var.limit = 0xffff;
3897 var.g = 0;
3898 var.db = 0;
3899 var.present = 1;
3900 var.s = 1;
3901 var.l = 0;
3902 var.unusable = 0;
3903 var.type = 0x3;
3904 var.avl = 0;
3905 if (save->base & 0xf)
3906 printk_once(KERN_WARNING "kvm: segment base is not "
3907 "paragraph aligned when entering "
3908 "protected mode (seg=%d)", seg);
3909 }
3910
3911 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05003912 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003913 vmcs_write32(sf->limit, var.limit);
3914 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003915}
3916
3917static void enter_rmode(struct kvm_vcpu *vcpu)
3918{
3919 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003920 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003921
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003922 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3923 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3924 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3925 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3926 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003927 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3928 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003929
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003930 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003931
Gleb Natapov776e58e2011-03-13 12:34:27 +02003932 /*
3933 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003934 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003935 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003936 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003937 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3938 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003939
Avi Kivity2fb92db2011-04-27 19:42:18 +03003940 vmx_segment_cache_clear(vmx);
3941
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003942 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003943 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003944 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3945
3946 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003947 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003948
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003949 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003950
3951 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003952 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003953 update_exception_bitmap(vcpu);
3954
Gleb Natapovd99e4152012-12-20 16:57:45 +02003955 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3956 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3957 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3958 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3959 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3960 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003961
Eddie Dong8668a3c2007-10-10 14:26:45 +08003962 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003963}
3964
Amit Shah401d10d2009-02-20 22:53:37 +05303965static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3966{
3967 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003968 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3969
3970 if (!msr)
3971 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303972
Avi Kivity44ea2b12009-09-06 15:55:37 +03003973 /*
3974 * Force kernel_gs_base reloading before EFER changes, as control
3975 * of this msr depends on is_long_mode().
3976 */
3977 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003978 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303979 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003980 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303981 msr->data = efer;
3982 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003983 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303984
3985 msr->data = efer & ~EFER_LME;
3986 }
3987 setup_msrs(vmx);
3988}
3989
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003990#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003991
3992static void enter_lmode(struct kvm_vcpu *vcpu)
3993{
3994 u32 guest_tr_ar;
3995
Avi Kivity2fb92db2011-04-27 19:42:18 +03003996 vmx_segment_cache_clear(to_vmx(vcpu));
3997
Avi Kivity6aa8b732006-12-10 02:21:36 -08003998 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003999 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004000 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4001 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004002 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004003 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4004 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004005 }
Avi Kivityda38f432010-07-06 11:30:49 +03004006 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004007}
4008
4009static void exit_lmode(struct kvm_vcpu *vcpu)
4010{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004011 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004012 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004013}
4014
4015#endif
4016
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004017static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004018{
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004019 if (enable_ept) {
4020 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4021 return;
Peter Feiner995f00a2017-06-30 17:26:32 -07004022 ept_sync_context(construct_eptp(vcpu, vcpu->arch.mmu.root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07004023 } else {
4024 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004025 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004026}
4027
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004028static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
4029{
4030 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
4031}
4032
Jim Mattsonfb6c8192017-03-16 13:53:59 -07004033static void vmx_flush_tlb_ept_only(struct kvm_vcpu *vcpu)
4034{
4035 if (enable_ept)
4036 vmx_flush_tlb(vcpu);
4037}
4038
Avi Kivitye8467fd2009-12-29 18:43:06 +02004039static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4040{
4041 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4042
4043 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4044 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4045}
4046
Avi Kivityaff48ba2010-12-05 18:56:11 +02004047static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4048{
4049 if (enable_ept && is_paging(vcpu))
4050 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4051 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4052}
4053
Anthony Liguori25c4c272007-04-27 09:29:21 +03004054static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004055{
Avi Kivityfc78f512009-12-07 12:16:48 +02004056 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4057
4058 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4059 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004060}
4061
Sheng Yang14394422008-04-28 12:24:45 +08004062static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4063{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004064 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4065
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004066 if (!test_bit(VCPU_EXREG_PDPTR,
4067 (unsigned long *)&vcpu->arch.regs_dirty))
4068 return;
4069
Sheng Yang14394422008-04-28 12:24:45 +08004070 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004071 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4072 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4073 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4074 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004075 }
4076}
4077
Avi Kivity8f5d5492009-05-31 18:41:29 +03004078static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4079{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004080 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4081
Avi Kivity8f5d5492009-05-31 18:41:29 +03004082 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004083 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4084 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4085 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4086 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004087 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004088
4089 __set_bit(VCPU_EXREG_PDPTR,
4090 (unsigned long *)&vcpu->arch.regs_avail);
4091 __set_bit(VCPU_EXREG_PDPTR,
4092 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004093}
4094
David Matlack38991522016-11-29 18:14:08 -08004095static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4096{
4097 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4098 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4099 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4100
4101 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
4102 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4103 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4104 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4105
4106 return fixed_bits_valid(val, fixed0, fixed1);
4107}
4108
4109static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4110{
4111 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4112 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4113
4114 return fixed_bits_valid(val, fixed0, fixed1);
4115}
4116
4117static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4118{
4119 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
4120 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;
4121
4122 return fixed_bits_valid(val, fixed0, fixed1);
4123}
4124
4125/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4126#define nested_guest_cr4_valid nested_cr4_valid
4127#define nested_host_cr4_valid nested_cr4_valid
4128
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004129static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004130
4131static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4132 unsigned long cr0,
4133 struct kvm_vcpu *vcpu)
4134{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004135 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4136 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004137 if (!(cr0 & X86_CR0_PG)) {
4138 /* From paging/starting to nonpaging */
4139 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004140 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004141 (CPU_BASED_CR3_LOAD_EXITING |
4142 CPU_BASED_CR3_STORE_EXITING));
4143 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004144 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004145 } else if (!is_paging(vcpu)) {
4146 /* From nonpaging to paging */
4147 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004148 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004149 ~(CPU_BASED_CR3_LOAD_EXITING |
4150 CPU_BASED_CR3_STORE_EXITING));
4151 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004152 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004153 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004154
4155 if (!(cr0 & X86_CR0_WP))
4156 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004157}
4158
Avi Kivity6aa8b732006-12-10 02:21:36 -08004159static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4160{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004161 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004162 unsigned long hw_cr0;
4163
Gleb Natapov50378782013-02-04 16:00:28 +02004164 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004165 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004166 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004167 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004168 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004169
Gleb Natapov218e7632013-01-21 15:36:45 +02004170 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4171 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004172
Gleb Natapov218e7632013-01-21 15:36:45 +02004173 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4174 enter_rmode(vcpu);
4175 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004176
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004177#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004178 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004179 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004180 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004181 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004182 exit_lmode(vcpu);
4183 }
4184#endif
4185
Avi Kivity089d0342009-03-23 18:26:32 +02004186 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08004187 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4188
Avi Kivity6aa8b732006-12-10 02:21:36 -08004189 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004190 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004191 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004192
4193 /* depends on vcpu->arch.cr0 to be set to a new value */
4194 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004195}
4196
Peter Feiner995f00a2017-06-30 17:26:32 -07004197static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08004198{
4199 u64 eptp;
4200
4201 /* TODO write the value reading from MSR */
4202 eptp = VMX_EPT_DEFAULT_MT |
4203 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Peter Feiner995f00a2017-06-30 17:26:32 -07004204 if (enable_ept_ad_bits &&
4205 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
Xudong Haob38f9932012-05-28 19:33:36 +08004206 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004207 eptp |= (root_hpa & PAGE_MASK);
4208
4209 return eptp;
4210}
4211
Avi Kivity6aa8b732006-12-10 02:21:36 -08004212static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4213{
Sheng Yang14394422008-04-28 12:24:45 +08004214 unsigned long guest_cr3;
4215 u64 eptp;
4216
4217 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004218 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07004219 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08004220 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004221 if (is_paging(vcpu) || is_guest_mode(vcpu))
4222 guest_cr3 = kvm_read_cr3(vcpu);
4223 else
4224 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02004225 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004226 }
4227
Sheng Yang2384d2b2008-01-17 15:14:33 +08004228 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004229 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004230}
4231
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004232static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004233{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004234 /*
4235 * Pass through host's Machine Check Enable value to hw_cr4, which
4236 * is in force while we are in guest mode. Do not let guests control
4237 * this bit, even if host CR4.MCE == 0.
4238 */
4239 unsigned long hw_cr4 =
4240 (cr4_read_shadow() & X86_CR4_MCE) |
4241 (cr4 & ~X86_CR4_MCE) |
4242 (to_vmx(vcpu)->rmode.vm86_active ?
4243 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004244
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004245 if (cr4 & X86_CR4_VMXE) {
4246 /*
4247 * To use VMXON (and later other VMX instructions), a guest
4248 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4249 * So basically the check on whether to allow nested VMX
4250 * is here.
4251 */
4252 if (!nested_vmx_allowed(vcpu))
4253 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004254 }
David Matlack38991522016-11-29 18:14:08 -08004255
4256 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004257 return 1;
4258
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004259 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004260 if (enable_ept) {
4261 if (!is_paging(vcpu)) {
4262 hw_cr4 &= ~X86_CR4_PAE;
4263 hw_cr4 |= X86_CR4_PSE;
4264 } else if (!(cr4 & X86_CR4_PAE)) {
4265 hw_cr4 &= ~X86_CR4_PAE;
4266 }
4267 }
Sheng Yang14394422008-04-28 12:24:45 +08004268
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004269 if (!enable_unrestricted_guest && !is_paging(vcpu))
4270 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004271 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4272 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4273 * to be manually disabled when guest switches to non-paging
4274 * mode.
4275 *
4276 * If !enable_unrestricted_guest, the CPU is always running
4277 * with CR0.PG=1 and CR4 needs to be modified.
4278 * If enable_unrestricted_guest, the CPU automatically
4279 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004280 */
Huaitong Handdba2622016-03-22 16:51:15 +08004281 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004282
Sheng Yang14394422008-04-28 12:24:45 +08004283 vmcs_writel(CR4_READ_SHADOW, cr4);
4284 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004285 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004286}
4287
Avi Kivity6aa8b732006-12-10 02:21:36 -08004288static void vmx_get_segment(struct kvm_vcpu *vcpu,
4289 struct kvm_segment *var, int seg)
4290{
Avi Kivitya9179492011-01-03 14:28:52 +02004291 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004292 u32 ar;
4293
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004294 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004295 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004296 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004297 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004298 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004299 var->base = vmx_read_guest_seg_base(vmx, seg);
4300 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4301 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004302 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004303 var->base = vmx_read_guest_seg_base(vmx, seg);
4304 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4305 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4306 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004307 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004308 var->type = ar & 15;
4309 var->s = (ar >> 4) & 1;
4310 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004311 /*
4312 * Some userspaces do not preserve unusable property. Since usable
4313 * segment has to be present according to VMX spec we can use present
4314 * property to amend userspace bug by making unusable segment always
4315 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4316 * segment as unusable.
4317 */
4318 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004319 var->avl = (ar >> 12) & 1;
4320 var->l = (ar >> 13) & 1;
4321 var->db = (ar >> 14) & 1;
4322 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004323}
4324
Avi Kivitya9179492011-01-03 14:28:52 +02004325static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4326{
Avi Kivitya9179492011-01-03 14:28:52 +02004327 struct kvm_segment s;
4328
4329 if (to_vmx(vcpu)->rmode.vm86_active) {
4330 vmx_get_segment(vcpu, &s, seg);
4331 return s.base;
4332 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004333 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004334}
4335
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004336static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004337{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004338 struct vcpu_vmx *vmx = to_vmx(vcpu);
4339
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004340 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004341 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004342 else {
4343 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004344 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004345 }
Avi Kivity69c73022011-03-07 15:26:44 +02004346}
4347
Avi Kivity653e3102007-05-07 10:55:37 +03004348static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004349{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004350 u32 ar;
4351
Avi Kivityf0495f92012-06-07 17:06:10 +03004352 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004353 ar = 1 << 16;
4354 else {
4355 ar = var->type & 15;
4356 ar |= (var->s & 1) << 4;
4357 ar |= (var->dpl & 3) << 5;
4358 ar |= (var->present & 1) << 7;
4359 ar |= (var->avl & 1) << 12;
4360 ar |= (var->l & 1) << 13;
4361 ar |= (var->db & 1) << 14;
4362 ar |= (var->g & 1) << 15;
4363 }
Avi Kivity653e3102007-05-07 10:55:37 +03004364
4365 return ar;
4366}
4367
4368static void vmx_set_segment(struct kvm_vcpu *vcpu,
4369 struct kvm_segment *var, int seg)
4370{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004371 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004372 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004373
Avi Kivity2fb92db2011-04-27 19:42:18 +03004374 vmx_segment_cache_clear(vmx);
4375
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004376 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4377 vmx->rmode.segs[seg] = *var;
4378 if (seg == VCPU_SREG_TR)
4379 vmcs_write16(sf->selector, var->selector);
4380 else if (var->s)
4381 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004382 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004383 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004384
Avi Kivity653e3102007-05-07 10:55:37 +03004385 vmcs_writel(sf->base, var->base);
4386 vmcs_write32(sf->limit, var->limit);
4387 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004388
4389 /*
4390 * Fix the "Accessed" bit in AR field of segment registers for older
4391 * qemu binaries.
4392 * IA32 arch specifies that at the time of processor reset the
4393 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004394 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004395 * state vmexit when "unrestricted guest" mode is turned on.
4396 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4397 * tree. Newer qemu binaries with that qemu fix would not need this
4398 * kvm hack.
4399 */
4400 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004401 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004402
Gleb Natapovf924d662012-12-12 19:10:55 +02004403 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004404
4405out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004406 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004407}
4408
Avi Kivity6aa8b732006-12-10 02:21:36 -08004409static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4410{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004411 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004412
4413 *db = (ar >> 14) & 1;
4414 *l = (ar >> 13) & 1;
4415}
4416
Gleb Natapov89a27f42010-02-16 10:51:48 +02004417static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004418{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004419 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4420 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004421}
4422
Gleb Natapov89a27f42010-02-16 10:51:48 +02004423static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004424{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004425 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4426 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004427}
4428
Gleb Natapov89a27f42010-02-16 10:51:48 +02004429static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004430{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004431 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4432 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004433}
4434
Gleb Natapov89a27f42010-02-16 10:51:48 +02004435static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004436{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004437 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4438 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004439}
4440
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004441static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4442{
4443 struct kvm_segment var;
4444 u32 ar;
4445
4446 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004447 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004448 if (seg == VCPU_SREG_CS)
4449 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004450 ar = vmx_segment_access_rights(&var);
4451
4452 if (var.base != (var.selector << 4))
4453 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004454 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004455 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004456 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004457 return false;
4458
4459 return true;
4460}
4461
4462static bool code_segment_valid(struct kvm_vcpu *vcpu)
4463{
4464 struct kvm_segment cs;
4465 unsigned int cs_rpl;
4466
4467 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004468 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004469
Avi Kivity1872a3f2009-01-04 23:26:52 +02004470 if (cs.unusable)
4471 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004472 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004473 return false;
4474 if (!cs.s)
4475 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004476 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004477 if (cs.dpl > cs_rpl)
4478 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004479 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004480 if (cs.dpl != cs_rpl)
4481 return false;
4482 }
4483 if (!cs.present)
4484 return false;
4485
4486 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4487 return true;
4488}
4489
4490static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4491{
4492 struct kvm_segment ss;
4493 unsigned int ss_rpl;
4494
4495 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004496 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004497
Avi Kivity1872a3f2009-01-04 23:26:52 +02004498 if (ss.unusable)
4499 return true;
4500 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004501 return false;
4502 if (!ss.s)
4503 return false;
4504 if (ss.dpl != ss_rpl) /* DPL != RPL */
4505 return false;
4506 if (!ss.present)
4507 return false;
4508
4509 return true;
4510}
4511
4512static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4513{
4514 struct kvm_segment var;
4515 unsigned int rpl;
4516
4517 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004518 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004519
Avi Kivity1872a3f2009-01-04 23:26:52 +02004520 if (var.unusable)
4521 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004522 if (!var.s)
4523 return false;
4524 if (!var.present)
4525 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004526 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004527 if (var.dpl < rpl) /* DPL < RPL */
4528 return false;
4529 }
4530
4531 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4532 * rights flags
4533 */
4534 return true;
4535}
4536
4537static bool tr_valid(struct kvm_vcpu *vcpu)
4538{
4539 struct kvm_segment tr;
4540
4541 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4542
Avi Kivity1872a3f2009-01-04 23:26:52 +02004543 if (tr.unusable)
4544 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004545 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004546 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004547 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004548 return false;
4549 if (!tr.present)
4550 return false;
4551
4552 return true;
4553}
4554
4555static bool ldtr_valid(struct kvm_vcpu *vcpu)
4556{
4557 struct kvm_segment ldtr;
4558
4559 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4560
Avi Kivity1872a3f2009-01-04 23:26:52 +02004561 if (ldtr.unusable)
4562 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004563 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004564 return false;
4565 if (ldtr.type != 2)
4566 return false;
4567 if (!ldtr.present)
4568 return false;
4569
4570 return true;
4571}
4572
4573static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4574{
4575 struct kvm_segment cs, ss;
4576
4577 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4578 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4579
Nadav Amitb32a9912015-03-29 16:33:04 +03004580 return ((cs.selector & SEGMENT_RPL_MASK) ==
4581 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004582}
4583
4584/*
4585 * Check if guest state is valid. Returns true if valid, false if
4586 * not.
4587 * We assume that registers are always usable
4588 */
4589static bool guest_state_valid(struct kvm_vcpu *vcpu)
4590{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004591 if (enable_unrestricted_guest)
4592 return true;
4593
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004594 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004595 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004596 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4597 return false;
4598 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4599 return false;
4600 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4601 return false;
4602 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4603 return false;
4604 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4605 return false;
4606 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4607 return false;
4608 } else {
4609 /* protected mode guest state checks */
4610 if (!cs_ss_rpl_check(vcpu))
4611 return false;
4612 if (!code_segment_valid(vcpu))
4613 return false;
4614 if (!stack_segment_valid(vcpu))
4615 return false;
4616 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4617 return false;
4618 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4619 return false;
4620 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4621 return false;
4622 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4623 return false;
4624 if (!tr_valid(vcpu))
4625 return false;
4626 if (!ldtr_valid(vcpu))
4627 return false;
4628 }
4629 /* TODO:
4630 * - Add checks on RIP
4631 * - Add checks on RFLAGS
4632 */
4633
4634 return true;
4635}
4636
Jim Mattson5fa99cb2017-07-06 16:33:07 -07004637static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
4638{
4639 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
4640}
4641
Mike Dayd77c26f2007-10-08 09:02:08 -04004642static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004643{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004644 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004645 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004646 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004647
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004648 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004649 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004650 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4651 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004652 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004653 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004654 r = kvm_write_guest_page(kvm, fn++, &data,
4655 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004656 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004657 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004658 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4659 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004660 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004661 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4662 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004663 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004664 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004665 r = kvm_write_guest_page(kvm, fn, &data,
4666 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4667 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004668out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004669 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004670 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004671}
4672
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004673static int init_rmode_identity_map(struct kvm *kvm)
4674{
Tang Chenf51770e2014-09-16 18:41:59 +08004675 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004676 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004677 u32 tmp;
4678
Avi Kivity089d0342009-03-23 18:26:32 +02004679 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004680 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004681
4682 /* Protect kvm->arch.ept_identity_pagetable_done. */
4683 mutex_lock(&kvm->slots_lock);
4684
Tang Chenf51770e2014-09-16 18:41:59 +08004685 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004686 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004687
Sheng Yangb927a3c2009-07-21 10:42:48 +08004688 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004689
4690 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004691 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004692 goto out2;
4693
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004694 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004695 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4696 if (r < 0)
4697 goto out;
4698 /* Set up identity-mapping pagetable for EPT in real mode */
4699 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4700 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4701 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4702 r = kvm_write_guest_page(kvm, identity_map_pfn,
4703 &tmp, i * sizeof(tmp), sizeof(tmp));
4704 if (r < 0)
4705 goto out;
4706 }
4707 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004708
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004709out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004710 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004711
4712out2:
4713 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004714 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004715}
4716
Avi Kivity6aa8b732006-12-10 02:21:36 -08004717static void seg_setup(int seg)
4718{
Mathias Krause772e0312012-08-30 01:30:19 +02004719 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004720 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004721
4722 vmcs_write16(sf->selector, 0);
4723 vmcs_writel(sf->base, 0);
4724 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004725 ar = 0x93;
4726 if (seg == VCPU_SREG_CS)
4727 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004728
4729 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004730}
4731
Sheng Yangf78e0e22007-10-29 09:40:42 +08004732static int alloc_apic_access_page(struct kvm *kvm)
4733{
Xiao Guangrong44841412012-09-07 14:14:20 +08004734 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004735 int r = 0;
4736
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004737 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004738 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004739 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004740 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4741 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004742 if (r)
4743 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004744
Tang Chen73a6d942014-09-11 13:38:00 +08004745 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004746 if (is_error_page(page)) {
4747 r = -EFAULT;
4748 goto out;
4749 }
4750
Tang Chenc24ae0d2014-09-24 15:57:58 +08004751 /*
4752 * Do not pin the page in memory, so that memory hot-unplug
4753 * is able to migrate it.
4754 */
4755 put_page(page);
4756 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004757out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004758 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004759 return r;
4760}
4761
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004762static int alloc_identity_pagetable(struct kvm *kvm)
4763{
Tang Chena255d472014-09-16 18:41:58 +08004764 /* Called with kvm->slots_lock held. */
4765
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004766 int r = 0;
4767
Tang Chena255d472014-09-16 18:41:58 +08004768 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4769
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004770 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4771 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004772
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004773 return r;
4774}
4775
Wanpeng Li991e7a02015-09-16 17:30:05 +08004776static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004777{
4778 int vpid;
4779
Avi Kivity919818a2009-03-23 18:01:29 +02004780 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004781 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004782 spin_lock(&vmx_vpid_lock);
4783 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004784 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004785 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004786 else
4787 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004788 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004789 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004790}
4791
Wanpeng Li991e7a02015-09-16 17:30:05 +08004792static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004793{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004794 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004795 return;
4796 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004797 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004798 spin_unlock(&vmx_vpid_lock);
4799}
4800
Yang Zhang8d146952013-01-25 10:18:50 +08004801#define MSR_TYPE_R 1
4802#define MSR_TYPE_W 2
4803static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4804 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004805{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004806 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004807
4808 if (!cpu_has_vmx_msr_bitmap())
4809 return;
4810
4811 /*
4812 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4813 * have the write-low and read-high bitmap offsets the wrong way round.
4814 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4815 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004816 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004817 if (type & MSR_TYPE_R)
4818 /* read-low */
4819 __clear_bit(msr, msr_bitmap + 0x000 / f);
4820
4821 if (type & MSR_TYPE_W)
4822 /* write-low */
4823 __clear_bit(msr, msr_bitmap + 0x800 / f);
4824
Sheng Yang25c5f222008-03-28 13:18:56 +08004825 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4826 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004827 if (type & MSR_TYPE_R)
4828 /* read-high */
4829 __clear_bit(msr, msr_bitmap + 0x400 / f);
4830
4831 if (type & MSR_TYPE_W)
4832 /* write-high */
4833 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4834
4835 }
4836}
4837
Wincy Vanf2b93282015-02-03 23:56:03 +08004838/*
4839 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4840 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4841 */
4842static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4843 unsigned long *msr_bitmap_nested,
4844 u32 msr, int type)
4845{
4846 int f = sizeof(unsigned long);
4847
4848 if (!cpu_has_vmx_msr_bitmap()) {
4849 WARN_ON(1);
4850 return;
4851 }
4852
4853 /*
4854 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4855 * have the write-low and read-high bitmap offsets the wrong way round.
4856 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4857 */
4858 if (msr <= 0x1fff) {
4859 if (type & MSR_TYPE_R &&
4860 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4861 /* read-low */
4862 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4863
4864 if (type & MSR_TYPE_W &&
4865 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4866 /* write-low */
4867 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4868
4869 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4870 msr &= 0x1fff;
4871 if (type & MSR_TYPE_R &&
4872 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4873 /* read-high */
4874 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4875
4876 if (type & MSR_TYPE_W &&
4877 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4878 /* write-high */
4879 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4880
4881 }
4882}
4883
Avi Kivity58972972009-02-24 22:26:47 +02004884static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4885{
4886 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004887 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4888 msr, MSR_TYPE_R | MSR_TYPE_W);
4889 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4890 msr, MSR_TYPE_R | MSR_TYPE_W);
4891}
4892
Radim Krčmář2e69f862016-09-29 22:41:32 +02004893static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004894{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004895 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08004896 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004897 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004898 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004899 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004900 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004901 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004902 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004903 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004904 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004905 }
Avi Kivity58972972009-02-24 22:26:47 +02004906}
4907
Andrey Smetanind62caab2015-11-10 15:36:33 +03004908static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004909{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004910 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004911}
4912
David Hildenbrand6342c502017-01-25 11:58:58 +01004913static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08004914{
4915 struct vcpu_vmx *vmx = to_vmx(vcpu);
4916 int max_irr;
4917 void *vapic_page;
4918 u16 status;
4919
4920 if (vmx->nested.pi_desc &&
4921 vmx->nested.pi_pending) {
4922 vmx->nested.pi_pending = false;
4923 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
David Hildenbrand6342c502017-01-25 11:58:58 +01004924 return;
Wincy Van705699a2015-02-03 23:58:17 +08004925
4926 max_irr = find_last_bit(
4927 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4928
4929 if (max_irr == 256)
David Hildenbrand6342c502017-01-25 11:58:58 +01004930 return;
Wincy Van705699a2015-02-03 23:58:17 +08004931
4932 vapic_page = kmap(vmx->nested.virtual_apic_page);
Wincy Van705699a2015-02-03 23:58:17 +08004933 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4934 kunmap(vmx->nested.virtual_apic_page);
4935
4936 status = vmcs_read16(GUEST_INTR_STATUS);
4937 if ((u8)max_irr > ((u8)status & 0xff)) {
4938 status &= ~0xff;
4939 status |= (u8)max_irr;
4940 vmcs_write16(GUEST_INTR_STATUS, status);
4941 }
4942 }
Wincy Van705699a2015-02-03 23:58:17 +08004943}
4944
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004945static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4946{
4947#ifdef CONFIG_SMP
4948 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004949 struct vcpu_vmx *vmx = to_vmx(vcpu);
4950
4951 /*
4952 * Currently, we don't support urgent interrupt,
4953 * all interrupts are recognized as non-urgent
4954 * interrupt, so we cannot post interrupts when
4955 * 'SN' is set.
4956 *
4957 * If the vcpu is in guest mode, it means it is
4958 * running instead of being scheduled out and
4959 * waiting in the run queue, and that's the only
4960 * case when 'SN' is set currently, warning if
4961 * 'SN' is set.
4962 */
4963 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4964
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004965 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4966 POSTED_INTR_VECTOR);
4967 return true;
4968 }
4969#endif
4970 return false;
4971}
4972
Wincy Van705699a2015-02-03 23:58:17 +08004973static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4974 int vector)
4975{
4976 struct vcpu_vmx *vmx = to_vmx(vcpu);
4977
4978 if (is_guest_mode(vcpu) &&
4979 vector == vmx->nested.posted_intr_nv) {
4980 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004981 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004982 /*
4983 * If a posted intr is not recognized by hardware,
4984 * we will accomplish it in the next vmentry.
4985 */
4986 vmx->nested.pi_pending = true;
4987 kvm_make_request(KVM_REQ_EVENT, vcpu);
4988 return 0;
4989 }
4990 return -1;
4991}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004992/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004993 * Send interrupt to vcpu via posted interrupt way.
4994 * 1. If target vcpu is running(non-root mode), send posted interrupt
4995 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4996 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4997 * interrupt from PIR in next vmentry.
4998 */
4999static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5000{
5001 struct vcpu_vmx *vmx = to_vmx(vcpu);
5002 int r;
5003
Wincy Van705699a2015-02-03 23:58:17 +08005004 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5005 if (!r)
5006 return;
5007
Yang Zhanga20ed542013-04-11 19:25:15 +08005008 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5009 return;
5010
Paolo Bonzinib95234c2016-12-19 13:57:33 +01005011 /* If a previous notification has sent the IPI, nothing to do. */
5012 if (pi_test_and_set_on(&vmx->pi_desc))
5013 return;
5014
5015 if (!kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08005016 kvm_vcpu_kick(vcpu);
5017}
5018
Avi Kivity6aa8b732006-12-10 02:21:36 -08005019/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005020 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5021 * will not change in the lifetime of the guest.
5022 * Note that host-state that does change is set elsewhere. E.g., host-state
5023 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5024 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005025static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005026{
5027 u32 low32, high32;
5028 unsigned long tmpl;
5029 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005030 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005031
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005032 cr0 = read_cr0();
5033 WARN_ON(cr0 & X86_CR0_TS);
5034 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005035
5036 /*
5037 * Save the most likely value for this task's CR3 in the VMCS.
5038 * We can't use __get_current_cr3_fast() because we're not atomic.
5039 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07005040 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005041 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
5042 vmx->host_state.vmcs_host_cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005043
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005044 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005045 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005046 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
5047 vmx->host_state.vmcs_host_cr4 = cr4;
5048
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005049 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005050#ifdef CONFIG_X86_64
5051 /*
5052 * Load null selectors, so we can avoid reloading them in
5053 * __vmx_load_host_state(), in case userspace uses the null selectors
5054 * too (the expected case).
5055 */
5056 vmcs_write16(HOST_DS_SELECTOR, 0);
5057 vmcs_write16(HOST_ES_SELECTOR, 0);
5058#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005059 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5060 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005061#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005062 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5063 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5064
5065 native_store_idt(&dt);
5066 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005067 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005068
Avi Kivity83287ea422012-09-16 15:10:57 +03005069 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005070
5071 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5072 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5073 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5074 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5075
5076 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5077 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5078 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5079 }
5080}
5081
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005082static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5083{
5084 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5085 if (enable_ept)
5086 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005087 if (is_guest_mode(&vmx->vcpu))
5088 vmx->vcpu.arch.cr4_guest_owned_bits &=
5089 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005090 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5091}
5092
Yang Zhang01e439b2013-04-11 19:25:12 +08005093static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5094{
5095 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5096
Andrey Smetanind62caab2015-11-10 15:36:33 +03005097 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005098 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07005099 /* Enable the preemption timer dynamically */
5100 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005101 return pin_based_exec_ctrl;
5102}
5103
Andrey Smetanind62caab2015-11-10 15:36:33 +03005104static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5105{
5106 struct vcpu_vmx *vmx = to_vmx(vcpu);
5107
5108 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005109 if (cpu_has_secondary_exec_ctrls()) {
5110 if (kvm_vcpu_apicv_active(vcpu))
5111 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5112 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5113 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5114 else
5115 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5116 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5117 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5118 }
5119
5120 if (cpu_has_vmx_msr_bitmap())
5121 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005122}
5123
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005124static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5125{
5126 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005127
5128 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5129 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5130
Paolo Bonzini35754c92015-07-29 12:05:37 +02005131 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005132 exec_control &= ~CPU_BASED_TPR_SHADOW;
5133#ifdef CONFIG_X86_64
5134 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5135 CPU_BASED_CR8_LOAD_EXITING;
5136#endif
5137 }
5138 if (!enable_ept)
5139 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5140 CPU_BASED_CR3_LOAD_EXITING |
5141 CPU_BASED_INVLPG_EXITING;
5142 return exec_control;
5143}
5144
5145static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
5146{
5147 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02005148 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005149 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5150 if (vmx->vpid == 0)
5151 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5152 if (!enable_ept) {
5153 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5154 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005155 /* Enable INVPCID for non-ept guests may cause performance regression. */
5156 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005157 }
5158 if (!enable_unrestricted_guest)
5159 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5160 if (!ple_gap)
5161 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03005162 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005163 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5164 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005165 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005166 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5167 (handle_vmptrld).
5168 We can NOT enable shadow_vmcs here because we don't have yet
5169 a current VMCS12
5170 */
5171 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005172
5173 if (!enable_pml)
5174 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005175
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005176 return exec_control;
5177}
5178
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005179static void ept_set_mmio_spte_mask(void)
5180{
5181 /*
5182 * EPT Misconfigurations can be generated if the value of bits 2:0
5183 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005184 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07005185 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
5186 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005187}
5188
Wanpeng Lif53cd632014-12-02 19:14:58 +08005189#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005190/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005191 * Sets up the vmcs for emulated real mode.
5192 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005193static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005194{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005195#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005196 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005197#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005198 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005199
Avi Kivity6aa8b732006-12-10 02:21:36 -08005200 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005201 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5202 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005203
Abel Gordon4607c2d2013-04-18 14:35:55 +03005204 if (enable_shadow_vmcs) {
5205 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5206 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5207 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005208 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005209 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005210
Avi Kivity6aa8b732006-12-10 02:21:36 -08005211 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5212
Avi Kivity6aa8b732006-12-10 02:21:36 -08005213 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005214 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005215 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005216
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005217 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005218
Dan Williamsdfa169b2016-06-02 11:17:24 -07005219 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005220 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5221 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005222 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005223
Andrey Smetanind62caab2015-11-10 15:36:33 +03005224 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005225 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5226 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5227 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5228 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5229
5230 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005231
Li RongQing0bcf2612015-12-03 13:29:34 +08005232 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005233 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005234 }
5235
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005236 if (ple_gap) {
5237 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005238 vmx->ple_window = ple_window;
5239 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005240 }
5241
Xiao Guangrongc3707952011-07-12 03:28:04 +08005242 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5243 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005244 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5245
Avi Kivity9581d442010-10-19 16:46:55 +02005246 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5247 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005248 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005249#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005250 rdmsrl(MSR_FS_BASE, a);
5251 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5252 rdmsrl(MSR_GS_BASE, a);
5253 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5254#else
5255 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5256 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5257#endif
5258
Eddie Dong2cc51562007-05-21 07:28:09 +03005259 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5260 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005261 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005262 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005263 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005264
Radim Krčmář74545702015-04-27 15:11:25 +02005265 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5266 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005267
Paolo Bonzini03916db2014-07-24 14:21:57 +02005268 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005269 u32 index = vmx_msr_index[i];
5270 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005271 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005272
5273 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5274 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005275 if (wrmsr_safe(index, data_low, data_high) < 0)
5276 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005277 vmx->guest_msrs[j].index = i;
5278 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005279 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005280 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005281 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005282
Gleb Natapov2961e8762013-11-25 15:37:13 +02005283
5284 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005285
5286 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005287 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005288
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005289 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
5290 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
5291
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005292 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005293
Wanpeng Lif53cd632014-12-02 19:14:58 +08005294 if (vmx_xsaves_supported())
5295 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5296
Peter Feiner4e595162016-07-07 14:49:58 -07005297 if (enable_pml) {
5298 ASSERT(vmx->pml_pg);
5299 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5300 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5301 }
5302
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005303 return 0;
5304}
5305
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005306static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005307{
5308 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005309 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005310 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005311
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005312 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005313
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005314 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005315 kvm_set_cr8(vcpu, 0);
5316
5317 if (!init_event) {
5318 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5319 MSR_IA32_APICBASE_ENABLE;
5320 if (kvm_vcpu_is_reset_bsp(vcpu))
5321 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5322 apic_base_msr.host_initiated = true;
5323 kvm_set_apic_base(vcpu, &apic_base_msr);
5324 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005325
Avi Kivity2fb92db2011-04-27 19:42:18 +03005326 vmx_segment_cache_clear(vmx);
5327
Avi Kivity5706be02008-08-20 15:07:31 +03005328 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005329 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005330 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005331
5332 seg_setup(VCPU_SREG_DS);
5333 seg_setup(VCPU_SREG_ES);
5334 seg_setup(VCPU_SREG_FS);
5335 seg_setup(VCPU_SREG_GS);
5336 seg_setup(VCPU_SREG_SS);
5337
5338 vmcs_write16(GUEST_TR_SELECTOR, 0);
5339 vmcs_writel(GUEST_TR_BASE, 0);
5340 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5341 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5342
5343 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5344 vmcs_writel(GUEST_LDTR_BASE, 0);
5345 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5346 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5347
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005348 if (!init_event) {
5349 vmcs_write32(GUEST_SYSENTER_CS, 0);
5350 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5351 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5352 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5353 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005354
5355 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005356 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005357
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005358 vmcs_writel(GUEST_GDTR_BASE, 0);
5359 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5360
5361 vmcs_writel(GUEST_IDTR_BASE, 0);
5362 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5363
Anthony Liguori443381a2010-12-06 10:53:38 -06005364 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005365 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005366 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005367
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005368 setup_msrs(vmx);
5369
Avi Kivity6aa8b732006-12-10 02:21:36 -08005370 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5371
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005372 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005373 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005374 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005375 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005376 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005377 vmcs_write32(TPR_THRESHOLD, 0);
5378 }
5379
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005380 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005381
Andrey Smetanind62caab2015-11-10 15:36:33 +03005382 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005383 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5384
Sheng Yang2384d2b2008-01-17 15:14:33 +08005385 if (vmx->vpid != 0)
5386 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5387
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005388 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005389 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005390 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005391 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005392 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005393
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005394 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005395
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005396 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005397}
5398
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005399/*
5400 * In nested virtualization, check if L1 asked to exit on external interrupts.
5401 * For most existing hypervisors, this will always return true.
5402 */
5403static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5404{
5405 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5406 PIN_BASED_EXT_INTR_MASK;
5407}
5408
Bandan Das77b0f5d2014-04-19 18:17:45 -04005409/*
5410 * In nested virtualization, check if L1 has set
5411 * VM_EXIT_ACK_INTR_ON_EXIT
5412 */
5413static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5414{
5415 return get_vmcs12(vcpu)->vm_exit_controls &
5416 VM_EXIT_ACK_INTR_ON_EXIT;
5417}
5418
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005419static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5420{
5421 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5422 PIN_BASED_NMI_EXITING;
5423}
5424
Jan Kiszkac9a79532014-03-07 20:03:15 +01005425static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005426{
Paolo Bonzini47c01522016-12-19 11:44:07 +01005427 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5428 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005429}
5430
Jan Kiszkac9a79532014-03-07 20:03:15 +01005431static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005432{
Paolo Bonzini2c828782017-03-27 14:37:28 +02005433 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01005434 enable_irq_window(vcpu);
5435 return;
5436 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005437
Paolo Bonzini47c01522016-12-19 11:44:07 +01005438 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5439 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005440}
5441
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005442static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005443{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005444 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005445 uint32_t intr;
5446 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005447
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005448 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005449
Avi Kivityfa89a812008-09-01 15:57:51 +03005450 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005451 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005452 int inc_eip = 0;
5453 if (vcpu->arch.interrupt.soft)
5454 inc_eip = vcpu->arch.event_exit_inst_len;
5455 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005456 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005457 return;
5458 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005459 intr = irq | INTR_INFO_VALID_MASK;
5460 if (vcpu->arch.interrupt.soft) {
5461 intr |= INTR_TYPE_SOFT_INTR;
5462 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5463 vmx->vcpu.arch.event_exit_inst_len);
5464 } else
5465 intr |= INTR_TYPE_EXT_INTR;
5466 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005467}
5468
Sheng Yangf08864b2008-05-15 18:23:25 +08005469static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5470{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005471 struct vcpu_vmx *vmx = to_vmx(vcpu);
5472
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005473 if (!is_guest_mode(vcpu)) {
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005474 ++vcpu->stat.nmi_injections;
5475 vmx->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005476 }
5477
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005478 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005479 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005480 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005481 return;
5482 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005483
Sheng Yangf08864b2008-05-15 18:23:25 +08005484 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5485 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005486}
5487
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005488static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5489{
Avi Kivity9d58b932011-03-07 16:52:07 +02005490 if (to_vmx(vcpu)->nmi_known_unmasked)
5491 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005492 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005493}
5494
5495static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5496{
5497 struct vcpu_vmx *vmx = to_vmx(vcpu);
5498
Paolo Bonzini2c828782017-03-27 14:37:28 +02005499 vmx->nmi_known_unmasked = !masked;
5500 if (masked)
5501 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5502 GUEST_INTR_STATE_NMI);
5503 else
5504 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5505 GUEST_INTR_STATE_NMI);
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005506}
5507
Jan Kiszka2505dc92013-04-14 12:12:47 +02005508static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5509{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005510 if (to_vmx(vcpu)->nested.nested_run_pending)
5511 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005512
Jan Kiszka2505dc92013-04-14 12:12:47 +02005513 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5514 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5515 | GUEST_INTR_STATE_NMI));
5516}
5517
Gleb Natapov78646122009-03-23 12:12:11 +02005518static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5519{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005520 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5521 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005522 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5523 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005524}
5525
Izik Eiduscbc94022007-10-25 00:29:55 +02005526static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5527{
5528 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005529
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005530 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5531 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005532 if (ret)
5533 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005534 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005535 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005536}
5537
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005538static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005539{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005540 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005541 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005542 /*
5543 * Update instruction length as we may reinject the exception
5544 * from user space while in guest debugging mode.
5545 */
5546 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5547 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005548 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005549 return false;
5550 /* fall through */
5551 case DB_VECTOR:
5552 if (vcpu->guest_debug &
5553 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5554 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005555 /* fall through */
5556 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005557 case OF_VECTOR:
5558 case BR_VECTOR:
5559 case UD_VECTOR:
5560 case DF_VECTOR:
5561 case SS_VECTOR:
5562 case GP_VECTOR:
5563 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005564 return true;
5565 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005566 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005567 return false;
5568}
5569
5570static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5571 int vec, u32 err_code)
5572{
5573 /*
5574 * Instruction with address size override prefix opcode 0x67
5575 * Cause the #SS fault with 0 error code in VM86 mode.
5576 */
5577 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5578 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5579 if (vcpu->arch.halt_request) {
5580 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005581 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005582 }
5583 return 1;
5584 }
5585 return 0;
5586 }
5587
5588 /*
5589 * Forward all other exceptions that are valid in real mode.
5590 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5591 * the required debugging infrastructure rework.
5592 */
5593 kvm_queue_exception(vcpu, vec);
5594 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005595}
5596
Andi Kleena0861c02009-06-08 17:37:09 +08005597/*
5598 * Trigger machine check on the host. We assume all the MSRs are already set up
5599 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5600 * We pass a fake environment to the machine check handler because we want
5601 * the guest to be always treated like user space, no matter what context
5602 * it used internally.
5603 */
5604static void kvm_machine_check(void)
5605{
5606#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5607 struct pt_regs regs = {
5608 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5609 .flags = X86_EFLAGS_IF,
5610 };
5611
5612 do_machine_check(&regs, 0);
5613#endif
5614}
5615
Avi Kivity851ba692009-08-24 11:10:17 +03005616static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005617{
5618 /* already handled by vcpu_run */
5619 return 1;
5620}
5621
Avi Kivity851ba692009-08-24 11:10:17 +03005622static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005623{
Avi Kivity1155f762007-11-22 11:30:47 +02005624 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005625 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005626 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005627 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005628 u32 vect_info;
5629 enum emulation_result er;
5630
Avi Kivity1155f762007-11-22 11:30:47 +02005631 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005632 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005633
Andi Kleena0861c02009-06-08 17:37:09 +08005634 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005635 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005636
Jim Mattsonef85b672016-12-12 11:01:37 -08005637 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02005638 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005639
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005640 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005641 if (is_guest_mode(vcpu)) {
5642 kvm_queue_exception(vcpu, UD_VECTOR);
5643 return 1;
5644 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005645 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005646 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005647 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005648 return 1;
5649 }
5650
Avi Kivity6aa8b732006-12-10 02:21:36 -08005651 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005652 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005653 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005654
5655 /*
5656 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5657 * MMIO, it is better to report an internal error.
5658 * See the comments in vmx_handle_exit.
5659 */
5660 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5661 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5662 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5663 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005664 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005665 vcpu->run->internal.data[0] = vect_info;
5666 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005667 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005668 return 0;
5669 }
5670
Avi Kivity6aa8b732006-12-10 02:21:36 -08005671 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005672 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005673 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005674 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005675 trace_kvm_page_fault(cr2, error_code);
5676
Gleb Natapov3298b752009-05-11 13:35:46 +03005677 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005678 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005679 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005680 }
5681
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005682 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005683
5684 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5685 return handle_rmode_exception(vcpu, ex_no, error_code);
5686
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005687 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005688 case AC_VECTOR:
5689 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5690 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005691 case DB_VECTOR:
5692 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5693 if (!(vcpu->guest_debug &
5694 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005695 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005696 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005697 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5698 skip_emulated_instruction(vcpu);
5699
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005700 kvm_queue_exception(vcpu, DB_VECTOR);
5701 return 1;
5702 }
5703 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5704 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5705 /* fall through */
5706 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005707 /*
5708 * Update instruction length as we may reinject #BP from
5709 * user space while in guest debugging mode. Reading it for
5710 * #DB as well causes no harm, it is not used in that case.
5711 */
5712 vmx->vcpu.arch.event_exit_inst_len =
5713 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005714 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005715 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005716 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5717 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005718 break;
5719 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005720 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5721 kvm_run->ex.exception = ex_no;
5722 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005723 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005724 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005725 return 0;
5726}
5727
Avi Kivity851ba692009-08-24 11:10:17 +03005728static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005729{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005730 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005731 return 1;
5732}
5733
Avi Kivity851ba692009-08-24 11:10:17 +03005734static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005735{
Avi Kivity851ba692009-08-24 11:10:17 +03005736 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005737 return 0;
5738}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005739
Avi Kivity851ba692009-08-24 11:10:17 +03005740static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005741{
He, Qingbfdaab02007-09-12 14:18:28 +08005742 unsigned long exit_qualification;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005743 int size, in, string, ret;
Avi Kivity039576c2007-03-20 12:46:50 +02005744 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005745
He, Qingbfdaab02007-09-12 14:18:28 +08005746 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005747 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005748 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005749
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005750 ++vcpu->stat.io_exits;
5751
5752 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005753 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005754
5755 port = exit_qualification >> 16;
5756 size = (exit_qualification & 7) + 1;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005757
Kyle Huey6affcbe2016-11-29 12:40:40 -08005758 ret = kvm_skip_emulated_instruction(vcpu);
5759
5760 /*
5761 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
5762 * KVM_EXIT_DEBUG here.
5763 */
5764 return kvm_fast_pio_out(vcpu, size, port) && ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005765}
5766
Ingo Molnar102d8322007-02-19 14:37:47 +02005767static void
5768vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5769{
5770 /*
5771 * Patch in the VMCALL instruction:
5772 */
5773 hypercall[0] = 0x0f;
5774 hypercall[1] = 0x01;
5775 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005776}
5777
Guo Chao0fa06072012-06-28 15:16:19 +08005778/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005779static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5780{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005781 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005782 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5783 unsigned long orig_val = val;
5784
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005785 /*
5786 * We get here when L2 changed cr0 in a way that did not change
5787 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005788 * but did change L0 shadowed bits. So we first calculate the
5789 * effective cr0 value that L1 would like to write into the
5790 * hardware. It consists of the L2-owned bits from the new
5791 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005792 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005793 val = (val & ~vmcs12->cr0_guest_host_mask) |
5794 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5795
David Matlack38991522016-11-29 18:14:08 -08005796 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005797 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005798
5799 if (kvm_set_cr0(vcpu, val))
5800 return 1;
5801 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005802 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005803 } else {
5804 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08005805 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005806 return 1;
David Matlack38991522016-11-29 18:14:08 -08005807
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005808 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005809 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005810}
5811
5812static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5813{
5814 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005815 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5816 unsigned long orig_val = val;
5817
5818 /* analogously to handle_set_cr0 */
5819 val = (val & ~vmcs12->cr4_guest_host_mask) |
5820 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5821 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005822 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005823 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005824 return 0;
5825 } else
5826 return kvm_set_cr4(vcpu, val);
5827}
5828
Avi Kivity851ba692009-08-24 11:10:17 +03005829static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005830{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005831 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005832 int cr;
5833 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005834 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005835 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005836
He, Qingbfdaab02007-09-12 14:18:28 +08005837 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005838 cr = exit_qualification & 15;
5839 reg = (exit_qualification >> 8) & 15;
5840 switch ((exit_qualification >> 4) & 3) {
5841 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005842 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005843 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005844 switch (cr) {
5845 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005846 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005847 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005848 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005849 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005850 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005851 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005852 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005853 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005854 case 8: {
5855 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005856 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005857 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005858 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005859 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08005860 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005861 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005862 return ret;
5863 /*
5864 * TODO: we might be squashing a
5865 * KVM_GUESTDBG_SINGLESTEP-triggered
5866 * KVM_EXIT_DEBUG here.
5867 */
Avi Kivity851ba692009-08-24 11:10:17 +03005868 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005869 return 0;
5870 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005871 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005872 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005873 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005874 WARN_ONCE(1, "Guest should always own CR0.TS");
5875 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02005876 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08005877 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005878 case 1: /*mov from cr*/
5879 switch (cr) {
5880 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005881 val = kvm_read_cr3(vcpu);
5882 kvm_register_write(vcpu, reg, val);
5883 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005884 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005885 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005886 val = kvm_get_cr8(vcpu);
5887 kvm_register_write(vcpu, reg, val);
5888 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005889 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005890 }
5891 break;
5892 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005893 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005894 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005895 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005896
Kyle Huey6affcbe2016-11-29 12:40:40 -08005897 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005898 default:
5899 break;
5900 }
Avi Kivity851ba692009-08-24 11:10:17 +03005901 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005902 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005903 (int)(exit_qualification >> 4) & 3, cr);
5904 return 0;
5905}
5906
Avi Kivity851ba692009-08-24 11:10:17 +03005907static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005908{
He, Qingbfdaab02007-09-12 14:18:28 +08005909 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005910 int dr, dr7, reg;
5911
5912 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5913 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5914
5915 /* First, if DR does not exist, trigger UD */
5916 if (!kvm_require_dr(vcpu, dr))
5917 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005918
Jan Kiszkaf2483412010-01-20 18:20:20 +01005919 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005920 if (!kvm_require_cpl(vcpu, 0))
5921 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005922 dr7 = vmcs_readl(GUEST_DR7);
5923 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005924 /*
5925 * As the vm-exit takes precedence over the debug trap, we
5926 * need to emulate the latter, either for the host or the
5927 * guest debugging itself.
5928 */
5929 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005930 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005931 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005932 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005933 vcpu->run->debug.arch.exception = DB_VECTOR;
5934 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005935 return 0;
5936 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005937 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005938 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005939 kvm_queue_exception(vcpu, DB_VECTOR);
5940 return 1;
5941 }
5942 }
5943
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005944 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005945 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5946 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005947
5948 /*
5949 * No more DR vmexits; force a reload of the debug registers
5950 * and reenter on this instruction. The next vmexit will
5951 * retrieve the full state of the debug registers.
5952 */
5953 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5954 return 1;
5955 }
5956
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005957 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5958 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005959 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005960
5961 if (kvm_get_dr(vcpu, dr, &val))
5962 return 1;
5963 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005964 } else
Nadav Amit57773922014-06-18 17:19:23 +03005965 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005966 return 1;
5967
Kyle Huey6affcbe2016-11-29 12:40:40 -08005968 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005969}
5970
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005971static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5972{
5973 return vcpu->arch.dr6;
5974}
5975
5976static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5977{
5978}
5979
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005980static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5981{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005982 get_debugreg(vcpu->arch.db[0], 0);
5983 get_debugreg(vcpu->arch.db[1], 1);
5984 get_debugreg(vcpu->arch.db[2], 2);
5985 get_debugreg(vcpu->arch.db[3], 3);
5986 get_debugreg(vcpu->arch.dr6, 6);
5987 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5988
5989 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01005990 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005991}
5992
Gleb Natapov020df072010-04-13 10:05:23 +03005993static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5994{
5995 vmcs_writel(GUEST_DR7, val);
5996}
5997
Avi Kivity851ba692009-08-24 11:10:17 +03005998static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005999{
Kyle Huey6a908b62016-11-29 12:40:37 -08006000 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006001}
6002
Avi Kivity851ba692009-08-24 11:10:17 +03006003static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006004{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006005 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006006 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006007
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006008 msr_info.index = ecx;
6009 msr_info.host_initiated = false;
6010 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006011 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006012 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006013 return 1;
6014 }
6015
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006016 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006017
Avi Kivity6aa8b732006-12-10 02:21:36 -08006018 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006019 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6020 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006021 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006022}
6023
Avi Kivity851ba692009-08-24 11:10:17 +03006024static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006025{
Will Auld8fe8ab42012-11-29 12:42:12 -08006026 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006027 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6028 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6029 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006030
Will Auld8fe8ab42012-11-29 12:42:12 -08006031 msr.data = data;
6032 msr.index = ecx;
6033 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006034 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006035 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006036 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006037 return 1;
6038 }
6039
Avi Kivity59200272010-01-25 19:47:02 +02006040 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006041 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006042}
6043
Avi Kivity851ba692009-08-24 11:10:17 +03006044static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006045{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01006046 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006047 return 1;
6048}
6049
Avi Kivity851ba692009-08-24 11:10:17 +03006050static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006051{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006052 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6053 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006054
Avi Kivity3842d132010-07-27 12:30:24 +03006055 kvm_make_request(KVM_REQ_EVENT, vcpu);
6056
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006057 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006058 return 1;
6059}
6060
Avi Kivity851ba692009-08-24 11:10:17 +03006061static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006062{
Avi Kivityd3bef152007-06-05 15:53:05 +03006063 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006064}
6065
Avi Kivity851ba692009-08-24 11:10:17 +03006066static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006067{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006068 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006069}
6070
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006071static int handle_invd(struct kvm_vcpu *vcpu)
6072{
Andre Przywara51d8b662010-12-21 11:12:02 +01006073 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006074}
6075
Avi Kivity851ba692009-08-24 11:10:17 +03006076static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006077{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006078 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006079
6080 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006081 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006082}
6083
Avi Kivityfee84b02011-11-10 14:57:25 +02006084static int handle_rdpmc(struct kvm_vcpu *vcpu)
6085{
6086 int err;
6087
6088 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006089 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006090}
6091
Avi Kivity851ba692009-08-24 11:10:17 +03006092static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006093{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006094 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006095}
6096
Dexuan Cui2acf9232010-06-10 11:27:12 +08006097static int handle_xsetbv(struct kvm_vcpu *vcpu)
6098{
6099 u64 new_bv = kvm_read_edx_eax(vcpu);
6100 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6101
6102 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006103 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006104 return 1;
6105}
6106
Wanpeng Lif53cd632014-12-02 19:14:58 +08006107static int handle_xsaves(struct kvm_vcpu *vcpu)
6108{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006109 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006110 WARN(1, "this should never happen\n");
6111 return 1;
6112}
6113
6114static int handle_xrstors(struct kvm_vcpu *vcpu)
6115{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006116 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006117 WARN(1, "this should never happen\n");
6118 return 1;
6119}
6120
Avi Kivity851ba692009-08-24 11:10:17 +03006121static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006122{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006123 if (likely(fasteoi)) {
6124 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6125 int access_type, offset;
6126
6127 access_type = exit_qualification & APIC_ACCESS_TYPE;
6128 offset = exit_qualification & APIC_ACCESS_OFFSET;
6129 /*
6130 * Sane guest uses MOV to write EOI, with written value
6131 * not cared. So make a short-circuit here by avoiding
6132 * heavy instruction emulation.
6133 */
6134 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6135 (offset == APIC_EOI)) {
6136 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006137 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006138 }
6139 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006140 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006141}
6142
Yang Zhangc7c9c562013-01-25 10:18:51 +08006143static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6144{
6145 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6146 int vector = exit_qualification & 0xff;
6147
6148 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6149 kvm_apic_set_eoi_accelerated(vcpu, vector);
6150 return 1;
6151}
6152
Yang Zhang83d4c282013-01-25 10:18:49 +08006153static int handle_apic_write(struct kvm_vcpu *vcpu)
6154{
6155 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6156 u32 offset = exit_qualification & 0xfff;
6157
6158 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6159 kvm_apic_write_nodecode(vcpu, offset);
6160 return 1;
6161}
6162
Avi Kivity851ba692009-08-24 11:10:17 +03006163static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006164{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006165 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006166 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006167 bool has_error_code = false;
6168 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006169 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006170 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006171
6172 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006173 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006174 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006175
6176 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6177
6178 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006179 if (reason == TASK_SWITCH_GATE && idt_v) {
6180 switch (type) {
6181 case INTR_TYPE_NMI_INTR:
6182 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006183 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006184 break;
6185 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006186 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006187 kvm_clear_interrupt_queue(vcpu);
6188 break;
6189 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006190 if (vmx->idt_vectoring_info &
6191 VECTORING_INFO_DELIVER_CODE_MASK) {
6192 has_error_code = true;
6193 error_code =
6194 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6195 }
6196 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006197 case INTR_TYPE_SOFT_EXCEPTION:
6198 kvm_clear_exception_queue(vcpu);
6199 break;
6200 default:
6201 break;
6202 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006203 }
Izik Eidus37817f22008-03-24 23:14:53 +02006204 tss_selector = exit_qualification;
6205
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006206 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6207 type != INTR_TYPE_EXT_INTR &&
6208 type != INTR_TYPE_NMI_INTR))
6209 skip_emulated_instruction(vcpu);
6210
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006211 if (kvm_task_switch(vcpu, tss_selector,
6212 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6213 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006214 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6215 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6216 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006217 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006218 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006219
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006220 /*
6221 * TODO: What about debug traps on tss switch?
6222 * Are we supposed to inject them and update dr6?
6223 */
6224
6225 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006226}
6227
Avi Kivity851ba692009-08-24 11:10:17 +03006228static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006229{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006230 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006231 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006232 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006233
Sheng Yangf9c617f2009-03-25 10:08:52 +08006234 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006235
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006236 /*
6237 * EPT violation happened while executing iret from NMI,
6238 * "blocked by NMI" bit has to be set before next VM entry.
6239 * There are errata that may cause this bit to not be set:
6240 * AAK134, BY25.
6241 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006242 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006243 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006244 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6245
Sheng Yang14394422008-04-28 12:24:45 +08006246 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006247 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006248
Junaid Shahid27959a42016-12-06 16:46:10 -08006249 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006250 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08006251 ? PFERR_USER_MASK : 0;
6252 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006253 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08006254 ? PFERR_WRITE_MASK : 0;
6255 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006256 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08006257 ? PFERR_FETCH_MASK : 0;
6258 /* ept page table entry is present? */
6259 error_code |= (exit_qualification &
6260 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
6261 EPT_VIOLATION_EXECUTABLE))
6262 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006263
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01006264 vcpu->arch.gpa_available = true;
Yang Zhang25d92082013-08-06 12:00:32 +03006265 vcpu->arch.exit_qualification = exit_qualification;
6266
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006267 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006268}
6269
Avi Kivity851ba692009-08-24 11:10:17 +03006270static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006271{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006272 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006273 gpa_t gpa;
6274
6275 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006276 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08006277 trace_kvm_fast_mmio(gpa);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006278 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006279 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006280
Paolo Bonzini450869d2015-11-04 13:41:21 +01006281 ret = handle_mmio_page_fault(vcpu, gpa, true);
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01006282 vcpu->arch.gpa_available = true;
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006283 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006284 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6285 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006286
6287 if (unlikely(ret == RET_MMIO_PF_INVALID))
6288 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6289
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006290 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006291 return 1;
6292
6293 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006294 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006295
Avi Kivity851ba692009-08-24 11:10:17 +03006296 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6297 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006298
6299 return 0;
6300}
6301
Avi Kivity851ba692009-08-24 11:10:17 +03006302static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006303{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006304 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6305 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08006306 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006307 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006308
6309 return 1;
6310}
6311
Mohammed Gamal80ced182009-09-01 12:48:18 +02006312static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006313{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006314 struct vcpu_vmx *vmx = to_vmx(vcpu);
6315 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006316 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006317 u32 cpu_exec_ctrl;
6318 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006319 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006320
6321 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6322 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006323
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006324 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006325 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006326 return handle_interrupt_window(&vmx->vcpu);
6327
Radim Krčmář72875d8a2017-04-26 22:32:19 +02006328 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006329 return 1;
6330
Gleb Natapov991eebf2013-04-11 12:10:51 +03006331 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006332
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006333 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006334 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006335 ret = 0;
6336 goto out;
6337 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006338
Avi Kivityde5f70e2012-06-12 20:22:28 +03006339 if (err != EMULATE_DONE) {
6340 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6341 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6342 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006343 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006344 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006345
Gleb Natapov8d76c492013-05-08 18:38:44 +03006346 if (vcpu->arch.halt_request) {
6347 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006348 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006349 goto out;
6350 }
6351
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006352 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006353 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006354 if (need_resched())
6355 schedule();
6356 }
6357
Mohammed Gamal80ced182009-09-01 12:48:18 +02006358out:
6359 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006360}
6361
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006362static int __grow_ple_window(int val)
6363{
6364 if (ple_window_grow < 1)
6365 return ple_window;
6366
6367 val = min(val, ple_window_actual_max);
6368
6369 if (ple_window_grow < ple_window)
6370 val *= ple_window_grow;
6371 else
6372 val += ple_window_grow;
6373
6374 return val;
6375}
6376
6377static int __shrink_ple_window(int val, int modifier, int minimum)
6378{
6379 if (modifier < 1)
6380 return ple_window;
6381
6382 if (modifier < ple_window)
6383 val /= modifier;
6384 else
6385 val -= modifier;
6386
6387 return max(val, minimum);
6388}
6389
6390static void grow_ple_window(struct kvm_vcpu *vcpu)
6391{
6392 struct vcpu_vmx *vmx = to_vmx(vcpu);
6393 int old = vmx->ple_window;
6394
6395 vmx->ple_window = __grow_ple_window(old);
6396
6397 if (vmx->ple_window != old)
6398 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006399
6400 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006401}
6402
6403static void shrink_ple_window(struct kvm_vcpu *vcpu)
6404{
6405 struct vcpu_vmx *vmx = to_vmx(vcpu);
6406 int old = vmx->ple_window;
6407
6408 vmx->ple_window = __shrink_ple_window(old,
6409 ple_window_shrink, ple_window);
6410
6411 if (vmx->ple_window != old)
6412 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006413
6414 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006415}
6416
6417/*
6418 * ple_window_actual_max is computed to be one grow_ple_window() below
6419 * ple_window_max. (See __grow_ple_window for the reason.)
6420 * This prevents overflows, because ple_window_max is int.
6421 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6422 * this process.
6423 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6424 */
6425static void update_ple_window_actual_max(void)
6426{
6427 ple_window_actual_max =
6428 __shrink_ple_window(max(ple_window_max, ple_window),
6429 ple_window_grow, INT_MIN);
6430}
6431
Feng Wubf9f6ac2015-09-18 22:29:55 +08006432/*
6433 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6434 */
6435static void wakeup_handler(void)
6436{
6437 struct kvm_vcpu *vcpu;
6438 int cpu = smp_processor_id();
6439
6440 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6441 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6442 blocked_vcpu_list) {
6443 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6444
6445 if (pi_test_on(pi_desc) == 1)
6446 kvm_vcpu_kick(vcpu);
6447 }
6448 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6449}
6450
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006451void vmx_enable_tdp(void)
6452{
6453 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
6454 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
6455 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
6456 0ull, VMX_EPT_EXECUTABLE_MASK,
6457 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Peter Feiner995f00a2017-06-30 17:26:32 -07006458 VMX_EPT_RWX_MASK);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006459
6460 ept_set_mmio_spte_mask();
6461 kvm_enable_tdp();
6462}
6463
Tiejun Chenf2c76482014-10-28 10:14:47 +08006464static __init int hardware_setup(void)
6465{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006466 int r = -ENOMEM, i, msr;
6467
6468 rdmsrl_safe(MSR_EFER, &host_efer);
6469
6470 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6471 kvm_define_shared_msr(i, vmx_msr_index[i]);
6472
Radim Krčmář23611332016-09-29 22:41:33 +02006473 for (i = 0; i < VMX_BITMAP_NR; i++) {
6474 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6475 if (!vmx_bitmap[i])
6476 goto out;
6477 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006478
6479 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006480 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6481 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6482
6483 /*
6484 * Allow direct access to the PC debug port (it is often used for I/O
6485 * delays, but the vmexits simply slow things down).
6486 */
6487 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6488 clear_bit(0x80, vmx_io_bitmap_a);
6489
6490 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6491
6492 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6493 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6494
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006495 if (setup_vmcs_config(&vmcs_config) < 0) {
6496 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006497 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006498 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006499
6500 if (boot_cpu_has(X86_FEATURE_NX))
6501 kvm_enable_efer_bits(EFER_NX);
6502
Wanpeng Li08d839c2017-03-23 05:30:08 -07006503 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
6504 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08006505 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07006506
Tiejun Chenf2c76482014-10-28 10:14:47 +08006507 if (!cpu_has_vmx_shadow_vmcs())
6508 enable_shadow_vmcs = 0;
6509 if (enable_shadow_vmcs)
6510 init_vmcs_shadow_fields();
6511
6512 if (!cpu_has_vmx_ept() ||
6513 !cpu_has_vmx_ept_4levels()) {
6514 enable_ept = 0;
6515 enable_unrestricted_guest = 0;
6516 enable_ept_ad_bits = 0;
6517 }
6518
Wanpeng Lifce6ac42017-05-11 02:58:56 -07006519 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006520 enable_ept_ad_bits = 0;
6521
6522 if (!cpu_has_vmx_unrestricted_guest())
6523 enable_unrestricted_guest = 0;
6524
Paolo Bonziniad15a292015-01-30 16:18:49 +01006525 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006526 flexpriority_enabled = 0;
6527
Paolo Bonziniad15a292015-01-30 16:18:49 +01006528 /*
6529 * set_apic_access_page_addr() is used to reload apic access
6530 * page upon invalidation. No need to do anything if not
6531 * using the APIC_ACCESS_ADDR VMCS field.
6532 */
6533 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006534 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006535
6536 if (!cpu_has_vmx_tpr_shadow())
6537 kvm_x86_ops->update_cr8_intercept = NULL;
6538
6539 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6540 kvm_disable_largepages();
6541
6542 if (!cpu_has_vmx_ple())
6543 ple_gap = 0;
6544
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006545 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08006546 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006547 kvm_x86_ops->sync_pir_to_irr = NULL;
6548 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006549
Haozhong Zhang64903d62015-10-20 15:39:09 +08006550 if (cpu_has_vmx_tsc_scaling()) {
6551 kvm_has_tsc_control = true;
6552 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6553 kvm_tsc_scaling_ratio_frac_bits = 48;
6554 }
6555
Tiejun Chenbaa03522014-12-23 16:21:11 +08006556 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6557 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6558 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6559 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6560 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6561 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006562
Wanpeng Lic63e4562016-09-23 19:17:16 +08006563 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6564 vmx_msr_bitmap_legacy, PAGE_SIZE);
6565 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6566 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006567 memcpy(vmx_msr_bitmap_legacy_x2apic,
6568 vmx_msr_bitmap_legacy, PAGE_SIZE);
6569 memcpy(vmx_msr_bitmap_longmode_x2apic,
6570 vmx_msr_bitmap_longmode, PAGE_SIZE);
6571
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006572 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6573
Radim Krčmář40d83382016-09-29 22:41:31 +02006574 for (msr = 0x800; msr <= 0x8ff; msr++) {
6575 if (msr == 0x839 /* TMCCT */)
6576 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006577 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006578 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006579
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006580 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006581 * TPR reads and writes can be virtualized even if virtual interrupt
6582 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006583 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006584 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6585 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6586
Roman Kagan3ce424e2016-05-18 17:48:20 +03006587 /* EOI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006588 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006589 /* SELF-IPI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006590 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006591
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006592 if (enable_ept)
6593 vmx_enable_tdp();
6594 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08006595 kvm_disable_tdp();
6596
6597 update_ple_window_actual_max();
6598
Kai Huang843e4332015-01-28 10:54:28 +08006599 /*
6600 * Only enable PML when hardware supports PML feature, and both EPT
6601 * and EPT A/D bit features are enabled -- PML depends on them to work.
6602 */
6603 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6604 enable_pml = 0;
6605
6606 if (!enable_pml) {
6607 kvm_x86_ops->slot_enable_log_dirty = NULL;
6608 kvm_x86_ops->slot_disable_log_dirty = NULL;
6609 kvm_x86_ops->flush_log_dirty = NULL;
6610 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6611 }
6612
Yunhong Jiang64672c92016-06-13 14:19:59 -07006613 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6614 u64 vmx_msr;
6615
6616 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6617 cpu_preemption_timer_multi =
6618 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6619 } else {
6620 kvm_x86_ops->set_hv_timer = NULL;
6621 kvm_x86_ops->cancel_hv_timer = NULL;
6622 }
6623
Feng Wubf9f6ac2015-09-18 22:29:55 +08006624 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6625
Ashok Rajc45dcc72016-06-22 14:59:56 +08006626 kvm_mce_cap_supported |= MCG_LMCE_P;
6627
Tiejun Chenf2c76482014-10-28 10:14:47 +08006628 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006629
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006630out:
Radim Krčmář23611332016-09-29 22:41:33 +02006631 for (i = 0; i < VMX_BITMAP_NR; i++)
6632 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006633
6634 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006635}
6636
6637static __exit void hardware_unsetup(void)
6638{
Radim Krčmář23611332016-09-29 22:41:33 +02006639 int i;
6640
6641 for (i = 0; i < VMX_BITMAP_NR; i++)
6642 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006643
Tiejun Chenf2c76482014-10-28 10:14:47 +08006644 free_kvm_area();
6645}
6646
Avi Kivity6aa8b732006-12-10 02:21:36 -08006647/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006648 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6649 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6650 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006651static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006652{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006653 if (ple_gap)
6654 grow_ple_window(vcpu);
6655
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006656 kvm_vcpu_on_spin(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006657 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006658}
6659
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006660static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006661{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006662 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006663}
6664
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006665static int handle_mwait(struct kvm_vcpu *vcpu)
6666{
6667 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6668 return handle_nop(vcpu);
6669}
6670
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006671static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6672{
6673 return 1;
6674}
6675
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006676static int handle_monitor(struct kvm_vcpu *vcpu)
6677{
6678 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6679 return handle_nop(vcpu);
6680}
6681
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006682/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006683 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6684 * We could reuse a single VMCS for all the L2 guests, but we also want the
6685 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6686 * allows keeping them loaded on the processor, and in the future will allow
6687 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6688 * every entry if they never change.
6689 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6690 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6691 *
6692 * The following functions allocate and free a vmcs02 in this pool.
6693 */
6694
6695/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6696static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6697{
6698 struct vmcs02_list *item;
6699 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6700 if (item->vmptr == vmx->nested.current_vmptr) {
6701 list_move(&item->list, &vmx->nested.vmcs02_pool);
6702 return &item->vmcs02;
6703 }
6704
6705 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6706 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006707 item = list_last_entry(&vmx->nested.vmcs02_pool,
6708 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006709 item->vmptr = vmx->nested.current_vmptr;
6710 list_move(&item->list, &vmx->nested.vmcs02_pool);
6711 return &item->vmcs02;
6712 }
6713
6714 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006715 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006716 if (!item)
6717 return NULL;
6718 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006719 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006720 if (!item->vmcs02.vmcs) {
6721 kfree(item);
6722 return NULL;
6723 }
6724 loaded_vmcs_init(&item->vmcs02);
6725 item->vmptr = vmx->nested.current_vmptr;
6726 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6727 vmx->nested.vmcs02_num++;
6728 return &item->vmcs02;
6729}
6730
6731/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6732static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6733{
6734 struct vmcs02_list *item;
6735 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6736 if (item->vmptr == vmptr) {
6737 free_loaded_vmcs(&item->vmcs02);
6738 list_del(&item->list);
6739 kfree(item);
6740 vmx->nested.vmcs02_num--;
6741 return;
6742 }
6743}
6744
6745/*
6746 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006747 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6748 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006749 */
6750static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6751{
6752 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006753
6754 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006755 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006756 /*
6757 * Something will leak if the above WARN triggers. Better than
6758 * a use-after-free.
6759 */
6760 if (vmx->loaded_vmcs == &item->vmcs02)
6761 continue;
6762
6763 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006764 list_del(&item->list);
6765 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006766 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006767 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006768}
6769
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006770/*
6771 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6772 * set the success or error code of an emulated VMX instruction, as specified
6773 * by Vol 2B, VMX Instruction Reference, "Conventions".
6774 */
6775static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6776{
6777 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6778 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6779 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6780}
6781
6782static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6783{
6784 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6785 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6786 X86_EFLAGS_SF | X86_EFLAGS_OF))
6787 | X86_EFLAGS_CF);
6788}
6789
Abel Gordon145c28d2013-04-18 14:36:55 +03006790static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006791 u32 vm_instruction_error)
6792{
6793 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6794 /*
6795 * failValid writes the error number to the current VMCS, which
6796 * can't be done there isn't a current VMCS.
6797 */
6798 nested_vmx_failInvalid(vcpu);
6799 return;
6800 }
6801 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6802 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6803 X86_EFLAGS_SF | X86_EFLAGS_OF))
6804 | X86_EFLAGS_ZF);
6805 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6806 /*
6807 * We don't need to force a shadow sync because
6808 * VM_INSTRUCTION_ERROR is not shadowed
6809 */
6810}
Abel Gordon145c28d2013-04-18 14:36:55 +03006811
Wincy Vanff651cb2014-12-11 08:52:58 +03006812static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6813{
6814 /* TODO: not to reset guest simply here. */
6815 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006816 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006817}
6818
Jan Kiszkaf4124502014-03-07 20:03:13 +01006819static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6820{
6821 struct vcpu_vmx *vmx =
6822 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6823
6824 vmx->nested.preemption_timer_expired = true;
6825 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6826 kvm_vcpu_kick(&vmx->vcpu);
6827
6828 return HRTIMER_NORESTART;
6829}
6830
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006831/*
Bandan Das19677e32014-05-06 02:19:15 -04006832 * Decode the memory-address operand of a vmx instruction, as recorded on an
6833 * exit caused by such an instruction (run by a guest hypervisor).
6834 * On success, returns 0. When the operand is invalid, returns 1 and throws
6835 * #UD or #GP.
6836 */
6837static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6838 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006839 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006840{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006841 gva_t off;
6842 bool exn;
6843 struct kvm_segment s;
6844
Bandan Das19677e32014-05-06 02:19:15 -04006845 /*
6846 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6847 * Execution", on an exit, vmx_instruction_info holds most of the
6848 * addressing components of the operand. Only the displacement part
6849 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6850 * For how an actual address is calculated from all these components,
6851 * refer to Vol. 1, "Operand Addressing".
6852 */
6853 int scaling = vmx_instruction_info & 3;
6854 int addr_size = (vmx_instruction_info >> 7) & 7;
6855 bool is_reg = vmx_instruction_info & (1u << 10);
6856 int seg_reg = (vmx_instruction_info >> 15) & 7;
6857 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6858 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6859 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6860 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6861
6862 if (is_reg) {
6863 kvm_queue_exception(vcpu, UD_VECTOR);
6864 return 1;
6865 }
6866
6867 /* Addr = segment_base + offset */
6868 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006869 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006870 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006871 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006872 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006873 off += kvm_register_read(vcpu, index_reg)<<scaling;
6874 vmx_get_segment(vcpu, &s, seg_reg);
6875 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006876
6877 if (addr_size == 1) /* 32 bit */
6878 *ret &= 0xffffffff;
6879
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006880 /* Checks for #GP/#SS exceptions. */
6881 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006882 if (is_long_mode(vcpu)) {
6883 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6884 * non-canonical form. This is the only check on the memory
6885 * destination for long mode!
6886 */
6887 exn = is_noncanonical_address(*ret);
6888 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006889 /* Protected mode: apply checks for segment validity in the
6890 * following order:
6891 * - segment type check (#GP(0) may be thrown)
6892 * - usability check (#GP(0)/#SS(0))
6893 * - limit check (#GP(0)/#SS(0))
6894 */
6895 if (wr)
6896 /* #GP(0) if the destination operand is located in a
6897 * read-only data segment or any code segment.
6898 */
6899 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6900 else
6901 /* #GP(0) if the source operand is located in an
6902 * execute-only code segment
6903 */
6904 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006905 if (exn) {
6906 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6907 return 1;
6908 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006909 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6910 */
6911 exn = (s.unusable != 0);
6912 /* Protected mode: #GP(0)/#SS(0) if the memory
6913 * operand is outside the segment limit.
6914 */
6915 exn = exn || (off + sizeof(u64) > s.limit);
6916 }
6917 if (exn) {
6918 kvm_queue_exception_e(vcpu,
6919 seg_reg == VCPU_SREG_SS ?
6920 SS_VECTOR : GP_VECTOR,
6921 0);
6922 return 1;
6923 }
6924
Bandan Das19677e32014-05-06 02:19:15 -04006925 return 0;
6926}
6927
Radim Krčmářcbf71272017-05-19 15:48:51 +02006928static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006929{
6930 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04006931 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04006932
6933 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006934 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006935 return 1;
6936
Radim Krčmářcbf71272017-05-19 15:48:51 +02006937 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, vmpointer,
6938 sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04006939 kvm_inject_page_fault(vcpu, &e);
6940 return 1;
6941 }
6942
Bandan Das3573e222014-05-06 02:19:16 -04006943 return 0;
6944}
6945
Jim Mattsone29acc52016-11-30 12:03:43 -08006946static int enter_vmx_operation(struct kvm_vcpu *vcpu)
6947{
6948 struct vcpu_vmx *vmx = to_vmx(vcpu);
6949 struct vmcs *shadow_vmcs;
6950
6951 if (cpu_has_vmx_msr_bitmap()) {
6952 vmx->nested.msr_bitmap =
6953 (unsigned long *)__get_free_page(GFP_KERNEL);
6954 if (!vmx->nested.msr_bitmap)
6955 goto out_msr_bitmap;
6956 }
6957
6958 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
6959 if (!vmx->nested.cached_vmcs12)
6960 goto out_cached_vmcs12;
6961
6962 if (enable_shadow_vmcs) {
6963 shadow_vmcs = alloc_vmcs();
6964 if (!shadow_vmcs)
6965 goto out_shadow_vmcs;
6966 /* mark vmcs as shadow */
6967 shadow_vmcs->revision_id |= (1u << 31);
6968 /* init shadow vmcs */
6969 vmcs_clear(shadow_vmcs);
6970 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
6971 }
6972
6973 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6974 vmx->nested.vmcs02_num = 0;
6975
6976 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6977 HRTIMER_MODE_REL_PINNED);
6978 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6979
6980 vmx->nested.vmxon = true;
6981 return 0;
6982
6983out_shadow_vmcs:
6984 kfree(vmx->nested.cached_vmcs12);
6985
6986out_cached_vmcs12:
6987 free_page((unsigned long)vmx->nested.msr_bitmap);
6988
6989out_msr_bitmap:
6990 return -ENOMEM;
6991}
6992
Bandan Das3573e222014-05-06 02:19:16 -04006993/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006994 * Emulate the VMXON instruction.
6995 * Currently, we just remember that VMX is active, and do not save or even
6996 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6997 * do not currently need to store anything in that guest-allocated memory
6998 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6999 * argument is different from the VMXON pointer (which the spec says they do).
7000 */
7001static int handle_vmon(struct kvm_vcpu *vcpu)
7002{
Jim Mattsone29acc52016-11-30 12:03:43 -08007003 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007004 gpa_t vmptr;
7005 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007006 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007007 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7008 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007009
Jim Mattson70f3aac2017-04-26 08:53:46 -07007010 /*
7011 * The Intel VMX Instruction Reference lists a bunch of bits that are
7012 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
7013 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
7014 * Otherwise, we should fail with #UD. But most faulting conditions
7015 * have already been checked by hardware, prior to the VM-exit for
7016 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
7017 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007018 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07007019 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007020 kvm_queue_exception(vcpu, UD_VECTOR);
7021 return 1;
7022 }
7023
Abel Gordon145c28d2013-04-18 14:36:55 +03007024 if (vmx->nested.vmxon) {
7025 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007026 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007027 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007028
Haozhong Zhang3b840802016-06-22 14:59:54 +08007029 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007030 != VMXON_NEEDED_FEATURES) {
7031 kvm_inject_gp(vcpu, 0);
7032 return 1;
7033 }
7034
Radim Krčmářcbf71272017-05-19 15:48:51 +02007035 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08007036 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007037
7038 /*
7039 * SDM 3: 24.11.5
7040 * The first 4 bytes of VMXON region contain the supported
7041 * VMCS revision identifier
7042 *
7043 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
7044 * which replaces physical address width with 32
7045 */
7046 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7047 nested_vmx_failInvalid(vcpu);
7048 return kvm_skip_emulated_instruction(vcpu);
7049 }
7050
7051 page = nested_get_page(vcpu, vmptr);
7052 if (page == NULL) {
7053 nested_vmx_failInvalid(vcpu);
7054 return kvm_skip_emulated_instruction(vcpu);
7055 }
7056 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
7057 kunmap(page);
7058 nested_release_page_clean(page);
7059 nested_vmx_failInvalid(vcpu);
7060 return kvm_skip_emulated_instruction(vcpu);
7061 }
7062 kunmap(page);
7063 nested_release_page_clean(page);
7064
7065 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08007066 ret = enter_vmx_operation(vcpu);
7067 if (ret)
7068 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007069
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007070 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007071 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007072}
7073
7074/*
7075 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7076 * for running VMX instructions (except VMXON, whose prerequisites are
7077 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07007078 * Note that many of these exceptions have priority over VM exits, so they
7079 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007080 */
7081static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7082{
Jim Mattson70f3aac2017-04-26 08:53:46 -07007083 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007084 kvm_queue_exception(vcpu, UD_VECTOR);
7085 return 0;
7086 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007087 return 1;
7088}
7089
Abel Gordone7953d72013-04-18 14:37:55 +03007090static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7091{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007092 if (vmx->nested.current_vmptr == -1ull)
7093 return;
7094
7095 /* current_vmptr and current_vmcs12 are always set/reset together */
7096 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7097 return;
7098
Abel Gordon012f83c2013-04-18 14:39:25 +03007099 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007100 /* copy to memory all shadowed fields in case
7101 they were modified */
7102 copy_shadow_to_vmcs12(vmx);
7103 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007104 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7105 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007106 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007107 }
Wincy Van705699a2015-02-03 23:58:17 +08007108 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007109
7110 /* Flush VMCS12 to guest memory */
7111 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7112 VMCS12_SIZE);
7113
Abel Gordone7953d72013-04-18 14:37:55 +03007114 kunmap(vmx->nested.current_vmcs12_page);
7115 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007116 vmx->nested.current_vmptr = -1ull;
7117 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007118}
7119
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007120/*
7121 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7122 * just stops using VMX.
7123 */
7124static void free_nested(struct vcpu_vmx *vmx)
7125{
7126 if (!vmx->nested.vmxon)
7127 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007128
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007129 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007130 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007131 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007132 if (vmx->nested.msr_bitmap) {
7133 free_page((unsigned long)vmx->nested.msr_bitmap);
7134 vmx->nested.msr_bitmap = NULL;
7135 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007136 if (enable_shadow_vmcs) {
7137 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7138 free_vmcs(vmx->vmcs01.shadow_vmcs);
7139 vmx->vmcs01.shadow_vmcs = NULL;
7140 }
David Matlack4f2777b2016-07-13 17:16:37 -07007141 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007142 /* Unpin physical memory we referred to in current vmcs02 */
7143 if (vmx->nested.apic_access_page) {
7144 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007145 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007146 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007147 if (vmx->nested.virtual_apic_page) {
7148 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007149 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007150 }
Wincy Van705699a2015-02-03 23:58:17 +08007151 if (vmx->nested.pi_desc_page) {
7152 kunmap(vmx->nested.pi_desc_page);
7153 nested_release_page(vmx->nested.pi_desc_page);
7154 vmx->nested.pi_desc_page = NULL;
7155 vmx->nested.pi_desc = NULL;
7156 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007157
7158 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007159}
7160
7161/* Emulate the VMXOFF instruction */
7162static int handle_vmoff(struct kvm_vcpu *vcpu)
7163{
7164 if (!nested_vmx_check_permission(vcpu))
7165 return 1;
7166 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007167 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007168 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007169}
7170
Nadav Har'El27d6c862011-05-25 23:06:59 +03007171/* Emulate the VMCLEAR instruction */
7172static int handle_vmclear(struct kvm_vcpu *vcpu)
7173{
7174 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08007175 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007176 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007177
7178 if (!nested_vmx_check_permission(vcpu))
7179 return 1;
7180
Radim Krčmářcbf71272017-05-19 15:48:51 +02007181 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007182 return 1;
7183
Radim Krčmářcbf71272017-05-19 15:48:51 +02007184 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7185 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
7186 return kvm_skip_emulated_instruction(vcpu);
7187 }
7188
7189 if (vmptr == vmx->nested.vmxon_ptr) {
7190 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_VMXON_POINTER);
7191 return kvm_skip_emulated_instruction(vcpu);
7192 }
7193
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007194 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007195 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007196
Jim Mattson587d7e722017-03-02 12:41:48 -08007197 kvm_vcpu_write_guest(vcpu,
7198 vmptr + offsetof(struct vmcs12, launch_state),
7199 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007200
7201 nested_free_vmcs02(vmx, vmptr);
7202
Nadav Har'El27d6c862011-05-25 23:06:59 +03007203 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007204 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007205}
7206
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007207static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7208
7209/* Emulate the VMLAUNCH instruction */
7210static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7211{
7212 return nested_vmx_run(vcpu, true);
7213}
7214
7215/* Emulate the VMRESUME instruction */
7216static int handle_vmresume(struct kvm_vcpu *vcpu)
7217{
7218
7219 return nested_vmx_run(vcpu, false);
7220}
7221
Nadav Har'El49f705c2011-05-25 23:08:30 +03007222enum vmcs_field_type {
7223 VMCS_FIELD_TYPE_U16 = 0,
7224 VMCS_FIELD_TYPE_U64 = 1,
7225 VMCS_FIELD_TYPE_U32 = 2,
7226 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7227};
7228
7229static inline int vmcs_field_type(unsigned long field)
7230{
7231 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7232 return VMCS_FIELD_TYPE_U32;
7233 return (field >> 13) & 0x3 ;
7234}
7235
7236static inline int vmcs_field_readonly(unsigned long field)
7237{
7238 return (((field >> 10) & 0x3) == 1);
7239}
7240
7241/*
7242 * Read a vmcs12 field. Since these can have varying lengths and we return
7243 * one type, we chose the biggest type (u64) and zero-extend the return value
7244 * to that size. Note that the caller, handle_vmread, might need to use only
7245 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7246 * 64-bit fields are to be returned).
7247 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007248static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7249 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007250{
7251 short offset = vmcs_field_to_offset(field);
7252 char *p;
7253
7254 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007255 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007256
7257 p = ((char *)(get_vmcs12(vcpu))) + offset;
7258
7259 switch (vmcs_field_type(field)) {
7260 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7261 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007262 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007263 case VMCS_FIELD_TYPE_U16:
7264 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007265 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007266 case VMCS_FIELD_TYPE_U32:
7267 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007268 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007269 case VMCS_FIELD_TYPE_U64:
7270 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007271 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007272 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007273 WARN_ON(1);
7274 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007275 }
7276}
7277
Abel Gordon20b97fe2013-04-18 14:36:25 +03007278
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007279static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7280 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007281 short offset = vmcs_field_to_offset(field);
7282 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7283 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007284 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007285
7286 switch (vmcs_field_type(field)) {
7287 case VMCS_FIELD_TYPE_U16:
7288 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007289 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007290 case VMCS_FIELD_TYPE_U32:
7291 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007292 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007293 case VMCS_FIELD_TYPE_U64:
7294 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007295 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007296 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7297 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007298 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007299 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007300 WARN_ON(1);
7301 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007302 }
7303
7304}
7305
Abel Gordon16f5b902013-04-18 14:38:25 +03007306static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7307{
7308 int i;
7309 unsigned long field;
7310 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007311 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007312 const unsigned long *fields = shadow_read_write_fields;
7313 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007314
Jan Kiszka282da872014-10-08 18:05:39 +02007315 preempt_disable();
7316
Abel Gordon16f5b902013-04-18 14:38:25 +03007317 vmcs_load(shadow_vmcs);
7318
7319 for (i = 0; i < num_fields; i++) {
7320 field = fields[i];
7321 switch (vmcs_field_type(field)) {
7322 case VMCS_FIELD_TYPE_U16:
7323 field_value = vmcs_read16(field);
7324 break;
7325 case VMCS_FIELD_TYPE_U32:
7326 field_value = vmcs_read32(field);
7327 break;
7328 case VMCS_FIELD_TYPE_U64:
7329 field_value = vmcs_read64(field);
7330 break;
7331 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7332 field_value = vmcs_readl(field);
7333 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007334 default:
7335 WARN_ON(1);
7336 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007337 }
7338 vmcs12_write_any(&vmx->vcpu, field, field_value);
7339 }
7340
7341 vmcs_clear(shadow_vmcs);
7342 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007343
7344 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007345}
7346
Abel Gordonc3114422013-04-18 14:38:55 +03007347static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7348{
Mathias Krausec2bae892013-06-26 20:36:21 +02007349 const unsigned long *fields[] = {
7350 shadow_read_write_fields,
7351 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007352 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007353 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007354 max_shadow_read_write_fields,
7355 max_shadow_read_only_fields
7356 };
7357 int i, q;
7358 unsigned long field;
7359 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007360 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007361
7362 vmcs_load(shadow_vmcs);
7363
Mathias Krausec2bae892013-06-26 20:36:21 +02007364 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007365 for (i = 0; i < max_fields[q]; i++) {
7366 field = fields[q][i];
7367 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7368
7369 switch (vmcs_field_type(field)) {
7370 case VMCS_FIELD_TYPE_U16:
7371 vmcs_write16(field, (u16)field_value);
7372 break;
7373 case VMCS_FIELD_TYPE_U32:
7374 vmcs_write32(field, (u32)field_value);
7375 break;
7376 case VMCS_FIELD_TYPE_U64:
7377 vmcs_write64(field, (u64)field_value);
7378 break;
7379 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7380 vmcs_writel(field, (long)field_value);
7381 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007382 default:
7383 WARN_ON(1);
7384 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007385 }
7386 }
7387 }
7388
7389 vmcs_clear(shadow_vmcs);
7390 vmcs_load(vmx->loaded_vmcs->vmcs);
7391}
7392
Nadav Har'El49f705c2011-05-25 23:08:30 +03007393/*
7394 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7395 * used before) all generate the same failure when it is missing.
7396 */
7397static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7398{
7399 struct vcpu_vmx *vmx = to_vmx(vcpu);
7400 if (vmx->nested.current_vmptr == -1ull) {
7401 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007402 return 0;
7403 }
7404 return 1;
7405}
7406
7407static int handle_vmread(struct kvm_vcpu *vcpu)
7408{
7409 unsigned long field;
7410 u64 field_value;
7411 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7412 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7413 gva_t gva = 0;
7414
Kyle Hueyeb277562016-11-29 12:40:39 -08007415 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007416 return 1;
7417
Kyle Huey6affcbe2016-11-29 12:40:40 -08007418 if (!nested_vmx_check_vmcs12(vcpu))
7419 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007420
Nadav Har'El49f705c2011-05-25 23:08:30 +03007421 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007422 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007423 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007424 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007425 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007426 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007427 }
7428 /*
7429 * Now copy part of this value to register or memory, as requested.
7430 * Note that the number of bits actually copied is 32 or 64 depending
7431 * on the guest's mode (32 or 64 bit), not on the given field's length.
7432 */
7433 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007434 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007435 field_value);
7436 } else {
7437 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007438 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007439 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007440 /* _system ok, as hardware has verified cpl=0 */
Nadav Har'El49f705c2011-05-25 23:08:30 +03007441 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7442 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7443 }
7444
7445 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007446 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007447}
7448
7449
7450static int handle_vmwrite(struct kvm_vcpu *vcpu)
7451{
7452 unsigned long field;
7453 gva_t gva;
7454 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7455 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007456 /* The value to write might be 32 or 64 bits, depending on L1's long
7457 * mode, and eventually we need to write that into a field of several
7458 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007459 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007460 * bits into the vmcs12 field.
7461 */
7462 u64 field_value = 0;
7463 struct x86_exception e;
7464
Kyle Hueyeb277562016-11-29 12:40:39 -08007465 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007466 return 1;
7467
Kyle Huey6affcbe2016-11-29 12:40:40 -08007468 if (!nested_vmx_check_vmcs12(vcpu))
7469 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007470
Nadav Har'El49f705c2011-05-25 23:08:30 +03007471 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007472 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007473 (((vmx_instruction_info) >> 3) & 0xf));
7474 else {
7475 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007476 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007477 return 1;
7478 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007479 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007480 kvm_inject_page_fault(vcpu, &e);
7481 return 1;
7482 }
7483 }
7484
7485
Nadav Amit27e6fb52014-06-18 17:19:26 +03007486 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007487 if (vmcs_field_readonly(field)) {
7488 nested_vmx_failValid(vcpu,
7489 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007490 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007491 }
7492
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007493 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007494 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007495 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007496 }
7497
7498 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007499 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007500}
7501
Jim Mattsona8bc2842016-11-30 12:03:44 -08007502static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
7503{
7504 vmx->nested.current_vmptr = vmptr;
7505 if (enable_shadow_vmcs) {
7506 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7507 SECONDARY_EXEC_SHADOW_VMCS);
7508 vmcs_write64(VMCS_LINK_POINTER,
7509 __pa(vmx->vmcs01.shadow_vmcs));
7510 vmx->nested.sync_shadow_vmcs = true;
7511 }
7512}
7513
Nadav Har'El63846662011-05-25 23:07:29 +03007514/* Emulate the VMPTRLD instruction */
7515static int handle_vmptrld(struct kvm_vcpu *vcpu)
7516{
7517 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007518 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007519
7520 if (!nested_vmx_check_permission(vcpu))
7521 return 1;
7522
Radim Krčmářcbf71272017-05-19 15:48:51 +02007523 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007524 return 1;
7525
Radim Krčmářcbf71272017-05-19 15:48:51 +02007526 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7527 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
7528 return kvm_skip_emulated_instruction(vcpu);
7529 }
7530
7531 if (vmptr == vmx->nested.vmxon_ptr) {
7532 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_VMXON_POINTER);
7533 return kvm_skip_emulated_instruction(vcpu);
7534 }
7535
Nadav Har'El63846662011-05-25 23:07:29 +03007536 if (vmx->nested.current_vmptr != vmptr) {
7537 struct vmcs12 *new_vmcs12;
7538 struct page *page;
7539 page = nested_get_page(vcpu, vmptr);
7540 if (page == NULL) {
7541 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007542 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007543 }
7544 new_vmcs12 = kmap(page);
7545 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7546 kunmap(page);
7547 nested_release_page_clean(page);
7548 nested_vmx_failValid(vcpu,
7549 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007550 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007551 }
Nadav Har'El63846662011-05-25 23:07:29 +03007552
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007553 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007554 vmx->nested.current_vmcs12 = new_vmcs12;
7555 vmx->nested.current_vmcs12_page = page;
David Matlack4f2777b2016-07-13 17:16:37 -07007556 /*
7557 * Load VMCS12 from guest memory since it is not already
7558 * cached.
7559 */
7560 memcpy(vmx->nested.cached_vmcs12,
7561 vmx->nested.current_vmcs12, VMCS12_SIZE);
Jim Mattsona8bc2842016-11-30 12:03:44 -08007562 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03007563 }
7564
7565 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007566 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007567}
7568
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007569/* Emulate the VMPTRST instruction */
7570static int handle_vmptrst(struct kvm_vcpu *vcpu)
7571{
7572 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7573 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7574 gva_t vmcs_gva;
7575 struct x86_exception e;
7576
7577 if (!nested_vmx_check_permission(vcpu))
7578 return 1;
7579
7580 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007581 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007582 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007583 /* ok to use *_system, as hardware has verified cpl=0 */
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007584 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7585 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7586 sizeof(u64), &e)) {
7587 kvm_inject_page_fault(vcpu, &e);
7588 return 1;
7589 }
7590 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007591 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007592}
7593
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007594/* Emulate the INVEPT instruction */
7595static int handle_invept(struct kvm_vcpu *vcpu)
7596{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007597 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007598 u32 vmx_instruction_info, types;
7599 unsigned long type;
7600 gva_t gva;
7601 struct x86_exception e;
7602 struct {
7603 u64 eptp, gpa;
7604 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007605
Wincy Vanb9c237b2015-02-03 23:56:30 +08007606 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7607 SECONDARY_EXEC_ENABLE_EPT) ||
7608 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007609 kvm_queue_exception(vcpu, UD_VECTOR);
7610 return 1;
7611 }
7612
7613 if (!nested_vmx_check_permission(vcpu))
7614 return 1;
7615
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007616 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007617 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007618
Wincy Vanb9c237b2015-02-03 23:56:30 +08007619 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007620
Jim Mattson85c856b2016-10-26 08:38:38 -07007621 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007622 nested_vmx_failValid(vcpu,
7623 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007624 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007625 }
7626
7627 /* According to the Intel VMX instruction reference, the memory
7628 * operand is read even if it isn't needed (e.g., for type==global)
7629 */
7630 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007631 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007632 return 1;
7633 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7634 sizeof(operand), &e)) {
7635 kvm_inject_page_fault(vcpu, &e);
7636 return 1;
7637 }
7638
7639 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007640 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007641 /*
7642 * TODO: track mappings and invalidate
7643 * single context requests appropriately
7644 */
7645 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007646 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007647 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007648 nested_vmx_succeed(vcpu);
7649 break;
7650 default:
7651 BUG_ON(1);
7652 break;
7653 }
7654
Kyle Huey6affcbe2016-11-29 12:40:40 -08007655 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007656}
7657
Petr Matouseka642fc32014-09-23 20:22:30 +02007658static int handle_invvpid(struct kvm_vcpu *vcpu)
7659{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007660 struct vcpu_vmx *vmx = to_vmx(vcpu);
7661 u32 vmx_instruction_info;
7662 unsigned long type, types;
7663 gva_t gva;
7664 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07007665 struct {
7666 u64 vpid;
7667 u64 gla;
7668 } operand;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007669
7670 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7671 SECONDARY_EXEC_ENABLE_VPID) ||
7672 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7673 kvm_queue_exception(vcpu, UD_VECTOR);
7674 return 1;
7675 }
7676
7677 if (!nested_vmx_check_permission(vcpu))
7678 return 1;
7679
7680 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7681 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7682
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007683 types = (vmx->nested.nested_vmx_vpid_caps &
7684 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007685
Jim Mattson85c856b2016-10-26 08:38:38 -07007686 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007687 nested_vmx_failValid(vcpu,
7688 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007689 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007690 }
7691
7692 /* according to the intel vmx instruction reference, the memory
7693 * operand is read even if it isn't needed (e.g., for type==global)
7694 */
7695 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7696 vmx_instruction_info, false, &gva))
7697 return 1;
Jim Mattson40352602017-06-28 09:37:37 -07007698 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7699 sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007700 kvm_inject_page_fault(vcpu, &e);
7701 return 1;
7702 }
Jim Mattson40352602017-06-28 09:37:37 -07007703 if (operand.vpid >> 16) {
7704 nested_vmx_failValid(vcpu,
7705 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7706 return kvm_skip_emulated_instruction(vcpu);
7707 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007708
7709 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007710 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Jim Mattson40352602017-06-28 09:37:37 -07007711 if (is_noncanonical_address(operand.gla)) {
7712 nested_vmx_failValid(vcpu,
7713 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7714 return kvm_skip_emulated_instruction(vcpu);
7715 }
7716 /* fall through */
Paolo Bonzinief697a72016-03-18 16:58:38 +01007717 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007718 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Jim Mattson40352602017-06-28 09:37:37 -07007719 if (!operand.vpid) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007720 nested_vmx_failValid(vcpu,
7721 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007722 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007723 }
7724 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007725 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007726 break;
7727 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007728 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007729 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007730 }
7731
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007732 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7733 nested_vmx_succeed(vcpu);
7734
Kyle Huey6affcbe2016-11-29 12:40:40 -08007735 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007736}
7737
Kai Huang843e4332015-01-28 10:54:28 +08007738static int handle_pml_full(struct kvm_vcpu *vcpu)
7739{
7740 unsigned long exit_qualification;
7741
7742 trace_kvm_pml_full(vcpu->vcpu_id);
7743
7744 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7745
7746 /*
7747 * PML buffer FULL happened while executing iret from NMI,
7748 * "blocked by NMI" bit has to be set before next VM entry.
7749 */
7750 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Kai Huang843e4332015-01-28 10:54:28 +08007751 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7752 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7753 GUEST_INTR_STATE_NMI);
7754
7755 /*
7756 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7757 * here.., and there's no userspace involvement needed for PML.
7758 */
7759 return 1;
7760}
7761
Yunhong Jiang64672c92016-06-13 14:19:59 -07007762static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7763{
7764 kvm_lapic_expired_hv_timer(vcpu);
7765 return 1;
7766}
7767
Nadav Har'El0140cae2011-05-25 23:06:28 +03007768/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007769 * The exit handlers return 1 if the exit was handled fully and guest execution
7770 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7771 * to be done to userspace and return 0.
7772 */
Mathias Krause772e0312012-08-30 01:30:19 +02007773static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007774 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7775 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007776 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007777 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007778 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007779 [EXIT_REASON_CR_ACCESS] = handle_cr,
7780 [EXIT_REASON_DR_ACCESS] = handle_dr,
7781 [EXIT_REASON_CPUID] = handle_cpuid,
7782 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7783 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7784 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7785 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007786 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007787 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007788 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007789 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007790 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007791 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007792 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007793 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007794 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007795 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007796 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007797 [EXIT_REASON_VMOFF] = handle_vmoff,
7798 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007799 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7800 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007801 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007802 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007803 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007804 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007805 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007806 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007807 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7808 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007809 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007810 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007811 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007812 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007813 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007814 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007815 [EXIT_REASON_XSAVES] = handle_xsaves,
7816 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007817 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007818 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007819};
7820
7821static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007822 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007823
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007824static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7825 struct vmcs12 *vmcs12)
7826{
7827 unsigned long exit_qualification;
7828 gpa_t bitmap, last_bitmap;
7829 unsigned int port;
7830 int size;
7831 u8 b;
7832
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007833 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007834 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007835
7836 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7837
7838 port = exit_qualification >> 16;
7839 size = (exit_qualification & 7) + 1;
7840
7841 last_bitmap = (gpa_t)-1;
7842 b = -1;
7843
7844 while (size > 0) {
7845 if (port < 0x8000)
7846 bitmap = vmcs12->io_bitmap_a;
7847 else if (port < 0x10000)
7848 bitmap = vmcs12->io_bitmap_b;
7849 else
Joe Perches1d804d02015-03-30 16:46:09 -07007850 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007851 bitmap += (port & 0x7fff) / 8;
7852
7853 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007854 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007855 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007856 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007857 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007858
7859 port++;
7860 size--;
7861 last_bitmap = bitmap;
7862 }
7863
Joe Perches1d804d02015-03-30 16:46:09 -07007864 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007865}
7866
Nadav Har'El644d7112011-05-25 23:12:35 +03007867/*
7868 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7869 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7870 * disinterest in the current event (read or write a specific MSR) by using an
7871 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7872 */
7873static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7874 struct vmcs12 *vmcs12, u32 exit_reason)
7875{
7876 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7877 gpa_t bitmap;
7878
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007879 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007880 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007881
7882 /*
7883 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7884 * for the four combinations of read/write and low/high MSR numbers.
7885 * First we need to figure out which of the four to use:
7886 */
7887 bitmap = vmcs12->msr_bitmap;
7888 if (exit_reason == EXIT_REASON_MSR_WRITE)
7889 bitmap += 2048;
7890 if (msr_index >= 0xc0000000) {
7891 msr_index -= 0xc0000000;
7892 bitmap += 1024;
7893 }
7894
7895 /* Then read the msr_index'th bit from this bitmap: */
7896 if (msr_index < 1024*8) {
7897 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007898 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007899 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007900 return 1 & (b >> (msr_index & 7));
7901 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007902 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007903}
7904
7905/*
7906 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7907 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7908 * intercept (via guest_host_mask etc.) the current event.
7909 */
7910static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7911 struct vmcs12 *vmcs12)
7912{
7913 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7914 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02007915 int reg;
7916 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03007917
7918 switch ((exit_qualification >> 4) & 3) {
7919 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02007920 reg = (exit_qualification >> 8) & 15;
7921 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007922 switch (cr) {
7923 case 0:
7924 if (vmcs12->cr0_guest_host_mask &
7925 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007926 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007927 break;
7928 case 3:
7929 if ((vmcs12->cr3_target_count >= 1 &&
7930 vmcs12->cr3_target_value0 == val) ||
7931 (vmcs12->cr3_target_count >= 2 &&
7932 vmcs12->cr3_target_value1 == val) ||
7933 (vmcs12->cr3_target_count >= 3 &&
7934 vmcs12->cr3_target_value2 == val) ||
7935 (vmcs12->cr3_target_count >= 4 &&
7936 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007937 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007938 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007939 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007940 break;
7941 case 4:
7942 if (vmcs12->cr4_guest_host_mask &
7943 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007944 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007945 break;
7946 case 8:
7947 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007948 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007949 break;
7950 }
7951 break;
7952 case 2: /* clts */
7953 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7954 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007955 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007956 break;
7957 case 1: /* mov from cr */
7958 switch (cr) {
7959 case 3:
7960 if (vmcs12->cpu_based_vm_exec_control &
7961 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007962 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007963 break;
7964 case 8:
7965 if (vmcs12->cpu_based_vm_exec_control &
7966 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007967 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007968 break;
7969 }
7970 break;
7971 case 3: /* lmsw */
7972 /*
7973 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7974 * cr0. Other attempted changes are ignored, with no exit.
7975 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02007976 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03007977 if (vmcs12->cr0_guest_host_mask & 0xe &
7978 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007979 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007980 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7981 !(vmcs12->cr0_read_shadow & 0x1) &&
7982 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007983 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007984 break;
7985 }
Joe Perches1d804d02015-03-30 16:46:09 -07007986 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007987}
7988
7989/*
7990 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7991 * should handle it ourselves in L0 (and then continue L2). Only call this
7992 * when in is_guest_mode (L2).
7993 */
7994static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7995{
Nadav Har'El644d7112011-05-25 23:12:35 +03007996 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7997 struct vcpu_vmx *vmx = to_vmx(vcpu);
7998 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007999 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03008000
Jan Kiszka542060e2014-01-04 18:47:21 +01008001 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8002 vmcs_readl(EXIT_QUALIFICATION),
8003 vmx->idt_vectoring_info,
8004 intr_info,
8005 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8006 KVM_ISA_VMX);
8007
Nadav Har'El644d7112011-05-25 23:12:35 +03008008 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07008009 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008010
8011 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008012 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8013 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07008014 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008015 }
8016
8017 switch (exit_reason) {
8018 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08008019 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008020 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008021 else if (is_page_fault(intr_info))
8022 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008023 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008024 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008025 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008026 else if (is_debug(intr_info) &&
8027 vcpu->guest_debug &
8028 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8029 return false;
8030 else if (is_breakpoint(intr_info) &&
8031 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8032 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008033 return vmcs12->exception_bitmap &
8034 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8035 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008036 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008037 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008038 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008039 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008040 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008041 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008042 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008043 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008044 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008045 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008046 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008047 case EXIT_REASON_HLT:
8048 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8049 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008050 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008051 case EXIT_REASON_INVLPG:
8052 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8053 case EXIT_REASON_RDPMC:
8054 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02008055 case EXIT_REASON_RDRAND:
8056 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND);
8057 case EXIT_REASON_RDSEED:
8058 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008059 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008060 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8061 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8062 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8063 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8064 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8065 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008066 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008067 /*
8068 * VMX instructions trap unconditionally. This allows L1 to
8069 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8070 */
Joe Perches1d804d02015-03-30 16:46:09 -07008071 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008072 case EXIT_REASON_CR_ACCESS:
8073 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8074 case EXIT_REASON_DR_ACCESS:
8075 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8076 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008077 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008078 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8079 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008080 case EXIT_REASON_MSR_READ:
8081 case EXIT_REASON_MSR_WRITE:
8082 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8083 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008084 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008085 case EXIT_REASON_MWAIT_INSTRUCTION:
8086 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008087 case EXIT_REASON_MONITOR_TRAP_FLAG:
8088 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008089 case EXIT_REASON_MONITOR_INSTRUCTION:
8090 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8091 case EXIT_REASON_PAUSE_INSTRUCTION:
8092 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8093 nested_cpu_has2(vmcs12,
8094 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8095 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008096 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008097 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008098 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008099 case EXIT_REASON_APIC_ACCESS:
8100 return nested_cpu_has2(vmcs12,
8101 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008102 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008103 case EXIT_REASON_EOI_INDUCED:
8104 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008105 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008106 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008107 /*
8108 * L0 always deals with the EPT violation. If nested EPT is
8109 * used, and the nested mmu code discovers that the address is
8110 * missing in the guest EPT table (EPT12), the EPT violation
8111 * will be injected with nested_ept_inject_page_fault()
8112 */
Joe Perches1d804d02015-03-30 16:46:09 -07008113 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008114 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008115 /*
8116 * L2 never uses directly L1's EPT, but rather L0's own EPT
8117 * table (shadow on EPT) or a merged EPT table that L0 built
8118 * (EPT on EPT). So any problems with the structure of the
8119 * table is L0's fault.
8120 */
Joe Perches1d804d02015-03-30 16:46:09 -07008121 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008122 case EXIT_REASON_WBINVD:
8123 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8124 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008125 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008126 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8127 /*
8128 * This should never happen, since it is not possible to
8129 * set XSS to a non-zero value---neither in L1 nor in L2.
8130 * If if it were, XSS would have to be checked against
8131 * the XSS exit bitmap in vmcs12.
8132 */
8133 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008134 case EXIT_REASON_PREEMPTION_TIMER:
8135 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02008136 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04008137 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02008138 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008139 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008140 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008141 }
8142}
8143
Avi Kivity586f9602010-11-18 13:09:54 +02008144static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8145{
8146 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8147 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8148}
8149
Kai Huanga3eaa862015-11-04 13:46:05 +08008150static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008151{
Kai Huanga3eaa862015-11-04 13:46:05 +08008152 if (vmx->pml_pg) {
8153 __free_page(vmx->pml_pg);
8154 vmx->pml_pg = NULL;
8155 }
Kai Huang843e4332015-01-28 10:54:28 +08008156}
8157
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008158static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008159{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008160 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008161 u64 *pml_buf;
8162 u16 pml_idx;
8163
8164 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8165
8166 /* Do nothing if PML buffer is empty */
8167 if (pml_idx == (PML_ENTITY_NUM - 1))
8168 return;
8169
8170 /* PML index always points to next available PML buffer entity */
8171 if (pml_idx >= PML_ENTITY_NUM)
8172 pml_idx = 0;
8173 else
8174 pml_idx++;
8175
8176 pml_buf = page_address(vmx->pml_pg);
8177 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8178 u64 gpa;
8179
8180 gpa = pml_buf[pml_idx];
8181 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008182 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008183 }
8184
8185 /* reset PML index */
8186 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8187}
8188
8189/*
8190 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8191 * Called before reporting dirty_bitmap to userspace.
8192 */
8193static void kvm_flush_pml_buffers(struct kvm *kvm)
8194{
8195 int i;
8196 struct kvm_vcpu *vcpu;
8197 /*
8198 * We only need to kick vcpu out of guest mode here, as PML buffer
8199 * is flushed at beginning of all VMEXITs, and it's obvious that only
8200 * vcpus running in guest are possible to have unflushed GPAs in PML
8201 * buffer.
8202 */
8203 kvm_for_each_vcpu(i, vcpu, kvm)
8204 kvm_vcpu_kick(vcpu);
8205}
8206
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008207static void vmx_dump_sel(char *name, uint32_t sel)
8208{
8209 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05008210 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008211 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8212 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8213 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8214}
8215
8216static void vmx_dump_dtsel(char *name, uint32_t limit)
8217{
8218 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8219 name, vmcs_read32(limit),
8220 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8221}
8222
8223static void dump_vmcs(void)
8224{
8225 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8226 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8227 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8228 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8229 u32 secondary_exec_control = 0;
8230 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008231 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008232 int i, n;
8233
8234 if (cpu_has_secondary_exec_ctrls())
8235 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8236
8237 pr_err("*** Guest State ***\n");
8238 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8239 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8240 vmcs_readl(CR0_GUEST_HOST_MASK));
8241 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8242 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8243 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8244 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8245 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8246 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008247 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8248 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8249 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8250 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008251 }
8252 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8253 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8254 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8255 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8256 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8257 vmcs_readl(GUEST_SYSENTER_ESP),
8258 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8259 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8260 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8261 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8262 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8263 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8264 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8265 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8266 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8267 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8268 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8269 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8270 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008271 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8272 efer, vmcs_read64(GUEST_IA32_PAT));
8273 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8274 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008275 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8276 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008277 pr_err("PerfGlobCtl = 0x%016llx\n",
8278 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008279 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008280 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008281 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8282 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8283 vmcs_read32(GUEST_ACTIVITY_STATE));
8284 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8285 pr_err("InterruptStatus = %04x\n",
8286 vmcs_read16(GUEST_INTR_STATUS));
8287
8288 pr_err("*** Host State ***\n");
8289 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8290 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8291 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8292 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8293 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8294 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8295 vmcs_read16(HOST_TR_SELECTOR));
8296 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8297 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8298 vmcs_readl(HOST_TR_BASE));
8299 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8300 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8301 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8302 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8303 vmcs_readl(HOST_CR4));
8304 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8305 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8306 vmcs_read32(HOST_IA32_SYSENTER_CS),
8307 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8308 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008309 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8310 vmcs_read64(HOST_IA32_EFER),
8311 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008312 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008313 pr_err("PerfGlobCtl = 0x%016llx\n",
8314 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008315
8316 pr_err("*** Control State ***\n");
8317 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8318 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8319 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8320 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8321 vmcs_read32(EXCEPTION_BITMAP),
8322 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8323 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8324 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8325 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8326 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8327 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8328 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8329 vmcs_read32(VM_EXIT_INTR_INFO),
8330 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8331 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8332 pr_err(" reason=%08x qualification=%016lx\n",
8333 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8334 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8335 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8336 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008337 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008338 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008339 pr_err("TSC Multiplier = 0x%016llx\n",
8340 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008341 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8342 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8343 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8344 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8345 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008346 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008347 n = vmcs_read32(CR3_TARGET_COUNT);
8348 for (i = 0; i + 1 < n; i += 4)
8349 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8350 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8351 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8352 if (i < n)
8353 pr_err("CR3 target%u=%016lx\n",
8354 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8355 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8356 pr_err("PLE Gap=%08x Window=%08x\n",
8357 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8358 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8359 pr_err("Virtual processor ID = 0x%04x\n",
8360 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8361}
8362
Avi Kivity6aa8b732006-12-10 02:21:36 -08008363/*
8364 * The guest has exited. See if we can fix it or if we need userspace
8365 * assistance.
8366 */
Avi Kivity851ba692009-08-24 11:10:17 +03008367static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008368{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008369 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008370 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008371 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008372
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008373 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01008374 vcpu->arch.gpa_available = false;
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008375
Kai Huang843e4332015-01-28 10:54:28 +08008376 /*
8377 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8378 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8379 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8380 * mode as if vcpus is in root mode, the PML buffer must has been
8381 * flushed already.
8382 */
8383 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008384 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008385
Mohammed Gamal80ced182009-09-01 12:48:18 +02008386 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008387 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008388 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008389
Nadav Har'El644d7112011-05-25 23:12:35 +03008390 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008391 nested_vmx_vmexit(vcpu, exit_reason,
8392 vmcs_read32(VM_EXIT_INTR_INFO),
8393 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008394 return 1;
8395 }
8396
Mohammed Gamal51207022010-05-31 22:40:54 +03008397 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008398 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008399 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8400 vcpu->run->fail_entry.hardware_entry_failure_reason
8401 = exit_reason;
8402 return 0;
8403 }
8404
Avi Kivity29bd8a72007-09-10 17:27:03 +03008405 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008406 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8407 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008408 = vmcs_read32(VM_INSTRUCTION_ERROR);
8409 return 0;
8410 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008411
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008412 /*
8413 * Note:
8414 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8415 * delivery event since it indicates guest is accessing MMIO.
8416 * The vm-exit can be triggered again after return to guest that
8417 * will cause infinite loop.
8418 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008419 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008420 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008421 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008422 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008423 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8424 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8425 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008426 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008427 vcpu->run->internal.data[0] = vectoring_info;
8428 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008429 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
8430 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
8431 vcpu->run->internal.ndata++;
8432 vcpu->run->internal.data[3] =
8433 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
8434 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008435 return 0;
8436 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008437
Avi Kivity6aa8b732006-12-10 02:21:36 -08008438 if (exit_reason < kvm_vmx_max_exit_handlers
8439 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008440 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008441 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01008442 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
8443 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008444 kvm_queue_exception(vcpu, UD_VECTOR);
8445 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008446 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008447}
8448
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008449static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008450{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008451 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8452
8453 if (is_guest_mode(vcpu) &&
8454 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8455 return;
8456
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008457 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008458 vmcs_write32(TPR_THRESHOLD, 0);
8459 return;
8460 }
8461
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008462 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008463}
8464
Yang Zhang8d146952013-01-25 10:18:50 +08008465static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8466{
8467 u32 sec_exec_control;
8468
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008469 /* Postpone execution until vmcs01 is the current VMCS. */
8470 if (is_guest_mode(vcpu)) {
8471 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8472 return;
8473 }
8474
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008475 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008476 return;
8477
Paolo Bonzini35754c92015-07-29 12:05:37 +02008478 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008479 return;
8480
8481 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8482
8483 if (set) {
8484 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8485 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8486 } else {
8487 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8488 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008489 vmx_flush_tlb_ept_only(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08008490 }
8491 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8492
8493 vmx_set_msr_bitmap(vcpu);
8494}
8495
Tang Chen38b99172014-09-24 15:57:54 +08008496static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8497{
8498 struct vcpu_vmx *vmx = to_vmx(vcpu);
8499
8500 /*
8501 * Currently we do not handle the nested case where L2 has an
8502 * APIC access page of its own; that page is still pinned.
8503 * Hence, we skip the case where the VCPU is in guest mode _and_
8504 * L1 prepared an APIC access page for L2.
8505 *
8506 * For the case where L1 and L2 share the same APIC access page
8507 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8508 * in the vmcs12), this function will only update either the vmcs01
8509 * or the vmcs02. If the former, the vmcs02 will be updated by
8510 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8511 * the next L2->L1 exit.
8512 */
8513 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008514 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008515 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Tang Chen38b99172014-09-24 15:57:54 +08008516 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008517 vmx_flush_tlb_ept_only(vcpu);
8518 }
Tang Chen38b99172014-09-24 15:57:54 +08008519}
8520
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008521static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008522{
8523 u16 status;
8524 u8 old;
8525
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008526 if (max_isr == -1)
8527 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008528
8529 status = vmcs_read16(GUEST_INTR_STATUS);
8530 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008531 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008532 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008533 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008534 vmcs_write16(GUEST_INTR_STATUS, status);
8535 }
8536}
8537
8538static void vmx_set_rvi(int vector)
8539{
8540 u16 status;
8541 u8 old;
8542
Wei Wang4114c272014-11-05 10:53:43 +08008543 if (vector == -1)
8544 vector = 0;
8545
Yang Zhangc7c9c562013-01-25 10:18:51 +08008546 status = vmcs_read16(GUEST_INTR_STATUS);
8547 old = (u8)status & 0xff;
8548 if ((u8)vector != old) {
8549 status &= ~0xff;
8550 status |= (u8)vector;
8551 vmcs_write16(GUEST_INTR_STATUS, status);
8552 }
8553}
8554
8555static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8556{
Wanpeng Li963fee12014-07-17 19:03:00 +08008557 if (!is_guest_mode(vcpu)) {
8558 vmx_set_rvi(max_irr);
8559 return;
8560 }
8561
Wei Wang4114c272014-11-05 10:53:43 +08008562 if (max_irr == -1)
8563 return;
8564
Wanpeng Li963fee12014-07-17 19:03:00 +08008565 /*
Wei Wang4114c272014-11-05 10:53:43 +08008566 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8567 * handles it.
8568 */
8569 if (nested_exit_on_intr(vcpu))
8570 return;
8571
8572 /*
8573 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008574 * is run without virtual interrupt delivery.
8575 */
8576 if (!kvm_event_needs_reinjection(vcpu) &&
8577 vmx_interrupt_allowed(vcpu)) {
8578 kvm_queue_interrupt(vcpu, max_irr, false);
8579 vmx_inject_irq(vcpu);
8580 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008581}
8582
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008583static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008584{
8585 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008586 int max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008587
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008588 WARN_ON(!vcpu->arch.apicv_active);
8589 if (pi_test_on(&vmx->pi_desc)) {
8590 pi_clear_on(&vmx->pi_desc);
8591 /*
8592 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
8593 * But on x86 this is just a compiler barrier anyway.
8594 */
8595 smp_mb__after_atomic();
8596 max_irr = kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
8597 } else {
8598 max_irr = kvm_lapic_find_highest_irr(vcpu);
8599 }
8600 vmx_hwapic_irr_update(vcpu, max_irr);
8601 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008602}
8603
Andrey Smetanin63086302015-11-10 15:36:32 +03008604static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008605{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008606 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008607 return;
8608
Yang Zhangc7c9c562013-01-25 10:18:51 +08008609 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8610 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8611 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8612 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8613}
8614
Paolo Bonzini967235d2016-12-19 14:03:45 +01008615static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
8616{
8617 struct vcpu_vmx *vmx = to_vmx(vcpu);
8618
8619 pi_clear_on(&vmx->pi_desc);
8620 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
8621}
8622
Avi Kivity51aa01d2010-07-20 14:31:20 +03008623static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008624{
Avi Kivity00eba012011-03-07 17:24:54 +02008625 u32 exit_intr_info;
8626
8627 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8628 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8629 return;
8630
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008631 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008632 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008633
8634 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008635 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008636 kvm_machine_check();
8637
Gleb Natapov20f65982009-05-11 13:35:55 +03008638 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08008639 if (is_nmi(exit_intr_info)) {
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008640 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008641 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008642 kvm_after_handle_nmi(&vmx->vcpu);
8643 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008644}
Gleb Natapov20f65982009-05-11 13:35:55 +03008645
Yang Zhanga547c6d2013-04-11 19:25:10 +08008646static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8647{
8648 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008649 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008650
Yang Zhanga547c6d2013-04-11 19:25:10 +08008651 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8652 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8653 unsigned int vector;
8654 unsigned long entry;
8655 gate_desc *desc;
8656 struct vcpu_vmx *vmx = to_vmx(vcpu);
8657#ifdef CONFIG_X86_64
8658 unsigned long tmp;
8659#endif
8660
8661 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8662 desc = (gate_desc *)vmx->host_idt_base + vector;
8663 entry = gate_offset(*desc);
8664 asm volatile(
8665#ifdef CONFIG_X86_64
8666 "mov %%" _ASM_SP ", %[sp]\n\t"
8667 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8668 "push $%c[ss]\n\t"
8669 "push %[sp]\n\t"
8670#endif
8671 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008672 __ASM_SIZE(push) " $%c[cs]\n\t"
8673 "call *%[entry]\n\t"
8674 :
8675#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008676 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008677#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008678 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008679 :
8680 [entry]"r"(entry),
8681 [ss]"i"(__KERNEL_DS),
8682 [cs]"i"(__KERNEL_CS)
8683 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008684 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008685}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05008686STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008687
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008688static bool vmx_has_high_real_mode_segbase(void)
8689{
8690 return enable_unrestricted_guest || emulate_invalid_guest_state;
8691}
8692
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008693static bool vmx_mpx_supported(void)
8694{
8695 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8696 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8697}
8698
Wanpeng Li55412b22014-12-02 19:21:30 +08008699static bool vmx_xsaves_supported(void)
8700{
8701 return vmcs_config.cpu_based_2nd_exec_ctrl &
8702 SECONDARY_EXEC_XSAVES;
8703}
8704
Avi Kivity51aa01d2010-07-20 14:31:20 +03008705static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8706{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008707 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008708 bool unblock_nmi;
8709 u8 vector;
8710 bool idtv_info_valid;
8711
8712 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008713
Paolo Bonzini2c828782017-03-27 14:37:28 +02008714 if (vmx->nmi_known_unmasked)
8715 return;
8716 /*
8717 * Can't use vmx->exit_intr_info since we're not sure what
8718 * the exit reason is.
8719 */
8720 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8721 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8722 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8723 /*
8724 * SDM 3: 27.7.1.2 (September 2008)
8725 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8726 * a guest IRET fault.
8727 * SDM 3: 23.2.2 (September 2008)
8728 * Bit 12 is undefined in any of the following cases:
8729 * If the VM exit sets the valid bit in the IDT-vectoring
8730 * information field.
8731 * If the VM exit is due to a double fault.
8732 */
8733 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8734 vector != DF_VECTOR && !idtv_info_valid)
8735 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8736 GUEST_INTR_STATE_NMI);
8737 else
8738 vmx->nmi_known_unmasked =
8739 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8740 & GUEST_INTR_STATE_NMI);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008741}
8742
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008743static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008744 u32 idt_vectoring_info,
8745 int instr_len_field,
8746 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008747{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008748 u8 vector;
8749 int type;
8750 bool idtv_info_valid;
8751
8752 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008753
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008754 vcpu->arch.nmi_injected = false;
8755 kvm_clear_exception_queue(vcpu);
8756 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008757
8758 if (!idtv_info_valid)
8759 return;
8760
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008761 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008762
Avi Kivity668f6122008-07-02 09:28:55 +03008763 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8764 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008765
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008766 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008767 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008768 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008769 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008770 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008771 * Clear bit "block by NMI" before VM entry if a NMI
8772 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008773 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008774 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008775 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008776 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008777 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008778 /* fall through */
8779 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008780 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008781 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008782 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008783 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008784 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008785 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008786 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008787 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008788 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008789 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008790 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008791 break;
8792 default:
8793 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008794 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008795}
8796
Avi Kivity83422e12010-07-20 14:43:23 +03008797static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8798{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008799 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008800 VM_EXIT_INSTRUCTION_LEN,
8801 IDT_VECTORING_ERROR_CODE);
8802}
8803
Avi Kivityb463a6f2010-07-20 15:06:17 +03008804static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8805{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008806 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008807 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8808 VM_ENTRY_INSTRUCTION_LEN,
8809 VM_ENTRY_EXCEPTION_ERROR_CODE);
8810
8811 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8812}
8813
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008814static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8815{
8816 int i, nr_msrs;
8817 struct perf_guest_switch_msr *msrs;
8818
8819 msrs = perf_guest_get_msrs(&nr_msrs);
8820
8821 if (!msrs)
8822 return;
8823
8824 for (i = 0; i < nr_msrs; i++)
8825 if (msrs[i].host == msrs[i].guest)
8826 clear_atomic_switch_msr(vmx, msrs[i].msr);
8827 else
8828 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8829 msrs[i].host);
8830}
8831
Jiang Biao33365e72016-11-03 15:03:37 +08008832static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07008833{
8834 struct vcpu_vmx *vmx = to_vmx(vcpu);
8835 u64 tscl;
8836 u32 delta_tsc;
8837
8838 if (vmx->hv_deadline_tsc == -1)
8839 return;
8840
8841 tscl = rdtsc();
8842 if (vmx->hv_deadline_tsc > tscl)
8843 /* sure to be 32 bit only because checked on set_hv_timer */
8844 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8845 cpu_preemption_timer_multi);
8846 else
8847 delta_tsc = 0;
8848
8849 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8850}
8851
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008852static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008853{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008854 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07008855 unsigned long debugctlmsr, cr3, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008856
Avi Kivity104f2262010-11-18 13:12:52 +02008857 /* Don't enter VMX if guest state is invalid, let the exit handler
8858 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008859 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008860 return;
8861
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008862 if (vmx->ple_window_dirty) {
8863 vmx->ple_window_dirty = false;
8864 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8865 }
8866
Abel Gordon012f83c2013-04-18 14:39:25 +03008867 if (vmx->nested.sync_shadow_vmcs) {
8868 copy_vmcs12_to_shadow(vmx);
8869 vmx->nested.sync_shadow_vmcs = false;
8870 }
8871
Avi Kivity104f2262010-11-18 13:12:52 +02008872 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8873 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8874 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8875 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8876
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07008877 cr3 = __get_current_cr3_fast();
8878 if (unlikely(cr3 != vmx->host_state.vmcs_host_cr3)) {
8879 vmcs_writel(HOST_CR3, cr3);
8880 vmx->host_state.vmcs_host_cr3 = cr3;
8881 }
8882
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008883 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008884 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8885 vmcs_writel(HOST_CR4, cr4);
8886 vmx->host_state.vmcs_host_cr4 = cr4;
8887 }
8888
Avi Kivity104f2262010-11-18 13:12:52 +02008889 /* When single-stepping over STI and MOV SS, we must clear the
8890 * corresponding interruptibility bits in the guest state. Otherwise
8891 * vmentry fails as it then expects bit 14 (BS) in pending debug
8892 * exceptions being set, but that's not correct for the guest debugging
8893 * case. */
8894 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8895 vmx_set_interrupt_shadow(vcpu, 0);
8896
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008897 if (vmx->guest_pkru_valid)
8898 __write_pkru(vmx->guest_pkru);
8899
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008900 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008901 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008902
Yunhong Jiang64672c92016-06-13 14:19:59 -07008903 vmx_arm_hv_timer(vcpu);
8904
Nadav Har'Eld462b812011-05-24 15:26:10 +03008905 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008906 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008907 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008908 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8909 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8910 "push %%" _ASM_CX " \n\t"
8911 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008912 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008913 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008914 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008915 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008916 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008917 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8918 "mov %%cr2, %%" _ASM_DX " \n\t"
8919 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008920 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008921 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008922 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008923 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008924 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008925 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008926 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8927 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8928 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8929 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8930 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8931 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008932#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008933 "mov %c[r8](%0), %%r8 \n\t"
8934 "mov %c[r9](%0), %%r9 \n\t"
8935 "mov %c[r10](%0), %%r10 \n\t"
8936 "mov %c[r11](%0), %%r11 \n\t"
8937 "mov %c[r12](%0), %%r12 \n\t"
8938 "mov %c[r13](%0), %%r13 \n\t"
8939 "mov %c[r14](%0), %%r14 \n\t"
8940 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008941#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008942 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008943
Avi Kivity6aa8b732006-12-10 02:21:36 -08008944 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008945 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008946 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008947 "jmp 2f \n\t"
8948 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8949 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008950 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008951 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008952 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008953 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8954 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8955 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8956 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8957 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8958 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8959 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008960#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008961 "mov %%r8, %c[r8](%0) \n\t"
8962 "mov %%r9, %c[r9](%0) \n\t"
8963 "mov %%r10, %c[r10](%0) \n\t"
8964 "mov %%r11, %c[r11](%0) \n\t"
8965 "mov %%r12, %c[r12](%0) \n\t"
8966 "mov %%r13, %c[r13](%0) \n\t"
8967 "mov %%r14, %c[r14](%0) \n\t"
8968 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008969#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008970 "mov %%cr2, %%" _ASM_AX " \n\t"
8971 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008972
Avi Kivityb188c81f2012-09-16 15:10:58 +03008973 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008974 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008975 ".pushsection .rodata \n\t"
8976 ".global vmx_return \n\t"
8977 "vmx_return: " _ASM_PTR " 2b \n\t"
8978 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008979 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008980 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008981 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008982 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008983 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8984 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8985 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8986 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8987 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8988 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8989 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008990#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008991 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8992 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8993 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8994 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8995 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8996 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8997 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8998 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008999#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009000 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9001 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009002 : "cc", "memory"
9003#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03009004 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009005 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009006#else
9007 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009008#endif
9009 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009010
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009011 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9012 if (debugctlmsr)
9013 update_debugctlmsr(debugctlmsr);
9014
Avi Kivityaa67f602012-08-01 16:48:03 +03009015#ifndef CONFIG_X86_64
9016 /*
9017 * The sysexit path does not restore ds/es, so we must set them to
9018 * a reasonable value ourselves.
9019 *
9020 * We can't defer this to vmx_load_host_state() since that function
9021 * may be executed in interrupt context, which saves and restore segments
9022 * around it, nullifying its effect.
9023 */
9024 loadsegment(ds, __USER_DS);
9025 loadsegment(es, __USER_DS);
9026#endif
9027
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009028 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009029 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009030 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009031 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009032 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009033 vcpu->arch.regs_dirty = 0;
9034
Avi Kivity1155f762007-11-22 11:30:47 +02009035 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9036
Nadav Har'Eld462b812011-05-24 15:26:10 +03009037 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02009038
Avi Kivity51aa01d2010-07-20 14:31:20 +03009039 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009040
Gleb Natapove0b890d2013-09-25 12:51:33 +03009041 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009042 * eager fpu is enabled if PKEY is supported and CR4 is switched
9043 * back on host, so it is safe to read guest PKRU from current
9044 * XSAVE.
9045 */
9046 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
9047 vmx->guest_pkru = __read_pkru();
9048 if (vmx->guest_pkru != vmx->host_pkru) {
9049 vmx->guest_pkru_valid = true;
9050 __write_pkru(vmx->host_pkru);
9051 } else
9052 vmx->guest_pkru_valid = false;
9053 }
9054
9055 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009056 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9057 * we did not inject a still-pending event to L1 now because of
9058 * nested_run_pending, we need to re-enable this bit.
9059 */
9060 if (vmx->nested.nested_run_pending)
9061 kvm_make_request(KVM_REQ_EVENT, vcpu);
9062
9063 vmx->nested.nested_run_pending = 0;
9064
Avi Kivity51aa01d2010-07-20 14:31:20 +03009065 vmx_complete_atomic_exit(vmx);
9066 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009067 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009068}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009069STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009070
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009071static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009072{
9073 struct vcpu_vmx *vmx = to_vmx(vcpu);
9074 int cpu;
9075
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009076 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009077 return;
9078
9079 cpu = get_cpu();
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009080 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009081 vmx_vcpu_put(vcpu);
9082 vmx_vcpu_load(vcpu, cpu);
9083 vcpu->cpu = cpu;
9084 put_cpu();
9085}
9086
Jim Mattson2f1fe812016-07-08 15:36:06 -07009087/*
9088 * Ensure that the current vmcs of the logical processor is the
9089 * vmcs01 of the vcpu before calling free_nested().
9090 */
9091static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9092{
9093 struct vcpu_vmx *vmx = to_vmx(vcpu);
9094 int r;
9095
9096 r = vcpu_load(vcpu);
9097 BUG_ON(r);
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009098 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009099 free_nested(vmx);
9100 vcpu_put(vcpu);
9101}
9102
Avi Kivity6aa8b732006-12-10 02:21:36 -08009103static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9104{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009105 struct vcpu_vmx *vmx = to_vmx(vcpu);
9106
Kai Huang843e4332015-01-28 10:54:28 +08009107 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009108 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009109 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009110 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009111 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009112 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009113 kfree(vmx->guest_msrs);
9114 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009115 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009116}
9117
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009118static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009119{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009120 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009121 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009122 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009123
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009124 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009125 return ERR_PTR(-ENOMEM);
9126
Wanpeng Li991e7a02015-09-16 17:30:05 +08009127 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009128
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009129 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9130 if (err)
9131 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009132
Peter Feiner4e595162016-07-07 14:49:58 -07009133 err = -ENOMEM;
9134
9135 /*
9136 * If PML is turned on, failure on enabling PML just results in failure
9137 * of creating the vcpu, therefore we can simplify PML logic (by
9138 * avoiding dealing with cases, such as enabling PML partially on vcpus
9139 * for the guest, etc.
9140 */
9141 if (enable_pml) {
9142 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9143 if (!vmx->pml_pg)
9144 goto uninit_vcpu;
9145 }
9146
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009147 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009148 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9149 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009150
Peter Feiner4e595162016-07-07 14:49:58 -07009151 if (!vmx->guest_msrs)
9152 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009153
Nadav Har'Eld462b812011-05-24 15:26:10 +03009154 vmx->loaded_vmcs = &vmx->vmcs01;
9155 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009156 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009157 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009158 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009159 loaded_vmcs_init(vmx->loaded_vmcs);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009160
Avi Kivity15ad7142007-07-11 18:17:21 +03009161 cpu = get_cpu();
9162 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009163 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009164 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009165 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009166 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009167 if (err)
9168 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009169 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009170 err = alloc_apic_access_page(kvm);
9171 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009172 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009173 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009174
Sheng Yangb927a3c2009-07-21 10:42:48 +08009175 if (enable_ept) {
9176 if (!kvm->arch.ept_identity_map_addr)
9177 kvm->arch.ept_identity_map_addr =
9178 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009179 err = init_rmode_identity_map(kvm);
9180 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009181 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009182 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009183
Wanpeng Li5c614b32015-10-13 09:18:36 -07009184 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009185 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009186 vmx->nested.vpid02 = allocate_vpid();
9187 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009188
Wincy Van705699a2015-02-03 23:58:17 +08009189 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009190 vmx->nested.current_vmptr = -1ull;
9191 vmx->nested.current_vmcs12 = NULL;
9192
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009193 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9194
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009195 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009196
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009197free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009198 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009199 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009200free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009201 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009202free_pml:
9203 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009204uninit_vcpu:
9205 kvm_vcpu_uninit(&vmx->vcpu);
9206free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009207 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009208 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009209 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009210}
9211
Yang, Sheng002c7f72007-07-31 14:23:01 +03009212static void __init vmx_check_processor_compat(void *rtn)
9213{
9214 struct vmcs_config vmcs_conf;
9215
9216 *(int *)rtn = 0;
9217 if (setup_vmcs_config(&vmcs_conf) < 0)
9218 *(int *)rtn = -EIO;
9219 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9220 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9221 smp_processor_id());
9222 *(int *)rtn = -EIO;
9223 }
9224}
9225
Sheng Yang67253af2008-04-25 10:20:22 +08009226static int get_ept_level(void)
9227{
9228 return VMX_EPT_DEFAULT_GAW + 1;
9229}
9230
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009231static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009232{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009233 u8 cache;
9234 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009235
Sheng Yang522c68c2009-04-27 20:35:43 +08009236 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009237 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009238 * 2. EPT with VT-d:
9239 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009240 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009241 * b. VT-d with snooping control feature: snooping control feature of
9242 * VT-d engine can guarantee the cache correctness. Just set it
9243 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009244 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009245 * consistent with host MTRR
9246 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009247 if (is_mmio) {
9248 cache = MTRR_TYPE_UNCACHABLE;
9249 goto exit;
9250 }
9251
9252 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009253 ipat = VMX_EPT_IPAT_BIT;
9254 cache = MTRR_TYPE_WRBACK;
9255 goto exit;
9256 }
9257
9258 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9259 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009260 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009261 cache = MTRR_TYPE_WRBACK;
9262 else
9263 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009264 goto exit;
9265 }
9266
Xiao Guangrongff536042015-06-15 16:55:22 +08009267 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009268
9269exit:
9270 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009271}
9272
Sheng Yang17cc3932010-01-05 19:02:27 +08009273static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009274{
Sheng Yang878403b2010-01-05 19:02:29 +08009275 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9276 return PT_DIRECTORY_LEVEL;
9277 else
9278 /* For shadow and EPT supported 1GB page */
9279 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009280}
9281
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009282static void vmcs_set_secondary_exec_control(u32 new_ctl)
9283{
9284 /*
9285 * These bits in the secondary execution controls field
9286 * are dynamic, the others are mostly based on the hypervisor
9287 * architecture and the guest's CPUID. Do not touch the
9288 * dynamic bits.
9289 */
9290 u32 mask =
9291 SECONDARY_EXEC_SHADOW_VMCS |
9292 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9293 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9294
9295 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9296
9297 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9298 (new_ctl & ~mask) | (cur_ctl & mask));
9299}
9300
David Matlack8322ebb2016-11-29 18:14:09 -08009301/*
9302 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
9303 * (indicating "allowed-1") if they are supported in the guest's CPUID.
9304 */
9305static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
9306{
9307 struct vcpu_vmx *vmx = to_vmx(vcpu);
9308 struct kvm_cpuid_entry2 *entry;
9309
9310 vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
9311 vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;
9312
9313#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
9314 if (entry && (entry->_reg & (_cpuid_mask))) \
9315 vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask); \
9316} while (0)
9317
9318 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
9319 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
9320 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
9321 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
9322 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
9323 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
9324 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
9325 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
9326 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
9327 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
9328 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
9329 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
9330 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
9331 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
9332 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
9333
9334 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9335 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
9336 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
9337 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
9338 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
9339 /* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
9340 cr4_fixed1_update(bit(11), ecx, bit(2));
9341
9342#undef cr4_fixed1_update
9343}
9344
Sheng Yang0e851882009-12-18 16:48:46 +08009345static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9346{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009347 struct kvm_cpuid_entry2 *best;
9348 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009349 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009350
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009351 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009352 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9353 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009354 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009355
Paolo Bonzini8b972652015-09-15 17:34:42 +02009356 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009357 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009358 vmx->nested.nested_vmx_secondary_ctls_high |=
9359 SECONDARY_EXEC_RDTSCP;
9360 else
9361 vmx->nested.nested_vmx_secondary_ctls_high &=
9362 ~SECONDARY_EXEC_RDTSCP;
9363 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009364 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009365
Mao, Junjiead756a12012-07-02 01:18:48 +00009366 /* Exposing INVPCID only when PCID is exposed */
9367 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9368 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009369 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9370 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009371 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009372
Mao, Junjiead756a12012-07-02 01:18:48 +00009373 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009374 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009375 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009376
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009377 if (cpu_has_secondary_exec_ctrls())
9378 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009379
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009380 if (nested_vmx_allowed(vcpu))
9381 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9382 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9383 else
9384 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9385 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08009386
9387 if (nested_vmx_allowed(vcpu))
9388 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08009389}
9390
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009391static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9392{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009393 if (func == 1 && nested)
9394 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009395}
9396
Yang Zhang25d92082013-08-06 12:00:32 +03009397static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9398 struct x86_exception *fault)
9399{
Jan Kiszka533558b2014-01-04 18:47:20 +01009400 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -04009401 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01009402 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009403 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +03009404
Bandan Dasc5f983f2017-05-05 15:25:14 -04009405 if (vmx->nested.pml_full) {
9406 exit_reason = EXIT_REASON_PML_FULL;
9407 vmx->nested.pml_full = false;
9408 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
9409 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009410 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009411 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009412 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009413
9414 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009415 vmcs12->guest_physical_address = fault->address;
9416}
9417
Peter Feiner995f00a2017-06-30 17:26:32 -07009418static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
9419{
9420 return nested_ept_get_cr3(vcpu) & VMX_EPT_AD_ENABLE_BIT;
9421}
9422
Nadav Har'El155a97a2013-08-05 11:07:16 +03009423/* Callbacks for nested_ept_init_mmu_context: */
9424
9425static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9426{
9427 /* return the page table to be shadowed - in our case, EPT12 */
9428 return get_vmcs12(vcpu)->ept_pointer;
9429}
9430
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009431static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009432{
Peter Feiner995f00a2017-06-30 17:26:32 -07009433 bool wants_ad;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009434
Paolo Bonziniad896af2013-10-02 16:56:14 +02009435 WARN_ON(mmu_is_nested(vcpu));
Peter Feiner995f00a2017-06-30 17:26:32 -07009436 wants_ad = nested_ept_ad_enabled(vcpu);
9437 if (wants_ad && !enable_ept_ad_bits)
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009438 return 1;
9439
9440 kvm_mmu_unload(vcpu);
Paolo Bonziniad896af2013-10-02 16:56:14 +02009441 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009442 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009443 VMX_EPT_EXECUTE_ONLY_BIT,
Peter Feiner995f00a2017-06-30 17:26:32 -07009444 wants_ad);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009445 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9446 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9447 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9448
9449 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009450 return 0;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009451}
9452
9453static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9454{
9455 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9456}
9457
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009458static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9459 u16 error_code)
9460{
9461 bool inequality, bit;
9462
9463 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9464 inequality =
9465 (error_code & vmcs12->page_fault_error_code_mask) !=
9466 vmcs12->page_fault_error_code_match;
9467 return inequality ^ bit;
9468}
9469
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009470static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9471 struct x86_exception *fault)
9472{
9473 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9474
9475 WARN_ON(!is_guest_mode(vcpu));
9476
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009477 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009478 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9479 vmcs_read32(VM_EXIT_INTR_INFO),
9480 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009481 else
9482 kvm_inject_page_fault(vcpu, fault);
9483}
9484
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009485static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9486 struct vmcs12 *vmcs12);
9487
9488static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009489 struct vmcs12 *vmcs12)
9490{
9491 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009492 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009493
9494 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009495 /*
9496 * Translate L1 physical address to host physical
9497 * address for vmcs02. Keep the page pinned, so this
9498 * physical address remains valid. We keep a reference
9499 * to it so we can release it later.
9500 */
9501 if (vmx->nested.apic_access_page) /* shouldn't happen */
9502 nested_release_page(vmx->nested.apic_access_page);
9503 vmx->nested.apic_access_page =
9504 nested_get_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009505 /*
9506 * If translation failed, no matter: This feature asks
9507 * to exit when accessing the given address, and if it
9508 * can never be accessed, this feature won't do
9509 * anything anyway.
9510 */
9511 if (vmx->nested.apic_access_page) {
9512 hpa = page_to_phys(vmx->nested.apic_access_page);
9513 vmcs_write64(APIC_ACCESS_ADDR, hpa);
9514 } else {
9515 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
9516 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9517 }
9518 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
9519 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9520 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
9521 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9522 kvm_vcpu_reload_apic_access_page(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009523 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009524
9525 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009526 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9527 nested_release_page(vmx->nested.virtual_apic_page);
9528 vmx->nested.virtual_apic_page =
9529 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9530
9531 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009532 * If translation failed, VM entry will fail because
9533 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
9534 * Failing the vm entry is _not_ what the processor
9535 * does but it's basically the only possibility we
9536 * have. We could still enter the guest if CR8 load
9537 * exits are enabled, CR8 store exits are enabled, and
9538 * virtualize APIC access is disabled; in this case
9539 * the processor would never use the TPR shadow and we
9540 * could simply clear the bit from the execution
9541 * control. But such a configuration is useless, so
9542 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009543 */
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009544 if (vmx->nested.virtual_apic_page) {
9545 hpa = page_to_phys(vmx->nested.virtual_apic_page);
9546 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
9547 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009548 }
9549
Wincy Van705699a2015-02-03 23:58:17 +08009550 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +08009551 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9552 kunmap(vmx->nested.pi_desc_page);
9553 nested_release_page(vmx->nested.pi_desc_page);
9554 }
9555 vmx->nested.pi_desc_page =
9556 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
Wincy Van705699a2015-02-03 23:58:17 +08009557 vmx->nested.pi_desc =
9558 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9559 if (!vmx->nested.pi_desc) {
9560 nested_release_page_clean(vmx->nested.pi_desc_page);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009561 return;
Wincy Van705699a2015-02-03 23:58:17 +08009562 }
9563 vmx->nested.pi_desc =
9564 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9565 (unsigned long)(vmcs12->posted_intr_desc_addr &
9566 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009567 vmcs_write64(POSTED_INTR_DESC_ADDR,
9568 page_to_phys(vmx->nested.pi_desc_page) +
9569 (unsigned long)(vmcs12->posted_intr_desc_addr &
9570 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +08009571 }
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009572 if (cpu_has_vmx_msr_bitmap() &&
9573 nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS) &&
9574 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9575 ;
9576 else
9577 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
9578 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009579}
9580
Jan Kiszkaf4124502014-03-07 20:03:13 +01009581static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9582{
9583 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9584 struct vcpu_vmx *vmx = to_vmx(vcpu);
9585
9586 if (vcpu->arch.virtual_tsc_khz == 0)
9587 return;
9588
9589 /* Make sure short timeouts reliably trigger an immediate vmexit.
9590 * hrtimer_start does not guarantee this. */
9591 if (preemption_timeout <= 1) {
9592 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9593 return;
9594 }
9595
9596 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9597 preemption_timeout *= 1000000;
9598 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9599 hrtimer_start(&vmx->nested.preemption_timer,
9600 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9601}
9602
Jim Mattson56a20512017-07-06 16:33:06 -07009603static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
9604 struct vmcs12 *vmcs12)
9605{
9606 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
9607 return 0;
9608
9609 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
9610 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
9611 return -EINVAL;
9612
9613 return 0;
9614}
9615
Wincy Van3af18d92015-02-03 23:49:31 +08009616static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9617 struct vmcs12 *vmcs12)
9618{
Wincy Van3af18d92015-02-03 23:49:31 +08009619 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9620 return 0;
9621
Jim Mattson5fa99cb2017-07-06 16:33:07 -07009622 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +08009623 return -EINVAL;
9624
9625 return 0;
9626}
9627
9628/*
9629 * Merge L0's and L1's MSR bitmap, return false to indicate that
9630 * we do not use the hardware.
9631 */
9632static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9633 struct vmcs12 *vmcs12)
9634{
Wincy Van82f0dd42015-02-03 23:57:18 +08009635 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009636 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009637 unsigned long *msr_bitmap_l1;
9638 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009639
Radim Krčmářd048c092016-08-08 20:16:22 +02009640 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009641 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9642 return false;
9643
9644 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
Radim Krčmář05d8d342017-03-07 17:51:49 +01009645 if (!page)
Wincy Vanf2b93282015-02-03 23:56:03 +08009646 return false;
Radim Krčmářd048c092016-08-08 20:16:22 +02009647 msr_bitmap_l1 = (unsigned long *)kmap(page);
Wincy Vanf2b93282015-02-03 23:56:03 +08009648
Radim Krčmářd048c092016-08-08 20:16:22 +02009649 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9650
Wincy Vanf2b93282015-02-03 23:56:03 +08009651 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009652 if (nested_cpu_has_apic_reg_virt(vmcs12))
9653 for (msr = 0x800; msr <= 0x8ff; msr++)
9654 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009655 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009656 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009657
9658 nested_vmx_disable_intercept_for_msr(
9659 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009660 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9661 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009662
Wincy Van608406e2015-02-03 23:57:51 +08009663 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009664 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009665 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009666 APIC_BASE_MSR + (APIC_EOI >> 4),
9667 MSR_TYPE_W);
9668 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009669 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009670 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9671 MSR_TYPE_W);
9672 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009673 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009674 kunmap(page);
9675 nested_release_page_clean(page);
9676
9677 return true;
9678}
9679
9680static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9681 struct vmcs12 *vmcs12)
9682{
Wincy Van82f0dd42015-02-03 23:57:18 +08009683 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009684 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009685 !nested_cpu_has_vid(vmcs12) &&
9686 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009687 return 0;
9688
9689 /*
9690 * If virtualize x2apic mode is enabled,
9691 * virtualize apic access must be disabled.
9692 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009693 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9694 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009695 return -EINVAL;
9696
Wincy Van608406e2015-02-03 23:57:51 +08009697 /*
9698 * If virtual interrupt delivery is enabled,
9699 * we must exit on external interrupts.
9700 */
9701 if (nested_cpu_has_vid(vmcs12) &&
9702 !nested_exit_on_intr(vcpu))
9703 return -EINVAL;
9704
Wincy Van705699a2015-02-03 23:58:17 +08009705 /*
9706 * bits 15:8 should be zero in posted_intr_nv,
9707 * the descriptor address has been already checked
9708 * in nested_get_vmcs12_pages.
9709 */
9710 if (nested_cpu_has_posted_intr(vmcs12) &&
9711 (!nested_cpu_has_vid(vmcs12) ||
9712 !nested_exit_intr_ack_set(vcpu) ||
9713 vmcs12->posted_intr_nv & 0xff00))
9714 return -EINVAL;
9715
Wincy Vanf2b93282015-02-03 23:56:03 +08009716 /* tpr shadow is needed by all apicv features. */
9717 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9718 return -EINVAL;
9719
9720 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009721}
9722
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009723static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9724 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009725 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009726{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009727 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009728 u64 count, addr;
9729
9730 if (vmcs12_read_any(vcpu, count_field, &count) ||
9731 vmcs12_read_any(vcpu, addr_field, &addr)) {
9732 WARN_ON(1);
9733 return -EINVAL;
9734 }
9735 if (count == 0)
9736 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009737 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009738 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9739 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009740 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009741 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9742 addr_field, maxphyaddr, count, addr);
9743 return -EINVAL;
9744 }
9745 return 0;
9746}
9747
9748static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9749 struct vmcs12 *vmcs12)
9750{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009751 if (vmcs12->vm_exit_msr_load_count == 0 &&
9752 vmcs12->vm_exit_msr_store_count == 0 &&
9753 vmcs12->vm_entry_msr_load_count == 0)
9754 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009755 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009756 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009757 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009758 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009759 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009760 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009761 return -EINVAL;
9762 return 0;
9763}
9764
Bandan Dasc5f983f2017-05-05 15:25:14 -04009765static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
9766 struct vmcs12 *vmcs12)
9767{
9768 u64 address = vmcs12->pml_address;
9769 int maxphyaddr = cpuid_maxphyaddr(vcpu);
9770
9771 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML)) {
9772 if (!nested_cpu_has_ept(vmcs12) ||
9773 !IS_ALIGNED(address, 4096) ||
9774 address >> maxphyaddr)
9775 return -EINVAL;
9776 }
9777
9778 return 0;
9779}
9780
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009781static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9782 struct vmx_msr_entry *e)
9783{
9784 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009785 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009786 return -EINVAL;
9787 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9788 e->index == MSR_IA32_UCODE_REV)
9789 return -EINVAL;
9790 if (e->reserved != 0)
9791 return -EINVAL;
9792 return 0;
9793}
9794
9795static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9796 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009797{
9798 if (e->index == MSR_FS_BASE ||
9799 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009800 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9801 nested_vmx_msr_check_common(vcpu, e))
9802 return -EINVAL;
9803 return 0;
9804}
9805
9806static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9807 struct vmx_msr_entry *e)
9808{
9809 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9810 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009811 return -EINVAL;
9812 return 0;
9813}
9814
9815/*
9816 * Load guest's/host's msr at nested entry/exit.
9817 * return 0 for success, entry index for failure.
9818 */
9819static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9820{
9821 u32 i;
9822 struct vmx_msr_entry e;
9823 struct msr_data msr;
9824
9825 msr.host_initiated = false;
9826 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009827 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9828 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009829 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009830 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9831 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009832 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009833 }
9834 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009835 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009836 "%s check failed (%u, 0x%x, 0x%x)\n",
9837 __func__, i, e.index, e.reserved);
9838 goto fail;
9839 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009840 msr.index = e.index;
9841 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009842 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009843 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009844 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9845 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009846 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009847 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009848 }
9849 return 0;
9850fail:
9851 return i + 1;
9852}
9853
9854static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9855{
9856 u32 i;
9857 struct vmx_msr_entry e;
9858
9859 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009860 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009861 if (kvm_vcpu_read_guest(vcpu,
9862 gpa + i * sizeof(e),
9863 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009864 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009865 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9866 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009867 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009868 }
9869 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009870 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009871 "%s check failed (%u, 0x%x, 0x%x)\n",
9872 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009873 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009874 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009875 msr_info.host_initiated = false;
9876 msr_info.index = e.index;
9877 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009878 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009879 "%s cannot read MSR (%u, 0x%x)\n",
9880 __func__, i, e.index);
9881 return -EINVAL;
9882 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009883 if (kvm_vcpu_write_guest(vcpu,
9884 gpa + i * sizeof(e) +
9885 offsetof(struct vmx_msr_entry, value),
9886 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009887 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009888 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009889 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009890 return -EINVAL;
9891 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009892 }
9893 return 0;
9894}
9895
Ladi Prosek1dc35da2016-11-30 16:03:11 +01009896static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
9897{
9898 unsigned long invalid_mask;
9899
9900 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
9901 return (val & invalid_mask) == 0;
9902}
9903
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009904/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009905 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
9906 * emulating VM entry into a guest with EPT enabled.
9907 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
9908 * is assigned to entry_failure_code on failure.
9909 */
9910static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -08009911 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009912{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009913 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +01009914 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009915 *entry_failure_code = ENTRY_FAIL_DEFAULT;
9916 return 1;
9917 }
9918
9919 /*
9920 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
9921 * must not be dereferenced.
9922 */
9923 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
9924 !nested_ept) {
9925 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
9926 *entry_failure_code = ENTRY_FAIL_PDPTE;
9927 return 1;
9928 }
9929 }
9930
9931 vcpu->arch.cr3 = cr3;
9932 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
9933 }
9934
9935 kvm_mmu_reset_context(vcpu);
9936 return 0;
9937}
9938
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009939/*
9940 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9941 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009942 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009943 * guest in a way that will both be appropriate to L1's requests, and our
9944 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9945 * function also has additional necessary side-effects, like setting various
9946 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +01009947 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
9948 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009949 */
Ladi Prosekee146c12016-11-30 16:03:09 +01009950static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
Jim Mattsonca0bde22016-11-30 12:03:46 -08009951 bool from_vmentry, u32 *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009952{
9953 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das03efce62017-05-05 15:25:15 -04009954 u32 exec_control, vmcs12_exec_ctrl;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009955
9956 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9957 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9958 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9959 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9960 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9961 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9962 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9963 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9964 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9965 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9966 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9967 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9968 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9969 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9970 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9971 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9972 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9973 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9974 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9975 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9976 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9977 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9978 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9979 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9980 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9981 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9982 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9983 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9984 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9985 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9986 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9987 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9988 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9989 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9990 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9991 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9992
Jim Mattsoncf8b84f2016-11-30 12:03:42 -08009993 if (from_vmentry &&
9994 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
Jan Kiszka2996fca2014-06-16 13:59:43 +02009995 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9996 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9997 } else {
9998 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9999 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
10000 }
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010001 if (from_vmentry) {
10002 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
10003 vmcs12->vm_entry_intr_info_field);
10004 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
10005 vmcs12->vm_entry_exception_error_code);
10006 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
10007 vmcs12->vm_entry_instruction_len);
10008 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
10009 vmcs12->guest_interruptibility_info);
10010 } else {
10011 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
10012 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010013 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +030010014 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010015 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10016 vmcs12->guest_pending_dbg_exceptions);
10017 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10018 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10019
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010020 if (nested_cpu_has_xsaves(vmcs12))
10021 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010022 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10023
Jan Kiszkaf4124502014-03-07 20:03:13 +010010024 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080010025
Paolo Bonzini93140062016-07-06 13:23:51 +020010026 /* Preemption timer setting is only taken from vmcs01. */
10027 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10028 exec_control |= vmcs_config.pin_based_exec_ctrl;
10029 if (vmx->hv_deadline_tsc == -1)
10030 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10031
10032 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080010033 if (nested_cpu_has_posted_intr(vmcs12)) {
10034 /*
10035 * Note that we use L0's vector here and in
10036 * vmx_deliver_nested_posted_interrupt.
10037 */
10038 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
10039 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +080010040 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010041 } else {
Wincy Van705699a2015-02-03 23:58:17 +080010042 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010043 }
Wincy Van705699a2015-02-03 23:58:17 +080010044
Jan Kiszkaf4124502014-03-07 20:03:13 +010010045 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010046
Jan Kiszkaf4124502014-03-07 20:03:13 +010010047 vmx->nested.preemption_timer_expired = false;
10048 if (nested_cpu_has_preemption_timer(vmcs12))
10049 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010010050
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010051 /*
10052 * Whether page-faults are trapped is determined by a combination of
10053 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10054 * If enable_ept, L0 doesn't care about page faults and we should
10055 * set all of these to L1's desires. However, if !enable_ept, L0 does
10056 * care about (at least some) page faults, and because it is not easy
10057 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10058 * to exit on each and every L2 page fault. This is done by setting
10059 * MASK=MATCH=0 and (see below) EB.PF=1.
10060 * Note that below we don't need special code to set EB.PF beyond the
10061 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10062 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10063 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
10064 *
10065 * A problem with this approach (when !enable_ept) is that L1 may be
10066 * injected with more page faults than it asked for. This could have
10067 * caused problems, but in practice existing hypervisors don't care.
10068 * To fix this, we will need to emulate the PFEC checking (on the L1
10069 * page tables), using walk_addr(), when injecting PFs to L1.
10070 */
10071 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10072 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10073 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10074 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10075
10076 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +010010077 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +080010078
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010079 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010080 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010010081 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010082 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -070010083 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010084 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040010085 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
10086 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
10087 ~SECONDARY_EXEC_ENABLE_PML;
10088 exec_control |= vmcs12_exec_ctrl;
10089 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010090
Wincy Van608406e2015-02-03 23:57:51 +080010091 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
10092 vmcs_write64(EOI_EXIT_BITMAP0,
10093 vmcs12->eoi_exit_bitmap0);
10094 vmcs_write64(EOI_EXIT_BITMAP1,
10095 vmcs12->eoi_exit_bitmap1);
10096 vmcs_write64(EOI_EXIT_BITMAP2,
10097 vmcs12->eoi_exit_bitmap2);
10098 vmcs_write64(EOI_EXIT_BITMAP3,
10099 vmcs12->eoi_exit_bitmap3);
10100 vmcs_write16(GUEST_INTR_STATUS,
10101 vmcs12->guest_intr_status);
10102 }
10103
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010104 /*
10105 * Write an illegal value to APIC_ACCESS_ADDR. Later,
10106 * nested_get_vmcs12_pages will either fix it up or
10107 * remove the VM execution control.
10108 */
10109 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
10110 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
10111
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010112 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10113 }
10114
10115
10116 /*
10117 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10118 * Some constant fields are set here by vmx_set_constant_host_state().
10119 * Other fields are different per CPU, and will be set later when
10120 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10121 */
Yang Zhanga547c6d2013-04-11 19:25:10 +080010122 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010123
10124 /*
Jim Mattson83bafef2016-10-04 10:48:38 -070010125 * Set the MSR load/store lists to match L0's settings.
10126 */
10127 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10128 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10129 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10130 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10131 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10132
10133 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010134 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10135 * entry, but only if the current (host) sp changed from the value
10136 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10137 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10138 * here we just force the write to happen on entry.
10139 */
10140 vmx->host_rsp = 0;
10141
10142 exec_control = vmx_exec_control(vmx); /* L0's desires */
10143 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10144 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10145 exec_control &= ~CPU_BASED_TPR_SHADOW;
10146 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010147
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010148 /*
10149 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
10150 * nested_get_vmcs12_pages can't fix it up, the illegal value
10151 * will result in a VM entry failure.
10152 */
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010153 if (exec_control & CPU_BASED_TPR_SHADOW) {
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010154 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010155 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
10156 }
10157
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010158 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010159 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010160 * Rather, exit every time.
10161 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010162 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10163 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10164
10165 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10166
10167 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10168 * bitwise-or of what L1 wants to trap for L2, and what we want to
10169 * trap. Note that CR0.TS also needs updating - we do this later.
10170 */
10171 update_exception_bitmap(vcpu);
10172 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10173 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10174
Nadav Har'El8049d652013-08-05 11:07:06 +030010175 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10176 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10177 * bits are further modified by vmx_set_efer() below.
10178 */
Jan Kiszkaf4124502014-03-07 20:03:13 +010010179 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010180
10181 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10182 * emulated by vmx_set_efer(), below.
10183 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010184 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010185 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10186 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010187 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10188
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010189 if (from_vmentry &&
10190 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010191 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010192 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010193 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010194 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010195 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010196
10197 set_cr4_guest_host_mask(vmx);
10198
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010199 if (from_vmentry &&
10200 vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010201 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10202
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010203 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10204 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010205 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010206 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010207 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010208 if (kvm_has_tsc_control)
10209 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010210
10211 if (enable_vpid) {
10212 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010213 * There is no direct mapping between vpid02 and vpid12, the
10214 * vpid02 is per-vCPU for L0 and reused while the value of
10215 * vpid12 is changed w/ one invvpid during nested vmentry.
10216 * The vpid12 is allocated by L1 for L2, so it will not
10217 * influence global bitmap(for vpid01 and vpid02 allocation)
10218 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010219 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010220 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10221 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10222 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10223 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10224 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10225 }
10226 } else {
10227 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10228 vmx_flush_tlb(vcpu);
10229 }
10230
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010231 }
10232
Ladi Prosek1fb883b2017-04-04 14:18:53 +020010233 if (enable_pml) {
10234 /*
10235 * Conceptually we want to copy the PML address and index from
10236 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
10237 * since we always flush the log on each vmexit, this happens
10238 * to be equivalent to simply resetting the fields in vmcs02.
10239 */
10240 ASSERT(vmx->pml_pg);
10241 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
10242 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
10243 }
10244
Nadav Har'El155a97a2013-08-05 11:07:16 +030010245 if (nested_cpu_has_ept(vmcs12)) {
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010246 if (nested_ept_init_mmu_context(vcpu)) {
10247 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10248 return 1;
10249 }
Jim Mattsonfb6c8192017-03-16 13:53:59 -070010250 } else if (nested_cpu_has2(vmcs12,
10251 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
10252 vmx_flush_tlb_ept_only(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010253 }
10254
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010255 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010256 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
10257 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010258 * The CR0_READ_SHADOW is what L2 should have expected to read given
10259 * the specifications by L1; It's not enough to take
10260 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10261 * have more bits than L1 expected.
10262 */
10263 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10264 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10265
10266 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10267 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10268
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010269 if (from_vmentry &&
10270 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
David Matlack5a6a9742016-11-29 18:14:10 -080010271 vcpu->arch.efer = vmcs12->guest_ia32_efer;
10272 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
10273 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10274 else
10275 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10276 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10277 vmx_set_efer(vcpu, vcpu->arch.efer);
10278
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010279 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010010280 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010281 entry_failure_code))
10282 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010010283
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010284 if (!enable_ept)
10285 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10286
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010287 /*
10288 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10289 */
10290 if (enable_ept) {
10291 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10292 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10293 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10294 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10295 }
10296
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010297 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10298 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010010299 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010300}
10301
Jim Mattsonca0bde22016-11-30 12:03:46 -080010302static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10303{
10304 struct vcpu_vmx *vmx = to_vmx(vcpu);
10305
10306 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10307 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
10308 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10309
Jim Mattson56a20512017-07-06 16:33:06 -070010310 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
10311 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10312
Jim Mattsonca0bde22016-11-30 12:03:46 -080010313 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
10314 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10315
10316 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
10317 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10318
10319 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
10320 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10321
Bandan Dasc5f983f2017-05-05 15:25:14 -040010322 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
10323 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10324
Jim Mattsonca0bde22016-11-30 12:03:46 -080010325 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
10326 vmx->nested.nested_vmx_procbased_ctls_low,
10327 vmx->nested.nested_vmx_procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070010328 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
10329 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
10330 vmx->nested.nested_vmx_secondary_ctls_low,
10331 vmx->nested.nested_vmx_secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080010332 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
10333 vmx->nested.nested_vmx_pinbased_ctls_low,
10334 vmx->nested.nested_vmx_pinbased_ctls_high) ||
10335 !vmx_control_verify(vmcs12->vm_exit_controls,
10336 vmx->nested.nested_vmx_exit_ctls_low,
10337 vmx->nested.nested_vmx_exit_ctls_high) ||
10338 !vmx_control_verify(vmcs12->vm_entry_controls,
10339 vmx->nested.nested_vmx_entry_ctls_low,
10340 vmx->nested.nested_vmx_entry_ctls_high))
10341 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10342
Jim Mattsonc7c2c702017-05-05 11:28:09 -070010343 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
10344 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10345
Jim Mattsonca0bde22016-11-30 12:03:46 -080010346 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
10347 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
10348 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
10349 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
10350
10351 return 0;
10352}
10353
10354static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10355 u32 *exit_qual)
10356{
10357 bool ia32e;
10358
10359 *exit_qual = ENTRY_FAIL_DEFAULT;
10360
10361 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10362 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
10363 return 1;
10364
10365 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
10366 vmcs12->vmcs_link_pointer != -1ull) {
10367 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
10368 return 1;
10369 }
10370
10371 /*
10372 * If the load IA32_EFER VM-entry control is 1, the following checks
10373 * are performed on the field for the IA32_EFER MSR:
10374 * - Bits reserved in the IA32_EFER MSR must be 0.
10375 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10376 * the IA-32e mode guest VM-exit control. It must also be identical
10377 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10378 * CR0.PG) is 1.
10379 */
10380 if (to_vmx(vcpu)->nested.nested_run_pending &&
10381 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
10382 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10383 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10384 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10385 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10386 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
10387 return 1;
10388 }
10389
10390 /*
10391 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10392 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10393 * the values of the LMA and LME bits in the field must each be that of
10394 * the host address-space size VM-exit control.
10395 */
10396 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10397 ia32e = (vmcs12->vm_exit_controls &
10398 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10399 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10400 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10401 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
10402 return 1;
10403 }
10404
10405 return 0;
10406}
10407
Jim Mattson858e25c2016-11-30 12:03:47 -080010408static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu, bool from_vmentry)
10409{
10410 struct vcpu_vmx *vmx = to_vmx(vcpu);
10411 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10412 struct loaded_vmcs *vmcs02;
Jim Mattson858e25c2016-11-30 12:03:47 -080010413 u32 msr_entry_idx;
10414 u32 exit_qual;
10415
10416 vmcs02 = nested_get_current_vmcs02(vmx);
10417 if (!vmcs02)
10418 return -ENOMEM;
10419
10420 enter_guest_mode(vcpu);
10421
10422 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10423 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10424
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010425 vmx_switch_vmcs(vcpu, vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080010426 vmx_segment_cache_clear(vmx);
10427
10428 if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &exit_qual)) {
10429 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010430 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010431 nested_vmx_entry_failure(vcpu, vmcs12,
10432 EXIT_REASON_INVALID_STATE, exit_qual);
10433 return 1;
10434 }
10435
10436 nested_get_vmcs12_pages(vcpu, vmcs12);
10437
10438 msr_entry_idx = nested_vmx_load_msr(vcpu,
10439 vmcs12->vm_entry_msr_load_addr,
10440 vmcs12->vm_entry_msr_load_count);
10441 if (msr_entry_idx) {
10442 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010443 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010444 nested_vmx_entry_failure(vcpu, vmcs12,
10445 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10446 return 1;
10447 }
10448
Jim Mattson858e25c2016-11-30 12:03:47 -080010449 /*
10450 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10451 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10452 * returned as far as L1 is concerned. It will only return (and set
10453 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10454 */
10455 return 0;
10456}
10457
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010458/*
10459 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10460 * for running an L2 nested guest.
10461 */
10462static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10463{
10464 struct vmcs12 *vmcs12;
10465 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080010466 u32 exit_qual;
10467 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010468
Kyle Hueyeb277562016-11-29 12:40:39 -080010469 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010470 return 1;
10471
Kyle Hueyeb277562016-11-29 12:40:39 -080010472 if (!nested_vmx_check_vmcs12(vcpu))
10473 goto out;
10474
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010475 vmcs12 = get_vmcs12(vcpu);
10476
Abel Gordon012f83c2013-04-18 14:39:25 +030010477 if (enable_shadow_vmcs)
10478 copy_shadow_to_vmcs12(vmx);
10479
Nadav Har'El7c177932011-05-25 23:12:04 +030010480 /*
10481 * The nested entry process starts with enforcing various prerequisites
10482 * on vmcs12 as required by the Intel SDM, and act appropriately when
10483 * they fail: As the SDM explains, some conditions should cause the
10484 * instruction to fail, while others will cause the instruction to seem
10485 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10486 * To speed up the normal (success) code path, we should avoid checking
10487 * for misconfigurations which will anyway be caught by the processor
10488 * when using the merged vmcs02.
10489 */
10490 if (vmcs12->launch_state == launch) {
10491 nested_vmx_failValid(vcpu,
10492 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10493 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080010494 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010495 }
10496
Jim Mattsonca0bde22016-11-30 12:03:46 -080010497 ret = check_vmentry_prereqs(vcpu, vmcs12);
10498 if (ret) {
10499 nested_vmx_failValid(vcpu, ret);
Kyle Hueyeb277562016-11-29 12:40:39 -080010500 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010501 }
10502
Nadav Har'El7c177932011-05-25 23:12:04 +030010503 /*
Jim Mattsonca0bde22016-11-30 12:03:46 -080010504 * After this point, the trap flag no longer triggers a singlestep trap
10505 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
10506 * This is not 100% correct; for performance reasons, we delegate most
10507 * of the checks on host state to the processor. If those fail,
10508 * the singlestep trap is missed.
Jan Kiszka384bb782013-04-20 10:52:36 +020010509 */
Jim Mattsonca0bde22016-11-30 12:03:46 -080010510 skip_emulated_instruction(vcpu);
Jan Kiszka384bb782013-04-20 10:52:36 +020010511
Jim Mattsonca0bde22016-11-30 12:03:46 -080010512 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
10513 if (ret) {
10514 nested_vmx_entry_failure(vcpu, vmcs12,
10515 EXIT_REASON_INVALID_STATE, exit_qual);
10516 return 1;
Jan Kiszka384bb782013-04-20 10:52:36 +020010517 }
10518
10519 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010520 * We're finally done with prerequisite checking, and can start with
10521 * the nested entry.
10522 */
10523
Jim Mattson858e25c2016-11-30 12:03:47 -080010524 ret = enter_vmx_non_root_mode(vcpu, true);
10525 if (ret)
10526 return ret;
Wincy Vanff651cb2014-12-11 08:52:58 +030010527
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010528 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010529 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010530
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010531 vmx->nested.nested_run_pending = 1;
10532
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010533 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080010534
10535out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080010536 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010537}
10538
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010539/*
10540 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10541 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10542 * This function returns the new value we should put in vmcs12.guest_cr0.
10543 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10544 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10545 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10546 * didn't trap the bit, because if L1 did, so would L0).
10547 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10548 * been modified by L2, and L1 knows it. So just leave the old value of
10549 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10550 * isn't relevant, because if L0 traps this bit it can set it to anything.
10551 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10552 * changed these bits, and therefore they need to be updated, but L0
10553 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10554 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10555 */
10556static inline unsigned long
10557vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10558{
10559 return
10560 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10561 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10562 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10563 vcpu->arch.cr0_guest_owned_bits));
10564}
10565
10566static inline unsigned long
10567vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10568{
10569 return
10570 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10571 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10572 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10573 vcpu->arch.cr4_guest_owned_bits));
10574}
10575
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010576static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10577 struct vmcs12 *vmcs12)
10578{
10579 u32 idt_vectoring;
10580 unsigned int nr;
10581
Gleb Natapov851eb6672013-09-25 12:51:34 +030010582 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010583 nr = vcpu->arch.exception.nr;
10584 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10585
10586 if (kvm_exception_is_soft(nr)) {
10587 vmcs12->vm_exit_instruction_len =
10588 vcpu->arch.event_exit_inst_len;
10589 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10590 } else
10591 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10592
10593 if (vcpu->arch.exception.has_error_code) {
10594 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10595 vmcs12->idt_vectoring_error_code =
10596 vcpu->arch.exception.error_code;
10597 }
10598
10599 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010600 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010601 vmcs12->idt_vectoring_info_field =
10602 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10603 } else if (vcpu->arch.interrupt.pending) {
10604 nr = vcpu->arch.interrupt.nr;
10605 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10606
10607 if (vcpu->arch.interrupt.soft) {
10608 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10609 vmcs12->vm_entry_instruction_len =
10610 vcpu->arch.event_exit_inst_len;
10611 } else
10612 idt_vectoring |= INTR_TYPE_EXT_INTR;
10613
10614 vmcs12->idt_vectoring_info_field = idt_vectoring;
10615 }
10616}
10617
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010618static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10619{
10620 struct vcpu_vmx *vmx = to_vmx(vcpu);
10621
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010622 if (vcpu->arch.exception.pending ||
10623 vcpu->arch.nmi_injected ||
10624 vcpu->arch.interrupt.pending)
10625 return -EBUSY;
10626
Jan Kiszkaf4124502014-03-07 20:03:13 +010010627 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10628 vmx->nested.preemption_timer_expired) {
10629 if (vmx->nested.nested_run_pending)
10630 return -EBUSY;
10631 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10632 return 0;
10633 }
10634
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010635 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010636 if (vmx->nested.nested_run_pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010637 return -EBUSY;
10638 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10639 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10640 INTR_INFO_VALID_MASK, 0);
10641 /*
10642 * The NMI-triggered VM exit counts as injection:
10643 * clear this one and block further NMIs.
10644 */
10645 vcpu->arch.nmi_pending = 0;
10646 vmx_set_nmi_mask(vcpu, true);
10647 return 0;
10648 }
10649
10650 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10651 nested_exit_on_intr(vcpu)) {
10652 if (vmx->nested.nested_run_pending)
10653 return -EBUSY;
10654 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010655 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010656 }
10657
David Hildenbrand6342c502017-01-25 11:58:58 +010010658 vmx_complete_nested_posted_interrupt(vcpu);
10659 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010660}
10661
Jan Kiszkaf4124502014-03-07 20:03:13 +010010662static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10663{
10664 ktime_t remaining =
10665 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10666 u64 value;
10667
10668 if (ktime_to_ns(remaining) <= 0)
10669 return 0;
10670
10671 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10672 do_div(value, 1000000);
10673 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10674}
10675
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010676/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010677 * Update the guest state fields of vmcs12 to reflect changes that
10678 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
10679 * VM-entry controls is also updated, since this is really a guest
10680 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010681 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010682static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010683{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010684 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10685 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10686
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010687 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10688 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10689 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10690
10691 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10692 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10693 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10694 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10695 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10696 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10697 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10698 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10699 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10700 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10701 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10702 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10703 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10704 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10705 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10706 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10707 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10708 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10709 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10710 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10711 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10712 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10713 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10714 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10715 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10716 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10717 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10718 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10719 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10720 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10721 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10722 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10723 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10724 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10725 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10726 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10727
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010728 vmcs12->guest_interruptibility_info =
10729 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10730 vmcs12->guest_pending_dbg_exceptions =
10731 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010732 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10733 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10734 else
10735 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010736
Jan Kiszkaf4124502014-03-07 20:03:13 +010010737 if (nested_cpu_has_preemption_timer(vmcs12)) {
10738 if (vmcs12->vm_exit_controls &
10739 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10740 vmcs12->vmx_preemption_timer_value =
10741 vmx_get_preemption_timer_value(vcpu);
10742 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10743 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010744
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010745 /*
10746 * In some cases (usually, nested EPT), L2 is allowed to change its
10747 * own CR3 without exiting. If it has changed it, we must keep it.
10748 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10749 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10750 *
10751 * Additionally, restore L2's PDPTR to vmcs12.
10752 */
10753 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010754 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010755 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10756 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10757 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10758 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10759 }
10760
Jim Mattsond281e132017-06-01 12:44:46 -070010761 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030010762
Wincy Van608406e2015-02-03 23:57:51 +080010763 if (nested_cpu_has_vid(vmcs12))
10764 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10765
Jan Kiszkac18911a2013-03-13 16:06:41 +010010766 vmcs12->vm_entry_controls =
10767 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010768 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010769
Jan Kiszka2996fca2014-06-16 13:59:43 +020010770 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10771 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10772 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10773 }
10774
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010775 /* TODO: These cannot have changed unless we have MSR bitmaps and
10776 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010777 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010778 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010779 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10780 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010781 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10782 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10783 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010784 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010785 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010786}
10787
10788/*
10789 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10790 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10791 * and this function updates it to reflect the changes to the guest state while
10792 * L2 was running (and perhaps made some exits which were handled directly by L0
10793 * without going back to L1), and to reflect the exit reason.
10794 * Note that we do not have to copy here all VMCS fields, just those that
10795 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10796 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10797 * which already writes to vmcs12 directly.
10798 */
10799static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10800 u32 exit_reason, u32 exit_intr_info,
10801 unsigned long exit_qualification)
10802{
10803 /* update guest state fields: */
10804 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010805
10806 /* update exit information fields: */
10807
Jan Kiszka533558b2014-01-04 18:47:20 +010010808 vmcs12->vm_exit_reason = exit_reason;
10809 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010810
Jan Kiszka533558b2014-01-04 18:47:20 +010010811 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010812 if ((vmcs12->vm_exit_intr_info &
10813 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10814 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10815 vmcs12->vm_exit_intr_error_code =
10816 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010817 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010818 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10819 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10820
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010821 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070010822 vmcs12->launch_state = 1;
10823
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010824 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10825 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010826 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010827
10828 /*
10829 * Transfer the event that L0 or L1 may wanted to inject into
10830 * L2 to IDT_VECTORING_INFO_FIELD.
10831 */
10832 vmcs12_save_pending_event(vcpu, vmcs12);
10833 }
10834
10835 /*
10836 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10837 * preserved above and would only end up incorrectly in L1.
10838 */
10839 vcpu->arch.nmi_injected = false;
10840 kvm_clear_exception_queue(vcpu);
10841 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010842}
10843
10844/*
10845 * A part of what we need to when the nested L2 guest exits and we want to
10846 * run its L1 parent, is to reset L1's guest state to the host state specified
10847 * in vmcs12.
10848 * This function is to be called not only on normal nested exit, but also on
10849 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10850 * Failures During or After Loading Guest State").
10851 * This function should be called when the active VMCS is L1's (vmcs01).
10852 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010853static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10854 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010855{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010856 struct kvm_segment seg;
Jim Mattsonca0bde22016-11-30 12:03:46 -080010857 u32 entry_failure_code;
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010858
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010859 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10860 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010861 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010862 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10863 else
10864 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10865 vmx_set_efer(vcpu, vcpu->arch.efer);
10866
10867 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10868 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010869 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010870 /*
10871 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010872 * actually changed, because vmx_set_cr0 refers to efer set above.
10873 *
10874 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
10875 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010876 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010877 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010878 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010879
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010880 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010881 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10882 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10883
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010884 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010885
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010886 /*
10887 * Only PDPTE load can fail as the value of cr3 was checked on entry and
10888 * couldn't have changed.
10889 */
10890 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
10891 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010892
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010893 if (!enable_ept)
10894 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10895
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010896 if (enable_vpid) {
10897 /*
10898 * Trivially support vpid by letting L2s share their parent
10899 * L1's vpid. TODO: move to a more elaborate solution, giving
10900 * each L2 its own vpid and exposing the vpid feature to L1.
10901 */
10902 vmx_flush_tlb(vcpu);
10903 }
10904
10905
10906 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10907 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10908 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10909 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10910 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010911
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010912 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10913 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10914 vmcs_write64(GUEST_BNDCFGS, 0);
10915
Jan Kiszka44811c02013-08-04 17:17:27 +020010916 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010917 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010918 vcpu->arch.pat = vmcs12->host_ia32_pat;
10919 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010920 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10921 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10922 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010923
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010924 /* Set L1 segment info according to Intel SDM
10925 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10926 seg = (struct kvm_segment) {
10927 .base = 0,
10928 .limit = 0xFFFFFFFF,
10929 .selector = vmcs12->host_cs_selector,
10930 .type = 11,
10931 .present = 1,
10932 .s = 1,
10933 .g = 1
10934 };
10935 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10936 seg.l = 1;
10937 else
10938 seg.db = 1;
10939 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10940 seg = (struct kvm_segment) {
10941 .base = 0,
10942 .limit = 0xFFFFFFFF,
10943 .type = 3,
10944 .present = 1,
10945 .s = 1,
10946 .db = 1,
10947 .g = 1
10948 };
10949 seg.selector = vmcs12->host_ds_selector;
10950 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10951 seg.selector = vmcs12->host_es_selector;
10952 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10953 seg.selector = vmcs12->host_ss_selector;
10954 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10955 seg.selector = vmcs12->host_fs_selector;
10956 seg.base = vmcs12->host_fs_base;
10957 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10958 seg.selector = vmcs12->host_gs_selector;
10959 seg.base = vmcs12->host_gs_base;
10960 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10961 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010962 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010963 .limit = 0x67,
10964 .selector = vmcs12->host_tr_selector,
10965 .type = 11,
10966 .present = 1
10967 };
10968 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10969
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010970 kvm_set_dr(vcpu, 7, 0x400);
10971 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010972
Wincy Van3af18d92015-02-03 23:49:31 +080010973 if (cpu_has_vmx_msr_bitmap())
10974 vmx_set_msr_bitmap(vcpu);
10975
Wincy Vanff651cb2014-12-11 08:52:58 +030010976 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10977 vmcs12->vm_exit_msr_load_count))
10978 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010979}
10980
10981/*
10982 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10983 * and modify vmcs12 to make it see what it would expect to see there if
10984 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10985 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010986static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10987 u32 exit_intr_info,
10988 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010989{
10990 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010991 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattsoncf3215d2016-09-06 09:33:21 -070010992 u32 vm_inst_error = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010993
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010994 /* trying to cancel vmlaunch/vmresume is a bug */
10995 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10996
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010997 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010998 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10999 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011000
Wincy Vanff651cb2014-12-11 08:52:58 +030011001 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
11002 vmcs12->vm_exit_msr_store_count))
11003 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
11004
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011005 if (unlikely(vmx->fail))
11006 vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);
11007
David Hildenbrand1279a6b12017-03-20 10:00:08 +010011008 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Wanpeng Lif3380ca2014-08-05 12:42:23 +080011009
Bandan Das77b0f5d2014-04-19 18:17:45 -040011010 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
11011 && nested_exit_intr_ack_set(vcpu)) {
11012 int irq = kvm_cpu_get_interrupt(vcpu);
11013 WARN_ON(irq < 0);
11014 vmcs12->vm_exit_intr_info = irq |
11015 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
11016 }
11017
Jan Kiszka542060e2014-01-04 18:47:21 +010011018 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
11019 vmcs12->exit_qualification,
11020 vmcs12->idt_vectoring_info_field,
11021 vmcs12->vm_exit_intr_info,
11022 vmcs12->vm_exit_intr_error_code,
11023 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011024
Paolo Bonzini8391ce42016-07-07 14:58:33 +020011025 vm_entry_controls_reset_shadow(vmx);
11026 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010011027 vmx_segment_cache_clear(vmx);
11028
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011029 /* if no vmcs02 cache requested, remove the one we used */
11030 if (VMCS02_POOL_SIZE == 0)
11031 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
11032
11033 load_vmcs12_host_state(vcpu, vmcs12);
11034
Paolo Bonzini93140062016-07-06 13:23:51 +020011035 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070011036 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11037 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010011038 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020011039 if (vmx->hv_deadline_tsc == -1)
11040 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11041 PIN_BASED_VMX_PREEMPTION_TIMER);
11042 else
11043 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11044 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070011045 if (kvm_has_tsc_control)
11046 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011047
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011048 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
11049 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
11050 vmx_set_virtual_x2apic_mode(vcpu,
11051 vcpu->arch.apic_base & X2APIC_ENABLE);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070011052 } else if (!nested_cpu_has_ept(vmcs12) &&
11053 nested_cpu_has2(vmcs12,
11054 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
11055 vmx_flush_tlb_ept_only(vcpu);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011056 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011057
11058 /* This is needed for same reason as it was needed in prepare_vmcs02 */
11059 vmx->host_rsp = 0;
11060
11061 /* Unpin physical memory we referred to in vmcs02 */
11062 if (vmx->nested.apic_access_page) {
11063 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011064 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011065 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011066 if (vmx->nested.virtual_apic_page) {
11067 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011068 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011069 }
Wincy Van705699a2015-02-03 23:58:17 +080011070 if (vmx->nested.pi_desc_page) {
11071 kunmap(vmx->nested.pi_desc_page);
11072 nested_release_page(vmx->nested.pi_desc_page);
11073 vmx->nested.pi_desc_page = NULL;
11074 vmx->nested.pi_desc = NULL;
11075 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011076
11077 /*
Tang Chen38b99172014-09-24 15:57:54 +080011078 * We are now running in L2, mmu_notifier will force to reload the
11079 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
11080 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080011081 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080011082
11083 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011084 * Exiting from L2 to L1, we're now back to L1 which thinks it just
11085 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
11086 * success or failure flag accordingly.
11087 */
11088 if (unlikely(vmx->fail)) {
11089 vmx->fail = 0;
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011090 nested_vmx_failValid(vcpu, vm_inst_error);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011091 } else
11092 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011093 if (enable_shadow_vmcs)
11094 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011095
11096 /* in case we halted in L2 */
11097 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011098}
11099
Nadav Har'El7c177932011-05-25 23:12:04 +030011100/*
Jan Kiszka42124922014-01-04 18:47:19 +010011101 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
11102 */
11103static void vmx_leave_nested(struct kvm_vcpu *vcpu)
11104{
Wanpeng Li2f707d92017-03-06 04:03:28 -080011105 if (is_guest_mode(vcpu)) {
11106 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010011107 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080011108 }
Jan Kiszka42124922014-01-04 18:47:19 +010011109 free_nested(to_vmx(vcpu));
11110}
11111
11112/*
Nadav Har'El7c177932011-05-25 23:12:04 +030011113 * L1's failure to enter L2 is a subset of a normal exit, as explained in
11114 * 23.7 "VM-entry failures during or after loading guest state" (this also
11115 * lists the acceptable exit-reason and exit-qualification parameters).
11116 * It should only be called before L2 actually succeeded to run, and when
11117 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
11118 */
11119static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
11120 struct vmcs12 *vmcs12,
11121 u32 reason, unsigned long qualification)
11122{
11123 load_vmcs12_host_state(vcpu, vmcs12);
11124 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
11125 vmcs12->exit_qualification = qualification;
11126 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011127 if (enable_shadow_vmcs)
11128 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030011129}
11130
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011131static int vmx_check_intercept(struct kvm_vcpu *vcpu,
11132 struct x86_instruction_info *info,
11133 enum x86_intercept_stage stage)
11134{
11135 return X86EMUL_CONTINUE;
11136}
11137
Yunhong Jiang64672c92016-06-13 14:19:59 -070011138#ifdef CONFIG_X86_64
11139/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
11140static inline int u64_shl_div_u64(u64 a, unsigned int shift,
11141 u64 divisor, u64 *result)
11142{
11143 u64 low = a << shift, high = a >> (64 - shift);
11144
11145 /* To avoid the overflow on divq */
11146 if (high >= divisor)
11147 return 1;
11148
11149 /* Low hold the result, high hold rem which is discarded */
11150 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
11151 "rm" (divisor), "0" (low), "1" (high));
11152 *result = low;
11153
11154 return 0;
11155}
11156
11157static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
11158{
11159 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020011160 u64 tscl = rdtsc();
11161 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
11162 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011163
11164 /* Convert to host delta tsc if tsc scaling is enabled */
11165 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
11166 u64_shl_div_u64(delta_tsc,
11167 kvm_tsc_scaling_ratio_frac_bits,
11168 vcpu->arch.tsc_scaling_ratio,
11169 &delta_tsc))
11170 return -ERANGE;
11171
11172 /*
11173 * If the delta tsc can't fit in the 32 bit after the multi shift,
11174 * we can't use the preemption timer.
11175 * It's possible that it fits on later vmentries, but checking
11176 * on every vmentry is costly so we just use an hrtimer.
11177 */
11178 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11179 return -ERANGE;
11180
11181 vmx->hv_deadline_tsc = tscl + delta_tsc;
11182 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11183 PIN_BASED_VMX_PREEMPTION_TIMER);
Wanpeng Lic8533542017-06-29 06:28:09 -070011184
11185 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011186}
11187
11188static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11189{
11190 struct vcpu_vmx *vmx = to_vmx(vcpu);
11191 vmx->hv_deadline_tsc = -1;
11192 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11193 PIN_BASED_VMX_PREEMPTION_TIMER);
11194}
11195#endif
11196
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011197static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011198{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020011199 if (ple_gap)
11200 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011201}
11202
Kai Huang843e4332015-01-28 10:54:28 +080011203static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11204 struct kvm_memory_slot *slot)
11205{
11206 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11207 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11208}
11209
11210static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11211 struct kvm_memory_slot *slot)
11212{
11213 kvm_mmu_slot_set_dirty(kvm, slot);
11214}
11215
11216static void vmx_flush_log_dirty(struct kvm *kvm)
11217{
11218 kvm_flush_pml_buffers(kvm);
11219}
11220
Bandan Dasc5f983f2017-05-05 15:25:14 -040011221static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
11222{
11223 struct vmcs12 *vmcs12;
11224 struct vcpu_vmx *vmx = to_vmx(vcpu);
11225 gpa_t gpa;
11226 struct page *page = NULL;
11227 u64 *pml_address;
11228
11229 if (is_guest_mode(vcpu)) {
11230 WARN_ON_ONCE(vmx->nested.pml_full);
11231
11232 /*
11233 * Check if PML is enabled for the nested guest.
11234 * Whether eptp bit 6 is set is already checked
11235 * as part of A/D emulation.
11236 */
11237 vmcs12 = get_vmcs12(vcpu);
11238 if (!nested_cpu_has_pml(vmcs12))
11239 return 0;
11240
Dan Carpenter47698862017-05-10 22:43:17 +030011241 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040011242 vmx->nested.pml_full = true;
11243 return 1;
11244 }
11245
11246 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
11247
11248 page = nested_get_page(vcpu, vmcs12->pml_address);
11249 if (!page)
11250 return 0;
11251
11252 pml_address = kmap(page);
11253 pml_address[vmcs12->guest_pml_index--] = gpa;
11254 kunmap(page);
11255 nested_release_page_clean(page);
11256 }
11257
11258 return 0;
11259}
11260
Kai Huang843e4332015-01-28 10:54:28 +080011261static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11262 struct kvm_memory_slot *memslot,
11263 gfn_t offset, unsigned long mask)
11264{
11265 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11266}
11267
Feng Wuefc64402015-09-18 22:29:51 +080011268/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011269 * This routine does the following things for vCPU which is going
11270 * to be blocked if VT-d PI is enabled.
11271 * - Store the vCPU to the wakeup list, so when interrupts happen
11272 * we can find the right vCPU to wake up.
11273 * - Change the Posted-interrupt descriptor as below:
11274 * 'NDST' <-- vcpu->pre_pcpu
11275 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11276 * - If 'ON' is set during this process, which means at least one
11277 * interrupt is posted for this vCPU, we cannot block it, in
11278 * this case, return 1, otherwise, return 0.
11279 *
11280 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011281static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011282{
11283 unsigned long flags;
11284 unsigned int dest;
11285 struct pi_desc old, new;
11286 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11287
11288 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011289 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11290 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011291 return 0;
11292
11293 vcpu->pre_pcpu = vcpu->cpu;
11294 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11295 vcpu->pre_pcpu), flags);
11296 list_add_tail(&vcpu->blocked_vcpu_list,
11297 &per_cpu(blocked_vcpu_on_cpu,
11298 vcpu->pre_pcpu));
11299 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
11300 vcpu->pre_pcpu), flags);
11301
11302 do {
11303 old.control = new.control = pi_desc->control;
11304
11305 /*
11306 * We should not block the vCPU if
11307 * an interrupt is posted for it.
11308 */
11309 if (pi_test_on(pi_desc) == 1) {
11310 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11311 vcpu->pre_pcpu), flags);
11312 list_del(&vcpu->blocked_vcpu_list);
11313 spin_unlock_irqrestore(
11314 &per_cpu(blocked_vcpu_on_cpu_lock,
11315 vcpu->pre_pcpu), flags);
11316 vcpu->pre_pcpu = -1;
11317
11318 return 1;
11319 }
11320
11321 WARN((pi_desc->sn == 1),
11322 "Warning: SN field of posted-interrupts "
11323 "is set before blocking\n");
11324
11325 /*
11326 * Since vCPU can be preempted during this process,
11327 * vcpu->cpu could be different with pre_pcpu, we
11328 * need to set pre_pcpu as the destination of wakeup
11329 * notification event, then we can find the right vCPU
11330 * to wakeup in wakeup handler if interrupts happen
11331 * when the vCPU is in blocked state.
11332 */
11333 dest = cpu_physical_id(vcpu->pre_pcpu);
11334
11335 if (x2apic_enabled())
11336 new.ndst = dest;
11337 else
11338 new.ndst = (dest << 8) & 0xFF00;
11339
11340 /* set 'NV' to 'wakeup vector' */
11341 new.nv = POSTED_INTR_WAKEUP_VECTOR;
11342 } while (cmpxchg(&pi_desc->control, old.control,
11343 new.control) != old.control);
11344
11345 return 0;
11346}
11347
Yunhong Jiangbc225122016-06-13 14:19:58 -070011348static int vmx_pre_block(struct kvm_vcpu *vcpu)
11349{
11350 if (pi_pre_block(vcpu))
11351 return 1;
11352
Yunhong Jiang64672c92016-06-13 14:19:59 -070011353 if (kvm_lapic_hv_timer_in_use(vcpu))
11354 kvm_lapic_switch_to_sw_timer(vcpu);
11355
Yunhong Jiangbc225122016-06-13 14:19:58 -070011356 return 0;
11357}
11358
11359static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011360{
11361 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11362 struct pi_desc old, new;
11363 unsigned int dest;
11364 unsigned long flags;
11365
11366 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011367 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11368 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011369 return;
11370
11371 do {
11372 old.control = new.control = pi_desc->control;
11373
11374 dest = cpu_physical_id(vcpu->cpu);
11375
11376 if (x2apic_enabled())
11377 new.ndst = dest;
11378 else
11379 new.ndst = (dest << 8) & 0xFF00;
11380
11381 /* Allow posting non-urgent interrupts */
11382 new.sn = 0;
11383
11384 /* set 'NV' to 'notification vector' */
11385 new.nv = POSTED_INTR_VECTOR;
11386 } while (cmpxchg(&pi_desc->control, old.control,
11387 new.control) != old.control);
11388
11389 if(vcpu->pre_pcpu != -1) {
11390 spin_lock_irqsave(
11391 &per_cpu(blocked_vcpu_on_cpu_lock,
11392 vcpu->pre_pcpu), flags);
11393 list_del(&vcpu->blocked_vcpu_list);
11394 spin_unlock_irqrestore(
11395 &per_cpu(blocked_vcpu_on_cpu_lock,
11396 vcpu->pre_pcpu), flags);
11397 vcpu->pre_pcpu = -1;
11398 }
11399}
11400
Yunhong Jiangbc225122016-06-13 14:19:58 -070011401static void vmx_post_block(struct kvm_vcpu *vcpu)
11402{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011403 if (kvm_x86_ops->set_hv_timer)
11404 kvm_lapic_switch_to_hv_timer(vcpu);
11405
Yunhong Jiangbc225122016-06-13 14:19:58 -070011406 pi_post_block(vcpu);
11407}
11408
Feng Wubf9f6ac2015-09-18 22:29:55 +080011409/*
Feng Wuefc64402015-09-18 22:29:51 +080011410 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11411 *
11412 * @kvm: kvm
11413 * @host_irq: host irq of the interrupt
11414 * @guest_irq: gsi of the interrupt
11415 * @set: set or unset PI
11416 * returns 0 on success, < 0 on failure
11417 */
11418static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11419 uint32_t guest_irq, bool set)
11420{
11421 struct kvm_kernel_irq_routing_entry *e;
11422 struct kvm_irq_routing_table *irq_rt;
11423 struct kvm_lapic_irq irq;
11424 struct kvm_vcpu *vcpu;
11425 struct vcpu_data vcpu_info;
11426 int idx, ret = -EINVAL;
11427
11428 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011429 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11430 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011431 return 0;
11432
11433 idx = srcu_read_lock(&kvm->irq_srcu);
11434 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11435 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11436
11437 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11438 if (e->type != KVM_IRQ_ROUTING_MSI)
11439 continue;
11440 /*
11441 * VT-d PI cannot support posting multicast/broadcast
11442 * interrupts to a vCPU, we still use interrupt remapping
11443 * for these kind of interrupts.
11444 *
11445 * For lowest-priority interrupts, we only support
11446 * those with single CPU as the destination, e.g. user
11447 * configures the interrupts via /proc/irq or uses
11448 * irqbalance to make the interrupts single-CPU.
11449 *
11450 * We will support full lowest-priority interrupt later.
11451 */
11452
Radim Krčmář371313132016-07-12 22:09:27 +020011453 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011454 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11455 /*
11456 * Make sure the IRTE is in remapped mode if
11457 * we don't handle it in posted mode.
11458 */
11459 ret = irq_set_vcpu_affinity(host_irq, NULL);
11460 if (ret < 0) {
11461 printk(KERN_INFO
11462 "failed to back to remapped mode, irq: %u\n",
11463 host_irq);
11464 goto out;
11465 }
11466
Feng Wuefc64402015-09-18 22:29:51 +080011467 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011468 }
Feng Wuefc64402015-09-18 22:29:51 +080011469
11470 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11471 vcpu_info.vector = irq.vector;
11472
Feng Wub6ce9782016-01-25 16:53:35 +080011473 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011474 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11475
11476 if (set)
11477 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11478 else {
11479 /* suppress notification event before unposting */
11480 pi_set_sn(vcpu_to_pi_desc(vcpu));
11481 ret = irq_set_vcpu_affinity(host_irq, NULL);
11482 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11483 }
11484
11485 if (ret < 0) {
11486 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11487 __func__);
11488 goto out;
11489 }
11490 }
11491
11492 ret = 0;
11493out:
11494 srcu_read_unlock(&kvm->irq_srcu, idx);
11495 return ret;
11496}
11497
Ashok Rajc45dcc72016-06-22 14:59:56 +080011498static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11499{
11500 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11501 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11502 FEATURE_CONTROL_LMCE;
11503 else
11504 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11505 ~FEATURE_CONTROL_LMCE;
11506}
11507
Kees Cook404f6aa2016-08-08 16:29:06 -070011508static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011509 .cpu_has_kvm_support = cpu_has_kvm_support,
11510 .disabled_by_bios = vmx_disabled_by_bios,
11511 .hardware_setup = hardware_setup,
11512 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011513 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011514 .hardware_enable = hardware_enable,
11515 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011516 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011517 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011518
11519 .vcpu_create = vmx_create_vcpu,
11520 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011521 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011522
Avi Kivity04d2cc72007-09-10 18:10:54 +030011523 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011524 .vcpu_load = vmx_vcpu_load,
11525 .vcpu_put = vmx_vcpu_put,
11526
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011527 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011528 .get_msr = vmx_get_msr,
11529 .set_msr = vmx_set_msr,
11530 .get_segment_base = vmx_get_segment_base,
11531 .get_segment = vmx_get_segment,
11532 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011533 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011534 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011535 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011536 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011537 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011538 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011539 .set_cr3 = vmx_set_cr3,
11540 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011541 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011542 .get_idt = vmx_get_idt,
11543 .set_idt = vmx_set_idt,
11544 .get_gdt = vmx_get_gdt,
11545 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011546 .get_dr6 = vmx_get_dr6,
11547 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011548 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011549 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011550 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011551 .get_rflags = vmx_get_rflags,
11552 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011553
11554 .get_pkru = vmx_get_pkru,
11555
Avi Kivity6aa8b732006-12-10 02:21:36 -080011556 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011557
Avi Kivity6aa8b732006-12-10 02:21:36 -080011558 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011559 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011560 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011561 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11562 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011563 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011564 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011565 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011566 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011567 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011568 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011569 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011570 .get_nmi_mask = vmx_get_nmi_mask,
11571 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011572 .enable_nmi_window = enable_nmi_window,
11573 .enable_irq_window = enable_irq_window,
11574 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011575 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011576 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011577 .get_enable_apicv = vmx_get_enable_apicv,
11578 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011579 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010011580 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011581 .hwapic_irr_update = vmx_hwapic_irr_update,
11582 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011583 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11584 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011585
Izik Eiduscbc94022007-10-25 00:29:55 +020011586 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011587 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011588 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011589
Avi Kivity586f9602010-11-18 13:09:54 +020011590 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011591
Sheng Yang17cc3932010-01-05 19:02:27 +080011592 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011593
11594 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011595
11596 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011597 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011598
11599 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011600
11601 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011602
11603 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011604
11605 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011606
11607 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011608 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011609 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011610 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011611
11612 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011613
11614 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011615
11616 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11617 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11618 .flush_log_dirty = vmx_flush_log_dirty,
11619 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040011620 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +020011621
Feng Wubf9f6ac2015-09-18 22:29:55 +080011622 .pre_block = vmx_pre_block,
11623 .post_block = vmx_post_block,
11624
Wei Huang25462f72015-06-19 15:45:05 +020011625 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011626
11627 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011628
11629#ifdef CONFIG_X86_64
11630 .set_hv_timer = vmx_set_hv_timer,
11631 .cancel_hv_timer = vmx_cancel_hv_timer,
11632#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011633
11634 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011635};
11636
11637static int __init vmx_init(void)
11638{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011639 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11640 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011641 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011642 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011643
Dave Young2965faa2015-09-09 15:38:55 -070011644#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011645 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11646 crash_vmclear_local_loaded_vmcss);
11647#endif
11648
He, Qingfdef3ad2007-04-30 09:45:24 +030011649 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011650}
11651
11652static void __exit vmx_exit(void)
11653{
Dave Young2965faa2015-09-09 15:38:55 -070011654#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011655 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011656 synchronize_rcu();
11657#endif
11658
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011659 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011660}
11661
11662module_init(vmx_init)
11663module_exit(vmx_exit)