blob: 66566ef3b8a8668ecb76f2b225252c7778d971ce [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019#include <asm/unaligned.h>
20
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070021#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040022#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070023#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040024#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujithcbe61d82009-02-09 13:27:12 +053026static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040028MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static int __init ath9k_init(void)
34{
35 return 0;
36}
37module_init(ath9k_init);
38
39static void __exit ath9k_exit(void)
40{
41 return;
42}
43module_exit(ath9k_exit);
44
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040045/* Private hardware callbacks */
46
47static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
48{
49 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
50}
51
52static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020084static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053085{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070086 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020087 struct ath_common *common = ath9k_hw_common(ah);
88 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053089
Sujith2660b812009-02-09 13:27:26 +053090 if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020091 clockrate = ATH9K_CLOCK_RATE_CCK;
92 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
93 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
94 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
95 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040096 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020097 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
98
99 if (conf_is_ht40(conf))
100 clockrate *= 2;
101
102 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530103}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700104
Sujithcbe61d82009-02-09 13:27:12 +0530105static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530106{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200107 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530108
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200109 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530110}
111
Sujith0caa7b12009-02-16 13:23:20 +0530112bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700113{
114 int i;
115
Sujith0caa7b12009-02-16 13:23:20 +0530116 BUG_ON(timeout < AH_TIME_QUANTUM);
117
118 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700119 if ((REG_READ(ah, reg) & mask) == val)
120 return true;
121
122 udelay(AH_TIME_QUANTUM);
123 }
Sujith04bd46382008-11-28 22:18:05 +0530124
Joe Perches226afe62010-12-02 19:12:37 -0800125 ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
126 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
127 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530128
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129 return false;
130}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400131EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700132
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100133void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
134 int column, unsigned int *writecnt)
135{
136 int r;
137
138 ENABLE_REGWRITE_BUFFER(ah);
139 for (r = 0; r < array->ia_rows; r++) {
140 REG_WRITE(ah, INI_RA(array, r, 0),
141 INI_RA(array, r, column));
142 DO_DELAY(*writecnt);
143 }
144 REGWRITE_BUFFER_FLUSH(ah);
145}
146
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700147u32 ath9k_hw_reverse_bits(u32 val, u32 n)
148{
149 u32 retval;
150 int i;
151
152 for (i = 0, retval = 0; i < n; i++) {
153 retval = (retval << 1) | (val & 1);
154 val >>= 1;
155 }
156 return retval;
157}
158
Sujithcbe61d82009-02-09 13:27:12 +0530159u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100160 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530161 u32 frameLen, u16 rateix,
162 bool shortPreamble)
163{
164 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530165
166 if (kbps == 0)
167 return 0;
168
Felix Fietkau545750d2009-11-23 22:21:01 +0100169 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530170 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530171 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100172 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530173 phyTime >>= 1;
174 numBits = frameLen << 3;
175 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
176 break;
Sujith46d14a52008-11-18 09:08:13 +0530177 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530178 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530179 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
180 numBits = OFDM_PLCP_BITS + (frameLen << 3);
181 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
182 txTime = OFDM_SIFS_TIME_QUARTER
183 + OFDM_PREAMBLE_TIME_QUARTER
184 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530185 } else if (ah->curchan &&
186 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530187 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
188 numBits = OFDM_PLCP_BITS + (frameLen << 3);
189 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
190 txTime = OFDM_SIFS_TIME_HALF +
191 OFDM_PREAMBLE_TIME_HALF
192 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
193 } else {
194 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
195 numBits = OFDM_PLCP_BITS + (frameLen << 3);
196 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
197 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
198 + (numSymbols * OFDM_SYMBOL_TIME);
199 }
200 break;
201 default:
Joe Perches38002762010-12-02 19:12:36 -0800202 ath_err(ath9k_hw_common(ah),
203 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530204 txTime = 0;
205 break;
206 }
207
208 return txTime;
209}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400210EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530211
Sujithcbe61d82009-02-09 13:27:12 +0530212void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530213 struct ath9k_channel *chan,
214 struct chan_centers *centers)
215{
216 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530217
218 if (!IS_CHAN_HT40(chan)) {
219 centers->ctl_center = centers->ext_center =
220 centers->synth_center = chan->channel;
221 return;
222 }
223
224 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
225 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
226 centers->synth_center =
227 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
228 extoff = 1;
229 } else {
230 centers->synth_center =
231 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
232 extoff = -1;
233 }
234
235 centers->ctl_center =
236 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700237 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530238 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700239 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530240}
241
242/******************/
243/* Chip Revisions */
244/******************/
245
Sujithcbe61d82009-02-09 13:27:12 +0530246static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530247{
248 u32 val;
249
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530250 switch (ah->hw_version.devid) {
251 case AR5416_AR9100_DEVID:
252 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
253 break;
254 case AR9300_DEVID_AR9340:
255 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
256 val = REG_READ(ah, AR_SREV);
257 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
258 return;
259 }
260
Sujithf1dc5602008-10-29 10:16:30 +0530261 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
262
263 if (val == 0xFF) {
264 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530265 ah->hw_version.macVersion =
266 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
267 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530268 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530269 } else {
270 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530271 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530272
Sujithd535a422009-02-09 13:27:06 +0530273 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530274
Sujithd535a422009-02-09 13:27:06 +0530275 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530276 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530277 }
278}
279
Sujithf1dc5602008-10-29 10:16:30 +0530280/************************************/
281/* HW Attach, Detach, Init Routines */
282/************************************/
283
Sujithcbe61d82009-02-09 13:27:12 +0530284static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530285{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100286 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530287 return;
288
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
295 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
296 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
297 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
298
299 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
300}
301
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400302/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530303static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530304{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700305 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400306 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530307 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800308 static const u32 patternData[4] = {
309 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
310 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400311 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530312
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400313 if (!AR_SREV_9300_20_OR_LATER(ah)) {
314 loop_max = 2;
315 regAddr[1] = AR_PHY_BASE + (8 << 2);
316 } else
317 loop_max = 1;
318
319 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530320 u32 addr = regAddr[i];
321 u32 wrData, rdData;
322
323 regHold[i] = REG_READ(ah, addr);
324 for (j = 0; j < 0x100; j++) {
325 wrData = (j << 16) | j;
326 REG_WRITE(ah, addr, wrData);
327 rdData = REG_READ(ah, addr);
328 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800329 ath_err(common,
330 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
331 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530332 return false;
333 }
334 }
335 for (j = 0; j < 4; j++) {
336 wrData = patternData[j];
337 REG_WRITE(ah, addr, wrData);
338 rdData = REG_READ(ah, addr);
339 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800340 ath_err(common,
341 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
342 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530343 return false;
344 }
345 }
346 REG_WRITE(ah, regAddr[i], regHold[i]);
347 }
348 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530349
Sujithf1dc5602008-10-29 10:16:30 +0530350 return true;
351}
352
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700353static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700354{
355 int i;
356
Sujith2660b812009-02-09 13:27:26 +0530357 ah->config.dma_beacon_response_time = 2;
358 ah->config.sw_beacon_response_time = 10;
359 ah->config.additional_swba_backoff = 0;
360 ah->config.ack_6mb = 0x0;
361 ah->config.cwm_ignore_extcca = 0;
362 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530363 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530364 ah->config.pcie_waen = 0;
365 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400366 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700367
368 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530369 ah->config.spurchans[i][0] = AR_NO_SPUR;
370 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700371 }
372
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800373 /* PAPRD needs some more work to be enabled */
374 ah->config.paprd_disable = 1;
375
Sujith0ce024c2009-12-14 14:57:00 +0530376 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400377 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400378
379 /*
380 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
381 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
382 * This means we use it for all AR5416 devices, and the few
383 * minor PCI AR9280 devices out there.
384 *
385 * Serialization is required because these devices do not handle
386 * well the case of two concurrent reads/writes due to the latency
387 * involved. During one read/write another read/write can be issued
388 * on another CPU while the previous read/write may still be working
389 * on our hardware, if we hit this case the hardware poops in a loop.
390 * We prevent this by serializing reads and writes.
391 *
392 * This issue is not present on PCI-Express devices or pre-AR5416
393 * devices (legacy, 802.11abg).
394 */
395 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700396 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700397}
398
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700399static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700400{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700401 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
402
403 regulatory->country_code = CTRY_DEFAULT;
404 regulatory->power_limit = MAX_RATE_POWER;
405 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
406
Sujithd535a422009-02-09 13:27:06 +0530407 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530408 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700409
Sujith2660b812009-02-09 13:27:26 +0530410 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200411 ah->sta_id1_defaults =
412 AR_STA_ID1_CRPT_MIC_ENABLE |
413 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100414 if (AR_SREV_9100(ah))
415 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith2660b812009-02-09 13:27:26 +0530416 ah->enable_32kHz_clock = DONT_USE_32KHZ;
Felix Fietkau4357c6b2010-12-13 08:40:50 +0100417 ah->slottime = 20;
Sujith2660b812009-02-09 13:27:26 +0530418 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200419 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700420}
421
Sujithcbe61d82009-02-09 13:27:12 +0530422static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700423{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700424 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530425 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700426 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530427 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800428 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700429
Sujithf1dc5602008-10-29 10:16:30 +0530430 sum = 0;
431 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400432 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530433 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700434 common->macaddr[2 * i] = eeval >> 8;
435 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436 }
Sujithd8baa932009-03-30 15:28:25 +0530437 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530438 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700439
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700440 return 0;
441}
442
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700443static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530445 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446 int ecode;
447
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530448 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530449 if (!ath9k_hw_chip_test(ah))
450 return -ENODEV;
451 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700452
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400453 if (!AR_SREV_9300_20_OR_LATER(ah)) {
454 ecode = ar9002_hw_rf_claim(ah);
455 if (ecode != 0)
456 return ecode;
457 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700458
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700459 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700460 if (ecode != 0)
461 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530462
Joe Perches226afe62010-12-02 19:12:37 -0800463 ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
464 "Eeprom VER: %d, REV: %d\n",
465 ah->eep_ops->get_eeprom_ver(ah),
466 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530467
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400468 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
469 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800470 ath_err(ath9k_hw_common(ah),
471 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530472 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400473 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400474 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700475
Vasanthakumar Thiagarajan070c4d52011-04-19 19:29:05 +0530476 if (!AR_SREV_9100(ah) && !AR_SREV_9340(ah)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700477 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700478 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700479 }
Sujithf1dc5602008-10-29 10:16:30 +0530480
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700481 return 0;
482}
483
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400484static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700485{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400486 if (AR_SREV_9300_20_OR_LATER(ah))
487 ar9003_hw_attach_ops(ah);
488 else
489 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700490}
491
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400492/* Called for all hardware families */
493static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700494{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700495 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700496 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700497
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530498 ath9k_hw_read_revisions(ah);
499
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530500 /*
501 * Read back AR_WA into a permanent copy and set bits 14 and 17.
502 * We need to do this to avoid RMW of this register. We cannot
503 * read the reg when chip is asleep.
504 */
505 ah->WARegVal = REG_READ(ah, AR_WA);
506 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
507 AR_WA_ASPM_TIMER_BASED_DISABLE);
508
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700509 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800510 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700511 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700512 }
513
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400514 ath9k_hw_init_defaults(ah);
515 ath9k_hw_init_config(ah);
516
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400517 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400518
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700519 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800520 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700521 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700522 }
523
524 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
525 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400526 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
527 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700528 ah->config.serialize_regmode =
529 SER_REG_MODE_ON;
530 } else {
531 ah->config.serialize_regmode =
532 SER_REG_MODE_OFF;
533 }
534 }
535
Joe Perches226afe62010-12-02 19:12:37 -0800536 ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700537 ah->config.serialize_regmode);
538
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500539 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
540 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
541 else
542 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
543
Felix Fietkau6da5a722010-12-12 00:51:12 +0100544 switch (ah->hw_version.macVersion) {
545 case AR_SREV_VERSION_5416_PCI:
546 case AR_SREV_VERSION_5416_PCIE:
547 case AR_SREV_VERSION_9160:
548 case AR_SREV_VERSION_9100:
549 case AR_SREV_VERSION_9280:
550 case AR_SREV_VERSION_9285:
551 case AR_SREV_VERSION_9287:
552 case AR_SREV_VERSION_9271:
553 case AR_SREV_VERSION_9300:
554 case AR_SREV_VERSION_9485:
555 break;
556 default:
Joe Perches38002762010-12-02 19:12:36 -0800557 ath_err(common,
558 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
559 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700560 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700561 }
562
Vasanthakumar Thiagarajanb99a7be2011-04-19 19:28:59 +0530563 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400564 ah->is_pciexpress = false;
565
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700566 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700567 ath9k_hw_init_cal_settings(ah);
568
569 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200570 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700571 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400572 if (!AR_SREV_9300_20_OR_LATER(ah))
573 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700574
575 ath9k_hw_init_mode_regs(ah);
576
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400577
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700578 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530579 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700580 else
581 ath9k_hw_disablepcie(ah);
582
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400583 if (!AR_SREV_9300_20_OR_LATER(ah))
584 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530585
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700586 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700587 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700588 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700589
590 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100591 r = ath9k_hw_fill_cap_info(ah);
592 if (r)
593 return r;
594
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700595 r = ath9k_hw_init_macaddr(ah);
596 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800597 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700598 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700599 }
600
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400601 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530602 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700603 else
Sujith2660b812009-02-09 13:27:26 +0530604 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700605
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400606 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700607
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400608 common->state = ATH_HW_INITIALIZED;
609
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700610 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700611}
612
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400613int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530614{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400615 int ret;
616 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530617
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400618 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
619 switch (ah->hw_version.devid) {
620 case AR5416_DEVID_PCI:
621 case AR5416_DEVID_PCIE:
622 case AR5416_AR9100_DEVID:
623 case AR9160_DEVID_PCI:
624 case AR9280_DEVID_PCI:
625 case AR9280_DEVID_PCIE:
626 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400627 case AR9287_DEVID_PCI:
628 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400629 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400630 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800631 case AR9300_DEVID_AR9485_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400632 break;
633 default:
634 if (common->bus_ops->ath_bus_type == ATH_USB)
635 break;
Joe Perches38002762010-12-02 19:12:36 -0800636 ath_err(common, "Hardware device ID 0x%04x not supported\n",
637 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400638 return -EOPNOTSUPP;
639 }
Sujithf1dc5602008-10-29 10:16:30 +0530640
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400641 ret = __ath9k_hw_init(ah);
642 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800643 ath_err(common,
644 "Unable to initialize hardware; initialization status: %d\n",
645 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400646 return ret;
647 }
Sujithf1dc5602008-10-29 10:16:30 +0530648
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400649 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530650}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400651EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530652
Sujithcbe61d82009-02-09 13:27:12 +0530653static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530654{
Sujith7d0d0df2010-04-16 11:53:57 +0530655 ENABLE_REGWRITE_BUFFER(ah);
656
Sujithf1dc5602008-10-29 10:16:30 +0530657 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
658 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
659
660 REG_WRITE(ah, AR_QOS_NO_ACK,
661 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
662 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
663 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
664
665 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
666 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
667 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
668 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
669 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530670
671 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530672}
673
Vivek Natarajanb1415812011-01-27 14:45:07 +0530674unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
675{
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100676 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
677 udelay(100);
678 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
679
680 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530681 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530682
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100683 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530684}
685EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
686
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530687#define DPLL3_PHASE_SHIFT_VAL 0x1
Sujithcbe61d82009-02-09 13:27:12 +0530688static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530689 struct ath9k_channel *chan)
690{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800691 u32 pll;
692
Vivek Natarajan22983c32011-01-27 14:45:09 +0530693 if (AR_SREV_9485(ah)) {
Vivek Natarajan22983c32011-01-27 14:45:09 +0530694
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530695 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
696 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
697 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
698 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
699 AR_CH0_DPLL2_KD, 0x40);
700 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
701 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530702
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530703 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
704 AR_CH0_BB_DPLL1_REFDIV, 0x5);
705 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
706 AR_CH0_BB_DPLL1_NINI, 0x58);
707 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
708 AR_CH0_BB_DPLL1_NFRAC, 0x0);
709
710 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
711 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
712 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
713 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
714 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
715 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
716
717 /* program BB PLL phase_shift to 0x6 */
718 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
719 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
720
721 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
722 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530723 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530724
Vivek Natarajan22983c32011-01-27 14:45:09 +0530725 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
726 AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530727 } else if (AR_SREV_9340(ah)) {
728 u32 regval, pll2_divint, pll2_divfrac, refdiv;
729
730 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
731 udelay(1000);
732
733 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
734 udelay(100);
735
736 if (ah->is_clk_25mhz) {
737 pll2_divint = 0x54;
738 pll2_divfrac = 0x1eb85;
739 refdiv = 3;
740 } else {
741 pll2_divint = 88;
742 pll2_divfrac = 0;
743 refdiv = 5;
744 }
745
746 regval = REG_READ(ah, AR_PHY_PLL_MODE);
747 regval |= (0x1 << 16);
748 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
749 udelay(100);
750
751 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
752 (pll2_divint << 18) | pll2_divfrac);
753 udelay(100);
754
755 regval = REG_READ(ah, AR_PHY_PLL_MODE);
756 regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
757 (0x4 << 26) | (0x18 << 19);
758 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
759 REG_WRITE(ah, AR_PHY_PLL_MODE,
760 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
761 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530762 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800763
764 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530765
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100766 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530767
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530768 if (AR_SREV_9485(ah) || AR_SREV_9340(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530769 udelay(1000);
770
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400771 /* Switch the core clock for ar9271 to 117Mhz */
772 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530773 udelay(500);
774 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400775 }
776
Sujithf1dc5602008-10-29 10:16:30 +0530777 udelay(RTC_PLL_SETTLE_DELAY);
778
779 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530780
781 if (AR_SREV_9340(ah)) {
782 if (ah->is_clk_25mhz) {
783 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
784 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
785 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
786 } else {
787 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
788 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
789 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
790 }
791 udelay(100);
792 }
Sujithf1dc5602008-10-29 10:16:30 +0530793}
794
Sujithcbe61d82009-02-09 13:27:12 +0530795static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800796 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530797{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530798 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400799 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530800 AR_IMR_TXURN |
801 AR_IMR_RXERR |
802 AR_IMR_RXORN |
803 AR_IMR_BCNMISC;
804
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530805 if (AR_SREV_9340(ah))
806 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
807
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400808 if (AR_SREV_9300_20_OR_LATER(ah)) {
809 imr_reg |= AR_IMR_RXOK_HP;
810 if (ah->config.rx_intr_mitigation)
811 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
812 else
813 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530814
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400815 } else {
816 if (ah->config.rx_intr_mitigation)
817 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
818 else
819 imr_reg |= AR_IMR_RXOK;
820 }
821
822 if (ah->config.tx_intr_mitigation)
823 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
824 else
825 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530826
Colin McCabed97809d2008-12-01 13:38:55 -0800827 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400828 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530829
Sujith7d0d0df2010-04-16 11:53:57 +0530830 ENABLE_REGWRITE_BUFFER(ah);
831
Pavel Roskin152d5302010-03-31 18:05:37 -0400832 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500833 ah->imrs2_reg |= AR_IMR_S2_GTT;
834 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530835
836 if (!AR_SREV_9100(ah)) {
837 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530838 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530839 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
840 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400841
Sujith7d0d0df2010-04-16 11:53:57 +0530842 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530843
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400844 if (AR_SREV_9300_20_OR_LATER(ah)) {
845 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
846 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
847 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
848 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
849 }
Sujithf1dc5602008-10-29 10:16:30 +0530850}
851
Felix Fietkau0005baf2010-01-15 02:33:40 +0100852static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530853{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100854 u32 val = ath9k_hw_mac_to_clks(ah, us);
855 val = min(val, (u32) 0xFFFF);
856 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530857}
858
Felix Fietkau0005baf2010-01-15 02:33:40 +0100859static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530860{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100861 u32 val = ath9k_hw_mac_to_clks(ah, us);
862 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
863 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
864}
865
866static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
867{
868 u32 val = ath9k_hw_mac_to_clks(ah, us);
869 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
870 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530871}
872
Sujithcbe61d82009-02-09 13:27:12 +0530873static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530874{
Sujithf1dc5602008-10-29 10:16:30 +0530875 if (tu > 0xFFFF) {
Joe Perches226afe62010-12-02 19:12:37 -0800876 ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
877 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530878 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530879 return false;
880 } else {
881 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530882 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530883 return true;
884 }
885}
886
Felix Fietkau0005baf2010-01-15 02:33:40 +0100887void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530888{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100889 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
890 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100891 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100892 int sifstime;
893
Joe Perches226afe62010-12-02 19:12:37 -0800894 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
895 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530896
Sujith2660b812009-02-09 13:27:26 +0530897 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100898 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100899
900 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
901 sifstime = 16;
902 else
903 sifstime = 10;
904
Felix Fietkaue239d852010-01-15 02:34:58 +0100905 /* As defined by IEEE 802.11-2007 17.3.8.6 */
906 slottime = ah->slottime + 3 * ah->coverage_class;
907 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +0100908
909 /*
910 * Workaround for early ACK timeouts, add an offset to match the
911 * initval's 64us ack timeout value.
912 * This was initially only meant to work around an issue with delayed
913 * BA frames in some implementations, but it has been found to fix ACK
914 * timeout issues in other cases as well.
915 */
916 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
917 acktimeout += 64 - sifstime - ah->slottime;
918
Felix Fietkaucaabf2b2010-12-13 08:40:51 +0100919 ath9k_hw_setslottime(ah, ah->slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100920 ath9k_hw_set_ack_timeout(ah, acktimeout);
921 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +0530922 if (ah->globaltxtimeout != (u32) -1)
923 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +0530924}
Felix Fietkau0005baf2010-01-15 02:33:40 +0100925EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +0530926
Sujith285f2dd2010-01-08 10:36:07 +0530927void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700928{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400929 struct ath_common *common = ath9k_hw_common(ah);
930
Sujith736b3a22010-03-17 14:25:24 +0530931 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400932 goto free_hw;
933
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700934 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400935
936free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400937 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700938}
Sujith285f2dd2010-01-08 10:36:07 +0530939EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700940
Sujithf1dc5602008-10-29 10:16:30 +0530941/*******/
942/* INI */
943/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700944
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400945u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -0400946{
947 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
948
949 if (IS_CHAN_B(chan))
950 ctl |= CTL_11B;
951 else if (IS_CHAN_G(chan))
952 ctl |= CTL_11G;
953 else
954 ctl |= CTL_11A;
955
956 return ctl;
957}
958
Sujithf1dc5602008-10-29 10:16:30 +0530959/****************************************/
960/* Reset and Channel Switching Routines */
961/****************************************/
962
Sujithcbe61d82009-02-09 13:27:12 +0530963static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530964{
Felix Fietkau57b32222010-04-15 17:39:22 -0400965 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530966
Sujith7d0d0df2010-04-16 11:53:57 +0530967 ENABLE_REGWRITE_BUFFER(ah);
968
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400969 /*
970 * set AHB_MODE not to do cacheline prefetches
971 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100972 if (!AR_SREV_9300_20_OR_LATER(ah))
973 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +0530974
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400975 /*
976 * let mac dma reads be in 128 byte chunks
977 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100978 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +0530979
Sujith7d0d0df2010-04-16 11:53:57 +0530980 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530981
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400982 /*
983 * Restore TX Trigger Level to its pre-reset value.
984 * The initial value depends on whether aggregation is enabled, and is
985 * adjusted whenever underruns are detected.
986 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400987 if (!AR_SREV_9300_20_OR_LATER(ah))
988 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +0530989
Sujith7d0d0df2010-04-16 11:53:57 +0530990 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530991
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400992 /*
993 * let mac dma writes be in 128 byte chunks
994 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100995 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +0530996
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400997 /*
998 * Setup receive FIFO threshold to hold off TX activities
999 */
Sujithf1dc5602008-10-29 10:16:30 +05301000 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1001
Felix Fietkau57b32222010-04-15 17:39:22 -04001002 if (AR_SREV_9300_20_OR_LATER(ah)) {
1003 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1004 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1005
1006 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1007 ah->caps.rx_status_len);
1008 }
1009
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001010 /*
1011 * reduce the number of usable entries in PCU TXBUF to avoid
1012 * wrap around issues.
1013 */
Sujithf1dc5602008-10-29 10:16:30 +05301014 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001015 /* For AR9285 the number of Fifos are reduced to half.
1016 * So set the usable tx buf size also to half to
1017 * avoid data/delimiter underruns
1018 */
Sujithf1dc5602008-10-29 10:16:30 +05301019 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1020 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001021 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301022 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1023 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1024 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001025
Sujith7d0d0df2010-04-16 11:53:57 +05301026 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301027
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001028 if (AR_SREV_9300_20_OR_LATER(ah))
1029 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301030}
1031
Sujithcbe61d82009-02-09 13:27:12 +05301032static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301033{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001034 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1035 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301036
Sujithf1dc5602008-10-29 10:16:30 +05301037 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001038 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001039 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001040 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301041 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1042 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001043 case NL80211_IFTYPE_AP:
1044 set |= AR_STA_ID1_STA_AP;
1045 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001046 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001047 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301048 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301049 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001050 if (!ah->is_monitoring)
1051 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301052 break;
Sujithf1dc5602008-10-29 10:16:30 +05301053 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001054 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301055}
1056
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001057void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1058 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001059{
1060 u32 coef_exp, coef_man;
1061
1062 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1063 if ((coef_scaled >> coef_exp) & 0x1)
1064 break;
1065
1066 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1067
1068 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1069
1070 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1071 *coef_exponent = coef_exp - 16;
1072}
1073
Sujithcbe61d82009-02-09 13:27:12 +05301074static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301075{
1076 u32 rst_flags;
1077 u32 tmpReg;
1078
Sujith70768492009-02-16 13:23:12 +05301079 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001080 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1081 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301082 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1083 }
1084
Sujith7d0d0df2010-04-16 11:53:57 +05301085 ENABLE_REGWRITE_BUFFER(ah);
1086
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001087 if (AR_SREV_9300_20_OR_LATER(ah)) {
1088 REG_WRITE(ah, AR_WA, ah->WARegVal);
1089 udelay(10);
1090 }
1091
Sujithf1dc5602008-10-29 10:16:30 +05301092 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1093 AR_RTC_FORCE_WAKE_ON_INT);
1094
1095 if (AR_SREV_9100(ah)) {
1096 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1097 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1098 } else {
1099 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1100 if (tmpReg &
1101 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1102 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001103 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301104 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001105
1106 val = AR_RC_HOSTIF;
1107 if (!AR_SREV_9300_20_OR_LATER(ah))
1108 val |= AR_RC_AHB;
1109 REG_WRITE(ah, AR_RC, val);
1110
1111 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301112 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301113
1114 rst_flags = AR_RTC_RC_MAC_WARM;
1115 if (type == ATH9K_RESET_COLD)
1116 rst_flags |= AR_RTC_RC_MAC_COLD;
1117 }
1118
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001119 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301120
1121 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301122
Sujithf1dc5602008-10-29 10:16:30 +05301123 udelay(50);
1124
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001125 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301126 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001127 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1128 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301129 return false;
1130 }
1131
1132 if (!AR_SREV_9100(ah))
1133 REG_WRITE(ah, AR_RC, 0);
1134
Sujithf1dc5602008-10-29 10:16:30 +05301135 if (AR_SREV_9100(ah))
1136 udelay(50);
1137
1138 return true;
1139}
1140
Sujithcbe61d82009-02-09 13:27:12 +05301141static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301142{
Sujith7d0d0df2010-04-16 11:53:57 +05301143 ENABLE_REGWRITE_BUFFER(ah);
1144
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001145 if (AR_SREV_9300_20_OR_LATER(ah)) {
1146 REG_WRITE(ah, AR_WA, ah->WARegVal);
1147 udelay(10);
1148 }
1149
Sujithf1dc5602008-10-29 10:16:30 +05301150 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1151 AR_RTC_FORCE_WAKE_ON_INT);
1152
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001153 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301154 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1155
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001156 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301157
Sujith7d0d0df2010-04-16 11:53:57 +05301158 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301159
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001160 if (!AR_SREV_9300_20_OR_LATER(ah))
1161 udelay(2);
1162
1163 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301164 REG_WRITE(ah, AR_RC, 0);
1165
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001166 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301167
1168 if (!ath9k_hw_wait(ah,
1169 AR_RTC_STATUS,
1170 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301171 AR_RTC_STATUS_ON,
1172 AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001173 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1174 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301175 return false;
1176 }
1177
Sujithf1dc5602008-10-29 10:16:30 +05301178 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1179}
1180
Sujithcbe61d82009-02-09 13:27:12 +05301181static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301182{
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001183 if (AR_SREV_9300_20_OR_LATER(ah)) {
1184 REG_WRITE(ah, AR_WA, ah->WARegVal);
1185 udelay(10);
1186 }
1187
Sujithf1dc5602008-10-29 10:16:30 +05301188 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1189 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1190
1191 switch (type) {
1192 case ATH9K_RESET_POWER_ON:
1193 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301194 case ATH9K_RESET_WARM:
1195 case ATH9K_RESET_COLD:
1196 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301197 default:
1198 return false;
1199 }
1200}
1201
Sujithcbe61d82009-02-09 13:27:12 +05301202static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301203 struct ath9k_channel *chan)
1204{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301205 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301206 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1207 return false;
1208 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301209 return false;
1210
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001211 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301212 return false;
1213
Sujith2660b812009-02-09 13:27:26 +05301214 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301215 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301216 ath9k_hw_set_rfmode(ah, chan);
1217
1218 return true;
1219}
1220
Sujithcbe61d82009-02-09 13:27:12 +05301221static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001222 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301223{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001224 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001225 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001226 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001227 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001228 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301229
1230 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1231 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perches226afe62010-12-02 19:12:37 -08001232 ath_dbg(common, ATH_DBG_QUEUE,
1233 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301234 return false;
1235 }
1236 }
1237
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001238 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001239 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301240 return false;
1241 }
1242
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001243 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301244
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001245 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001246 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001247 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001248 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301249 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001250 ath9k_hw_set_clockrate(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301251
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001252 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001253 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301254 channel->max_antenna_gain * 2,
1255 channel->max_power * 2,
1256 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02001257 (u32) regulatory->power_limit), false);
Sujithf1dc5602008-10-29 10:16:30 +05301258
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001259 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301260
1261 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1262 ath9k_hw_set_delta_slope(ah, chan);
1263
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001264 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301265
Sujithf1dc5602008-10-29 10:16:30 +05301266 return true;
1267}
1268
Felix Fietkau691680b2011-03-19 13:55:38 +01001269static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1270{
1271 u32 gpio_mask = ah->gpio_mask;
1272 int i;
1273
1274 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1275 if (!(gpio_mask & 1))
1276 continue;
1277
1278 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1279 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1280 }
1281}
1282
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001283bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301284{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001285 int count = 50;
1286 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301287
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001288 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001289 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301290
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001291 do {
1292 reg = REG_READ(ah, AR_OBS_BUS_1);
1293
1294 if ((reg & 0x7E7FFFEF) == 0x00702400)
1295 continue;
1296
1297 switch (reg & 0x7E000B00) {
1298 case 0x1E000000:
1299 case 0x52000B00:
1300 case 0x18000B00:
1301 continue;
1302 default:
1303 return true;
1304 }
1305 } while (count-- > 0);
1306
1307 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301308}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001309EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301310
Sujithcbe61d82009-02-09 13:27:12 +05301311int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001312 struct ath9k_hw_cal_data *caldata, bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001313{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001314 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001315 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301316 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001317 u32 saveDefAntenna;
1318 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301319 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001320 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001321
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001322 ah->txchainmask = common->tx_chainmask;
1323 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001324
Sujith Manoharan6d501922011-01-04 13:43:39 +05301325 if ((common->bus_ops->ath_bus_type != ATH_USB) && !ah->chip_fullsleep) {
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001326 ath9k_hw_abortpcurecv(ah);
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001327 if (!ath9k_hw_stopdmarecv(ah)) {
Joe Perches226afe62010-12-02 19:12:37 -08001328 ath_dbg(common, ATH_DBG_XMIT,
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001329 "Failed to stop receive dma\n");
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001330 bChannelChange = false;
1331 }
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001332 }
1333
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001334 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001335 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001336
Felix Fietkaud9891c72010-09-29 17:15:27 +02001337 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001338 ath9k_hw_getnf(ah, curchan);
1339
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001340 ah->caldata = caldata;
1341 if (caldata &&
1342 (chan->channel != caldata->channel ||
1343 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1344 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1345 /* Operating channel changed, reset channel calibration data */
1346 memset(caldata, 0, sizeof(*caldata));
1347 ath9k_init_nfcal_hist_buffer(ah, chan);
1348 }
1349
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001350 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301351 (ah->chip_fullsleep != true) &&
1352 (ah->curchan != NULL) &&
1353 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001354 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301355 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Rajkumar Manoharan58d7e0f2010-09-08 15:57:12 +05301356 (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001357
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001358 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301359 ath9k_hw_loadnf(ah, ah->curchan);
Felix Fietkau00c86592010-07-30 21:02:09 +02001360 ath9k_hw_start_nfcal(ah, true);
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301361 if (AR_SREV_9271(ah))
1362 ar9002_hw_load_ani_reg(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001363 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001364 }
1365 }
1366
1367 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1368 if (saveDefAntenna == 0)
1369 saveDefAntenna = 1;
1370
1371 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1372
Sujith46fe7822009-09-17 09:25:25 +05301373 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001374 if (AR_SREV_9100(ah) ||
1375 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301376 tsf = ath9k_hw_gettsf64(ah);
1377
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001378 saveLedState = REG_READ(ah, AR_CFG_LED) &
1379 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1380 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1381
1382 ath9k_hw_mark_phy_inactive(ah);
1383
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001384 ah->paprd_table_write_done = false;
1385
Sujith05020d22010-03-17 14:25:23 +05301386 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001387 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1388 REG_WRITE(ah,
1389 AR9271_RESET_POWER_DOWN_CONTROL,
1390 AR9271_RADIO_RF_RST);
1391 udelay(50);
1392 }
1393
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001394 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001395 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001396 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001397 }
1398
Sujith05020d22010-03-17 14:25:23 +05301399 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001400 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1401 ah->htc_reset_init = false;
1402 REG_WRITE(ah,
1403 AR9271_RESET_POWER_DOWN_CONTROL,
1404 AR9271_GATE_MAC_CTL);
1405 udelay(50);
1406 }
1407
Sujith46fe7822009-09-17 09:25:25 +05301408 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001409 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301410 ath9k_hw_settsf64(ah, tsf);
1411
Felix Fietkau7a370812010-09-22 12:34:52 +02001412 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301413 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001414
Sujithe9141f72010-06-01 15:14:10 +05301415 if (!AR_SREV_9300_20_OR_LATER(ah))
1416 ar9002_hw_enable_async_fifo(ah);
1417
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001418 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001419 if (r)
1420 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001421
Felix Fietkauf860d522010-06-30 02:07:48 +02001422 /*
1423 * Some AR91xx SoC devices frequently fail to accept TSF writes
1424 * right after the chip reset. When that happens, write a new
1425 * value after the initvals have been applied, with an offset
1426 * based on measured time difference
1427 */
1428 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1429 tsf += 1500;
1430 ath9k_hw_settsf64(ah, tsf);
1431 }
1432
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001433 /* Setup MFP options for CCMP */
1434 if (AR_SREV_9280_20_OR_LATER(ah)) {
1435 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1436 * frames when constructing CCMP AAD. */
1437 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1438 0xc7ff);
1439 ah->sw_mgmt_crypto = false;
1440 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1441 /* Disable hardware crypto for management frames */
1442 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1443 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1444 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1445 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1446 ah->sw_mgmt_crypto = true;
1447 } else
1448 ah->sw_mgmt_crypto = true;
1449
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001450 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1451 ath9k_hw_set_delta_slope(ah, chan);
1452
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001453 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301454 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001455
Sujith7d0d0df2010-04-16 11:53:57 +05301456 ENABLE_REGWRITE_BUFFER(ah);
1457
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001458 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1459 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001460 | macStaId1
1461 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301462 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301463 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301464 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001465 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001466 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001467 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001468 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001469 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1470
Sujith7d0d0df2010-04-16 11:53:57 +05301471 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301472
Sujith Manoharan00e00032011-01-26 21:59:05 +05301473 ath9k_hw_set_operating_mode(ah, ah->opmode);
1474
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001475 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001476 if (r)
1477 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001478
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001479 ath9k_hw_set_clockrate(ah);
1480
Sujith7d0d0df2010-04-16 11:53:57 +05301481 ENABLE_REGWRITE_BUFFER(ah);
1482
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001483 for (i = 0; i < AR_NUM_DCU; i++)
1484 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1485
Sujith7d0d0df2010-04-16 11:53:57 +05301486 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301487
Sujith2660b812009-02-09 13:27:26 +05301488 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001489 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001490 ath9k_hw_resettxqueue(ah, i);
1491
Sujith2660b812009-02-09 13:27:26 +05301492 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001493 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001494 ath9k_hw_init_qos(ah);
1495
Sujith2660b812009-02-09 13:27:26 +05301496 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001497 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301498
Felix Fietkau0005baf2010-01-15 02:33:40 +01001499 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001500
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001501 if (!AR_SREV_9300_20_OR_LATER(ah)) {
Sujithe9141f72010-06-01 15:14:10 +05301502 ar9002_hw_update_async_fifo(ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001503 ar9002_hw_enable_wep_aggregation(ah);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301504 }
1505
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001506 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001507
1508 ath9k_hw_set_dma(ah);
1509
1510 REG_WRITE(ah, AR_OBS, 8);
1511
Sujith0ce024c2009-12-14 14:57:00 +05301512 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001513 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1514 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1515 }
1516
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001517 if (ah->config.tx_intr_mitigation) {
1518 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1519 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1520 }
1521
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001522 ath9k_hw_init_bb(ah, chan);
1523
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001524 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001525 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001526
Sujith7d0d0df2010-04-16 11:53:57 +05301527 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001528
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001529 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001530 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1531
Sujith7d0d0df2010-04-16 11:53:57 +05301532 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301533
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001534 /*
1535 * For big endian systems turn on swapping for descriptors
1536 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001537 if (AR_SREV_9100(ah)) {
1538 u32 mask;
1539 mask = REG_READ(ah, AR_CFG);
1540 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perches226afe62010-12-02 19:12:37 -08001541 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301542 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001543 } else {
1544 mask =
1545 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1546 REG_WRITE(ah, AR_CFG, mask);
Joe Perches226afe62010-12-02 19:12:37 -08001547 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301548 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001549 }
1550 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301551 if (common->bus_ops->ath_bus_type == ATH_USB) {
1552 /* Configure AR9271 target WLAN */
1553 if (AR_SREV_9271(ah))
1554 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1555 else
1556 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1557 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001558#ifdef __BIG_ENDIAN
Vasanthakumar Thiagarajan2be7bfe2011-04-19 19:29:14 +05301559 else if (AR_SREV_9340(ah))
1560 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1561 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001562 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001563#endif
1564 }
1565
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001566 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301567 ath9k_hw_btcoex_enable(ah);
1568
Felix Fietkau00c86592010-07-30 21:02:09 +02001569 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001570 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001571
Felix Fietkau691680b2011-03-19 13:55:38 +01001572 ath9k_hw_apply_gpio_override(ah);
1573
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001574 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001575}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001576EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001577
Sujithf1dc5602008-10-29 10:16:30 +05301578/******************************/
1579/* Power Management (Chipset) */
1580/******************************/
1581
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001582/*
1583 * Notify Power Mgt is disabled in self-generated frames.
1584 * If requested, force chip to sleep.
1585 */
Sujithcbe61d82009-02-09 13:27:12 +05301586static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301587{
1588 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1589 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001590 /*
1591 * Clear the RTC force wake bit to allow the
1592 * mac to go to sleep.
1593 */
Sujithf1dc5602008-10-29 10:16:30 +05301594 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1595 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001596 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301597 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1598
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001599 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301600 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301601 REG_CLR_BIT(ah, (AR_RTC_RESET),
1602 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301603 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001604
1605 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1606 if (AR_SREV_9300_20_OR_LATER(ah))
1607 REG_WRITE(ah, AR_WA,
1608 ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001609}
1610
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001611/*
1612 * Notify Power Management is enabled in self-generating
1613 * frames. If request, set power mode of chip to
1614 * auto/normal. Duration in units of 128us (1/8 TU).
1615 */
Sujithcbe61d82009-02-09 13:27:12 +05301616static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001617{
Sujithf1dc5602008-10-29 10:16:30 +05301618 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1619 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301620 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001621
Sujithf1dc5602008-10-29 10:16:30 +05301622 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001623 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301624 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1625 AR_RTC_FORCE_WAKE_ON_INT);
1626 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001627 /*
1628 * Clear the RTC force wake bit to allow the
1629 * mac to go to sleep.
1630 */
Sujithf1dc5602008-10-29 10:16:30 +05301631 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1632 AR_RTC_FORCE_WAKE_EN);
1633 }
1634 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001635
1636 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1637 if (AR_SREV_9300_20_OR_LATER(ah))
1638 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05301639}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001640
Sujithcbe61d82009-02-09 13:27:12 +05301641static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301642{
1643 u32 val;
1644 int i;
1645
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001646 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1647 if (AR_SREV_9300_20_OR_LATER(ah)) {
1648 REG_WRITE(ah, AR_WA, ah->WARegVal);
1649 udelay(10);
1650 }
1651
Sujithf1dc5602008-10-29 10:16:30 +05301652 if (setChip) {
1653 if ((REG_READ(ah, AR_RTC_STATUS) &
1654 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1655 if (ath9k_hw_set_reset_reg(ah,
1656 ATH9K_RESET_POWER_ON) != true) {
1657 return false;
1658 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001659 if (!AR_SREV_9300_20_OR_LATER(ah))
1660 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301661 }
1662 if (AR_SREV_9100(ah))
1663 REG_SET_BIT(ah, AR_RTC_RESET,
1664 AR_RTC_RESET_EN);
1665
1666 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1667 AR_RTC_FORCE_WAKE_EN);
1668 udelay(50);
1669
1670 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1671 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1672 if (val == AR_RTC_STATUS_ON)
1673 break;
1674 udelay(50);
1675 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1676 AR_RTC_FORCE_WAKE_EN);
1677 }
1678 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001679 ath_err(ath9k_hw_common(ah),
1680 "Failed to wakeup in %uus\n",
1681 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301682 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001683 }
1684 }
1685
Sujithf1dc5602008-10-29 10:16:30 +05301686 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1687
1688 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001689}
1690
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001691bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301692{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001693 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301694 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301695 static const char *modes[] = {
1696 "AWAKE",
1697 "FULL-SLEEP",
1698 "NETWORK SLEEP",
1699 "UNDEFINED"
1700 };
Sujithf1dc5602008-10-29 10:16:30 +05301701
Gabor Juhoscbdec972009-07-24 17:27:22 +02001702 if (ah->power_mode == mode)
1703 return status;
1704
Joe Perches226afe62010-12-02 19:12:37 -08001705 ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
1706 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301707
1708 switch (mode) {
1709 case ATH9K_PM_AWAKE:
1710 status = ath9k_hw_set_power_awake(ah, setChip);
1711 break;
1712 case ATH9K_PM_FULL_SLEEP:
1713 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301714 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301715 break;
1716 case ATH9K_PM_NETWORK_SLEEP:
1717 ath9k_set_power_network_sleep(ah, setChip);
1718 break;
1719 default:
Joe Perches38002762010-12-02 19:12:36 -08001720 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301721 return false;
1722 }
Sujith2660b812009-02-09 13:27:26 +05301723 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301724
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001725 /*
1726 * XXX: If this warning never comes up after a while then
1727 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
1728 * ath9k_hw_setpower() return type void.
1729 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05301730
1731 if (!(ah->ah_flags & AH_UNPLUGGED))
1732 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001733
Sujithf1dc5602008-10-29 10:16:30 +05301734 return status;
1735}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001736EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301737
Sujithf1dc5602008-10-29 10:16:30 +05301738/*******************/
1739/* Beacon Handling */
1740/*******************/
1741
Sujithcbe61d82009-02-09 13:27:12 +05301742void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001743{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001744 int flags = 0;
1745
Sujith7d0d0df2010-04-16 11:53:57 +05301746 ENABLE_REGWRITE_BUFFER(ah);
1747
Sujith2660b812009-02-09 13:27:26 +05301748 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001749 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001750 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001751 REG_SET_BIT(ah, AR_TXCFG,
1752 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01001753 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
1754 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001755 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001756 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01001757 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
1758 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
1759 TU_TO_USEC(ah->config.dma_beacon_response_time));
1760 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
1761 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001762 flags |=
1763 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1764 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001765 default:
Joe Perches226afe62010-12-02 19:12:37 -08001766 ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
1767 "%s: unsupported opmode: %d\n",
1768 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001769 return;
1770 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001771 }
1772
Felix Fietkaudd347f22011-03-22 21:54:17 +01001773 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
1774 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
1775 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
1776 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001777
Sujith7d0d0df2010-04-16 11:53:57 +05301778 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301779
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001780 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1781}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001782EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001783
Sujithcbe61d82009-02-09 13:27:12 +05301784void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301785 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001786{
1787 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301788 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001789 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001790
Sujith7d0d0df2010-04-16 11:53:57 +05301791 ENABLE_REGWRITE_BUFFER(ah);
1792
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001793 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1794
1795 REG_WRITE(ah, AR_BEACON_PERIOD,
1796 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1797 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1798 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1799
Sujith7d0d0df2010-04-16 11:53:57 +05301800 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301801
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001802 REG_RMW_FIELD(ah, AR_RSSI_THR,
1803 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1804
1805 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
1806
1807 if (bs->bs_sleepduration > beaconintval)
1808 beaconintval = bs->bs_sleepduration;
1809
1810 dtimperiod = bs->bs_dtimperiod;
1811 if (bs->bs_sleepduration > dtimperiod)
1812 dtimperiod = bs->bs_sleepduration;
1813
1814 if (beaconintval == dtimperiod)
1815 nextTbtt = bs->bs_nextdtim;
1816 else
1817 nextTbtt = bs->bs_nexttbtt;
1818
Joe Perches226afe62010-12-02 19:12:37 -08001819 ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1820 ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1821 ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1822 ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001823
Sujith7d0d0df2010-04-16 11:53:57 +05301824 ENABLE_REGWRITE_BUFFER(ah);
1825
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001826 REG_WRITE(ah, AR_NEXT_DTIM,
1827 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1828 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1829
1830 REG_WRITE(ah, AR_SLEEP1,
1831 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1832 | AR_SLEEP1_ASSUME_DTIM);
1833
Sujith60b67f52008-08-07 10:52:38 +05301834 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001835 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1836 else
1837 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1838
1839 REG_WRITE(ah, AR_SLEEP2,
1840 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1841
1842 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1843 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1844
Sujith7d0d0df2010-04-16 11:53:57 +05301845 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301846
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001847 REG_SET_BIT(ah, AR_TIMER_MODE,
1848 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1849 AR_DTIM_TIMER_EN);
1850
Sujith4af9cf42009-02-12 10:06:47 +05301851 /* TSF Out of Range Threshold */
1852 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001853}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001854EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001855
Sujithf1dc5602008-10-29 10:16:30 +05301856/*******************/
1857/* HW Capabilities */
1858/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001859
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001860int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001861{
Sujith2660b812009-02-09 13:27:26 +05301862 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001863 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001864 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001865 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001866
Sujithf1dc5602008-10-29 10:16:30 +05301867 u16 capField = 0, eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08001868 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001869
Sujithf74df6f2009-02-09 13:27:24 +05301870 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001871 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301872
Sujithf74df6f2009-02-09 13:27:24 +05301873 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001874 if (AR_SREV_9285_12_OR_LATER(ah))
Sujithfec0de12009-02-12 10:06:43 +05301875 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001876 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301877
Sujithf74df6f2009-02-09 13:27:24 +05301878 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05301879
Sujith2660b812009-02-09 13:27:26 +05301880 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05301881 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001882 if (regulatory->current_rd == 0x64 ||
1883 regulatory->current_rd == 0x65)
1884 regulatory->current_rd += 5;
1885 else if (regulatory->current_rd == 0x41)
1886 regulatory->current_rd = 0x43;
Joe Perches226afe62010-12-02 19:12:37 -08001887 ath_dbg(common, ATH_DBG_REGULATORY,
1888 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001889 }
Sujithdc2222a2008-08-14 13:26:55 +05301890
Sujithf74df6f2009-02-09 13:27:24 +05301891 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001892 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001893 ath_err(common,
1894 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001895 return -EINVAL;
1896 }
1897
Felix Fietkaud4659912010-10-14 16:02:39 +02001898 if (eeval & AR5416_OPFLAGS_11A)
1899 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001900
Felix Fietkaud4659912010-10-14 16:02:39 +02001901 if (eeval & AR5416_OPFLAGS_11G)
1902 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05301903
Sujithf74df6f2009-02-09 13:27:24 +05301904 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001905 /*
1906 * For AR9271 we will temporarilly uses the rx chainmax as read from
1907 * the EEPROM.
1908 */
Sujith8147f5d2009-02-20 15:13:23 +05301909 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001910 !(eeval & AR5416_OPFLAGS_11A) &&
1911 !(AR_SREV_9271(ah)))
1912 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05301913 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01001914 else if (AR_SREV_9100(ah))
1915 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05301916 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001917 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05301918 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301919
Felix Fietkau7a370812010-09-22 12:34:52 +02001920 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05301921
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01001922 /* enable key search for every frame in an aggregate */
1923 if (AR_SREV_9300_20_OR_LATER(ah))
1924 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
1925
Bruno Randolfce2220d2010-09-17 11:36:25 +09001926 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
1927
Felix Fietkau0db156e2011-03-23 20:57:29 +01001928 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05301929 pCap->hw_caps |= ATH9K_HW_CAP_HT;
1930 else
1931 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1932
Sujith5b5fa352010-03-17 14:25:15 +05301933 if (AR_SREV_9271(ah))
1934 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05301935 else if (AR_DEVID_7010(ah))
1936 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001937 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05301938 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02001939 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301940 pCap->num_gpio_pins = AR928X_NUM_GPIO;
1941 else
1942 pCap->num_gpio_pins = AR_NUM_GPIO;
1943
Sujithf1dc5602008-10-29 10:16:30 +05301944 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
1945 pCap->hw_caps |= ATH9K_HW_CAP_CST;
1946 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
1947 } else {
1948 pCap->rts_aggr_limit = (8 * 1024);
1949 }
1950
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301951#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05301952 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
1953 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
1954 ah->rfkill_gpio =
1955 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
1956 ah->rfkill_polarity =
1957 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05301958
1959 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1960 }
1961#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07001962 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05301963 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
1964 else
1965 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05301966
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301967 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301968 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
1969 else
1970 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1971
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -08001972 if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001973 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
1974 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301975
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301976 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001977 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
1978 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301979 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001980 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301981 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301982 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001983 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301984 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001985
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001986 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08001987 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
1988 if (!AR_SREV_9485(ah))
1989 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
1990
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001991 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
1992 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
1993 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001994 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04001995 pCap->txs_len = sizeof(struct ar9003_txs);
Luis R. Rodriguez6f481012011-01-20 17:47:39 -08001996 if (!ah->config.paprd_disable &&
1997 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
Felix Fietkau49352502010-06-12 00:33:59 -04001998 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001999 } else {
2000 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002001 if (AR_SREV_9280_20(ah) &&
2002 ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
2003 AR5416_EEP_MINOR_VER_16) ||
2004 ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
2005 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002006 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002007
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002008 if (AR_SREV_9300_20_OR_LATER(ah))
2009 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2010
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002011 if (AR_SREV_9300_20_OR_LATER(ah))
2012 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2013
Felix Fietkaua42acef2010-09-22 12:34:54 +02002014 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002015 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2016
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002017 if (AR_SREV_9285(ah))
2018 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2019 ant_div_ctl1 =
2020 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2021 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2022 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2023 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302024 if (AR_SREV_9300_20_OR_LATER(ah)) {
2025 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2026 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2027 }
2028
2029
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002030
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08002031 if (AR_SREV_9485_10(ah)) {
2032 pCap->pcie_lcr_extsync_en = true;
2033 pCap->pcie_lcr_offset = 0x80;
2034 }
2035
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002036 tx_chainmask = pCap->tx_chainmask;
2037 rx_chainmask = pCap->rx_chainmask;
2038 while (tx_chainmask || rx_chainmask) {
2039 if (tx_chainmask & BIT(0))
2040 pCap->max_txchains++;
2041 if (rx_chainmask & BIT(0))
2042 pCap->max_rxchains++;
2043
2044 tx_chainmask >>= 1;
2045 rx_chainmask >>= 1;
2046 }
2047
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002048 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002049}
2050
Sujithf1dc5602008-10-29 10:16:30 +05302051/****************************/
2052/* GPIO / RFKILL / Antennae */
2053/****************************/
2054
Sujithcbe61d82009-02-09 13:27:12 +05302055static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302056 u32 gpio, u32 type)
2057{
2058 int addr;
2059 u32 gpio_shift, tmp;
2060
2061 if (gpio > 11)
2062 addr = AR_GPIO_OUTPUT_MUX3;
2063 else if (gpio > 5)
2064 addr = AR_GPIO_OUTPUT_MUX2;
2065 else
2066 addr = AR_GPIO_OUTPUT_MUX1;
2067
2068 gpio_shift = (gpio % 6) * 5;
2069
2070 if (AR_SREV_9280_20_OR_LATER(ah)
2071 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2072 REG_RMW(ah, addr, (type << gpio_shift),
2073 (0x1f << gpio_shift));
2074 } else {
2075 tmp = REG_READ(ah, addr);
2076 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2077 tmp &= ~(0x1f << gpio_shift);
2078 tmp |= (type << gpio_shift);
2079 REG_WRITE(ah, addr, tmp);
2080 }
2081}
2082
Sujithcbe61d82009-02-09 13:27:12 +05302083void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302084{
2085 u32 gpio_shift;
2086
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002087 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302088
Sujith88c1f4f2010-06-30 14:46:31 +05302089 if (AR_DEVID_7010(ah)) {
2090 gpio_shift = gpio;
2091 REG_RMW(ah, AR7010_GPIO_OE,
2092 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2093 (AR7010_GPIO_OE_MASK << gpio_shift));
2094 return;
2095 }
Sujithf1dc5602008-10-29 10:16:30 +05302096
Sujith88c1f4f2010-06-30 14:46:31 +05302097 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302098 REG_RMW(ah,
2099 AR_GPIO_OE_OUT,
2100 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2101 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2102}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002103EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302104
Sujithcbe61d82009-02-09 13:27:12 +05302105u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302106{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302107#define MS_REG_READ(x, y) \
2108 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2109
Sujith2660b812009-02-09 13:27:26 +05302110 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302111 return 0xffffffff;
2112
Sujith88c1f4f2010-06-30 14:46:31 +05302113 if (AR_DEVID_7010(ah)) {
2114 u32 val;
2115 val = REG_READ(ah, AR7010_GPIO_IN);
2116 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2117 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002118 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2119 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002120 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302121 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002122 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302123 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002124 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302125 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002126 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302127 return MS_REG_READ(AR928X, gpio) != 0;
2128 else
2129 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302130}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002131EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302132
Sujithcbe61d82009-02-09 13:27:12 +05302133void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302134 u32 ah_signal_type)
2135{
2136 u32 gpio_shift;
2137
Sujith88c1f4f2010-06-30 14:46:31 +05302138 if (AR_DEVID_7010(ah)) {
2139 gpio_shift = gpio;
2140 REG_RMW(ah, AR7010_GPIO_OE,
2141 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2142 (AR7010_GPIO_OE_MASK << gpio_shift));
2143 return;
2144 }
2145
Sujithf1dc5602008-10-29 10:16:30 +05302146 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302147 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302148 REG_RMW(ah,
2149 AR_GPIO_OE_OUT,
2150 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2151 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2152}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002153EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302154
Sujithcbe61d82009-02-09 13:27:12 +05302155void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302156{
Sujith88c1f4f2010-06-30 14:46:31 +05302157 if (AR_DEVID_7010(ah)) {
2158 val = val ? 0 : 1;
2159 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2160 AR_GPIO_BIT(gpio));
2161 return;
2162 }
2163
Sujith5b5fa352010-03-17 14:25:15 +05302164 if (AR_SREV_9271(ah))
2165 val = ~val;
2166
Sujithf1dc5602008-10-29 10:16:30 +05302167 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2168 AR_GPIO_BIT(gpio));
2169}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002170EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302171
Sujithcbe61d82009-02-09 13:27:12 +05302172u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302173{
2174 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2175}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002176EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302177
Sujithcbe61d82009-02-09 13:27:12 +05302178void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302179{
2180 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2181}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002182EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302183
Sujithf1dc5602008-10-29 10:16:30 +05302184/*********************/
2185/* General Operation */
2186/*********************/
2187
Sujithcbe61d82009-02-09 13:27:12 +05302188u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302189{
2190 u32 bits = REG_READ(ah, AR_RX_FILTER);
2191 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2192
2193 if (phybits & AR_PHY_ERR_RADAR)
2194 bits |= ATH9K_RX_FILTER_PHYRADAR;
2195 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2196 bits |= ATH9K_RX_FILTER_PHYERR;
2197
2198 return bits;
2199}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002200EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302201
Sujithcbe61d82009-02-09 13:27:12 +05302202void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302203{
2204 u32 phybits;
2205
Sujith7d0d0df2010-04-16 11:53:57 +05302206 ENABLE_REGWRITE_BUFFER(ah);
2207
Sujith7ea310b2009-09-03 12:08:43 +05302208 REG_WRITE(ah, AR_RX_FILTER, bits);
2209
Sujithf1dc5602008-10-29 10:16:30 +05302210 phybits = 0;
2211 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2212 phybits |= AR_PHY_ERR_RADAR;
2213 if (bits & ATH9K_RX_FILTER_PHYERR)
2214 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2215 REG_WRITE(ah, AR_PHY_ERR, phybits);
2216
2217 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002218 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302219 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002220 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302221
2222 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302223}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002224EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302225
Sujithcbe61d82009-02-09 13:27:12 +05302226bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302227{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302228 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2229 return false;
2230
2231 ath9k_hw_init_pll(ah, NULL);
2232 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302233}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002234EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302235
Sujithcbe61d82009-02-09 13:27:12 +05302236bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302237{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002238 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302239 return false;
2240
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302241 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2242 return false;
2243
2244 ath9k_hw_init_pll(ah, NULL);
2245 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302246}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002247EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302248
Felix Fietkaude40f312010-10-20 03:08:53 +02002249void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
Sujithf1dc5602008-10-29 10:16:30 +05302250{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002251 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302252 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002253 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302254
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002255 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302256
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002257 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002258 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002259 channel->max_antenna_gain * 2,
2260 channel->max_power * 2,
2261 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02002262 (u32) regulatory->power_limit), test);
Sujithf1dc5602008-10-29 10:16:30 +05302263}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002264EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302265
Sujithcbe61d82009-02-09 13:27:12 +05302266void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302267{
Sujith2660b812009-02-09 13:27:26 +05302268 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302269}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002270EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302271
Sujithcbe61d82009-02-09 13:27:12 +05302272void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302273{
2274 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2275 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2276}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002277EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302278
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002279void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302280{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002281 struct ath_common *common = ath9k_hw_common(ah);
2282
2283 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2284 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2285 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302286}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002287EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302288
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002289#define ATH9K_MAX_TSF_READ 10
2290
Sujithcbe61d82009-02-09 13:27:12 +05302291u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302292{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002293 u32 tsf_lower, tsf_upper1, tsf_upper2;
2294 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302295
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002296 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2297 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2298 tsf_lower = REG_READ(ah, AR_TSF_L32);
2299 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2300 if (tsf_upper2 == tsf_upper1)
2301 break;
2302 tsf_upper1 = tsf_upper2;
2303 }
Sujithf1dc5602008-10-29 10:16:30 +05302304
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002305 WARN_ON( i == ATH9K_MAX_TSF_READ );
2306
2307 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302308}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002309EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302310
Sujithcbe61d82009-02-09 13:27:12 +05302311void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002312{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002313 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002314 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002315}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002316EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002317
Sujithcbe61d82009-02-09 13:27:12 +05302318void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302319{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002320 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2321 AH_TSF_WRITE_TIMEOUT))
Joe Perches226afe62010-12-02 19:12:37 -08002322 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
2323 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002324
Sujithf1dc5602008-10-29 10:16:30 +05302325 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002326}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002327EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002328
Sujith54e4cec2009-08-07 09:45:09 +05302329void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002330{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002331 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302332 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002333 else
Sujith2660b812009-02-09 13:27:26 +05302334 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002335}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002336EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002337
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002338void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002339{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002340 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302341 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002342
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002343 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302344 macmode = AR_2040_JOINED_RX_CLEAR;
2345 else
2346 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002347
Sujithf1dc5602008-10-29 10:16:30 +05302348 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002349}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302350
2351/* HW Generic timers configuration */
2352
2353static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2354{
2355 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2356 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2357 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2358 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2359 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2360 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2361 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2362 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2363 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2364 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2365 AR_NDP2_TIMER_MODE, 0x0002},
2366 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2367 AR_NDP2_TIMER_MODE, 0x0004},
2368 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2369 AR_NDP2_TIMER_MODE, 0x0008},
2370 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2371 AR_NDP2_TIMER_MODE, 0x0010},
2372 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2373 AR_NDP2_TIMER_MODE, 0x0020},
2374 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2375 AR_NDP2_TIMER_MODE, 0x0040},
2376 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2377 AR_NDP2_TIMER_MODE, 0x0080}
2378};
2379
2380/* HW generic timer primitives */
2381
2382/* compute and clear index of rightmost 1 */
2383static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2384{
2385 u32 b;
2386
2387 b = *mask;
2388 b &= (0-b);
2389 *mask &= ~b;
2390 b *= debruijn32;
2391 b >>= 27;
2392
2393 return timer_table->gen_timer_index[b];
2394}
2395
Felix Fietkaudd347f22011-03-22 21:54:17 +01002396u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302397{
2398 return REG_READ(ah, AR_TSF_L32);
2399}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002400EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302401
2402struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2403 void (*trigger)(void *),
2404 void (*overflow)(void *),
2405 void *arg,
2406 u8 timer_index)
2407{
2408 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2409 struct ath_gen_timer *timer;
2410
2411 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2412
2413 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002414 ath_err(ath9k_hw_common(ah),
2415 "Failed to allocate memory for hw timer[%d]\n",
2416 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302417 return NULL;
2418 }
2419
2420 /* allocate a hardware generic timer slot */
2421 timer_table->timers[timer_index] = timer;
2422 timer->index = timer_index;
2423 timer->trigger = trigger;
2424 timer->overflow = overflow;
2425 timer->arg = arg;
2426
2427 return timer;
2428}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002429EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302430
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002431void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2432 struct ath_gen_timer *timer,
2433 u32 timer_next,
2434 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302435{
2436 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2437 u32 tsf;
2438
2439 BUG_ON(!timer_period);
2440
2441 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2442
2443 tsf = ath9k_hw_gettsf32(ah);
2444
Joe Perches226afe62010-12-02 19:12:37 -08002445 ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2446 "current tsf %x period %x timer_next %x\n",
2447 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302448
2449 /*
2450 * Pull timer_next forward if the current TSF already passed it
2451 * because of software latency
2452 */
2453 if (timer_next < tsf)
2454 timer_next = tsf + timer_period;
2455
2456 /*
2457 * Program generic timer registers
2458 */
2459 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2460 timer_next);
2461 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2462 timer_period);
2463 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2464 gen_tmr_configuration[timer->index].mode_mask);
2465
2466 /* Enable both trigger and thresh interrupt masks */
2467 REG_SET_BIT(ah, AR_IMR_S5,
2468 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2469 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302470}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002471EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302472
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002473void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302474{
2475 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2476
2477 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2478 (timer->index >= ATH_MAX_GEN_TIMER)) {
2479 return;
2480 }
2481
2482 /* Clear generic timer enable bits. */
2483 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2484 gen_tmr_configuration[timer->index].mode_mask);
2485
2486 /* Disable both trigger and thresh interrupt masks */
2487 REG_CLR_BIT(ah, AR_IMR_S5,
2488 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2489 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2490
2491 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302492}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002493EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302494
2495void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2496{
2497 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2498
2499 /* free the hardware generic timer slot */
2500 timer_table->timers[timer->index] = NULL;
2501 kfree(timer);
2502}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002503EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302504
2505/*
2506 * Generic Timer Interrupts handling
2507 */
2508void ath_gen_timer_isr(struct ath_hw *ah)
2509{
2510 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2511 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002512 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302513 u32 trigger_mask, thresh_mask, index;
2514
2515 /* get hardware generic timer interrupt status */
2516 trigger_mask = ah->intr_gen_timer_trigger;
2517 thresh_mask = ah->intr_gen_timer_thresh;
2518 trigger_mask &= timer_table->timer_mask.val;
2519 thresh_mask &= timer_table->timer_mask.val;
2520
2521 trigger_mask &= ~thresh_mask;
2522
2523 while (thresh_mask) {
2524 index = rightmost_index(timer_table, &thresh_mask);
2525 timer = timer_table->timers[index];
2526 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002527 ath_dbg(common, ATH_DBG_HWTIMER,
2528 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302529 timer->overflow(timer->arg);
2530 }
2531
2532 while (trigger_mask) {
2533 index = rightmost_index(timer_table, &trigger_mask);
2534 timer = timer_table->timers[index];
2535 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002536 ath_dbg(common, ATH_DBG_HWTIMER,
2537 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302538 timer->trigger(timer->arg);
2539 }
2540}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002541EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002542
Sujith05020d22010-03-17 14:25:23 +05302543/********/
2544/* HTC */
2545/********/
2546
2547void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2548{
2549 ah->htc_reset_init = true;
2550}
2551EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2552
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002553static struct {
2554 u32 version;
2555 const char * name;
2556} ath_mac_bb_names[] = {
2557 /* Devices with external radios */
2558 { AR_SREV_VERSION_5416_PCI, "5416" },
2559 { AR_SREV_VERSION_5416_PCIE, "5418" },
2560 { AR_SREV_VERSION_9100, "9100" },
2561 { AR_SREV_VERSION_9160, "9160" },
2562 /* Single-chip solutions */
2563 { AR_SREV_VERSION_9280, "9280" },
2564 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002565 { AR_SREV_VERSION_9287, "9287" },
2566 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002567 { AR_SREV_VERSION_9300, "9300" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05302568 { AR_SREV_VERSION_9485, "9485" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002569};
2570
2571/* For devices with external radios */
2572static struct {
2573 u16 version;
2574 const char * name;
2575} ath_rf_names[] = {
2576 { 0, "5133" },
2577 { AR_RAD5133_SREV_MAJOR, "5133" },
2578 { AR_RAD5122_SREV_MAJOR, "5122" },
2579 { AR_RAD2133_SREV_MAJOR, "2133" },
2580 { AR_RAD2122_SREV_MAJOR, "2122" }
2581};
2582
2583/*
2584 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2585 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002586static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002587{
2588 int i;
2589
2590 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2591 if (ath_mac_bb_names[i].version == mac_bb_version) {
2592 return ath_mac_bb_names[i].name;
2593 }
2594 }
2595
2596 return "????";
2597}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002598
2599/*
2600 * Return the RF name. "????" is returned if the RF is unknown.
2601 * Used for devices with external radios.
2602 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002603static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002604{
2605 int i;
2606
2607 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2608 if (ath_rf_names[i].version == rf_version) {
2609 return ath_rf_names[i].name;
2610 }
2611 }
2612
2613 return "????";
2614}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002615
2616void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2617{
2618 int used;
2619
2620 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02002621 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002622 used = snprintf(hw_name, len,
2623 "Atheros AR%s Rev:%x",
2624 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2625 ah->hw_version.macRev);
2626 }
2627 else {
2628 used = snprintf(hw_name, len,
2629 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2630 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2631 ah->hw_version.macRev,
2632 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2633 AR_RADIO_SREV_MAJOR)),
2634 ah->hw_version.phyRev);
2635 }
2636
2637 hw_name[used] = '\0';
2638}
2639EXPORT_SYMBOL(ath9k_hw_name);