blob: cd1ba62878f3bce89308e6ae1f971af316b8598d [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080051
Marcelo Tosatti229456f2009-06-17 09:22:14 -030052#include "trace.h"
Wei Huang25462f7f2015-06-19 15:45:05 +020053#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040056#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030058
Avi Kivity6aa8b732006-12-10 02:21:36 -080059MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
Josh Triplette9bda3b2012-03-20 23:33:51 -070062static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070078module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
Xudong Hao83c3a332012-05-28 19:33:35 +080081static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
Avi Kivitya27685c2012-06-12 20:30:18 +030084static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020085module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080088module_param(vmm_exclusive, bool, S_IRUGO);
89
Rusty Russell476bc002012-01-13 09:32:18 +103090static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030091module_param(fasteoi, bool, S_IRUGO);
92
Yang Zhang5a717852013-04-11 19:25:16 +080093static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080094module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080095
Abel Gordonabc4fc52013-04-18 14:35:25 +030096static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030098/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
Rusty Russell476bc002012-01-13 09:32:18 +1030103static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300104module_param(nested, bool, S_IRUGO);
105
Wanpeng Li20300092014-12-02 19:14:59 +0800106static u64 __read_mostly host_xss;
107
Kai Huang843e4332015-01-28 10:54:28 +0800108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
Haozhong Zhang64903d62015-10-20 15:39:09 +0800111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
Yunhong Jiang64672c92016-06-13 14:19:59 -0700113/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
114static int __read_mostly cpu_preemption_timer_multi;
115static bool __read_mostly enable_preemption_timer = 1;
116#ifdef CONFIG_X86_64
117module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
118#endif
119
Gleb Natapov50378782013-02-04 16:00:28 +0200120#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
121#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200122#define KVM_VM_CR0_ALWAYS_ON \
123 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200124#define KVM_CR4_GUEST_OWNED_BITS \
125 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700126 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200127
Avi Kivitycdc0e242009-12-06 17:21:14 +0200128#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
129#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
130
Avi Kivity78ac8b42010-04-08 18:19:35 +0300131#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
132
Jan Kiszkaf4124502014-03-07 20:03:13 +0100133#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
134
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800135/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300136 * Hyper-V requires all of these, so mark them as supported even though
137 * they are just treated the same as all-context.
138 */
139#define VMX_VPID_EXTENT_SUPPORTED_MASK \
140 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
141 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
142 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
143 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
144
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800145/*
146 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
147 * ple_gap: upper bound on the amount of time between two successive
148 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500149 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800150 * ple_window: upper bound on the amount of time a guest is allowed to execute
151 * in a PAUSE loop. Tests indicate that most spinlocks are held for
152 * less than 2^12 cycles
153 * Time is measured based on a counter that runs at the same rate as the TSC,
154 * refer SDM volume 3b section 21.6.13 & 22.1.3.
155 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200156#define KVM_VMX_DEFAULT_PLE_GAP 128
157#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
158#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
159#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
160#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
161 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
162
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800163static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
164module_param(ple_gap, int, S_IRUGO);
165
166static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
167module_param(ple_window, int, S_IRUGO);
168
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200169/* Default doubles per-vcpu window every exit. */
170static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
171module_param(ple_window_grow, int, S_IRUGO);
172
173/* Default resets per-vcpu window every exit to ple_window. */
174static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
175module_param(ple_window_shrink, int, S_IRUGO);
176
177/* Default is to compute the maximum so we can never overflow. */
178static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
180module_param(ple_window_max, int, S_IRUGO);
181
Avi Kivity83287ea422012-09-16 15:10:57 +0300182extern const ulong vmx_return;
183
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200184#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300185#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300186
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400187struct vmcs {
188 u32 revision_id;
189 u32 abort;
190 char data[0];
191};
192
Nadav Har'Eld462b812011-05-24 15:26:10 +0300193/*
194 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
195 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
196 * loaded on this CPU (so we can clear them if the CPU goes down).
197 */
198struct loaded_vmcs {
199 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700200 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300201 int cpu;
202 int launched;
203 struct list_head loaded_vmcss_on_cpu_link;
204};
205
Avi Kivity26bb0982009-09-07 11:14:12 +0300206struct shared_msr_entry {
207 unsigned index;
208 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200209 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300210};
211
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300212/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300213 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
214 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
215 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
216 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
217 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
218 * More than one of these structures may exist, if L1 runs multiple L2 guests.
219 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
220 * underlying hardware which will be used to run L2.
221 * This structure is packed to ensure that its layout is identical across
222 * machines (necessary for live migration).
223 * If there are changes in this struct, VMCS12_REVISION must be changed.
224 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300225typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300226struct __packed vmcs12 {
227 /* According to the Intel spec, a VMCS region must start with the
228 * following two fields. Then follow implementation-specific data.
229 */
230 u32 revision_id;
231 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300232
Nadav Har'El27d6c862011-05-25 23:06:59 +0300233 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
234 u32 padding[7]; /* room for future expansion */
235
Nadav Har'El22bd0352011-05-25 23:05:57 +0300236 u64 io_bitmap_a;
237 u64 io_bitmap_b;
238 u64 msr_bitmap;
239 u64 vm_exit_msr_store_addr;
240 u64 vm_exit_msr_load_addr;
241 u64 vm_entry_msr_load_addr;
242 u64 tsc_offset;
243 u64 virtual_apic_page_addr;
244 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800245 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300246 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800247 u64 eoi_exit_bitmap0;
248 u64 eoi_exit_bitmap1;
249 u64 eoi_exit_bitmap2;
250 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800251 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300252 u64 guest_physical_address;
253 u64 vmcs_link_pointer;
254 u64 guest_ia32_debugctl;
255 u64 guest_ia32_pat;
256 u64 guest_ia32_efer;
257 u64 guest_ia32_perf_global_ctrl;
258 u64 guest_pdptr0;
259 u64 guest_pdptr1;
260 u64 guest_pdptr2;
261 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100262 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300263 u64 host_ia32_pat;
264 u64 host_ia32_efer;
265 u64 host_ia32_perf_global_ctrl;
266 u64 padding64[8]; /* room for future expansion */
267 /*
268 * To allow migration of L1 (complete with its L2 guests) between
269 * machines of different natural widths (32 or 64 bit), we cannot have
270 * unsigned long fields with no explict size. We use u64 (aliased
271 * natural_width) instead. Luckily, x86 is little-endian.
272 */
273 natural_width cr0_guest_host_mask;
274 natural_width cr4_guest_host_mask;
275 natural_width cr0_read_shadow;
276 natural_width cr4_read_shadow;
277 natural_width cr3_target_value0;
278 natural_width cr3_target_value1;
279 natural_width cr3_target_value2;
280 natural_width cr3_target_value3;
281 natural_width exit_qualification;
282 natural_width guest_linear_address;
283 natural_width guest_cr0;
284 natural_width guest_cr3;
285 natural_width guest_cr4;
286 natural_width guest_es_base;
287 natural_width guest_cs_base;
288 natural_width guest_ss_base;
289 natural_width guest_ds_base;
290 natural_width guest_fs_base;
291 natural_width guest_gs_base;
292 natural_width guest_ldtr_base;
293 natural_width guest_tr_base;
294 natural_width guest_gdtr_base;
295 natural_width guest_idtr_base;
296 natural_width guest_dr7;
297 natural_width guest_rsp;
298 natural_width guest_rip;
299 natural_width guest_rflags;
300 natural_width guest_pending_dbg_exceptions;
301 natural_width guest_sysenter_esp;
302 natural_width guest_sysenter_eip;
303 natural_width host_cr0;
304 natural_width host_cr3;
305 natural_width host_cr4;
306 natural_width host_fs_base;
307 natural_width host_gs_base;
308 natural_width host_tr_base;
309 natural_width host_gdtr_base;
310 natural_width host_idtr_base;
311 natural_width host_ia32_sysenter_esp;
312 natural_width host_ia32_sysenter_eip;
313 natural_width host_rsp;
314 natural_width host_rip;
315 natural_width paddingl[8]; /* room for future expansion */
316 u32 pin_based_vm_exec_control;
317 u32 cpu_based_vm_exec_control;
318 u32 exception_bitmap;
319 u32 page_fault_error_code_mask;
320 u32 page_fault_error_code_match;
321 u32 cr3_target_count;
322 u32 vm_exit_controls;
323 u32 vm_exit_msr_store_count;
324 u32 vm_exit_msr_load_count;
325 u32 vm_entry_controls;
326 u32 vm_entry_msr_load_count;
327 u32 vm_entry_intr_info_field;
328 u32 vm_entry_exception_error_code;
329 u32 vm_entry_instruction_len;
330 u32 tpr_threshold;
331 u32 secondary_vm_exec_control;
332 u32 vm_instruction_error;
333 u32 vm_exit_reason;
334 u32 vm_exit_intr_info;
335 u32 vm_exit_intr_error_code;
336 u32 idt_vectoring_info_field;
337 u32 idt_vectoring_error_code;
338 u32 vm_exit_instruction_len;
339 u32 vmx_instruction_info;
340 u32 guest_es_limit;
341 u32 guest_cs_limit;
342 u32 guest_ss_limit;
343 u32 guest_ds_limit;
344 u32 guest_fs_limit;
345 u32 guest_gs_limit;
346 u32 guest_ldtr_limit;
347 u32 guest_tr_limit;
348 u32 guest_gdtr_limit;
349 u32 guest_idtr_limit;
350 u32 guest_es_ar_bytes;
351 u32 guest_cs_ar_bytes;
352 u32 guest_ss_ar_bytes;
353 u32 guest_ds_ar_bytes;
354 u32 guest_fs_ar_bytes;
355 u32 guest_gs_ar_bytes;
356 u32 guest_ldtr_ar_bytes;
357 u32 guest_tr_ar_bytes;
358 u32 guest_interruptibility_info;
359 u32 guest_activity_state;
360 u32 guest_sysenter_cs;
361 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100362 u32 vmx_preemption_timer_value;
363 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300364 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800365 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300366 u16 guest_es_selector;
367 u16 guest_cs_selector;
368 u16 guest_ss_selector;
369 u16 guest_ds_selector;
370 u16 guest_fs_selector;
371 u16 guest_gs_selector;
372 u16 guest_ldtr_selector;
373 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800374 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300375 u16 host_es_selector;
376 u16 host_cs_selector;
377 u16 host_ss_selector;
378 u16 host_ds_selector;
379 u16 host_fs_selector;
380 u16 host_gs_selector;
381 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300382};
383
384/*
385 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
386 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
387 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
388 */
389#define VMCS12_REVISION 0x11e57ed0
390
391/*
392 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
393 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
394 * current implementation, 4K are reserved to avoid future complications.
395 */
396#define VMCS12_SIZE 0x1000
397
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300398/* Used to remember the last vmcs02 used for some recently used vmcs12s */
399struct vmcs02_list {
400 struct list_head list;
401 gpa_t vmptr;
402 struct loaded_vmcs vmcs02;
403};
404
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300405/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300406 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
407 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
408 */
409struct nested_vmx {
410 /* Has the level1 guest done vmxon? */
411 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400412 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300413
414 /* The guest-physical address of the current VMCS L1 keeps for L2 */
415 gpa_t current_vmptr;
416 /* The host-usable pointer to the above */
417 struct page *current_vmcs12_page;
418 struct vmcs12 *current_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -0700419 /*
420 * Cache of the guest's VMCS, existing outside of guest memory.
421 * Loaded from guest memory during VMPTRLD. Flushed to guest
422 * memory during VMXOFF, VMCLEAR, VMPTRLD.
423 */
424 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300425 /*
426 * Indicates if the shadow vmcs must be updated with the
427 * data hold by vmcs12
428 */
429 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300430
431 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
432 struct list_head vmcs02_pool;
433 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200434 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300435 /* L2 must run next, and mustn't decide to exit to L1. */
436 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300437 /*
438 * Guest pages referred to in vmcs02 with host-physical pointers, so
439 * we must keep them pinned while L2 runs.
440 */
441 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800442 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800443 struct page *pi_desc_page;
444 struct pi_desc *pi_desc;
445 bool pi_pending;
446 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100447
Radim Krčmářd048c092016-08-08 20:16:22 +0200448 unsigned long *msr_bitmap;
449
Jan Kiszkaf4124502014-03-07 20:03:13 +0100450 struct hrtimer preemption_timer;
451 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200452
453 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
454 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800455
Wanpeng Li5c614b32015-10-13 09:18:36 -0700456 u16 vpid02;
457 u16 last_vpid;
458
David Matlack0115f9c2016-11-29 18:14:06 -0800459 /*
460 * We only store the "true" versions of the VMX capability MSRs. We
461 * generate the "non-true" versions by setting the must-be-1 bits
462 * according to the SDM.
463 */
Wincy Vanb9c237b2015-02-03 23:56:30 +0800464 u32 nested_vmx_procbased_ctls_low;
465 u32 nested_vmx_procbased_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800466 u32 nested_vmx_secondary_ctls_low;
467 u32 nested_vmx_secondary_ctls_high;
468 u32 nested_vmx_pinbased_ctls_low;
469 u32 nested_vmx_pinbased_ctls_high;
470 u32 nested_vmx_exit_ctls_low;
471 u32 nested_vmx_exit_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800472 u32 nested_vmx_entry_ctls_low;
473 u32 nested_vmx_entry_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800474 u32 nested_vmx_misc_low;
475 u32 nested_vmx_misc_high;
476 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700477 u32 nested_vmx_vpid_caps;
David Matlack62cc6b9d2016-11-29 18:14:07 -0800478 u64 nested_vmx_basic;
479 u64 nested_vmx_cr0_fixed0;
480 u64 nested_vmx_cr0_fixed1;
481 u64 nested_vmx_cr4_fixed0;
482 u64 nested_vmx_cr4_fixed1;
483 u64 nested_vmx_vmcs_enum;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300484};
485
Yang Zhang01e439b2013-04-11 19:25:12 +0800486#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800487#define POSTED_INTR_SN 1
488
Yang Zhang01e439b2013-04-11 19:25:12 +0800489/* Posted-Interrupt Descriptor */
490struct pi_desc {
491 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800492 union {
493 struct {
494 /* bit 256 - Outstanding Notification */
495 u16 on : 1,
496 /* bit 257 - Suppress Notification */
497 sn : 1,
498 /* bit 271:258 - Reserved */
499 rsvd_1 : 14;
500 /* bit 279:272 - Notification Vector */
501 u8 nv;
502 /* bit 287:280 - Reserved */
503 u8 rsvd_2;
504 /* bit 319:288 - Notification Destination */
505 u32 ndst;
506 };
507 u64 control;
508 };
509 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800510} __aligned(64);
511
Yang Zhanga20ed542013-04-11 19:25:15 +0800512static bool pi_test_and_set_on(struct pi_desc *pi_desc)
513{
514 return test_and_set_bit(POSTED_INTR_ON,
515 (unsigned long *)&pi_desc->control);
516}
517
518static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
519{
520 return test_and_clear_bit(POSTED_INTR_ON,
521 (unsigned long *)&pi_desc->control);
522}
523
524static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
525{
526 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
527}
528
Feng Wuebbfc762015-09-18 22:29:46 +0800529static inline void pi_clear_sn(struct pi_desc *pi_desc)
530{
531 return clear_bit(POSTED_INTR_SN,
532 (unsigned long *)&pi_desc->control);
533}
534
535static inline void pi_set_sn(struct pi_desc *pi_desc)
536{
537 return set_bit(POSTED_INTR_SN,
538 (unsigned long *)&pi_desc->control);
539}
540
Paolo Bonziniad361092016-09-20 16:15:05 +0200541static inline void pi_clear_on(struct pi_desc *pi_desc)
542{
543 clear_bit(POSTED_INTR_ON,
544 (unsigned long *)&pi_desc->control);
545}
546
Feng Wuebbfc762015-09-18 22:29:46 +0800547static inline int pi_test_on(struct pi_desc *pi_desc)
548{
549 return test_bit(POSTED_INTR_ON,
550 (unsigned long *)&pi_desc->control);
551}
552
553static inline int pi_test_sn(struct pi_desc *pi_desc)
554{
555 return test_bit(POSTED_INTR_SN,
556 (unsigned long *)&pi_desc->control);
557}
558
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400559struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000560 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300561 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300562 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200563 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300564 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200565 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200566 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300567 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400568 int nmsrs;
569 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800570 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400571#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300572 u64 msr_host_kernel_gs_base;
573 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400574#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200575 u32 vm_entry_controls_shadow;
576 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300577 /*
578 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
579 * non-nested (L1) guest, it always points to vmcs01. For a nested
580 * guest (L2), it points to a different VMCS.
581 */
582 struct loaded_vmcs vmcs01;
583 struct loaded_vmcs *loaded_vmcs;
584 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300585 struct msr_autoload {
586 unsigned nr;
587 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
588 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
589 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400590 struct {
591 int loaded;
592 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300593#ifdef CONFIG_X86_64
594 u16 ds_sel, es_sel;
595#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200596 int gs_ldt_reload_needed;
597 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000598 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700599 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400600 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200601 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300602 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300603 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300604 struct kvm_segment segs[8];
605 } rmode;
606 struct {
607 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300608 struct kvm_save_segment {
609 u16 selector;
610 unsigned long base;
611 u32 limit;
612 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300613 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300614 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800615 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300616 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200617
618 /* Support for vnmi-less CPUs */
619 int soft_vnmi_blocked;
620 ktime_t entry_time;
621 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800622 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800623
Yang Zhang01e439b2013-04-11 19:25:12 +0800624 /* Posted interrupt descriptor */
625 struct pi_desc pi_desc;
626
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300627 /* Support for a guest hypervisor (nested VMX) */
628 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200629
630 /* Dynamic PLE window. */
631 int ple_window;
632 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800633
634 /* Support for PML */
635#define PML_ENTITY_NUM 512
636 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800637
Yunhong Jiang64672c92016-06-13 14:19:59 -0700638 /* apic deadline value in host tsc */
639 u64 hv_deadline_tsc;
640
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800641 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800642
643 bool guest_pkru_valid;
644 u32 guest_pkru;
645 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800646
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800647 /*
648 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
649 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
650 * in msr_ia32_feature_control_valid_bits.
651 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800652 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800653 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400654};
655
Avi Kivity2fb92db2011-04-27 19:42:18 +0300656enum segment_cache_field {
657 SEG_FIELD_SEL = 0,
658 SEG_FIELD_BASE = 1,
659 SEG_FIELD_LIMIT = 2,
660 SEG_FIELD_AR = 3,
661
662 SEG_FIELD_NR = 4
663};
664
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400665static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
666{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000667 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400668}
669
Feng Wuefc64402015-09-18 22:29:51 +0800670static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
671{
672 return &(to_vmx(vcpu)->pi_desc);
673}
674
Nadav Har'El22bd0352011-05-25 23:05:57 +0300675#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
676#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
677#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
678 [number##_HIGH] = VMCS12_OFFSET(name)+4
679
Abel Gordon4607c2d2013-04-18 14:35:55 +0300680
Bandan Dasfe2b2012014-04-21 15:20:14 -0400681static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300682 /*
683 * We do NOT shadow fields that are modified when L0
684 * traps and emulates any vmx instruction (e.g. VMPTRLD,
685 * VMXON...) executed by L1.
686 * For example, VM_INSTRUCTION_ERROR is read
687 * by L1 if a vmx instruction fails (part of the error path).
688 * Note the code assumes this logic. If for some reason
689 * we start shadowing these fields then we need to
690 * force a shadow sync when L0 emulates vmx instructions
691 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
692 * by nested_vmx_failValid)
693 */
694 VM_EXIT_REASON,
695 VM_EXIT_INTR_INFO,
696 VM_EXIT_INSTRUCTION_LEN,
697 IDT_VECTORING_INFO_FIELD,
698 IDT_VECTORING_ERROR_CODE,
699 VM_EXIT_INTR_ERROR_CODE,
700 EXIT_QUALIFICATION,
701 GUEST_LINEAR_ADDRESS,
702 GUEST_PHYSICAL_ADDRESS
703};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400704static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300705 ARRAY_SIZE(shadow_read_only_fields);
706
Bandan Dasfe2b2012014-04-21 15:20:14 -0400707static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800708 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300709 GUEST_RIP,
710 GUEST_RSP,
711 GUEST_CR0,
712 GUEST_CR3,
713 GUEST_CR4,
714 GUEST_INTERRUPTIBILITY_INFO,
715 GUEST_RFLAGS,
716 GUEST_CS_SELECTOR,
717 GUEST_CS_AR_BYTES,
718 GUEST_CS_LIMIT,
719 GUEST_CS_BASE,
720 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100721 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300722 CR0_GUEST_HOST_MASK,
723 CR0_READ_SHADOW,
724 CR4_READ_SHADOW,
725 TSC_OFFSET,
726 EXCEPTION_BITMAP,
727 CPU_BASED_VM_EXEC_CONTROL,
728 VM_ENTRY_EXCEPTION_ERROR_CODE,
729 VM_ENTRY_INTR_INFO_FIELD,
730 VM_ENTRY_INSTRUCTION_LEN,
731 VM_ENTRY_EXCEPTION_ERROR_CODE,
732 HOST_FS_BASE,
733 HOST_GS_BASE,
734 HOST_FS_SELECTOR,
735 HOST_GS_SELECTOR
736};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400737static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300738 ARRAY_SIZE(shadow_read_write_fields);
739
Mathias Krause772e0312012-08-30 01:30:19 +0200740static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300741 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800742 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300743 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
744 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
745 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
746 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
747 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
748 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
749 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
750 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800751 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300752 FIELD(HOST_ES_SELECTOR, host_es_selector),
753 FIELD(HOST_CS_SELECTOR, host_cs_selector),
754 FIELD(HOST_SS_SELECTOR, host_ss_selector),
755 FIELD(HOST_DS_SELECTOR, host_ds_selector),
756 FIELD(HOST_FS_SELECTOR, host_fs_selector),
757 FIELD(HOST_GS_SELECTOR, host_gs_selector),
758 FIELD(HOST_TR_SELECTOR, host_tr_selector),
759 FIELD64(IO_BITMAP_A, io_bitmap_a),
760 FIELD64(IO_BITMAP_B, io_bitmap_b),
761 FIELD64(MSR_BITMAP, msr_bitmap),
762 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
763 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
764 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
765 FIELD64(TSC_OFFSET, tsc_offset),
766 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
767 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800768 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300769 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800770 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
771 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
772 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
773 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800774 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300775 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
776 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
777 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
778 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
779 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
780 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
781 FIELD64(GUEST_PDPTR0, guest_pdptr0),
782 FIELD64(GUEST_PDPTR1, guest_pdptr1),
783 FIELD64(GUEST_PDPTR2, guest_pdptr2),
784 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100785 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300786 FIELD64(HOST_IA32_PAT, host_ia32_pat),
787 FIELD64(HOST_IA32_EFER, host_ia32_efer),
788 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
789 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
790 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
791 FIELD(EXCEPTION_BITMAP, exception_bitmap),
792 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
793 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
794 FIELD(CR3_TARGET_COUNT, cr3_target_count),
795 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
796 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
797 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
798 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
799 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
800 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
801 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
802 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
803 FIELD(TPR_THRESHOLD, tpr_threshold),
804 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
805 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
806 FIELD(VM_EXIT_REASON, vm_exit_reason),
807 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
808 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
809 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
810 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
811 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
812 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
813 FIELD(GUEST_ES_LIMIT, guest_es_limit),
814 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
815 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
816 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
817 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
818 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
819 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
820 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
821 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
822 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
823 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
824 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
825 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
826 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
827 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
828 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
829 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
830 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
831 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
832 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
833 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
834 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100835 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300836 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
837 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
838 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
839 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
840 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
841 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
842 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
843 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
844 FIELD(EXIT_QUALIFICATION, exit_qualification),
845 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
846 FIELD(GUEST_CR0, guest_cr0),
847 FIELD(GUEST_CR3, guest_cr3),
848 FIELD(GUEST_CR4, guest_cr4),
849 FIELD(GUEST_ES_BASE, guest_es_base),
850 FIELD(GUEST_CS_BASE, guest_cs_base),
851 FIELD(GUEST_SS_BASE, guest_ss_base),
852 FIELD(GUEST_DS_BASE, guest_ds_base),
853 FIELD(GUEST_FS_BASE, guest_fs_base),
854 FIELD(GUEST_GS_BASE, guest_gs_base),
855 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
856 FIELD(GUEST_TR_BASE, guest_tr_base),
857 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
858 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
859 FIELD(GUEST_DR7, guest_dr7),
860 FIELD(GUEST_RSP, guest_rsp),
861 FIELD(GUEST_RIP, guest_rip),
862 FIELD(GUEST_RFLAGS, guest_rflags),
863 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
864 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
865 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
866 FIELD(HOST_CR0, host_cr0),
867 FIELD(HOST_CR3, host_cr3),
868 FIELD(HOST_CR4, host_cr4),
869 FIELD(HOST_FS_BASE, host_fs_base),
870 FIELD(HOST_GS_BASE, host_gs_base),
871 FIELD(HOST_TR_BASE, host_tr_base),
872 FIELD(HOST_GDTR_BASE, host_gdtr_base),
873 FIELD(HOST_IDTR_BASE, host_idtr_base),
874 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
875 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
876 FIELD(HOST_RSP, host_rsp),
877 FIELD(HOST_RIP, host_rip),
878};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300879
880static inline short vmcs_field_to_offset(unsigned long field)
881{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100882 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
883
884 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
885 vmcs_field_to_offset_table[field] == 0)
886 return -ENOENT;
887
Nadav Har'El22bd0352011-05-25 23:05:57 +0300888 return vmcs_field_to_offset_table[field];
889}
890
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300891static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
892{
David Matlack4f2777b2016-07-13 17:16:37 -0700893 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300894}
895
896static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
897{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200898 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800899 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300900 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800901
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300902 return page;
903}
904
905static void nested_release_page(struct page *page)
906{
907 kvm_release_page_dirty(page);
908}
909
910static void nested_release_page_clean(struct page *page)
911{
912 kvm_release_page_clean(page);
913}
914
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300915static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800916static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800917static void kvm_cpu_vmxon(u64 addr);
918static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800919static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200920static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300921static void vmx_set_segment(struct kvm_vcpu *vcpu,
922 struct kvm_segment *var, int seg);
923static void vmx_get_segment(struct kvm_vcpu *vcpu,
924 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200925static bool guest_state_valid(struct kvm_vcpu *vcpu);
926static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300927static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300928static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800929static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300930
Avi Kivity6aa8b732006-12-10 02:21:36 -0800931static DEFINE_PER_CPU(struct vmcs *, vmxarea);
932static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300933/*
934 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
935 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
936 */
937static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300938static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800939
Feng Wubf9f6ac2015-09-18 22:29:55 +0800940/*
941 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
942 * can find which vCPU should be waken up.
943 */
944static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
945static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
946
Radim Krčmář23611332016-09-29 22:41:33 +0200947enum {
948 VMX_IO_BITMAP_A,
949 VMX_IO_BITMAP_B,
950 VMX_MSR_BITMAP_LEGACY,
951 VMX_MSR_BITMAP_LONGMODE,
952 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
953 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
954 VMX_MSR_BITMAP_LEGACY_X2APIC,
955 VMX_MSR_BITMAP_LONGMODE_X2APIC,
956 VMX_VMREAD_BITMAP,
957 VMX_VMWRITE_BITMAP,
958 VMX_BITMAP_NR
959};
960
961static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
962
963#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
964#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
965#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
966#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
967#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
968#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
969#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
970#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
971#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
972#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300973
Avi Kivity110312c2010-12-21 12:54:20 +0200974static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200975static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200976
Sheng Yang2384d2b2008-01-17 15:14:33 +0800977static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
978static DEFINE_SPINLOCK(vmx_vpid_lock);
979
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300980static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800981 int size;
982 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300983 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800984 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300985 u32 pin_based_exec_ctrl;
986 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800987 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300988 u32 vmexit_ctrl;
989 u32 vmentry_ctrl;
990} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800991
Hannes Ederefff9e52008-11-28 17:02:06 +0100992static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800993 u32 ept;
994 u32 vpid;
995} vmx_capability;
996
Avi Kivity6aa8b732006-12-10 02:21:36 -0800997#define VMX_SEGMENT_FIELD(seg) \
998 [VCPU_SREG_##seg] = { \
999 .selector = GUEST_##seg##_SELECTOR, \
1000 .base = GUEST_##seg##_BASE, \
1001 .limit = GUEST_##seg##_LIMIT, \
1002 .ar_bytes = GUEST_##seg##_AR_BYTES, \
1003 }
1004
Mathias Krause772e0312012-08-30 01:30:19 +02001005static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001006 unsigned selector;
1007 unsigned base;
1008 unsigned limit;
1009 unsigned ar_bytes;
1010} kvm_vmx_segment_fields[] = {
1011 VMX_SEGMENT_FIELD(CS),
1012 VMX_SEGMENT_FIELD(DS),
1013 VMX_SEGMENT_FIELD(ES),
1014 VMX_SEGMENT_FIELD(FS),
1015 VMX_SEGMENT_FIELD(GS),
1016 VMX_SEGMENT_FIELD(SS),
1017 VMX_SEGMENT_FIELD(TR),
1018 VMX_SEGMENT_FIELD(LDTR),
1019};
1020
Avi Kivity26bb0982009-09-07 11:14:12 +03001021static u64 host_efer;
1022
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001023static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1024
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001025/*
Brian Gerst8c065852010-07-17 09:03:26 -04001026 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001027 * away by decrementing the array size.
1028 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001029static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001030#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001031 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001032#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001033 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001034};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001035
Jan Kiszka5bb16012016-02-09 20:14:21 +01001036static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001037{
1038 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1039 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001040 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1041}
1042
Jan Kiszka6f054852016-02-09 20:15:18 +01001043static inline bool is_debug(u32 intr_info)
1044{
1045 return is_exception_n(intr_info, DB_VECTOR);
1046}
1047
1048static inline bool is_breakpoint(u32 intr_info)
1049{
1050 return is_exception_n(intr_info, BP_VECTOR);
1051}
1052
Jan Kiszka5bb16012016-02-09 20:14:21 +01001053static inline bool is_page_fault(u32 intr_info)
1054{
1055 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001056}
1057
Gui Jianfeng31299942010-03-15 17:29:09 +08001058static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001059{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001060 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001061}
1062
Gui Jianfeng31299942010-03-15 17:29:09 +08001063static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001064{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001065 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001066}
1067
Gui Jianfeng31299942010-03-15 17:29:09 +08001068static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001069{
1070 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1071 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1072}
1073
Gui Jianfeng31299942010-03-15 17:29:09 +08001074static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001075{
1076 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1077 INTR_INFO_VALID_MASK)) ==
1078 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1079}
1080
Gui Jianfeng31299942010-03-15 17:29:09 +08001081static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001082{
Sheng Yang04547152009-04-01 15:52:31 +08001083 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001084}
1085
Gui Jianfeng31299942010-03-15 17:29:09 +08001086static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001087{
Sheng Yang04547152009-04-01 15:52:31 +08001088 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001089}
1090
Paolo Bonzini35754c92015-07-29 12:05:37 +02001091static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001092{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001093 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001094}
1095
Gui Jianfeng31299942010-03-15 17:29:09 +08001096static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001097{
Sheng Yang04547152009-04-01 15:52:31 +08001098 return vmcs_config.cpu_based_exec_ctrl &
1099 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001100}
1101
Avi Kivity774ead32007-12-26 13:57:04 +02001102static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001103{
Sheng Yang04547152009-04-01 15:52:31 +08001104 return vmcs_config.cpu_based_2nd_exec_ctrl &
1105 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1106}
1107
Yang Zhang8d146952013-01-25 10:18:50 +08001108static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1109{
1110 return vmcs_config.cpu_based_2nd_exec_ctrl &
1111 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1112}
1113
Yang Zhang83d4c282013-01-25 10:18:49 +08001114static inline bool cpu_has_vmx_apic_register_virt(void)
1115{
1116 return vmcs_config.cpu_based_2nd_exec_ctrl &
1117 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1118}
1119
Yang Zhangc7c9c562013-01-25 10:18:51 +08001120static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1121{
1122 return vmcs_config.cpu_based_2nd_exec_ctrl &
1123 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1124}
1125
Yunhong Jiang64672c92016-06-13 14:19:59 -07001126/*
1127 * Comment's format: document - errata name - stepping - processor name.
1128 * Refer from
1129 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1130 */
1131static u32 vmx_preemption_cpu_tfms[] = {
1132/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11330x000206E6,
1134/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1135/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1136/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11370x00020652,
1138/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11390x00020655,
1140/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1141/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1142/*
1143 * 320767.pdf - AAP86 - B1 -
1144 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1145 */
11460x000106E5,
1147/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11480x000106A0,
1149/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11500x000106A1,
1151/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11520x000106A4,
1153 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1154 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1155 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11560x000106A5,
1157};
1158
1159static inline bool cpu_has_broken_vmx_preemption_timer(void)
1160{
1161 u32 eax = cpuid_eax(0x00000001), i;
1162
1163 /* Clear the reserved bits */
1164 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001165 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001166 if (eax == vmx_preemption_cpu_tfms[i])
1167 return true;
1168
1169 return false;
1170}
1171
1172static inline bool cpu_has_vmx_preemption_timer(void)
1173{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001174 return vmcs_config.pin_based_exec_ctrl &
1175 PIN_BASED_VMX_PREEMPTION_TIMER;
1176}
1177
Yang Zhang01e439b2013-04-11 19:25:12 +08001178static inline bool cpu_has_vmx_posted_intr(void)
1179{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001180 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1181 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001182}
1183
1184static inline bool cpu_has_vmx_apicv(void)
1185{
1186 return cpu_has_vmx_apic_register_virt() &&
1187 cpu_has_vmx_virtual_intr_delivery() &&
1188 cpu_has_vmx_posted_intr();
1189}
1190
Sheng Yang04547152009-04-01 15:52:31 +08001191static inline bool cpu_has_vmx_flexpriority(void)
1192{
1193 return cpu_has_vmx_tpr_shadow() &&
1194 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001195}
1196
Marcelo Tosattie7997942009-06-11 12:07:40 -03001197static inline bool cpu_has_vmx_ept_execute_only(void)
1198{
Gui Jianfeng31299942010-03-15 17:29:09 +08001199 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001200}
1201
Marcelo Tosattie7997942009-06-11 12:07:40 -03001202static inline bool cpu_has_vmx_ept_2m_page(void)
1203{
Gui Jianfeng31299942010-03-15 17:29:09 +08001204 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001205}
1206
Sheng Yang878403b2010-01-05 19:02:29 +08001207static inline bool cpu_has_vmx_ept_1g_page(void)
1208{
Gui Jianfeng31299942010-03-15 17:29:09 +08001209 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001210}
1211
Sheng Yang4bc9b982010-06-02 14:05:24 +08001212static inline bool cpu_has_vmx_ept_4levels(void)
1213{
1214 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1215}
1216
Xudong Hao83c3a332012-05-28 19:33:35 +08001217static inline bool cpu_has_vmx_ept_ad_bits(void)
1218{
1219 return vmx_capability.ept & VMX_EPT_AD_BIT;
1220}
1221
Gui Jianfeng31299942010-03-15 17:29:09 +08001222static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001223{
Gui Jianfeng31299942010-03-15 17:29:09 +08001224 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001225}
1226
Gui Jianfeng31299942010-03-15 17:29:09 +08001227static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001228{
Gui Jianfeng31299942010-03-15 17:29:09 +08001229 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001230}
1231
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001232static inline bool cpu_has_vmx_invvpid_single(void)
1233{
1234 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1235}
1236
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001237static inline bool cpu_has_vmx_invvpid_global(void)
1238{
1239 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1240}
1241
Wanpeng Li08d839c2017-03-23 05:30:08 -07001242static inline bool cpu_has_vmx_invvpid(void)
1243{
1244 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1245}
1246
Gui Jianfeng31299942010-03-15 17:29:09 +08001247static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001248{
Sheng Yang04547152009-04-01 15:52:31 +08001249 return vmcs_config.cpu_based_2nd_exec_ctrl &
1250 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001251}
1252
Gui Jianfeng31299942010-03-15 17:29:09 +08001253static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001254{
1255 return vmcs_config.cpu_based_2nd_exec_ctrl &
1256 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1257}
1258
Gui Jianfeng31299942010-03-15 17:29:09 +08001259static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001260{
1261 return vmcs_config.cpu_based_2nd_exec_ctrl &
1262 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1263}
1264
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001265static inline bool cpu_has_vmx_basic_inout(void)
1266{
1267 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1268}
1269
Paolo Bonzini35754c92015-07-29 12:05:37 +02001270static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001271{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001272 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001273}
1274
Gui Jianfeng31299942010-03-15 17:29:09 +08001275static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001276{
Sheng Yang04547152009-04-01 15:52:31 +08001277 return vmcs_config.cpu_based_2nd_exec_ctrl &
1278 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001279}
1280
Gui Jianfeng31299942010-03-15 17:29:09 +08001281static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001282{
1283 return vmcs_config.cpu_based_2nd_exec_ctrl &
1284 SECONDARY_EXEC_RDTSCP;
1285}
1286
Mao, Junjiead756a12012-07-02 01:18:48 +00001287static inline bool cpu_has_vmx_invpcid(void)
1288{
1289 return vmcs_config.cpu_based_2nd_exec_ctrl &
1290 SECONDARY_EXEC_ENABLE_INVPCID;
1291}
1292
Gui Jianfeng31299942010-03-15 17:29:09 +08001293static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001294{
1295 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1296}
1297
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001298static inline bool cpu_has_vmx_wbinvd_exit(void)
1299{
1300 return vmcs_config.cpu_based_2nd_exec_ctrl &
1301 SECONDARY_EXEC_WBINVD_EXITING;
1302}
1303
Abel Gordonabc4fc52013-04-18 14:35:25 +03001304static inline bool cpu_has_vmx_shadow_vmcs(void)
1305{
1306 u64 vmx_msr;
1307 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1308 /* check if the cpu supports writing r/o exit information fields */
1309 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1310 return false;
1311
1312 return vmcs_config.cpu_based_2nd_exec_ctrl &
1313 SECONDARY_EXEC_SHADOW_VMCS;
1314}
1315
Kai Huang843e4332015-01-28 10:54:28 +08001316static inline bool cpu_has_vmx_pml(void)
1317{
1318 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1319}
1320
Haozhong Zhang64903d62015-10-20 15:39:09 +08001321static inline bool cpu_has_vmx_tsc_scaling(void)
1322{
1323 return vmcs_config.cpu_based_2nd_exec_ctrl &
1324 SECONDARY_EXEC_TSC_SCALING;
1325}
1326
Sheng Yang04547152009-04-01 15:52:31 +08001327static inline bool report_flexpriority(void)
1328{
1329 return flexpriority_enabled;
1330}
1331
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001332static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1333{
1334 return vmcs12->cpu_based_vm_exec_control & bit;
1335}
1336
1337static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1338{
1339 return (vmcs12->cpu_based_vm_exec_control &
1340 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1341 (vmcs12->secondary_vm_exec_control & bit);
1342}
1343
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001344static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001345{
1346 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1347}
1348
Jan Kiszkaf4124502014-03-07 20:03:13 +01001349static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1350{
1351 return vmcs12->pin_based_vm_exec_control &
1352 PIN_BASED_VMX_PREEMPTION_TIMER;
1353}
1354
Nadav Har'El155a97a2013-08-05 11:07:16 +03001355static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1356{
1357 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1358}
1359
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001360static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1361{
1362 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1363 vmx_xsaves_supported();
1364}
1365
Wincy Vanf2b93282015-02-03 23:56:03 +08001366static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1367{
1368 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1369}
1370
Wanpeng Li5c614b32015-10-13 09:18:36 -07001371static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1372{
1373 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1374}
1375
Wincy Van82f0dd42015-02-03 23:57:18 +08001376static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1377{
1378 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1379}
1380
Wincy Van608406e2015-02-03 23:57:51 +08001381static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1382{
1383 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1384}
1385
Wincy Van705699a2015-02-03 23:58:17 +08001386static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1387{
1388 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1389}
1390
Jim Mattsonef85b672016-12-12 11:01:37 -08001391static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001392{
1393 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08001394 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001395}
1396
Jan Kiszka533558b2014-01-04 18:47:20 +01001397static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1398 u32 exit_intr_info,
1399 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001400static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1401 struct vmcs12 *vmcs12,
1402 u32 reason, unsigned long qualification);
1403
Rusty Russell8b9cf982007-07-30 16:31:43 +10001404static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001405{
1406 int i;
1407
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001408 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001409 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001410 return i;
1411 return -1;
1412}
1413
Sheng Yang2384d2b2008-01-17 15:14:33 +08001414static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1415{
1416 struct {
1417 u64 vpid : 16;
1418 u64 rsvd : 48;
1419 u64 gva;
1420 } operand = { vpid, 0, gva };
1421
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001422 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001423 /* CF==1 or ZF==1 --> rc = -1 */
1424 "; ja 1f ; ud2 ; 1:"
1425 : : "a"(&operand), "c"(ext) : "cc", "memory");
1426}
1427
Sheng Yang14394422008-04-28 12:24:45 +08001428static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1429{
1430 struct {
1431 u64 eptp, gpa;
1432 } operand = {eptp, gpa};
1433
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001434 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001435 /* CF==1 or ZF==1 --> rc = -1 */
1436 "; ja 1f ; ud2 ; 1:\n"
1437 : : "a" (&operand), "c" (ext) : "cc", "memory");
1438}
1439
Avi Kivity26bb0982009-09-07 11:14:12 +03001440static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001441{
1442 int i;
1443
Rusty Russell8b9cf982007-07-30 16:31:43 +10001444 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001445 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001446 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001447 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001448}
1449
Avi Kivity6aa8b732006-12-10 02:21:36 -08001450static void vmcs_clear(struct vmcs *vmcs)
1451{
1452 u64 phys_addr = __pa(vmcs);
1453 u8 error;
1454
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001455 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001456 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001457 : "cc", "memory");
1458 if (error)
1459 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1460 vmcs, phys_addr);
1461}
1462
Nadav Har'Eld462b812011-05-24 15:26:10 +03001463static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1464{
1465 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001466 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1467 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001468 loaded_vmcs->cpu = -1;
1469 loaded_vmcs->launched = 0;
1470}
1471
Dongxiao Xu7725b892010-05-11 18:29:38 +08001472static void vmcs_load(struct vmcs *vmcs)
1473{
1474 u64 phys_addr = __pa(vmcs);
1475 u8 error;
1476
1477 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001478 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001479 : "cc", "memory");
1480 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001481 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001482 vmcs, phys_addr);
1483}
1484
Dave Young2965faa2015-09-09 15:38:55 -07001485#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001486/*
1487 * This bitmap is used to indicate whether the vmclear
1488 * operation is enabled on all cpus. All disabled by
1489 * default.
1490 */
1491static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1492
1493static inline void crash_enable_local_vmclear(int cpu)
1494{
1495 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1496}
1497
1498static inline void crash_disable_local_vmclear(int cpu)
1499{
1500 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1501}
1502
1503static inline int crash_local_vmclear_enabled(int cpu)
1504{
1505 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1506}
1507
1508static void crash_vmclear_local_loaded_vmcss(void)
1509{
1510 int cpu = raw_smp_processor_id();
1511 struct loaded_vmcs *v;
1512
1513 if (!crash_local_vmclear_enabled(cpu))
1514 return;
1515
1516 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1517 loaded_vmcss_on_cpu_link)
1518 vmcs_clear(v->vmcs);
1519}
1520#else
1521static inline void crash_enable_local_vmclear(int cpu) { }
1522static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001523#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001524
Nadav Har'Eld462b812011-05-24 15:26:10 +03001525static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001526{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001527 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001528 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001529
Nadav Har'Eld462b812011-05-24 15:26:10 +03001530 if (loaded_vmcs->cpu != cpu)
1531 return; /* vcpu migration can race with cpu offline */
1532 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001533 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001534 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001535 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001536
1537 /*
1538 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1539 * is before setting loaded_vmcs->vcpu to -1 which is done in
1540 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1541 * then adds the vmcs into percpu list before it is deleted.
1542 */
1543 smp_wmb();
1544
Nadav Har'Eld462b812011-05-24 15:26:10 +03001545 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001546 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001547}
1548
Nadav Har'Eld462b812011-05-24 15:26:10 +03001549static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001550{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001551 int cpu = loaded_vmcs->cpu;
1552
1553 if (cpu != -1)
1554 smp_call_function_single(cpu,
1555 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001556}
1557
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001558static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001559{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001560 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001561 return;
1562
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001563 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001564 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001565}
1566
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001567static inline void vpid_sync_vcpu_global(void)
1568{
1569 if (cpu_has_vmx_invvpid_global())
1570 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1571}
1572
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001573static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001574{
1575 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001576 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001577 else
1578 vpid_sync_vcpu_global();
1579}
1580
Sheng Yang14394422008-04-28 12:24:45 +08001581static inline void ept_sync_global(void)
1582{
1583 if (cpu_has_vmx_invept_global())
1584 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1585}
1586
1587static inline void ept_sync_context(u64 eptp)
1588{
Avi Kivity089d0342009-03-23 18:26:32 +02001589 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001590 if (cpu_has_vmx_invept_context())
1591 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1592 else
1593 ept_sync_global();
1594 }
1595}
1596
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001597static __always_inline void vmcs_check16(unsigned long field)
1598{
1599 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1600 "16-bit accessor invalid for 64-bit field");
1601 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1602 "16-bit accessor invalid for 64-bit high field");
1603 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1604 "16-bit accessor invalid for 32-bit high field");
1605 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1606 "16-bit accessor invalid for natural width field");
1607}
1608
1609static __always_inline void vmcs_check32(unsigned long field)
1610{
1611 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1612 "32-bit accessor invalid for 16-bit field");
1613 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1614 "32-bit accessor invalid for natural width field");
1615}
1616
1617static __always_inline void vmcs_check64(unsigned long field)
1618{
1619 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1620 "64-bit accessor invalid for 16-bit field");
1621 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1622 "64-bit accessor invalid for 64-bit high field");
1623 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1624 "64-bit accessor invalid for 32-bit field");
1625 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1626 "64-bit accessor invalid for natural width field");
1627}
1628
1629static __always_inline void vmcs_checkl(unsigned long field)
1630{
1631 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1632 "Natural width accessor invalid for 16-bit field");
1633 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1634 "Natural width accessor invalid for 64-bit field");
1635 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1636 "Natural width accessor invalid for 64-bit high field");
1637 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1638 "Natural width accessor invalid for 32-bit field");
1639}
1640
1641static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001642{
Avi Kivity5e520e62011-05-15 10:13:12 -04001643 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001644
Avi Kivity5e520e62011-05-15 10:13:12 -04001645 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1646 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001647 return value;
1648}
1649
Avi Kivity96304212011-05-15 10:13:13 -04001650static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001651{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001652 vmcs_check16(field);
1653 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001654}
1655
Avi Kivity96304212011-05-15 10:13:13 -04001656static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001657{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001658 vmcs_check32(field);
1659 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001660}
1661
Avi Kivity96304212011-05-15 10:13:13 -04001662static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001663{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001664 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001665#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001666 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001667#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001668 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001669#endif
1670}
1671
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001672static __always_inline unsigned long vmcs_readl(unsigned long field)
1673{
1674 vmcs_checkl(field);
1675 return __vmcs_readl(field);
1676}
1677
Avi Kivitye52de1b2007-01-05 16:36:56 -08001678static noinline void vmwrite_error(unsigned long field, unsigned long value)
1679{
1680 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1681 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1682 dump_stack();
1683}
1684
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001685static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001686{
1687 u8 error;
1688
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001689 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001690 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001691 if (unlikely(error))
1692 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001693}
1694
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001695static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001696{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001697 vmcs_check16(field);
1698 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001699}
1700
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001701static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001702{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001703 vmcs_check32(field);
1704 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001705}
1706
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001707static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001708{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001709 vmcs_check64(field);
1710 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001711#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001712 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001713 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001714#endif
1715}
1716
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001717static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001718{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001719 vmcs_checkl(field);
1720 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001721}
1722
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001723static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001724{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001725 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1726 "vmcs_clear_bits does not support 64-bit fields");
1727 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1728}
1729
1730static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1731{
1732 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1733 "vmcs_set_bits does not support 64-bit fields");
1734 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001735}
1736
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001737static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1738{
1739 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1740}
1741
Gleb Natapov2961e8762013-11-25 15:37:13 +02001742static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1743{
1744 vmcs_write32(VM_ENTRY_CONTROLS, val);
1745 vmx->vm_entry_controls_shadow = val;
1746}
1747
1748static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1749{
1750 if (vmx->vm_entry_controls_shadow != val)
1751 vm_entry_controls_init(vmx, val);
1752}
1753
1754static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1755{
1756 return vmx->vm_entry_controls_shadow;
1757}
1758
1759
1760static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1761{
1762 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1763}
1764
1765static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1766{
1767 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1768}
1769
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001770static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1771{
1772 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1773}
1774
Gleb Natapov2961e8762013-11-25 15:37:13 +02001775static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1776{
1777 vmcs_write32(VM_EXIT_CONTROLS, val);
1778 vmx->vm_exit_controls_shadow = val;
1779}
1780
1781static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1782{
1783 if (vmx->vm_exit_controls_shadow != val)
1784 vm_exit_controls_init(vmx, val);
1785}
1786
1787static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1788{
1789 return vmx->vm_exit_controls_shadow;
1790}
1791
1792
1793static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1794{
1795 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1796}
1797
1798static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1799{
1800 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1801}
1802
Avi Kivity2fb92db2011-04-27 19:42:18 +03001803static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1804{
1805 vmx->segment_cache.bitmask = 0;
1806}
1807
1808static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1809 unsigned field)
1810{
1811 bool ret;
1812 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1813
1814 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1815 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1816 vmx->segment_cache.bitmask = 0;
1817 }
1818 ret = vmx->segment_cache.bitmask & mask;
1819 vmx->segment_cache.bitmask |= mask;
1820 return ret;
1821}
1822
1823static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1824{
1825 u16 *p = &vmx->segment_cache.seg[seg].selector;
1826
1827 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1828 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1829 return *p;
1830}
1831
1832static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1833{
1834 ulong *p = &vmx->segment_cache.seg[seg].base;
1835
1836 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1837 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1838 return *p;
1839}
1840
1841static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1842{
1843 u32 *p = &vmx->segment_cache.seg[seg].limit;
1844
1845 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1846 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1847 return *p;
1848}
1849
1850static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1851{
1852 u32 *p = &vmx->segment_cache.seg[seg].ar;
1853
1854 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1855 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1856 return *p;
1857}
1858
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001859static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1860{
1861 u32 eb;
1862
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001863 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08001864 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001865 if ((vcpu->guest_debug &
1866 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1867 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1868 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001869 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001870 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001871 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001872 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001873
1874 /* When we are running a nested L2 guest and L1 specified for it a
1875 * certain exception bitmap, we must trap the same exceptions and pass
1876 * them to L1. When running L2, we will only handle the exceptions
1877 * specified above if L1 did not want them.
1878 */
1879 if (is_guest_mode(vcpu))
1880 eb |= get_vmcs12(vcpu)->exception_bitmap;
1881
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001882 vmcs_write32(EXCEPTION_BITMAP, eb);
1883}
1884
Gleb Natapov2961e8762013-11-25 15:37:13 +02001885static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1886 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001887{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001888 vm_entry_controls_clearbit(vmx, entry);
1889 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001890}
1891
Avi Kivity61d2ef22010-04-28 16:40:38 +03001892static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1893{
1894 unsigned i;
1895 struct msr_autoload *m = &vmx->msr_autoload;
1896
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001897 switch (msr) {
1898 case MSR_EFER:
1899 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001900 clear_atomic_switch_msr_special(vmx,
1901 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001902 VM_EXIT_LOAD_IA32_EFER);
1903 return;
1904 }
1905 break;
1906 case MSR_CORE_PERF_GLOBAL_CTRL:
1907 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001908 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001909 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1910 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1911 return;
1912 }
1913 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001914 }
1915
Avi Kivity61d2ef22010-04-28 16:40:38 +03001916 for (i = 0; i < m->nr; ++i)
1917 if (m->guest[i].index == msr)
1918 break;
1919
1920 if (i == m->nr)
1921 return;
1922 --m->nr;
1923 m->guest[i] = m->guest[m->nr];
1924 m->host[i] = m->host[m->nr];
1925 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1926 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1927}
1928
Gleb Natapov2961e8762013-11-25 15:37:13 +02001929static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1930 unsigned long entry, unsigned long exit,
1931 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1932 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001933{
1934 vmcs_write64(guest_val_vmcs, guest_val);
1935 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001936 vm_entry_controls_setbit(vmx, entry);
1937 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001938}
1939
Avi Kivity61d2ef22010-04-28 16:40:38 +03001940static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1941 u64 guest_val, u64 host_val)
1942{
1943 unsigned i;
1944 struct msr_autoload *m = &vmx->msr_autoload;
1945
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001946 switch (msr) {
1947 case MSR_EFER:
1948 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001949 add_atomic_switch_msr_special(vmx,
1950 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001951 VM_EXIT_LOAD_IA32_EFER,
1952 GUEST_IA32_EFER,
1953 HOST_IA32_EFER,
1954 guest_val, host_val);
1955 return;
1956 }
1957 break;
1958 case MSR_CORE_PERF_GLOBAL_CTRL:
1959 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001960 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001961 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1962 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1963 GUEST_IA32_PERF_GLOBAL_CTRL,
1964 HOST_IA32_PERF_GLOBAL_CTRL,
1965 guest_val, host_val);
1966 return;
1967 }
1968 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001969 case MSR_IA32_PEBS_ENABLE:
1970 /* PEBS needs a quiescent period after being disabled (to write
1971 * a record). Disabling PEBS through VMX MSR swapping doesn't
1972 * provide that period, so a CPU could write host's record into
1973 * guest's memory.
1974 */
1975 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001976 }
1977
Avi Kivity61d2ef22010-04-28 16:40:38 +03001978 for (i = 0; i < m->nr; ++i)
1979 if (m->guest[i].index == msr)
1980 break;
1981
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001982 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001983 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001984 "Can't add msr %x\n", msr);
1985 return;
1986 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001987 ++m->nr;
1988 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1989 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1990 }
1991
1992 m->guest[i].index = msr;
1993 m->guest[i].value = guest_val;
1994 m->host[i].index = msr;
1995 m->host[i].value = host_val;
1996}
1997
Avi Kivity92c0d902009-10-29 11:00:16 +02001998static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001999{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002000 u64 guest_efer = vmx->vcpu.arch.efer;
2001 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002002
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002003 if (!enable_ept) {
2004 /*
2005 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2006 * host CPUID is more efficient than testing guest CPUID
2007 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2008 */
2009 if (boot_cpu_has(X86_FEATURE_SMEP))
2010 guest_efer |= EFER_NX;
2011 else if (!(guest_efer & EFER_NX))
2012 ignore_bits |= EFER_NX;
2013 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002014
Avi Kivity51c6cf62007-08-29 03:48:05 +03002015 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002016 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002017 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002018 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002019#ifdef CONFIG_X86_64
2020 ignore_bits |= EFER_LMA | EFER_LME;
2021 /* SCE is meaningful only in long mode on Intel */
2022 if (guest_efer & EFER_LMA)
2023 ignore_bits &= ~(u64)EFER_SCE;
2024#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002025
2026 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002027
2028 /*
2029 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2030 * On CPUs that support "load IA32_EFER", always switch EFER
2031 * atomically, since it's faster than switching it manually.
2032 */
2033 if (cpu_has_load_ia32_efer ||
2034 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002035 if (!(guest_efer & EFER_LMA))
2036 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002037 if (guest_efer != host_efer)
2038 add_atomic_switch_msr(vmx, MSR_EFER,
2039 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002040 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002041 } else {
2042 guest_efer &= ~ignore_bits;
2043 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002044
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002045 vmx->guest_msrs[efer_offset].data = guest_efer;
2046 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2047
2048 return true;
2049 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002050}
2051
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002052#ifdef CONFIG_X86_32
2053/*
2054 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2055 * VMCS rather than the segment table. KVM uses this helper to figure
2056 * out the current bases to poke them into the VMCS before entry.
2057 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002058static unsigned long segment_base(u16 selector)
2059{
Christoph Lameter89cbc762014-08-17 12:30:40 -05002060 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002061 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002062 unsigned long v;
2063
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002064 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002065 return 0;
2066
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002067 table = (struct desc_struct *)gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002068
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002069 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002070 u16 ldt_selector = kvm_read_ldt();
2071
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002072 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002073 return 0;
2074
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002075 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002076 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002077 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002078 return v;
2079}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002080#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002081
Avi Kivity04d2cc72007-09-10 18:10:54 +03002082static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002083{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002084 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002085 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002086
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002087 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002088 return;
2089
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002090 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002091 /*
2092 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2093 * allow segment selectors with cpl > 0 or ti == 1.
2094 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002095 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002096 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002097 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002098 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002099 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002100 vmx->host_state.fs_reload_needed = 0;
2101 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002102 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002103 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002104 }
Avi Kivity9581d442010-10-19 16:46:55 +02002105 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002106 if (!(vmx->host_state.gs_sel & 7))
2107 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002108 else {
2109 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002110 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002111 }
2112
2113#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002114 savesegment(ds, vmx->host_state.ds_sel);
2115 savesegment(es, vmx->host_state.es_sel);
2116#endif
2117
2118#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002119 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2120 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2121#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002122 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2123 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002124#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002125
2126#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002127 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2128 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002129 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002130#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002131 if (boot_cpu_has(X86_FEATURE_MPX))
2132 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002133 for (i = 0; i < vmx->save_nmsrs; ++i)
2134 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002135 vmx->guest_msrs[i].data,
2136 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002137}
2138
Avi Kivitya9b21b62008-06-24 11:48:49 +03002139static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002140{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002141 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002142 return;
2143
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002144 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002145 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002146#ifdef CONFIG_X86_64
2147 if (is_long_mode(&vmx->vcpu))
2148 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2149#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002150 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002151 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002152#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002153 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002154#else
2155 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002156#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002157 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002158 if (vmx->host_state.fs_reload_needed)
2159 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002160#ifdef CONFIG_X86_64
2161 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2162 loadsegment(ds, vmx->host_state.ds_sel);
2163 loadsegment(es, vmx->host_state.es_sel);
2164 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002165#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002166 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002167#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002168 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002169#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002170 if (vmx->host_state.msr_host_bndcfgs)
2171 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Christoph Lameter89cbc762014-08-17 12:30:40 -05002172 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002173}
2174
Avi Kivitya9b21b62008-06-24 11:48:49 +03002175static void vmx_load_host_state(struct vcpu_vmx *vmx)
2176{
2177 preempt_disable();
2178 __vmx_load_host_state(vmx);
2179 preempt_enable();
2180}
2181
Feng Wu28b835d2015-09-18 22:29:54 +08002182static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2183{
2184 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2185 struct pi_desc old, new;
2186 unsigned int dest;
2187
2188 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002189 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2190 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002191 return;
2192
2193 do {
2194 old.control = new.control = pi_desc->control;
2195
2196 /*
2197 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2198 * are two possible cases:
2199 * 1. After running 'pre_block', context switch
2200 * happened. For this case, 'sn' was set in
2201 * vmx_vcpu_put(), so we need to clear it here.
2202 * 2. After running 'pre_block', we were blocked,
2203 * and woken up by some other guy. For this case,
2204 * we don't need to do anything, 'pi_post_block'
2205 * will do everything for us. However, we cannot
2206 * check whether it is case #1 or case #2 here
2207 * (maybe, not needed), so we also clear sn here,
2208 * I think it is not a big deal.
2209 */
2210 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2211 if (vcpu->cpu != cpu) {
2212 dest = cpu_physical_id(cpu);
2213
2214 if (x2apic_enabled())
2215 new.ndst = dest;
2216 else
2217 new.ndst = (dest << 8) & 0xFF00;
2218 }
2219
2220 /* set 'NV' to 'notification vector' */
2221 new.nv = POSTED_INTR_VECTOR;
2222 }
2223
2224 /* Allow posting non-urgent interrupts */
2225 new.sn = 0;
2226 } while (cmpxchg(&pi_desc->control, old.control,
2227 new.control) != old.control);
2228}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002229
Peter Feinerc95ba922016-08-17 09:36:47 -07002230static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2231{
2232 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2233 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2234}
2235
Avi Kivity6aa8b732006-12-10 02:21:36 -08002236/*
2237 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2238 * vcpu mutex is already taken.
2239 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002240static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002241{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002242 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002243 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002244 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002245
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002246 if (!vmm_exclusive)
2247 kvm_cpu_vmxon(phys_addr);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002248 else if (!already_loaded)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002249 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002250
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002251 if (!already_loaded) {
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002252 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002253 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002254
2255 /*
2256 * Read loaded_vmcs->cpu should be before fetching
2257 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2258 * See the comments in __loaded_vmcs_clear().
2259 */
2260 smp_rmb();
2261
Nadav Har'Eld462b812011-05-24 15:26:10 +03002262 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2263 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002264 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002265 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002266 }
2267
2268 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2269 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2270 vmcs_load(vmx->loaded_vmcs->vmcs);
2271 }
2272
2273 if (!already_loaded) {
2274 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2275 unsigned long sysenter_esp;
2276
2277 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002278
Avi Kivity6aa8b732006-12-10 02:21:36 -08002279 /*
2280 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002281 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08002282 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002283 vmcs_writel(HOST_TR_BASE,
2284 (unsigned long)this_cpu_ptr(&cpu_tss));
2285 vmcs_writel(HOST_GDTR_BASE, gdt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002286
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002287 /*
2288 * VM exits change the host TR limit to 0x67 after a VM
2289 * exit. This is okay, since 0x67 covers everything except
2290 * the IO bitmap and have have code to handle the IO bitmap
2291 * being lost after a VM exit.
2292 */
2293 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2294
Avi Kivity6aa8b732006-12-10 02:21:36 -08002295 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2296 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002297
Nadav Har'Eld462b812011-05-24 15:26:10 +03002298 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002299 }
Feng Wu28b835d2015-09-18 22:29:54 +08002300
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002301 /* Setup TSC multiplier */
2302 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002303 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2304 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002305
Feng Wu28b835d2015-09-18 22:29:54 +08002306 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002307 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002308}
2309
2310static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2311{
2312 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2313
2314 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002315 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2316 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002317 return;
2318
2319 /* Set SN when the vCPU is preempted */
2320 if (vcpu->preempted)
2321 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002322}
2323
2324static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2325{
Feng Wu28b835d2015-09-18 22:29:54 +08002326 vmx_vcpu_pi_put(vcpu);
2327
Avi Kivitya9b21b62008-06-24 11:48:49 +03002328 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002329 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002330 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2331 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002332 kvm_cpu_vmxoff();
2333 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002334}
2335
Avi Kivityedcafe32009-12-30 18:07:40 +02002336static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2337
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002338/*
2339 * Return the cr0 value that a nested guest would read. This is a combination
2340 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2341 * its hypervisor (cr0_read_shadow).
2342 */
2343static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2344{
2345 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2346 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2347}
2348static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2349{
2350 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2351 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2352}
2353
Avi Kivity6aa8b732006-12-10 02:21:36 -08002354static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2355{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002356 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002357
Avi Kivity6de12732011-03-07 12:51:22 +02002358 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2359 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2360 rflags = vmcs_readl(GUEST_RFLAGS);
2361 if (to_vmx(vcpu)->rmode.vm86_active) {
2362 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2363 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2364 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2365 }
2366 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002367 }
Avi Kivity6de12732011-03-07 12:51:22 +02002368 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002369}
2370
2371static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2372{
Avi Kivity6de12732011-03-07 12:51:22 +02002373 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2374 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002375 if (to_vmx(vcpu)->rmode.vm86_active) {
2376 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002377 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002378 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002379 vmcs_writel(GUEST_RFLAGS, rflags);
2380}
2381
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002382static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2383{
2384 return to_vmx(vcpu)->guest_pkru;
2385}
2386
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002387static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002388{
2389 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2390 int ret = 0;
2391
2392 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002393 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002394 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002395 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002396
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002397 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002398}
2399
2400static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2401{
2402 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2403 u32 interruptibility = interruptibility_old;
2404
2405 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2406
Jan Kiszka48005f62010-02-19 19:38:07 +01002407 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002408 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002409 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002410 interruptibility |= GUEST_INTR_STATE_STI;
2411
2412 if ((interruptibility != interruptibility_old))
2413 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2414}
2415
Avi Kivity6aa8b732006-12-10 02:21:36 -08002416static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2417{
2418 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002419
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002420 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002421 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002422 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002423
Glauber Costa2809f5d2009-05-12 16:21:05 -04002424 /* skipping an emulated instruction also counts */
2425 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002426}
2427
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002428/*
2429 * KVM wants to inject page-faults which it got to the guest. This function
2430 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002431 */
Gleb Natapove011c662013-09-25 12:51:35 +03002432static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002433{
2434 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2435
Gleb Natapove011c662013-09-25 12:51:35 +03002436 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002437 return 0;
2438
Jan Kiszka533558b2014-01-04 18:47:20 +01002439 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2440 vmcs_read32(VM_EXIT_INTR_INFO),
2441 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002442 return 1;
2443}
2444
Avi Kivity298101d2007-11-25 13:41:11 +02002445static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002446 bool has_error_code, u32 error_code,
2447 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002448{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002449 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002450 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002451
Gleb Natapove011c662013-09-25 12:51:35 +03002452 if (!reinject && is_guest_mode(vcpu) &&
2453 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002454 return;
2455
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002456 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002457 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002458 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2459 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002460
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002461 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002462 int inc_eip = 0;
2463 if (kvm_exception_is_soft(nr))
2464 inc_eip = vcpu->arch.event_exit_inst_len;
2465 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002466 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002467 return;
2468 }
2469
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002470 if (kvm_exception_is_soft(nr)) {
2471 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2472 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002473 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2474 } else
2475 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2476
2477 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002478}
2479
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002480static bool vmx_rdtscp_supported(void)
2481{
2482 return cpu_has_vmx_rdtscp();
2483}
2484
Mao, Junjiead756a12012-07-02 01:18:48 +00002485static bool vmx_invpcid_supported(void)
2486{
2487 return cpu_has_vmx_invpcid() && enable_ept;
2488}
2489
Avi Kivity6aa8b732006-12-10 02:21:36 -08002490/*
Eddie Donga75beee2007-05-17 18:55:15 +03002491 * Swap MSR entry in host/guest MSR entry array.
2492 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002493static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002494{
Avi Kivity26bb0982009-09-07 11:14:12 +03002495 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002496
2497 tmp = vmx->guest_msrs[to];
2498 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2499 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002500}
2501
Yang Zhang8d146952013-01-25 10:18:50 +08002502static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2503{
2504 unsigned long *msr_bitmap;
2505
Wincy Van670125b2015-03-04 14:31:56 +08002506 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002507 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002508 else if (cpu_has_secondary_exec_ctrls() &&
2509 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2510 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002511 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2512 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002513 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2514 else
2515 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2516 } else {
2517 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002518 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2519 else
2520 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002521 }
Yang Zhang8d146952013-01-25 10:18:50 +08002522 } else {
2523 if (is_long_mode(vcpu))
2524 msr_bitmap = vmx_msr_bitmap_longmode;
2525 else
2526 msr_bitmap = vmx_msr_bitmap_legacy;
2527 }
2528
2529 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2530}
2531
Eddie Donga75beee2007-05-17 18:55:15 +03002532/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002533 * Set up the vmcs to automatically save and restore system
2534 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2535 * mode, as fiddling with msrs is very expensive.
2536 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002537static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002538{
Avi Kivity26bb0982009-09-07 11:14:12 +03002539 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002540
Eddie Donga75beee2007-05-17 18:55:15 +03002541 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002542#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002543 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002544 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002545 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002546 move_msr_up(vmx, index, save_nmsrs++);
2547 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002548 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002549 move_msr_up(vmx, index, save_nmsrs++);
2550 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002551 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002552 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002553 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002554 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002555 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002556 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002557 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002558 * if efer.sce is enabled.
2559 */
Brian Gerst8c065852010-07-17 09:03:26 -04002560 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002561 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002562 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002563 }
Eddie Donga75beee2007-05-17 18:55:15 +03002564#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002565 index = __find_msr_index(vmx, MSR_EFER);
2566 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002567 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002568
Avi Kivity26bb0982009-09-07 11:14:12 +03002569 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002570
Yang Zhang8d146952013-01-25 10:18:50 +08002571 if (cpu_has_vmx_msr_bitmap())
2572 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002573}
2574
2575/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002576 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002577 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2578 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002579 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002580static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002581{
2582 u64 host_tsc, tsc_offset;
2583
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002584 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002585 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002586 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002587}
2588
2589/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002590 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002591 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002592static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002593{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002594 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002595 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002596 * We're here if L1 chose not to trap WRMSR to TSC. According
2597 * to the spec, this should set L1's TSC; The offset that L1
2598 * set for L2 remains unchanged, and still needs to be added
2599 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002600 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002601 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002602 /* recalculate vmcs02.TSC_OFFSET: */
2603 vmcs12 = get_vmcs12(vcpu);
2604 vmcs_write64(TSC_OFFSET, offset +
2605 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2606 vmcs12->tsc_offset : 0));
2607 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002608 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2609 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002610 vmcs_write64(TSC_OFFSET, offset);
2611 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002612}
2613
Nadav Har'El801d3422011-05-25 23:02:23 +03002614static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2615{
2616 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2617 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2618}
2619
2620/*
2621 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2622 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2623 * all guests if the "nested" module option is off, and can also be disabled
2624 * for a single guest by disabling its VMX cpuid bit.
2625 */
2626static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2627{
2628 return nested && guest_cpuid_has_vmx(vcpu);
2629}
2630
Avi Kivity6aa8b732006-12-10 02:21:36 -08002631/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002632 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2633 * returned for the various VMX controls MSRs when nested VMX is enabled.
2634 * The same values should also be used to verify that vmcs12 control fields are
2635 * valid during nested entry from L1 to L2.
2636 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2637 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2638 * bit in the high half is on if the corresponding bit in the control field
2639 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002640 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002641static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002642{
2643 /*
2644 * Note that as a general rule, the high half of the MSRs (bits in
2645 * the control fields which may be 1) should be initialized by the
2646 * intersection of the underlying hardware's MSR (i.e., features which
2647 * can be supported) and the list of features we want to expose -
2648 * because they are known to be properly supported in our code.
2649 * Also, usually, the low half of the MSRs (bits which must be 1) can
2650 * be set to 0, meaning that L1 may turn off any of these bits. The
2651 * reason is that if one of these bits is necessary, it will appear
2652 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2653 * fields of vmcs01 and vmcs02, will turn these bits off - and
2654 * nested_vmx_exit_handled() will not pass related exits to L1.
2655 * These rules have exceptions below.
2656 */
2657
2658 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002659 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002660 vmx->nested.nested_vmx_pinbased_ctls_low,
2661 vmx->nested.nested_vmx_pinbased_ctls_high);
2662 vmx->nested.nested_vmx_pinbased_ctls_low |=
2663 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2664 vmx->nested.nested_vmx_pinbased_ctls_high &=
2665 PIN_BASED_EXT_INTR_MASK |
2666 PIN_BASED_NMI_EXITING |
2667 PIN_BASED_VIRTUAL_NMIS;
2668 vmx->nested.nested_vmx_pinbased_ctls_high |=
2669 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002670 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002671 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002672 vmx->nested.nested_vmx_pinbased_ctls_high |=
2673 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002674
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002675 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002676 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002677 vmx->nested.nested_vmx_exit_ctls_low,
2678 vmx->nested.nested_vmx_exit_ctls_high);
2679 vmx->nested.nested_vmx_exit_ctls_low =
2680 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002681
Wincy Vanb9c237b2015-02-03 23:56:30 +08002682 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002683#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002684 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002685#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002686 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002687 vmx->nested.nested_vmx_exit_ctls_high |=
2688 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002689 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002690 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2691
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002692 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002693 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002694
Jan Kiszka2996fca2014-06-16 13:59:43 +02002695 /* We support free control of debug control saving. */
David Matlack0115f9c2016-11-29 18:14:06 -08002696 vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002697
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002698 /* entry controls */
2699 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002700 vmx->nested.nested_vmx_entry_ctls_low,
2701 vmx->nested.nested_vmx_entry_ctls_high);
2702 vmx->nested.nested_vmx_entry_ctls_low =
2703 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2704 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002705#ifdef CONFIG_X86_64
2706 VM_ENTRY_IA32E_MODE |
2707#endif
2708 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002709 vmx->nested.nested_vmx_entry_ctls_high |=
2710 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002711 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002712 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002713
Jan Kiszka2996fca2014-06-16 13:59:43 +02002714 /* We support free control of debug control loading. */
David Matlack0115f9c2016-11-29 18:14:06 -08002715 vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002716
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002717 /* cpu-based controls */
2718 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002719 vmx->nested.nested_vmx_procbased_ctls_low,
2720 vmx->nested.nested_vmx_procbased_ctls_high);
2721 vmx->nested.nested_vmx_procbased_ctls_low =
2722 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2723 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002724 CPU_BASED_VIRTUAL_INTR_PENDING |
2725 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002726 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2727 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2728 CPU_BASED_CR3_STORE_EXITING |
2729#ifdef CONFIG_X86_64
2730 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2731#endif
2732 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002733 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2734 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2735 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2736 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002737 /*
2738 * We can allow some features even when not supported by the
2739 * hardware. For example, L1 can specify an MSR bitmap - and we
2740 * can use it to avoid exits to L1 - even when L0 runs L2
2741 * without MSR bitmaps.
2742 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002743 vmx->nested.nested_vmx_procbased_ctls_high |=
2744 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002745 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002746
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002747 /* We support free control of CR3 access interception. */
David Matlack0115f9c2016-11-29 18:14:06 -08002748 vmx->nested.nested_vmx_procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002749 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2750
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002751 /* secondary cpu-based controls */
2752 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002753 vmx->nested.nested_vmx_secondary_ctls_low,
2754 vmx->nested.nested_vmx_secondary_ctls_high);
2755 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2756 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002757 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002758 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini1b073042016-10-25 16:06:30 +02002759 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08002760 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002761 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002762 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002763 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002764 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002765
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002766 if (enable_ept) {
2767 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002768 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002769 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002770 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002771 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2772 VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002773 if (cpu_has_vmx_ept_execute_only())
2774 vmx->nested.nested_vmx_ept_caps |=
2775 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002776 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002777 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2778 VMX_EPT_EXTENT_CONTEXT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002779 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002780 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002781
Paolo Bonzinief697a72016-03-18 16:58:38 +01002782 /*
2783 * Old versions of KVM use the single-context version without
2784 * checking for support, so declare that it is supported even
2785 * though it is treated as global context. The alternative is
2786 * not failing the single-context invvpid, and it is worse.
2787 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002788 if (enable_vpid) {
2789 vmx->nested.nested_vmx_secondary_ctls_high |=
2790 SECONDARY_EXEC_ENABLE_VPID;
Wanpeng Li089d7b62015-10-13 09:18:37 -07002791 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03002792 VMX_VPID_EXTENT_SUPPORTED_MASK;
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002793 } else
Wanpeng Li089d7b62015-10-13 09:18:37 -07002794 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002795
Radim Krčmář0790ec12015-03-17 14:02:32 +01002796 if (enable_unrestricted_guest)
2797 vmx->nested.nested_vmx_secondary_ctls_high |=
2798 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2799
Jan Kiszkac18911a2013-03-13 16:06:41 +01002800 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002801 rdmsr(MSR_IA32_VMX_MISC,
2802 vmx->nested.nested_vmx_misc_low,
2803 vmx->nested.nested_vmx_misc_high);
2804 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2805 vmx->nested.nested_vmx_misc_low |=
2806 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002807 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002808 vmx->nested.nested_vmx_misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002809
2810 /*
2811 * This MSR reports some information about VMX support. We
2812 * should return information about the VMX we emulate for the
2813 * guest, and the VMCS structure we give it - not about the
2814 * VMX support of the underlying hardware.
2815 */
2816 vmx->nested.nested_vmx_basic =
2817 VMCS12_REVISION |
2818 VMX_BASIC_TRUE_CTLS |
2819 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2820 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2821
2822 if (cpu_has_vmx_basic_inout())
2823 vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;
2824
2825 /*
David Matlack8322ebb2016-11-29 18:14:09 -08002826 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08002827 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2828 * We picked the standard core2 setting.
2829 */
2830#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2831#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2832 vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002833 vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08002834
2835 /* These MSRs specify bits which the guest must keep fixed off. */
2836 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
2837 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08002838
2839 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2840 vmx->nested.nested_vmx_vmcs_enum = 0x2e;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002841}
2842
David Matlack38991522016-11-29 18:14:08 -08002843/*
2844 * if fixed0[i] == 1: val[i] must be 1
2845 * if fixed1[i] == 0: val[i] must be 0
2846 */
2847static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
2848{
2849 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002850}
2851
2852static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2853{
David Matlack38991522016-11-29 18:14:08 -08002854 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002855}
2856
2857static inline u64 vmx_control_msr(u32 low, u32 high)
2858{
2859 return low | ((u64)high << 32);
2860}
2861
David Matlack62cc6b9d2016-11-29 18:14:07 -08002862static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
2863{
2864 superset &= mask;
2865 subset &= mask;
2866
2867 return (superset | subset) == superset;
2868}
2869
2870static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
2871{
2872 const u64 feature_and_reserved =
2873 /* feature (except bit 48; see below) */
2874 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
2875 /* reserved */
2876 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
2877 u64 vmx_basic = vmx->nested.nested_vmx_basic;
2878
2879 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
2880 return -EINVAL;
2881
2882 /*
2883 * KVM does not emulate a version of VMX that constrains physical
2884 * addresses of VMX structures (e.g. VMCS) to 32-bits.
2885 */
2886 if (data & BIT_ULL(48))
2887 return -EINVAL;
2888
2889 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
2890 vmx_basic_vmcs_revision_id(data))
2891 return -EINVAL;
2892
2893 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
2894 return -EINVAL;
2895
2896 vmx->nested.nested_vmx_basic = data;
2897 return 0;
2898}
2899
2900static int
2901vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2902{
2903 u64 supported;
2904 u32 *lowp, *highp;
2905
2906 switch (msr_index) {
2907 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2908 lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
2909 highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
2910 break;
2911 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2912 lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
2913 highp = &vmx->nested.nested_vmx_procbased_ctls_high;
2914 break;
2915 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2916 lowp = &vmx->nested.nested_vmx_exit_ctls_low;
2917 highp = &vmx->nested.nested_vmx_exit_ctls_high;
2918 break;
2919 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2920 lowp = &vmx->nested.nested_vmx_entry_ctls_low;
2921 highp = &vmx->nested.nested_vmx_entry_ctls_high;
2922 break;
2923 case MSR_IA32_VMX_PROCBASED_CTLS2:
2924 lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
2925 highp = &vmx->nested.nested_vmx_secondary_ctls_high;
2926 break;
2927 default:
2928 BUG();
2929 }
2930
2931 supported = vmx_control_msr(*lowp, *highp);
2932
2933 /* Check must-be-1 bits are still 1. */
2934 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
2935 return -EINVAL;
2936
2937 /* Check must-be-0 bits are still 0. */
2938 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
2939 return -EINVAL;
2940
2941 *lowp = data;
2942 *highp = data >> 32;
2943 return 0;
2944}
2945
2946static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
2947{
2948 const u64 feature_and_reserved_bits =
2949 /* feature */
2950 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
2951 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
2952 /* reserved */
2953 GENMASK_ULL(13, 9) | BIT_ULL(31);
2954 u64 vmx_misc;
2955
2956 vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
2957 vmx->nested.nested_vmx_misc_high);
2958
2959 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
2960 return -EINVAL;
2961
2962 if ((vmx->nested.nested_vmx_pinbased_ctls_high &
2963 PIN_BASED_VMX_PREEMPTION_TIMER) &&
2964 vmx_misc_preemption_timer_rate(data) !=
2965 vmx_misc_preemption_timer_rate(vmx_misc))
2966 return -EINVAL;
2967
2968 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
2969 return -EINVAL;
2970
2971 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
2972 return -EINVAL;
2973
2974 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
2975 return -EINVAL;
2976
2977 vmx->nested.nested_vmx_misc_low = data;
2978 vmx->nested.nested_vmx_misc_high = data >> 32;
2979 return 0;
2980}
2981
2982static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
2983{
2984 u64 vmx_ept_vpid_cap;
2985
2986 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
2987 vmx->nested.nested_vmx_vpid_caps);
2988
2989 /* Every bit is either reserved or a feature bit. */
2990 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
2991 return -EINVAL;
2992
2993 vmx->nested.nested_vmx_ept_caps = data;
2994 vmx->nested.nested_vmx_vpid_caps = data >> 32;
2995 return 0;
2996}
2997
2998static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2999{
3000 u64 *msr;
3001
3002 switch (msr_index) {
3003 case MSR_IA32_VMX_CR0_FIXED0:
3004 msr = &vmx->nested.nested_vmx_cr0_fixed0;
3005 break;
3006 case MSR_IA32_VMX_CR4_FIXED0:
3007 msr = &vmx->nested.nested_vmx_cr4_fixed0;
3008 break;
3009 default:
3010 BUG();
3011 }
3012
3013 /*
3014 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3015 * must be 1 in the restored value.
3016 */
3017 if (!is_bitwise_subset(data, *msr, -1ULL))
3018 return -EINVAL;
3019
3020 *msr = data;
3021 return 0;
3022}
3023
3024/*
3025 * Called when userspace is restoring VMX MSRs.
3026 *
3027 * Returns 0 on success, non-0 otherwise.
3028 */
3029static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3030{
3031 struct vcpu_vmx *vmx = to_vmx(vcpu);
3032
3033 switch (msr_index) {
3034 case MSR_IA32_VMX_BASIC:
3035 return vmx_restore_vmx_basic(vmx, data);
3036 case MSR_IA32_VMX_PINBASED_CTLS:
3037 case MSR_IA32_VMX_PROCBASED_CTLS:
3038 case MSR_IA32_VMX_EXIT_CTLS:
3039 case MSR_IA32_VMX_ENTRY_CTLS:
3040 /*
3041 * The "non-true" VMX capability MSRs are generated from the
3042 * "true" MSRs, so we do not support restoring them directly.
3043 *
3044 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3045 * should restore the "true" MSRs with the must-be-1 bits
3046 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3047 * DEFAULT SETTINGS".
3048 */
3049 return -EINVAL;
3050 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3051 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3052 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3053 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3054 case MSR_IA32_VMX_PROCBASED_CTLS2:
3055 return vmx_restore_control_msr(vmx, msr_index, data);
3056 case MSR_IA32_VMX_MISC:
3057 return vmx_restore_vmx_misc(vmx, data);
3058 case MSR_IA32_VMX_CR0_FIXED0:
3059 case MSR_IA32_VMX_CR4_FIXED0:
3060 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3061 case MSR_IA32_VMX_CR0_FIXED1:
3062 case MSR_IA32_VMX_CR4_FIXED1:
3063 /*
3064 * These MSRs are generated based on the vCPU's CPUID, so we
3065 * do not support restoring them directly.
3066 */
3067 return -EINVAL;
3068 case MSR_IA32_VMX_EPT_VPID_CAP:
3069 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3070 case MSR_IA32_VMX_VMCS_ENUM:
3071 vmx->nested.nested_vmx_vmcs_enum = data;
3072 return 0;
3073 default:
3074 /*
3075 * The rest of the VMX capability MSRs do not support restore.
3076 */
3077 return -EINVAL;
3078 }
3079}
3080
Jan Kiszkacae50132014-01-04 18:47:22 +01003081/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003082static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
3083{
Wincy Vanb9c237b2015-02-03 23:56:30 +08003084 struct vcpu_vmx *vmx = to_vmx(vcpu);
3085
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003086 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003087 case MSR_IA32_VMX_BASIC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003088 *pdata = vmx->nested.nested_vmx_basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003089 break;
3090 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3091 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003092 *pdata = vmx_control_msr(
3093 vmx->nested.nested_vmx_pinbased_ctls_low,
3094 vmx->nested.nested_vmx_pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003095 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3096 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003097 break;
3098 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3099 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003100 *pdata = vmx_control_msr(
3101 vmx->nested.nested_vmx_procbased_ctls_low,
3102 vmx->nested.nested_vmx_procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003103 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3104 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003105 break;
3106 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3107 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003108 *pdata = vmx_control_msr(
3109 vmx->nested.nested_vmx_exit_ctls_low,
3110 vmx->nested.nested_vmx_exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003111 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3112 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003113 break;
3114 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3115 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003116 *pdata = vmx_control_msr(
3117 vmx->nested.nested_vmx_entry_ctls_low,
3118 vmx->nested.nested_vmx_entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003119 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3120 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003121 break;
3122 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003123 *pdata = vmx_control_msr(
3124 vmx->nested.nested_vmx_misc_low,
3125 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003126 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003127 case MSR_IA32_VMX_CR0_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003128 *pdata = vmx->nested.nested_vmx_cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003129 break;
3130 case MSR_IA32_VMX_CR0_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003131 *pdata = vmx->nested.nested_vmx_cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003132 break;
3133 case MSR_IA32_VMX_CR4_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003134 *pdata = vmx->nested.nested_vmx_cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003135 break;
3136 case MSR_IA32_VMX_CR4_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003137 *pdata = vmx->nested.nested_vmx_cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003138 break;
3139 case MSR_IA32_VMX_VMCS_ENUM:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003140 *pdata = vmx->nested.nested_vmx_vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003141 break;
3142 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003143 *pdata = vmx_control_msr(
3144 vmx->nested.nested_vmx_secondary_ctls_low,
3145 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003146 break;
3147 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07003148 *pdata = vmx->nested.nested_vmx_ept_caps |
3149 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003150 break;
3151 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003152 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003153 }
3154
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003155 return 0;
3156}
3157
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003158static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3159 uint64_t val)
3160{
3161 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3162
3163 return !(val & ~valid_bits);
3164}
3165
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003166/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003167 * Reads an msr value (of 'msr_index') into 'pdata'.
3168 * Returns 0 on success, non-0 otherwise.
3169 * Assumes vcpu_load() was already called.
3170 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003171static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003172{
Avi Kivity26bb0982009-09-07 11:14:12 +03003173 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003174
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003175 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003176#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003177 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003178 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003179 break;
3180 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003181 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003182 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003183 case MSR_KERNEL_GS_BASE:
3184 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003185 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003186 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003187#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003188 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003189 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303190 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08003191 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003192 break;
3193 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003194 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003195 break;
3196 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003197 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003198 break;
3199 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003200 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003201 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003202 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003203 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003204 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003205 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003206 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003207 case MSR_IA32_MCG_EXT_CTL:
3208 if (!msr_info->host_initiated &&
3209 !(to_vmx(vcpu)->msr_ia32_feature_control &
3210 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003211 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003212 msr_info->data = vcpu->arch.mcg_ext_ctl;
3213 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003214 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003215 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003216 break;
3217 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3218 if (!nested_vmx_allowed(vcpu))
3219 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003220 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003221 case MSR_IA32_XSS:
3222 if (!vmx_xsaves_supported())
3223 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003224 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003225 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003226 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003227 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003228 return 1;
3229 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003230 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003231 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003232 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003233 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003234 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003235 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003236 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237 }
3238
Avi Kivity6aa8b732006-12-10 02:21:36 -08003239 return 0;
3240}
3241
Jan Kiszkacae50132014-01-04 18:47:22 +01003242static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3243
Avi Kivity6aa8b732006-12-10 02:21:36 -08003244/*
3245 * Writes msr value into into the appropriate "register".
3246 * Returns 0 on success, non-0 otherwise.
3247 * Assumes vcpu_load() was already called.
3248 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003249static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003250{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003251 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003252 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003253 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003254 u32 msr_index = msr_info->index;
3255 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003256
Avi Kivity6aa8b732006-12-10 02:21:36 -08003257 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003258 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003259 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003260 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003261#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003262 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003263 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003264 vmcs_writel(GUEST_FS_BASE, data);
3265 break;
3266 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003267 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003268 vmcs_writel(GUEST_GS_BASE, data);
3269 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003270 case MSR_KERNEL_GS_BASE:
3271 vmx_load_host_state(vmx);
3272 vmx->msr_guest_kernel_gs_base = data;
3273 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003274#endif
3275 case MSR_IA32_SYSENTER_CS:
3276 vmcs_write32(GUEST_SYSENTER_CS, data);
3277 break;
3278 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003279 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003280 break;
3281 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003282 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003283 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003284 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003285 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003286 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003287 vmcs_write64(GUEST_BNDCFGS, data);
3288 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303289 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08003290 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003291 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003292 case MSR_IA32_CR_PAT:
3293 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003294 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3295 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003296 vmcs_write64(GUEST_IA32_PAT, data);
3297 vcpu->arch.pat = data;
3298 break;
3299 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003300 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003301 break;
Will Auldba904632012-11-29 12:42:50 -08003302 case MSR_IA32_TSC_ADJUST:
3303 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003304 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003305 case MSR_IA32_MCG_EXT_CTL:
3306 if ((!msr_info->host_initiated &&
3307 !(to_vmx(vcpu)->msr_ia32_feature_control &
3308 FEATURE_CONTROL_LMCE)) ||
3309 (data & ~MCG_EXT_CTL_LMCE_EN))
3310 return 1;
3311 vcpu->arch.mcg_ext_ctl = data;
3312 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003313 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003314 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003315 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003316 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3317 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003318 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003319 if (msr_info->host_initiated && data == 0)
3320 vmx_leave_nested(vcpu);
3321 break;
3322 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003323 if (!msr_info->host_initiated)
3324 return 1; /* they are read-only */
3325 if (!nested_vmx_allowed(vcpu))
3326 return 1;
3327 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003328 case MSR_IA32_XSS:
3329 if (!vmx_xsaves_supported())
3330 return 1;
3331 /*
3332 * The only supported bit as of Skylake is bit 8, but
3333 * it is not supported on KVM.
3334 */
3335 if (data != 0)
3336 return 1;
3337 vcpu->arch.ia32_xss = data;
3338 if (vcpu->arch.ia32_xss != host_xss)
3339 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3340 vcpu->arch.ia32_xss, host_xss);
3341 else
3342 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3343 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003344 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003345 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003346 return 1;
3347 /* Check reserved bit, higher 32 bits should be zero */
3348 if ((data >> 32) != 0)
3349 return 1;
3350 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003351 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003352 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003353 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003354 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003355 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003356 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3357 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003358 ret = kvm_set_shared_msr(msr->index, msr->data,
3359 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003360 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003361 if (ret)
3362 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003363 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003364 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003365 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003366 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003367 }
3368
Eddie Dong2cc51562007-05-21 07:28:09 +03003369 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003370}
3371
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003372static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003373{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003374 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3375 switch (reg) {
3376 case VCPU_REGS_RSP:
3377 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3378 break;
3379 case VCPU_REGS_RIP:
3380 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3381 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003382 case VCPU_EXREG_PDPTR:
3383 if (enable_ept)
3384 ept_save_pdptrs(vcpu);
3385 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003386 default:
3387 break;
3388 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003389}
3390
Avi Kivity6aa8b732006-12-10 02:21:36 -08003391static __init int cpu_has_kvm_support(void)
3392{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003393 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003394}
3395
3396static __init int vmx_disabled_by_bios(void)
3397{
3398 u64 msr;
3399
3400 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003401 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003402 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003403 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3404 && tboot_enabled())
3405 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003406 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003407 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003408 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003409 && !tboot_enabled()) {
3410 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003411 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003412 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003413 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003414 /* launched w/o TXT and VMX disabled */
3415 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3416 && !tboot_enabled())
3417 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003418 }
3419
3420 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003421}
3422
Dongxiao Xu7725b892010-05-11 18:29:38 +08003423static void kvm_cpu_vmxon(u64 addr)
3424{
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003425 intel_pt_handle_vmx(1);
3426
Dongxiao Xu7725b892010-05-11 18:29:38 +08003427 asm volatile (ASM_VMX_VMXON_RAX
3428 : : "a"(&addr), "m"(addr)
3429 : "memory", "cc");
3430}
3431
Radim Krčmář13a34e02014-08-28 15:13:03 +02003432static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003433{
3434 int cpu = raw_smp_processor_id();
3435 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003436 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003437
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003438 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003439 return -EBUSY;
3440
Nadav Har'Eld462b812011-05-24 15:26:10 +03003441 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003442 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3443 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003444
3445 /*
3446 * Now we can enable the vmclear operation in kdump
3447 * since the loaded_vmcss_on_cpu list on this cpu
3448 * has been initialized.
3449 *
3450 * Though the cpu is not in VMX operation now, there
3451 * is no problem to enable the vmclear operation
3452 * for the loaded_vmcss_on_cpu list is empty!
3453 */
3454 crash_enable_local_vmclear(cpu);
3455
Avi Kivity6aa8b732006-12-10 02:21:36 -08003456 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003457
3458 test_bits = FEATURE_CONTROL_LOCKED;
3459 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3460 if (tboot_enabled())
3461 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3462
3463 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003464 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003465 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3466 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003467 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003468
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003469 if (vmm_exclusive) {
3470 kvm_cpu_vmxon(phys_addr);
3471 ept_sync_global();
3472 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003473
Christoph Lameter89cbc762014-08-17 12:30:40 -05003474 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003475
Alexander Graf10474ae2009-09-15 11:37:46 +02003476 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003477}
3478
Nadav Har'Eld462b812011-05-24 15:26:10 +03003479static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003480{
3481 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003482 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003483
Nadav Har'Eld462b812011-05-24 15:26:10 +03003484 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3485 loaded_vmcss_on_cpu_link)
3486 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003487}
3488
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003489
3490/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3491 * tricks.
3492 */
3493static void kvm_cpu_vmxoff(void)
3494{
3495 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003496
3497 intel_pt_handle_vmx(0);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003498}
3499
Radim Krčmář13a34e02014-08-28 15:13:03 +02003500static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003501{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003502 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003503 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003504 kvm_cpu_vmxoff();
3505 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003506 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003507}
3508
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003509static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003510 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003511{
3512 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003513 u32 ctl = ctl_min | ctl_opt;
3514
3515 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3516
3517 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3518 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3519
3520 /* Ensure minimum (required) set of control bits are supported. */
3521 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003522 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003523
3524 *result = ctl;
3525 return 0;
3526}
3527
Avi Kivity110312c2010-12-21 12:54:20 +02003528static __init bool allow_1_setting(u32 msr, u32 ctl)
3529{
3530 u32 vmx_msr_low, vmx_msr_high;
3531
3532 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3533 return vmx_msr_high & ctl;
3534}
3535
Yang, Sheng002c7f72007-07-31 14:23:01 +03003536static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003537{
3538 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003539 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003540 u32 _pin_based_exec_control = 0;
3541 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003542 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003543 u32 _vmexit_control = 0;
3544 u32 _vmentry_control = 0;
3545
Raghavendra K T10166742012-02-07 23:19:20 +05303546 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003547#ifdef CONFIG_X86_64
3548 CPU_BASED_CR8_LOAD_EXITING |
3549 CPU_BASED_CR8_STORE_EXITING |
3550#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003551 CPU_BASED_CR3_LOAD_EXITING |
3552 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003553 CPU_BASED_USE_IO_BITMAPS |
3554 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003555 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003556 CPU_BASED_MWAIT_EXITING |
3557 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003558 CPU_BASED_INVLPG_EXITING |
3559 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003560
Sheng Yangf78e0e22007-10-29 09:40:42 +08003561 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003562 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003563 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003564 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3565 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003566 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003567#ifdef CONFIG_X86_64
3568 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3569 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3570 ~CPU_BASED_CR8_STORE_EXITING;
3571#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003572 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003573 min2 = 0;
3574 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003575 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003576 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003577 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003578 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003579 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003580 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003581 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003582 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003583 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003584 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003585 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003586 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003587 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003588 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003589 if (adjust_vmx_controls(min2, opt2,
3590 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003591 &_cpu_based_2nd_exec_control) < 0)
3592 return -EIO;
3593 }
3594#ifndef CONFIG_X86_64
3595 if (!(_cpu_based_2nd_exec_control &
3596 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3597 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3598#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003599
3600 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3601 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003602 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003603 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3604 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003605
Sheng Yangd56f5462008-04-25 10:13:16 +08003606 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003607 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3608 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003609 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3610 CPU_BASED_CR3_STORE_EXITING |
3611 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003612 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3613 vmx_capability.ept, vmx_capability.vpid);
3614 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003615
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003616 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003617#ifdef CONFIG_X86_64
3618 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3619#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003620 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003621 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003622 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3623 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003624 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003625
Yang Zhang01e439b2013-04-11 19:25:12 +08003626 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Yunhong Jiang64672c92016-06-13 14:19:59 -07003627 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
3628 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003629 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3630 &_pin_based_exec_control) < 0)
3631 return -EIO;
3632
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003633 if (cpu_has_broken_vmx_preemption_timer())
3634 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003635 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003636 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003637 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3638
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003639 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003640 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003641 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3642 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003643 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003644
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003645 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003646
3647 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3648 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003649 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003650
3651#ifdef CONFIG_X86_64
3652 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3653 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003654 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003655#endif
3656
3657 /* Require Write-Back (WB) memory type for VMCS accesses. */
3658 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003659 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003660
Yang, Sheng002c7f72007-07-31 14:23:01 +03003661 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003662 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003663 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003664 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003665
Yang, Sheng002c7f72007-07-31 14:23:01 +03003666 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3667 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003668 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003669 vmcs_conf->vmexit_ctrl = _vmexit_control;
3670 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003671
Avi Kivity110312c2010-12-21 12:54:20 +02003672 cpu_has_load_ia32_efer =
3673 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3674 VM_ENTRY_LOAD_IA32_EFER)
3675 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3676 VM_EXIT_LOAD_IA32_EFER);
3677
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003678 cpu_has_load_perf_global_ctrl =
3679 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3680 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3681 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3682 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3683
3684 /*
3685 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003686 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003687 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3688 *
3689 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3690 *
3691 * AAK155 (model 26)
3692 * AAP115 (model 30)
3693 * AAT100 (model 37)
3694 * BC86,AAY89,BD102 (model 44)
3695 * BA97 (model 46)
3696 *
3697 */
3698 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3699 switch (boot_cpu_data.x86_model) {
3700 case 26:
3701 case 30:
3702 case 37:
3703 case 44:
3704 case 46:
3705 cpu_has_load_perf_global_ctrl = false;
3706 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3707 "does not work properly. Using workaround\n");
3708 break;
3709 default:
3710 break;
3711 }
3712 }
3713
Borislav Petkov782511b2016-04-04 22:25:03 +02003714 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003715 rdmsrl(MSR_IA32_XSS, host_xss);
3716
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003717 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003718}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003719
3720static struct vmcs *alloc_vmcs_cpu(int cpu)
3721{
3722 int node = cpu_to_node(cpu);
3723 struct page *pages;
3724 struct vmcs *vmcs;
3725
Vlastimil Babka96db8002015-09-08 15:03:50 -07003726 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003727 if (!pages)
3728 return NULL;
3729 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003730 memset(vmcs, 0, vmcs_config.size);
3731 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003732 return vmcs;
3733}
3734
3735static struct vmcs *alloc_vmcs(void)
3736{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003737 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003738}
3739
3740static void free_vmcs(struct vmcs *vmcs)
3741{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003742 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003743}
3744
Nadav Har'Eld462b812011-05-24 15:26:10 +03003745/*
3746 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3747 */
3748static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3749{
3750 if (!loaded_vmcs->vmcs)
3751 return;
3752 loaded_vmcs_clear(loaded_vmcs);
3753 free_vmcs(loaded_vmcs->vmcs);
3754 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003755 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003756}
3757
Sam Ravnborg39959582007-06-01 00:47:13 -07003758static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003759{
3760 int cpu;
3761
Zachary Amsden3230bb42009-09-29 11:38:37 -10003762 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003763 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003764 per_cpu(vmxarea, cpu) = NULL;
3765 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003766}
3767
Bandan Dasfe2b2012014-04-21 15:20:14 -04003768static void init_vmcs_shadow_fields(void)
3769{
3770 int i, j;
3771
3772 /* No checks for read only fields yet */
3773
3774 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3775 switch (shadow_read_write_fields[i]) {
3776 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003777 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003778 continue;
3779 break;
3780 default:
3781 break;
3782 }
3783
3784 if (j < i)
3785 shadow_read_write_fields[j] =
3786 shadow_read_write_fields[i];
3787 j++;
3788 }
3789 max_shadow_read_write_fields = j;
3790
3791 /* shadowed fields guest access without vmexit */
3792 for (i = 0; i < max_shadow_read_write_fields; i++) {
3793 clear_bit(shadow_read_write_fields[i],
3794 vmx_vmwrite_bitmap);
3795 clear_bit(shadow_read_write_fields[i],
3796 vmx_vmread_bitmap);
3797 }
3798 for (i = 0; i < max_shadow_read_only_fields; i++)
3799 clear_bit(shadow_read_only_fields[i],
3800 vmx_vmread_bitmap);
3801}
3802
Avi Kivity6aa8b732006-12-10 02:21:36 -08003803static __init int alloc_kvm_area(void)
3804{
3805 int cpu;
3806
Zachary Amsden3230bb42009-09-29 11:38:37 -10003807 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003808 struct vmcs *vmcs;
3809
3810 vmcs = alloc_vmcs_cpu(cpu);
3811 if (!vmcs) {
3812 free_kvm_area();
3813 return -ENOMEM;
3814 }
3815
3816 per_cpu(vmxarea, cpu) = vmcs;
3817 }
3818 return 0;
3819}
3820
Gleb Natapov14168782013-01-21 15:36:49 +02003821static bool emulation_required(struct kvm_vcpu *vcpu)
3822{
3823 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3824}
3825
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003826static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003827 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003828{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003829 if (!emulate_invalid_guest_state) {
3830 /*
3831 * CS and SS RPL should be equal during guest entry according
3832 * to VMX spec, but in reality it is not always so. Since vcpu
3833 * is in the middle of the transition from real mode to
3834 * protected mode it is safe to assume that RPL 0 is a good
3835 * default value.
3836 */
3837 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003838 save->selector &= ~SEGMENT_RPL_MASK;
3839 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003840 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003841 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003842 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003843}
3844
3845static void enter_pmode(struct kvm_vcpu *vcpu)
3846{
3847 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003848 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003849
Gleb Natapovd99e4152012-12-20 16:57:45 +02003850 /*
3851 * Update real mode segment cache. It may be not up-to-date if sement
3852 * register was written while vcpu was in a guest mode.
3853 */
3854 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3855 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3856 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3857 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3858 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3859 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3860
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003861 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003862
Avi Kivity2fb92db2011-04-27 19:42:18 +03003863 vmx_segment_cache_clear(vmx);
3864
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003865 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003866
3867 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003868 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3869 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003870 vmcs_writel(GUEST_RFLAGS, flags);
3871
Rusty Russell66aee912007-07-17 23:34:16 +10003872 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3873 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003874
3875 update_exception_bitmap(vcpu);
3876
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003877 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3878 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3879 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3880 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3881 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3882 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003883}
3884
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003885static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003886{
Mathias Krause772e0312012-08-30 01:30:19 +02003887 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003888 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003889
Gleb Natapovd99e4152012-12-20 16:57:45 +02003890 var.dpl = 0x3;
3891 if (seg == VCPU_SREG_CS)
3892 var.type = 0x3;
3893
3894 if (!emulate_invalid_guest_state) {
3895 var.selector = var.base >> 4;
3896 var.base = var.base & 0xffff0;
3897 var.limit = 0xffff;
3898 var.g = 0;
3899 var.db = 0;
3900 var.present = 1;
3901 var.s = 1;
3902 var.l = 0;
3903 var.unusable = 0;
3904 var.type = 0x3;
3905 var.avl = 0;
3906 if (save->base & 0xf)
3907 printk_once(KERN_WARNING "kvm: segment base is not "
3908 "paragraph aligned when entering "
3909 "protected mode (seg=%d)", seg);
3910 }
3911
3912 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05003913 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003914 vmcs_write32(sf->limit, var.limit);
3915 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003916}
3917
3918static void enter_rmode(struct kvm_vcpu *vcpu)
3919{
3920 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003921 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003922
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003923 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3924 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3925 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3926 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3927 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003928 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3929 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003930
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003931 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003932
Gleb Natapov776e58e2011-03-13 12:34:27 +02003933 /*
3934 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003935 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003936 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003937 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003938 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3939 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003940
Avi Kivity2fb92db2011-04-27 19:42:18 +03003941 vmx_segment_cache_clear(vmx);
3942
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003943 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003944 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003945 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3946
3947 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003948 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003949
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003950 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003951
3952 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003953 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003954 update_exception_bitmap(vcpu);
3955
Gleb Natapovd99e4152012-12-20 16:57:45 +02003956 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3957 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3958 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3959 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3960 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3961 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003962
Eddie Dong8668a3c2007-10-10 14:26:45 +08003963 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003964}
3965
Amit Shah401d10d2009-02-20 22:53:37 +05303966static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3967{
3968 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003969 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3970
3971 if (!msr)
3972 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303973
Avi Kivity44ea2b12009-09-06 15:55:37 +03003974 /*
3975 * Force kernel_gs_base reloading before EFER changes, as control
3976 * of this msr depends on is_long_mode().
3977 */
3978 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003979 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303980 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003981 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303982 msr->data = efer;
3983 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003984 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303985
3986 msr->data = efer & ~EFER_LME;
3987 }
3988 setup_msrs(vmx);
3989}
3990
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003991#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003992
3993static void enter_lmode(struct kvm_vcpu *vcpu)
3994{
3995 u32 guest_tr_ar;
3996
Avi Kivity2fb92db2011-04-27 19:42:18 +03003997 vmx_segment_cache_clear(to_vmx(vcpu));
3998
Avi Kivity6aa8b732006-12-10 02:21:36 -08003999 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004000 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004001 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4002 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004003 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004004 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4005 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004006 }
Avi Kivityda38f432010-07-06 11:30:49 +03004007 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004008}
4009
4010static void exit_lmode(struct kvm_vcpu *vcpu)
4011{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004012 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004013 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004014}
4015
4016#endif
4017
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004018static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004019{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004020 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004021 if (enable_ept) {
4022 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4023 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08004024 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004025 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004026}
4027
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004028static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
4029{
4030 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
4031}
4032
Jim Mattsonfb6c8192017-03-16 13:53:59 -07004033static void vmx_flush_tlb_ept_only(struct kvm_vcpu *vcpu)
4034{
4035 if (enable_ept)
4036 vmx_flush_tlb(vcpu);
4037}
4038
Avi Kivitye8467fd2009-12-29 18:43:06 +02004039static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4040{
4041 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4042
4043 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4044 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4045}
4046
Avi Kivityaff48ba2010-12-05 18:56:11 +02004047static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4048{
4049 if (enable_ept && is_paging(vcpu))
4050 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4051 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4052}
4053
Anthony Liguori25c4c272007-04-27 09:29:21 +03004054static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004055{
Avi Kivityfc78f512009-12-07 12:16:48 +02004056 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4057
4058 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4059 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004060}
4061
Sheng Yang14394422008-04-28 12:24:45 +08004062static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4063{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004064 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4065
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004066 if (!test_bit(VCPU_EXREG_PDPTR,
4067 (unsigned long *)&vcpu->arch.regs_dirty))
4068 return;
4069
Sheng Yang14394422008-04-28 12:24:45 +08004070 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004071 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4072 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4073 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4074 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004075 }
4076}
4077
Avi Kivity8f5d5492009-05-31 18:41:29 +03004078static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4079{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004080 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4081
Avi Kivity8f5d5492009-05-31 18:41:29 +03004082 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004083 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4084 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4085 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4086 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004087 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004088
4089 __set_bit(VCPU_EXREG_PDPTR,
4090 (unsigned long *)&vcpu->arch.regs_avail);
4091 __set_bit(VCPU_EXREG_PDPTR,
4092 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004093}
4094
David Matlack38991522016-11-29 18:14:08 -08004095static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4096{
4097 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4098 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4099 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4100
4101 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
4102 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4103 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4104 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4105
4106 return fixed_bits_valid(val, fixed0, fixed1);
4107}
4108
4109static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4110{
4111 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4112 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4113
4114 return fixed_bits_valid(val, fixed0, fixed1);
4115}
4116
4117static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4118{
4119 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
4120 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;
4121
4122 return fixed_bits_valid(val, fixed0, fixed1);
4123}
4124
4125/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4126#define nested_guest_cr4_valid nested_cr4_valid
4127#define nested_host_cr4_valid nested_cr4_valid
4128
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004129static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004130
4131static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4132 unsigned long cr0,
4133 struct kvm_vcpu *vcpu)
4134{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004135 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4136 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004137 if (!(cr0 & X86_CR0_PG)) {
4138 /* From paging/starting to nonpaging */
4139 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004140 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004141 (CPU_BASED_CR3_LOAD_EXITING |
4142 CPU_BASED_CR3_STORE_EXITING));
4143 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004144 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004145 } else if (!is_paging(vcpu)) {
4146 /* From nonpaging to paging */
4147 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004148 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004149 ~(CPU_BASED_CR3_LOAD_EXITING |
4150 CPU_BASED_CR3_STORE_EXITING));
4151 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004152 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004153 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004154
4155 if (!(cr0 & X86_CR0_WP))
4156 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004157}
4158
Avi Kivity6aa8b732006-12-10 02:21:36 -08004159static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4160{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004161 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004162 unsigned long hw_cr0;
4163
Gleb Natapov50378782013-02-04 16:00:28 +02004164 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004165 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004166 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004167 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004168 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004169
Gleb Natapov218e7632013-01-21 15:36:45 +02004170 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4171 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004172
Gleb Natapov218e7632013-01-21 15:36:45 +02004173 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4174 enter_rmode(vcpu);
4175 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004176
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004177#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004178 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004179 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004180 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004181 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004182 exit_lmode(vcpu);
4183 }
4184#endif
4185
Avi Kivity089d0342009-03-23 18:26:32 +02004186 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08004187 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4188
Avi Kivity6aa8b732006-12-10 02:21:36 -08004189 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004190 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004191 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004192
4193 /* depends on vcpu->arch.cr0 to be set to a new value */
4194 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004195}
4196
Sheng Yang14394422008-04-28 12:24:45 +08004197static u64 construct_eptp(unsigned long root_hpa)
4198{
4199 u64 eptp;
4200
4201 /* TODO write the value reading from MSR */
4202 eptp = VMX_EPT_DEFAULT_MT |
4203 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08004204 if (enable_ept_ad_bits)
4205 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004206 eptp |= (root_hpa & PAGE_MASK);
4207
4208 return eptp;
4209}
4210
Avi Kivity6aa8b732006-12-10 02:21:36 -08004211static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4212{
Sheng Yang14394422008-04-28 12:24:45 +08004213 unsigned long guest_cr3;
4214 u64 eptp;
4215
4216 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004217 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08004218 eptp = construct_eptp(cr3);
4219 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004220 if (is_paging(vcpu) || is_guest_mode(vcpu))
4221 guest_cr3 = kvm_read_cr3(vcpu);
4222 else
4223 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02004224 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004225 }
4226
Sheng Yang2384d2b2008-01-17 15:14:33 +08004227 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004228 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004229}
4230
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004231static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004232{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004233 /*
4234 * Pass through host's Machine Check Enable value to hw_cr4, which
4235 * is in force while we are in guest mode. Do not let guests control
4236 * this bit, even if host CR4.MCE == 0.
4237 */
4238 unsigned long hw_cr4 =
4239 (cr4_read_shadow() & X86_CR4_MCE) |
4240 (cr4 & ~X86_CR4_MCE) |
4241 (to_vmx(vcpu)->rmode.vm86_active ?
4242 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004243
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004244 if (cr4 & X86_CR4_VMXE) {
4245 /*
4246 * To use VMXON (and later other VMX instructions), a guest
4247 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4248 * So basically the check on whether to allow nested VMX
4249 * is here.
4250 */
4251 if (!nested_vmx_allowed(vcpu))
4252 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004253 }
David Matlack38991522016-11-29 18:14:08 -08004254
4255 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004256 return 1;
4257
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004258 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004259 if (enable_ept) {
4260 if (!is_paging(vcpu)) {
4261 hw_cr4 &= ~X86_CR4_PAE;
4262 hw_cr4 |= X86_CR4_PSE;
4263 } else if (!(cr4 & X86_CR4_PAE)) {
4264 hw_cr4 &= ~X86_CR4_PAE;
4265 }
4266 }
Sheng Yang14394422008-04-28 12:24:45 +08004267
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004268 if (!enable_unrestricted_guest && !is_paging(vcpu))
4269 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004270 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4271 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4272 * to be manually disabled when guest switches to non-paging
4273 * mode.
4274 *
4275 * If !enable_unrestricted_guest, the CPU is always running
4276 * with CR0.PG=1 and CR4 needs to be modified.
4277 * If enable_unrestricted_guest, the CPU automatically
4278 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004279 */
Huaitong Handdba2622016-03-22 16:51:15 +08004280 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004281
Sheng Yang14394422008-04-28 12:24:45 +08004282 vmcs_writel(CR4_READ_SHADOW, cr4);
4283 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004284 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004285}
4286
Avi Kivity6aa8b732006-12-10 02:21:36 -08004287static void vmx_get_segment(struct kvm_vcpu *vcpu,
4288 struct kvm_segment *var, int seg)
4289{
Avi Kivitya9179492011-01-03 14:28:52 +02004290 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004291 u32 ar;
4292
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004293 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004294 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004295 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004296 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004297 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004298 var->base = vmx_read_guest_seg_base(vmx, seg);
4299 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4300 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004301 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004302 var->base = vmx_read_guest_seg_base(vmx, seg);
4303 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4304 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4305 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004306 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004307 var->type = ar & 15;
4308 var->s = (ar >> 4) & 1;
4309 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004310 /*
4311 * Some userspaces do not preserve unusable property. Since usable
4312 * segment has to be present according to VMX spec we can use present
4313 * property to amend userspace bug by making unusable segment always
4314 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4315 * segment as unusable.
4316 */
4317 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004318 var->avl = (ar >> 12) & 1;
4319 var->l = (ar >> 13) & 1;
4320 var->db = (ar >> 14) & 1;
4321 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004322}
4323
Avi Kivitya9179492011-01-03 14:28:52 +02004324static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4325{
Avi Kivitya9179492011-01-03 14:28:52 +02004326 struct kvm_segment s;
4327
4328 if (to_vmx(vcpu)->rmode.vm86_active) {
4329 vmx_get_segment(vcpu, &s, seg);
4330 return s.base;
4331 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004332 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004333}
4334
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004335static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004336{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004337 struct vcpu_vmx *vmx = to_vmx(vcpu);
4338
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004339 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004340 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004341 else {
4342 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004343 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004344 }
Avi Kivity69c73022011-03-07 15:26:44 +02004345}
4346
Avi Kivity653e3102007-05-07 10:55:37 +03004347static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004348{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004349 u32 ar;
4350
Avi Kivityf0495f92012-06-07 17:06:10 +03004351 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004352 ar = 1 << 16;
4353 else {
4354 ar = var->type & 15;
4355 ar |= (var->s & 1) << 4;
4356 ar |= (var->dpl & 3) << 5;
4357 ar |= (var->present & 1) << 7;
4358 ar |= (var->avl & 1) << 12;
4359 ar |= (var->l & 1) << 13;
4360 ar |= (var->db & 1) << 14;
4361 ar |= (var->g & 1) << 15;
4362 }
Avi Kivity653e3102007-05-07 10:55:37 +03004363
4364 return ar;
4365}
4366
4367static void vmx_set_segment(struct kvm_vcpu *vcpu,
4368 struct kvm_segment *var, int seg)
4369{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004370 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004371 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004372
Avi Kivity2fb92db2011-04-27 19:42:18 +03004373 vmx_segment_cache_clear(vmx);
4374
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004375 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4376 vmx->rmode.segs[seg] = *var;
4377 if (seg == VCPU_SREG_TR)
4378 vmcs_write16(sf->selector, var->selector);
4379 else if (var->s)
4380 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004381 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004382 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004383
Avi Kivity653e3102007-05-07 10:55:37 +03004384 vmcs_writel(sf->base, var->base);
4385 vmcs_write32(sf->limit, var->limit);
4386 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004387
4388 /*
4389 * Fix the "Accessed" bit in AR field of segment registers for older
4390 * qemu binaries.
4391 * IA32 arch specifies that at the time of processor reset the
4392 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004393 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004394 * state vmexit when "unrestricted guest" mode is turned on.
4395 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4396 * tree. Newer qemu binaries with that qemu fix would not need this
4397 * kvm hack.
4398 */
4399 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004400 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004401
Gleb Natapovf924d662012-12-12 19:10:55 +02004402 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004403
4404out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004405 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004406}
4407
Avi Kivity6aa8b732006-12-10 02:21:36 -08004408static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4409{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004410 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004411
4412 *db = (ar >> 14) & 1;
4413 *l = (ar >> 13) & 1;
4414}
4415
Gleb Natapov89a27f42010-02-16 10:51:48 +02004416static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004417{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004418 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4419 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004420}
4421
Gleb Natapov89a27f42010-02-16 10:51:48 +02004422static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004423{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004424 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4425 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004426}
4427
Gleb Natapov89a27f42010-02-16 10:51:48 +02004428static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004429{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004430 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4431 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004432}
4433
Gleb Natapov89a27f42010-02-16 10:51:48 +02004434static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004435{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004436 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4437 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004438}
4439
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004440static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4441{
4442 struct kvm_segment var;
4443 u32 ar;
4444
4445 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004446 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004447 if (seg == VCPU_SREG_CS)
4448 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004449 ar = vmx_segment_access_rights(&var);
4450
4451 if (var.base != (var.selector << 4))
4452 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004453 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004454 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004455 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004456 return false;
4457
4458 return true;
4459}
4460
4461static bool code_segment_valid(struct kvm_vcpu *vcpu)
4462{
4463 struct kvm_segment cs;
4464 unsigned int cs_rpl;
4465
4466 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004467 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004468
Avi Kivity1872a3f2009-01-04 23:26:52 +02004469 if (cs.unusable)
4470 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004471 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004472 return false;
4473 if (!cs.s)
4474 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004475 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004476 if (cs.dpl > cs_rpl)
4477 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004478 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004479 if (cs.dpl != cs_rpl)
4480 return false;
4481 }
4482 if (!cs.present)
4483 return false;
4484
4485 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4486 return true;
4487}
4488
4489static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4490{
4491 struct kvm_segment ss;
4492 unsigned int ss_rpl;
4493
4494 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004495 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004496
Avi Kivity1872a3f2009-01-04 23:26:52 +02004497 if (ss.unusable)
4498 return true;
4499 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004500 return false;
4501 if (!ss.s)
4502 return false;
4503 if (ss.dpl != ss_rpl) /* DPL != RPL */
4504 return false;
4505 if (!ss.present)
4506 return false;
4507
4508 return true;
4509}
4510
4511static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4512{
4513 struct kvm_segment var;
4514 unsigned int rpl;
4515
4516 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004517 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004518
Avi Kivity1872a3f2009-01-04 23:26:52 +02004519 if (var.unusable)
4520 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004521 if (!var.s)
4522 return false;
4523 if (!var.present)
4524 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004525 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004526 if (var.dpl < rpl) /* DPL < RPL */
4527 return false;
4528 }
4529
4530 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4531 * rights flags
4532 */
4533 return true;
4534}
4535
4536static bool tr_valid(struct kvm_vcpu *vcpu)
4537{
4538 struct kvm_segment tr;
4539
4540 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4541
Avi Kivity1872a3f2009-01-04 23:26:52 +02004542 if (tr.unusable)
4543 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004544 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004545 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004546 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004547 return false;
4548 if (!tr.present)
4549 return false;
4550
4551 return true;
4552}
4553
4554static bool ldtr_valid(struct kvm_vcpu *vcpu)
4555{
4556 struct kvm_segment ldtr;
4557
4558 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4559
Avi Kivity1872a3f2009-01-04 23:26:52 +02004560 if (ldtr.unusable)
4561 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004562 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004563 return false;
4564 if (ldtr.type != 2)
4565 return false;
4566 if (!ldtr.present)
4567 return false;
4568
4569 return true;
4570}
4571
4572static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4573{
4574 struct kvm_segment cs, ss;
4575
4576 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4577 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4578
Nadav Amitb32a9912015-03-29 16:33:04 +03004579 return ((cs.selector & SEGMENT_RPL_MASK) ==
4580 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004581}
4582
4583/*
4584 * Check if guest state is valid. Returns true if valid, false if
4585 * not.
4586 * We assume that registers are always usable
4587 */
4588static bool guest_state_valid(struct kvm_vcpu *vcpu)
4589{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004590 if (enable_unrestricted_guest)
4591 return true;
4592
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004593 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004594 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004595 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4596 return false;
4597 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4598 return false;
4599 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4600 return false;
4601 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4602 return false;
4603 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4604 return false;
4605 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4606 return false;
4607 } else {
4608 /* protected mode guest state checks */
4609 if (!cs_ss_rpl_check(vcpu))
4610 return false;
4611 if (!code_segment_valid(vcpu))
4612 return false;
4613 if (!stack_segment_valid(vcpu))
4614 return false;
4615 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4616 return false;
4617 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4618 return false;
4619 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4620 return false;
4621 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4622 return false;
4623 if (!tr_valid(vcpu))
4624 return false;
4625 if (!ldtr_valid(vcpu))
4626 return false;
4627 }
4628 /* TODO:
4629 * - Add checks on RIP
4630 * - Add checks on RFLAGS
4631 */
4632
4633 return true;
4634}
4635
Mike Dayd77c26f2007-10-08 09:02:08 -04004636static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004637{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004638 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004639 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004640 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004641
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004642 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004643 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004644 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4645 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004646 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004647 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004648 r = kvm_write_guest_page(kvm, fn++, &data,
4649 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004650 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004651 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004652 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4653 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004654 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004655 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4656 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004657 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004658 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004659 r = kvm_write_guest_page(kvm, fn, &data,
4660 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4661 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004662out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004663 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004664 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004665}
4666
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004667static int init_rmode_identity_map(struct kvm *kvm)
4668{
Tang Chenf51770e2014-09-16 18:41:59 +08004669 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004670 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004671 u32 tmp;
4672
Avi Kivity089d0342009-03-23 18:26:32 +02004673 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004674 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004675
4676 /* Protect kvm->arch.ept_identity_pagetable_done. */
4677 mutex_lock(&kvm->slots_lock);
4678
Tang Chenf51770e2014-09-16 18:41:59 +08004679 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004680 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004681
Sheng Yangb927a3c2009-07-21 10:42:48 +08004682 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004683
4684 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004685 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004686 goto out2;
4687
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004688 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004689 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4690 if (r < 0)
4691 goto out;
4692 /* Set up identity-mapping pagetable for EPT in real mode */
4693 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4694 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4695 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4696 r = kvm_write_guest_page(kvm, identity_map_pfn,
4697 &tmp, i * sizeof(tmp), sizeof(tmp));
4698 if (r < 0)
4699 goto out;
4700 }
4701 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004702
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004703out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004704 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004705
4706out2:
4707 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004708 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004709}
4710
Avi Kivity6aa8b732006-12-10 02:21:36 -08004711static void seg_setup(int seg)
4712{
Mathias Krause772e0312012-08-30 01:30:19 +02004713 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004714 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004715
4716 vmcs_write16(sf->selector, 0);
4717 vmcs_writel(sf->base, 0);
4718 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004719 ar = 0x93;
4720 if (seg == VCPU_SREG_CS)
4721 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004722
4723 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004724}
4725
Sheng Yangf78e0e22007-10-29 09:40:42 +08004726static int alloc_apic_access_page(struct kvm *kvm)
4727{
Xiao Guangrong44841412012-09-07 14:14:20 +08004728 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004729 int r = 0;
4730
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004731 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004732 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004733 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004734 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4735 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004736 if (r)
4737 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004738
Tang Chen73a6d942014-09-11 13:38:00 +08004739 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004740 if (is_error_page(page)) {
4741 r = -EFAULT;
4742 goto out;
4743 }
4744
Tang Chenc24ae0d2014-09-24 15:57:58 +08004745 /*
4746 * Do not pin the page in memory, so that memory hot-unplug
4747 * is able to migrate it.
4748 */
4749 put_page(page);
4750 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004751out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004752 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004753 return r;
4754}
4755
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004756static int alloc_identity_pagetable(struct kvm *kvm)
4757{
Tang Chena255d472014-09-16 18:41:58 +08004758 /* Called with kvm->slots_lock held. */
4759
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004760 int r = 0;
4761
Tang Chena255d472014-09-16 18:41:58 +08004762 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4763
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004764 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4765 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004766
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004767 return r;
4768}
4769
Wanpeng Li991e7a02015-09-16 17:30:05 +08004770static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004771{
4772 int vpid;
4773
Avi Kivity919818a2009-03-23 18:01:29 +02004774 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004775 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004776 spin_lock(&vmx_vpid_lock);
4777 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004778 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004779 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004780 else
4781 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004782 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004783 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004784}
4785
Wanpeng Li991e7a02015-09-16 17:30:05 +08004786static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004787{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004788 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004789 return;
4790 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004791 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004792 spin_unlock(&vmx_vpid_lock);
4793}
4794
Yang Zhang8d146952013-01-25 10:18:50 +08004795#define MSR_TYPE_R 1
4796#define MSR_TYPE_W 2
4797static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4798 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004799{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004800 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004801
4802 if (!cpu_has_vmx_msr_bitmap())
4803 return;
4804
4805 /*
4806 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4807 * have the write-low and read-high bitmap offsets the wrong way round.
4808 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4809 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004810 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004811 if (type & MSR_TYPE_R)
4812 /* read-low */
4813 __clear_bit(msr, msr_bitmap + 0x000 / f);
4814
4815 if (type & MSR_TYPE_W)
4816 /* write-low */
4817 __clear_bit(msr, msr_bitmap + 0x800 / f);
4818
Sheng Yang25c5f222008-03-28 13:18:56 +08004819 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4820 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004821 if (type & MSR_TYPE_R)
4822 /* read-high */
4823 __clear_bit(msr, msr_bitmap + 0x400 / f);
4824
4825 if (type & MSR_TYPE_W)
4826 /* write-high */
4827 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4828
4829 }
4830}
4831
Wincy Vanf2b93282015-02-03 23:56:03 +08004832/*
4833 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4834 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4835 */
4836static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4837 unsigned long *msr_bitmap_nested,
4838 u32 msr, int type)
4839{
4840 int f = sizeof(unsigned long);
4841
4842 if (!cpu_has_vmx_msr_bitmap()) {
4843 WARN_ON(1);
4844 return;
4845 }
4846
4847 /*
4848 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4849 * have the write-low and read-high bitmap offsets the wrong way round.
4850 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4851 */
4852 if (msr <= 0x1fff) {
4853 if (type & MSR_TYPE_R &&
4854 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4855 /* read-low */
4856 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4857
4858 if (type & MSR_TYPE_W &&
4859 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4860 /* write-low */
4861 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4862
4863 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4864 msr &= 0x1fff;
4865 if (type & MSR_TYPE_R &&
4866 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4867 /* read-high */
4868 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4869
4870 if (type & MSR_TYPE_W &&
4871 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4872 /* write-high */
4873 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4874
4875 }
4876}
4877
Avi Kivity58972972009-02-24 22:26:47 +02004878static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4879{
4880 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004881 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4882 msr, MSR_TYPE_R | MSR_TYPE_W);
4883 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4884 msr, MSR_TYPE_R | MSR_TYPE_W);
4885}
4886
Radim Krčmář2e69f862016-09-29 22:41:32 +02004887static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004888{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004889 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08004890 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004891 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004892 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004893 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004894 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004895 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004896 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004897 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004898 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004899 }
Avi Kivity58972972009-02-24 22:26:47 +02004900}
4901
Andrey Smetanind62caab2015-11-10 15:36:33 +03004902static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004903{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004904 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004905}
4906
David Hildenbrand6342c502017-01-25 11:58:58 +01004907static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08004908{
4909 struct vcpu_vmx *vmx = to_vmx(vcpu);
4910 int max_irr;
4911 void *vapic_page;
4912 u16 status;
4913
4914 if (vmx->nested.pi_desc &&
4915 vmx->nested.pi_pending) {
4916 vmx->nested.pi_pending = false;
4917 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
David Hildenbrand6342c502017-01-25 11:58:58 +01004918 return;
Wincy Van705699a2015-02-03 23:58:17 +08004919
4920 max_irr = find_last_bit(
4921 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4922
4923 if (max_irr == 256)
David Hildenbrand6342c502017-01-25 11:58:58 +01004924 return;
Wincy Van705699a2015-02-03 23:58:17 +08004925
4926 vapic_page = kmap(vmx->nested.virtual_apic_page);
Wincy Van705699a2015-02-03 23:58:17 +08004927 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4928 kunmap(vmx->nested.virtual_apic_page);
4929
4930 status = vmcs_read16(GUEST_INTR_STATUS);
4931 if ((u8)max_irr > ((u8)status & 0xff)) {
4932 status &= ~0xff;
4933 status |= (u8)max_irr;
4934 vmcs_write16(GUEST_INTR_STATUS, status);
4935 }
4936 }
Wincy Van705699a2015-02-03 23:58:17 +08004937}
4938
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004939static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4940{
4941#ifdef CONFIG_SMP
4942 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004943 struct vcpu_vmx *vmx = to_vmx(vcpu);
4944
4945 /*
4946 * Currently, we don't support urgent interrupt,
4947 * all interrupts are recognized as non-urgent
4948 * interrupt, so we cannot post interrupts when
4949 * 'SN' is set.
4950 *
4951 * If the vcpu is in guest mode, it means it is
4952 * running instead of being scheduled out and
4953 * waiting in the run queue, and that's the only
4954 * case when 'SN' is set currently, warning if
4955 * 'SN' is set.
4956 */
4957 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4958
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004959 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4960 POSTED_INTR_VECTOR);
4961 return true;
4962 }
4963#endif
4964 return false;
4965}
4966
Wincy Van705699a2015-02-03 23:58:17 +08004967static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4968 int vector)
4969{
4970 struct vcpu_vmx *vmx = to_vmx(vcpu);
4971
4972 if (is_guest_mode(vcpu) &&
4973 vector == vmx->nested.posted_intr_nv) {
4974 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004975 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004976 /*
4977 * If a posted intr is not recognized by hardware,
4978 * we will accomplish it in the next vmentry.
4979 */
4980 vmx->nested.pi_pending = true;
4981 kvm_make_request(KVM_REQ_EVENT, vcpu);
4982 return 0;
4983 }
4984 return -1;
4985}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004986/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004987 * Send interrupt to vcpu via posted interrupt way.
4988 * 1. If target vcpu is running(non-root mode), send posted interrupt
4989 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4990 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4991 * interrupt from PIR in next vmentry.
4992 */
4993static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4994{
4995 struct vcpu_vmx *vmx = to_vmx(vcpu);
4996 int r;
4997
Wincy Van705699a2015-02-03 23:58:17 +08004998 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4999 if (!r)
5000 return;
5001
Yang Zhanga20ed542013-04-11 19:25:15 +08005002 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5003 return;
5004
Paolo Bonzinib95234c2016-12-19 13:57:33 +01005005 /* If a previous notification has sent the IPI, nothing to do. */
5006 if (pi_test_and_set_on(&vmx->pi_desc))
5007 return;
5008
5009 if (!kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08005010 kvm_vcpu_kick(vcpu);
5011}
5012
Avi Kivity6aa8b732006-12-10 02:21:36 -08005013/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005014 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5015 * will not change in the lifetime of the guest.
5016 * Note that host-state that does change is set elsewhere. E.g., host-state
5017 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5018 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005019static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005020{
5021 u32 low32, high32;
5022 unsigned long tmpl;
5023 struct desc_ptr dt;
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005024 unsigned long cr0, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005025
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005026 cr0 = read_cr0();
5027 WARN_ON(cr0 & X86_CR0_TS);
5028 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005029 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
5030
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005031 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005032 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005033 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
5034 vmx->host_state.vmcs_host_cr4 = cr4;
5035
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005036 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005037#ifdef CONFIG_X86_64
5038 /*
5039 * Load null selectors, so we can avoid reloading them in
5040 * __vmx_load_host_state(), in case userspace uses the null selectors
5041 * too (the expected case).
5042 */
5043 vmcs_write16(HOST_DS_SELECTOR, 0);
5044 vmcs_write16(HOST_ES_SELECTOR, 0);
5045#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005046 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5047 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005048#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005049 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5050 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5051
5052 native_store_idt(&dt);
5053 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005054 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005055
Avi Kivity83287ea422012-09-16 15:10:57 +03005056 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005057
5058 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5059 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5060 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5061 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5062
5063 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5064 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5065 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5066 }
5067}
5068
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005069static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5070{
5071 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5072 if (enable_ept)
5073 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005074 if (is_guest_mode(&vmx->vcpu))
5075 vmx->vcpu.arch.cr4_guest_owned_bits &=
5076 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005077 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5078}
5079
Yang Zhang01e439b2013-04-11 19:25:12 +08005080static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5081{
5082 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5083
Andrey Smetanind62caab2015-11-10 15:36:33 +03005084 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005085 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07005086 /* Enable the preemption timer dynamically */
5087 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005088 return pin_based_exec_ctrl;
5089}
5090
Andrey Smetanind62caab2015-11-10 15:36:33 +03005091static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5092{
5093 struct vcpu_vmx *vmx = to_vmx(vcpu);
5094
5095 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005096 if (cpu_has_secondary_exec_ctrls()) {
5097 if (kvm_vcpu_apicv_active(vcpu))
5098 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5099 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5100 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5101 else
5102 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5103 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5104 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5105 }
5106
5107 if (cpu_has_vmx_msr_bitmap())
5108 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005109}
5110
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005111static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5112{
5113 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005114
5115 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5116 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5117
Paolo Bonzini35754c92015-07-29 12:05:37 +02005118 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005119 exec_control &= ~CPU_BASED_TPR_SHADOW;
5120#ifdef CONFIG_X86_64
5121 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5122 CPU_BASED_CR8_LOAD_EXITING;
5123#endif
5124 }
5125 if (!enable_ept)
5126 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5127 CPU_BASED_CR3_LOAD_EXITING |
5128 CPU_BASED_INVLPG_EXITING;
5129 return exec_control;
5130}
5131
5132static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
5133{
5134 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02005135 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005136 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5137 if (vmx->vpid == 0)
5138 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5139 if (!enable_ept) {
5140 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5141 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005142 /* Enable INVPCID for non-ept guests may cause performance regression. */
5143 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005144 }
5145 if (!enable_unrestricted_guest)
5146 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5147 if (!ple_gap)
5148 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03005149 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005150 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5151 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005152 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005153 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5154 (handle_vmptrld).
5155 We can NOT enable shadow_vmcs here because we don't have yet
5156 a current VMCS12
5157 */
5158 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005159
5160 if (!enable_pml)
5161 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005162
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005163 return exec_control;
5164}
5165
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005166static void ept_set_mmio_spte_mask(void)
5167{
5168 /*
5169 * EPT Misconfigurations can be generated if the value of bits 2:0
5170 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005171 */
Junaid Shahid312b6162016-12-21 20:29:29 -08005172 kvm_mmu_set_mmio_spte_mask(VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005173}
5174
Wanpeng Lif53cd632014-12-02 19:14:58 +08005175#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005176/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005177 * Sets up the vmcs for emulated real mode.
5178 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005179static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005180{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005181#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005182 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005183#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005184 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005185
Avi Kivity6aa8b732006-12-10 02:21:36 -08005186 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005187 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5188 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005189
Abel Gordon4607c2d2013-04-18 14:35:55 +03005190 if (enable_shadow_vmcs) {
5191 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5192 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5193 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005194 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005195 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005196
Avi Kivity6aa8b732006-12-10 02:21:36 -08005197 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5198
Avi Kivity6aa8b732006-12-10 02:21:36 -08005199 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005200 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005201 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005202
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005203 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005204
Dan Williamsdfa169b2016-06-02 11:17:24 -07005205 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005206 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5207 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005208 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005209
Andrey Smetanind62caab2015-11-10 15:36:33 +03005210 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005211 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5212 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5213 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5214 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5215
5216 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005217
Li RongQing0bcf2612015-12-03 13:29:34 +08005218 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005219 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005220 }
5221
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005222 if (ple_gap) {
5223 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005224 vmx->ple_window = ple_window;
5225 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005226 }
5227
Xiao Guangrongc3707952011-07-12 03:28:04 +08005228 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5229 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005230 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5231
Avi Kivity9581d442010-10-19 16:46:55 +02005232 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5233 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005234 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005235#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005236 rdmsrl(MSR_FS_BASE, a);
5237 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5238 rdmsrl(MSR_GS_BASE, a);
5239 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5240#else
5241 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5242 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5243#endif
5244
Eddie Dong2cc51562007-05-21 07:28:09 +03005245 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5246 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005247 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005248 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005249 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005250
Radim Krčmář74545702015-04-27 15:11:25 +02005251 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5252 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005253
Paolo Bonzini03916db2014-07-24 14:21:57 +02005254 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005255 u32 index = vmx_msr_index[i];
5256 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005257 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005258
5259 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5260 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005261 if (wrmsr_safe(index, data_low, data_high) < 0)
5262 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005263 vmx->guest_msrs[j].index = i;
5264 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005265 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005266 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005267 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005268
Gleb Natapov2961e8762013-11-25 15:37:13 +02005269
5270 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005271
5272 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005273 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005274
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005275 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
5276 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
5277
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005278 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005279
Wanpeng Lif53cd632014-12-02 19:14:58 +08005280 if (vmx_xsaves_supported())
5281 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5282
Peter Feiner4e595162016-07-07 14:49:58 -07005283 if (enable_pml) {
5284 ASSERT(vmx->pml_pg);
5285 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5286 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5287 }
5288
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005289 return 0;
5290}
5291
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005292static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005293{
5294 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005295 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005296 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005297
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005298 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005299
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005300 vmx->soft_vnmi_blocked = 0;
5301
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005302 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005303 kvm_set_cr8(vcpu, 0);
5304
5305 if (!init_event) {
5306 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5307 MSR_IA32_APICBASE_ENABLE;
5308 if (kvm_vcpu_is_reset_bsp(vcpu))
5309 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5310 apic_base_msr.host_initiated = true;
5311 kvm_set_apic_base(vcpu, &apic_base_msr);
5312 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005313
Avi Kivity2fb92db2011-04-27 19:42:18 +03005314 vmx_segment_cache_clear(vmx);
5315
Avi Kivity5706be02008-08-20 15:07:31 +03005316 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005317 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005318 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005319
5320 seg_setup(VCPU_SREG_DS);
5321 seg_setup(VCPU_SREG_ES);
5322 seg_setup(VCPU_SREG_FS);
5323 seg_setup(VCPU_SREG_GS);
5324 seg_setup(VCPU_SREG_SS);
5325
5326 vmcs_write16(GUEST_TR_SELECTOR, 0);
5327 vmcs_writel(GUEST_TR_BASE, 0);
5328 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5329 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5330
5331 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5332 vmcs_writel(GUEST_LDTR_BASE, 0);
5333 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5334 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5335
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005336 if (!init_event) {
5337 vmcs_write32(GUEST_SYSENTER_CS, 0);
5338 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5339 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5340 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5341 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005342
5343 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005344 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005345
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005346 vmcs_writel(GUEST_GDTR_BASE, 0);
5347 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5348
5349 vmcs_writel(GUEST_IDTR_BASE, 0);
5350 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5351
Anthony Liguori443381a2010-12-06 10:53:38 -06005352 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005353 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005354 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005355
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005356 setup_msrs(vmx);
5357
Avi Kivity6aa8b732006-12-10 02:21:36 -08005358 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5359
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005360 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005361 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005362 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005363 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005364 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005365 vmcs_write32(TPR_THRESHOLD, 0);
5366 }
5367
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005368 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005369
Andrey Smetanind62caab2015-11-10 15:36:33 +03005370 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005371 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5372
Sheng Yang2384d2b2008-01-17 15:14:33 +08005373 if (vmx->vpid != 0)
5374 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5375
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005376 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005377 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005378 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005379 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005380 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005381
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005382 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005383
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005384 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005385}
5386
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005387/*
5388 * In nested virtualization, check if L1 asked to exit on external interrupts.
5389 * For most existing hypervisors, this will always return true.
5390 */
5391static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5392{
5393 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5394 PIN_BASED_EXT_INTR_MASK;
5395}
5396
Bandan Das77b0f5d2014-04-19 18:17:45 -04005397/*
5398 * In nested virtualization, check if L1 has set
5399 * VM_EXIT_ACK_INTR_ON_EXIT
5400 */
5401static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5402{
5403 return get_vmcs12(vcpu)->vm_exit_controls &
5404 VM_EXIT_ACK_INTR_ON_EXIT;
5405}
5406
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005407static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5408{
5409 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5410 PIN_BASED_NMI_EXITING;
5411}
5412
Jan Kiszkac9a79532014-03-07 20:03:15 +01005413static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005414{
Paolo Bonzini47c01522016-12-19 11:44:07 +01005415 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5416 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005417}
5418
Jan Kiszkac9a79532014-03-07 20:03:15 +01005419static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005420{
Jan Kiszkac9a79532014-03-07 20:03:15 +01005421 if (!cpu_has_virtual_nmis() ||
5422 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5423 enable_irq_window(vcpu);
5424 return;
5425 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005426
Paolo Bonzini47c01522016-12-19 11:44:07 +01005427 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5428 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005429}
5430
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005431static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005432{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005433 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005434 uint32_t intr;
5435 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005436
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005437 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005438
Avi Kivityfa89a812008-09-01 15:57:51 +03005439 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005440 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005441 int inc_eip = 0;
5442 if (vcpu->arch.interrupt.soft)
5443 inc_eip = vcpu->arch.event_exit_inst_len;
5444 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005445 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005446 return;
5447 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005448 intr = irq | INTR_INFO_VALID_MASK;
5449 if (vcpu->arch.interrupt.soft) {
5450 intr |= INTR_TYPE_SOFT_INTR;
5451 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5452 vmx->vcpu.arch.event_exit_inst_len);
5453 } else
5454 intr |= INTR_TYPE_EXT_INTR;
5455 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005456}
5457
Sheng Yangf08864b2008-05-15 18:23:25 +08005458static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5459{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005460 struct vcpu_vmx *vmx = to_vmx(vcpu);
5461
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005462 if (!is_guest_mode(vcpu)) {
5463 if (!cpu_has_virtual_nmis()) {
5464 /*
5465 * Tracking the NMI-blocked state in software is built upon
5466 * finding the next open IRQ window. This, in turn, depends on
5467 * well-behaving guests: They have to keep IRQs disabled at
5468 * least as long as the NMI handler runs. Otherwise we may
5469 * cause NMI nesting, maybe breaking the guest. But as this is
5470 * highly unlikely, we can live with the residual risk.
5471 */
5472 vmx->soft_vnmi_blocked = 1;
5473 vmx->vnmi_blocked_time = 0;
5474 }
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005475
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005476 ++vcpu->stat.nmi_injections;
5477 vmx->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005478 }
5479
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005480 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005481 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005482 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005483 return;
5484 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005485
Sheng Yangf08864b2008-05-15 18:23:25 +08005486 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5487 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005488}
5489
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005490static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5491{
5492 if (!cpu_has_virtual_nmis())
5493 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005494 if (to_vmx(vcpu)->nmi_known_unmasked)
5495 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005496 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005497}
5498
5499static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5500{
5501 struct vcpu_vmx *vmx = to_vmx(vcpu);
5502
5503 if (!cpu_has_virtual_nmis()) {
5504 if (vmx->soft_vnmi_blocked != masked) {
5505 vmx->soft_vnmi_blocked = masked;
5506 vmx->vnmi_blocked_time = 0;
5507 }
5508 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005509 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005510 if (masked)
5511 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5512 GUEST_INTR_STATE_NMI);
5513 else
5514 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5515 GUEST_INTR_STATE_NMI);
5516 }
5517}
5518
Jan Kiszka2505dc92013-04-14 12:12:47 +02005519static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5520{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005521 if (to_vmx(vcpu)->nested.nested_run_pending)
5522 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005523
Jan Kiszka2505dc92013-04-14 12:12:47 +02005524 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5525 return 0;
5526
5527 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5528 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5529 | GUEST_INTR_STATE_NMI));
5530}
5531
Gleb Natapov78646122009-03-23 12:12:11 +02005532static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5533{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005534 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5535 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005536 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5537 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005538}
5539
Izik Eiduscbc94022007-10-25 00:29:55 +02005540static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5541{
5542 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005543
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005544 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5545 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005546 if (ret)
5547 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005548 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005549 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005550}
5551
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005552static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005553{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005554 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005555 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005556 /*
5557 * Update instruction length as we may reinject the exception
5558 * from user space while in guest debugging mode.
5559 */
5560 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5561 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005562 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005563 return false;
5564 /* fall through */
5565 case DB_VECTOR:
5566 if (vcpu->guest_debug &
5567 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5568 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005569 /* fall through */
5570 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005571 case OF_VECTOR:
5572 case BR_VECTOR:
5573 case UD_VECTOR:
5574 case DF_VECTOR:
5575 case SS_VECTOR:
5576 case GP_VECTOR:
5577 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005578 return true;
5579 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005580 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005581 return false;
5582}
5583
5584static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5585 int vec, u32 err_code)
5586{
5587 /*
5588 * Instruction with address size override prefix opcode 0x67
5589 * Cause the #SS fault with 0 error code in VM86 mode.
5590 */
5591 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5592 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5593 if (vcpu->arch.halt_request) {
5594 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005595 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005596 }
5597 return 1;
5598 }
5599 return 0;
5600 }
5601
5602 /*
5603 * Forward all other exceptions that are valid in real mode.
5604 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5605 * the required debugging infrastructure rework.
5606 */
5607 kvm_queue_exception(vcpu, vec);
5608 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005609}
5610
Andi Kleena0861c02009-06-08 17:37:09 +08005611/*
5612 * Trigger machine check on the host. We assume all the MSRs are already set up
5613 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5614 * We pass a fake environment to the machine check handler because we want
5615 * the guest to be always treated like user space, no matter what context
5616 * it used internally.
5617 */
5618static void kvm_machine_check(void)
5619{
5620#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5621 struct pt_regs regs = {
5622 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5623 .flags = X86_EFLAGS_IF,
5624 };
5625
5626 do_machine_check(&regs, 0);
5627#endif
5628}
5629
Avi Kivity851ba692009-08-24 11:10:17 +03005630static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005631{
5632 /* already handled by vcpu_run */
5633 return 1;
5634}
5635
Avi Kivity851ba692009-08-24 11:10:17 +03005636static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005637{
Avi Kivity1155f762007-11-22 11:30:47 +02005638 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005639 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005640 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005641 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005642 u32 vect_info;
5643 enum emulation_result er;
5644
Avi Kivity1155f762007-11-22 11:30:47 +02005645 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005646 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005647
Andi Kleena0861c02009-06-08 17:37:09 +08005648 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005649 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005650
Jim Mattsonef85b672016-12-12 11:01:37 -08005651 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02005652 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005653
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005654 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005655 if (is_guest_mode(vcpu)) {
5656 kvm_queue_exception(vcpu, UD_VECTOR);
5657 return 1;
5658 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005659 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005660 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005661 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005662 return 1;
5663 }
5664
Avi Kivity6aa8b732006-12-10 02:21:36 -08005665 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005666 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005667 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005668
5669 /*
5670 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5671 * MMIO, it is better to report an internal error.
5672 * See the comments in vmx_handle_exit.
5673 */
5674 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5675 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5676 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5677 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005678 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005679 vcpu->run->internal.data[0] = vect_info;
5680 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005681 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005682 return 0;
5683 }
5684
Avi Kivity6aa8b732006-12-10 02:21:36 -08005685 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005686 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005687 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005688 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005689 trace_kvm_page_fault(cr2, error_code);
5690
Gleb Natapov3298b752009-05-11 13:35:46 +03005691 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005692 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005693 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005694 }
5695
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005696 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005697
5698 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5699 return handle_rmode_exception(vcpu, ex_no, error_code);
5700
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005701 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005702 case AC_VECTOR:
5703 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5704 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005705 case DB_VECTOR:
5706 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5707 if (!(vcpu->guest_debug &
5708 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005709 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005710 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005711 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5712 skip_emulated_instruction(vcpu);
5713
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005714 kvm_queue_exception(vcpu, DB_VECTOR);
5715 return 1;
5716 }
5717 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5718 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5719 /* fall through */
5720 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005721 /*
5722 * Update instruction length as we may reinject #BP from
5723 * user space while in guest debugging mode. Reading it for
5724 * #DB as well causes no harm, it is not used in that case.
5725 */
5726 vmx->vcpu.arch.event_exit_inst_len =
5727 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005728 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005729 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005730 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5731 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005732 break;
5733 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005734 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5735 kvm_run->ex.exception = ex_no;
5736 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005737 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005738 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005739 return 0;
5740}
5741
Avi Kivity851ba692009-08-24 11:10:17 +03005742static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005743{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005744 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005745 return 1;
5746}
5747
Avi Kivity851ba692009-08-24 11:10:17 +03005748static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005749{
Avi Kivity851ba692009-08-24 11:10:17 +03005750 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005751 return 0;
5752}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005753
Avi Kivity851ba692009-08-24 11:10:17 +03005754static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005755{
He, Qingbfdaab02007-09-12 14:18:28 +08005756 unsigned long exit_qualification;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005757 int size, in, string, ret;
Avi Kivity039576c2007-03-20 12:46:50 +02005758 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005759
He, Qingbfdaab02007-09-12 14:18:28 +08005760 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005761 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005762 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005763
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005764 ++vcpu->stat.io_exits;
5765
5766 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005767 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005768
5769 port = exit_qualification >> 16;
5770 size = (exit_qualification & 7) + 1;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005771
Kyle Huey6affcbe2016-11-29 12:40:40 -08005772 ret = kvm_skip_emulated_instruction(vcpu);
5773
5774 /*
5775 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
5776 * KVM_EXIT_DEBUG here.
5777 */
5778 return kvm_fast_pio_out(vcpu, size, port) && ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005779}
5780
Ingo Molnar102d8322007-02-19 14:37:47 +02005781static void
5782vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5783{
5784 /*
5785 * Patch in the VMCALL instruction:
5786 */
5787 hypercall[0] = 0x0f;
5788 hypercall[1] = 0x01;
5789 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005790}
5791
Guo Chao0fa06072012-06-28 15:16:19 +08005792/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005793static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5794{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005795 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005796 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5797 unsigned long orig_val = val;
5798
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005799 /*
5800 * We get here when L2 changed cr0 in a way that did not change
5801 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005802 * but did change L0 shadowed bits. So we first calculate the
5803 * effective cr0 value that L1 would like to write into the
5804 * hardware. It consists of the L2-owned bits from the new
5805 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005806 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005807 val = (val & ~vmcs12->cr0_guest_host_mask) |
5808 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5809
David Matlack38991522016-11-29 18:14:08 -08005810 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005811 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005812
5813 if (kvm_set_cr0(vcpu, val))
5814 return 1;
5815 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005816 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005817 } else {
5818 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08005819 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005820 return 1;
David Matlack38991522016-11-29 18:14:08 -08005821
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005822 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005823 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005824}
5825
5826static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5827{
5828 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005829 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5830 unsigned long orig_val = val;
5831
5832 /* analogously to handle_set_cr0 */
5833 val = (val & ~vmcs12->cr4_guest_host_mask) |
5834 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5835 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005836 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005837 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005838 return 0;
5839 } else
5840 return kvm_set_cr4(vcpu, val);
5841}
5842
Avi Kivity851ba692009-08-24 11:10:17 +03005843static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005844{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005845 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005846 int cr;
5847 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005848 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005849 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005850
He, Qingbfdaab02007-09-12 14:18:28 +08005851 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005852 cr = exit_qualification & 15;
5853 reg = (exit_qualification >> 8) & 15;
5854 switch ((exit_qualification >> 4) & 3) {
5855 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005856 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005857 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005858 switch (cr) {
5859 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005860 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005861 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005862 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005863 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005864 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005865 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005866 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005867 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005868 case 8: {
5869 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005870 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005871 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005872 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005873 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08005874 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005875 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005876 return ret;
5877 /*
5878 * TODO: we might be squashing a
5879 * KVM_GUESTDBG_SINGLESTEP-triggered
5880 * KVM_EXIT_DEBUG here.
5881 */
Avi Kivity851ba692009-08-24 11:10:17 +03005882 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005883 return 0;
5884 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005885 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005886 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005887 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005888 WARN_ONCE(1, "Guest should always own CR0.TS");
5889 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02005890 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08005891 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005892 case 1: /*mov from cr*/
5893 switch (cr) {
5894 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005895 val = kvm_read_cr3(vcpu);
5896 kvm_register_write(vcpu, reg, val);
5897 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005898 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005899 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005900 val = kvm_get_cr8(vcpu);
5901 kvm_register_write(vcpu, reg, val);
5902 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005903 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005904 }
5905 break;
5906 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005907 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005908 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005909 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005910
Kyle Huey6affcbe2016-11-29 12:40:40 -08005911 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005912 default:
5913 break;
5914 }
Avi Kivity851ba692009-08-24 11:10:17 +03005915 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005916 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005917 (int)(exit_qualification >> 4) & 3, cr);
5918 return 0;
5919}
5920
Avi Kivity851ba692009-08-24 11:10:17 +03005921static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005922{
He, Qingbfdaab02007-09-12 14:18:28 +08005923 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005924 int dr, dr7, reg;
5925
5926 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5927 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5928
5929 /* First, if DR does not exist, trigger UD */
5930 if (!kvm_require_dr(vcpu, dr))
5931 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005932
Jan Kiszkaf2483412010-01-20 18:20:20 +01005933 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005934 if (!kvm_require_cpl(vcpu, 0))
5935 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005936 dr7 = vmcs_readl(GUEST_DR7);
5937 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005938 /*
5939 * As the vm-exit takes precedence over the debug trap, we
5940 * need to emulate the latter, either for the host or the
5941 * guest debugging itself.
5942 */
5943 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005944 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005945 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005946 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005947 vcpu->run->debug.arch.exception = DB_VECTOR;
5948 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005949 return 0;
5950 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005951 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005952 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005953 kvm_queue_exception(vcpu, DB_VECTOR);
5954 return 1;
5955 }
5956 }
5957
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005958 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005959 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5960 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005961
5962 /*
5963 * No more DR vmexits; force a reload of the debug registers
5964 * and reenter on this instruction. The next vmexit will
5965 * retrieve the full state of the debug registers.
5966 */
5967 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5968 return 1;
5969 }
5970
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005971 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5972 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005973 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005974
5975 if (kvm_get_dr(vcpu, dr, &val))
5976 return 1;
5977 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005978 } else
Nadav Amit57773922014-06-18 17:19:23 +03005979 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005980 return 1;
5981
Kyle Huey6affcbe2016-11-29 12:40:40 -08005982 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005983}
5984
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005985static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5986{
5987 return vcpu->arch.dr6;
5988}
5989
5990static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5991{
5992}
5993
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005994static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5995{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005996 get_debugreg(vcpu->arch.db[0], 0);
5997 get_debugreg(vcpu->arch.db[1], 1);
5998 get_debugreg(vcpu->arch.db[2], 2);
5999 get_debugreg(vcpu->arch.db[3], 3);
6000 get_debugreg(vcpu->arch.dr6, 6);
6001 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6002
6003 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006004 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006005}
6006
Gleb Natapov020df072010-04-13 10:05:23 +03006007static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6008{
6009 vmcs_writel(GUEST_DR7, val);
6010}
6011
Avi Kivity851ba692009-08-24 11:10:17 +03006012static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006013{
Kyle Huey6a908b62016-11-29 12:40:37 -08006014 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006015}
6016
Avi Kivity851ba692009-08-24 11:10:17 +03006017static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006018{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006019 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006020 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006021
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006022 msr_info.index = ecx;
6023 msr_info.host_initiated = false;
6024 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006025 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006026 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006027 return 1;
6028 }
6029
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006030 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006031
Avi Kivity6aa8b732006-12-10 02:21:36 -08006032 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006033 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6034 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006035 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006036}
6037
Avi Kivity851ba692009-08-24 11:10:17 +03006038static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006039{
Will Auld8fe8ab42012-11-29 12:42:12 -08006040 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006041 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6042 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6043 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006044
Will Auld8fe8ab42012-11-29 12:42:12 -08006045 msr.data = data;
6046 msr.index = ecx;
6047 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006048 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006049 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006050 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006051 return 1;
6052 }
6053
Avi Kivity59200272010-01-25 19:47:02 +02006054 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006055 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006056}
6057
Avi Kivity851ba692009-08-24 11:10:17 +03006058static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006059{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01006060 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006061 return 1;
6062}
6063
Avi Kivity851ba692009-08-24 11:10:17 +03006064static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006065{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006066 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6067 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006068
Avi Kivity3842d132010-07-27 12:30:24 +03006069 kvm_make_request(KVM_REQ_EVENT, vcpu);
6070
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006071 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006072 return 1;
6073}
6074
Avi Kivity851ba692009-08-24 11:10:17 +03006075static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006076{
Avi Kivityd3bef152007-06-05 15:53:05 +03006077 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006078}
6079
Avi Kivity851ba692009-08-24 11:10:17 +03006080static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006081{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006082 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006083}
6084
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006085static int handle_invd(struct kvm_vcpu *vcpu)
6086{
Andre Przywara51d8b662010-12-21 11:12:02 +01006087 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006088}
6089
Avi Kivity851ba692009-08-24 11:10:17 +03006090static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006091{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006092 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006093
6094 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006095 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006096}
6097
Avi Kivityfee84b02011-11-10 14:57:25 +02006098static int handle_rdpmc(struct kvm_vcpu *vcpu)
6099{
6100 int err;
6101
6102 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006103 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006104}
6105
Avi Kivity851ba692009-08-24 11:10:17 +03006106static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006107{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006108 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006109}
6110
Dexuan Cui2acf9232010-06-10 11:27:12 +08006111static int handle_xsetbv(struct kvm_vcpu *vcpu)
6112{
6113 u64 new_bv = kvm_read_edx_eax(vcpu);
6114 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6115
6116 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006117 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006118 return 1;
6119}
6120
Wanpeng Lif53cd632014-12-02 19:14:58 +08006121static int handle_xsaves(struct kvm_vcpu *vcpu)
6122{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006123 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006124 WARN(1, "this should never happen\n");
6125 return 1;
6126}
6127
6128static int handle_xrstors(struct kvm_vcpu *vcpu)
6129{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006130 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006131 WARN(1, "this should never happen\n");
6132 return 1;
6133}
6134
Avi Kivity851ba692009-08-24 11:10:17 +03006135static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006136{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006137 if (likely(fasteoi)) {
6138 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6139 int access_type, offset;
6140
6141 access_type = exit_qualification & APIC_ACCESS_TYPE;
6142 offset = exit_qualification & APIC_ACCESS_OFFSET;
6143 /*
6144 * Sane guest uses MOV to write EOI, with written value
6145 * not cared. So make a short-circuit here by avoiding
6146 * heavy instruction emulation.
6147 */
6148 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6149 (offset == APIC_EOI)) {
6150 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006151 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006152 }
6153 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006154 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006155}
6156
Yang Zhangc7c9c562013-01-25 10:18:51 +08006157static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6158{
6159 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6160 int vector = exit_qualification & 0xff;
6161
6162 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6163 kvm_apic_set_eoi_accelerated(vcpu, vector);
6164 return 1;
6165}
6166
Yang Zhang83d4c282013-01-25 10:18:49 +08006167static int handle_apic_write(struct kvm_vcpu *vcpu)
6168{
6169 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6170 u32 offset = exit_qualification & 0xfff;
6171
6172 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6173 kvm_apic_write_nodecode(vcpu, offset);
6174 return 1;
6175}
6176
Avi Kivity851ba692009-08-24 11:10:17 +03006177static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006178{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006179 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006180 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006181 bool has_error_code = false;
6182 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006183 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006184 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006185
6186 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006187 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006188 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006189
6190 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6191
6192 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006193 if (reason == TASK_SWITCH_GATE && idt_v) {
6194 switch (type) {
6195 case INTR_TYPE_NMI_INTR:
6196 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006197 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006198 break;
6199 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006200 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006201 kvm_clear_interrupt_queue(vcpu);
6202 break;
6203 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006204 if (vmx->idt_vectoring_info &
6205 VECTORING_INFO_DELIVER_CODE_MASK) {
6206 has_error_code = true;
6207 error_code =
6208 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6209 }
6210 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006211 case INTR_TYPE_SOFT_EXCEPTION:
6212 kvm_clear_exception_queue(vcpu);
6213 break;
6214 default:
6215 break;
6216 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006217 }
Izik Eidus37817f22008-03-24 23:14:53 +02006218 tss_selector = exit_qualification;
6219
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006220 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6221 type != INTR_TYPE_EXT_INTR &&
6222 type != INTR_TYPE_NMI_INTR))
6223 skip_emulated_instruction(vcpu);
6224
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006225 if (kvm_task_switch(vcpu, tss_selector,
6226 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6227 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006228 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6229 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6230 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006231 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006232 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006233
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006234 /*
6235 * TODO: What about debug traps on tss switch?
6236 * Are we supposed to inject them and update dr6?
6237 */
6238
6239 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006240}
6241
Avi Kivity851ba692009-08-24 11:10:17 +03006242static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006243{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006244 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006245 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006246 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006247 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08006248
Sheng Yangf9c617f2009-03-25 10:08:52 +08006249 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006250
Sheng Yang14394422008-04-28 12:24:45 +08006251 gla_validity = (exit_qualification >> 7) & 0x3;
Liang Li72e0ae52016-08-18 15:49:19 +08006252 if (gla_validity == 0x2) {
Sheng Yang14394422008-04-28 12:24:45 +08006253 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
6254 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
6255 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08006256 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08006257 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
6258 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03006259 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6260 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03006261 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08006262 }
6263
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006264 /*
6265 * EPT violation happened while executing iret from NMI,
6266 * "blocked by NMI" bit has to be set before next VM entry.
6267 * There are errata that may cause this bit to not be set:
6268 * AAK134, BY25.
6269 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006270 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6271 cpu_has_virtual_nmis() &&
6272 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006273 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6274
Sheng Yang14394422008-04-28 12:24:45 +08006275 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006276 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006277
Junaid Shahid27959a42016-12-06 16:46:10 -08006278 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006279 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08006280 ? PFERR_USER_MASK : 0;
6281 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006282 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08006283 ? PFERR_WRITE_MASK : 0;
6284 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006285 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08006286 ? PFERR_FETCH_MASK : 0;
6287 /* ept page table entry is present? */
6288 error_code |= (exit_qualification &
6289 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
6290 EPT_VIOLATION_EXECUTABLE))
6291 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006292
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01006293 vcpu->arch.gpa_available = true;
Yang Zhang25d92082013-08-06 12:00:32 +03006294 vcpu->arch.exit_qualification = exit_qualification;
6295
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006296 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006297}
6298
Avi Kivity851ba692009-08-24 11:10:17 +03006299static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006300{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006301 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006302 gpa_t gpa;
6303
6304 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006305 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08006306 trace_kvm_fast_mmio(gpa);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006307 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006308 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006309
Paolo Bonzini450869d2015-11-04 13:41:21 +01006310 ret = handle_mmio_page_fault(vcpu, gpa, true);
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01006311 vcpu->arch.gpa_available = true;
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006312 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006313 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6314 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006315
6316 if (unlikely(ret == RET_MMIO_PF_INVALID))
6317 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6318
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006319 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006320 return 1;
6321
6322 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006323 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006324
Avi Kivity851ba692009-08-24 11:10:17 +03006325 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6326 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006327
6328 return 0;
6329}
6330
Avi Kivity851ba692009-08-24 11:10:17 +03006331static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006332{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006333 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6334 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08006335 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006336 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006337
6338 return 1;
6339}
6340
Mohammed Gamal80ced182009-09-01 12:48:18 +02006341static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006342{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006343 struct vcpu_vmx *vmx = to_vmx(vcpu);
6344 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006345 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006346 u32 cpu_exec_ctrl;
6347 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006348 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006349
6350 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6351 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006352
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006353 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006354 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006355 return handle_interrupt_window(&vmx->vcpu);
6356
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006357 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6358 return 1;
6359
Gleb Natapov991eebf2013-04-11 12:10:51 +03006360 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006361
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006362 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006363 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006364 ret = 0;
6365 goto out;
6366 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006367
Avi Kivityde5f70e2012-06-12 20:22:28 +03006368 if (err != EMULATE_DONE) {
6369 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6370 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6371 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006372 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006373 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006374
Gleb Natapov8d76c492013-05-08 18:38:44 +03006375 if (vcpu->arch.halt_request) {
6376 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006377 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006378 goto out;
6379 }
6380
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006381 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006382 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006383 if (need_resched())
6384 schedule();
6385 }
6386
Mohammed Gamal80ced182009-09-01 12:48:18 +02006387out:
6388 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006389}
6390
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006391static int __grow_ple_window(int val)
6392{
6393 if (ple_window_grow < 1)
6394 return ple_window;
6395
6396 val = min(val, ple_window_actual_max);
6397
6398 if (ple_window_grow < ple_window)
6399 val *= ple_window_grow;
6400 else
6401 val += ple_window_grow;
6402
6403 return val;
6404}
6405
6406static int __shrink_ple_window(int val, int modifier, int minimum)
6407{
6408 if (modifier < 1)
6409 return ple_window;
6410
6411 if (modifier < ple_window)
6412 val /= modifier;
6413 else
6414 val -= modifier;
6415
6416 return max(val, minimum);
6417}
6418
6419static void grow_ple_window(struct kvm_vcpu *vcpu)
6420{
6421 struct vcpu_vmx *vmx = to_vmx(vcpu);
6422 int old = vmx->ple_window;
6423
6424 vmx->ple_window = __grow_ple_window(old);
6425
6426 if (vmx->ple_window != old)
6427 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006428
6429 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006430}
6431
6432static void shrink_ple_window(struct kvm_vcpu *vcpu)
6433{
6434 struct vcpu_vmx *vmx = to_vmx(vcpu);
6435 int old = vmx->ple_window;
6436
6437 vmx->ple_window = __shrink_ple_window(old,
6438 ple_window_shrink, ple_window);
6439
6440 if (vmx->ple_window != old)
6441 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006442
6443 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006444}
6445
6446/*
6447 * ple_window_actual_max is computed to be one grow_ple_window() below
6448 * ple_window_max. (See __grow_ple_window for the reason.)
6449 * This prevents overflows, because ple_window_max is int.
6450 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6451 * this process.
6452 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6453 */
6454static void update_ple_window_actual_max(void)
6455{
6456 ple_window_actual_max =
6457 __shrink_ple_window(max(ple_window_max, ple_window),
6458 ple_window_grow, INT_MIN);
6459}
6460
Feng Wubf9f6ac2015-09-18 22:29:55 +08006461/*
6462 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6463 */
6464static void wakeup_handler(void)
6465{
6466 struct kvm_vcpu *vcpu;
6467 int cpu = smp_processor_id();
6468
6469 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6470 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6471 blocked_vcpu_list) {
6472 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6473
6474 if (pi_test_on(pi_desc) == 1)
6475 kvm_vcpu_kick(vcpu);
6476 }
6477 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6478}
6479
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006480void vmx_enable_tdp(void)
6481{
6482 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
6483 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
6484 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
6485 0ull, VMX_EPT_EXECUTABLE_MASK,
6486 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Junaid Shahid312b6162016-12-21 20:29:29 -08006487 enable_ept_ad_bits ? 0ull : VMX_EPT_RWX_MASK);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006488
6489 ept_set_mmio_spte_mask();
6490 kvm_enable_tdp();
6491}
6492
Tiejun Chenf2c76482014-10-28 10:14:47 +08006493static __init int hardware_setup(void)
6494{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006495 int r = -ENOMEM, i, msr;
6496
6497 rdmsrl_safe(MSR_EFER, &host_efer);
6498
6499 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6500 kvm_define_shared_msr(i, vmx_msr_index[i]);
6501
Radim Krčmář23611332016-09-29 22:41:33 +02006502 for (i = 0; i < VMX_BITMAP_NR; i++) {
6503 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6504 if (!vmx_bitmap[i])
6505 goto out;
6506 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006507
6508 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006509 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6510 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6511
6512 /*
6513 * Allow direct access to the PC debug port (it is often used for I/O
6514 * delays, but the vmexits simply slow things down).
6515 */
6516 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6517 clear_bit(0x80, vmx_io_bitmap_a);
6518
6519 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6520
6521 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6522 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6523
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006524 if (setup_vmcs_config(&vmcs_config) < 0) {
6525 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006526 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006527 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006528
6529 if (boot_cpu_has(X86_FEATURE_NX))
6530 kvm_enable_efer_bits(EFER_NX);
6531
Wanpeng Li08d839c2017-03-23 05:30:08 -07006532 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
6533 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08006534 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07006535
Tiejun Chenf2c76482014-10-28 10:14:47 +08006536 if (!cpu_has_vmx_shadow_vmcs())
6537 enable_shadow_vmcs = 0;
6538 if (enable_shadow_vmcs)
6539 init_vmcs_shadow_fields();
6540
6541 if (!cpu_has_vmx_ept() ||
6542 !cpu_has_vmx_ept_4levels()) {
6543 enable_ept = 0;
6544 enable_unrestricted_guest = 0;
6545 enable_ept_ad_bits = 0;
6546 }
6547
6548 if (!cpu_has_vmx_ept_ad_bits())
6549 enable_ept_ad_bits = 0;
6550
6551 if (!cpu_has_vmx_unrestricted_guest())
6552 enable_unrestricted_guest = 0;
6553
Paolo Bonziniad15a292015-01-30 16:18:49 +01006554 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006555 flexpriority_enabled = 0;
6556
Paolo Bonziniad15a292015-01-30 16:18:49 +01006557 /*
6558 * set_apic_access_page_addr() is used to reload apic access
6559 * page upon invalidation. No need to do anything if not
6560 * using the APIC_ACCESS_ADDR VMCS field.
6561 */
6562 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006563 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006564
6565 if (!cpu_has_vmx_tpr_shadow())
6566 kvm_x86_ops->update_cr8_intercept = NULL;
6567
6568 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6569 kvm_disable_largepages();
6570
6571 if (!cpu_has_vmx_ple())
6572 ple_gap = 0;
6573
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006574 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08006575 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006576 kvm_x86_ops->sync_pir_to_irr = NULL;
6577 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006578
Haozhong Zhang64903d62015-10-20 15:39:09 +08006579 if (cpu_has_vmx_tsc_scaling()) {
6580 kvm_has_tsc_control = true;
6581 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6582 kvm_tsc_scaling_ratio_frac_bits = 48;
6583 }
6584
Tiejun Chenbaa03522014-12-23 16:21:11 +08006585 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6586 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6587 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6588 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6589 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6590 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6591 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6592
Wanpeng Lic63e4562016-09-23 19:17:16 +08006593 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6594 vmx_msr_bitmap_legacy, PAGE_SIZE);
6595 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6596 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006597 memcpy(vmx_msr_bitmap_legacy_x2apic,
6598 vmx_msr_bitmap_legacy, PAGE_SIZE);
6599 memcpy(vmx_msr_bitmap_longmode_x2apic,
6600 vmx_msr_bitmap_longmode, PAGE_SIZE);
6601
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006602 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6603
Radim Krčmář40d83382016-09-29 22:41:31 +02006604 for (msr = 0x800; msr <= 0x8ff; msr++) {
6605 if (msr == 0x839 /* TMCCT */)
6606 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006607 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006608 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006609
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006610 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006611 * TPR reads and writes can be virtualized even if virtual interrupt
6612 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006613 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006614 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6615 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6616
Roman Kagan3ce424e2016-05-18 17:48:20 +03006617 /* EOI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006618 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006619 /* SELF-IPI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006620 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006621
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006622 if (enable_ept)
6623 vmx_enable_tdp();
6624 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08006625 kvm_disable_tdp();
6626
6627 update_ple_window_actual_max();
6628
Kai Huang843e4332015-01-28 10:54:28 +08006629 /*
6630 * Only enable PML when hardware supports PML feature, and both EPT
6631 * and EPT A/D bit features are enabled -- PML depends on them to work.
6632 */
6633 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6634 enable_pml = 0;
6635
6636 if (!enable_pml) {
6637 kvm_x86_ops->slot_enable_log_dirty = NULL;
6638 kvm_x86_ops->slot_disable_log_dirty = NULL;
6639 kvm_x86_ops->flush_log_dirty = NULL;
6640 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6641 }
6642
Yunhong Jiang64672c92016-06-13 14:19:59 -07006643 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6644 u64 vmx_msr;
6645
6646 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6647 cpu_preemption_timer_multi =
6648 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6649 } else {
6650 kvm_x86_ops->set_hv_timer = NULL;
6651 kvm_x86_ops->cancel_hv_timer = NULL;
6652 }
6653
Feng Wubf9f6ac2015-09-18 22:29:55 +08006654 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6655
Ashok Rajc45dcc72016-06-22 14:59:56 +08006656 kvm_mce_cap_supported |= MCG_LMCE_P;
6657
Tiejun Chenf2c76482014-10-28 10:14:47 +08006658 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006659
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006660out:
Radim Krčmář23611332016-09-29 22:41:33 +02006661 for (i = 0; i < VMX_BITMAP_NR; i++)
6662 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006663
6664 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006665}
6666
6667static __exit void hardware_unsetup(void)
6668{
Radim Krčmář23611332016-09-29 22:41:33 +02006669 int i;
6670
6671 for (i = 0; i < VMX_BITMAP_NR; i++)
6672 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006673
Tiejun Chenf2c76482014-10-28 10:14:47 +08006674 free_kvm_area();
6675}
6676
Avi Kivity6aa8b732006-12-10 02:21:36 -08006677/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006678 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6679 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6680 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006681static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006682{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006683 if (ple_gap)
6684 grow_ple_window(vcpu);
6685
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006686 kvm_vcpu_on_spin(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006687 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006688}
6689
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006690static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006691{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006692 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006693}
6694
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006695static int handle_mwait(struct kvm_vcpu *vcpu)
6696{
6697 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6698 return handle_nop(vcpu);
6699}
6700
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006701static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6702{
6703 return 1;
6704}
6705
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006706static int handle_monitor(struct kvm_vcpu *vcpu)
6707{
6708 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6709 return handle_nop(vcpu);
6710}
6711
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006712/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006713 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6714 * We could reuse a single VMCS for all the L2 guests, but we also want the
6715 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6716 * allows keeping them loaded on the processor, and in the future will allow
6717 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6718 * every entry if they never change.
6719 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6720 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6721 *
6722 * The following functions allocate and free a vmcs02 in this pool.
6723 */
6724
6725/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6726static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6727{
6728 struct vmcs02_list *item;
6729 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6730 if (item->vmptr == vmx->nested.current_vmptr) {
6731 list_move(&item->list, &vmx->nested.vmcs02_pool);
6732 return &item->vmcs02;
6733 }
6734
6735 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6736 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006737 item = list_last_entry(&vmx->nested.vmcs02_pool,
6738 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006739 item->vmptr = vmx->nested.current_vmptr;
6740 list_move(&item->list, &vmx->nested.vmcs02_pool);
6741 return &item->vmcs02;
6742 }
6743
6744 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006745 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006746 if (!item)
6747 return NULL;
6748 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006749 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006750 if (!item->vmcs02.vmcs) {
6751 kfree(item);
6752 return NULL;
6753 }
6754 loaded_vmcs_init(&item->vmcs02);
6755 item->vmptr = vmx->nested.current_vmptr;
6756 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6757 vmx->nested.vmcs02_num++;
6758 return &item->vmcs02;
6759}
6760
6761/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6762static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6763{
6764 struct vmcs02_list *item;
6765 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6766 if (item->vmptr == vmptr) {
6767 free_loaded_vmcs(&item->vmcs02);
6768 list_del(&item->list);
6769 kfree(item);
6770 vmx->nested.vmcs02_num--;
6771 return;
6772 }
6773}
6774
6775/*
6776 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006777 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6778 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006779 */
6780static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6781{
6782 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006783
6784 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006785 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006786 /*
6787 * Something will leak if the above WARN triggers. Better than
6788 * a use-after-free.
6789 */
6790 if (vmx->loaded_vmcs == &item->vmcs02)
6791 continue;
6792
6793 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006794 list_del(&item->list);
6795 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006796 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006797 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006798}
6799
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006800/*
6801 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6802 * set the success or error code of an emulated VMX instruction, as specified
6803 * by Vol 2B, VMX Instruction Reference, "Conventions".
6804 */
6805static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6806{
6807 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6808 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6809 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6810}
6811
6812static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6813{
6814 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6815 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6816 X86_EFLAGS_SF | X86_EFLAGS_OF))
6817 | X86_EFLAGS_CF);
6818}
6819
Abel Gordon145c28d2013-04-18 14:36:55 +03006820static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006821 u32 vm_instruction_error)
6822{
6823 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6824 /*
6825 * failValid writes the error number to the current VMCS, which
6826 * can't be done there isn't a current VMCS.
6827 */
6828 nested_vmx_failInvalid(vcpu);
6829 return;
6830 }
6831 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6832 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6833 X86_EFLAGS_SF | X86_EFLAGS_OF))
6834 | X86_EFLAGS_ZF);
6835 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6836 /*
6837 * We don't need to force a shadow sync because
6838 * VM_INSTRUCTION_ERROR is not shadowed
6839 */
6840}
Abel Gordon145c28d2013-04-18 14:36:55 +03006841
Wincy Vanff651cb2014-12-11 08:52:58 +03006842static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6843{
6844 /* TODO: not to reset guest simply here. */
6845 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006846 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006847}
6848
Jan Kiszkaf4124502014-03-07 20:03:13 +01006849static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6850{
6851 struct vcpu_vmx *vmx =
6852 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6853
6854 vmx->nested.preemption_timer_expired = true;
6855 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6856 kvm_vcpu_kick(&vmx->vcpu);
6857
6858 return HRTIMER_NORESTART;
6859}
6860
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006861/*
Bandan Das19677e32014-05-06 02:19:15 -04006862 * Decode the memory-address operand of a vmx instruction, as recorded on an
6863 * exit caused by such an instruction (run by a guest hypervisor).
6864 * On success, returns 0. When the operand is invalid, returns 1 and throws
6865 * #UD or #GP.
6866 */
6867static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6868 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006869 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006870{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006871 gva_t off;
6872 bool exn;
6873 struct kvm_segment s;
6874
Bandan Das19677e32014-05-06 02:19:15 -04006875 /*
6876 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6877 * Execution", on an exit, vmx_instruction_info holds most of the
6878 * addressing components of the operand. Only the displacement part
6879 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6880 * For how an actual address is calculated from all these components,
6881 * refer to Vol. 1, "Operand Addressing".
6882 */
6883 int scaling = vmx_instruction_info & 3;
6884 int addr_size = (vmx_instruction_info >> 7) & 7;
6885 bool is_reg = vmx_instruction_info & (1u << 10);
6886 int seg_reg = (vmx_instruction_info >> 15) & 7;
6887 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6888 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6889 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6890 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6891
6892 if (is_reg) {
6893 kvm_queue_exception(vcpu, UD_VECTOR);
6894 return 1;
6895 }
6896
6897 /* Addr = segment_base + offset */
6898 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006899 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006900 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006901 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006902 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006903 off += kvm_register_read(vcpu, index_reg)<<scaling;
6904 vmx_get_segment(vcpu, &s, seg_reg);
6905 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006906
6907 if (addr_size == 1) /* 32 bit */
6908 *ret &= 0xffffffff;
6909
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006910 /* Checks for #GP/#SS exceptions. */
6911 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006912 if (is_long_mode(vcpu)) {
6913 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6914 * non-canonical form. This is the only check on the memory
6915 * destination for long mode!
6916 */
6917 exn = is_noncanonical_address(*ret);
6918 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006919 /* Protected mode: apply checks for segment validity in the
6920 * following order:
6921 * - segment type check (#GP(0) may be thrown)
6922 * - usability check (#GP(0)/#SS(0))
6923 * - limit check (#GP(0)/#SS(0))
6924 */
6925 if (wr)
6926 /* #GP(0) if the destination operand is located in a
6927 * read-only data segment or any code segment.
6928 */
6929 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6930 else
6931 /* #GP(0) if the source operand is located in an
6932 * execute-only code segment
6933 */
6934 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006935 if (exn) {
6936 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6937 return 1;
6938 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006939 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6940 */
6941 exn = (s.unusable != 0);
6942 /* Protected mode: #GP(0)/#SS(0) if the memory
6943 * operand is outside the segment limit.
6944 */
6945 exn = exn || (off + sizeof(u64) > s.limit);
6946 }
6947 if (exn) {
6948 kvm_queue_exception_e(vcpu,
6949 seg_reg == VCPU_SREG_SS ?
6950 SS_VECTOR : GP_VECTOR,
6951 0);
6952 return 1;
6953 }
6954
Bandan Das19677e32014-05-06 02:19:15 -04006955 return 0;
6956}
6957
6958/*
Bandan Das3573e222014-05-06 02:19:16 -04006959 * This function performs the various checks including
6960 * - if it's 4KB aligned
6961 * - No bits beyond the physical address width are set
6962 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006963 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006964 */
Bandan Das4291b582014-05-06 02:19:18 -04006965static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6966 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006967{
6968 gva_t gva;
6969 gpa_t vmptr;
6970 struct x86_exception e;
6971 struct page *page;
6972 struct vcpu_vmx *vmx = to_vmx(vcpu);
6973 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6974
6975 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006976 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006977 return 1;
6978
6979 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6980 sizeof(vmptr), &e)) {
6981 kvm_inject_page_fault(vcpu, &e);
6982 return 1;
6983 }
6984
6985 switch (exit_reason) {
6986 case EXIT_REASON_VMON:
6987 /*
6988 * SDM 3: 24.11.5
6989 * The first 4 bytes of VMXON region contain the supported
6990 * VMCS revision identifier
6991 *
6992 * Note - IA32_VMX_BASIC[48] will never be 1
6993 * for the nested case;
6994 * which replaces physical address width with 32
6995 *
6996 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006997 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006998 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006999 return kvm_skip_emulated_instruction(vcpu);
Bandan Das3573e222014-05-06 02:19:16 -04007000 }
7001
7002 page = nested_get_page(vcpu, vmptr);
Paolo Bonzini06ce5212017-01-24 11:56:21 +01007003 if (page == NULL) {
Bandan Das3573e222014-05-06 02:19:16 -04007004 nested_vmx_failInvalid(vcpu);
Paolo Bonzini06ce5212017-01-24 11:56:21 +01007005 return kvm_skip_emulated_instruction(vcpu);
7006 }
7007 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
Bandan Das3573e222014-05-06 02:19:16 -04007008 kunmap(page);
Paolo Bonzini06ce5212017-01-24 11:56:21 +01007009 nested_release_page_clean(page);
7010 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007011 return kvm_skip_emulated_instruction(vcpu);
Bandan Das3573e222014-05-06 02:19:16 -04007012 }
7013 kunmap(page);
Paolo Bonzini06ce5212017-01-24 11:56:21 +01007014 nested_release_page_clean(page);
Bandan Das3573e222014-05-06 02:19:16 -04007015 vmx->nested.vmxon_ptr = vmptr;
7016 break;
Bandan Das4291b582014-05-06 02:19:18 -04007017 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02007018 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04007019 nested_vmx_failValid(vcpu,
7020 VMXERR_VMCLEAR_INVALID_ADDRESS);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007021 return kvm_skip_emulated_instruction(vcpu);
Bandan Das4291b582014-05-06 02:19:18 -04007022 }
Bandan Das3573e222014-05-06 02:19:16 -04007023
Bandan Das4291b582014-05-06 02:19:18 -04007024 if (vmptr == vmx->nested.vmxon_ptr) {
7025 nested_vmx_failValid(vcpu,
7026 VMXERR_VMCLEAR_VMXON_POINTER);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007027 return kvm_skip_emulated_instruction(vcpu);
Bandan Das4291b582014-05-06 02:19:18 -04007028 }
7029 break;
7030 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02007031 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04007032 nested_vmx_failValid(vcpu,
7033 VMXERR_VMPTRLD_INVALID_ADDRESS);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007034 return kvm_skip_emulated_instruction(vcpu);
Bandan Das4291b582014-05-06 02:19:18 -04007035 }
7036
7037 if (vmptr == vmx->nested.vmxon_ptr) {
7038 nested_vmx_failValid(vcpu,
GanShun37b9a672016-11-30 10:28:19 -08007039 VMXERR_VMPTRLD_VMXON_POINTER);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007040 return kvm_skip_emulated_instruction(vcpu);
Bandan Das4291b582014-05-06 02:19:18 -04007041 }
7042 break;
Bandan Das3573e222014-05-06 02:19:16 -04007043 default:
7044 return 1; /* shouldn't happen */
7045 }
7046
Bandan Das4291b582014-05-06 02:19:18 -04007047 if (vmpointer)
7048 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04007049 return 0;
7050}
7051
Jim Mattsone29acc52016-11-30 12:03:43 -08007052static int enter_vmx_operation(struct kvm_vcpu *vcpu)
7053{
7054 struct vcpu_vmx *vmx = to_vmx(vcpu);
7055 struct vmcs *shadow_vmcs;
7056
7057 if (cpu_has_vmx_msr_bitmap()) {
7058 vmx->nested.msr_bitmap =
7059 (unsigned long *)__get_free_page(GFP_KERNEL);
7060 if (!vmx->nested.msr_bitmap)
7061 goto out_msr_bitmap;
7062 }
7063
7064 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7065 if (!vmx->nested.cached_vmcs12)
7066 goto out_cached_vmcs12;
7067
7068 if (enable_shadow_vmcs) {
7069 shadow_vmcs = alloc_vmcs();
7070 if (!shadow_vmcs)
7071 goto out_shadow_vmcs;
7072 /* mark vmcs as shadow */
7073 shadow_vmcs->revision_id |= (1u << 31);
7074 /* init shadow vmcs */
7075 vmcs_clear(shadow_vmcs);
7076 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
7077 }
7078
7079 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7080 vmx->nested.vmcs02_num = 0;
7081
7082 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7083 HRTIMER_MODE_REL_PINNED);
7084 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7085
7086 vmx->nested.vmxon = true;
7087 return 0;
7088
7089out_shadow_vmcs:
7090 kfree(vmx->nested.cached_vmcs12);
7091
7092out_cached_vmcs12:
7093 free_page((unsigned long)vmx->nested.msr_bitmap);
7094
7095out_msr_bitmap:
7096 return -ENOMEM;
7097}
7098
Bandan Das3573e222014-05-06 02:19:16 -04007099/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007100 * Emulate the VMXON instruction.
7101 * Currently, we just remember that VMX is active, and do not save or even
7102 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7103 * do not currently need to store anything in that guest-allocated memory
7104 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7105 * argument is different from the VMXON pointer (which the spec says they do).
7106 */
7107static int handle_vmon(struct kvm_vcpu *vcpu)
7108{
Jim Mattsone29acc52016-11-30 12:03:43 -08007109 int ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007110 struct kvm_segment cs;
7111 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007112 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7113 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007114
7115 /* The Intel VMX Instruction Reference lists a bunch of bits that
7116 * are prerequisite to running VMXON, most notably cr4.VMXE must be
7117 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
7118 * Otherwise, we should fail with #UD. We test these now:
7119 */
7120 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
7121 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
7122 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
7123 kvm_queue_exception(vcpu, UD_VECTOR);
7124 return 1;
7125 }
7126
7127 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7128 if (is_long_mode(vcpu) && !cs.l) {
7129 kvm_queue_exception(vcpu, UD_VECTOR);
7130 return 1;
7131 }
7132
7133 if (vmx_get_cpl(vcpu)) {
7134 kvm_inject_gp(vcpu, 0);
7135 return 1;
7136 }
Bandan Das3573e222014-05-06 02:19:16 -04007137
Abel Gordon145c28d2013-04-18 14:36:55 +03007138 if (vmx->nested.vmxon) {
7139 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007140 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007141 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007142
Haozhong Zhang3b840802016-06-22 14:59:54 +08007143 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007144 != VMXON_NEEDED_FEATURES) {
7145 kvm_inject_gp(vcpu, 0);
7146 return 1;
7147 }
7148
Jim Mattson21e7fbe2016-12-22 15:49:55 -08007149 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
7150 return 1;
Jim Mattsone29acc52016-11-30 12:03:43 -08007151
7152 ret = enter_vmx_operation(vcpu);
7153 if (ret)
7154 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007155
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007156 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007157 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007158}
7159
7160/*
7161 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7162 * for running VMX instructions (except VMXON, whose prerequisites are
7163 * slightly different). It also specifies what exception to inject otherwise.
7164 */
7165static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7166{
7167 struct kvm_segment cs;
7168 struct vcpu_vmx *vmx = to_vmx(vcpu);
7169
7170 if (!vmx->nested.vmxon) {
7171 kvm_queue_exception(vcpu, UD_VECTOR);
7172 return 0;
7173 }
7174
7175 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7176 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
7177 (is_long_mode(vcpu) && !cs.l)) {
7178 kvm_queue_exception(vcpu, UD_VECTOR);
7179 return 0;
7180 }
7181
7182 if (vmx_get_cpl(vcpu)) {
7183 kvm_inject_gp(vcpu, 0);
7184 return 0;
7185 }
7186
7187 return 1;
7188}
7189
Abel Gordone7953d72013-04-18 14:37:55 +03007190static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7191{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007192 if (vmx->nested.current_vmptr == -1ull)
7193 return;
7194
7195 /* current_vmptr and current_vmcs12 are always set/reset together */
7196 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7197 return;
7198
Abel Gordon012f83c2013-04-18 14:39:25 +03007199 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007200 /* copy to memory all shadowed fields in case
7201 they were modified */
7202 copy_shadow_to_vmcs12(vmx);
7203 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007204 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7205 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007206 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007207 }
Wincy Van705699a2015-02-03 23:58:17 +08007208 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007209
7210 /* Flush VMCS12 to guest memory */
7211 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7212 VMCS12_SIZE);
7213
Abel Gordone7953d72013-04-18 14:37:55 +03007214 kunmap(vmx->nested.current_vmcs12_page);
7215 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007216 vmx->nested.current_vmptr = -1ull;
7217 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007218}
7219
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007220/*
7221 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7222 * just stops using VMX.
7223 */
7224static void free_nested(struct vcpu_vmx *vmx)
7225{
7226 if (!vmx->nested.vmxon)
7227 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007228
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007229 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007230 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007231 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007232 if (vmx->nested.msr_bitmap) {
7233 free_page((unsigned long)vmx->nested.msr_bitmap);
7234 vmx->nested.msr_bitmap = NULL;
7235 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007236 if (enable_shadow_vmcs) {
7237 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7238 free_vmcs(vmx->vmcs01.shadow_vmcs);
7239 vmx->vmcs01.shadow_vmcs = NULL;
7240 }
David Matlack4f2777b2016-07-13 17:16:37 -07007241 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007242 /* Unpin physical memory we referred to in current vmcs02 */
7243 if (vmx->nested.apic_access_page) {
7244 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007245 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007246 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007247 if (vmx->nested.virtual_apic_page) {
7248 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007249 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007250 }
Wincy Van705699a2015-02-03 23:58:17 +08007251 if (vmx->nested.pi_desc_page) {
7252 kunmap(vmx->nested.pi_desc_page);
7253 nested_release_page(vmx->nested.pi_desc_page);
7254 vmx->nested.pi_desc_page = NULL;
7255 vmx->nested.pi_desc = NULL;
7256 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007257
7258 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007259}
7260
7261/* Emulate the VMXOFF instruction */
7262static int handle_vmoff(struct kvm_vcpu *vcpu)
7263{
7264 if (!nested_vmx_check_permission(vcpu))
7265 return 1;
7266 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007267 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007268 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007269}
7270
Nadav Har'El27d6c862011-05-25 23:06:59 +03007271/* Emulate the VMCLEAR instruction */
7272static int handle_vmclear(struct kvm_vcpu *vcpu)
7273{
7274 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08007275 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007276 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007277
7278 if (!nested_vmx_check_permission(vcpu))
7279 return 1;
7280
Bandan Das4291b582014-05-06 02:19:18 -04007281 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007282 return 1;
7283
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007284 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007285 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007286
Jim Mattson587d7e722017-03-02 12:41:48 -08007287 kvm_vcpu_write_guest(vcpu,
7288 vmptr + offsetof(struct vmcs12, launch_state),
7289 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007290
7291 nested_free_vmcs02(vmx, vmptr);
7292
Nadav Har'El27d6c862011-05-25 23:06:59 +03007293 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007294 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007295}
7296
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007297static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7298
7299/* Emulate the VMLAUNCH instruction */
7300static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7301{
7302 return nested_vmx_run(vcpu, true);
7303}
7304
7305/* Emulate the VMRESUME instruction */
7306static int handle_vmresume(struct kvm_vcpu *vcpu)
7307{
7308
7309 return nested_vmx_run(vcpu, false);
7310}
7311
Nadav Har'El49f705c2011-05-25 23:08:30 +03007312enum vmcs_field_type {
7313 VMCS_FIELD_TYPE_U16 = 0,
7314 VMCS_FIELD_TYPE_U64 = 1,
7315 VMCS_FIELD_TYPE_U32 = 2,
7316 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7317};
7318
7319static inline int vmcs_field_type(unsigned long field)
7320{
7321 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7322 return VMCS_FIELD_TYPE_U32;
7323 return (field >> 13) & 0x3 ;
7324}
7325
7326static inline int vmcs_field_readonly(unsigned long field)
7327{
7328 return (((field >> 10) & 0x3) == 1);
7329}
7330
7331/*
7332 * Read a vmcs12 field. Since these can have varying lengths and we return
7333 * one type, we chose the biggest type (u64) and zero-extend the return value
7334 * to that size. Note that the caller, handle_vmread, might need to use only
7335 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7336 * 64-bit fields are to be returned).
7337 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007338static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7339 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007340{
7341 short offset = vmcs_field_to_offset(field);
7342 char *p;
7343
7344 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007345 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007346
7347 p = ((char *)(get_vmcs12(vcpu))) + offset;
7348
7349 switch (vmcs_field_type(field)) {
7350 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7351 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007352 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007353 case VMCS_FIELD_TYPE_U16:
7354 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007355 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007356 case VMCS_FIELD_TYPE_U32:
7357 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007358 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007359 case VMCS_FIELD_TYPE_U64:
7360 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007361 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007362 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007363 WARN_ON(1);
7364 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007365 }
7366}
7367
Abel Gordon20b97fe2013-04-18 14:36:25 +03007368
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007369static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7370 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007371 short offset = vmcs_field_to_offset(field);
7372 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7373 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007374 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007375
7376 switch (vmcs_field_type(field)) {
7377 case VMCS_FIELD_TYPE_U16:
7378 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007379 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007380 case VMCS_FIELD_TYPE_U32:
7381 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007382 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007383 case VMCS_FIELD_TYPE_U64:
7384 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007385 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007386 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7387 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007388 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007389 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007390 WARN_ON(1);
7391 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007392 }
7393
7394}
7395
Abel Gordon16f5b902013-04-18 14:38:25 +03007396static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7397{
7398 int i;
7399 unsigned long field;
7400 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007401 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007402 const unsigned long *fields = shadow_read_write_fields;
7403 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007404
Jan Kiszka282da872014-10-08 18:05:39 +02007405 preempt_disable();
7406
Abel Gordon16f5b902013-04-18 14:38:25 +03007407 vmcs_load(shadow_vmcs);
7408
7409 for (i = 0; i < num_fields; i++) {
7410 field = fields[i];
7411 switch (vmcs_field_type(field)) {
7412 case VMCS_FIELD_TYPE_U16:
7413 field_value = vmcs_read16(field);
7414 break;
7415 case VMCS_FIELD_TYPE_U32:
7416 field_value = vmcs_read32(field);
7417 break;
7418 case VMCS_FIELD_TYPE_U64:
7419 field_value = vmcs_read64(field);
7420 break;
7421 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7422 field_value = vmcs_readl(field);
7423 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007424 default:
7425 WARN_ON(1);
7426 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007427 }
7428 vmcs12_write_any(&vmx->vcpu, field, field_value);
7429 }
7430
7431 vmcs_clear(shadow_vmcs);
7432 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007433
7434 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007435}
7436
Abel Gordonc3114422013-04-18 14:38:55 +03007437static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7438{
Mathias Krausec2bae892013-06-26 20:36:21 +02007439 const unsigned long *fields[] = {
7440 shadow_read_write_fields,
7441 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007442 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007443 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007444 max_shadow_read_write_fields,
7445 max_shadow_read_only_fields
7446 };
7447 int i, q;
7448 unsigned long field;
7449 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007450 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007451
7452 vmcs_load(shadow_vmcs);
7453
Mathias Krausec2bae892013-06-26 20:36:21 +02007454 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007455 for (i = 0; i < max_fields[q]; i++) {
7456 field = fields[q][i];
7457 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7458
7459 switch (vmcs_field_type(field)) {
7460 case VMCS_FIELD_TYPE_U16:
7461 vmcs_write16(field, (u16)field_value);
7462 break;
7463 case VMCS_FIELD_TYPE_U32:
7464 vmcs_write32(field, (u32)field_value);
7465 break;
7466 case VMCS_FIELD_TYPE_U64:
7467 vmcs_write64(field, (u64)field_value);
7468 break;
7469 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7470 vmcs_writel(field, (long)field_value);
7471 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007472 default:
7473 WARN_ON(1);
7474 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007475 }
7476 }
7477 }
7478
7479 vmcs_clear(shadow_vmcs);
7480 vmcs_load(vmx->loaded_vmcs->vmcs);
7481}
7482
Nadav Har'El49f705c2011-05-25 23:08:30 +03007483/*
7484 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7485 * used before) all generate the same failure when it is missing.
7486 */
7487static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7488{
7489 struct vcpu_vmx *vmx = to_vmx(vcpu);
7490 if (vmx->nested.current_vmptr == -1ull) {
7491 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007492 return 0;
7493 }
7494 return 1;
7495}
7496
7497static int handle_vmread(struct kvm_vcpu *vcpu)
7498{
7499 unsigned long field;
7500 u64 field_value;
7501 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7502 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7503 gva_t gva = 0;
7504
Kyle Hueyeb277562016-11-29 12:40:39 -08007505 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007506 return 1;
7507
Kyle Huey6affcbe2016-11-29 12:40:40 -08007508 if (!nested_vmx_check_vmcs12(vcpu))
7509 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007510
Nadav Har'El49f705c2011-05-25 23:08:30 +03007511 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007512 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007513 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007514 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007515 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007516 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007517 }
7518 /*
7519 * Now copy part of this value to register or memory, as requested.
7520 * Note that the number of bits actually copied is 32 or 64 depending
7521 * on the guest's mode (32 or 64 bit), not on the given field's length.
7522 */
7523 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007524 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007525 field_value);
7526 } else {
7527 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007528 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007529 return 1;
7530 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7531 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7532 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7533 }
7534
7535 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007536 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007537}
7538
7539
7540static int handle_vmwrite(struct kvm_vcpu *vcpu)
7541{
7542 unsigned long field;
7543 gva_t gva;
7544 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7545 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007546 /* The value to write might be 32 or 64 bits, depending on L1's long
7547 * mode, and eventually we need to write that into a field of several
7548 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007549 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007550 * bits into the vmcs12 field.
7551 */
7552 u64 field_value = 0;
7553 struct x86_exception e;
7554
Kyle Hueyeb277562016-11-29 12:40:39 -08007555 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007556 return 1;
7557
Kyle Huey6affcbe2016-11-29 12:40:40 -08007558 if (!nested_vmx_check_vmcs12(vcpu))
7559 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007560
Nadav Har'El49f705c2011-05-25 23:08:30 +03007561 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007562 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007563 (((vmx_instruction_info) >> 3) & 0xf));
7564 else {
7565 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007566 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007567 return 1;
7568 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007569 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007570 kvm_inject_page_fault(vcpu, &e);
7571 return 1;
7572 }
7573 }
7574
7575
Nadav Amit27e6fb52014-06-18 17:19:26 +03007576 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007577 if (vmcs_field_readonly(field)) {
7578 nested_vmx_failValid(vcpu,
7579 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007580 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007581 }
7582
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007583 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007584 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007585 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007586 }
7587
7588 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007589 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007590}
7591
Jim Mattsona8bc2842016-11-30 12:03:44 -08007592static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
7593{
7594 vmx->nested.current_vmptr = vmptr;
7595 if (enable_shadow_vmcs) {
7596 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7597 SECONDARY_EXEC_SHADOW_VMCS);
7598 vmcs_write64(VMCS_LINK_POINTER,
7599 __pa(vmx->vmcs01.shadow_vmcs));
7600 vmx->nested.sync_shadow_vmcs = true;
7601 }
7602}
7603
Nadav Har'El63846662011-05-25 23:07:29 +03007604/* Emulate the VMPTRLD instruction */
7605static int handle_vmptrld(struct kvm_vcpu *vcpu)
7606{
7607 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007608 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007609
7610 if (!nested_vmx_check_permission(vcpu))
7611 return 1;
7612
Bandan Das4291b582014-05-06 02:19:18 -04007613 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007614 return 1;
7615
Nadav Har'El63846662011-05-25 23:07:29 +03007616 if (vmx->nested.current_vmptr != vmptr) {
7617 struct vmcs12 *new_vmcs12;
7618 struct page *page;
7619 page = nested_get_page(vcpu, vmptr);
7620 if (page == NULL) {
7621 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007622 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007623 }
7624 new_vmcs12 = kmap(page);
7625 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7626 kunmap(page);
7627 nested_release_page_clean(page);
7628 nested_vmx_failValid(vcpu,
7629 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007630 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007631 }
Nadav Har'El63846662011-05-25 23:07:29 +03007632
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007633 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007634 vmx->nested.current_vmcs12 = new_vmcs12;
7635 vmx->nested.current_vmcs12_page = page;
David Matlack4f2777b2016-07-13 17:16:37 -07007636 /*
7637 * Load VMCS12 from guest memory since it is not already
7638 * cached.
7639 */
7640 memcpy(vmx->nested.cached_vmcs12,
7641 vmx->nested.current_vmcs12, VMCS12_SIZE);
Jim Mattsona8bc2842016-11-30 12:03:44 -08007642 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03007643 }
7644
7645 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007646 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007647}
7648
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007649/* Emulate the VMPTRST instruction */
7650static int handle_vmptrst(struct kvm_vcpu *vcpu)
7651{
7652 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7653 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7654 gva_t vmcs_gva;
7655 struct x86_exception e;
7656
7657 if (!nested_vmx_check_permission(vcpu))
7658 return 1;
7659
7660 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007661 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007662 return 1;
7663 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7664 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7665 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7666 sizeof(u64), &e)) {
7667 kvm_inject_page_fault(vcpu, &e);
7668 return 1;
7669 }
7670 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007671 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007672}
7673
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007674/* Emulate the INVEPT instruction */
7675static int handle_invept(struct kvm_vcpu *vcpu)
7676{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007677 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007678 u32 vmx_instruction_info, types;
7679 unsigned long type;
7680 gva_t gva;
7681 struct x86_exception e;
7682 struct {
7683 u64 eptp, gpa;
7684 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007685
Wincy Vanb9c237b2015-02-03 23:56:30 +08007686 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7687 SECONDARY_EXEC_ENABLE_EPT) ||
7688 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007689 kvm_queue_exception(vcpu, UD_VECTOR);
7690 return 1;
7691 }
7692
7693 if (!nested_vmx_check_permission(vcpu))
7694 return 1;
7695
7696 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7697 kvm_queue_exception(vcpu, UD_VECTOR);
7698 return 1;
7699 }
7700
7701 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007702 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007703
Wincy Vanb9c237b2015-02-03 23:56:30 +08007704 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007705
Jim Mattson85c856b2016-10-26 08:38:38 -07007706 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007707 nested_vmx_failValid(vcpu,
7708 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007709 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007710 }
7711
7712 /* According to the Intel VMX instruction reference, the memory
7713 * operand is read even if it isn't needed (e.g., for type==global)
7714 */
7715 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007716 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007717 return 1;
7718 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7719 sizeof(operand), &e)) {
7720 kvm_inject_page_fault(vcpu, &e);
7721 return 1;
7722 }
7723
7724 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007725 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007726 /*
7727 * TODO: track mappings and invalidate
7728 * single context requests appropriately
7729 */
7730 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007731 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007732 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007733 nested_vmx_succeed(vcpu);
7734 break;
7735 default:
7736 BUG_ON(1);
7737 break;
7738 }
7739
Kyle Huey6affcbe2016-11-29 12:40:40 -08007740 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007741}
7742
Petr Matouseka642fc32014-09-23 20:22:30 +02007743static int handle_invvpid(struct kvm_vcpu *vcpu)
7744{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007745 struct vcpu_vmx *vmx = to_vmx(vcpu);
7746 u32 vmx_instruction_info;
7747 unsigned long type, types;
7748 gva_t gva;
7749 struct x86_exception e;
7750 int vpid;
7751
7752 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7753 SECONDARY_EXEC_ENABLE_VPID) ||
7754 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7755 kvm_queue_exception(vcpu, UD_VECTOR);
7756 return 1;
7757 }
7758
7759 if (!nested_vmx_check_permission(vcpu))
7760 return 1;
7761
7762 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7763 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7764
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007765 types = (vmx->nested.nested_vmx_vpid_caps &
7766 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007767
Jim Mattson85c856b2016-10-26 08:38:38 -07007768 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007769 nested_vmx_failValid(vcpu,
7770 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007771 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007772 }
7773
7774 /* according to the intel vmx instruction reference, the memory
7775 * operand is read even if it isn't needed (e.g., for type==global)
7776 */
7777 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7778 vmx_instruction_info, false, &gva))
7779 return 1;
7780 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7781 sizeof(u32), &e)) {
7782 kvm_inject_page_fault(vcpu, &e);
7783 return 1;
7784 }
7785
7786 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007787 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007788 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007789 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
7790 if (!vpid) {
7791 nested_vmx_failValid(vcpu,
7792 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007793 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007794 }
7795 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007796 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007797 break;
7798 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007799 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007800 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007801 }
7802
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007803 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7804 nested_vmx_succeed(vcpu);
7805
Kyle Huey6affcbe2016-11-29 12:40:40 -08007806 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007807}
7808
Kai Huang843e4332015-01-28 10:54:28 +08007809static int handle_pml_full(struct kvm_vcpu *vcpu)
7810{
7811 unsigned long exit_qualification;
7812
7813 trace_kvm_pml_full(vcpu->vcpu_id);
7814
7815 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7816
7817 /*
7818 * PML buffer FULL happened while executing iret from NMI,
7819 * "blocked by NMI" bit has to be set before next VM entry.
7820 */
7821 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7822 cpu_has_virtual_nmis() &&
7823 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7824 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7825 GUEST_INTR_STATE_NMI);
7826
7827 /*
7828 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7829 * here.., and there's no userspace involvement needed for PML.
7830 */
7831 return 1;
7832}
7833
Yunhong Jiang64672c92016-06-13 14:19:59 -07007834static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7835{
7836 kvm_lapic_expired_hv_timer(vcpu);
7837 return 1;
7838}
7839
Nadav Har'El0140cae2011-05-25 23:06:28 +03007840/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007841 * The exit handlers return 1 if the exit was handled fully and guest execution
7842 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7843 * to be done to userspace and return 0.
7844 */
Mathias Krause772e0312012-08-30 01:30:19 +02007845static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007846 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7847 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007848 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007849 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007850 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007851 [EXIT_REASON_CR_ACCESS] = handle_cr,
7852 [EXIT_REASON_DR_ACCESS] = handle_dr,
7853 [EXIT_REASON_CPUID] = handle_cpuid,
7854 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7855 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7856 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7857 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007858 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007859 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007860 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007861 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007862 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007863 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007864 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007865 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007866 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007867 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007868 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007869 [EXIT_REASON_VMOFF] = handle_vmoff,
7870 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007871 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7872 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007873 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007874 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007875 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007876 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007877 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007878 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007879 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7880 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007881 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007882 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007883 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007884 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007885 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007886 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007887 [EXIT_REASON_XSAVES] = handle_xsaves,
7888 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007889 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007890 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007891};
7892
7893static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007894 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007895
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007896static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7897 struct vmcs12 *vmcs12)
7898{
7899 unsigned long exit_qualification;
7900 gpa_t bitmap, last_bitmap;
7901 unsigned int port;
7902 int size;
7903 u8 b;
7904
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007905 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007906 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007907
7908 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7909
7910 port = exit_qualification >> 16;
7911 size = (exit_qualification & 7) + 1;
7912
7913 last_bitmap = (gpa_t)-1;
7914 b = -1;
7915
7916 while (size > 0) {
7917 if (port < 0x8000)
7918 bitmap = vmcs12->io_bitmap_a;
7919 else if (port < 0x10000)
7920 bitmap = vmcs12->io_bitmap_b;
7921 else
Joe Perches1d804d02015-03-30 16:46:09 -07007922 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007923 bitmap += (port & 0x7fff) / 8;
7924
7925 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007926 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007927 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007928 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007929 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007930
7931 port++;
7932 size--;
7933 last_bitmap = bitmap;
7934 }
7935
Joe Perches1d804d02015-03-30 16:46:09 -07007936 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007937}
7938
Nadav Har'El644d7112011-05-25 23:12:35 +03007939/*
7940 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7941 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7942 * disinterest in the current event (read or write a specific MSR) by using an
7943 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7944 */
7945static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7946 struct vmcs12 *vmcs12, u32 exit_reason)
7947{
7948 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7949 gpa_t bitmap;
7950
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007951 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007952 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007953
7954 /*
7955 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7956 * for the four combinations of read/write and low/high MSR numbers.
7957 * First we need to figure out which of the four to use:
7958 */
7959 bitmap = vmcs12->msr_bitmap;
7960 if (exit_reason == EXIT_REASON_MSR_WRITE)
7961 bitmap += 2048;
7962 if (msr_index >= 0xc0000000) {
7963 msr_index -= 0xc0000000;
7964 bitmap += 1024;
7965 }
7966
7967 /* Then read the msr_index'th bit from this bitmap: */
7968 if (msr_index < 1024*8) {
7969 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007970 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007971 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007972 return 1 & (b >> (msr_index & 7));
7973 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007974 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007975}
7976
7977/*
7978 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7979 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7980 * intercept (via guest_host_mask etc.) the current event.
7981 */
7982static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7983 struct vmcs12 *vmcs12)
7984{
7985 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7986 int cr = exit_qualification & 15;
7987 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007988 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007989
7990 switch ((exit_qualification >> 4) & 3) {
7991 case 0: /* mov to cr */
7992 switch (cr) {
7993 case 0:
7994 if (vmcs12->cr0_guest_host_mask &
7995 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007996 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007997 break;
7998 case 3:
7999 if ((vmcs12->cr3_target_count >= 1 &&
8000 vmcs12->cr3_target_value0 == val) ||
8001 (vmcs12->cr3_target_count >= 2 &&
8002 vmcs12->cr3_target_value1 == val) ||
8003 (vmcs12->cr3_target_count >= 3 &&
8004 vmcs12->cr3_target_value2 == val) ||
8005 (vmcs12->cr3_target_count >= 4 &&
8006 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07008007 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008008 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008009 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008010 break;
8011 case 4:
8012 if (vmcs12->cr4_guest_host_mask &
8013 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07008014 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008015 break;
8016 case 8:
8017 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008018 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008019 break;
8020 }
8021 break;
8022 case 2: /* clts */
8023 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8024 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008025 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008026 break;
8027 case 1: /* mov from cr */
8028 switch (cr) {
8029 case 3:
8030 if (vmcs12->cpu_based_vm_exec_control &
8031 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008032 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008033 break;
8034 case 8:
8035 if (vmcs12->cpu_based_vm_exec_control &
8036 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008037 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008038 break;
8039 }
8040 break;
8041 case 3: /* lmsw */
8042 /*
8043 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8044 * cr0. Other attempted changes are ignored, with no exit.
8045 */
8046 if (vmcs12->cr0_guest_host_mask & 0xe &
8047 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008048 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008049 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8050 !(vmcs12->cr0_read_shadow & 0x1) &&
8051 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008052 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008053 break;
8054 }
Joe Perches1d804d02015-03-30 16:46:09 -07008055 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008056}
8057
8058/*
8059 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8060 * should handle it ourselves in L0 (and then continue L2). Only call this
8061 * when in is_guest_mode (L2).
8062 */
8063static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
8064{
Nadav Har'El644d7112011-05-25 23:12:35 +03008065 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8066 struct vcpu_vmx *vmx = to_vmx(vcpu);
8067 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01008068 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03008069
Jan Kiszka542060e2014-01-04 18:47:21 +01008070 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8071 vmcs_readl(EXIT_QUALIFICATION),
8072 vmx->idt_vectoring_info,
8073 intr_info,
8074 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8075 KVM_ISA_VMX);
8076
Nadav Har'El644d7112011-05-25 23:12:35 +03008077 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07008078 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008079
8080 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008081 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8082 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07008083 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008084 }
8085
8086 switch (exit_reason) {
8087 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08008088 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008089 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008090 else if (is_page_fault(intr_info))
8091 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008092 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008093 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008094 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008095 else if (is_debug(intr_info) &&
8096 vcpu->guest_debug &
8097 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8098 return false;
8099 else if (is_breakpoint(intr_info) &&
8100 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8101 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008102 return vmcs12->exception_bitmap &
8103 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8104 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008105 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008106 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008107 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008108 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008109 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008110 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008111 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008112 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008113 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008114 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008115 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008116 case EXIT_REASON_HLT:
8117 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8118 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008119 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008120 case EXIT_REASON_INVLPG:
8121 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8122 case EXIT_REASON_RDPMC:
8123 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008124 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008125 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8126 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8127 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8128 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8129 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8130 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008131 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008132 /*
8133 * VMX instructions trap unconditionally. This allows L1 to
8134 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8135 */
Joe Perches1d804d02015-03-30 16:46:09 -07008136 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008137 case EXIT_REASON_CR_ACCESS:
8138 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8139 case EXIT_REASON_DR_ACCESS:
8140 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8141 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008142 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008143 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8144 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008145 case EXIT_REASON_MSR_READ:
8146 case EXIT_REASON_MSR_WRITE:
8147 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8148 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008149 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008150 case EXIT_REASON_MWAIT_INSTRUCTION:
8151 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008152 case EXIT_REASON_MONITOR_TRAP_FLAG:
8153 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008154 case EXIT_REASON_MONITOR_INSTRUCTION:
8155 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8156 case EXIT_REASON_PAUSE_INSTRUCTION:
8157 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8158 nested_cpu_has2(vmcs12,
8159 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8160 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008161 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008162 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008163 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008164 case EXIT_REASON_APIC_ACCESS:
8165 return nested_cpu_has2(vmcs12,
8166 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008167 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008168 case EXIT_REASON_EOI_INDUCED:
8169 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008170 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008171 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008172 /*
8173 * L0 always deals with the EPT violation. If nested EPT is
8174 * used, and the nested mmu code discovers that the address is
8175 * missing in the guest EPT table (EPT12), the EPT violation
8176 * will be injected with nested_ept_inject_page_fault()
8177 */
Joe Perches1d804d02015-03-30 16:46:09 -07008178 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008179 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008180 /*
8181 * L2 never uses directly L1's EPT, but rather L0's own EPT
8182 * table (shadow on EPT) or a merged EPT table that L0 built
8183 * (EPT on EPT). So any problems with the structure of the
8184 * table is L0's fault.
8185 */
Joe Perches1d804d02015-03-30 16:46:09 -07008186 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008187 case EXIT_REASON_WBINVD:
8188 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8189 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008190 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008191 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8192 /*
8193 * This should never happen, since it is not possible to
8194 * set XSS to a non-zero value---neither in L1 nor in L2.
8195 * If if it were, XSS would have to be checked against
8196 * the XSS exit bitmap in vmcs12.
8197 */
8198 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008199 case EXIT_REASON_PREEMPTION_TIMER:
8200 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008201 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008202 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008203 }
8204}
8205
Avi Kivity586f9602010-11-18 13:09:54 +02008206static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8207{
8208 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8209 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8210}
8211
Kai Huanga3eaa862015-11-04 13:46:05 +08008212static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008213{
Kai Huanga3eaa862015-11-04 13:46:05 +08008214 if (vmx->pml_pg) {
8215 __free_page(vmx->pml_pg);
8216 vmx->pml_pg = NULL;
8217 }
Kai Huang843e4332015-01-28 10:54:28 +08008218}
8219
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008220static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008221{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008222 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008223 u64 *pml_buf;
8224 u16 pml_idx;
8225
8226 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8227
8228 /* Do nothing if PML buffer is empty */
8229 if (pml_idx == (PML_ENTITY_NUM - 1))
8230 return;
8231
8232 /* PML index always points to next available PML buffer entity */
8233 if (pml_idx >= PML_ENTITY_NUM)
8234 pml_idx = 0;
8235 else
8236 pml_idx++;
8237
8238 pml_buf = page_address(vmx->pml_pg);
8239 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8240 u64 gpa;
8241
8242 gpa = pml_buf[pml_idx];
8243 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008244 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008245 }
8246
8247 /* reset PML index */
8248 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8249}
8250
8251/*
8252 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8253 * Called before reporting dirty_bitmap to userspace.
8254 */
8255static void kvm_flush_pml_buffers(struct kvm *kvm)
8256{
8257 int i;
8258 struct kvm_vcpu *vcpu;
8259 /*
8260 * We only need to kick vcpu out of guest mode here, as PML buffer
8261 * is flushed at beginning of all VMEXITs, and it's obvious that only
8262 * vcpus running in guest are possible to have unflushed GPAs in PML
8263 * buffer.
8264 */
8265 kvm_for_each_vcpu(i, vcpu, kvm)
8266 kvm_vcpu_kick(vcpu);
8267}
8268
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008269static void vmx_dump_sel(char *name, uint32_t sel)
8270{
8271 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05008272 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008273 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8274 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8275 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8276}
8277
8278static void vmx_dump_dtsel(char *name, uint32_t limit)
8279{
8280 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8281 name, vmcs_read32(limit),
8282 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8283}
8284
8285static void dump_vmcs(void)
8286{
8287 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8288 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8289 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8290 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8291 u32 secondary_exec_control = 0;
8292 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008293 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008294 int i, n;
8295
8296 if (cpu_has_secondary_exec_ctrls())
8297 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8298
8299 pr_err("*** Guest State ***\n");
8300 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8301 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8302 vmcs_readl(CR0_GUEST_HOST_MASK));
8303 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8304 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8305 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8306 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8307 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8308 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008309 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8310 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8311 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8312 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008313 }
8314 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8315 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8316 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8317 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8318 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8319 vmcs_readl(GUEST_SYSENTER_ESP),
8320 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8321 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8322 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8323 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8324 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8325 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8326 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8327 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8328 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8329 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8330 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8331 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8332 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008333 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8334 efer, vmcs_read64(GUEST_IA32_PAT));
8335 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8336 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008337 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8338 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008339 pr_err("PerfGlobCtl = 0x%016llx\n",
8340 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008341 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008342 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008343 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8344 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8345 vmcs_read32(GUEST_ACTIVITY_STATE));
8346 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8347 pr_err("InterruptStatus = %04x\n",
8348 vmcs_read16(GUEST_INTR_STATUS));
8349
8350 pr_err("*** Host State ***\n");
8351 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8352 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8353 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8354 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8355 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8356 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8357 vmcs_read16(HOST_TR_SELECTOR));
8358 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8359 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8360 vmcs_readl(HOST_TR_BASE));
8361 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8362 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8363 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8364 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8365 vmcs_readl(HOST_CR4));
8366 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8367 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8368 vmcs_read32(HOST_IA32_SYSENTER_CS),
8369 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8370 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008371 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8372 vmcs_read64(HOST_IA32_EFER),
8373 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008374 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008375 pr_err("PerfGlobCtl = 0x%016llx\n",
8376 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008377
8378 pr_err("*** Control State ***\n");
8379 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8380 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8381 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8382 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8383 vmcs_read32(EXCEPTION_BITMAP),
8384 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8385 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8386 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8387 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8388 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8389 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8390 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8391 vmcs_read32(VM_EXIT_INTR_INFO),
8392 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8393 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8394 pr_err(" reason=%08x qualification=%016lx\n",
8395 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8396 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8397 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8398 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008399 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008400 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008401 pr_err("TSC Multiplier = 0x%016llx\n",
8402 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008403 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8404 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8405 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8406 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8407 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008408 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008409 n = vmcs_read32(CR3_TARGET_COUNT);
8410 for (i = 0; i + 1 < n; i += 4)
8411 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8412 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8413 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8414 if (i < n)
8415 pr_err("CR3 target%u=%016lx\n",
8416 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8417 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8418 pr_err("PLE Gap=%08x Window=%08x\n",
8419 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8420 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8421 pr_err("Virtual processor ID = 0x%04x\n",
8422 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8423}
8424
Avi Kivity6aa8b732006-12-10 02:21:36 -08008425/*
8426 * The guest has exited. See if we can fix it or if we need userspace
8427 * assistance.
8428 */
Avi Kivity851ba692009-08-24 11:10:17 +03008429static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008430{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008431 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008432 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008433 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008434
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008435 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01008436 vcpu->arch.gpa_available = false;
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008437
Kai Huang843e4332015-01-28 10:54:28 +08008438 /*
8439 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8440 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8441 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8442 * mode as if vcpus is in root mode, the PML buffer must has been
8443 * flushed already.
8444 */
8445 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008446 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008447
Mohammed Gamal80ced182009-09-01 12:48:18 +02008448 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008449 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008450 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008451
Nadav Har'El644d7112011-05-25 23:12:35 +03008452 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008453 nested_vmx_vmexit(vcpu, exit_reason,
8454 vmcs_read32(VM_EXIT_INTR_INFO),
8455 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008456 return 1;
8457 }
8458
Mohammed Gamal51207022010-05-31 22:40:54 +03008459 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008460 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008461 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8462 vcpu->run->fail_entry.hardware_entry_failure_reason
8463 = exit_reason;
8464 return 0;
8465 }
8466
Avi Kivity29bd8a72007-09-10 17:27:03 +03008467 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008468 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8469 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008470 = vmcs_read32(VM_INSTRUCTION_ERROR);
8471 return 0;
8472 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008473
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008474 /*
8475 * Note:
8476 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8477 * delivery event since it indicates guest is accessing MMIO.
8478 * The vm-exit can be triggered again after return to guest that
8479 * will cause infinite loop.
8480 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008481 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008482 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008483 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008484 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008485 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8486 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8487 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8488 vcpu->run->internal.ndata = 2;
8489 vcpu->run->internal.data[0] = vectoring_info;
8490 vcpu->run->internal.data[1] = exit_reason;
8491 return 0;
8492 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008493
Nadav Har'El644d7112011-05-25 23:12:35 +03008494 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8495 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008496 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008497 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008498 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008499 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008500 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008501 /*
8502 * This CPU don't support us in finding the end of an
8503 * NMI-blocked window if the guest runs with IRQs
8504 * disabled. So we pull the trigger after 1 s of
8505 * futile waiting, but inform the user about this.
8506 */
8507 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8508 "state on VCPU %d after 1 s timeout\n",
8509 __func__, vcpu->vcpu_id);
8510 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008511 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008512 }
8513
Avi Kivity6aa8b732006-12-10 02:21:36 -08008514 if (exit_reason < kvm_vmx_max_exit_handlers
8515 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008516 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008517 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01008518 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
8519 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008520 kvm_queue_exception(vcpu, UD_VECTOR);
8521 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008522 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008523}
8524
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008525static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008526{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008527 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8528
8529 if (is_guest_mode(vcpu) &&
8530 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8531 return;
8532
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008533 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008534 vmcs_write32(TPR_THRESHOLD, 0);
8535 return;
8536 }
8537
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008538 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008539}
8540
Yang Zhang8d146952013-01-25 10:18:50 +08008541static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8542{
8543 u32 sec_exec_control;
8544
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008545 /* Postpone execution until vmcs01 is the current VMCS. */
8546 if (is_guest_mode(vcpu)) {
8547 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8548 return;
8549 }
8550
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008551 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008552 return;
8553
Paolo Bonzini35754c92015-07-29 12:05:37 +02008554 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008555 return;
8556
8557 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8558
8559 if (set) {
8560 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8561 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8562 } else {
8563 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8564 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008565 vmx_flush_tlb_ept_only(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08008566 }
8567 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8568
8569 vmx_set_msr_bitmap(vcpu);
8570}
8571
Tang Chen38b99172014-09-24 15:57:54 +08008572static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8573{
8574 struct vcpu_vmx *vmx = to_vmx(vcpu);
8575
8576 /*
8577 * Currently we do not handle the nested case where L2 has an
8578 * APIC access page of its own; that page is still pinned.
8579 * Hence, we skip the case where the VCPU is in guest mode _and_
8580 * L1 prepared an APIC access page for L2.
8581 *
8582 * For the case where L1 and L2 share the same APIC access page
8583 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8584 * in the vmcs12), this function will only update either the vmcs01
8585 * or the vmcs02. If the former, the vmcs02 will be updated by
8586 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8587 * the next L2->L1 exit.
8588 */
8589 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008590 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008591 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Tang Chen38b99172014-09-24 15:57:54 +08008592 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008593 vmx_flush_tlb_ept_only(vcpu);
8594 }
Tang Chen38b99172014-09-24 15:57:54 +08008595}
8596
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008597static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008598{
8599 u16 status;
8600 u8 old;
8601
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008602 if (max_isr == -1)
8603 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008604
8605 status = vmcs_read16(GUEST_INTR_STATUS);
8606 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008607 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008608 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008609 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008610 vmcs_write16(GUEST_INTR_STATUS, status);
8611 }
8612}
8613
8614static void vmx_set_rvi(int vector)
8615{
8616 u16 status;
8617 u8 old;
8618
Wei Wang4114c272014-11-05 10:53:43 +08008619 if (vector == -1)
8620 vector = 0;
8621
Yang Zhangc7c9c562013-01-25 10:18:51 +08008622 status = vmcs_read16(GUEST_INTR_STATUS);
8623 old = (u8)status & 0xff;
8624 if ((u8)vector != old) {
8625 status &= ~0xff;
8626 status |= (u8)vector;
8627 vmcs_write16(GUEST_INTR_STATUS, status);
8628 }
8629}
8630
8631static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8632{
Wanpeng Li963fee12014-07-17 19:03:00 +08008633 if (!is_guest_mode(vcpu)) {
8634 vmx_set_rvi(max_irr);
8635 return;
8636 }
8637
Wei Wang4114c272014-11-05 10:53:43 +08008638 if (max_irr == -1)
8639 return;
8640
Wanpeng Li963fee12014-07-17 19:03:00 +08008641 /*
Wei Wang4114c272014-11-05 10:53:43 +08008642 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8643 * handles it.
8644 */
8645 if (nested_exit_on_intr(vcpu))
8646 return;
8647
8648 /*
8649 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008650 * is run without virtual interrupt delivery.
8651 */
8652 if (!kvm_event_needs_reinjection(vcpu) &&
8653 vmx_interrupt_allowed(vcpu)) {
8654 kvm_queue_interrupt(vcpu, max_irr, false);
8655 vmx_inject_irq(vcpu);
8656 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008657}
8658
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008659static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008660{
8661 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008662 int max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008663
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008664 WARN_ON(!vcpu->arch.apicv_active);
8665 if (pi_test_on(&vmx->pi_desc)) {
8666 pi_clear_on(&vmx->pi_desc);
8667 /*
8668 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
8669 * But on x86 this is just a compiler barrier anyway.
8670 */
8671 smp_mb__after_atomic();
8672 max_irr = kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
8673 } else {
8674 max_irr = kvm_lapic_find_highest_irr(vcpu);
8675 }
8676 vmx_hwapic_irr_update(vcpu, max_irr);
8677 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008678}
8679
Andrey Smetanin63086302015-11-10 15:36:32 +03008680static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008681{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008682 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008683 return;
8684
Yang Zhangc7c9c562013-01-25 10:18:51 +08008685 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8686 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8687 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8688 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8689}
8690
Paolo Bonzini967235d2016-12-19 14:03:45 +01008691static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
8692{
8693 struct vcpu_vmx *vmx = to_vmx(vcpu);
8694
8695 pi_clear_on(&vmx->pi_desc);
8696 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
8697}
8698
Avi Kivity51aa01d2010-07-20 14:31:20 +03008699static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008700{
Avi Kivity00eba012011-03-07 17:24:54 +02008701 u32 exit_intr_info;
8702
8703 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8704 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8705 return;
8706
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008707 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008708 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008709
8710 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008711 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008712 kvm_machine_check();
8713
Gleb Natapov20f65982009-05-11 13:35:55 +03008714 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08008715 if (is_nmi(exit_intr_info)) {
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008716 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008717 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008718 kvm_after_handle_nmi(&vmx->vcpu);
8719 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008720}
Gleb Natapov20f65982009-05-11 13:35:55 +03008721
Yang Zhanga547c6d2013-04-11 19:25:10 +08008722static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8723{
8724 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008725 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008726
Yang Zhanga547c6d2013-04-11 19:25:10 +08008727 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8728 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8729 unsigned int vector;
8730 unsigned long entry;
8731 gate_desc *desc;
8732 struct vcpu_vmx *vmx = to_vmx(vcpu);
8733#ifdef CONFIG_X86_64
8734 unsigned long tmp;
8735#endif
8736
8737 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8738 desc = (gate_desc *)vmx->host_idt_base + vector;
8739 entry = gate_offset(*desc);
8740 asm volatile(
8741#ifdef CONFIG_X86_64
8742 "mov %%" _ASM_SP ", %[sp]\n\t"
8743 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8744 "push $%c[ss]\n\t"
8745 "push %[sp]\n\t"
8746#endif
8747 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008748 __ASM_SIZE(push) " $%c[cs]\n\t"
8749 "call *%[entry]\n\t"
8750 :
8751#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008752 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008753#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008754 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008755 :
8756 [entry]"r"(entry),
8757 [ss]"i"(__KERNEL_DS),
8758 [cs]"i"(__KERNEL_CS)
8759 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008760 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008761}
8762
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008763static bool vmx_has_high_real_mode_segbase(void)
8764{
8765 return enable_unrestricted_guest || emulate_invalid_guest_state;
8766}
8767
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008768static bool vmx_mpx_supported(void)
8769{
8770 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8771 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8772}
8773
Wanpeng Li55412b22014-12-02 19:21:30 +08008774static bool vmx_xsaves_supported(void)
8775{
8776 return vmcs_config.cpu_based_2nd_exec_ctrl &
8777 SECONDARY_EXEC_XSAVES;
8778}
8779
Avi Kivity51aa01d2010-07-20 14:31:20 +03008780static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8781{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008782 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008783 bool unblock_nmi;
8784 u8 vector;
8785 bool idtv_info_valid;
8786
8787 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008788
Avi Kivitycf393f72008-07-01 16:20:21 +03008789 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008790 if (vmx->nmi_known_unmasked)
8791 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008792 /*
8793 * Can't use vmx->exit_intr_info since we're not sure what
8794 * the exit reason is.
8795 */
8796 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008797 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8798 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8799 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008800 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008801 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8802 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008803 * SDM 3: 23.2.2 (September 2008)
8804 * Bit 12 is undefined in any of the following cases:
8805 * If the VM exit sets the valid bit in the IDT-vectoring
8806 * information field.
8807 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008808 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008809 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8810 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008811 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8812 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008813 else
8814 vmx->nmi_known_unmasked =
8815 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8816 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008817 } else if (unlikely(vmx->soft_vnmi_blocked))
8818 vmx->vnmi_blocked_time +=
8819 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008820}
8821
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008822static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008823 u32 idt_vectoring_info,
8824 int instr_len_field,
8825 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008826{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008827 u8 vector;
8828 int type;
8829 bool idtv_info_valid;
8830
8831 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008832
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008833 vcpu->arch.nmi_injected = false;
8834 kvm_clear_exception_queue(vcpu);
8835 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008836
8837 if (!idtv_info_valid)
8838 return;
8839
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008840 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008841
Avi Kivity668f6122008-07-02 09:28:55 +03008842 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8843 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008844
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008845 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008846 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008847 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008848 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008849 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008850 * Clear bit "block by NMI" before VM entry if a NMI
8851 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008852 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008853 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008854 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008855 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008856 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008857 /* fall through */
8858 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008859 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008860 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008861 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008862 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008863 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008864 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008865 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008866 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008867 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008868 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008869 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008870 break;
8871 default:
8872 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008873 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008874}
8875
Avi Kivity83422e12010-07-20 14:43:23 +03008876static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8877{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008878 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008879 VM_EXIT_INSTRUCTION_LEN,
8880 IDT_VECTORING_ERROR_CODE);
8881}
8882
Avi Kivityb463a6f2010-07-20 15:06:17 +03008883static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8884{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008885 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008886 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8887 VM_ENTRY_INSTRUCTION_LEN,
8888 VM_ENTRY_EXCEPTION_ERROR_CODE);
8889
8890 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8891}
8892
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008893static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8894{
8895 int i, nr_msrs;
8896 struct perf_guest_switch_msr *msrs;
8897
8898 msrs = perf_guest_get_msrs(&nr_msrs);
8899
8900 if (!msrs)
8901 return;
8902
8903 for (i = 0; i < nr_msrs; i++)
8904 if (msrs[i].host == msrs[i].guest)
8905 clear_atomic_switch_msr(vmx, msrs[i].msr);
8906 else
8907 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8908 msrs[i].host);
8909}
8910
Jiang Biao33365e72016-11-03 15:03:37 +08008911static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07008912{
8913 struct vcpu_vmx *vmx = to_vmx(vcpu);
8914 u64 tscl;
8915 u32 delta_tsc;
8916
8917 if (vmx->hv_deadline_tsc == -1)
8918 return;
8919
8920 tscl = rdtsc();
8921 if (vmx->hv_deadline_tsc > tscl)
8922 /* sure to be 32 bit only because checked on set_hv_timer */
8923 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8924 cpu_preemption_timer_multi);
8925 else
8926 delta_tsc = 0;
8927
8928 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8929}
8930
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008931static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008932{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008933 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008934 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008935
8936 /* Record the guest's net vcpu time for enforced NMI injections. */
8937 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8938 vmx->entry_time = ktime_get();
8939
8940 /* Don't enter VMX if guest state is invalid, let the exit handler
8941 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008942 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008943 return;
8944
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008945 if (vmx->ple_window_dirty) {
8946 vmx->ple_window_dirty = false;
8947 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8948 }
8949
Abel Gordon012f83c2013-04-18 14:39:25 +03008950 if (vmx->nested.sync_shadow_vmcs) {
8951 copy_vmcs12_to_shadow(vmx);
8952 vmx->nested.sync_shadow_vmcs = false;
8953 }
8954
Avi Kivity104f2262010-11-18 13:12:52 +02008955 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8956 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8957 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8958 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8959
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008960 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008961 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8962 vmcs_writel(HOST_CR4, cr4);
8963 vmx->host_state.vmcs_host_cr4 = cr4;
8964 }
8965
Avi Kivity104f2262010-11-18 13:12:52 +02008966 /* When single-stepping over STI and MOV SS, we must clear the
8967 * corresponding interruptibility bits in the guest state. Otherwise
8968 * vmentry fails as it then expects bit 14 (BS) in pending debug
8969 * exceptions being set, but that's not correct for the guest debugging
8970 * case. */
8971 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8972 vmx_set_interrupt_shadow(vcpu, 0);
8973
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008974 if (vmx->guest_pkru_valid)
8975 __write_pkru(vmx->guest_pkru);
8976
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008977 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008978 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008979
Yunhong Jiang64672c92016-06-13 14:19:59 -07008980 vmx_arm_hv_timer(vcpu);
8981
Nadav Har'Eld462b812011-05-24 15:26:10 +03008982 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008983 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008984 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008985 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8986 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8987 "push %%" _ASM_CX " \n\t"
8988 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008989 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008990 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008991 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008992 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008993 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008994 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8995 "mov %%cr2, %%" _ASM_DX " \n\t"
8996 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008997 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008998 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008999 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009000 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02009001 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009002 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009003 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
9004 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
9005 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
9006 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
9007 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
9008 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009009#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009010 "mov %c[r8](%0), %%r8 \n\t"
9011 "mov %c[r9](%0), %%r9 \n\t"
9012 "mov %c[r10](%0), %%r10 \n\t"
9013 "mov %c[r11](%0), %%r11 \n\t"
9014 "mov %c[r12](%0), %%r12 \n\t"
9015 "mov %c[r13](%0), %%r13 \n\t"
9016 "mov %c[r14](%0), %%r14 \n\t"
9017 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009018#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009019 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03009020
Avi Kivity6aa8b732006-12-10 02:21:36 -08009021 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03009022 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009023 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009024 "jmp 2f \n\t"
9025 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
9026 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08009027 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009028 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02009029 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009030 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
9031 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
9032 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
9033 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
9034 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
9035 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
9036 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009037#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009038 "mov %%r8, %c[r8](%0) \n\t"
9039 "mov %%r9, %c[r9](%0) \n\t"
9040 "mov %%r10, %c[r10](%0) \n\t"
9041 "mov %%r11, %c[r11](%0) \n\t"
9042 "mov %%r12, %c[r12](%0) \n\t"
9043 "mov %%r13, %c[r13](%0) \n\t"
9044 "mov %%r14, %c[r14](%0) \n\t"
9045 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009046#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009047 "mov %%cr2, %%" _ASM_AX " \n\t"
9048 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03009049
Avi Kivityb188c81f2012-09-16 15:10:58 +03009050 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02009051 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009052 ".pushsection .rodata \n\t"
9053 ".global vmx_return \n\t"
9054 "vmx_return: " _ASM_PTR " 2b \n\t"
9055 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02009056 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03009057 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02009058 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03009059 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009060 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9061 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9062 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9063 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9064 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9065 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9066 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009067#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009068 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9069 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9070 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9071 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9072 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9073 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9074 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9075 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009076#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009077 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9078 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009079 : "cc", "memory"
9080#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03009081 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009082 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009083#else
9084 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009085#endif
9086 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009087
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009088 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9089 if (debugctlmsr)
9090 update_debugctlmsr(debugctlmsr);
9091
Avi Kivityaa67f602012-08-01 16:48:03 +03009092#ifndef CONFIG_X86_64
9093 /*
9094 * The sysexit path does not restore ds/es, so we must set them to
9095 * a reasonable value ourselves.
9096 *
9097 * We can't defer this to vmx_load_host_state() since that function
9098 * may be executed in interrupt context, which saves and restore segments
9099 * around it, nullifying its effect.
9100 */
9101 loadsegment(ds, __USER_DS);
9102 loadsegment(es, __USER_DS);
9103#endif
9104
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009105 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009106 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009107 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009108 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009109 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009110 vcpu->arch.regs_dirty = 0;
9111
Avi Kivity1155f762007-11-22 11:30:47 +02009112 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9113
Nadav Har'Eld462b812011-05-24 15:26:10 +03009114 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02009115
Avi Kivity51aa01d2010-07-20 14:31:20 +03009116 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009117
Gleb Natapove0b890d2013-09-25 12:51:33 +03009118 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009119 * eager fpu is enabled if PKEY is supported and CR4 is switched
9120 * back on host, so it is safe to read guest PKRU from current
9121 * XSAVE.
9122 */
9123 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
9124 vmx->guest_pkru = __read_pkru();
9125 if (vmx->guest_pkru != vmx->host_pkru) {
9126 vmx->guest_pkru_valid = true;
9127 __write_pkru(vmx->host_pkru);
9128 } else
9129 vmx->guest_pkru_valid = false;
9130 }
9131
9132 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009133 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9134 * we did not inject a still-pending event to L1 now because of
9135 * nested_run_pending, we need to re-enable this bit.
9136 */
9137 if (vmx->nested.nested_run_pending)
9138 kvm_make_request(KVM_REQ_EVENT, vcpu);
9139
9140 vmx->nested.nested_run_pending = 0;
9141
Avi Kivity51aa01d2010-07-20 14:31:20 +03009142 vmx_complete_atomic_exit(vmx);
9143 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009144 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009145}
9146
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009147static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
9148{
9149 struct vcpu_vmx *vmx = to_vmx(vcpu);
9150 int cpu;
9151
9152 if (vmx->loaded_vmcs == &vmx->vmcs01)
9153 return;
9154
9155 cpu = get_cpu();
9156 vmx->loaded_vmcs = &vmx->vmcs01;
9157 vmx_vcpu_put(vcpu);
9158 vmx_vcpu_load(vcpu, cpu);
9159 vcpu->cpu = cpu;
9160 put_cpu();
9161}
9162
Jim Mattson2f1fe812016-07-08 15:36:06 -07009163/*
9164 * Ensure that the current vmcs of the logical processor is the
9165 * vmcs01 of the vcpu before calling free_nested().
9166 */
9167static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9168{
9169 struct vcpu_vmx *vmx = to_vmx(vcpu);
9170 int r;
9171
9172 r = vcpu_load(vcpu);
9173 BUG_ON(r);
9174 vmx_load_vmcs01(vcpu);
9175 free_nested(vmx);
9176 vcpu_put(vcpu);
9177}
9178
Avi Kivity6aa8b732006-12-10 02:21:36 -08009179static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9180{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009181 struct vcpu_vmx *vmx = to_vmx(vcpu);
9182
Kai Huang843e4332015-01-28 10:54:28 +08009183 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009184 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009185 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009186 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009187 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009188 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009189 kfree(vmx->guest_msrs);
9190 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009191 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009192}
9193
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009194static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009195{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009196 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009197 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009198 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009199
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009200 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009201 return ERR_PTR(-ENOMEM);
9202
Wanpeng Li991e7a02015-09-16 17:30:05 +08009203 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009204
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009205 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9206 if (err)
9207 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009208
Peter Feiner4e595162016-07-07 14:49:58 -07009209 err = -ENOMEM;
9210
9211 /*
9212 * If PML is turned on, failure on enabling PML just results in failure
9213 * of creating the vcpu, therefore we can simplify PML logic (by
9214 * avoiding dealing with cases, such as enabling PML partially on vcpus
9215 * for the guest, etc.
9216 */
9217 if (enable_pml) {
9218 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9219 if (!vmx->pml_pg)
9220 goto uninit_vcpu;
9221 }
9222
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009223 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009224 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9225 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009226
Peter Feiner4e595162016-07-07 14:49:58 -07009227 if (!vmx->guest_msrs)
9228 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009229
Nadav Har'Eld462b812011-05-24 15:26:10 +03009230 vmx->loaded_vmcs = &vmx->vmcs01;
9231 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009232 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009233 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009234 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009235 if (!vmm_exclusive)
9236 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
9237 loaded_vmcs_init(vmx->loaded_vmcs);
9238 if (!vmm_exclusive)
9239 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009240
Avi Kivity15ad7142007-07-11 18:17:21 +03009241 cpu = get_cpu();
9242 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009243 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009244 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009245 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009246 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009247 if (err)
9248 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009249 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009250 err = alloc_apic_access_page(kvm);
9251 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009252 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009253 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009254
Sheng Yangb927a3c2009-07-21 10:42:48 +08009255 if (enable_ept) {
9256 if (!kvm->arch.ept_identity_map_addr)
9257 kvm->arch.ept_identity_map_addr =
9258 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009259 err = init_rmode_identity_map(kvm);
9260 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009261 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009262 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009263
Wanpeng Li5c614b32015-10-13 09:18:36 -07009264 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009265 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009266 vmx->nested.vpid02 = allocate_vpid();
9267 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009268
Wincy Van705699a2015-02-03 23:58:17 +08009269 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009270 vmx->nested.current_vmptr = -1ull;
9271 vmx->nested.current_vmcs12 = NULL;
9272
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009273 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9274
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009275 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009276
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009277free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009278 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009279 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009280free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009281 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009282free_pml:
9283 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009284uninit_vcpu:
9285 kvm_vcpu_uninit(&vmx->vcpu);
9286free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009287 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009288 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009289 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009290}
9291
Yang, Sheng002c7f72007-07-31 14:23:01 +03009292static void __init vmx_check_processor_compat(void *rtn)
9293{
9294 struct vmcs_config vmcs_conf;
9295
9296 *(int *)rtn = 0;
9297 if (setup_vmcs_config(&vmcs_conf) < 0)
9298 *(int *)rtn = -EIO;
9299 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9300 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9301 smp_processor_id());
9302 *(int *)rtn = -EIO;
9303 }
9304}
9305
Sheng Yang67253af2008-04-25 10:20:22 +08009306static int get_ept_level(void)
9307{
9308 return VMX_EPT_DEFAULT_GAW + 1;
9309}
9310
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009311static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009312{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009313 u8 cache;
9314 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009315
Sheng Yang522c68c2009-04-27 20:35:43 +08009316 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009317 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009318 * 2. EPT with VT-d:
9319 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009320 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009321 * b. VT-d with snooping control feature: snooping control feature of
9322 * VT-d engine can guarantee the cache correctness. Just set it
9323 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009324 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009325 * consistent with host MTRR
9326 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009327 if (is_mmio) {
9328 cache = MTRR_TYPE_UNCACHABLE;
9329 goto exit;
9330 }
9331
9332 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009333 ipat = VMX_EPT_IPAT_BIT;
9334 cache = MTRR_TYPE_WRBACK;
9335 goto exit;
9336 }
9337
9338 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9339 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009340 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009341 cache = MTRR_TYPE_WRBACK;
9342 else
9343 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009344 goto exit;
9345 }
9346
Xiao Guangrongff536042015-06-15 16:55:22 +08009347 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009348
9349exit:
9350 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009351}
9352
Sheng Yang17cc3932010-01-05 19:02:27 +08009353static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009354{
Sheng Yang878403b2010-01-05 19:02:29 +08009355 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9356 return PT_DIRECTORY_LEVEL;
9357 else
9358 /* For shadow and EPT supported 1GB page */
9359 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009360}
9361
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009362static void vmcs_set_secondary_exec_control(u32 new_ctl)
9363{
9364 /*
9365 * These bits in the secondary execution controls field
9366 * are dynamic, the others are mostly based on the hypervisor
9367 * architecture and the guest's CPUID. Do not touch the
9368 * dynamic bits.
9369 */
9370 u32 mask =
9371 SECONDARY_EXEC_SHADOW_VMCS |
9372 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9373 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9374
9375 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9376
9377 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9378 (new_ctl & ~mask) | (cur_ctl & mask));
9379}
9380
David Matlack8322ebb2016-11-29 18:14:09 -08009381/*
9382 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
9383 * (indicating "allowed-1") if they are supported in the guest's CPUID.
9384 */
9385static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
9386{
9387 struct vcpu_vmx *vmx = to_vmx(vcpu);
9388 struct kvm_cpuid_entry2 *entry;
9389
9390 vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
9391 vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;
9392
9393#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
9394 if (entry && (entry->_reg & (_cpuid_mask))) \
9395 vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask); \
9396} while (0)
9397
9398 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
9399 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
9400 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
9401 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
9402 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
9403 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
9404 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
9405 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
9406 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
9407 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
9408 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
9409 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
9410 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
9411 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
9412 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
9413
9414 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9415 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
9416 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
9417 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
9418 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
9419 /* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
9420 cr4_fixed1_update(bit(11), ecx, bit(2));
9421
9422#undef cr4_fixed1_update
9423}
9424
Sheng Yang0e851882009-12-18 16:48:46 +08009425static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9426{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009427 struct kvm_cpuid_entry2 *best;
9428 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009429 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009430
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009431 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009432 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9433 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009434 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009435
Paolo Bonzini8b972652015-09-15 17:34:42 +02009436 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009437 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009438 vmx->nested.nested_vmx_secondary_ctls_high |=
9439 SECONDARY_EXEC_RDTSCP;
9440 else
9441 vmx->nested.nested_vmx_secondary_ctls_high &=
9442 ~SECONDARY_EXEC_RDTSCP;
9443 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009444 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009445
Mao, Junjiead756a12012-07-02 01:18:48 +00009446 /* Exposing INVPCID only when PCID is exposed */
9447 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9448 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009449 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9450 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009451 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009452
Mao, Junjiead756a12012-07-02 01:18:48 +00009453 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009454 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009455 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009456
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009457 if (cpu_has_secondary_exec_ctrls())
9458 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009459
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009460 if (nested_vmx_allowed(vcpu))
9461 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9462 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9463 else
9464 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9465 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08009466
9467 if (nested_vmx_allowed(vcpu))
9468 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08009469}
9470
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009471static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9472{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009473 if (func == 1 && nested)
9474 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009475}
9476
Yang Zhang25d92082013-08-06 12:00:32 +03009477static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9478 struct x86_exception *fault)
9479{
Jan Kiszka533558b2014-01-04 18:47:20 +01009480 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9481 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009482
9483 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009484 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009485 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009486 exit_reason = EXIT_REASON_EPT_VIOLATION;
9487 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009488 vmcs12->guest_physical_address = fault->address;
9489}
9490
Nadav Har'El155a97a2013-08-05 11:07:16 +03009491/* Callbacks for nested_ept_init_mmu_context: */
9492
9493static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9494{
9495 /* return the page table to be shadowed - in our case, EPT12 */
9496 return get_vmcs12(vcpu)->ept_pointer;
9497}
9498
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009499static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009500{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009501 WARN_ON(mmu_is_nested(vcpu));
9502 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009503 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9504 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009505 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9506 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9507 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9508
9509 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009510}
9511
9512static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9513{
9514 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9515}
9516
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009517static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9518 u16 error_code)
9519{
9520 bool inequality, bit;
9521
9522 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9523 inequality =
9524 (error_code & vmcs12->page_fault_error_code_mask) !=
9525 vmcs12->page_fault_error_code_match;
9526 return inequality ^ bit;
9527}
9528
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009529static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9530 struct x86_exception *fault)
9531{
9532 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9533
9534 WARN_ON(!is_guest_mode(vcpu));
9535
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009536 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009537 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9538 vmcs_read32(VM_EXIT_INTR_INFO),
9539 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009540 else
9541 kvm_inject_page_fault(vcpu, fault);
9542}
9543
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009544static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9545 struct vmcs12 *vmcs12);
9546
9547static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009548 struct vmcs12 *vmcs12)
9549{
9550 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009551 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009552
9553 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009554 /*
9555 * Translate L1 physical address to host physical
9556 * address for vmcs02. Keep the page pinned, so this
9557 * physical address remains valid. We keep a reference
9558 * to it so we can release it later.
9559 */
9560 if (vmx->nested.apic_access_page) /* shouldn't happen */
9561 nested_release_page(vmx->nested.apic_access_page);
9562 vmx->nested.apic_access_page =
9563 nested_get_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009564 /*
9565 * If translation failed, no matter: This feature asks
9566 * to exit when accessing the given address, and if it
9567 * can never be accessed, this feature won't do
9568 * anything anyway.
9569 */
9570 if (vmx->nested.apic_access_page) {
9571 hpa = page_to_phys(vmx->nested.apic_access_page);
9572 vmcs_write64(APIC_ACCESS_ADDR, hpa);
9573 } else {
9574 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
9575 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9576 }
9577 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
9578 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9579 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
9580 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9581 kvm_vcpu_reload_apic_access_page(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009582 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009583
9584 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009585 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9586 nested_release_page(vmx->nested.virtual_apic_page);
9587 vmx->nested.virtual_apic_page =
9588 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9589
9590 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009591 * If translation failed, VM entry will fail because
9592 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
9593 * Failing the vm entry is _not_ what the processor
9594 * does but it's basically the only possibility we
9595 * have. We could still enter the guest if CR8 load
9596 * exits are enabled, CR8 store exits are enabled, and
9597 * virtualize APIC access is disabled; in this case
9598 * the processor would never use the TPR shadow and we
9599 * could simply clear the bit from the execution
9600 * control. But such a configuration is useless, so
9601 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009602 */
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009603 if (vmx->nested.virtual_apic_page) {
9604 hpa = page_to_phys(vmx->nested.virtual_apic_page);
9605 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
9606 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009607 }
9608
Wincy Van705699a2015-02-03 23:58:17 +08009609 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +08009610 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9611 kunmap(vmx->nested.pi_desc_page);
9612 nested_release_page(vmx->nested.pi_desc_page);
9613 }
9614 vmx->nested.pi_desc_page =
9615 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
Wincy Van705699a2015-02-03 23:58:17 +08009616 vmx->nested.pi_desc =
9617 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9618 if (!vmx->nested.pi_desc) {
9619 nested_release_page_clean(vmx->nested.pi_desc_page);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009620 return;
Wincy Van705699a2015-02-03 23:58:17 +08009621 }
9622 vmx->nested.pi_desc =
9623 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9624 (unsigned long)(vmcs12->posted_intr_desc_addr &
9625 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009626 vmcs_write64(POSTED_INTR_DESC_ADDR,
9627 page_to_phys(vmx->nested.pi_desc_page) +
9628 (unsigned long)(vmcs12->posted_intr_desc_addr &
9629 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +08009630 }
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009631 if (cpu_has_vmx_msr_bitmap() &&
9632 nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS) &&
9633 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9634 ;
9635 else
9636 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
9637 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009638}
9639
Jan Kiszkaf4124502014-03-07 20:03:13 +01009640static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9641{
9642 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9643 struct vcpu_vmx *vmx = to_vmx(vcpu);
9644
9645 if (vcpu->arch.virtual_tsc_khz == 0)
9646 return;
9647
9648 /* Make sure short timeouts reliably trigger an immediate vmexit.
9649 * hrtimer_start does not guarantee this. */
9650 if (preemption_timeout <= 1) {
9651 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9652 return;
9653 }
9654
9655 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9656 preemption_timeout *= 1000000;
9657 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9658 hrtimer_start(&vmx->nested.preemption_timer,
9659 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9660}
9661
Wincy Van3af18d92015-02-03 23:49:31 +08009662static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9663 struct vmcs12 *vmcs12)
9664{
9665 int maxphyaddr;
9666 u64 addr;
9667
9668 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9669 return 0;
9670
9671 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9672 WARN_ON(1);
9673 return -EINVAL;
9674 }
9675 maxphyaddr = cpuid_maxphyaddr(vcpu);
9676
9677 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9678 ((addr + PAGE_SIZE) >> maxphyaddr))
9679 return -EINVAL;
9680
9681 return 0;
9682}
9683
9684/*
9685 * Merge L0's and L1's MSR bitmap, return false to indicate that
9686 * we do not use the hardware.
9687 */
9688static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9689 struct vmcs12 *vmcs12)
9690{
Wincy Van82f0dd42015-02-03 23:57:18 +08009691 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009692 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009693 unsigned long *msr_bitmap_l1;
9694 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009695
Radim Krčmářd048c092016-08-08 20:16:22 +02009696 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009697 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9698 return false;
9699
9700 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
Radim Krčmář05d8d342017-03-07 17:51:49 +01009701 if (!page)
Wincy Vanf2b93282015-02-03 23:56:03 +08009702 return false;
Radim Krčmářd048c092016-08-08 20:16:22 +02009703 msr_bitmap_l1 = (unsigned long *)kmap(page);
Wincy Vanf2b93282015-02-03 23:56:03 +08009704
Radim Krčmářd048c092016-08-08 20:16:22 +02009705 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9706
Wincy Vanf2b93282015-02-03 23:56:03 +08009707 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009708 if (nested_cpu_has_apic_reg_virt(vmcs12))
9709 for (msr = 0x800; msr <= 0x8ff; msr++)
9710 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009711 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009712 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009713
9714 nested_vmx_disable_intercept_for_msr(
9715 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009716 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9717 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009718
Wincy Van608406e2015-02-03 23:57:51 +08009719 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009720 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009721 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009722 APIC_BASE_MSR + (APIC_EOI >> 4),
9723 MSR_TYPE_W);
9724 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009725 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009726 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9727 MSR_TYPE_W);
9728 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009729 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009730 kunmap(page);
9731 nested_release_page_clean(page);
9732
9733 return true;
9734}
9735
9736static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9737 struct vmcs12 *vmcs12)
9738{
Wincy Van82f0dd42015-02-03 23:57:18 +08009739 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009740 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009741 !nested_cpu_has_vid(vmcs12) &&
9742 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009743 return 0;
9744
9745 /*
9746 * If virtualize x2apic mode is enabled,
9747 * virtualize apic access must be disabled.
9748 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009749 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9750 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009751 return -EINVAL;
9752
Wincy Van608406e2015-02-03 23:57:51 +08009753 /*
9754 * If virtual interrupt delivery is enabled,
9755 * we must exit on external interrupts.
9756 */
9757 if (nested_cpu_has_vid(vmcs12) &&
9758 !nested_exit_on_intr(vcpu))
9759 return -EINVAL;
9760
Wincy Van705699a2015-02-03 23:58:17 +08009761 /*
9762 * bits 15:8 should be zero in posted_intr_nv,
9763 * the descriptor address has been already checked
9764 * in nested_get_vmcs12_pages.
9765 */
9766 if (nested_cpu_has_posted_intr(vmcs12) &&
9767 (!nested_cpu_has_vid(vmcs12) ||
9768 !nested_exit_intr_ack_set(vcpu) ||
9769 vmcs12->posted_intr_nv & 0xff00))
9770 return -EINVAL;
9771
Wincy Vanf2b93282015-02-03 23:56:03 +08009772 /* tpr shadow is needed by all apicv features. */
9773 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9774 return -EINVAL;
9775
9776 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009777}
9778
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009779static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9780 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009781 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009782{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009783 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009784 u64 count, addr;
9785
9786 if (vmcs12_read_any(vcpu, count_field, &count) ||
9787 vmcs12_read_any(vcpu, addr_field, &addr)) {
9788 WARN_ON(1);
9789 return -EINVAL;
9790 }
9791 if (count == 0)
9792 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009793 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009794 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9795 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009796 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009797 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9798 addr_field, maxphyaddr, count, addr);
9799 return -EINVAL;
9800 }
9801 return 0;
9802}
9803
9804static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9805 struct vmcs12 *vmcs12)
9806{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009807 if (vmcs12->vm_exit_msr_load_count == 0 &&
9808 vmcs12->vm_exit_msr_store_count == 0 &&
9809 vmcs12->vm_entry_msr_load_count == 0)
9810 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009811 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009812 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009813 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009814 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009815 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009816 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009817 return -EINVAL;
9818 return 0;
9819}
9820
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009821static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9822 struct vmx_msr_entry *e)
9823{
9824 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009825 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009826 return -EINVAL;
9827 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9828 e->index == MSR_IA32_UCODE_REV)
9829 return -EINVAL;
9830 if (e->reserved != 0)
9831 return -EINVAL;
9832 return 0;
9833}
9834
9835static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9836 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009837{
9838 if (e->index == MSR_FS_BASE ||
9839 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009840 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9841 nested_vmx_msr_check_common(vcpu, e))
9842 return -EINVAL;
9843 return 0;
9844}
9845
9846static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9847 struct vmx_msr_entry *e)
9848{
9849 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9850 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009851 return -EINVAL;
9852 return 0;
9853}
9854
9855/*
9856 * Load guest's/host's msr at nested entry/exit.
9857 * return 0 for success, entry index for failure.
9858 */
9859static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9860{
9861 u32 i;
9862 struct vmx_msr_entry e;
9863 struct msr_data msr;
9864
9865 msr.host_initiated = false;
9866 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009867 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9868 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009869 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009870 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9871 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009872 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009873 }
9874 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009875 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009876 "%s check failed (%u, 0x%x, 0x%x)\n",
9877 __func__, i, e.index, e.reserved);
9878 goto fail;
9879 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009880 msr.index = e.index;
9881 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009882 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009883 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009884 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9885 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009886 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009887 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009888 }
9889 return 0;
9890fail:
9891 return i + 1;
9892}
9893
9894static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9895{
9896 u32 i;
9897 struct vmx_msr_entry e;
9898
9899 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009900 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009901 if (kvm_vcpu_read_guest(vcpu,
9902 gpa + i * sizeof(e),
9903 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009904 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009905 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9906 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009907 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009908 }
9909 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009910 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009911 "%s check failed (%u, 0x%x, 0x%x)\n",
9912 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009913 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009914 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009915 msr_info.host_initiated = false;
9916 msr_info.index = e.index;
9917 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009918 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009919 "%s cannot read MSR (%u, 0x%x)\n",
9920 __func__, i, e.index);
9921 return -EINVAL;
9922 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009923 if (kvm_vcpu_write_guest(vcpu,
9924 gpa + i * sizeof(e) +
9925 offsetof(struct vmx_msr_entry, value),
9926 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009927 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009928 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009929 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009930 return -EINVAL;
9931 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009932 }
9933 return 0;
9934}
9935
Ladi Prosek1dc35da2016-11-30 16:03:11 +01009936static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
9937{
9938 unsigned long invalid_mask;
9939
9940 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
9941 return (val & invalid_mask) == 0;
9942}
9943
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009944/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009945 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
9946 * emulating VM entry into a guest with EPT enabled.
9947 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
9948 * is assigned to entry_failure_code on failure.
9949 */
9950static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -08009951 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009952{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009953 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +01009954 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009955 *entry_failure_code = ENTRY_FAIL_DEFAULT;
9956 return 1;
9957 }
9958
9959 /*
9960 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
9961 * must not be dereferenced.
9962 */
9963 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
9964 !nested_ept) {
9965 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
9966 *entry_failure_code = ENTRY_FAIL_PDPTE;
9967 return 1;
9968 }
9969 }
9970
9971 vcpu->arch.cr3 = cr3;
9972 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
9973 }
9974
9975 kvm_mmu_reset_context(vcpu);
9976 return 0;
9977}
9978
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009979/*
9980 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9981 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009982 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009983 * guest in a way that will both be appropriate to L1's requests, and our
9984 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9985 * function also has additional necessary side-effects, like setting various
9986 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +01009987 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
9988 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009989 */
Ladi Prosekee146c12016-11-30 16:03:09 +01009990static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
Jim Mattsonca0bde22016-11-30 12:03:46 -08009991 bool from_vmentry, u32 *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009992{
9993 struct vcpu_vmx *vmx = to_vmx(vcpu);
9994 u32 exec_control;
Ladi Prosek7ca29de2016-11-30 16:03:08 +01009995 bool nested_ept_enabled = false;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009996
9997 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9998 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9999 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
10000 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
10001 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
10002 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
10003 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
10004 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
10005 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
10006 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
10007 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
10008 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
10009 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
10010 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
10011 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
10012 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
10013 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
10014 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
10015 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
10016 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
10017 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
10018 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
10019 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
10020 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
10021 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
10022 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
10023 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
10024 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
10025 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
10026 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
10027 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
10028 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
10029 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
10030 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
10031 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
10032 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
10033
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010034 if (from_vmentry &&
10035 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
Jan Kiszka2996fca2014-06-16 13:59:43 +020010036 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
10037 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
10038 } else {
10039 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
10040 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
10041 }
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010042 if (from_vmentry) {
10043 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
10044 vmcs12->vm_entry_intr_info_field);
10045 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
10046 vmcs12->vm_entry_exception_error_code);
10047 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
10048 vmcs12->vm_entry_instruction_len);
10049 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
10050 vmcs12->guest_interruptibility_info);
10051 } else {
10052 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
10053 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010054 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +030010055 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010056 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10057 vmcs12->guest_pending_dbg_exceptions);
10058 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10059 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10060
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010061 if (nested_cpu_has_xsaves(vmcs12))
10062 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010063 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10064
Jan Kiszkaf4124502014-03-07 20:03:13 +010010065 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080010066
Paolo Bonzini93140062016-07-06 13:23:51 +020010067 /* Preemption timer setting is only taken from vmcs01. */
10068 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10069 exec_control |= vmcs_config.pin_based_exec_ctrl;
10070 if (vmx->hv_deadline_tsc == -1)
10071 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10072
10073 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080010074 if (nested_cpu_has_posted_intr(vmcs12)) {
10075 /*
10076 * Note that we use L0's vector here and in
10077 * vmx_deliver_nested_posted_interrupt.
10078 */
10079 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
10080 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +080010081 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010082 } else {
Wincy Van705699a2015-02-03 23:58:17 +080010083 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010084 }
Wincy Van705699a2015-02-03 23:58:17 +080010085
Jan Kiszkaf4124502014-03-07 20:03:13 +010010086 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010087
Jan Kiszkaf4124502014-03-07 20:03:13 +010010088 vmx->nested.preemption_timer_expired = false;
10089 if (nested_cpu_has_preemption_timer(vmcs12))
10090 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010010091
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010092 /*
10093 * Whether page-faults are trapped is determined by a combination of
10094 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10095 * If enable_ept, L0 doesn't care about page faults and we should
10096 * set all of these to L1's desires. However, if !enable_ept, L0 does
10097 * care about (at least some) page faults, and because it is not easy
10098 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10099 * to exit on each and every L2 page fault. This is done by setting
10100 * MASK=MATCH=0 and (see below) EB.PF=1.
10101 * Note that below we don't need special code to set EB.PF beyond the
10102 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10103 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10104 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
10105 *
10106 * A problem with this approach (when !enable_ept) is that L1 may be
10107 * injected with more page faults than it asked for. This could have
10108 * caused problems, but in practice existing hypervisors don't care.
10109 * To fix this, we will need to emulate the PFEC checking (on the L1
10110 * page tables), using walk_addr(), when injecting PFs to L1.
10111 */
10112 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10113 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10114 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10115 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10116
10117 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +010010118 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +080010119
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010120 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010121 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010010122 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010123 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -070010124 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010125 if (nested_cpu_has(vmcs12,
10126 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
10127 exec_control |= vmcs12->secondary_vm_exec_control;
10128
Wincy Van608406e2015-02-03 23:57:51 +080010129 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
10130 vmcs_write64(EOI_EXIT_BITMAP0,
10131 vmcs12->eoi_exit_bitmap0);
10132 vmcs_write64(EOI_EXIT_BITMAP1,
10133 vmcs12->eoi_exit_bitmap1);
10134 vmcs_write64(EOI_EXIT_BITMAP2,
10135 vmcs12->eoi_exit_bitmap2);
10136 vmcs_write64(EOI_EXIT_BITMAP3,
10137 vmcs12->eoi_exit_bitmap3);
10138 vmcs_write16(GUEST_INTR_STATUS,
10139 vmcs12->guest_intr_status);
10140 }
10141
Ladi Prosek7ca29de2016-11-30 16:03:08 +010010142 nested_ept_enabled = (exec_control & SECONDARY_EXEC_ENABLE_EPT) != 0;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010143
10144 /*
10145 * Write an illegal value to APIC_ACCESS_ADDR. Later,
10146 * nested_get_vmcs12_pages will either fix it up or
10147 * remove the VM execution control.
10148 */
10149 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
10150 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
10151
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010152 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10153 }
10154
10155
10156 /*
10157 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10158 * Some constant fields are set here by vmx_set_constant_host_state().
10159 * Other fields are different per CPU, and will be set later when
10160 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10161 */
Yang Zhanga547c6d2013-04-11 19:25:10 +080010162 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010163
10164 /*
Jim Mattson83bafef2016-10-04 10:48:38 -070010165 * Set the MSR load/store lists to match L0's settings.
10166 */
10167 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10168 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10169 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10170 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10171 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10172
10173 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010174 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10175 * entry, but only if the current (host) sp changed from the value
10176 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10177 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10178 * here we just force the write to happen on entry.
10179 */
10180 vmx->host_rsp = 0;
10181
10182 exec_control = vmx_exec_control(vmx); /* L0's desires */
10183 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10184 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10185 exec_control &= ~CPU_BASED_TPR_SHADOW;
10186 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010187
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010188 /*
10189 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
10190 * nested_get_vmcs12_pages can't fix it up, the illegal value
10191 * will result in a VM entry failure.
10192 */
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010193 if (exec_control & CPU_BASED_TPR_SHADOW) {
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010194 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010195 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
10196 }
10197
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010198 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010199 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010200 * Rather, exit every time.
10201 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010202 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10203 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10204
10205 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10206
10207 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10208 * bitwise-or of what L1 wants to trap for L2, and what we want to
10209 * trap. Note that CR0.TS also needs updating - we do this later.
10210 */
10211 update_exception_bitmap(vcpu);
10212 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10213 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10214
Nadav Har'El8049d652013-08-05 11:07:06 +030010215 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10216 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10217 * bits are further modified by vmx_set_efer() below.
10218 */
Jan Kiszkaf4124502014-03-07 20:03:13 +010010219 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010220
10221 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10222 * emulated by vmx_set_efer(), below.
10223 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010224 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010225 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10226 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010227 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10228
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010229 if (from_vmentry &&
10230 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010231 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010232 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010233 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010234 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010235 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010236
10237 set_cr4_guest_host_mask(vmx);
10238
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010239 if (from_vmentry &&
10240 vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010241 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10242
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010243 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10244 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010245 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010246 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010247 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010248 if (kvm_has_tsc_control)
10249 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010250
10251 if (enable_vpid) {
10252 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010253 * There is no direct mapping between vpid02 and vpid12, the
10254 * vpid02 is per-vCPU for L0 and reused while the value of
10255 * vpid12 is changed w/ one invvpid during nested vmentry.
10256 * The vpid12 is allocated by L1 for L2, so it will not
10257 * influence global bitmap(for vpid01 and vpid02 allocation)
10258 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010259 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010260 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10261 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10262 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10263 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10264 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10265 }
10266 } else {
10267 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10268 vmx_flush_tlb(vcpu);
10269 }
10270
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010271 }
10272
Nadav Har'El155a97a2013-08-05 11:07:16 +030010273 if (nested_cpu_has_ept(vmcs12)) {
10274 kvm_mmu_unload(vcpu);
10275 nested_ept_init_mmu_context(vcpu);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070010276 } else if (nested_cpu_has2(vmcs12,
10277 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
10278 vmx_flush_tlb_ept_only(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010279 }
10280
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010281 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010282 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
10283 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010284 * The CR0_READ_SHADOW is what L2 should have expected to read given
10285 * the specifications by L1; It's not enough to take
10286 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10287 * have more bits than L1 expected.
10288 */
10289 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10290 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10291
10292 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10293 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10294
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010295 if (from_vmentry &&
10296 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
David Matlack5a6a9742016-11-29 18:14:10 -080010297 vcpu->arch.efer = vmcs12->guest_ia32_efer;
10298 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
10299 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10300 else
10301 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10302 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10303 vmx_set_efer(vcpu, vcpu->arch.efer);
10304
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010305 /* Shadow page tables on either EPT or shadow page tables. */
10306 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_ept_enabled,
10307 entry_failure_code))
10308 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010010309
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010310 if (!enable_ept)
10311 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10312
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010313 /*
10314 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10315 */
10316 if (enable_ept) {
10317 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10318 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10319 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10320 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10321 }
10322
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010323 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10324 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010010325 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010326}
10327
Jim Mattsonca0bde22016-11-30 12:03:46 -080010328static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10329{
10330 struct vcpu_vmx *vmx = to_vmx(vcpu);
10331
10332 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10333 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
10334 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10335
10336 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
10337 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10338
10339 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
10340 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10341
10342 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
10343 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10344
10345 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
10346 vmx->nested.nested_vmx_procbased_ctls_low,
10347 vmx->nested.nested_vmx_procbased_ctls_high) ||
10348 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
10349 vmx->nested.nested_vmx_secondary_ctls_low,
10350 vmx->nested.nested_vmx_secondary_ctls_high) ||
10351 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
10352 vmx->nested.nested_vmx_pinbased_ctls_low,
10353 vmx->nested.nested_vmx_pinbased_ctls_high) ||
10354 !vmx_control_verify(vmcs12->vm_exit_controls,
10355 vmx->nested.nested_vmx_exit_ctls_low,
10356 vmx->nested.nested_vmx_exit_ctls_high) ||
10357 !vmx_control_verify(vmcs12->vm_entry_controls,
10358 vmx->nested.nested_vmx_entry_ctls_low,
10359 vmx->nested.nested_vmx_entry_ctls_high))
10360 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10361
10362 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
10363 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
10364 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
10365 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
10366
10367 return 0;
10368}
10369
10370static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10371 u32 *exit_qual)
10372{
10373 bool ia32e;
10374
10375 *exit_qual = ENTRY_FAIL_DEFAULT;
10376
10377 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10378 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
10379 return 1;
10380
10381 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
10382 vmcs12->vmcs_link_pointer != -1ull) {
10383 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
10384 return 1;
10385 }
10386
10387 /*
10388 * If the load IA32_EFER VM-entry control is 1, the following checks
10389 * are performed on the field for the IA32_EFER MSR:
10390 * - Bits reserved in the IA32_EFER MSR must be 0.
10391 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10392 * the IA-32e mode guest VM-exit control. It must also be identical
10393 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10394 * CR0.PG) is 1.
10395 */
10396 if (to_vmx(vcpu)->nested.nested_run_pending &&
10397 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
10398 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10399 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10400 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10401 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10402 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
10403 return 1;
10404 }
10405
10406 /*
10407 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10408 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10409 * the values of the LMA and LME bits in the field must each be that of
10410 * the host address-space size VM-exit control.
10411 */
10412 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10413 ia32e = (vmcs12->vm_exit_controls &
10414 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10415 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10416 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10417 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
10418 return 1;
10419 }
10420
10421 return 0;
10422}
10423
Jim Mattson858e25c2016-11-30 12:03:47 -080010424static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu, bool from_vmentry)
10425{
10426 struct vcpu_vmx *vmx = to_vmx(vcpu);
10427 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10428 struct loaded_vmcs *vmcs02;
10429 int cpu;
10430 u32 msr_entry_idx;
10431 u32 exit_qual;
10432
10433 vmcs02 = nested_get_current_vmcs02(vmx);
10434 if (!vmcs02)
10435 return -ENOMEM;
10436
10437 enter_guest_mode(vcpu);
10438
10439 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10440 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10441
10442 cpu = get_cpu();
10443 vmx->loaded_vmcs = vmcs02;
10444 vmx_vcpu_put(vcpu);
10445 vmx_vcpu_load(vcpu, cpu);
10446 vcpu->cpu = cpu;
10447 put_cpu();
10448
10449 vmx_segment_cache_clear(vmx);
10450
10451 if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &exit_qual)) {
10452 leave_guest_mode(vcpu);
10453 vmx_load_vmcs01(vcpu);
10454 nested_vmx_entry_failure(vcpu, vmcs12,
10455 EXIT_REASON_INVALID_STATE, exit_qual);
10456 return 1;
10457 }
10458
10459 nested_get_vmcs12_pages(vcpu, vmcs12);
10460
10461 msr_entry_idx = nested_vmx_load_msr(vcpu,
10462 vmcs12->vm_entry_msr_load_addr,
10463 vmcs12->vm_entry_msr_load_count);
10464 if (msr_entry_idx) {
10465 leave_guest_mode(vcpu);
10466 vmx_load_vmcs01(vcpu);
10467 nested_vmx_entry_failure(vcpu, vmcs12,
10468 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10469 return 1;
10470 }
10471
10472 vmcs12->launch_state = 1;
10473
10474 /*
10475 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10476 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10477 * returned as far as L1 is concerned. It will only return (and set
10478 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10479 */
10480 return 0;
10481}
10482
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010483/*
10484 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10485 * for running an L2 nested guest.
10486 */
10487static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10488{
10489 struct vmcs12 *vmcs12;
10490 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080010491 u32 exit_qual;
10492 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010493
Kyle Hueyeb277562016-11-29 12:40:39 -080010494 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010495 return 1;
10496
Kyle Hueyeb277562016-11-29 12:40:39 -080010497 if (!nested_vmx_check_vmcs12(vcpu))
10498 goto out;
10499
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010500 vmcs12 = get_vmcs12(vcpu);
10501
Abel Gordon012f83c2013-04-18 14:39:25 +030010502 if (enable_shadow_vmcs)
10503 copy_shadow_to_vmcs12(vmx);
10504
Nadav Har'El7c177932011-05-25 23:12:04 +030010505 /*
10506 * The nested entry process starts with enforcing various prerequisites
10507 * on vmcs12 as required by the Intel SDM, and act appropriately when
10508 * they fail: As the SDM explains, some conditions should cause the
10509 * instruction to fail, while others will cause the instruction to seem
10510 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10511 * To speed up the normal (success) code path, we should avoid checking
10512 * for misconfigurations which will anyway be caught by the processor
10513 * when using the merged vmcs02.
10514 */
10515 if (vmcs12->launch_state == launch) {
10516 nested_vmx_failValid(vcpu,
10517 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10518 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080010519 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010520 }
10521
Jim Mattsonca0bde22016-11-30 12:03:46 -080010522 ret = check_vmentry_prereqs(vcpu, vmcs12);
10523 if (ret) {
10524 nested_vmx_failValid(vcpu, ret);
Kyle Hueyeb277562016-11-29 12:40:39 -080010525 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010526 }
10527
Nadav Har'El7c177932011-05-25 23:12:04 +030010528 /*
Jim Mattsonca0bde22016-11-30 12:03:46 -080010529 * After this point, the trap flag no longer triggers a singlestep trap
10530 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
10531 * This is not 100% correct; for performance reasons, we delegate most
10532 * of the checks on host state to the processor. If those fail,
10533 * the singlestep trap is missed.
Jan Kiszka384bb782013-04-20 10:52:36 +020010534 */
Jim Mattsonca0bde22016-11-30 12:03:46 -080010535 skip_emulated_instruction(vcpu);
Jan Kiszka384bb782013-04-20 10:52:36 +020010536
Jim Mattsonca0bde22016-11-30 12:03:46 -080010537 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
10538 if (ret) {
10539 nested_vmx_entry_failure(vcpu, vmcs12,
10540 EXIT_REASON_INVALID_STATE, exit_qual);
10541 return 1;
Jan Kiszka384bb782013-04-20 10:52:36 +020010542 }
10543
10544 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010545 * We're finally done with prerequisite checking, and can start with
10546 * the nested entry.
10547 */
10548
Jim Mattson858e25c2016-11-30 12:03:47 -080010549 ret = enter_vmx_non_root_mode(vcpu, true);
10550 if (ret)
10551 return ret;
Wincy Vanff651cb2014-12-11 08:52:58 +030010552
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010553 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010554 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010555
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010556 vmx->nested.nested_run_pending = 1;
10557
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010558 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080010559
10560out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080010561 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010562}
10563
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010564/*
10565 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10566 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10567 * This function returns the new value we should put in vmcs12.guest_cr0.
10568 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10569 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10570 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10571 * didn't trap the bit, because if L1 did, so would L0).
10572 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10573 * been modified by L2, and L1 knows it. So just leave the old value of
10574 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10575 * isn't relevant, because if L0 traps this bit it can set it to anything.
10576 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10577 * changed these bits, and therefore they need to be updated, but L0
10578 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10579 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10580 */
10581static inline unsigned long
10582vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10583{
10584 return
10585 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10586 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10587 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10588 vcpu->arch.cr0_guest_owned_bits));
10589}
10590
10591static inline unsigned long
10592vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10593{
10594 return
10595 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10596 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10597 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10598 vcpu->arch.cr4_guest_owned_bits));
10599}
10600
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010601static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10602 struct vmcs12 *vmcs12)
10603{
10604 u32 idt_vectoring;
10605 unsigned int nr;
10606
Gleb Natapov851eb6672013-09-25 12:51:34 +030010607 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010608 nr = vcpu->arch.exception.nr;
10609 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10610
10611 if (kvm_exception_is_soft(nr)) {
10612 vmcs12->vm_exit_instruction_len =
10613 vcpu->arch.event_exit_inst_len;
10614 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10615 } else
10616 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10617
10618 if (vcpu->arch.exception.has_error_code) {
10619 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10620 vmcs12->idt_vectoring_error_code =
10621 vcpu->arch.exception.error_code;
10622 }
10623
10624 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010625 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010626 vmcs12->idt_vectoring_info_field =
10627 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10628 } else if (vcpu->arch.interrupt.pending) {
10629 nr = vcpu->arch.interrupt.nr;
10630 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10631
10632 if (vcpu->arch.interrupt.soft) {
10633 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10634 vmcs12->vm_entry_instruction_len =
10635 vcpu->arch.event_exit_inst_len;
10636 } else
10637 idt_vectoring |= INTR_TYPE_EXT_INTR;
10638
10639 vmcs12->idt_vectoring_info_field = idt_vectoring;
10640 }
10641}
10642
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010643static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10644{
10645 struct vcpu_vmx *vmx = to_vmx(vcpu);
10646
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010647 if (vcpu->arch.exception.pending ||
10648 vcpu->arch.nmi_injected ||
10649 vcpu->arch.interrupt.pending)
10650 return -EBUSY;
10651
Jan Kiszkaf4124502014-03-07 20:03:13 +010010652 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10653 vmx->nested.preemption_timer_expired) {
10654 if (vmx->nested.nested_run_pending)
10655 return -EBUSY;
10656 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10657 return 0;
10658 }
10659
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010660 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010661 if (vmx->nested.nested_run_pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010662 return -EBUSY;
10663 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10664 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10665 INTR_INFO_VALID_MASK, 0);
10666 /*
10667 * The NMI-triggered VM exit counts as injection:
10668 * clear this one and block further NMIs.
10669 */
10670 vcpu->arch.nmi_pending = 0;
10671 vmx_set_nmi_mask(vcpu, true);
10672 return 0;
10673 }
10674
10675 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10676 nested_exit_on_intr(vcpu)) {
10677 if (vmx->nested.nested_run_pending)
10678 return -EBUSY;
10679 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010680 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010681 }
10682
David Hildenbrand6342c502017-01-25 11:58:58 +010010683 vmx_complete_nested_posted_interrupt(vcpu);
10684 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010685}
10686
Jan Kiszkaf4124502014-03-07 20:03:13 +010010687static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10688{
10689 ktime_t remaining =
10690 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10691 u64 value;
10692
10693 if (ktime_to_ns(remaining) <= 0)
10694 return 0;
10695
10696 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10697 do_div(value, 1000000);
10698 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10699}
10700
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010701/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010702 * Update the guest state fields of vmcs12 to reflect changes that
10703 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
10704 * VM-entry controls is also updated, since this is really a guest
10705 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010706 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010707static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010708{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010709 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10710 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10711
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010712 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10713 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10714 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10715
10716 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10717 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10718 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10719 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10720 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10721 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10722 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10723 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10724 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10725 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10726 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10727 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10728 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10729 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10730 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10731 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10732 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10733 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10734 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10735 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10736 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10737 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10738 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10739 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10740 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10741 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10742 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10743 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10744 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10745 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10746 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10747 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10748 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10749 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10750 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10751 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10752
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010753 vmcs12->guest_interruptibility_info =
10754 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10755 vmcs12->guest_pending_dbg_exceptions =
10756 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010757 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10758 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10759 else
10760 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010761
Jan Kiszkaf4124502014-03-07 20:03:13 +010010762 if (nested_cpu_has_preemption_timer(vmcs12)) {
10763 if (vmcs12->vm_exit_controls &
10764 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10765 vmcs12->vmx_preemption_timer_value =
10766 vmx_get_preemption_timer_value(vcpu);
10767 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10768 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010769
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010770 /*
10771 * In some cases (usually, nested EPT), L2 is allowed to change its
10772 * own CR3 without exiting. If it has changed it, we must keep it.
10773 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10774 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10775 *
10776 * Additionally, restore L2's PDPTR to vmcs12.
10777 */
10778 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010779 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010780 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10781 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10782 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10783 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10784 }
10785
Jan Dakinevich119a9c02016-09-04 21:22:47 +030010786 if (nested_cpu_has_ept(vmcs12))
10787 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
10788
Wincy Van608406e2015-02-03 23:57:51 +080010789 if (nested_cpu_has_vid(vmcs12))
10790 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10791
Jan Kiszkac18911a2013-03-13 16:06:41 +010010792 vmcs12->vm_entry_controls =
10793 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010794 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010795
Jan Kiszka2996fca2014-06-16 13:59:43 +020010796 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10797 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10798 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10799 }
10800
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010801 /* TODO: These cannot have changed unless we have MSR bitmaps and
10802 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010803 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010804 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010805 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10806 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010807 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10808 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10809 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010810 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010811 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010812 if (nested_cpu_has_xsaves(vmcs12))
10813 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010814}
10815
10816/*
10817 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10818 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10819 * and this function updates it to reflect the changes to the guest state while
10820 * L2 was running (and perhaps made some exits which were handled directly by L0
10821 * without going back to L1), and to reflect the exit reason.
10822 * Note that we do not have to copy here all VMCS fields, just those that
10823 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10824 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10825 * which already writes to vmcs12 directly.
10826 */
10827static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10828 u32 exit_reason, u32 exit_intr_info,
10829 unsigned long exit_qualification)
10830{
10831 /* update guest state fields: */
10832 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010833
10834 /* update exit information fields: */
10835
Jan Kiszka533558b2014-01-04 18:47:20 +010010836 vmcs12->vm_exit_reason = exit_reason;
10837 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010838
Jan Kiszka533558b2014-01-04 18:47:20 +010010839 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010840 if ((vmcs12->vm_exit_intr_info &
10841 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10842 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10843 vmcs12->vm_exit_intr_error_code =
10844 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010845 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010846 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10847 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10848
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010849 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10850 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10851 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010852 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010853
10854 /*
10855 * Transfer the event that L0 or L1 may wanted to inject into
10856 * L2 to IDT_VECTORING_INFO_FIELD.
10857 */
10858 vmcs12_save_pending_event(vcpu, vmcs12);
10859 }
10860
10861 /*
10862 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10863 * preserved above and would only end up incorrectly in L1.
10864 */
10865 vcpu->arch.nmi_injected = false;
10866 kvm_clear_exception_queue(vcpu);
10867 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010868}
10869
10870/*
10871 * A part of what we need to when the nested L2 guest exits and we want to
10872 * run its L1 parent, is to reset L1's guest state to the host state specified
10873 * in vmcs12.
10874 * This function is to be called not only on normal nested exit, but also on
10875 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10876 * Failures During or After Loading Guest State").
10877 * This function should be called when the active VMCS is L1's (vmcs01).
10878 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010879static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10880 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010881{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010882 struct kvm_segment seg;
Jim Mattsonca0bde22016-11-30 12:03:46 -080010883 u32 entry_failure_code;
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010884
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010885 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10886 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010887 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010888 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10889 else
10890 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10891 vmx_set_efer(vcpu, vcpu->arch.efer);
10892
10893 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10894 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010895 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010896 /*
10897 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010898 * actually changed, because vmx_set_cr0 refers to efer set above.
10899 *
10900 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
10901 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010902 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010903 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010904 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010905
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010906 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010907 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10908 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10909
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010910 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010911
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010912 /*
10913 * Only PDPTE load can fail as the value of cr3 was checked on entry and
10914 * couldn't have changed.
10915 */
10916 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
10917 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010918
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010919 if (!enable_ept)
10920 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10921
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010922 if (enable_vpid) {
10923 /*
10924 * Trivially support vpid by letting L2s share their parent
10925 * L1's vpid. TODO: move to a more elaborate solution, giving
10926 * each L2 its own vpid and exposing the vpid feature to L1.
10927 */
10928 vmx_flush_tlb(vcpu);
10929 }
10930
10931
10932 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10933 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10934 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10935 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10936 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010937
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010938 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10939 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10940 vmcs_write64(GUEST_BNDCFGS, 0);
10941
Jan Kiszka44811c02013-08-04 17:17:27 +020010942 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010943 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010944 vcpu->arch.pat = vmcs12->host_ia32_pat;
10945 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010946 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10947 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10948 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010949
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010950 /* Set L1 segment info according to Intel SDM
10951 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10952 seg = (struct kvm_segment) {
10953 .base = 0,
10954 .limit = 0xFFFFFFFF,
10955 .selector = vmcs12->host_cs_selector,
10956 .type = 11,
10957 .present = 1,
10958 .s = 1,
10959 .g = 1
10960 };
10961 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10962 seg.l = 1;
10963 else
10964 seg.db = 1;
10965 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10966 seg = (struct kvm_segment) {
10967 .base = 0,
10968 .limit = 0xFFFFFFFF,
10969 .type = 3,
10970 .present = 1,
10971 .s = 1,
10972 .db = 1,
10973 .g = 1
10974 };
10975 seg.selector = vmcs12->host_ds_selector;
10976 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10977 seg.selector = vmcs12->host_es_selector;
10978 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10979 seg.selector = vmcs12->host_ss_selector;
10980 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10981 seg.selector = vmcs12->host_fs_selector;
10982 seg.base = vmcs12->host_fs_base;
10983 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10984 seg.selector = vmcs12->host_gs_selector;
10985 seg.base = vmcs12->host_gs_base;
10986 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10987 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010988 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010989 .limit = 0x67,
10990 .selector = vmcs12->host_tr_selector,
10991 .type = 11,
10992 .present = 1
10993 };
10994 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10995
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010996 kvm_set_dr(vcpu, 7, 0x400);
10997 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010998
Wincy Van3af18d92015-02-03 23:49:31 +080010999 if (cpu_has_vmx_msr_bitmap())
11000 vmx_set_msr_bitmap(vcpu);
11001
Wincy Vanff651cb2014-12-11 08:52:58 +030011002 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
11003 vmcs12->vm_exit_msr_load_count))
11004 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011005}
11006
11007/*
11008 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
11009 * and modify vmcs12 to make it see what it would expect to see there if
11010 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
11011 */
Jan Kiszka533558b2014-01-04 18:47:20 +010011012static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
11013 u32 exit_intr_info,
11014 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011015{
11016 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011017 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011018 u32 vm_inst_error = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011019
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011020 /* trying to cancel vmlaunch/vmresume is a bug */
11021 WARN_ON_ONCE(vmx->nested.nested_run_pending);
11022
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011023 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010011024 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
11025 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011026
Wincy Vanff651cb2014-12-11 08:52:58 +030011027 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
11028 vmcs12->vm_exit_msr_store_count))
11029 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
11030
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011031 if (unlikely(vmx->fail))
11032 vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);
11033
Wanpeng Lif3380ca2014-08-05 12:42:23 +080011034 vmx_load_vmcs01(vcpu);
11035
Bandan Das77b0f5d2014-04-19 18:17:45 -040011036 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
11037 && nested_exit_intr_ack_set(vcpu)) {
11038 int irq = kvm_cpu_get_interrupt(vcpu);
11039 WARN_ON(irq < 0);
11040 vmcs12->vm_exit_intr_info = irq |
11041 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
11042 }
11043
Jan Kiszka542060e2014-01-04 18:47:21 +010011044 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
11045 vmcs12->exit_qualification,
11046 vmcs12->idt_vectoring_info_field,
11047 vmcs12->vm_exit_intr_info,
11048 vmcs12->vm_exit_intr_error_code,
11049 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011050
Paolo Bonzini8391ce42016-07-07 14:58:33 +020011051 vm_entry_controls_reset_shadow(vmx);
11052 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010011053 vmx_segment_cache_clear(vmx);
11054
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011055 /* if no vmcs02 cache requested, remove the one we used */
11056 if (VMCS02_POOL_SIZE == 0)
11057 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
11058
11059 load_vmcs12_host_state(vcpu, vmcs12);
11060
Paolo Bonzini93140062016-07-06 13:23:51 +020011061 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070011062 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11063 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010011064 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020011065 if (vmx->hv_deadline_tsc == -1)
11066 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11067 PIN_BASED_VMX_PREEMPTION_TIMER);
11068 else
11069 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11070 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070011071 if (kvm_has_tsc_control)
11072 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011073
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011074 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
11075 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
11076 vmx_set_virtual_x2apic_mode(vcpu,
11077 vcpu->arch.apic_base & X2APIC_ENABLE);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070011078 } else if (!nested_cpu_has_ept(vmcs12) &&
11079 nested_cpu_has2(vmcs12,
11080 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
11081 vmx_flush_tlb_ept_only(vcpu);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011082 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011083
11084 /* This is needed for same reason as it was needed in prepare_vmcs02 */
11085 vmx->host_rsp = 0;
11086
11087 /* Unpin physical memory we referred to in vmcs02 */
11088 if (vmx->nested.apic_access_page) {
11089 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011090 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011091 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011092 if (vmx->nested.virtual_apic_page) {
11093 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011094 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011095 }
Wincy Van705699a2015-02-03 23:58:17 +080011096 if (vmx->nested.pi_desc_page) {
11097 kunmap(vmx->nested.pi_desc_page);
11098 nested_release_page(vmx->nested.pi_desc_page);
11099 vmx->nested.pi_desc_page = NULL;
11100 vmx->nested.pi_desc = NULL;
11101 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011102
11103 /*
Tang Chen38b99172014-09-24 15:57:54 +080011104 * We are now running in L2, mmu_notifier will force to reload the
11105 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
11106 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080011107 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080011108
11109 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011110 * Exiting from L2 to L1, we're now back to L1 which thinks it just
11111 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
11112 * success or failure flag accordingly.
11113 */
11114 if (unlikely(vmx->fail)) {
11115 vmx->fail = 0;
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011116 nested_vmx_failValid(vcpu, vm_inst_error);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011117 } else
11118 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011119 if (enable_shadow_vmcs)
11120 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011121
11122 /* in case we halted in L2 */
11123 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011124}
11125
Nadav Har'El7c177932011-05-25 23:12:04 +030011126/*
Jan Kiszka42124922014-01-04 18:47:19 +010011127 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
11128 */
11129static void vmx_leave_nested(struct kvm_vcpu *vcpu)
11130{
Wanpeng Li2f707d92017-03-06 04:03:28 -080011131 if (is_guest_mode(vcpu)) {
11132 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010011133 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080011134 }
Jan Kiszka42124922014-01-04 18:47:19 +010011135 free_nested(to_vmx(vcpu));
11136}
11137
11138/*
Nadav Har'El7c177932011-05-25 23:12:04 +030011139 * L1's failure to enter L2 is a subset of a normal exit, as explained in
11140 * 23.7 "VM-entry failures during or after loading guest state" (this also
11141 * lists the acceptable exit-reason and exit-qualification parameters).
11142 * It should only be called before L2 actually succeeded to run, and when
11143 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
11144 */
11145static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
11146 struct vmcs12 *vmcs12,
11147 u32 reason, unsigned long qualification)
11148{
11149 load_vmcs12_host_state(vcpu, vmcs12);
11150 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
11151 vmcs12->exit_qualification = qualification;
11152 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011153 if (enable_shadow_vmcs)
11154 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030011155}
11156
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011157static int vmx_check_intercept(struct kvm_vcpu *vcpu,
11158 struct x86_instruction_info *info,
11159 enum x86_intercept_stage stage)
11160{
11161 return X86EMUL_CONTINUE;
11162}
11163
Yunhong Jiang64672c92016-06-13 14:19:59 -070011164#ifdef CONFIG_X86_64
11165/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
11166static inline int u64_shl_div_u64(u64 a, unsigned int shift,
11167 u64 divisor, u64 *result)
11168{
11169 u64 low = a << shift, high = a >> (64 - shift);
11170
11171 /* To avoid the overflow on divq */
11172 if (high >= divisor)
11173 return 1;
11174
11175 /* Low hold the result, high hold rem which is discarded */
11176 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
11177 "rm" (divisor), "0" (low), "1" (high));
11178 *result = low;
11179
11180 return 0;
11181}
11182
11183static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
11184{
11185 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020011186 u64 tscl = rdtsc();
11187 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
11188 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011189
11190 /* Convert to host delta tsc if tsc scaling is enabled */
11191 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
11192 u64_shl_div_u64(delta_tsc,
11193 kvm_tsc_scaling_ratio_frac_bits,
11194 vcpu->arch.tsc_scaling_ratio,
11195 &delta_tsc))
11196 return -ERANGE;
11197
11198 /*
11199 * If the delta tsc can't fit in the 32 bit after the multi shift,
11200 * we can't use the preemption timer.
11201 * It's possible that it fits on later vmentries, but checking
11202 * on every vmentry is costly so we just use an hrtimer.
11203 */
11204 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11205 return -ERANGE;
11206
11207 vmx->hv_deadline_tsc = tscl + delta_tsc;
11208 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11209 PIN_BASED_VMX_PREEMPTION_TIMER);
11210 return 0;
11211}
11212
11213static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11214{
11215 struct vcpu_vmx *vmx = to_vmx(vcpu);
11216 vmx->hv_deadline_tsc = -1;
11217 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11218 PIN_BASED_VMX_PREEMPTION_TIMER);
11219}
11220#endif
11221
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011222static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011223{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020011224 if (ple_gap)
11225 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011226}
11227
Kai Huang843e4332015-01-28 10:54:28 +080011228static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11229 struct kvm_memory_slot *slot)
11230{
11231 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11232 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11233}
11234
11235static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11236 struct kvm_memory_slot *slot)
11237{
11238 kvm_mmu_slot_set_dirty(kvm, slot);
11239}
11240
11241static void vmx_flush_log_dirty(struct kvm *kvm)
11242{
11243 kvm_flush_pml_buffers(kvm);
11244}
11245
11246static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11247 struct kvm_memory_slot *memslot,
11248 gfn_t offset, unsigned long mask)
11249{
11250 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11251}
11252
Feng Wuefc64402015-09-18 22:29:51 +080011253/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011254 * This routine does the following things for vCPU which is going
11255 * to be blocked if VT-d PI is enabled.
11256 * - Store the vCPU to the wakeup list, so when interrupts happen
11257 * we can find the right vCPU to wake up.
11258 * - Change the Posted-interrupt descriptor as below:
11259 * 'NDST' <-- vcpu->pre_pcpu
11260 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11261 * - If 'ON' is set during this process, which means at least one
11262 * interrupt is posted for this vCPU, we cannot block it, in
11263 * this case, return 1, otherwise, return 0.
11264 *
11265 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011266static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011267{
11268 unsigned long flags;
11269 unsigned int dest;
11270 struct pi_desc old, new;
11271 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11272
11273 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011274 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11275 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011276 return 0;
11277
11278 vcpu->pre_pcpu = vcpu->cpu;
11279 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11280 vcpu->pre_pcpu), flags);
11281 list_add_tail(&vcpu->blocked_vcpu_list,
11282 &per_cpu(blocked_vcpu_on_cpu,
11283 vcpu->pre_pcpu));
11284 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
11285 vcpu->pre_pcpu), flags);
11286
11287 do {
11288 old.control = new.control = pi_desc->control;
11289
11290 /*
11291 * We should not block the vCPU if
11292 * an interrupt is posted for it.
11293 */
11294 if (pi_test_on(pi_desc) == 1) {
11295 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11296 vcpu->pre_pcpu), flags);
11297 list_del(&vcpu->blocked_vcpu_list);
11298 spin_unlock_irqrestore(
11299 &per_cpu(blocked_vcpu_on_cpu_lock,
11300 vcpu->pre_pcpu), flags);
11301 vcpu->pre_pcpu = -1;
11302
11303 return 1;
11304 }
11305
11306 WARN((pi_desc->sn == 1),
11307 "Warning: SN field of posted-interrupts "
11308 "is set before blocking\n");
11309
11310 /*
11311 * Since vCPU can be preempted during this process,
11312 * vcpu->cpu could be different with pre_pcpu, we
11313 * need to set pre_pcpu as the destination of wakeup
11314 * notification event, then we can find the right vCPU
11315 * to wakeup in wakeup handler if interrupts happen
11316 * when the vCPU is in blocked state.
11317 */
11318 dest = cpu_physical_id(vcpu->pre_pcpu);
11319
11320 if (x2apic_enabled())
11321 new.ndst = dest;
11322 else
11323 new.ndst = (dest << 8) & 0xFF00;
11324
11325 /* set 'NV' to 'wakeup vector' */
11326 new.nv = POSTED_INTR_WAKEUP_VECTOR;
11327 } while (cmpxchg(&pi_desc->control, old.control,
11328 new.control) != old.control);
11329
11330 return 0;
11331}
11332
Yunhong Jiangbc225122016-06-13 14:19:58 -070011333static int vmx_pre_block(struct kvm_vcpu *vcpu)
11334{
11335 if (pi_pre_block(vcpu))
11336 return 1;
11337
Yunhong Jiang64672c92016-06-13 14:19:59 -070011338 if (kvm_lapic_hv_timer_in_use(vcpu))
11339 kvm_lapic_switch_to_sw_timer(vcpu);
11340
Yunhong Jiangbc225122016-06-13 14:19:58 -070011341 return 0;
11342}
11343
11344static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011345{
11346 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11347 struct pi_desc old, new;
11348 unsigned int dest;
11349 unsigned long flags;
11350
11351 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011352 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11353 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011354 return;
11355
11356 do {
11357 old.control = new.control = pi_desc->control;
11358
11359 dest = cpu_physical_id(vcpu->cpu);
11360
11361 if (x2apic_enabled())
11362 new.ndst = dest;
11363 else
11364 new.ndst = (dest << 8) & 0xFF00;
11365
11366 /* Allow posting non-urgent interrupts */
11367 new.sn = 0;
11368
11369 /* set 'NV' to 'notification vector' */
11370 new.nv = POSTED_INTR_VECTOR;
11371 } while (cmpxchg(&pi_desc->control, old.control,
11372 new.control) != old.control);
11373
11374 if(vcpu->pre_pcpu != -1) {
11375 spin_lock_irqsave(
11376 &per_cpu(blocked_vcpu_on_cpu_lock,
11377 vcpu->pre_pcpu), flags);
11378 list_del(&vcpu->blocked_vcpu_list);
11379 spin_unlock_irqrestore(
11380 &per_cpu(blocked_vcpu_on_cpu_lock,
11381 vcpu->pre_pcpu), flags);
11382 vcpu->pre_pcpu = -1;
11383 }
11384}
11385
Yunhong Jiangbc225122016-06-13 14:19:58 -070011386static void vmx_post_block(struct kvm_vcpu *vcpu)
11387{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011388 if (kvm_x86_ops->set_hv_timer)
11389 kvm_lapic_switch_to_hv_timer(vcpu);
11390
Yunhong Jiangbc225122016-06-13 14:19:58 -070011391 pi_post_block(vcpu);
11392}
11393
Feng Wubf9f6ac2015-09-18 22:29:55 +080011394/*
Feng Wuefc64402015-09-18 22:29:51 +080011395 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11396 *
11397 * @kvm: kvm
11398 * @host_irq: host irq of the interrupt
11399 * @guest_irq: gsi of the interrupt
11400 * @set: set or unset PI
11401 * returns 0 on success, < 0 on failure
11402 */
11403static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11404 uint32_t guest_irq, bool set)
11405{
11406 struct kvm_kernel_irq_routing_entry *e;
11407 struct kvm_irq_routing_table *irq_rt;
11408 struct kvm_lapic_irq irq;
11409 struct kvm_vcpu *vcpu;
11410 struct vcpu_data vcpu_info;
11411 int idx, ret = -EINVAL;
11412
11413 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011414 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11415 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011416 return 0;
11417
11418 idx = srcu_read_lock(&kvm->irq_srcu);
11419 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11420 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11421
11422 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11423 if (e->type != KVM_IRQ_ROUTING_MSI)
11424 continue;
11425 /*
11426 * VT-d PI cannot support posting multicast/broadcast
11427 * interrupts to a vCPU, we still use interrupt remapping
11428 * for these kind of interrupts.
11429 *
11430 * For lowest-priority interrupts, we only support
11431 * those with single CPU as the destination, e.g. user
11432 * configures the interrupts via /proc/irq or uses
11433 * irqbalance to make the interrupts single-CPU.
11434 *
11435 * We will support full lowest-priority interrupt later.
11436 */
11437
Radim Krčmář371313132016-07-12 22:09:27 +020011438 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011439 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11440 /*
11441 * Make sure the IRTE is in remapped mode if
11442 * we don't handle it in posted mode.
11443 */
11444 ret = irq_set_vcpu_affinity(host_irq, NULL);
11445 if (ret < 0) {
11446 printk(KERN_INFO
11447 "failed to back to remapped mode, irq: %u\n",
11448 host_irq);
11449 goto out;
11450 }
11451
Feng Wuefc64402015-09-18 22:29:51 +080011452 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011453 }
Feng Wuefc64402015-09-18 22:29:51 +080011454
11455 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11456 vcpu_info.vector = irq.vector;
11457
Feng Wub6ce9782016-01-25 16:53:35 +080011458 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011459 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11460
11461 if (set)
11462 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11463 else {
11464 /* suppress notification event before unposting */
11465 pi_set_sn(vcpu_to_pi_desc(vcpu));
11466 ret = irq_set_vcpu_affinity(host_irq, NULL);
11467 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11468 }
11469
11470 if (ret < 0) {
11471 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11472 __func__);
11473 goto out;
11474 }
11475 }
11476
11477 ret = 0;
11478out:
11479 srcu_read_unlock(&kvm->irq_srcu, idx);
11480 return ret;
11481}
11482
Ashok Rajc45dcc72016-06-22 14:59:56 +080011483static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11484{
11485 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11486 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11487 FEATURE_CONTROL_LMCE;
11488 else
11489 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11490 ~FEATURE_CONTROL_LMCE;
11491}
11492
Kees Cook404f6aa2016-08-08 16:29:06 -070011493static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011494 .cpu_has_kvm_support = cpu_has_kvm_support,
11495 .disabled_by_bios = vmx_disabled_by_bios,
11496 .hardware_setup = hardware_setup,
11497 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011498 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011499 .hardware_enable = hardware_enable,
11500 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011501 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011502 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011503
11504 .vcpu_create = vmx_create_vcpu,
11505 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011506 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011507
Avi Kivity04d2cc72007-09-10 18:10:54 +030011508 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011509 .vcpu_load = vmx_vcpu_load,
11510 .vcpu_put = vmx_vcpu_put,
11511
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011512 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011513 .get_msr = vmx_get_msr,
11514 .set_msr = vmx_set_msr,
11515 .get_segment_base = vmx_get_segment_base,
11516 .get_segment = vmx_get_segment,
11517 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011518 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011519 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011520 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011521 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011522 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011523 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011524 .set_cr3 = vmx_set_cr3,
11525 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011526 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011527 .get_idt = vmx_get_idt,
11528 .set_idt = vmx_set_idt,
11529 .get_gdt = vmx_get_gdt,
11530 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011531 .get_dr6 = vmx_get_dr6,
11532 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011533 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011534 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011535 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011536 .get_rflags = vmx_get_rflags,
11537 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011538
11539 .get_pkru = vmx_get_pkru,
11540
Avi Kivity6aa8b732006-12-10 02:21:36 -080011541 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011542
Avi Kivity6aa8b732006-12-10 02:21:36 -080011543 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011544 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011545 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011546 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11547 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011548 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011549 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011550 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011551 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011552 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011553 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011554 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011555 .get_nmi_mask = vmx_get_nmi_mask,
11556 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011557 .enable_nmi_window = enable_nmi_window,
11558 .enable_irq_window = enable_irq_window,
11559 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011560 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011561 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011562 .get_enable_apicv = vmx_get_enable_apicv,
11563 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011564 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010011565 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011566 .hwapic_irr_update = vmx_hwapic_irr_update,
11567 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011568 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11569 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011570
Izik Eiduscbc94022007-10-25 00:29:55 +020011571 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011572 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011573 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011574
Avi Kivity586f9602010-11-18 13:09:54 +020011575 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011576
Sheng Yang17cc3932010-01-05 19:02:27 +080011577 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011578
11579 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011580
11581 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011582 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011583
11584 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011585
11586 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011587
11588 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011589
11590 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011591
11592 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011593 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011594 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011595 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011596
11597 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011598
11599 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011600
11601 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11602 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11603 .flush_log_dirty = vmx_flush_log_dirty,
11604 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f7f2015-06-19 15:45:05 +020011605
Feng Wubf9f6ac2015-09-18 22:29:55 +080011606 .pre_block = vmx_pre_block,
11607 .post_block = vmx_post_block,
11608
Wei Huang25462f7f2015-06-19 15:45:05 +020011609 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011610
11611 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011612
11613#ifdef CONFIG_X86_64
11614 .set_hv_timer = vmx_set_hv_timer,
11615 .cancel_hv_timer = vmx_cancel_hv_timer,
11616#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011617
11618 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011619};
11620
11621static int __init vmx_init(void)
11622{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011623 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11624 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011625 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011626 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011627
Dave Young2965faa2015-09-09 15:38:55 -070011628#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011629 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11630 crash_vmclear_local_loaded_vmcss);
11631#endif
11632
He, Qingfdef3ad2007-04-30 09:45:24 +030011633 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011634}
11635
11636static void __exit vmx_exit(void)
11637{
Dave Young2965faa2015-09-09 15:38:55 -070011638#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011639 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011640 synchronize_rcu();
11641#endif
11642
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011643 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011644}
11645
11646module_init(vmx_init)
11647module_exit(vmx_exit)