blob: a578080ae7a09aaa6763c9d7a14571186499ebd0 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Dan Williams21266be2015-11-19 18:19:29 -08006 select ARCH_HAS_DEVMEM_IS_ALLOWED
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01007 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -07008 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -08009 select ARCH_HAS_GCOV_PROFILE_ALL
Laura Abbott308c09f2014-08-08 14:23:25 -070010 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010011 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010012 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020013 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070014 select ARCH_SUPPORTS_NUMA_BALANCING
Arnd Bergmann91701002013-02-21 11:42:57 +010015 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000016 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000017 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080018 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000019 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000020 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000021 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010022 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000023 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010024 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000025 select ARM_GIC_V3_ITS if PCI_MSI
Mark Rutlandbff60792015-07-31 15:46:16 +010026 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010027 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000028 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070029 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000030 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000031 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010032 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080033 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070034 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010035 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010036 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000037 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070038 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010039 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010040 select GENERIC_IRQ_PROBE
41 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010042 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010043 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070044 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010045 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000046 select GENERIC_STRNCPY_FROM_USER
47 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010048 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010049 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010050 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010051 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010052 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010053 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010054 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080055 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030056 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000057 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080058 select HAVE_ARCH_MMAP_RND_BITS
59 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000060 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010061 select HAVE_ARCH_TRACEHOOK
Zi Shen Lime54bcde2014-08-26 21:15:30 -070062 select HAVE_BPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010063 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010064 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010065 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010066 select HAVE_CMPXCHG_LOCAL
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070067 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070068 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010069 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000070 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010071 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000072 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010073 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090074 select HAVE_FUNCTION_TRACER
75 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010076 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010077 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000078 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010079 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070080 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000081 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010082 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010083 select HAVE_PERF_REGS
84 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070085 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010086 select HAVE_SYSCALL_TRACEPOINTS
Robin Murphy876945d2015-10-01 20:14:00 +010087 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010088 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +020089 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +010090 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010091 select NO_BOOTMEM
92 select OF
93 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +010094 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010095 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +000096 select POWER_RESET
97 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010098 select RTC_LIB
99 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700100 select SYSCTL_EXCEPTION_TRACE
Larry Bassel6c81fe72014-05-30 12:34:15 -0700101 select HAVE_CONTEXT_TRACKING
Jens Wiklander14457452016-01-04 15:44:32 +0100102 select HAVE_ARM_SMCCC
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700103 select OF_NUMA if NUMA && OF
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104 help
105 ARM 64-bit (AArch64) Linux support.
106
107config 64BIT
108 def_bool y
109
110config ARCH_PHYS_ADDR_T_64BIT
111 def_bool y
112
113config MMU
114 def_bool y
115
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800116config ARCH_MMAP_RND_BITS_MIN
117 default 14 if ARM64_64K_PAGES
118 default 16 if ARM64_16K_PAGES
119 default 18
120
121# max bits determined by the following formula:
122# VA_BITS - PAGE_SHIFT - 3
123config ARCH_MMAP_RND_BITS_MAX
124 default 19 if ARM64_VA_BITS=36
125 default 24 if ARM64_VA_BITS=39
126 default 27 if ARM64_VA_BITS=42
127 default 30 if ARM64_VA_BITS=47
128 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
129 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
130 default 33 if ARM64_VA_BITS=48
131 default 14 if ARM64_64K_PAGES
132 default 16 if ARM64_16K_PAGES
133 default 18
134
135config ARCH_MMAP_RND_COMPAT_BITS_MIN
136 default 7 if ARM64_64K_PAGES
137 default 9 if ARM64_16K_PAGES
138 default 11
139
140config ARCH_MMAP_RND_COMPAT_BITS_MAX
141 default 16
142
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700143config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100144 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100145
146config STACKTRACE_SUPPORT
147 def_bool y
148
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100149config ILLEGAL_POINTER_VALUE
150 hex
151 default 0xdead000000000000
152
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100153config LOCKDEP_SUPPORT
154 def_bool y
155
156config TRACE_IRQFLAGS_SUPPORT
157 def_bool y
158
Will Deaconc209f792014-03-14 17:47:05 +0000159config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100160 def_bool y
161
Dave P Martin9fb74102015-07-24 16:37:48 +0100162config GENERIC_BUG
163 def_bool y
164 depends on BUG
165
166config GENERIC_BUG_RELATIVE_POINTERS
167 def_bool y
168 depends on GENERIC_BUG
169
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100170config GENERIC_HWEIGHT
171 def_bool y
172
173config GENERIC_CSUM
174 def_bool y
175
176config GENERIC_CALIBRATE_DELAY
177 def_bool y
178
Catalin Marinas19e76402014-02-27 12:09:22 +0000179config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100180 def_bool y
181
Steve Capper29e56942014-10-09 15:29:25 -0700182config HAVE_GENERIC_RCU_GUP
183 def_bool y
184
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100185config ARCH_DMA_ADDR_T_64BIT
186 def_bool y
187
188config NEED_DMA_MAP_STATE
189 def_bool y
190
191config NEED_SG_DMA_LENGTH
192 def_bool y
193
Will Deacon4b3dc962015-05-29 18:28:44 +0100194config SMP
195 def_bool y
196
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100197config SWIOTLB
198 def_bool y
199
200config IOMMU_HELPER
201 def_bool SWIOTLB
202
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100203config KERNEL_MODE_NEON
204 def_bool y
205
Rob Herring92cc15f2014-04-18 17:19:59 -0500206config FIX_EARLYCON_MEM
207 def_bool y
208
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700209config PGTABLE_LEVELS
210 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100211 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700212 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
213 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
214 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100215 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
216 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700217
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100218source "init/Kconfig"
219
220source "kernel/Kconfig.freezer"
221
Olof Johansson6a377492015-07-20 12:09:16 -0700222source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100223
224menu "Bus support"
225
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100226config PCI
227 bool "PCI support"
228 help
229 This feature enables support for PCI bus system. If you say Y
230 here, the kernel will include drivers and infrastructure code
231 to support PCI bus devices.
232
233config PCI_DOMAINS
234 def_bool PCI
235
236config PCI_DOMAINS_GENERIC
237 def_bool PCI
238
239config PCI_SYSCALL
240 def_bool PCI
241
242source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100243
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100244endmenu
245
246menu "Kernel Features"
247
Andre Przywarac0a01b82014-11-14 15:54:12 +0000248menu "ARM errata workarounds via the alternatives framework"
249
250config ARM64_ERRATUM_826319
251 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
252 default y
253 help
254 This option adds an alternative code sequence to work around ARM
255 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
256 AXI master interface and an L2 cache.
257
258 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
259 and is unable to accept a certain write via this interface, it will
260 not progress on read data presented on the read data channel and the
261 system can deadlock.
262
263 The workaround promotes data cache clean instructions to
264 data cache clean-and-invalidate.
265 Please note that this does not necessarily enable the workaround,
266 as it depends on the alternative framework, which will only patch
267 the kernel if an affected CPU is detected.
268
269 If unsure, say Y.
270
271config ARM64_ERRATUM_827319
272 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
273 default y
274 help
275 This option adds an alternative code sequence to work around ARM
276 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
277 master interface and an L2 cache.
278
279 Under certain conditions this erratum can cause a clean line eviction
280 to occur at the same time as another transaction to the same address
281 on the AMBA 5 CHI interface, which can cause data corruption if the
282 interconnect reorders the two transactions.
283
284 The workaround promotes data cache clean instructions to
285 data cache clean-and-invalidate.
286 Please note that this does not necessarily enable the workaround,
287 as it depends on the alternative framework, which will only patch
288 the kernel if an affected CPU is detected.
289
290 If unsure, say Y.
291
292config ARM64_ERRATUM_824069
293 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
294 default y
295 help
296 This option adds an alternative code sequence to work around ARM
297 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
298 to a coherent interconnect.
299
300 If a Cortex-A53 processor is executing a store or prefetch for
301 write instruction at the same time as a processor in another
302 cluster is executing a cache maintenance operation to the same
303 address, then this erratum might cause a clean cache line to be
304 incorrectly marked as dirty.
305
306 The workaround promotes data cache clean instructions to
307 data cache clean-and-invalidate.
308 Please note that this option does not necessarily enable the
309 workaround, as it depends on the alternative framework, which will
310 only patch the kernel if an affected CPU is detected.
311
312 If unsure, say Y.
313
314config ARM64_ERRATUM_819472
315 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
316 default y
317 help
318 This option adds an alternative code sequence to work around ARM
319 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
320 present when it is connected to a coherent interconnect.
321
322 If the processor is executing a load and store exclusive sequence at
323 the same time as a processor in another cluster is executing a cache
324 maintenance operation to the same address, then this erratum might
325 cause data corruption.
326
327 The workaround promotes data cache clean instructions to
328 data cache clean-and-invalidate.
329 Please note that this does not necessarily enable the workaround,
330 as it depends on the alternative framework, which will only patch
331 the kernel if an affected CPU is detected.
332
333 If unsure, say Y.
334
335config ARM64_ERRATUM_832075
336 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
337 default y
338 help
339 This option adds an alternative code sequence to work around ARM
340 erratum 832075 on Cortex-A57 parts up to r1p2.
341
342 Affected Cortex-A57 parts might deadlock when exclusive load/store
343 instructions to Write-Back memory are mixed with Device loads.
344
345 The workaround is to promote device loads to use Load-Acquire
346 semantics.
347 Please note that this does not necessarily enable the workaround,
348 as it depends on the alternative framework, which will only patch
349 the kernel if an affected CPU is detected.
350
351 If unsure, say Y.
352
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000353config ARM64_ERRATUM_834220
354 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
355 depends on KVM
356 default y
357 help
358 This option adds an alternative code sequence to work around ARM
359 erratum 834220 on Cortex-A57 parts up to r1p2.
360
361 Affected Cortex-A57 parts might report a Stage 2 translation
362 fault as the result of a Stage 1 fault for load crossing a
363 page boundary when there is a permission or device memory
364 alignment fault at Stage 1 and a translation fault at Stage 2.
365
366 The workaround is to verify that the Stage 1 translation
367 doesn't generate a fault before handling the Stage 2 fault.
368 Please note that this does not necessarily enable the workaround,
369 as it depends on the alternative framework, which will only patch
370 the kernel if an affected CPU is detected.
371
372 If unsure, say Y.
373
Will Deacon905e8c52015-03-23 19:07:02 +0000374config ARM64_ERRATUM_845719
375 bool "Cortex-A53: 845719: a load might read incorrect data"
376 depends on COMPAT
377 default y
378 help
379 This option adds an alternative code sequence to work around ARM
380 erratum 845719 on Cortex-A53 parts up to r0p4.
381
382 When running a compat (AArch32) userspace on an affected Cortex-A53
383 part, a load at EL0 from a virtual address that matches the bottom 32
384 bits of the virtual address used by a recent load at (AArch64) EL1
385 might return incorrect data.
386
387 The workaround is to write the contextidr_el1 register on exception
388 return to a 32-bit task.
389 Please note that this does not necessarily enable the workaround,
390 as it depends on the alternative framework, which will only patch
391 the kernel if an affected CPU is detected.
392
393 If unsure, say Y.
394
Will Deacondf057cc2015-03-17 12:15:02 +0000395config ARM64_ERRATUM_843419
396 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
397 depends on MODULES
398 default y
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100399 select ARM64_MODULE_CMODEL_LARGE
Will Deacondf057cc2015-03-17 12:15:02 +0000400 help
401 This option builds kernel modules using the large memory model in
402 order to avoid the use of the ADRP instruction, which can cause
403 a subsequent memory access to use an incorrect address on Cortex-A53
404 parts up to r0p4.
405
406 Note that the kernel itself must be linked with a version of ld
407 which fixes potentially affected ADRP instructions through the
408 use of veneers.
409
410 If unsure, say Y.
411
Robert Richter94100972015-09-21 22:58:38 +0200412config CAVIUM_ERRATUM_22375
413 bool "Cavium erratum 22375, 24313"
414 default y
415 help
416 Enable workaround for erratum 22375, 24313.
417
418 This implements two gicv3-its errata workarounds for ThunderX. Both
419 with small impact affecting only ITS table allocation.
420
421 erratum 22375: only alloc 8MB table size
422 erratum 24313: ignore memory access type
423
424 The fixes are in ITS initialization and basically ignore memory access
425 type and table size provided by the TYPER and BASER registers.
426
427 If unsure, say Y.
428
Robert Richter6d4e11c2015-09-21 22:58:35 +0200429config CAVIUM_ERRATUM_23154
430 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
431 default y
432 help
433 The gicv3 of ThunderX requires a modified version for
434 reading the IAR status to ensure data synchronization
435 (access to icc_iar1_el1 is not sync'ed before and after).
436
437 If unsure, say Y.
438
Andrew Pinski104a0c02016-02-24 17:44:57 -0800439config CAVIUM_ERRATUM_27456
440 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
441 default y
442 help
443 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
444 instructions may cause the icache to become corrupted if it
445 contains data for a non-current ASID. The fix is to
446 invalidate the icache when changing the mm context.
447
448 If unsure, say Y.
449
Andre Przywarac0a01b82014-11-14 15:54:12 +0000450endmenu
451
452
Jungseok Leee41ceed2014-05-12 10:40:38 +0100453choice
454 prompt "Page size"
455 default ARM64_4K_PAGES
456 help
457 Page size (translation granule) configuration.
458
459config ARM64_4K_PAGES
460 bool "4KB"
461 help
462 This feature enables 4KB pages support.
463
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100464config ARM64_16K_PAGES
465 bool "16KB"
466 help
467 The system will use 16KB pages support. AArch32 emulation
468 requires applications compiled with 16K (or a multiple of 16K)
469 aligned segments.
470
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100471config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100472 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100473 help
474 This feature enables 64KB pages support (4KB by default)
475 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100476 look-up. AArch32 emulation requires applications compiled
477 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100478
Jungseok Leee41ceed2014-05-12 10:40:38 +0100479endchoice
480
481choice
482 prompt "Virtual address space size"
483 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100484 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100485 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
486 help
487 Allows choosing one of multiple possible virtual address
488 space sizes. The level of translation table is determined by
489 a combination of page size and virtual address space size.
490
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100491config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100492 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100493 depends on ARM64_16K_PAGES
494
Jungseok Leee41ceed2014-05-12 10:40:38 +0100495config ARM64_VA_BITS_39
496 bool "39-bit"
497 depends on ARM64_4K_PAGES
498
499config ARM64_VA_BITS_42
500 bool "42-bit"
501 depends on ARM64_64K_PAGES
502
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100503config ARM64_VA_BITS_47
504 bool "47-bit"
505 depends on ARM64_16K_PAGES
506
Jungseok Leec79b9542014-05-12 18:40:51 +0900507config ARM64_VA_BITS_48
508 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900509
Jungseok Leee41ceed2014-05-12 10:40:38 +0100510endchoice
511
512config ARM64_VA_BITS
513 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100514 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100515 default 39 if ARM64_VA_BITS_39
516 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100517 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900518 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100519
Will Deacona8720132013-10-11 14:52:19 +0100520config CPU_BIG_ENDIAN
521 bool "Build big-endian kernel"
522 help
523 Say Y if you plan on running a kernel in big-endian mode.
524
Mark Brownf6e763b2014-03-04 07:51:17 +0000525config SCHED_MC
526 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000527 help
528 Multi-core scheduler support improves the CPU scheduler's decision
529 making when dealing with multi-core CPU chips at a cost of slightly
530 increased overhead in some places. If unsure say N here.
531
532config SCHED_SMT
533 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000534 help
535 Improves the CPU scheduler's decision making when dealing with
536 MultiThreading at a cost of slightly increased overhead in some
537 places. If unsure say N here.
538
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100539config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000540 int "Maximum number of CPUs (2-4096)"
541 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100542 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100543 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100544
Mark Rutland9327e2c2013-10-24 20:30:18 +0100545config HOTPLUG_CPU
546 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800547 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100548 help
549 Say Y here to experiment with turning CPUs off and on. CPUs
550 can be controlled through /sys/devices/system/cpu.
551
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700552# Common NUMA Features
553config NUMA
554 bool "Numa Memory Allocation and Scheduler Support"
555 depends on SMP
556 help
557 Enable NUMA (Non Uniform Memory Access) support.
558
559 The kernel will try to allocate memory used by a CPU on the
560 local memory of the CPU and add some more
561 NUMA awareness to the kernel.
562
563config NODES_SHIFT
564 int "Maximum NUMA Nodes (as a power of 2)"
565 range 1 10
566 default "2"
567 depends on NEED_MULTIPLE_NODES
568 help
569 Specify the maximum number of NUMA Nodes available on the target
570 system. Increases memory reserved to accommodate various tables.
571
572config USE_PERCPU_NUMA_NODE_ID
573 def_bool y
574 depends on NUMA
575
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100576source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800577source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100578
Laura Abbott83863f22016-02-05 16:24:47 -0800579config ARCH_SUPPORTS_DEBUG_PAGEALLOC
580 def_bool y
581
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100582config ARCH_HAS_HOLES_MEMORYMODEL
583 def_bool y if SPARSEMEM
584
585config ARCH_SPARSEMEM_ENABLE
586 def_bool y
587 select SPARSEMEM_VMEMMAP_ENABLE
588
589config ARCH_SPARSEMEM_DEFAULT
590 def_bool ARCH_SPARSEMEM_ENABLE
591
592config ARCH_SELECT_MEMORY_MODEL
593 def_bool ARCH_SPARSEMEM_ENABLE
594
595config HAVE_ARCH_PFN_VALID
596 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
597
598config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100599 def_bool y
600 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100601
Steve Capper084bd292013-04-10 13:48:00 +0100602config SYS_SUPPORTS_HUGETLBFS
603 def_bool y
604
Steve Capper084bd292013-04-10 13:48:00 +0100605config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100606 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100607
Steve Capperaf074842013-04-19 16:23:57 +0100608config HAVE_ARCH_TRANSPARENT_HUGEPAGE
609 def_bool y
610
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100611config ARCH_HAS_CACHE_LINE_SIZE
612 def_bool y
613
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100614source "mm/Kconfig"
615
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000616config SECCOMP
617 bool "Enable seccomp to safely compute untrusted bytecode"
618 ---help---
619 This kernel feature is useful for number crunching applications
620 that may need to compute untrusted bytecode during their
621 execution. By using pipes or other transports made available to
622 the process as file descriptors supporting the read/write
623 syscalls, it's possible to isolate those applications in
624 their own address space using seccomp. Once seccomp is
625 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
626 and the task is only allowed to execute a few safe syscalls
627 defined by each seccomp mode.
628
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000629config PARAVIRT
630 bool "Enable paravirtualization code"
631 help
632 This changes the kernel so it can modify itself when it is run
633 under a hypervisor, potentially improving performance significantly
634 over full virtualization.
635
636config PARAVIRT_TIME_ACCOUNTING
637 bool "Paravirtual steal time accounting"
638 select PARAVIRT
639 default n
640 help
641 Select this option to enable fine granularity task steal time
642 accounting. Time spent executing other tasks in parallel with
643 the current vCPU is discounted from the vCPU power. To account for
644 that, there can be a small performance impact.
645
646 If in doubt, say N here.
647
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000648config XEN_DOM0
649 def_bool y
650 depends on XEN
651
652config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700653 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000654 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000655 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000656 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000657 help
658 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
659
Steve Capperd03bb142013-04-25 15:19:21 +0100660config FORCE_MAX_ZONEORDER
661 int
662 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100663 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100664 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100665 help
666 The kernel memory allocator divides physically contiguous memory
667 blocks into "zones", where each zone is a power of two number of
668 pages. This option selects the largest power of two that the kernel
669 keeps in the memory allocator. If you need to allocate very large
670 blocks of physically contiguous memory, then you may need to
671 increase this value.
672
673 This config option is actually maximum order plus one. For example,
674 a value of 11 means that the largest free memory block is 2^10 pages.
675
676 We make sure that we can allocate upto a HugePage size for each configuration.
677 Hence we have :
678 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
679
680 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
681 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100682
Will Deacon1b907f42014-11-20 16:51:10 +0000683menuconfig ARMV8_DEPRECATED
684 bool "Emulate deprecated/obsolete ARMv8 instructions"
685 depends on COMPAT
686 help
687 Legacy software support may require certain instructions
688 that have been deprecated or obsoleted in the architecture.
689
690 Enable this config to enable selective emulation of these
691 features.
692
693 If unsure, say Y
694
695if ARMV8_DEPRECATED
696
697config SWP_EMULATION
698 bool "Emulate SWP/SWPB instructions"
699 help
700 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
701 they are always undefined. Say Y here to enable software
702 emulation of these instructions for userspace using LDXR/STXR.
703
704 In some older versions of glibc [<=2.8] SWP is used during futex
705 trylock() operations with the assumption that the code will not
706 be preempted. This invalid assumption may be more likely to fail
707 with SWP emulation enabled, leading to deadlock of the user
708 application.
709
710 NOTE: when accessing uncached shared regions, LDXR/STXR rely
711 on an external transaction monitoring block called a global
712 monitor to maintain update atomicity. If your system does not
713 implement a global monitor, this option can cause programs that
714 perform SWP operations to uncached memory to deadlock.
715
716 If unsure, say Y
717
718config CP15_BARRIER_EMULATION
719 bool "Emulate CP15 Barrier instructions"
720 help
721 The CP15 barrier instructions - CP15ISB, CP15DSB, and
722 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
723 strongly recommended to use the ISB, DSB, and DMB
724 instructions instead.
725
726 Say Y here to enable software emulation of these
727 instructions for AArch32 userspace code. When this option is
728 enabled, CP15 barrier usage is traced which can help
729 identify software that needs updating.
730
731 If unsure, say Y
732
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000733config SETEND_EMULATION
734 bool "Emulate SETEND instruction"
735 help
736 The SETEND instruction alters the data-endianness of the
737 AArch32 EL0, and is deprecated in ARMv8.
738
739 Say Y here to enable software emulation of the instruction
740 for AArch32 userspace code.
741
742 Note: All the cpus on the system must have mixed endian support at EL0
743 for this feature to be enabled. If a new CPU - which doesn't support mixed
744 endian - is hotplugged in after this feature has been enabled, there could
745 be unexpected results in the applications.
746
747 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000748endif
749
Will Deacon0e4a0702015-07-27 15:54:13 +0100750menu "ARMv8.1 architectural features"
751
752config ARM64_HW_AFDBM
753 bool "Support for hardware updates of the Access and Dirty page flags"
754 default y
755 help
756 The ARMv8.1 architecture extensions introduce support for
757 hardware updates of the access and dirty information in page
758 table entries. When enabled in TCR_EL1 (HA and HD bits) on
759 capable processors, accesses to pages with PTE_AF cleared will
760 set this bit instead of raising an access flag fault.
761 Similarly, writes to read-only pages with the DBM bit set will
762 clear the read-only bit (AP[2]) instead of raising a
763 permission fault.
764
765 Kernels built with this configuration option enabled continue
766 to work on pre-ARMv8.1 hardware and the performance impact is
767 minimal. If unsure, say Y.
768
769config ARM64_PAN
770 bool "Enable support for Privileged Access Never (PAN)"
771 default y
772 help
773 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
774 prevents the kernel or hypervisor from accessing user-space (EL0)
775 memory directly.
776
777 Choosing this option will cause any unprotected (not using
778 copy_to_user et al) memory access to fail with a permission fault.
779
780 The feature is detected at runtime, and will remain as a 'nop'
781 instruction if the cpu does not implement the feature.
782
783config ARM64_LSE_ATOMICS
784 bool "Atomic instructions"
785 help
786 As part of the Large System Extensions, ARMv8.1 introduces new
787 atomic instructions that are designed specifically to scale in
788 very large systems.
789
790 Say Y here to make use of these instructions for the in-kernel
791 atomic routines. This incurs a small overhead on CPUs that do
792 not support these instructions and requires the kernel to be
793 built with binutils >= 2.25.
794
Marc Zyngier1f364c82014-02-19 09:33:14 +0000795config ARM64_VHE
796 bool "Enable support for Virtualization Host Extensions (VHE)"
797 default y
798 help
799 Virtualization Host Extensions (VHE) allow the kernel to run
800 directly at EL2 (instead of EL1) on processors that support
801 it. This leads to better performance for KVM, as they reduce
802 the cost of the world switch.
803
804 Selecting this option allows the VHE feature to be detected
805 at runtime, and does not affect processors that do not
806 implement this feature.
807
Will Deacon0e4a0702015-07-27 15:54:13 +0100808endmenu
809
Will Deaconf9933182016-02-26 16:30:14 +0000810menu "ARMv8.2 architectural features"
811
James Morse57f49592016-02-05 14:58:48 +0000812config ARM64_UAO
813 bool "Enable support for User Access Override (UAO)"
814 default y
815 help
816 User Access Override (UAO; part of the ARMv8.2 Extensions)
817 causes the 'unprivileged' variant of the load/store instructions to
818 be overriden to be privileged.
819
820 This option changes get_user() and friends to use the 'unprivileged'
821 variant of the load/store instructions. This ensures that user-space
822 really did have access to the supplied memory. When addr_limit is
823 set to kernel memory the UAO bit will be set, allowing privileged
824 access to kernel memory.
825
826 Choosing this option will cause copy_to_user() et al to use user-space
827 memory permissions.
828
829 The feature is detected at runtime, the kernel will use the
830 regular load/store instructions if the cpu does not implement the
831 feature.
832
Will Deaconf9933182016-02-26 16:30:14 +0000833endmenu
834
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100835config ARM64_MODULE_CMODEL_LARGE
836 bool
837
838config ARM64_MODULE_PLTS
839 bool
840 select ARM64_MODULE_CMODEL_LARGE
841 select HAVE_MOD_ARCH_SPECIFIC
842
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100843config RELOCATABLE
844 bool
845 help
846 This builds the kernel as a Position Independent Executable (PIE),
847 which retains all relocation metadata required to relocate the
848 kernel binary at runtime to a different virtual address than the
849 address it was linked at.
850 Since AArch64 uses the RELA relocation format, this requires a
851 relocation pass at runtime even if the kernel is loaded at the
852 same address it was linked at.
853
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100854config RANDOMIZE_BASE
855 bool "Randomize the address of the kernel image"
856 select ARM64_MODULE_PLTS
857 select RELOCATABLE
858 help
859 Randomizes the virtual address at which the kernel image is
860 loaded, as a security feature that deters exploit attempts
861 relying on knowledge of the location of kernel internals.
862
863 It is the bootloader's job to provide entropy, by passing a
864 random u64 value in /chosen/kaslr-seed at kernel entry.
865
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100866 When booting via the UEFI stub, it will invoke the firmware's
867 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
868 to the kernel proper. In addition, it will randomise the physical
869 location of the kernel Image as well.
870
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100871 If unsure, say N.
872
873config RANDOMIZE_MODULE_REGION_FULL
874 bool "Randomize the module region independently from the core kernel"
875 depends on RANDOMIZE_BASE
876 default y
877 help
878 Randomizes the location of the module region without considering the
879 location of the core kernel. This way, it is impossible for modules
880 to leak information about the location of core kernel data structures
881 but it does imply that function calls between modules and the core
882 kernel will need to be resolved via veneers in the module PLT.
883
884 When this option is not set, the module region will be randomized over
885 a limited range that contains the [_stext, _etext] interval of the
886 core kernel, so branch relocations are always in range.
887
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100888endmenu
889
890menu "Boot options"
891
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000892config ARM64_ACPI_PARKING_PROTOCOL
893 bool "Enable support for the ARM64 ACPI parking protocol"
894 depends on ACPI
895 help
896 Enable support for the ARM64 ACPI parking protocol. If disabled
897 the kernel will not allow booting through the ARM64 ACPI parking
898 protocol even if the corresponding data is present in the ACPI
899 MADT table.
900
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100901config CMDLINE
902 string "Default kernel command string"
903 default ""
904 help
905 Provide a set of default command-line options at build time by
906 entering them here. As a minimum, you should specify the the
907 root device (e.g. root=/dev/nfs).
908
909config CMDLINE_FORCE
910 bool "Always use the default kernel command string"
911 help
912 Always use the default kernel command string, even if the boot
913 loader passes other arguments to the kernel.
914 This is useful if you cannot or don't want to change the
915 command-line options your boot loader passes to the kernel.
916
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200917config EFI_STUB
918 bool
919
Mark Salterf84d0272014-04-15 21:59:30 -0400920config EFI
921 bool "UEFI runtime support"
922 depends on OF && !CPU_BIG_ENDIAN
923 select LIBFDT
924 select UCS2_STRING
925 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200926 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200927 select EFI_STUB
928 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400929 default y
930 help
931 This option provides support for runtime services provided
932 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400933 clock, and platform reset). A UEFI stub is also provided to
934 allow the kernel to be booted as an EFI application. This
935 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400936
Yi Lid1ae8c02014-10-04 23:46:43 +0800937config DMI
938 bool "Enable support for SMBIOS (DMI) tables"
939 depends on EFI
940 default y
941 help
942 This enables SMBIOS/DMI feature for systems.
943
944 This option is only useful on systems that have UEFI firmware.
945 However, even with this option, the resultant kernel should
946 continue to boot on existing non-UEFI platforms.
947
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100948endmenu
949
950menu "Userspace binary formats"
951
952source "fs/Kconfig.binfmt"
953
954config COMPAT
955 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +0100956 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100957 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700958 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500959 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500960 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100961 help
962 This option enables support for a 32-bit EL0 running under a 64-bit
963 kernel at EL1. AArch32-specific components such as system calls,
964 the user helper functions, VFP support and the ptrace interface are
965 handled appropriately by the kernel.
966
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100967 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
968 that you will only be able to execute AArch32 binaries that were compiled
969 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +0000970
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100971 If you want to execute 32-bit userspace applications, say Y.
972
973config SYSVIPC_COMPAT
974 def_bool y
975 depends on COMPAT && SYSVIPC
976
977endmenu
978
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000979menu "Power management options"
980
981source "kernel/power/Kconfig"
982
983config ARCH_SUSPEND_POSSIBLE
984 def_bool y
985
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000986endmenu
987
Lorenzo Pieralisi13072202013-07-17 14:54:21 +0100988menu "CPU Power Management"
989
990source "drivers/cpuidle/Kconfig"
991
Rob Herring52e7e812014-02-24 11:27:57 +0900992source "drivers/cpufreq/Kconfig"
993
994endmenu
995
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100996source "net/Kconfig"
997
998source "drivers/Kconfig"
999
Mark Salterf84d0272014-04-15 21:59:30 -04001000source "drivers/firmware/Kconfig"
1001
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001002source "drivers/acpi/Kconfig"
1003
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001004source "fs/Kconfig"
1005
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001006source "arch/arm64/kvm/Kconfig"
1007
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001008source "arch/arm64/Kconfig.debug"
1009
1010source "security/Kconfig"
1011
1012source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001013if CRYPTO
1014source "arch/arm64/crypto/Kconfig"
1015endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001016
1017source "lib/Kconfig"