blob: fa51ff0470c18a8aea2f3550ca4827fc30c3d46d [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Dan Williams21266be2015-11-19 18:19:29 -08006 select ARCH_HAS_DEVMEM_IS_ALLOWED
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01007 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -07008 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -08009 select ARCH_HAS_GCOV_PROFILE_ALL
Laura Abbott308c09f2014-08-08 14:23:25 -070010 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010011 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010012 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020013 select ARCH_SUPPORTS_ATOMIC_RMW
Arnd Bergmann91701002013-02-21 11:42:57 +010014 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000015 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000016 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080017 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000018 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000019 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000020 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010021 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000022 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010023 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000024 select ARM_GIC_V3_ITS if PCI_MSI
Mark Rutlandbff60792015-07-31 15:46:16 +010025 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010026 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000027 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070028 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000029 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000030 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010031 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080032 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070033 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010034 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010035 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000036 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070037 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010038 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010039 select GENERIC_IRQ_PROBE
40 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010041 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010042 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070043 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010044 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000045 select GENERIC_STRNCPY_FROM_USER
46 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010047 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010048 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010049 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010050 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010051 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010052 select HAVE_ARCH_BITREVERSE
Jiang Liu9732caf2014-01-07 22:17:13 +080053 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030054 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000055 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080056 select HAVE_ARCH_MMAP_RND_BITS
57 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000058 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010059 select HAVE_ARCH_TRACEHOOK
Zi Shen Lime54bcde2014-08-26 21:15:30 -070060 select HAVE_BPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010061 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010062 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010063 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010064 select HAVE_CMPXCHG_LOCAL
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070065 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070066 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010067 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000068 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010069 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000070 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010071 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090072 select HAVE_FUNCTION_TRACER
73 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010074 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010075 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000076 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010077 select HAVE_MEMBLOCK
Mark Rutland55834a72014-02-07 17:12:45 +000078 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010079 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010080 select HAVE_PERF_REGS
81 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070082 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010083 select HAVE_SYSCALL_TRACEPOINTS
Robin Murphy876945d2015-10-01 20:14:00 +010084 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010085 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +020086 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +010087 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010088 select NO_BOOTMEM
89 select OF
90 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +010091 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010092 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +000093 select POWER_RESET
94 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010095 select RTC_LIB
96 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -070097 select SYSCTL_EXCEPTION_TRACE
Larry Bassel6c81fe72014-05-30 12:34:15 -070098 select HAVE_CONTEXT_TRACKING
Jens Wiklander14457452016-01-04 15:44:32 +010099 select HAVE_ARM_SMCCC
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100100 help
101 ARM 64-bit (AArch64) Linux support.
102
103config 64BIT
104 def_bool y
105
106config ARCH_PHYS_ADDR_T_64BIT
107 def_bool y
108
109config MMU
110 def_bool y
111
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800112config ARCH_MMAP_RND_BITS_MIN
113 default 14 if ARM64_64K_PAGES
114 default 16 if ARM64_16K_PAGES
115 default 18
116
117# max bits determined by the following formula:
118# VA_BITS - PAGE_SHIFT - 3
119config ARCH_MMAP_RND_BITS_MAX
120 default 19 if ARM64_VA_BITS=36
121 default 24 if ARM64_VA_BITS=39
122 default 27 if ARM64_VA_BITS=42
123 default 30 if ARM64_VA_BITS=47
124 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
125 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
126 default 33 if ARM64_VA_BITS=48
127 default 14 if ARM64_64K_PAGES
128 default 16 if ARM64_16K_PAGES
129 default 18
130
131config ARCH_MMAP_RND_COMPAT_BITS_MIN
132 default 7 if ARM64_64K_PAGES
133 default 9 if ARM64_16K_PAGES
134 default 11
135
136config ARCH_MMAP_RND_COMPAT_BITS_MAX
137 default 16
138
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700139config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100140 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100141
142config STACKTRACE_SUPPORT
143 def_bool y
144
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100145config ILLEGAL_POINTER_VALUE
146 hex
147 default 0xdead000000000000
148
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100149config LOCKDEP_SUPPORT
150 def_bool y
151
152config TRACE_IRQFLAGS_SUPPORT
153 def_bool y
154
Will Deaconc209f792014-03-14 17:47:05 +0000155config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100156 def_bool y
157
Dave P Martin9fb74102015-07-24 16:37:48 +0100158config GENERIC_BUG
159 def_bool y
160 depends on BUG
161
162config GENERIC_BUG_RELATIVE_POINTERS
163 def_bool y
164 depends on GENERIC_BUG
165
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100166config GENERIC_HWEIGHT
167 def_bool y
168
169config GENERIC_CSUM
170 def_bool y
171
172config GENERIC_CALIBRATE_DELAY
173 def_bool y
174
Catalin Marinas19e76402014-02-27 12:09:22 +0000175config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100176 def_bool y
177
Steve Capper29e56942014-10-09 15:29:25 -0700178config HAVE_GENERIC_RCU_GUP
179 def_bool y
180
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100181config ARCH_DMA_ADDR_T_64BIT
182 def_bool y
183
184config NEED_DMA_MAP_STATE
185 def_bool y
186
187config NEED_SG_DMA_LENGTH
188 def_bool y
189
Will Deacon4b3dc962015-05-29 18:28:44 +0100190config SMP
191 def_bool y
192
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100193config SWIOTLB
194 def_bool y
195
196config IOMMU_HELPER
197 def_bool SWIOTLB
198
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100199config KERNEL_MODE_NEON
200 def_bool y
201
Rob Herring92cc15f2014-04-18 17:19:59 -0500202config FIX_EARLYCON_MEM
203 def_bool y
204
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700205config PGTABLE_LEVELS
206 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100207 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700208 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
209 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
210 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100211 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
212 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700213
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100214source "init/Kconfig"
215
216source "kernel/Kconfig.freezer"
217
Olof Johansson6a377492015-07-20 12:09:16 -0700218source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100219
220menu "Bus support"
221
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100222config PCI
223 bool "PCI support"
224 help
225 This feature enables support for PCI bus system. If you say Y
226 here, the kernel will include drivers and infrastructure code
227 to support PCI bus devices.
228
229config PCI_DOMAINS
230 def_bool PCI
231
232config PCI_DOMAINS_GENERIC
233 def_bool PCI
234
235config PCI_SYSCALL
236 def_bool PCI
237
238source "drivers/pci/Kconfig"
239source "drivers/pci/pcie/Kconfig"
240source "drivers/pci/hotplug/Kconfig"
241
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100242endmenu
243
244menu "Kernel Features"
245
Andre Przywarac0a01b82014-11-14 15:54:12 +0000246menu "ARM errata workarounds via the alternatives framework"
247
248config ARM64_ERRATUM_826319
249 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
250 default y
251 help
252 This option adds an alternative code sequence to work around ARM
253 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
254 AXI master interface and an L2 cache.
255
256 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
257 and is unable to accept a certain write via this interface, it will
258 not progress on read data presented on the read data channel and the
259 system can deadlock.
260
261 The workaround promotes data cache clean instructions to
262 data cache clean-and-invalidate.
263 Please note that this does not necessarily enable the workaround,
264 as it depends on the alternative framework, which will only patch
265 the kernel if an affected CPU is detected.
266
267 If unsure, say Y.
268
269config ARM64_ERRATUM_827319
270 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
271 default y
272 help
273 This option adds an alternative code sequence to work around ARM
274 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
275 master interface and an L2 cache.
276
277 Under certain conditions this erratum can cause a clean line eviction
278 to occur at the same time as another transaction to the same address
279 on the AMBA 5 CHI interface, which can cause data corruption if the
280 interconnect reorders the two transactions.
281
282 The workaround promotes data cache clean instructions to
283 data cache clean-and-invalidate.
284 Please note that this does not necessarily enable the workaround,
285 as it depends on the alternative framework, which will only patch
286 the kernel if an affected CPU is detected.
287
288 If unsure, say Y.
289
290config ARM64_ERRATUM_824069
291 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
292 default y
293 help
294 This option adds an alternative code sequence to work around ARM
295 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
296 to a coherent interconnect.
297
298 If a Cortex-A53 processor is executing a store or prefetch for
299 write instruction at the same time as a processor in another
300 cluster is executing a cache maintenance operation to the same
301 address, then this erratum might cause a clean cache line to be
302 incorrectly marked as dirty.
303
304 The workaround promotes data cache clean instructions to
305 data cache clean-and-invalidate.
306 Please note that this option does not necessarily enable the
307 workaround, as it depends on the alternative framework, which will
308 only patch the kernel if an affected CPU is detected.
309
310 If unsure, say Y.
311
312config ARM64_ERRATUM_819472
313 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
314 default y
315 help
316 This option adds an alternative code sequence to work around ARM
317 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
318 present when it is connected to a coherent interconnect.
319
320 If the processor is executing a load and store exclusive sequence at
321 the same time as a processor in another cluster is executing a cache
322 maintenance operation to the same address, then this erratum might
323 cause data corruption.
324
325 The workaround promotes data cache clean instructions to
326 data cache clean-and-invalidate.
327 Please note that this does not necessarily enable the workaround,
328 as it depends on the alternative framework, which will only patch
329 the kernel if an affected CPU is detected.
330
331 If unsure, say Y.
332
333config ARM64_ERRATUM_832075
334 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
335 default y
336 help
337 This option adds an alternative code sequence to work around ARM
338 erratum 832075 on Cortex-A57 parts up to r1p2.
339
340 Affected Cortex-A57 parts might deadlock when exclusive load/store
341 instructions to Write-Back memory are mixed with Device loads.
342
343 The workaround is to promote device loads to use Load-Acquire
344 semantics.
345 Please note that this does not necessarily enable the workaround,
346 as it depends on the alternative framework, which will only patch
347 the kernel if an affected CPU is detected.
348
349 If unsure, say Y.
350
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000351config ARM64_ERRATUM_834220
352 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
353 depends on KVM
354 default y
355 help
356 This option adds an alternative code sequence to work around ARM
357 erratum 834220 on Cortex-A57 parts up to r1p2.
358
359 Affected Cortex-A57 parts might report a Stage 2 translation
360 fault as the result of a Stage 1 fault for load crossing a
361 page boundary when there is a permission or device memory
362 alignment fault at Stage 1 and a translation fault at Stage 2.
363
364 The workaround is to verify that the Stage 1 translation
365 doesn't generate a fault before handling the Stage 2 fault.
366 Please note that this does not necessarily enable the workaround,
367 as it depends on the alternative framework, which will only patch
368 the kernel if an affected CPU is detected.
369
370 If unsure, say Y.
371
Will Deacon905e8c52015-03-23 19:07:02 +0000372config ARM64_ERRATUM_845719
373 bool "Cortex-A53: 845719: a load might read incorrect data"
374 depends on COMPAT
375 default y
376 help
377 This option adds an alternative code sequence to work around ARM
378 erratum 845719 on Cortex-A53 parts up to r0p4.
379
380 When running a compat (AArch32) userspace on an affected Cortex-A53
381 part, a load at EL0 from a virtual address that matches the bottom 32
382 bits of the virtual address used by a recent load at (AArch64) EL1
383 might return incorrect data.
384
385 The workaround is to write the contextidr_el1 register on exception
386 return to a 32-bit task.
387 Please note that this does not necessarily enable the workaround,
388 as it depends on the alternative framework, which will only patch
389 the kernel if an affected CPU is detected.
390
391 If unsure, say Y.
392
Will Deacondf057cc2015-03-17 12:15:02 +0000393config ARM64_ERRATUM_843419
394 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
395 depends on MODULES
396 default y
397 help
398 This option builds kernel modules using the large memory model in
399 order to avoid the use of the ADRP instruction, which can cause
400 a subsequent memory access to use an incorrect address on Cortex-A53
401 parts up to r0p4.
402
403 Note that the kernel itself must be linked with a version of ld
404 which fixes potentially affected ADRP instructions through the
405 use of veneers.
406
407 If unsure, say Y.
408
Robert Richter94100972015-09-21 22:58:38 +0200409config CAVIUM_ERRATUM_22375
410 bool "Cavium erratum 22375, 24313"
411 default y
412 help
413 Enable workaround for erratum 22375, 24313.
414
415 This implements two gicv3-its errata workarounds for ThunderX. Both
416 with small impact affecting only ITS table allocation.
417
418 erratum 22375: only alloc 8MB table size
419 erratum 24313: ignore memory access type
420
421 The fixes are in ITS initialization and basically ignore memory access
422 type and table size provided by the TYPER and BASER registers.
423
424 If unsure, say Y.
425
Robert Richter6d4e11c2015-09-21 22:58:35 +0200426config CAVIUM_ERRATUM_23154
427 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
428 default y
429 help
430 The gicv3 of ThunderX requires a modified version for
431 reading the IAR status to ensure data synchronization
432 (access to icc_iar1_el1 is not sync'ed before and after).
433
434 If unsure, say Y.
435
Andre Przywarac0a01b82014-11-14 15:54:12 +0000436endmenu
437
438
Jungseok Leee41ceed2014-05-12 10:40:38 +0100439choice
440 prompt "Page size"
441 default ARM64_4K_PAGES
442 help
443 Page size (translation granule) configuration.
444
445config ARM64_4K_PAGES
446 bool "4KB"
447 help
448 This feature enables 4KB pages support.
449
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100450config ARM64_16K_PAGES
451 bool "16KB"
452 help
453 The system will use 16KB pages support. AArch32 emulation
454 requires applications compiled with 16K (or a multiple of 16K)
455 aligned segments.
456
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100457config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100458 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100459 help
460 This feature enables 64KB pages support (4KB by default)
461 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100462 look-up. AArch32 emulation requires applications compiled
463 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100464
Jungseok Leee41ceed2014-05-12 10:40:38 +0100465endchoice
466
467choice
468 prompt "Virtual address space size"
469 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100470 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100471 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
472 help
473 Allows choosing one of multiple possible virtual address
474 space sizes. The level of translation table is determined by
475 a combination of page size and virtual address space size.
476
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100477config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100478 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100479 depends on ARM64_16K_PAGES
480
Jungseok Leee41ceed2014-05-12 10:40:38 +0100481config ARM64_VA_BITS_39
482 bool "39-bit"
483 depends on ARM64_4K_PAGES
484
485config ARM64_VA_BITS_42
486 bool "42-bit"
487 depends on ARM64_64K_PAGES
488
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100489config ARM64_VA_BITS_47
490 bool "47-bit"
491 depends on ARM64_16K_PAGES
492
Jungseok Leec79b9542014-05-12 18:40:51 +0900493config ARM64_VA_BITS_48
494 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900495
Jungseok Leee41ceed2014-05-12 10:40:38 +0100496endchoice
497
498config ARM64_VA_BITS
499 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100500 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100501 default 39 if ARM64_VA_BITS_39
502 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100503 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900504 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100505
Will Deacona8720132013-10-11 14:52:19 +0100506config CPU_BIG_ENDIAN
507 bool "Build big-endian kernel"
508 help
509 Say Y if you plan on running a kernel in big-endian mode.
510
Mark Brownf6e763b2014-03-04 07:51:17 +0000511config SCHED_MC
512 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000513 help
514 Multi-core scheduler support improves the CPU scheduler's decision
515 making when dealing with multi-core CPU chips at a cost of slightly
516 increased overhead in some places. If unsure say N here.
517
518config SCHED_SMT
519 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000520 help
521 Improves the CPU scheduler's decision making when dealing with
522 MultiThreading at a cost of slightly increased overhead in some
523 places. If unsure say N here.
524
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100525config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000526 int "Maximum number of CPUs (2-4096)"
527 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100528 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100529 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100530
Mark Rutland9327e2c2013-10-24 20:30:18 +0100531config HOTPLUG_CPU
532 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800533 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100534 help
535 Say Y here to experiment with turning CPUs off and on. CPUs
536 can be controlled through /sys/devices/system/cpu.
537
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100538source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800539source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100540
Laura Abbott83863f22016-02-05 16:24:47 -0800541config ARCH_SUPPORTS_DEBUG_PAGEALLOC
542 def_bool y
543
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100544config ARCH_HAS_HOLES_MEMORYMODEL
545 def_bool y if SPARSEMEM
546
547config ARCH_SPARSEMEM_ENABLE
548 def_bool y
549 select SPARSEMEM_VMEMMAP_ENABLE
550
551config ARCH_SPARSEMEM_DEFAULT
552 def_bool ARCH_SPARSEMEM_ENABLE
553
554config ARCH_SELECT_MEMORY_MODEL
555 def_bool ARCH_SPARSEMEM_ENABLE
556
557config HAVE_ARCH_PFN_VALID
558 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
559
560config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100561 def_bool y
562 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100563
Steve Capper084bd292013-04-10 13:48:00 +0100564config SYS_SUPPORTS_HUGETLBFS
565 def_bool y
566
Steve Capper084bd292013-04-10 13:48:00 +0100567config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100568 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100569
Steve Capperaf074842013-04-19 16:23:57 +0100570config HAVE_ARCH_TRANSPARENT_HUGEPAGE
571 def_bool y
572
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100573config ARCH_HAS_CACHE_LINE_SIZE
574 def_bool y
575
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100576source "mm/Kconfig"
577
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000578config SECCOMP
579 bool "Enable seccomp to safely compute untrusted bytecode"
580 ---help---
581 This kernel feature is useful for number crunching applications
582 that may need to compute untrusted bytecode during their
583 execution. By using pipes or other transports made available to
584 the process as file descriptors supporting the read/write
585 syscalls, it's possible to isolate those applications in
586 their own address space using seccomp. Once seccomp is
587 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
588 and the task is only allowed to execute a few safe syscalls
589 defined by each seccomp mode.
590
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000591config PARAVIRT
592 bool "Enable paravirtualization code"
593 help
594 This changes the kernel so it can modify itself when it is run
595 under a hypervisor, potentially improving performance significantly
596 over full virtualization.
597
598config PARAVIRT_TIME_ACCOUNTING
599 bool "Paravirtual steal time accounting"
600 select PARAVIRT
601 default n
602 help
603 Select this option to enable fine granularity task steal time
604 accounting. Time spent executing other tasks in parallel with
605 the current vCPU is discounted from the vCPU power. To account for
606 that, there can be a small performance impact.
607
608 If in doubt, say N here.
609
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000610config XEN_DOM0
611 def_bool y
612 depends on XEN
613
614config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700615 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000616 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000617 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000618 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000619 help
620 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
621
Steve Capperd03bb142013-04-25 15:19:21 +0100622config FORCE_MAX_ZONEORDER
623 int
624 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100625 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100626 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100627 help
628 The kernel memory allocator divides physically contiguous memory
629 blocks into "zones", where each zone is a power of two number of
630 pages. This option selects the largest power of two that the kernel
631 keeps in the memory allocator. If you need to allocate very large
632 blocks of physically contiguous memory, then you may need to
633 increase this value.
634
635 This config option is actually maximum order plus one. For example,
636 a value of 11 means that the largest free memory block is 2^10 pages.
637
638 We make sure that we can allocate upto a HugePage size for each configuration.
639 Hence we have :
640 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
641
642 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
643 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100644
Will Deacon1b907f42014-11-20 16:51:10 +0000645menuconfig ARMV8_DEPRECATED
646 bool "Emulate deprecated/obsolete ARMv8 instructions"
647 depends on COMPAT
648 help
649 Legacy software support may require certain instructions
650 that have been deprecated or obsoleted in the architecture.
651
652 Enable this config to enable selective emulation of these
653 features.
654
655 If unsure, say Y
656
657if ARMV8_DEPRECATED
658
659config SWP_EMULATION
660 bool "Emulate SWP/SWPB instructions"
661 help
662 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
663 they are always undefined. Say Y here to enable software
664 emulation of these instructions for userspace using LDXR/STXR.
665
666 In some older versions of glibc [<=2.8] SWP is used during futex
667 trylock() operations with the assumption that the code will not
668 be preempted. This invalid assumption may be more likely to fail
669 with SWP emulation enabled, leading to deadlock of the user
670 application.
671
672 NOTE: when accessing uncached shared regions, LDXR/STXR rely
673 on an external transaction monitoring block called a global
674 monitor to maintain update atomicity. If your system does not
675 implement a global monitor, this option can cause programs that
676 perform SWP operations to uncached memory to deadlock.
677
678 If unsure, say Y
679
680config CP15_BARRIER_EMULATION
681 bool "Emulate CP15 Barrier instructions"
682 help
683 The CP15 barrier instructions - CP15ISB, CP15DSB, and
684 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
685 strongly recommended to use the ISB, DSB, and DMB
686 instructions instead.
687
688 Say Y here to enable software emulation of these
689 instructions for AArch32 userspace code. When this option is
690 enabled, CP15 barrier usage is traced which can help
691 identify software that needs updating.
692
693 If unsure, say Y
694
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000695config SETEND_EMULATION
696 bool "Emulate SETEND instruction"
697 help
698 The SETEND instruction alters the data-endianness of the
699 AArch32 EL0, and is deprecated in ARMv8.
700
701 Say Y here to enable software emulation of the instruction
702 for AArch32 userspace code.
703
704 Note: All the cpus on the system must have mixed endian support at EL0
705 for this feature to be enabled. If a new CPU - which doesn't support mixed
706 endian - is hotplugged in after this feature has been enabled, there could
707 be unexpected results in the applications.
708
709 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000710endif
711
Will Deacon0e4a0702015-07-27 15:54:13 +0100712menu "ARMv8.1 architectural features"
713
714config ARM64_HW_AFDBM
715 bool "Support for hardware updates of the Access and Dirty page flags"
716 default y
717 help
718 The ARMv8.1 architecture extensions introduce support for
719 hardware updates of the access and dirty information in page
720 table entries. When enabled in TCR_EL1 (HA and HD bits) on
721 capable processors, accesses to pages with PTE_AF cleared will
722 set this bit instead of raising an access flag fault.
723 Similarly, writes to read-only pages with the DBM bit set will
724 clear the read-only bit (AP[2]) instead of raising a
725 permission fault.
726
727 Kernels built with this configuration option enabled continue
728 to work on pre-ARMv8.1 hardware and the performance impact is
729 minimal. If unsure, say Y.
730
731config ARM64_PAN
732 bool "Enable support for Privileged Access Never (PAN)"
733 default y
734 help
735 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
736 prevents the kernel or hypervisor from accessing user-space (EL0)
737 memory directly.
738
739 Choosing this option will cause any unprotected (not using
740 copy_to_user et al) memory access to fail with a permission fault.
741
742 The feature is detected at runtime, and will remain as a 'nop'
743 instruction if the cpu does not implement the feature.
744
745config ARM64_LSE_ATOMICS
746 bool "Atomic instructions"
747 help
748 As part of the Large System Extensions, ARMv8.1 introduces new
749 atomic instructions that are designed specifically to scale in
750 very large systems.
751
752 Say Y here to make use of these instructions for the in-kernel
753 atomic routines. This incurs a small overhead on CPUs that do
754 not support these instructions and requires the kernel to be
755 built with binutils >= 2.25.
756
757endmenu
758
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100759endmenu
760
761menu "Boot options"
762
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000763config ARM64_ACPI_PARKING_PROTOCOL
764 bool "Enable support for the ARM64 ACPI parking protocol"
765 depends on ACPI
766 help
767 Enable support for the ARM64 ACPI parking protocol. If disabled
768 the kernel will not allow booting through the ARM64 ACPI parking
769 protocol even if the corresponding data is present in the ACPI
770 MADT table.
771
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100772config CMDLINE
773 string "Default kernel command string"
774 default ""
775 help
776 Provide a set of default command-line options at build time by
777 entering them here. As a minimum, you should specify the the
778 root device (e.g. root=/dev/nfs).
779
780config CMDLINE_FORCE
781 bool "Always use the default kernel command string"
782 help
783 Always use the default kernel command string, even if the boot
784 loader passes other arguments to the kernel.
785 This is useful if you cannot or don't want to change the
786 command-line options your boot loader passes to the kernel.
787
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200788config EFI_STUB
789 bool
790
Mark Salterf84d0272014-04-15 21:59:30 -0400791config EFI
792 bool "UEFI runtime support"
793 depends on OF && !CPU_BIG_ENDIAN
794 select LIBFDT
795 select UCS2_STRING
796 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200797 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200798 select EFI_STUB
799 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400800 default y
801 help
802 This option provides support for runtime services provided
803 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400804 clock, and platform reset). A UEFI stub is also provided to
805 allow the kernel to be booted as an EFI application. This
806 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400807
Yi Lid1ae8c02014-10-04 23:46:43 +0800808config DMI
809 bool "Enable support for SMBIOS (DMI) tables"
810 depends on EFI
811 default y
812 help
813 This enables SMBIOS/DMI feature for systems.
814
815 This option is only useful on systems that have UEFI firmware.
816 However, even with this option, the resultant kernel should
817 continue to boot on existing non-UEFI platforms.
818
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100819endmenu
820
821menu "Userspace binary formats"
822
823source "fs/Kconfig.binfmt"
824
825config COMPAT
826 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +0100827 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100828 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700829 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500830 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500831 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100832 help
833 This option enables support for a 32-bit EL0 running under a 64-bit
834 kernel at EL1. AArch32-specific components such as system calls,
835 the user helper functions, VFP support and the ptrace interface are
836 handled appropriately by the kernel.
837
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100838 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
839 that you will only be able to execute AArch32 binaries that were compiled
840 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +0000841
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100842 If you want to execute 32-bit userspace applications, say Y.
843
844config SYSVIPC_COMPAT
845 def_bool y
846 depends on COMPAT && SYSVIPC
847
848endmenu
849
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000850menu "Power management options"
851
852source "kernel/power/Kconfig"
853
854config ARCH_SUSPEND_POSSIBLE
855 def_bool y
856
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000857endmenu
858
Lorenzo Pieralisi13072202013-07-17 14:54:21 +0100859menu "CPU Power Management"
860
861source "drivers/cpuidle/Kconfig"
862
Rob Herring52e7e812014-02-24 11:27:57 +0900863source "drivers/cpufreq/Kconfig"
864
865endmenu
866
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100867source "net/Kconfig"
868
869source "drivers/Kconfig"
870
Mark Salterf84d0272014-04-15 21:59:30 -0400871source "drivers/firmware/Kconfig"
872
Graeme Gregoryb6a02172015-03-24 14:02:53 +0000873source "drivers/acpi/Kconfig"
874
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100875source "fs/Kconfig"
876
Marc Zyngierc3eb5b12013-07-04 13:34:32 +0100877source "arch/arm64/kvm/Kconfig"
878
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100879source "arch/arm64/Kconfig.debug"
880
881source "security/Kconfig"
882
883source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +0800884if CRYPTO
885source "arch/arm64/crypto/Kconfig"
886endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100887
888source "lib/Kconfig"