blob: 09b4a35e21a8579d419b1ef5e53a31f05e3d07bc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070013#include <linux/of.h>
14#include <linux/of_pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070016#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/module.h>
19#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080020#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053021#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080022#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020023#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080024#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090025#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010026#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060027#include <linux/pci_hotplug.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060028#include <asm-generic/pci-bridge.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090029#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090030#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
Alan Stern00240c32009-04-27 13:33:16 -040032const char *pci_power_names[] = {
33 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
34};
35EXPORT_SYMBOL_GPL(pci_power_names);
36
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010037int isa_dma_bridge_buggy;
38EXPORT_SYMBOL(isa_dma_bridge_buggy);
39
40int pci_pci_problems;
41EXPORT_SYMBOL(pci_pci_problems);
42
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010043unsigned int pci_pm_d3_delay;
44
Matthew Garrettdf17e622010-10-04 14:22:29 -040045static void pci_pme_list_scan(struct work_struct *work);
46
47static LIST_HEAD(pci_pme_list);
48static DEFINE_MUTEX(pci_pme_list_mutex);
49static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
50
51struct pci_pme_device {
52 struct list_head list;
53 struct pci_dev *dev;
54};
55
56#define PME_TIMEOUT 1000 /* How long between PME checks */
57
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010058static void pci_dev_d3_sleep(struct pci_dev *dev)
59{
60 unsigned int delay = dev->d3_delay;
61
62 if (delay < pci_pm_d3_delay)
63 delay = pci_pm_d3_delay;
64
65 msleep(delay);
66}
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Jeff Garzik32a2eea2007-10-11 16:57:27 -040068#ifdef CONFIG_PCI_DOMAINS
69int pci_domains_supported = 1;
70#endif
71
Atsushi Nemoto4516a612007-02-05 16:36:06 -080072#define DEFAULT_CARDBUS_IO_SIZE (256)
73#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
74/* pci=cbmemsize=nnM,cbiosize=nn can override this */
75unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
76unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
77
Eric W. Biederman28760482009-09-09 14:09:24 -070078#define DEFAULT_HOTPLUG_IO_SIZE (256)
79#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
80/* pci=hpmemsize=nnM,hpiosize=nn can override this */
81unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
82unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
83
Keith Busch27d868b2015-08-24 08:48:16 -050084enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jon Masonb03e7492011-07-20 15:20:54 -050085
Jesse Barnesac1aa472009-10-26 13:20:44 -070086/*
87 * The default CLS is used if arch didn't set CLS explicitly and not
88 * all pci devices agree on the same value. Arch can override either
89 * the dfl or actual value as it sees fit. Don't forget this is
90 * measured in 32-bit words, not bytes.
91 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050092u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070093u8 pci_cache_line_size;
94
Myron Stowe96c55902011-10-28 15:48:38 -060095/*
96 * If we set up a device for bus mastering, we need to check the latency
97 * timer as certain BIOSes forget to set it properly.
98 */
99unsigned int pcibios_max_latency = 255;
100
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100101/* If set, the PCIe ARI capability will not be used. */
102static bool pcie_ari_disabled;
103
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104/**
105 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
106 * @bus: pointer to PCI bus structure to search
107 *
108 * Given a PCI bus, returns the highest PCI bus number present in the set
109 * including the given PCI bus and its list of child PCI buses.
110 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400111unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800113 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 unsigned char max, n;
115
Yinghai Lub918c622012-05-17 18:51:11 -0700116 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800117 list_for_each_entry(tmp, &bus->children, node) {
118 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400119 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 max = n;
121 }
122 return max;
123}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800124EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
Andrew Morton1684f5d2008-12-01 14:30:30 -0800126#ifdef CONFIG_HAS_IOMEM
127void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
128{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500129 struct resource *res = &pdev->resource[bar];
130
Andrew Morton1684f5d2008-12-01 14:30:30 -0800131 /*
132 * Make sure the BAR is actually a memory resource, not an IO resource
133 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500134 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500135 dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800136 return NULL;
137 }
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500138 return ioremap_nocache(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800139}
140EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700141
142void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
143{
144 /*
145 * Make sure the BAR is actually a memory resource, not an IO resource
146 */
147 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
148 WARN_ON(1);
149 return NULL;
150 }
151 return ioremap_wc(pci_resource_start(pdev, bar),
152 pci_resource_len(pdev, bar));
153}
154EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800155#endif
156
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100157
158static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
159 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700160{
161 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700162 u16 ent;
163
164 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700165
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100166 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700167 if (pos < 0x40)
168 break;
169 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700170 pci_bus_read_config_word(bus, devfn, pos, &ent);
171
172 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700173 if (id == 0xff)
174 break;
175 if (id == cap)
176 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700177 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700178 }
179 return 0;
180}
181
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100182static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
183 u8 pos, int cap)
184{
185 int ttl = PCI_FIND_CAP_TTL;
186
187 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
188}
189
Roland Dreier24a4e372005-10-28 17:35:34 -0700190int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
191{
192 return __pci_find_next_cap(dev->bus, dev->devfn,
193 pos + PCI_CAP_LIST_NEXT, cap);
194}
195EXPORT_SYMBOL_GPL(pci_find_next_capability);
196
Michael Ellermand3bac112006-11-22 18:26:16 +1100197static int __pci_bus_find_cap_start(struct pci_bus *bus,
198 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199{
200 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
203 if (!(status & PCI_STATUS_CAP_LIST))
204 return 0;
205
206 switch (hdr_type) {
207 case PCI_HEADER_TYPE_NORMAL:
208 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100209 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100211 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100213
214 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215}
216
217/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700218 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 * @dev: PCI device to query
220 * @cap: capability code
221 *
222 * Tell if a device supports a given PCI capability.
223 * Returns the address of the requested capability structure within the
224 * device's PCI configuration space or 0 in case the device does not
225 * support it. Possible values for @cap:
226 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700227 * %PCI_CAP_ID_PM Power Management
228 * %PCI_CAP_ID_AGP Accelerated Graphics Port
229 * %PCI_CAP_ID_VPD Vital Product Data
230 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700232 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 * %PCI_CAP_ID_PCIX PCI-X
234 * %PCI_CAP_ID_EXP PCI Express
235 */
236int pci_find_capability(struct pci_dev *dev, int cap)
237{
Michael Ellermand3bac112006-11-22 18:26:16 +1100238 int pos;
239
240 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
241 if (pos)
242 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
243
244 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600246EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700249 * pci_bus_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 * @bus: the PCI bus to query
251 * @devfn: PCI device to query
252 * @cap: capability code
253 *
254 * Like pci_find_capability() but works for pci devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700255 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 *
257 * Returns the address of the requested capability structure within the
258 * device's PCI configuration space or 0 in case the device does not
259 * support it.
260 */
261int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
262{
Michael Ellermand3bac112006-11-22 18:26:16 +1100263 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 u8 hdr_type;
265
266 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
267
Michael Ellermand3bac112006-11-22 18:26:16 +1100268 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
269 if (pos)
270 pos = __pci_find_next_cap(bus, devfn, pos, cap);
271
272 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600274EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
276/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600277 * pci_find_next_ext_capability - Find an extended capability
278 * @dev: PCI device to query
279 * @start: address at which to start looking (0 to start at beginning of list)
280 * @cap: capability code
281 *
282 * Returns the address of the next matching extended capability structure
283 * within the device's PCI configuration space or 0 if the device does
284 * not support it. Some capabilities can occur several times, e.g., the
285 * vendor-specific capability, and this provides a way to find them all.
286 */
287int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
288{
289 u32 header;
290 int ttl;
291 int pos = PCI_CFG_SPACE_SIZE;
292
293 /* minimum 8 bytes per capability */
294 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
295
296 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
297 return 0;
298
299 if (start)
300 pos = start;
301
302 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
303 return 0;
304
305 /*
306 * If we have no capabilities, this is indicated by cap ID,
307 * cap version and next pointer all being 0.
308 */
309 if (header == 0)
310 return 0;
311
312 while (ttl-- > 0) {
313 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
314 return pos;
315
316 pos = PCI_EXT_CAP_NEXT(header);
317 if (pos < PCI_CFG_SPACE_SIZE)
318 break;
319
320 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
321 break;
322 }
323
324 return 0;
325}
326EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
327
328/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 * pci_find_ext_capability - Find an extended capability
330 * @dev: PCI device to query
331 * @cap: capability code
332 *
333 * Returns the address of the requested extended capability structure
334 * within the device's PCI configuration space or 0 if the device does
335 * not support it. Possible values for @cap:
336 *
337 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
338 * %PCI_EXT_CAP_ID_VC Virtual Channel
339 * %PCI_EXT_CAP_ID_DSN Device Serial Number
340 * %PCI_EXT_CAP_ID_PWR Power Budgeting
341 */
342int pci_find_ext_capability(struct pci_dev *dev, int cap)
343{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600344 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345}
Brice Goglin3a720d72006-05-23 06:10:01 -0400346EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100348static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
349{
350 int rc, ttl = PCI_FIND_CAP_TTL;
351 u8 cap, mask;
352
353 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
354 mask = HT_3BIT_CAP_MASK;
355 else
356 mask = HT_5BIT_CAP_MASK;
357
358 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
359 PCI_CAP_ID_HT, &ttl);
360 while (pos) {
361 rc = pci_read_config_byte(dev, pos + 3, &cap);
362 if (rc != PCIBIOS_SUCCESSFUL)
363 return 0;
364
365 if ((cap & mask) == ht_cap)
366 return pos;
367
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800368 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
369 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100370 PCI_CAP_ID_HT, &ttl);
371 }
372
373 return 0;
374}
375/**
376 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
377 * @dev: PCI device to query
378 * @pos: Position from which to continue searching
379 * @ht_cap: Hypertransport capability code
380 *
381 * To be used in conjunction with pci_find_ht_capability() to search for
382 * all capabilities matching @ht_cap. @pos should always be a value returned
383 * from pci_find_ht_capability().
384 *
385 * NB. To be 100% safe against broken PCI devices, the caller should take
386 * steps to avoid an infinite loop.
387 */
388int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
389{
390 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
391}
392EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
393
394/**
395 * pci_find_ht_capability - query a device's Hypertransport capabilities
396 * @dev: PCI device to query
397 * @ht_cap: Hypertransport capability code
398 *
399 * Tell if a device supports a given Hypertransport capability.
400 * Returns an address within the device's PCI configuration space
401 * or 0 in case the device does not support the request capability.
402 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
403 * which has a Hypertransport capability matching @ht_cap.
404 */
405int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
406{
407 int pos;
408
409 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
410 if (pos)
411 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
412
413 return pos;
414}
415EXPORT_SYMBOL_GPL(pci_find_ht_capability);
416
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417/**
418 * pci_find_parent_resource - return resource region of parent bus of given region
419 * @dev: PCI device structure contains resources to be searched
420 * @res: child resource record for which parent is sought
421 *
422 * For given resource region of given device, return the resource
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700423 * region of parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400425struct resource *pci_find_parent_resource(const struct pci_dev *dev,
426 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427{
428 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700429 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700432 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 if (!r)
434 continue;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700435 if (res->start && resource_contains(r, res)) {
436
437 /*
438 * If the window is prefetchable but the BAR is
439 * not, the allocator made a mistake.
440 */
441 if (r->flags & IORESOURCE_PREFETCH &&
442 !(res->flags & IORESOURCE_PREFETCH))
443 return NULL;
444
445 /*
446 * If we're below a transparent bridge, there may
447 * be both a positively-decoded aperture and a
448 * subtractively-decoded region that contain the BAR.
449 * We want the positively-decoded one, so this depends
450 * on pci_bus_for_each_resource() giving us those
451 * first.
452 */
453 return r;
454 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700456 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600458EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
460/**
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530461 * pci_find_pcie_root_port - return PCIe Root Port
462 * @dev: PCI device to query
463 *
464 * Traverse up the parent chain and return the PCIe Root Port PCI Device
465 * for a given PCI Device.
466 */
467struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
468{
469 struct pci_dev *bridge, *highest_pcie_bridge = NULL;
470
471 bridge = pci_upstream_bridge(dev);
472 while (bridge && pci_is_pcie(bridge)) {
473 highest_pcie_bridge = bridge;
474 bridge = pci_upstream_bridge(bridge);
475 }
476
477 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
478 return NULL;
479
480 return highest_pcie_bridge;
481}
482EXPORT_SYMBOL(pci_find_pcie_root_port);
483
484/**
Alex Williamson157e8762013-12-17 16:43:39 -0700485 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
486 * @dev: the PCI device to operate on
487 * @pos: config space offset of status word
488 * @mask: mask of bit(s) to care about in status word
489 *
490 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
491 */
492int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
493{
494 int i;
495
496 /* Wait for Transaction Pending bit clean */
497 for (i = 0; i < 4; i++) {
498 u16 status;
499 if (i)
500 msleep((1 << (i - 1)) * 100);
501
502 pci_read_config_word(dev, pos, &status);
503 if (!(status & mask))
504 return 1;
505 }
506
507 return 0;
508}
509
510/**
John W. Linville064b53db2005-07-27 10:19:44 -0400511 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
512 * @dev: PCI device to have its BARs restored
513 *
514 * Restore the BAR values for a given device, so as to make it
515 * accessible by its driver.
516 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400517static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400518{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800519 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400520
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800521 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800522 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400523}
524
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200525static struct pci_platform_pm_ops *pci_platform_pm;
526
527int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
528{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200529 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
Rafael J. Wysockid2e5f0c2012-12-23 00:02:44 +0100530 || !ops->sleep_wake)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200531 return -EINVAL;
532 pci_platform_pm = ops;
533 return 0;
534}
535
536static inline bool platform_pci_power_manageable(struct pci_dev *dev)
537{
538 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
539}
540
541static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400542 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200543{
544 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
545}
546
547static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
548{
549 return pci_platform_pm ?
550 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
551}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700552
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200553static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
554{
555 return pci_platform_pm ?
556 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
557}
558
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100559static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
560{
561 return pci_platform_pm ?
562 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
563}
564
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100565static inline bool platform_pci_need_resume(struct pci_dev *dev)
566{
567 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
568}
569
John W. Linville064b53db2005-07-27 10:19:44 -0400570/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200571 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
572 * given PCI device
573 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200574 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200576 * RETURN VALUE:
577 * -EINVAL if the requested state is invalid.
578 * -EIO if device does not support PCI PM or its PM capabilities register has a
579 * wrong version, or device doesn't support the requested state.
580 * 0 if device already is in the requested state.
581 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100583static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200585 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200586 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100588 /* Check if we're already there */
589 if (dev->current_state == state)
590 return 0;
591
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200592 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700593 return -EIO;
594
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200595 if (state < PCI_D0 || state > PCI_D3hot)
596 return -EINVAL;
597
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 /* Validate current state:
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700599 * Can enter D0 from any state, but if we can only go deeper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 * to sleep if we're already in a low power state
601 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100602 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200603 && dev->current_state > state) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400604 dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
605 dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200607 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200610 if ((state == PCI_D1 && !dev->d1_support)
611 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700612 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200614 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400615
John W. Linville32a36582005-09-14 09:52:42 -0400616 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 * This doesn't affect PME_Status, disables PME_En, and
618 * sets PowerState to 0.
619 */
John W. Linville32a36582005-09-14 09:52:42 -0400620 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400621 case PCI_D0:
622 case PCI_D1:
623 case PCI_D2:
624 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
625 pmcsr |= state;
626 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200627 case PCI_D3hot:
628 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400629 case PCI_UNKNOWN: /* Boot-up */
630 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100631 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200632 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400633 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400634 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400635 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400636 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 }
638
639 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200640 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641
642 /* Mandatory power management transition delays */
643 /* see PCI PM 1.1 5.6.1 table 18 */
644 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100645 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100647 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200649 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
650 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
651 if (dev->current_state != state && printk_ratelimit())
Ryan Desfosses227f0642014-04-18 20:13:50 -0400652 dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
653 dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400654
Huang Ying448bd852012-06-23 10:23:51 +0800655 /*
656 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400657 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
658 * from D3hot to D0 _may_ perform an internal reset, thereby
659 * going to "D0 Uninitialized" rather than "D0 Initialized".
660 * For example, at least some versions of the 3c905B and the
661 * 3c556B exhibit this behaviour.
662 *
663 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
664 * devices in a D3hot state at boot. Consequently, we need to
665 * restore at least the BARs so that the device will be
666 * accessible to its driver.
667 */
668 if (need_restore)
669 pci_restore_bars(dev);
670
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100671 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800672 pcie_aspm_pm_state_change(dev->bus->self);
673
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 return 0;
675}
676
677/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200678 * pci_update_current_state - Read PCI power state of given device from its
679 * PCI PM registers and cache it
680 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100681 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200682 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100683void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200684{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200685 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200686 u16 pmcsr;
687
Huang Ying448bd852012-06-23 10:23:51 +0800688 /*
689 * Configuration space is not accessible for device in
690 * D3cold, so just keep or set D3cold for safety
691 */
692 if (dev->current_state == PCI_D3cold)
693 return;
694 if (state == PCI_D3cold) {
695 dev->current_state = PCI_D3cold;
696 return;
697 }
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200698 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200699 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100700 } else {
701 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200702 }
703}
704
705/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600706 * pci_power_up - Put the given device into D0 forcibly
707 * @dev: PCI device to power up
708 */
709void pci_power_up(struct pci_dev *dev)
710{
711 if (platform_pci_power_manageable(dev))
712 platform_pci_set_power_state(dev, PCI_D0);
713
714 pci_raw_set_power_state(dev, PCI_D0);
715 pci_update_current_state(dev, PCI_D0);
716}
717
718/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100719 * pci_platform_power_transition - Use platform to change device power state
720 * @dev: PCI device to handle.
721 * @state: State to put the device into.
722 */
723static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
724{
725 int error;
726
727 if (platform_pci_power_manageable(dev)) {
728 error = platform_pci_set_power_state(dev, state);
729 if (!error)
730 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000731 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100732 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000733
734 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
735 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100736
737 return error;
738}
739
740/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700741 * pci_wakeup - Wake up a PCI device
742 * @pci_dev: Device to handle.
743 * @ign: ignored parameter
744 */
745static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
746{
747 pci_wakeup_event(pci_dev);
748 pm_request_resume(&pci_dev->dev);
749 return 0;
750}
751
752/**
753 * pci_wakeup_bus - Walk given bus and wake up devices on it
754 * @bus: Top bus of the subtree to walk.
755 */
756static void pci_wakeup_bus(struct pci_bus *bus)
757{
758 if (bus)
759 pci_walk_bus(bus, pci_wakeup, NULL);
760}
761
762/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100763 * __pci_start_power_transition - Start power transition of a PCI device
764 * @dev: PCI device to handle.
765 * @state: State to put the device into.
766 */
767static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
768{
Huang Ying448bd852012-06-23 10:23:51 +0800769 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100770 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800771 /*
772 * Mandatory power management transition delays, see
773 * PCI Express Base Specification Revision 2.0 Section
774 * 6.6.1: Conventional Reset. Do not delay for
775 * devices powered on/off by corresponding bridge,
776 * because have already delayed for the bridge.
777 */
778 if (dev->runtime_d3cold) {
779 msleep(dev->d3cold_delay);
780 /*
781 * When powering on a bridge from D3cold, the
782 * whole hierarchy may be powered on into
783 * D0uninitialized state, resume them to give
784 * them a chance to suspend again
785 */
786 pci_wakeup_bus(dev->subordinate);
787 }
788 }
789}
790
791/**
792 * __pci_dev_set_current_state - Set current state of a PCI device
793 * @dev: Device to handle
794 * @data: pointer to state to be set
795 */
796static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
797{
798 pci_power_t state = *(pci_power_t *)data;
799
800 dev->current_state = state;
801 return 0;
802}
803
804/**
805 * __pci_bus_set_current_state - Walk given bus and set current state of devices
806 * @bus: Top bus of the subtree to walk.
807 * @state: state to be set
808 */
809static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
810{
811 if (bus)
812 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100813}
814
815/**
816 * __pci_complete_power_transition - Complete power transition of a PCI device
817 * @dev: PCI device to handle.
818 * @state: State to put the device into.
819 *
820 * This function should not be called directly by device drivers.
821 */
822int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
823{
Huang Ying448bd852012-06-23 10:23:51 +0800824 int ret;
825
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600826 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800827 return -EINVAL;
828 ret = pci_platform_power_transition(dev, state);
829 /* Power off the bridge may power off the whole hierarchy */
830 if (!ret && state == PCI_D3cold)
831 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
832 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100833}
834EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
835
836/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200837 * pci_set_power_state - Set the power state of a PCI device
838 * @dev: PCI device to handle.
839 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
840 *
Nick Andrew877d0312009-01-26 11:06:57 +0100841 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200842 * the device's PCI PM registers.
843 *
844 * RETURN VALUE:
845 * -EINVAL if the requested state is invalid.
846 * -EIO if device does not support PCI PM or its PM capabilities register has a
847 * wrong version, or device doesn't support the requested state.
848 * 0 if device already is in the requested state.
849 * 0 if device's power state has been successfully changed.
850 */
851int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
852{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200853 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200854
855 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800856 if (state > PCI_D3cold)
857 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200858 else if (state < PCI_D0)
859 state = PCI_D0;
860 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
861 /*
862 * If the device or the parent bridge do not support PCI PM,
863 * ignore the request if we're doing anything other than putting
864 * it into D0 (which would only happen on boot).
865 */
866 return 0;
867
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600868 /* Check if we're already there */
869 if (dev->current_state == state)
870 return 0;
871
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100872 __pci_start_power_transition(dev, state);
873
Alan Cox979b1792008-07-24 17:18:38 +0100874 /* This device is quirked not to be put into D3, so
875 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800876 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100877 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200878
Huang Ying448bd852012-06-23 10:23:51 +0800879 /*
880 * To put device in D3cold, we put device into D3hot in native
881 * way, then put device into D3cold with platform ops
882 */
883 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
884 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200885
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100886 if (!__pci_complete_power_transition(dev, state))
887 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200888
889 return error;
890}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600891EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200892
893/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 * pci_choose_state - Choose the power state of a PCI device
895 * @dev: PCI device to be suspended
896 * @state: target sleep state for the whole system. This is the value
897 * that is passed to suspend() function.
898 *
899 * Returns PCI power state suitable for given device and given system
900 * message.
901 */
902
903pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
904{
Shaohua Liab826ca2007-07-20 10:03:22 +0800905 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500906
Yijing Wang728cdb72013-06-18 16:22:14 +0800907 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 return PCI_D0;
909
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200910 ret = platform_pci_choose_state(dev);
911 if (ret != PCI_POWER_ERROR)
912 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700913
914 switch (state.event) {
915 case PM_EVENT_ON:
916 return PCI_D0;
917 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700918 case PM_EVENT_PRETHAW:
919 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700920 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100921 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700922 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600924 dev_info(&dev->dev, "unrecognized suspend event %d\n",
925 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 BUG();
927 }
928 return PCI_D0;
929}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930EXPORT_SYMBOL(pci_choose_state);
931
Yu Zhao89858512009-02-16 02:55:47 +0800932#define PCI_EXP_SAVE_REGS 7
933
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700934static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
935 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -0800936{
937 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -0800938
Sasha Levinb67bfe02013-02-27 17:06:00 -0800939 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700940 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -0800941 return tmp;
942 }
943 return NULL;
944}
945
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700946struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
947{
948 return _pci_find_saved_cap(dev, cap, false);
949}
950
951struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
952{
953 return _pci_find_saved_cap(dev, cap, true);
954}
955
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300956static int pci_save_pcie_state(struct pci_dev *dev)
957{
Jiang Liu59875ae2012-07-24 17:20:06 +0800958 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300959 struct pci_cap_saved_state *save_state;
960 u16 *cap;
961
Jiang Liu59875ae2012-07-24 17:20:06 +0800962 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300963 return 0;
964
Eric W. Biederman9f355752007-03-08 13:06:13 -0700965 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300966 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800967 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300968 return -ENOMEM;
969 }
Jiang Liu59875ae2012-07-24 17:20:06 +0800970
Alex Williamson24a4742f2011-05-10 10:02:11 -0600971 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800972 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
973 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
974 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
975 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
976 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
977 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
978 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300979
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300980 return 0;
981}
982
983static void pci_restore_pcie_state(struct pci_dev *dev)
984{
Jiang Liu59875ae2012-07-24 17:20:06 +0800985 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300986 struct pci_cap_saved_state *save_state;
987 u16 *cap;
988
989 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +0800990 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300991 return;
Jiang Liu59875ae2012-07-24 17:20:06 +0800992
Alex Williamson24a4742f2011-05-10 10:02:11 -0600993 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800994 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
995 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
996 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
997 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
998 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
999 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1000 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001001}
1002
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001003
1004static int pci_save_pcix_state(struct pci_dev *dev)
1005{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001006 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001007 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001008
1009 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001010 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001011 return 0;
1012
Shaohua Lif34303d2007-12-18 09:56:47 +08001013 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001014 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -08001015 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001016 return -ENOMEM;
1017 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001018
Alex Williamson24a4742f2011-05-10 10:02:11 -06001019 pci_read_config_word(dev, pos + PCI_X_CMD,
1020 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001021
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001022 return 0;
1023}
1024
1025static void pci_restore_pcix_state(struct pci_dev *dev)
1026{
1027 int i = 0, pos;
1028 struct pci_cap_saved_state *save_state;
1029 u16 *cap;
1030
1031 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1032 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001033 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001034 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001035 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001036
1037 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001038}
1039
1040
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041/**
1042 * pci_save_state - save the PCI configuration space of a device before suspending
1043 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001045int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046{
1047 int i;
1048 /* XXX: 100% dword access ok here? */
1049 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001050 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001051 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001052
1053 i = pci_save_pcie_state(dev);
1054 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001055 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001056
1057 i = pci_save_pcix_state(dev);
1058 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001059 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001060
Quentin Lambert754834b2014-11-06 17:45:55 +01001061 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001063EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001065static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1066 u32 saved_val, int retry)
1067{
1068 u32 val;
1069
1070 pci_read_config_dword(pdev, offset, &val);
1071 if (val == saved_val)
1072 return;
1073
1074 for (;;) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001075 dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1076 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001077 pci_write_config_dword(pdev, offset, saved_val);
1078 if (retry-- <= 0)
1079 return;
1080
1081 pci_read_config_dword(pdev, offset, &val);
1082 if (val == saved_val)
1083 return;
1084
1085 mdelay(1);
1086 }
1087}
1088
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001089static void pci_restore_config_space_range(struct pci_dev *pdev,
1090 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001091{
1092 int index;
1093
1094 for (index = end; index >= start; index--)
1095 pci_restore_config_dword(pdev, 4 * index,
1096 pdev->saved_config_space[index],
1097 retry);
1098}
1099
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001100static void pci_restore_config_space(struct pci_dev *pdev)
1101{
1102 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1103 pci_restore_config_space_range(pdev, 10, 15, 0);
1104 /* Restore BARs before the command register. */
1105 pci_restore_config_space_range(pdev, 4, 9, 10);
1106 pci_restore_config_space_range(pdev, 0, 3, 0);
1107 } else {
1108 pci_restore_config_space_range(pdev, 0, 15, 0);
1109 }
1110}
1111
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001112/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 * pci_restore_state - Restore the saved state of a PCI device
1114 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001116void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117{
Alek Duc82f63e2009-08-08 08:46:19 +08001118 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001119 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001120
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001121 /* PCI Express register must be restored first */
1122 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001123 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001124 pci_restore_vc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001125
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001126 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001127
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001128 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001129 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001130
1131 /* Restore ACS and IOV configuration state */
1132 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001133 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001134
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001135 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001137EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001139struct pci_saved_state {
1140 u32 config_space[16];
1141 struct pci_cap_saved_data cap[0];
1142};
1143
1144/**
1145 * pci_store_saved_state - Allocate and return an opaque struct containing
1146 * the device saved state.
1147 * @dev: PCI device that we're dealing with
1148 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001149 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001150 */
1151struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1152{
1153 struct pci_saved_state *state;
1154 struct pci_cap_saved_state *tmp;
1155 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001156 size_t size;
1157
1158 if (!dev->state_saved)
1159 return NULL;
1160
1161 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1162
Sasha Levinb67bfe02013-02-27 17:06:00 -08001163 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001164 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1165
1166 state = kzalloc(size, GFP_KERNEL);
1167 if (!state)
1168 return NULL;
1169
1170 memcpy(state->config_space, dev->saved_config_space,
1171 sizeof(state->config_space));
1172
1173 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001174 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001175 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1176 memcpy(cap, &tmp->cap, len);
1177 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1178 }
1179 /* Empty cap_save terminates list */
1180
1181 return state;
1182}
1183EXPORT_SYMBOL_GPL(pci_store_saved_state);
1184
1185/**
1186 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1187 * @dev: PCI device that we're dealing with
1188 * @state: Saved state returned from pci_store_saved_state()
1189 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001190int pci_load_saved_state(struct pci_dev *dev,
1191 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001192{
1193 struct pci_cap_saved_data *cap;
1194
1195 dev->state_saved = false;
1196
1197 if (!state)
1198 return 0;
1199
1200 memcpy(dev->saved_config_space, state->config_space,
1201 sizeof(state->config_space));
1202
1203 cap = state->cap;
1204 while (cap->size) {
1205 struct pci_cap_saved_state *tmp;
1206
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001207 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001208 if (!tmp || tmp->cap.size != cap->size)
1209 return -EINVAL;
1210
1211 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1212 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1213 sizeof(struct pci_cap_saved_data) + cap->size);
1214 }
1215
1216 dev->state_saved = true;
1217 return 0;
1218}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001219EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001220
1221/**
1222 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1223 * and free the memory allocated for it.
1224 * @dev: PCI device that we're dealing with
1225 * @state: Pointer to saved state returned from pci_store_saved_state()
1226 */
1227int pci_load_and_free_saved_state(struct pci_dev *dev,
1228 struct pci_saved_state **state)
1229{
1230 int ret = pci_load_saved_state(dev, *state);
1231 kfree(*state);
1232 *state = NULL;
1233 return ret;
1234}
1235EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1236
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001237int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1238{
1239 return pci_enable_resources(dev, bars);
1240}
1241
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001242static int do_pci_enable_device(struct pci_dev *dev, int bars)
1243{
1244 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301245 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001246 u16 cmd;
1247 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001248
1249 err = pci_set_power_state(dev, PCI_D0);
1250 if (err < 0 && err != -EIO)
1251 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301252
1253 bridge = pci_upstream_bridge(dev);
1254 if (bridge)
1255 pcie_aspm_powersave_config_link(bridge);
1256
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001257 err = pcibios_enable_device(dev, bars);
1258 if (err < 0)
1259 return err;
1260 pci_fixup_device(pci_fixup_enable, dev);
1261
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001262 if (dev->msi_enabled || dev->msix_enabled)
1263 return 0;
1264
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001265 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1266 if (pin) {
1267 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1268 if (cmd & PCI_COMMAND_INTX_DISABLE)
1269 pci_write_config_word(dev, PCI_COMMAND,
1270 cmd & ~PCI_COMMAND_INTX_DISABLE);
1271 }
1272
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001273 return 0;
1274}
1275
1276/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001277 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001278 * @dev: PCI device to be resumed
1279 *
1280 * Note this function is a backend of pci_default_resume and is not supposed
1281 * to be called by normal code, write proper resume handler and use it instead.
1282 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001283int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001284{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001285 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001286 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1287 return 0;
1288}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001289EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001290
Yinghai Lu928bea92013-07-22 14:37:17 -07001291static void pci_enable_bridge(struct pci_dev *dev)
1292{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001293 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001294 int retval;
1295
Bjorn Helgaas79272132013-11-06 10:00:51 -07001296 bridge = pci_upstream_bridge(dev);
1297 if (bridge)
1298 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001299
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001300 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001301 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001302 pci_set_master(dev);
Yinghai Lu928bea92013-07-22 14:37:17 -07001303 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001304 }
1305
Yinghai Lu928bea92013-07-22 14:37:17 -07001306 retval = pci_enable_device(dev);
1307 if (retval)
1308 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1309 retval);
1310 pci_set_master(dev);
1311}
1312
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001313static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001315 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001317 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318
Jesse Barnes97c145f2010-11-05 15:16:36 -04001319 /*
1320 * Power state could be unknown at this point, either due to a fresh
1321 * boot or a device removal call. So get the current power state
1322 * so that things like MSI message writing will behave as expected
1323 * (e.g. if the device really is in D0 at enable time).
1324 */
1325 if (dev->pm_cap) {
1326 u16 pmcsr;
1327 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1328 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1329 }
1330
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001331 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001332 return 0; /* already enabled */
1333
Bjorn Helgaas79272132013-11-06 10:00:51 -07001334 bridge = pci_upstream_bridge(dev);
1335 if (bridge)
1336 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001337
Yinghai Lu497f16f2011-12-17 18:33:37 -08001338 /* only skip sriov related */
1339 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1340 if (dev->resource[i].flags & flags)
1341 bars |= (1 << i);
1342 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001343 if (dev->resource[i].flags & flags)
1344 bars |= (1 << i);
1345
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001346 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001347 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001348 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001349 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350}
1351
1352/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001353 * pci_enable_device_io - Initialize a device for use with IO space
1354 * @dev: PCI device to be initialized
1355 *
1356 * Initialize device before it's used by a driver. Ask low-level code
1357 * to enable I/O resources. Wake up the device if it was suspended.
1358 * Beware, this function can fail.
1359 */
1360int pci_enable_device_io(struct pci_dev *dev)
1361{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001362 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001363}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001364EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001365
1366/**
1367 * pci_enable_device_mem - Initialize a device for use with Memory space
1368 * @dev: PCI device to be initialized
1369 *
1370 * Initialize device before it's used by a driver. Ask low-level code
1371 * to enable Memory resources. Wake up the device if it was suspended.
1372 * Beware, this function can fail.
1373 */
1374int pci_enable_device_mem(struct pci_dev *dev)
1375{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001376 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001377}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001378EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001379
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380/**
1381 * pci_enable_device - Initialize device before it's used by a driver.
1382 * @dev: PCI device to be initialized
1383 *
1384 * Initialize device before it's used by a driver. Ask low-level code
1385 * to enable I/O and memory. Wake up the device if it was suspended.
1386 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001387 *
1388 * Note we don't actually enable the device many times if we call
1389 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001391int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001393 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001395EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
Tejun Heo9ac78492007-01-20 16:00:26 +09001397/*
1398 * Managed PCI resources. This manages device on/off, intx/msi/msix
1399 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1400 * there's no need to track it separately. pci_devres is initialized
1401 * when a device is enabled using managed PCI device enable interface.
1402 */
1403struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001404 unsigned int enabled:1;
1405 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001406 unsigned int orig_intx:1;
1407 unsigned int restore_intx:1;
1408 u32 region_mask;
1409};
1410
1411static void pcim_release(struct device *gendev, void *res)
1412{
1413 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1414 struct pci_devres *this = res;
1415 int i;
1416
1417 if (dev->msi_enabled)
1418 pci_disable_msi(dev);
1419 if (dev->msix_enabled)
1420 pci_disable_msix(dev);
1421
1422 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1423 if (this->region_mask & (1 << i))
1424 pci_release_region(dev, i);
1425
1426 if (this->restore_intx)
1427 pci_intx(dev, this->orig_intx);
1428
Tejun Heo7f375f32007-02-25 04:36:01 -08001429 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001430 pci_disable_device(dev);
1431}
1432
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001433static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001434{
1435 struct pci_devres *dr, *new_dr;
1436
1437 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1438 if (dr)
1439 return dr;
1440
1441 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1442 if (!new_dr)
1443 return NULL;
1444 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1445}
1446
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001447static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001448{
1449 if (pci_is_managed(pdev))
1450 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1451 return NULL;
1452}
1453
1454/**
1455 * pcim_enable_device - Managed pci_enable_device()
1456 * @pdev: PCI device to be initialized
1457 *
1458 * Managed pci_enable_device().
1459 */
1460int pcim_enable_device(struct pci_dev *pdev)
1461{
1462 struct pci_devres *dr;
1463 int rc;
1464
1465 dr = get_pci_dr(pdev);
1466 if (unlikely(!dr))
1467 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001468 if (dr->enabled)
1469 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001470
1471 rc = pci_enable_device(pdev);
1472 if (!rc) {
1473 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001474 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001475 }
1476 return rc;
1477}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001478EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001479
1480/**
1481 * pcim_pin_device - Pin managed PCI device
1482 * @pdev: PCI device to pin
1483 *
1484 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1485 * driver detach. @pdev must have been enabled with
1486 * pcim_enable_device().
1487 */
1488void pcim_pin_device(struct pci_dev *pdev)
1489{
1490 struct pci_devres *dr;
1491
1492 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001493 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001494 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001495 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001496}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001497EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001498
Matthew Garretteca0d462012-12-05 14:33:27 -07001499/*
1500 * pcibios_add_device - provide arch specific hooks when adding device dev
1501 * @dev: the PCI device being added
1502 *
1503 * Permits the platform to provide architecture specific functionality when
1504 * devices are added. This is the default implementation. Architecture
1505 * implementations can override this.
1506 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001507int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d462012-12-05 14:33:27 -07001508{
1509 return 0;
1510}
1511
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512/**
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001513 * pcibios_release_device - provide arch specific hooks when releasing device dev
1514 * @dev: the PCI device being released
1515 *
1516 * Permits the platform to provide architecture specific functionality when
1517 * devices are released. This is the default implementation. Architecture
1518 * implementations can override this.
1519 */
1520void __weak pcibios_release_device(struct pci_dev *dev) {}
1521
1522/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 * pcibios_disable_device - disable arch specific PCI resources for device dev
1524 * @dev: the PCI device to disable
1525 *
1526 * Disables architecture specific PCI resources for the device. This
1527 * is the default implementation. Architecture implementations can
1528 * override this.
1529 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001530void __weak pcibios_disable_device (struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531
Hanjun Guoa43ae582014-05-06 11:29:52 +08001532/**
1533 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1534 * @irq: ISA IRQ to penalize
1535 * @active: IRQ active or not
1536 *
1537 * Permits the platform to provide architecture-specific functionality when
1538 * penalizing ISA IRQs. This is the default implementation. Architecture
1539 * implementations can override this.
1540 */
1541void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1542
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001543static void do_pci_disable_device(struct pci_dev *dev)
1544{
1545 u16 pci_command;
1546
1547 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1548 if (pci_command & PCI_COMMAND_MASTER) {
1549 pci_command &= ~PCI_COMMAND_MASTER;
1550 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1551 }
1552
1553 pcibios_disable_device(dev);
1554}
1555
1556/**
1557 * pci_disable_enabled_device - Disable device without updating enable_cnt
1558 * @dev: PCI device to disable
1559 *
1560 * NOTE: This function is a backend of PCI power management routines and is
1561 * not supposed to be called drivers.
1562 */
1563void pci_disable_enabled_device(struct pci_dev *dev)
1564{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001565 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001566 do_pci_disable_device(dev);
1567}
1568
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569/**
1570 * pci_disable_device - Disable PCI device after use
1571 * @dev: PCI device to be disabled
1572 *
1573 * Signal to the system that the PCI device is not in use by the system
1574 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001575 *
1576 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001577 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001579void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580{
Tejun Heo9ac78492007-01-20 16:00:26 +09001581 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001582
Tejun Heo9ac78492007-01-20 16:00:26 +09001583 dr = find_pci_dr(dev);
1584 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001585 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001586
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001587 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1588 "disabling already-disabled device");
1589
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001590 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001591 return;
1592
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001593 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001595 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001597EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
1599/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001600 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001601 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001602 * @state: Reset state to enter into
1603 *
1604 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001605 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001606 * implementation. Architecture implementations can override this.
1607 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001608int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1609 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001610{
1611 return -EINVAL;
1612}
1613
1614/**
1615 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001616 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001617 * @state: Reset state to enter into
1618 *
1619 *
1620 * Sets the PCI reset state for the device.
1621 */
1622int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1623{
1624 return pcibios_set_pcie_reset_state(dev, state);
1625}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001626EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05001627
1628/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001629 * pci_check_pme_status - Check if given device has generated PME.
1630 * @dev: Device to check.
1631 *
1632 * Check the PME status of the device and if set, clear it and clear PME enable
1633 * (if set). Return 'true' if PME status and PME enable were both set or
1634 * 'false' otherwise.
1635 */
1636bool pci_check_pme_status(struct pci_dev *dev)
1637{
1638 int pmcsr_pos;
1639 u16 pmcsr;
1640 bool ret = false;
1641
1642 if (!dev->pm_cap)
1643 return false;
1644
1645 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1646 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1647 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1648 return false;
1649
1650 /* Clear PME status. */
1651 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1652 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1653 /* Disable PME to avoid interrupt flood. */
1654 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1655 ret = true;
1656 }
1657
1658 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1659
1660 return ret;
1661}
1662
1663/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001664 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1665 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001666 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001667 *
1668 * Check if @dev has generated PME and queue a resume request for it in that
1669 * case.
1670 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001671static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001672{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001673 if (pme_poll_reset && dev->pme_poll)
1674 dev->pme_poll = false;
1675
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001676 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001677 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001678 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001679 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001680 return 0;
1681}
1682
1683/**
1684 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1685 * @bus: Top bus of the subtree to walk.
1686 */
1687void pci_pme_wakeup_bus(struct pci_bus *bus)
1688{
1689 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001690 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001691}
1692
Huang Ying448bd852012-06-23 10:23:51 +08001693
1694/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001695 * pci_pme_capable - check the capability of PCI device to generate PME#
1696 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001697 * @state: PCI state from which device will issue PME#.
1698 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001699bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001700{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001701 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001702 return false;
1703
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001704 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001705}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001706EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001707
Matthew Garrettdf17e622010-10-04 14:22:29 -04001708static void pci_pme_list_scan(struct work_struct *work)
1709{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001710 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001711
1712 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07001713 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1714 if (pme_dev->dev->pme_poll) {
1715 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08001716
Bjorn Helgaasce300002014-01-24 09:51:06 -07001717 bridge = pme_dev->dev->bus->self;
1718 /*
1719 * If bridge is in low power state, the
1720 * configuration space of subordinate devices
1721 * may be not accessible
1722 */
1723 if (bridge && bridge->current_state != PCI_D0)
1724 continue;
1725 pci_pme_wakeup(pme_dev->dev, NULL);
1726 } else {
1727 list_del(&pme_dev->list);
1728 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001729 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001730 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07001731 if (!list_empty(&pci_pme_list))
1732 schedule_delayed_work(&pci_pme_work,
1733 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001734 mutex_unlock(&pci_pme_list_mutex);
1735}
1736
1737/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001738 * pci_pme_active - enable or disable PCI device's PME# function
1739 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001740 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1741 *
1742 * The caller must verify that the device is capable of generating PME# before
1743 * calling this function with @enable equal to 'true'.
1744 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001745void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001746{
1747 u16 pmcsr;
1748
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00001749 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001750 return;
1751
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001752 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001753 /* Clear PME_Status by writing 1 to it and enable PME# */
1754 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1755 if (!enable)
1756 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1757
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001758 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001759
Huang Ying6e965e02012-10-26 13:07:51 +08001760 /*
1761 * PCI (as opposed to PCIe) PME requires that the device have
1762 * its PME# line hooked up correctly. Not all hardware vendors
1763 * do this, so the PME never gets delivered and the device
1764 * remains asleep. The easiest way around this is to
1765 * periodically walk the list of suspended devices and check
1766 * whether any have their PME flag set. The assumption is that
1767 * we'll wake up often enough anyway that this won't be a huge
1768 * hit, and the power savings from the devices will still be a
1769 * win.
1770 *
1771 * Although PCIe uses in-band PME message instead of PME# line
1772 * to report PME, PME does not work for some PCIe devices in
1773 * reality. For example, there are devices that set their PME
1774 * status bits, but don't really bother to send a PME message;
1775 * there are PCI Express Root Ports that don't bother to
1776 * trigger interrupts when they receive PME messages from the
1777 * devices below. So PME poll is used for PCIe devices too.
1778 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001779
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001780 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001781 struct pci_pme_device *pme_dev;
1782 if (enable) {
1783 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1784 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06001785 if (!pme_dev) {
1786 dev_warn(&dev->dev, "can't enable PME#\n");
1787 return;
1788 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001789 pme_dev->dev = dev;
1790 mutex_lock(&pci_pme_list_mutex);
1791 list_add(&pme_dev->list, &pci_pme_list);
1792 if (list_is_singular(&pci_pme_list))
1793 schedule_delayed_work(&pci_pme_work,
1794 msecs_to_jiffies(PME_TIMEOUT));
1795 mutex_unlock(&pci_pme_list_mutex);
1796 } else {
1797 mutex_lock(&pci_pme_list_mutex);
1798 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1799 if (pme_dev->dev == dev) {
1800 list_del(&pme_dev->list);
1801 kfree(pme_dev);
1802 break;
1803 }
1804 }
1805 mutex_unlock(&pci_pme_list_mutex);
1806 }
1807 }
1808
Vincent Palatin85b85822011-12-05 11:51:18 -08001809 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001810}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001811EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001812
1813/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001814 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001815 * @dev: PCI device affected
1816 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001817 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001818 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819 *
David Brownell075c1772007-04-26 00:12:06 -07001820 * This enables the device as a wakeup event source, or disables it.
1821 * When such events involves platform-specific hooks, those hooks are
1822 * called automatically by this routine.
1823 *
1824 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001825 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001826 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001827 * RETURN VALUE:
1828 * 0 is returned on success
1829 * -EINVAL is returned if device is not supposed to wake up the system
1830 * Error code depending on the platform is returned if both the platform and
1831 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001833int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1834 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001836 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001838 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001839 return -EINVAL;
1840
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001841 /* Don't do the same thing twice in a row for one device. */
1842 if (!!enable == !!dev->wakeup_prepared)
1843 return 0;
1844
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001845 /*
1846 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1847 * Anderson we should be doing PME# wake enable followed by ACPI wake
1848 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001849 */
1850
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001851 if (enable) {
1852 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001853
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001854 if (pci_pme_capable(dev, state))
1855 pci_pme_active(dev, true);
1856 else
1857 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001858 error = runtime ? platform_pci_run_wake(dev, true) :
1859 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001860 if (ret)
1861 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001862 if (!ret)
1863 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001864 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001865 if (runtime)
1866 platform_pci_run_wake(dev, false);
1867 else
1868 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001869 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001870 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001871 }
1872
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001873 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001874}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001875EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001876
1877/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001878 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1879 * @dev: PCI device to prepare
1880 * @enable: True to enable wake-up event generation; false to disable
1881 *
1882 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1883 * and this function allows them to set that up cleanly - pci_enable_wake()
1884 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1885 * ordering constraints.
1886 *
1887 * This function only returns error code if the device is not capable of
1888 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1889 * enable wake-up power for it.
1890 */
1891int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1892{
1893 return pci_pme_capable(dev, PCI_D3cold) ?
1894 pci_enable_wake(dev, PCI_D3cold, enable) :
1895 pci_enable_wake(dev, PCI_D3hot, enable);
1896}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001897EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001898
1899/**
Jesse Barnes37139072008-07-28 11:49:26 -07001900 * pci_target_state - find an appropriate low power state for a given PCI dev
1901 * @dev: PCI device
1902 *
1903 * Use underlying platform code to find a supported low power state for @dev.
1904 * If the platform can't manage @dev, return the deepest state from which it
1905 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001906 */
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001907static pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001908{
1909 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001910
1911 if (platform_pci_power_manageable(dev)) {
1912 /*
1913 * Call the platform to choose the target state of the device
1914 * and enable wake-up from this state if supported.
1915 */
1916 pci_power_t state = platform_pci_choose_state(dev);
1917
1918 switch (state) {
1919 case PCI_POWER_ERROR:
1920 case PCI_UNKNOWN:
1921 break;
1922 case PCI_D1:
1923 case PCI_D2:
1924 if (pci_no_d1d2(dev))
1925 break;
1926 default:
1927 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001928 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001929 } else if (!dev->pm_cap) {
1930 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001931 } else if (device_may_wakeup(&dev->dev)) {
1932 /*
1933 * Find the deepest state from which the device can generate
1934 * wake-up events, make it the target state and enable device
1935 * to generate PME#.
1936 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001937 if (dev->pme_support) {
1938 while (target_state
1939 && !(dev->pme_support & (1 << target_state)))
1940 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001941 }
1942 }
1943
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001944 return target_state;
1945}
1946
1947/**
1948 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1949 * @dev: Device to handle.
1950 *
1951 * Choose the power state appropriate for the device depending on whether
1952 * it can wake up the system and/or is power manageable by the platform
1953 * (PCI_D3hot is the default) and put the device into that state.
1954 */
1955int pci_prepare_to_sleep(struct pci_dev *dev)
1956{
1957 pci_power_t target_state = pci_target_state(dev);
1958 int error;
1959
1960 if (target_state == PCI_POWER_ERROR)
1961 return -EIO;
1962
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001963 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001964
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001965 error = pci_set_power_state(dev, target_state);
1966
1967 if (error)
1968 pci_enable_wake(dev, target_state, false);
1969
1970 return error;
1971}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001972EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001973
1974/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001975 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001976 * @dev: Device to handle.
1977 *
Thomas Weber88393162010-03-16 11:47:56 +01001978 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001979 */
1980int pci_back_from_sleep(struct pci_dev *dev)
1981{
1982 pci_enable_wake(dev, PCI_D0, false);
1983 return pci_set_power_state(dev, PCI_D0);
1984}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001985EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001986
1987/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001988 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1989 * @dev: PCI device being suspended.
1990 *
1991 * Prepare @dev to generate wake-up events at run time and put it into a low
1992 * power state.
1993 */
1994int pci_finish_runtime_suspend(struct pci_dev *dev)
1995{
1996 pci_power_t target_state = pci_target_state(dev);
1997 int error;
1998
1999 if (target_state == PCI_POWER_ERROR)
2000 return -EIO;
2001
Huang Ying448bd852012-06-23 10:23:51 +08002002 dev->runtime_d3cold = target_state == PCI_D3cold;
2003
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002004 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
2005
2006 error = pci_set_power_state(dev, target_state);
2007
Huang Ying448bd852012-06-23 10:23:51 +08002008 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002009 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08002010 dev->runtime_d3cold = false;
2011 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002012
2013 return error;
2014}
2015
2016/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002017 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2018 * @dev: Device to check.
2019 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002020 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002021 * (through the platform or using the native PCIe PME) or if the device supports
2022 * PME and one of its upstream bridges can generate wake-up events.
2023 */
2024bool pci_dev_run_wake(struct pci_dev *dev)
2025{
2026 struct pci_bus *bus = dev->bus;
2027
2028 if (device_run_wake(&dev->dev))
2029 return true;
2030
2031 if (!dev->pme_support)
2032 return false;
2033
2034 while (bus->parent) {
2035 struct pci_dev *bridge = bus->self;
2036
2037 if (device_run_wake(&bridge->dev))
2038 return true;
2039
2040 bus = bus->parent;
2041 }
2042
2043 /* We have reached the root bus. */
2044 if (bus->bridge)
2045 return device_run_wake(bus->bridge);
2046
2047 return false;
2048}
2049EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2050
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002051/**
2052 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2053 * @pci_dev: Device to check.
2054 *
2055 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2056 * reconfigured due to wakeup settings difference between system and runtime
2057 * suspend and the current power state of it is suitable for the upcoming
2058 * (system) transition.
2059 */
2060bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2061{
2062 struct device *dev = &pci_dev->dev;
2063
2064 if (!pm_runtime_suspended(dev)
2065 || (device_can_wakeup(dev) && !device_may_wakeup(dev))
2066 || platform_pci_need_resume(pci_dev))
2067 return false;
2068
2069 return pci_target_state(pci_dev) == pci_dev->current_state;
2070}
2071
Huang Yingb3c32c42012-10-25 09:36:03 +08002072void pci_config_pm_runtime_get(struct pci_dev *pdev)
2073{
2074 struct device *dev = &pdev->dev;
2075 struct device *parent = dev->parent;
2076
2077 if (parent)
2078 pm_runtime_get_sync(parent);
2079 pm_runtime_get_noresume(dev);
2080 /*
2081 * pdev->current_state is set to PCI_D3cold during suspending,
2082 * so wait until suspending completes
2083 */
2084 pm_runtime_barrier(dev);
2085 /*
2086 * Only need to resume devices in D3cold, because config
2087 * registers are still accessible for devices suspended but
2088 * not in D3cold.
2089 */
2090 if (pdev->current_state == PCI_D3cold)
2091 pm_runtime_resume(dev);
2092}
2093
2094void pci_config_pm_runtime_put(struct pci_dev *pdev)
2095{
2096 struct device *dev = &pdev->dev;
2097 struct device *parent = dev->parent;
2098
2099 pm_runtime_put(dev);
2100 if (parent)
2101 pm_runtime_put_sync(parent);
2102}
2103
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002104/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002105 * pci_pm_init - Initialize PM functions of given PCI device
2106 * @dev: PCI device to handle.
2107 */
2108void pci_pm_init(struct pci_dev *dev)
2109{
2110 int pm;
2111 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002112
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002113 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002114 pm_runtime_set_active(&dev->dev);
2115 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002116 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002117 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002118
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002119 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002120 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002121
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 /* find PCI PM capability in list */
2123 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002124 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002125 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002127 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002129 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2130 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
2131 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002132 return;
David Brownell075c1772007-04-26 00:12:06 -07002133 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002135 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002136 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002137 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Huang Ying4f9c1392012-08-08 09:07:38 +08002138 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002139
2140 dev->d1_support = false;
2141 dev->d2_support = false;
2142 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002143 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002144 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002145 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002146 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002147
2148 if (dev->d1_support || dev->d2_support)
2149 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002150 dev->d1_support ? " D1" : "",
2151 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002152 }
2153
2154 pmc &= PCI_PM_CAP_PME_MASK;
2155 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07002156 dev_printk(KERN_DEBUG, &dev->dev,
2157 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002158 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2159 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2160 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2161 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2162 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002163 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002164 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002165 /*
2166 * Make device's PM flags reflect the wake-up capability, but
2167 * let the user space enable it to wake up the system as needed.
2168 */
2169 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002170 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002171 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002172 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173}
2174
Yinghai Lu34a48762012-02-11 00:18:41 -08002175static void pci_add_saved_cap(struct pci_dev *pci_dev,
2176 struct pci_cap_saved_state *new_cap)
2177{
2178 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2179}
2180
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002181/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002182 * _pci_add_cap_save_buffer - allocate buffer for saving given
2183 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002184 * @dev: the PCI device
2185 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002186 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002187 * @size: requested size of the buffer
2188 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002189static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2190 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002191{
2192 int pos;
2193 struct pci_cap_saved_state *save_state;
2194
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002195 if (extended)
2196 pos = pci_find_ext_capability(dev, cap);
2197 else
2198 pos = pci_find_capability(dev, cap);
2199
Wei Yang0a1a9b42015-06-30 09:16:44 +08002200 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002201 return 0;
2202
2203 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2204 if (!save_state)
2205 return -ENOMEM;
2206
Alex Williamson24a4742f2011-05-10 10:02:11 -06002207 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002208 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06002209 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002210 pci_add_saved_cap(dev, save_state);
2211
2212 return 0;
2213}
2214
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002215int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2216{
2217 return _pci_add_cap_save_buffer(dev, cap, false, size);
2218}
2219
2220int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2221{
2222 return _pci_add_cap_save_buffer(dev, cap, true, size);
2223}
2224
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002225/**
2226 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2227 * @dev: the PCI device
2228 */
2229void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2230{
2231 int error;
2232
Yu Zhao89858512009-02-16 02:55:47 +08002233 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2234 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002235 if (error)
2236 dev_err(&dev->dev,
2237 "unable to preallocate PCI Express save buffer\n");
2238
2239 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2240 if (error)
2241 dev_err(&dev->dev,
2242 "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07002243
2244 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002245}
2246
Yinghai Luf7968412012-02-11 00:18:30 -08002247void pci_free_cap_save_buffers(struct pci_dev *dev)
2248{
2249 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002250 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08002251
Sasha Levinb67bfe02013-02-27 17:06:00 -08002252 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08002253 kfree(tmp);
2254}
2255
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002256/**
Yijing Wang31ab2472013-01-15 11:12:17 +08002257 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08002258 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08002259 *
2260 * If @dev and its upstream bridge both support ARI, enable ARI in the
2261 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08002262 */
Yijing Wang31ab2472013-01-15 11:12:17 +08002263void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08002264{
Yu Zhao58c3a722008-10-14 14:02:53 +08002265 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002266 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002267
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002268 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002269 return;
2270
Zhao, Yu81135872008-10-23 13:15:39 +08002271 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002272 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002273 return;
2274
Jiang Liu59875ae2012-07-24 17:20:06 +08002275 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002276 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2277 return;
2278
Yijing Wangb0cc6022013-01-15 11:12:16 +08002279 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2280 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2281 PCI_EXP_DEVCTL2_ARI);
2282 bridge->ari_enabled = 1;
2283 } else {
2284 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2285 PCI_EXP_DEVCTL2_ARI);
2286 bridge->ari_enabled = 0;
2287 }
Yu Zhao58c3a722008-10-14 14:02:53 +08002288}
2289
Chris Wright5d990b62009-12-04 12:15:21 -08002290static int pci_acs_enable;
2291
2292/**
2293 * pci_request_acs - ask for ACS to be enabled if supported
2294 */
2295void pci_request_acs(void)
2296{
2297 pci_acs_enable = 1;
2298}
2299
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002300/**
Alex Williamson2c744242014-02-03 14:27:33 -07002301 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
Allen Kayae21ee62009-10-07 10:27:17 -07002302 * @dev: the PCI device
2303 */
Alex Williamson2c744242014-02-03 14:27:33 -07002304static int pci_std_enable_acs(struct pci_dev *dev)
Allen Kayae21ee62009-10-07 10:27:17 -07002305{
2306 int pos;
2307 u16 cap;
2308 u16 ctrl;
2309
Allen Kayae21ee62009-10-07 10:27:17 -07002310 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2311 if (!pos)
Alex Williamson2c744242014-02-03 14:27:33 -07002312 return -ENODEV;
Allen Kayae21ee62009-10-07 10:27:17 -07002313
2314 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2315 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2316
2317 /* Source Validation */
2318 ctrl |= (cap & PCI_ACS_SV);
2319
2320 /* P2P Request Redirect */
2321 ctrl |= (cap & PCI_ACS_RR);
2322
2323 /* P2P Completion Redirect */
2324 ctrl |= (cap & PCI_ACS_CR);
2325
2326 /* Upstream Forwarding */
2327 ctrl |= (cap & PCI_ACS_UF);
2328
2329 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
Alex Williamson2c744242014-02-03 14:27:33 -07002330
2331 return 0;
2332}
2333
2334/**
2335 * pci_enable_acs - enable ACS if hardware support it
2336 * @dev: the PCI device
2337 */
2338void pci_enable_acs(struct pci_dev *dev)
2339{
2340 if (!pci_acs_enable)
2341 return;
2342
2343 if (!pci_std_enable_acs(dev))
2344 return;
2345
2346 pci_dev_specific_enable_acs(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002347}
2348
Alex Williamson0a671192013-06-27 16:39:48 -06002349static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2350{
2351 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06002352 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06002353
2354 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2355 if (!pos)
2356 return false;
2357
Alex Williamson83db7e02013-06-27 16:39:54 -06002358 /*
2359 * Except for egress control, capabilities are either required
2360 * or only required if controllable. Features missing from the
2361 * capability field can therefore be assumed as hard-wired enabled.
2362 */
2363 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2364 acs_flags &= (cap | PCI_ACS_EC);
2365
Alex Williamson0a671192013-06-27 16:39:48 -06002366 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2367 return (ctrl & acs_flags) == acs_flags;
2368}
2369
Allen Kayae21ee62009-10-07 10:27:17 -07002370/**
Alex Williamsonad805752012-06-11 05:27:07 +00002371 * pci_acs_enabled - test ACS against required flags for a given device
2372 * @pdev: device to test
2373 * @acs_flags: required PCI ACS flags
2374 *
2375 * Return true if the device supports the provided flags. Automatically
2376 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06002377 *
2378 * Note that this interface checks the effective ACS capabilities of the
2379 * device rather than the actual capabilities. For instance, most single
2380 * function endpoints are not required to support ACS because they have no
2381 * opportunity for peer-to-peer access. We therefore return 'true'
2382 * regardless of whether the device exposes an ACS capability. This makes
2383 * it much easier for callers of this function to ignore the actual type
2384 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00002385 */
2386bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2387{
Alex Williamson0a671192013-06-27 16:39:48 -06002388 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00002389
2390 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2391 if (ret >= 0)
2392 return ret > 0;
2393
Alex Williamson0a671192013-06-27 16:39:48 -06002394 /*
2395 * Conventional PCI and PCI-X devices never support ACS, either
2396 * effectively or actually. The shared bus topology implies that
2397 * any device on the bus can receive or snoop DMA.
2398 */
Alex Williamsonad805752012-06-11 05:27:07 +00002399 if (!pci_is_pcie(pdev))
2400 return false;
2401
Alex Williamson0a671192013-06-27 16:39:48 -06002402 switch (pci_pcie_type(pdev)) {
2403 /*
2404 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002405 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06002406 * handle them as we would a non-PCIe device.
2407 */
2408 case PCI_EXP_TYPE_PCIE_BRIDGE:
2409 /*
2410 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2411 * applicable... must never implement an ACS Extended Capability...".
2412 * This seems arbitrary, but we take a conservative interpretation
2413 * of this statement.
2414 */
2415 case PCI_EXP_TYPE_PCI_BRIDGE:
2416 case PCI_EXP_TYPE_RC_EC:
2417 return false;
2418 /*
2419 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2420 * implement ACS in order to indicate their peer-to-peer capabilities,
2421 * regardless of whether they are single- or multi-function devices.
2422 */
2423 case PCI_EXP_TYPE_DOWNSTREAM:
2424 case PCI_EXP_TYPE_ROOT_PORT:
2425 return pci_acs_flags_enabled(pdev, acs_flags);
2426 /*
2427 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2428 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002429 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06002430 * device. The footnote for section 6.12 indicates the specific
2431 * PCIe types included here.
2432 */
2433 case PCI_EXP_TYPE_ENDPOINT:
2434 case PCI_EXP_TYPE_UPSTREAM:
2435 case PCI_EXP_TYPE_LEG_END:
2436 case PCI_EXP_TYPE_RC_END:
2437 if (!pdev->multifunction)
2438 break;
2439
Alex Williamson0a671192013-06-27 16:39:48 -06002440 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00002441 }
2442
Alex Williamson0a671192013-06-27 16:39:48 -06002443 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002444 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06002445 * to single function devices with the exception of downstream ports.
2446 */
Alex Williamsonad805752012-06-11 05:27:07 +00002447 return true;
2448}
2449
2450/**
2451 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2452 * @start: starting downstream device
2453 * @end: ending upstream device or NULL to search to the root bus
2454 * @acs_flags: required flags
2455 *
2456 * Walk up a device tree from start to end testing PCI ACS support. If
2457 * any step along the way does not support the required flags, return false.
2458 */
2459bool pci_acs_path_enabled(struct pci_dev *start,
2460 struct pci_dev *end, u16 acs_flags)
2461{
2462 struct pci_dev *pdev, *parent = start;
2463
2464 do {
2465 pdev = parent;
2466
2467 if (!pci_acs_enabled(pdev, acs_flags))
2468 return false;
2469
2470 if (pci_is_root_bus(pdev->bus))
2471 return (end == NULL);
2472
2473 parent = pdev->bus->self;
2474 } while (pdev != end);
2475
2476 return true;
2477}
2478
2479/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002480 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2481 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08002482 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002483 *
2484 * Perform INTx swizzling for a device behind one level of bridge. This is
2485 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002486 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2487 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2488 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002489 */
John Crispin3df425f2012-04-12 17:33:07 +02002490u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002491{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002492 int slot;
2493
2494 if (pci_ari_enabled(dev->bus))
2495 slot = 0;
2496 else
2497 slot = PCI_SLOT(dev->devfn);
2498
2499 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002500}
2501
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002502int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002503{
2504 u8 pin;
2505
Kristen Accardi514d2072005-11-02 16:24:39 -08002506 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507 if (!pin)
2508 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002509
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002510 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002511 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512 dev = dev->bus->self;
2513 }
2514 *bridge = dev;
2515 return pin;
2516}
2517
2518/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002519 * pci_common_swizzle - swizzle INTx all the way to root bridge
2520 * @dev: the PCI device
2521 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2522 *
2523 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2524 * bridges all the way up to a PCI root bus.
2525 */
2526u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2527{
2528 u8 pin = *pinp;
2529
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002530 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002531 pin = pci_swizzle_interrupt_pin(dev, pin);
2532 dev = dev->bus->self;
2533 }
2534 *pinp = pin;
2535 return PCI_SLOT(dev->devfn);
2536}
Ray Juie6b29de2015-04-08 11:21:33 -07002537EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002538
2539/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540 * pci_release_region - Release a PCI bar
2541 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2542 * @bar: BAR to release
2543 *
2544 * Releases the PCI I/O and memory resources previously reserved by a
2545 * successful call to pci_request_region. Call this function only
2546 * after all use of the PCI regions has ceased.
2547 */
2548void pci_release_region(struct pci_dev *pdev, int bar)
2549{
Tejun Heo9ac78492007-01-20 16:00:26 +09002550 struct pci_devres *dr;
2551
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552 if (pci_resource_len(pdev, bar) == 0)
2553 return;
2554 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2555 release_region(pci_resource_start(pdev, bar),
2556 pci_resource_len(pdev, bar));
2557 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2558 release_mem_region(pci_resource_start(pdev, bar),
2559 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002560
2561 dr = find_pci_dr(pdev);
2562 if (dr)
2563 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002565EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002566
2567/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002568 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002569 * @pdev: PCI device whose resources are to be reserved
2570 * @bar: BAR to be reserved
2571 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002572 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002573 *
2574 * Mark the PCI region associated with PCI device @pdev BR @bar as
2575 * being reserved by owner @res_name. Do not access any
2576 * address inside the PCI regions unless this call returns
2577 * successfully.
2578 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002579 * If @exclusive is set, then the region is marked so that userspace
2580 * is explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002581 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002582 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002583 * Returns 0 on success, or %EBUSY on error. A warning
2584 * message is also printed on failure.
2585 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002586static int __pci_request_region(struct pci_dev *pdev, int bar,
2587 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002588{
Tejun Heo9ac78492007-01-20 16:00:26 +09002589 struct pci_devres *dr;
2590
Linus Torvalds1da177e2005-04-16 15:20:36 -07002591 if (pci_resource_len(pdev, bar) == 0)
2592 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002593
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2595 if (!request_region(pci_resource_start(pdev, bar),
2596 pci_resource_len(pdev, bar), res_name))
2597 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002598 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002599 if (!__request_mem_region(pci_resource_start(pdev, bar),
2600 pci_resource_len(pdev, bar), res_name,
2601 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602 goto err_out;
2603 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002604
2605 dr = find_pci_dr(pdev);
2606 if (dr)
2607 dr->region_mask |= 1 << bar;
2608
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609 return 0;
2610
2611err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002612 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002613 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002614 return -EBUSY;
2615}
2616
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002617/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002618 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002619 * @pdev: PCI device whose resources are to be reserved
2620 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002621 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002622 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002623 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002624 * being reserved by owner @res_name. Do not access any
2625 * address inside the PCI regions unless this call returns
2626 * successfully.
2627 *
2628 * Returns 0 on success, or %EBUSY on error. A warning
2629 * message is also printed on failure.
2630 */
2631int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2632{
2633 return __pci_request_region(pdev, bar, res_name, 0);
2634}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002635EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002636
2637/**
2638 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2639 * @pdev: PCI device whose resources are to be reserved
2640 * @bar: BAR to be reserved
2641 * @res_name: Name to be associated with resource.
2642 *
2643 * Mark the PCI region associated with PCI device @pdev BR @bar as
2644 * being reserved by owner @res_name. Do not access any
2645 * address inside the PCI regions unless this call returns
2646 * successfully.
2647 *
2648 * Returns 0 on success, or %EBUSY on error. A warning
2649 * message is also printed on failure.
2650 *
2651 * The key difference that _exclusive makes it that userspace is
2652 * explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002653 * sysfs.
Arjan van de Vene8de1482008-10-22 19:55:31 -07002654 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002655int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
2656 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07002657{
2658 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2659}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002660EXPORT_SYMBOL(pci_request_region_exclusive);
2661
Arjan van de Vene8de1482008-10-22 19:55:31 -07002662/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002663 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2664 * @pdev: PCI device whose resources were previously reserved
2665 * @bars: Bitmask of BARs to be released
2666 *
2667 * Release selected PCI I/O and memory resources previously reserved.
2668 * Call this function only after all use of the PCI regions has ceased.
2669 */
2670void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2671{
2672 int i;
2673
2674 for (i = 0; i < 6; i++)
2675 if (bars & (1 << i))
2676 pci_release_region(pdev, i);
2677}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002678EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002679
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06002680static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002681 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002682{
2683 int i;
2684
2685 for (i = 0; i < 6; i++)
2686 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002687 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002688 goto err_out;
2689 return 0;
2690
2691err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002692 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002693 if (bars & (1 << i))
2694 pci_release_region(pdev, i);
2695
2696 return -EBUSY;
2697}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698
Arjan van de Vene8de1482008-10-22 19:55:31 -07002699
2700/**
2701 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2702 * @pdev: PCI device whose resources are to be reserved
2703 * @bars: Bitmask of BARs to be requested
2704 * @res_name: Name to be associated with resource
2705 */
2706int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2707 const char *res_name)
2708{
2709 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2710}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002711EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002712
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002713int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
2714 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07002715{
2716 return __pci_request_selected_regions(pdev, bars, res_name,
2717 IORESOURCE_EXCLUSIVE);
2718}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002719EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002720
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721/**
2722 * pci_release_regions - Release reserved PCI I/O and memory resources
2723 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2724 *
2725 * Releases all PCI I/O and memory resources previously reserved by a
2726 * successful call to pci_request_regions. Call this function only
2727 * after all use of the PCI regions has ceased.
2728 */
2729
2730void pci_release_regions(struct pci_dev *pdev)
2731{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002732 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002733}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002734EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735
2736/**
2737 * pci_request_regions - Reserved PCI I/O and memory resources
2738 * @pdev: PCI device whose resources are to be reserved
2739 * @res_name: Name to be associated with resource.
2740 *
2741 * Mark all PCI regions associated with PCI device @pdev as
2742 * being reserved by owner @res_name. Do not access any
2743 * address inside the PCI regions unless this call returns
2744 * successfully.
2745 *
2746 * Returns 0 on success, or %EBUSY on error. A warning
2747 * message is also printed on failure.
2748 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002749int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002750{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002751 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002752}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002753EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754
2755/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002756 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2757 * @pdev: PCI device whose resources are to be reserved
2758 * @res_name: Name to be associated with resource.
2759 *
2760 * Mark all PCI regions associated with PCI device @pdev as
2761 * being reserved by owner @res_name. Do not access any
2762 * address inside the PCI regions unless this call returns
2763 * successfully.
2764 *
2765 * pci_request_regions_exclusive() will mark the region so that
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002766 * /dev/mem and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07002767 *
2768 * Returns 0 on success, or %EBUSY on error. A warning
2769 * message is also printed on failure.
2770 */
2771int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2772{
2773 return pci_request_selected_regions_exclusive(pdev,
2774 ((1 << 6) - 1), res_name);
2775}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002776EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002777
Liviu Dudau8b921ac2014-09-29 15:29:30 +01002778/**
2779 * pci_remap_iospace - Remap the memory mapped I/O space
2780 * @res: Resource describing the I/O space
2781 * @phys_addr: physical address of range to be mapped
2782 *
2783 * Remap the memory mapped I/O space described by the @res
2784 * and the CPU physical address @phys_addr into virtual address space.
2785 * Only architectures that have memory mapped IO functions defined
2786 * (and the PCI_IOBASE value defined) should call this function.
2787 */
2788int __weak pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
2789{
2790#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
2791 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
2792
2793 if (!(res->flags & IORESOURCE_IO))
2794 return -EINVAL;
2795
2796 if (res->end > IO_SPACE_LIMIT)
2797 return -EINVAL;
2798
2799 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
2800 pgprot_device(PAGE_KERNEL));
2801#else
2802 /* this architecture does not have memory mapped I/O space,
2803 so this function should never be called */
2804 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
2805 return -ENODEV;
2806#endif
2807}
2808
Ben Hutchings6a479072008-12-23 03:08:29 +00002809static void __pci_set_master(struct pci_dev *dev, bool enable)
2810{
2811 u16 old_cmd, cmd;
2812
2813 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2814 if (enable)
2815 cmd = old_cmd | PCI_COMMAND_MASTER;
2816 else
2817 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2818 if (cmd != old_cmd) {
2819 dev_dbg(&dev->dev, "%s bus mastering\n",
2820 enable ? "enabling" : "disabling");
2821 pci_write_config_word(dev, PCI_COMMAND, cmd);
2822 }
2823 dev->is_busmaster = enable;
2824}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002825
2826/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06002827 * pcibios_setup - process "pci=" kernel boot arguments
2828 * @str: string used to pass in "pci=" kernel boot arguments
2829 *
2830 * Process kernel boot arguments. This is the default implementation.
2831 * Architecture specific implementations can override this as necessary.
2832 */
2833char * __weak __init pcibios_setup(char *str)
2834{
2835 return str;
2836}
2837
2838/**
Myron Stowe96c55902011-10-28 15:48:38 -06002839 * pcibios_set_master - enable PCI bus-mastering for device dev
2840 * @dev: the PCI device to enable
2841 *
2842 * Enables PCI bus-mastering for the device. This is the default
2843 * implementation. Architecture specific implementations can override
2844 * this if necessary.
2845 */
2846void __weak pcibios_set_master(struct pci_dev *dev)
2847{
2848 u8 lat;
2849
Myron Stowef6766782011-10-28 15:49:20 -06002850 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2851 if (pci_is_pcie(dev))
2852 return;
2853
Myron Stowe96c55902011-10-28 15:48:38 -06002854 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2855 if (lat < 16)
2856 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2857 else if (lat > pcibios_max_latency)
2858 lat = pcibios_max_latency;
2859 else
2860 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06002861
Myron Stowe96c55902011-10-28 15:48:38 -06002862 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2863}
2864
2865/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002866 * pci_set_master - enables bus-mastering for device dev
2867 * @dev: the PCI device to enable
2868 *
2869 * Enables bus-mastering on the device and calls pcibios_set_master()
2870 * to do the needed arch specific settings.
2871 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002872void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002873{
Ben Hutchings6a479072008-12-23 03:08:29 +00002874 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002875 pcibios_set_master(dev);
2876}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002877EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002878
Ben Hutchings6a479072008-12-23 03:08:29 +00002879/**
2880 * pci_clear_master - disables bus-mastering for device dev
2881 * @dev: the PCI device to disable
2882 */
2883void pci_clear_master(struct pci_dev *dev)
2884{
2885 __pci_set_master(dev, false);
2886}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002887EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00002888
Linus Torvalds1da177e2005-04-16 15:20:36 -07002889/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002890 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2891 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002892 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002893 * Helper function for pci_set_mwi.
2894 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002895 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2896 *
2897 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2898 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002899int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002900{
2901 u8 cacheline_size;
2902
2903 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002904 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002905
2906 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2907 equal to or multiple of the right value. */
2908 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2909 if (cacheline_size >= pci_cache_line_size &&
2910 (cacheline_size % pci_cache_line_size) == 0)
2911 return 0;
2912
2913 /* Write the correct value. */
2914 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2915 /* Read it back. */
2916 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2917 if (cacheline_size == pci_cache_line_size)
2918 return 0;
2919
Ryan Desfosses227f0642014-04-18 20:13:50 -04002920 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
2921 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002922
2923 return -EINVAL;
2924}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002925EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2926
Linus Torvalds1da177e2005-04-16 15:20:36 -07002927/**
2928 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2929 * @dev: the PCI device for which MWI is enabled
2930 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002931 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002932 *
2933 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2934 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002935int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002936{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002937#ifdef PCI_DISABLE_MWI
2938 return 0;
2939#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002940 int rc;
2941 u16 cmd;
2942
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002943 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002944 if (rc)
2945 return rc;
2946
2947 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002948 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002949 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002950 cmd |= PCI_COMMAND_INVALIDATE;
2951 pci_write_config_word(dev, PCI_COMMAND, cmd);
2952 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002953 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002954#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002956EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002957
2958/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002959 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2960 * @dev: the PCI device for which MWI is enabled
2961 *
2962 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2963 * Callers are not required to check the return value.
2964 *
2965 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2966 */
2967int pci_try_set_mwi(struct pci_dev *dev)
2968{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002969#ifdef PCI_DISABLE_MWI
2970 return 0;
2971#else
2972 return pci_set_mwi(dev);
2973#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07002974}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002975EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07002976
2977/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002978 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2979 * @dev: the PCI device to disable
2980 *
2981 * Disables PCI Memory-Write-Invalidate transaction on the device
2982 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002983void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002984{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002985#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07002986 u16 cmd;
2987
2988 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2989 if (cmd & PCI_COMMAND_INVALIDATE) {
2990 cmd &= ~PCI_COMMAND_INVALIDATE;
2991 pci_write_config_word(dev, PCI_COMMAND, cmd);
2992 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002993#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002994}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002995EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002996
Brett M Russa04ce0f2005-08-15 15:23:41 -04002997/**
2998 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002999 * @pdev: the PCI device to operate on
3000 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04003001 *
3002 * Enables/disables PCI INTx for device dev
3003 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003004void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003005{
3006 u16 pci_command, new;
3007
3008 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
3009
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003010 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003011 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003012 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04003013 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04003014
3015 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09003016 struct pci_devres *dr;
3017
Brett M Russ2fd9d742005-09-09 10:02:22 -07003018 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09003019
3020 dr = find_pci_dr(pdev);
3021 if (dr && !dr->restore_intx) {
3022 dr->restore_intx = 1;
3023 dr->orig_intx = !enable;
3024 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04003025 }
3026}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003027EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003028
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003029/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003030 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003031 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003032 *
3033 * Check if the device dev support INTx masking via the config space
3034 * command word.
3035 */
3036bool pci_intx_mask_supported(struct pci_dev *dev)
3037{
3038 bool mask_supported = false;
3039 u16 orig, new;
3040
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003041 if (dev->broken_intx_masking)
3042 return false;
3043
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003044 pci_cfg_access_lock(dev);
3045
3046 pci_read_config_word(dev, PCI_COMMAND, &orig);
3047 pci_write_config_word(dev, PCI_COMMAND,
3048 orig ^ PCI_COMMAND_INTX_DISABLE);
3049 pci_read_config_word(dev, PCI_COMMAND, &new);
3050
3051 /*
3052 * There's no way to protect against hardware bugs or detect them
3053 * reliably, but as long as we know what the value should be, let's
3054 * go ahead and check it.
3055 */
3056 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04003057 dev_err(&dev->dev, "Command register changed from 0x%x to 0x%x: driver or hardware bug?\n",
3058 orig, new);
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003059 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
3060 mask_supported = true;
3061 pci_write_config_word(dev, PCI_COMMAND, orig);
3062 }
3063
3064 pci_cfg_access_unlock(dev);
3065 return mask_supported;
3066}
3067EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
3068
3069static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3070{
3071 struct pci_bus *bus = dev->bus;
3072 bool mask_updated = true;
3073 u32 cmd_status_dword;
3074 u16 origcmd, newcmd;
3075 unsigned long flags;
3076 bool irq_pending;
3077
3078 /*
3079 * We do a single dword read to retrieve both command and status.
3080 * Document assumptions that make this possible.
3081 */
3082 BUILD_BUG_ON(PCI_COMMAND % 4);
3083 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3084
3085 raw_spin_lock_irqsave(&pci_lock, flags);
3086
3087 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3088
3089 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3090
3091 /*
3092 * Check interrupt status register to see whether our device
3093 * triggered the interrupt (when masking) or the next IRQ is
3094 * already pending (when unmasking).
3095 */
3096 if (mask != irq_pending) {
3097 mask_updated = false;
3098 goto done;
3099 }
3100
3101 origcmd = cmd_status_dword;
3102 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3103 if (mask)
3104 newcmd |= PCI_COMMAND_INTX_DISABLE;
3105 if (newcmd != origcmd)
3106 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3107
3108done:
3109 raw_spin_unlock_irqrestore(&pci_lock, flags);
3110
3111 return mask_updated;
3112}
3113
3114/**
3115 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003116 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003117 *
3118 * Check if the device dev has its INTx line asserted, mask it and
3119 * return true in that case. False is returned if not interrupt was
3120 * pending.
3121 */
3122bool pci_check_and_mask_intx(struct pci_dev *dev)
3123{
3124 return pci_check_and_set_intx_mask(dev, true);
3125}
3126EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3127
3128/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07003129 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003130 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003131 *
3132 * Check if the device dev has its INTx line asserted, unmask it if not
3133 * and return true. False is returned and the mask remains active if
3134 * there was still an interrupt pending.
3135 */
3136bool pci_check_and_unmask_intx(struct pci_dev *dev)
3137{
3138 return pci_check_and_set_intx_mask(dev, false);
3139}
3140EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3141
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003142int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
3143{
3144 return dma_set_max_seg_size(&dev->dev, size);
3145}
3146EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003147
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003148int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
3149{
3150 return dma_set_seg_boundary(&dev->dev, mask);
3151}
3152EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003153
Casey Leedom3775a202013-08-06 15:48:36 +05303154/**
3155 * pci_wait_for_pending_transaction - waits for pending transaction
3156 * @dev: the PCI device to operate on
3157 *
3158 * Return 0 if transaction is pending 1 otherwise.
3159 */
3160int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003161{
Alex Williamson157e8762013-12-17 16:43:39 -07003162 if (!pci_is_pcie(dev))
3163 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003164
Gavin Shand0b4cc42014-05-19 13:06:46 +10003165 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3166 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05303167}
3168EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003169
Casey Leedom3775a202013-08-06 15:48:36 +05303170static int pcie_flr(struct pci_dev *dev, int probe)
3171{
3172 u32 cap;
3173
3174 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
3175 if (!(cap & PCI_EXP_DEVCAP_FLR))
3176 return -ENOTTY;
3177
3178 if (probe)
3179 return 0;
3180
3181 if (!pci_wait_for_pending_transaction(dev))
Gavin Shanbb383e22014-11-12 13:41:51 +11003182 dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05303183
Jiang Liu59875ae2012-07-24 17:20:06 +08003184 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003185 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003186 return 0;
3187}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003188
Yu Zhao8c1c6992009-06-13 15:52:13 +08003189static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003190{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003191 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003192 u8 cap;
3193
Yu Zhao8c1c6992009-06-13 15:52:13 +08003194 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3195 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003196 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003197
3198 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003199 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3200 return -ENOTTY;
3201
3202 if (probe)
3203 return 0;
3204
Alex Williamsond066c942014-06-17 15:40:13 -06003205 /*
3206 * Wait for Transaction Pending bit to clear. A word-aligned test
3207 * is used, so we use the conrol offset rather than status and shift
3208 * the test bit to match.
3209 */
Gavin Shanbb383e22014-11-12 13:41:51 +11003210 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06003211 PCI_AF_STATUS_TP << 8))
Gavin Shanbb383e22014-11-12 13:41:51 +11003212 dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08003213
Yu Zhao8c1c6992009-06-13 15:52:13 +08003214 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003215 msleep(100);
Sheng Yang1ca88792008-11-11 17:17:48 +08003216 return 0;
3217}
3218
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003219/**
3220 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3221 * @dev: Device to reset.
3222 * @probe: If set, only check if the device can be reset this way.
3223 *
3224 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3225 * unset, it will be reinitialized internally when going from PCI_D3hot to
3226 * PCI_D0. If that's the case and the device is not in a low-power state
3227 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3228 *
3229 * NOTE: This causes the caller to sleep for twice the device power transition
3230 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003231 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003232 * Moreover, only devices in D0 can be reset by this function.
3233 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003234static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003235{
Yu Zhaof85876b2009-06-13 15:52:14 +08003236 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003237
Alex Williamson51e53732014-11-21 11:24:08 -07003238 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08003239 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003240
Yu Zhaof85876b2009-06-13 15:52:14 +08003241 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3242 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3243 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003244
Yu Zhaof85876b2009-06-13 15:52:14 +08003245 if (probe)
3246 return 0;
3247
3248 if (dev->current_state != PCI_D0)
3249 return -EINVAL;
3250
3251 csr &= ~PCI_PM_CTRL_STATE_MASK;
3252 csr |= PCI_D3hot;
3253 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003254 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003255
3256 csr &= ~PCI_PM_CTRL_STATE_MASK;
3257 csr |= PCI_D0;
3258 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003259 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003260
3261 return 0;
3262}
3263
Gavin Shan9e330022014-06-19 17:22:44 +10003264void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003265{
3266 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06003267
3268 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
3269 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3270 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003271 /*
3272 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003273 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06003274 */
3275 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06003276
3277 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3278 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003279
3280 /*
3281 * Trhfa for conventional PCI is 2^25 clock cycles.
3282 * Assuming a minimum 33MHz clock this results in a 1s
3283 * delay before we can consider subordinate devices to
3284 * be re-initialized. PCIe has some ways to shorten this,
3285 * but we don't make use of them yet.
3286 */
3287 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06003288}
Gavin Shand92a2082014-04-24 18:00:24 +10003289
Gavin Shan9e330022014-06-19 17:22:44 +10003290void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
3291{
3292 pci_reset_secondary_bus(dev);
3293}
3294
Gavin Shand92a2082014-04-24 18:00:24 +10003295/**
3296 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
3297 * @dev: Bridge device
3298 *
3299 * Use the bridge control register to assert reset on the secondary bus.
3300 * Devices on the secondary bus are left in power-on state.
3301 */
3302void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
3303{
3304 pcibios_reset_secondary_bus(dev);
3305}
Alex Williamson64e86742013-08-08 14:09:24 -06003306EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
3307
3308static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3309{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003310 struct pci_dev *pdev;
3311
Alex Williamsonf331a852015-01-15 18:16:04 -06003312 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
3313 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003314 return -ENOTTY;
3315
3316 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3317 if (pdev != dev)
3318 return -ENOTTY;
3319
3320 if (probe)
3321 return 0;
3322
Alex Williamson64e86742013-08-08 14:09:24 -06003323 pci_reset_bridge_secondary_bus(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003324
3325 return 0;
3326}
3327
Alex Williamson608c3882013-08-08 14:09:43 -06003328static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
3329{
3330 int rc = -ENOTTY;
3331
3332 if (!hotplug || !try_module_get(hotplug->ops->owner))
3333 return rc;
3334
3335 if (hotplug->ops->reset_slot)
3336 rc = hotplug->ops->reset_slot(hotplug, probe);
3337
3338 module_put(hotplug->ops->owner);
3339
3340 return rc;
3341}
3342
3343static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
3344{
3345 struct pci_dev *pdev;
3346
Alex Williamsonf331a852015-01-15 18:16:04 -06003347 if (dev->subordinate || !dev->slot ||
3348 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06003349 return -ENOTTY;
3350
3351 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3352 if (pdev != dev && pdev->slot == dev->slot)
3353 return -ENOTTY;
3354
3355 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
3356}
3357
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003358static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003359{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003360 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003361
Yu Zhao8c1c6992009-06-13 15:52:13 +08003362 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003363
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003364 rc = pci_dev_specific_reset(dev, probe);
3365 if (rc != -ENOTTY)
3366 goto done;
3367
Yu Zhao8c1c6992009-06-13 15:52:13 +08003368 rc = pcie_flr(dev, probe);
3369 if (rc != -ENOTTY)
3370 goto done;
3371
3372 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003373 if (rc != -ENOTTY)
3374 goto done;
3375
3376 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003377 if (rc != -ENOTTY)
3378 goto done;
3379
Alex Williamson608c3882013-08-08 14:09:43 -06003380 rc = pci_dev_reset_slot_function(dev, probe);
3381 if (rc != -ENOTTY)
3382 goto done;
3383
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003384 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003385done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003386 return rc;
3387}
3388
Alex Williamson77cb9852013-08-08 14:09:49 -06003389static void pci_dev_lock(struct pci_dev *dev)
3390{
3391 pci_cfg_access_lock(dev);
3392 /* block PM suspend, driver probe, etc. */
3393 device_lock(&dev->dev);
3394}
3395
Alex Williamson61cf16d2013-12-16 15:14:31 -07003396/* Return 1 on successful lock, 0 on contention */
3397static int pci_dev_trylock(struct pci_dev *dev)
3398{
3399 if (pci_cfg_access_trylock(dev)) {
3400 if (device_trylock(&dev->dev))
3401 return 1;
3402 pci_cfg_access_unlock(dev);
3403 }
3404
3405 return 0;
3406}
3407
Alex Williamson77cb9852013-08-08 14:09:49 -06003408static void pci_dev_unlock(struct pci_dev *dev)
3409{
3410 device_unlock(&dev->dev);
3411 pci_cfg_access_unlock(dev);
3412}
3413
Keith Busch3ebe7f92014-05-02 10:40:42 -06003414/**
3415 * pci_reset_notify - notify device driver of reset
3416 * @dev: device to be notified of reset
3417 * @prepare: 'true' if device is about to be reset; 'false' if reset attempt
3418 * completed
3419 *
3420 * Must be called prior to device access being disabled and after device
3421 * access is restored.
3422 */
3423static void pci_reset_notify(struct pci_dev *dev, bool prepare)
3424{
3425 const struct pci_error_handlers *err_handler =
3426 dev->driver ? dev->driver->err_handler : NULL;
3427 if (err_handler && err_handler->reset_notify)
3428 err_handler->reset_notify(dev, prepare);
3429}
3430
Alex Williamson77cb9852013-08-08 14:09:49 -06003431static void pci_dev_save_and_disable(struct pci_dev *dev)
3432{
Keith Busch3ebe7f92014-05-02 10:40:42 -06003433 pci_reset_notify(dev, true);
3434
Alex Williamsona6cbaad2013-08-08 14:10:02 -06003435 /*
3436 * Wake-up device prior to save. PM registers default to D0 after
3437 * reset and a simple register restore doesn't reliably return
3438 * to a non-D0 state anyway.
3439 */
3440 pci_set_power_state(dev, PCI_D0);
3441
Alex Williamson77cb9852013-08-08 14:09:49 -06003442 pci_save_state(dev);
3443 /*
3444 * Disable the device by clearing the Command register, except for
3445 * INTx-disable which is set. This not only disables MMIO and I/O port
3446 * BARs, but also prevents the device from being Bus Master, preventing
3447 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
3448 * compliant devices, INTx-disable prevents legacy interrupts.
3449 */
3450 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3451}
3452
3453static void pci_dev_restore(struct pci_dev *dev)
3454{
3455 pci_restore_state(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06003456 pci_reset_notify(dev, false);
Alex Williamson77cb9852013-08-08 14:09:49 -06003457}
3458
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003459static int pci_dev_reset(struct pci_dev *dev, int probe)
3460{
3461 int rc;
3462
Alex Williamson77cb9852013-08-08 14:09:49 -06003463 if (!probe)
3464 pci_dev_lock(dev);
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003465
3466 rc = __pci_dev_reset(dev, probe);
3467
Alex Williamson77cb9852013-08-08 14:09:49 -06003468 if (!probe)
3469 pci_dev_unlock(dev);
3470
Yu Zhao8c1c6992009-06-13 15:52:13 +08003471 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003472}
Keith Busch3ebe7f92014-05-02 10:40:42 -06003473
Sheng Yang8dd7f802008-10-21 17:38:25 +08003474/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003475 * __pci_reset_function - reset a PCI device function
3476 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003477 *
3478 * Some devices allow an individual function to be reset without affecting
3479 * other functions in the same device. The PCI device must be responsive
3480 * to PCI config space in order to use this function.
3481 *
3482 * The device function is presumed to be unused when this function is called.
3483 * Resetting the device will make the contents of PCI configuration space
3484 * random, so any caller of this must be prepared to reinitialise the
3485 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3486 * etc.
3487 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003488 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003489 * device doesn't support resetting a single function.
3490 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003491int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003492{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003493 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003494}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003495EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003496
3497/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003498 * __pci_reset_function_locked - reset a PCI device function while holding
3499 * the @dev mutex lock.
3500 * @dev: PCI device to reset
3501 *
3502 * Some devices allow an individual function to be reset without affecting
3503 * other functions in the same device. The PCI device must be responsive
3504 * to PCI config space in order to use this function.
3505 *
3506 * The device function is presumed to be unused and the caller is holding
3507 * the device mutex lock when this function is called.
3508 * Resetting the device will make the contents of PCI configuration space
3509 * random, so any caller of this must be prepared to reinitialise the
3510 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3511 * etc.
3512 *
3513 * Returns 0 if the device function was successfully reset or negative if the
3514 * device doesn't support resetting a single function.
3515 */
3516int __pci_reset_function_locked(struct pci_dev *dev)
3517{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003518 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003519}
3520EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3521
3522/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003523 * pci_probe_reset_function - check whether the device can be safely reset
3524 * @dev: PCI device to reset
3525 *
3526 * Some devices allow an individual function to be reset without affecting
3527 * other functions in the same device. The PCI device must be responsive
3528 * to PCI config space in order to use this function.
3529 *
3530 * Returns 0 if the device function can be reset or negative if the
3531 * device doesn't support resetting a single function.
3532 */
3533int pci_probe_reset_function(struct pci_dev *dev)
3534{
3535 return pci_dev_reset(dev, 1);
3536}
3537
3538/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003539 * pci_reset_function - quiesce and reset a PCI device function
3540 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003541 *
3542 * Some devices allow an individual function to be reset without affecting
3543 * other functions in the same device. The PCI device must be responsive
3544 * to PCI config space in order to use this function.
3545 *
3546 * This function does not just reset the PCI portion of a device, but
3547 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003548 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003549 * over the reset.
3550 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003551 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003552 * device doesn't support resetting a single function.
3553 */
3554int pci_reset_function(struct pci_dev *dev)
3555{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003556 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003557
Yu Zhao8c1c6992009-06-13 15:52:13 +08003558 rc = pci_dev_reset(dev, 1);
3559 if (rc)
3560 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003561
Alex Williamson77cb9852013-08-08 14:09:49 -06003562 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003563
Yu Zhao8c1c6992009-06-13 15:52:13 +08003564 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003565
Alex Williamson77cb9852013-08-08 14:09:49 -06003566 pci_dev_restore(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003567
Yu Zhao8c1c6992009-06-13 15:52:13 +08003568 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003569}
3570EXPORT_SYMBOL_GPL(pci_reset_function);
3571
Alex Williamson61cf16d2013-12-16 15:14:31 -07003572/**
3573 * pci_try_reset_function - quiesce and reset a PCI device function
3574 * @dev: PCI device to reset
3575 *
3576 * Same as above, except return -EAGAIN if unable to lock device.
3577 */
3578int pci_try_reset_function(struct pci_dev *dev)
3579{
3580 int rc;
3581
3582 rc = pci_dev_reset(dev, 1);
3583 if (rc)
3584 return rc;
3585
3586 pci_dev_save_and_disable(dev);
3587
3588 if (pci_dev_trylock(dev)) {
3589 rc = __pci_dev_reset(dev, 0);
3590 pci_dev_unlock(dev);
3591 } else
3592 rc = -EAGAIN;
3593
3594 pci_dev_restore(dev);
3595
3596 return rc;
3597}
3598EXPORT_SYMBOL_GPL(pci_try_reset_function);
3599
Alex Williamsonf331a852015-01-15 18:16:04 -06003600/* Do any devices on or below this bus prevent a bus reset? */
3601static bool pci_bus_resetable(struct pci_bus *bus)
3602{
3603 struct pci_dev *dev;
3604
3605 list_for_each_entry(dev, &bus->devices, bus_list) {
3606 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
3607 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
3608 return false;
3609 }
3610
3611 return true;
3612}
3613
Alex Williamson090a3c52013-08-08 14:09:55 -06003614/* Lock devices from the top of the tree down */
3615static void pci_bus_lock(struct pci_bus *bus)
3616{
3617 struct pci_dev *dev;
3618
3619 list_for_each_entry(dev, &bus->devices, bus_list) {
3620 pci_dev_lock(dev);
3621 if (dev->subordinate)
3622 pci_bus_lock(dev->subordinate);
3623 }
3624}
3625
3626/* Unlock devices from the bottom of the tree up */
3627static void pci_bus_unlock(struct pci_bus *bus)
3628{
3629 struct pci_dev *dev;
3630
3631 list_for_each_entry(dev, &bus->devices, bus_list) {
3632 if (dev->subordinate)
3633 pci_bus_unlock(dev->subordinate);
3634 pci_dev_unlock(dev);
3635 }
3636}
3637
Alex Williamson61cf16d2013-12-16 15:14:31 -07003638/* Return 1 on successful lock, 0 on contention */
3639static int pci_bus_trylock(struct pci_bus *bus)
3640{
3641 struct pci_dev *dev;
3642
3643 list_for_each_entry(dev, &bus->devices, bus_list) {
3644 if (!pci_dev_trylock(dev))
3645 goto unlock;
3646 if (dev->subordinate) {
3647 if (!pci_bus_trylock(dev->subordinate)) {
3648 pci_dev_unlock(dev);
3649 goto unlock;
3650 }
3651 }
3652 }
3653 return 1;
3654
3655unlock:
3656 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
3657 if (dev->subordinate)
3658 pci_bus_unlock(dev->subordinate);
3659 pci_dev_unlock(dev);
3660 }
3661 return 0;
3662}
3663
Alex Williamsonf331a852015-01-15 18:16:04 -06003664/* Do any devices on or below this slot prevent a bus reset? */
3665static bool pci_slot_resetable(struct pci_slot *slot)
3666{
3667 struct pci_dev *dev;
3668
3669 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3670 if (!dev->slot || dev->slot != slot)
3671 continue;
3672 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
3673 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
3674 return false;
3675 }
3676
3677 return true;
3678}
3679
Alex Williamson090a3c52013-08-08 14:09:55 -06003680/* Lock devices from the top of the tree down */
3681static void pci_slot_lock(struct pci_slot *slot)
3682{
3683 struct pci_dev *dev;
3684
3685 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3686 if (!dev->slot || dev->slot != slot)
3687 continue;
3688 pci_dev_lock(dev);
3689 if (dev->subordinate)
3690 pci_bus_lock(dev->subordinate);
3691 }
3692}
3693
3694/* Unlock devices from the bottom of the tree up */
3695static void pci_slot_unlock(struct pci_slot *slot)
3696{
3697 struct pci_dev *dev;
3698
3699 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3700 if (!dev->slot || dev->slot != slot)
3701 continue;
3702 if (dev->subordinate)
3703 pci_bus_unlock(dev->subordinate);
3704 pci_dev_unlock(dev);
3705 }
3706}
3707
Alex Williamson61cf16d2013-12-16 15:14:31 -07003708/* Return 1 on successful lock, 0 on contention */
3709static int pci_slot_trylock(struct pci_slot *slot)
3710{
3711 struct pci_dev *dev;
3712
3713 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3714 if (!dev->slot || dev->slot != slot)
3715 continue;
3716 if (!pci_dev_trylock(dev))
3717 goto unlock;
3718 if (dev->subordinate) {
3719 if (!pci_bus_trylock(dev->subordinate)) {
3720 pci_dev_unlock(dev);
3721 goto unlock;
3722 }
3723 }
3724 }
3725 return 1;
3726
3727unlock:
3728 list_for_each_entry_continue_reverse(dev,
3729 &slot->bus->devices, bus_list) {
3730 if (!dev->slot || dev->slot != slot)
3731 continue;
3732 if (dev->subordinate)
3733 pci_bus_unlock(dev->subordinate);
3734 pci_dev_unlock(dev);
3735 }
3736 return 0;
3737}
3738
Alex Williamson090a3c52013-08-08 14:09:55 -06003739/* Save and disable devices from the top of the tree down */
3740static void pci_bus_save_and_disable(struct pci_bus *bus)
3741{
3742 struct pci_dev *dev;
3743
3744 list_for_each_entry(dev, &bus->devices, bus_list) {
3745 pci_dev_save_and_disable(dev);
3746 if (dev->subordinate)
3747 pci_bus_save_and_disable(dev->subordinate);
3748 }
3749}
3750
3751/*
3752 * Restore devices from top of the tree down - parent bridges need to be
3753 * restored before we can get to subordinate devices.
3754 */
3755static void pci_bus_restore(struct pci_bus *bus)
3756{
3757 struct pci_dev *dev;
3758
3759 list_for_each_entry(dev, &bus->devices, bus_list) {
3760 pci_dev_restore(dev);
3761 if (dev->subordinate)
3762 pci_bus_restore(dev->subordinate);
3763 }
3764}
3765
3766/* Save and disable devices from the top of the tree down */
3767static void pci_slot_save_and_disable(struct pci_slot *slot)
3768{
3769 struct pci_dev *dev;
3770
3771 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3772 if (!dev->slot || dev->slot != slot)
3773 continue;
3774 pci_dev_save_and_disable(dev);
3775 if (dev->subordinate)
3776 pci_bus_save_and_disable(dev->subordinate);
3777 }
3778}
3779
3780/*
3781 * Restore devices from top of the tree down - parent bridges need to be
3782 * restored before we can get to subordinate devices.
3783 */
3784static void pci_slot_restore(struct pci_slot *slot)
3785{
3786 struct pci_dev *dev;
3787
3788 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3789 if (!dev->slot || dev->slot != slot)
3790 continue;
3791 pci_dev_restore(dev);
3792 if (dev->subordinate)
3793 pci_bus_restore(dev->subordinate);
3794 }
3795}
3796
3797static int pci_slot_reset(struct pci_slot *slot, int probe)
3798{
3799 int rc;
3800
Alex Williamsonf331a852015-01-15 18:16:04 -06003801 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06003802 return -ENOTTY;
3803
3804 if (!probe)
3805 pci_slot_lock(slot);
3806
3807 might_sleep();
3808
3809 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
3810
3811 if (!probe)
3812 pci_slot_unlock(slot);
3813
3814 return rc;
3815}
3816
3817/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06003818 * pci_probe_reset_slot - probe whether a PCI slot can be reset
3819 * @slot: PCI slot to probe
3820 *
3821 * Return 0 if slot can be reset, negative if a slot reset is not supported.
3822 */
3823int pci_probe_reset_slot(struct pci_slot *slot)
3824{
3825 return pci_slot_reset(slot, 1);
3826}
3827EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
3828
3829/**
Alex Williamson090a3c52013-08-08 14:09:55 -06003830 * pci_reset_slot - reset a PCI slot
3831 * @slot: PCI slot to reset
3832 *
3833 * A PCI bus may host multiple slots, each slot may support a reset mechanism
3834 * independent of other slots. For instance, some slots may support slot power
3835 * control. In the case of a 1:1 bus to slot architecture, this function may
3836 * wrap the bus reset to avoid spurious slot related events such as hotplug.
3837 * Generally a slot reset should be attempted before a bus reset. All of the
3838 * function of the slot and any subordinate buses behind the slot are reset
3839 * through this function. PCI config space of all devices in the slot and
3840 * behind the slot is saved before and restored after reset.
3841 *
3842 * Return 0 on success, non-zero on error.
3843 */
3844int pci_reset_slot(struct pci_slot *slot)
3845{
3846 int rc;
3847
3848 rc = pci_slot_reset(slot, 1);
3849 if (rc)
3850 return rc;
3851
3852 pci_slot_save_and_disable(slot);
3853
3854 rc = pci_slot_reset(slot, 0);
3855
3856 pci_slot_restore(slot);
3857
3858 return rc;
3859}
3860EXPORT_SYMBOL_GPL(pci_reset_slot);
3861
Alex Williamson61cf16d2013-12-16 15:14:31 -07003862/**
3863 * pci_try_reset_slot - Try to reset a PCI slot
3864 * @slot: PCI slot to reset
3865 *
3866 * Same as above except return -EAGAIN if the slot cannot be locked
3867 */
3868int pci_try_reset_slot(struct pci_slot *slot)
3869{
3870 int rc;
3871
3872 rc = pci_slot_reset(slot, 1);
3873 if (rc)
3874 return rc;
3875
3876 pci_slot_save_and_disable(slot);
3877
3878 if (pci_slot_trylock(slot)) {
3879 might_sleep();
3880 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
3881 pci_slot_unlock(slot);
3882 } else
3883 rc = -EAGAIN;
3884
3885 pci_slot_restore(slot);
3886
3887 return rc;
3888}
3889EXPORT_SYMBOL_GPL(pci_try_reset_slot);
3890
Alex Williamson090a3c52013-08-08 14:09:55 -06003891static int pci_bus_reset(struct pci_bus *bus, int probe)
3892{
Alex Williamsonf331a852015-01-15 18:16:04 -06003893 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06003894 return -ENOTTY;
3895
3896 if (probe)
3897 return 0;
3898
3899 pci_bus_lock(bus);
3900
3901 might_sleep();
3902
3903 pci_reset_bridge_secondary_bus(bus->self);
3904
3905 pci_bus_unlock(bus);
3906
3907 return 0;
3908}
3909
3910/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06003911 * pci_probe_reset_bus - probe whether a PCI bus can be reset
3912 * @bus: PCI bus to probe
3913 *
3914 * Return 0 if bus can be reset, negative if a bus reset is not supported.
3915 */
3916int pci_probe_reset_bus(struct pci_bus *bus)
3917{
3918 return pci_bus_reset(bus, 1);
3919}
3920EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
3921
3922/**
Alex Williamson090a3c52013-08-08 14:09:55 -06003923 * pci_reset_bus - reset a PCI bus
3924 * @bus: top level PCI bus to reset
3925 *
3926 * Do a bus reset on the given bus and any subordinate buses, saving
3927 * and restoring state of all devices.
3928 *
3929 * Return 0 on success, non-zero on error.
3930 */
3931int pci_reset_bus(struct pci_bus *bus)
3932{
3933 int rc;
3934
3935 rc = pci_bus_reset(bus, 1);
3936 if (rc)
3937 return rc;
3938
3939 pci_bus_save_and_disable(bus);
3940
3941 rc = pci_bus_reset(bus, 0);
3942
3943 pci_bus_restore(bus);
3944
3945 return rc;
3946}
3947EXPORT_SYMBOL_GPL(pci_reset_bus);
3948
Sheng Yang8dd7f802008-10-21 17:38:25 +08003949/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07003950 * pci_try_reset_bus - Try to reset a PCI bus
3951 * @bus: top level PCI bus to reset
3952 *
3953 * Same as above except return -EAGAIN if the bus cannot be locked
3954 */
3955int pci_try_reset_bus(struct pci_bus *bus)
3956{
3957 int rc;
3958
3959 rc = pci_bus_reset(bus, 1);
3960 if (rc)
3961 return rc;
3962
3963 pci_bus_save_and_disable(bus);
3964
3965 if (pci_bus_trylock(bus)) {
3966 might_sleep();
3967 pci_reset_bridge_secondary_bus(bus->self);
3968 pci_bus_unlock(bus);
3969 } else
3970 rc = -EAGAIN;
3971
3972 pci_bus_restore(bus);
3973
3974 return rc;
3975}
3976EXPORT_SYMBOL_GPL(pci_try_reset_bus);
3977
3978/**
Peter Orubad556ad42007-05-15 13:59:13 +02003979 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3980 * @dev: PCI device to query
3981 *
3982 * Returns mmrbc: maximum designed memory read count in bytes
3983 * or appropriate error value.
3984 */
3985int pcix_get_max_mmrbc(struct pci_dev *dev)
3986{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003987 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003988 u32 stat;
3989
3990 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3991 if (!cap)
3992 return -EINVAL;
3993
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003994 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003995 return -EINVAL;
3996
Dean Nelson25daeb52010-03-09 22:26:40 -05003997 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003998}
3999EXPORT_SYMBOL(pcix_get_max_mmrbc);
4000
4001/**
4002 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
4003 * @dev: PCI device to query
4004 *
4005 * Returns mmrbc: maximum memory read count in bytes
4006 * or appropriate error value.
4007 */
4008int pcix_get_mmrbc(struct pci_dev *dev)
4009{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004010 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004011 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004012
4013 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4014 if (!cap)
4015 return -EINVAL;
4016
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004017 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4018 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004019
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004020 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02004021}
4022EXPORT_SYMBOL(pcix_get_mmrbc);
4023
4024/**
4025 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
4026 * @dev: PCI device to query
4027 * @mmrbc: maximum memory read count in bytes
4028 * valid values are 512, 1024, 2048, 4096
4029 *
4030 * If possible sets maximum memory read byte count, some bridges have erratas
4031 * that prevent this.
4032 */
4033int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
4034{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004035 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004036 u32 stat, v, o;
4037 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004038
vignesh babu229f5af2007-08-13 18:23:14 +05304039 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004040 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004041
4042 v = ffs(mmrbc) - 10;
4043
4044 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4045 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004046 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004047
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004048 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
4049 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004050
4051 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
4052 return -E2BIG;
4053
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004054 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4055 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004056
4057 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
4058 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06004059 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02004060 return -EIO;
4061
4062 cmd &= ~PCI_X_CMD_MAX_READ;
4063 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004064 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4065 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02004066 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004067 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02004068}
4069EXPORT_SYMBOL(pcix_set_mmrbc);
4070
4071/**
4072 * pcie_get_readrq - get PCI Express read request size
4073 * @dev: PCI device to query
4074 *
4075 * Returns maximum memory read request in bytes
4076 * or appropriate error value.
4077 */
4078int pcie_get_readrq(struct pci_dev *dev)
4079{
Peter Orubad556ad42007-05-15 13:59:13 +02004080 u16 ctl;
4081
Jiang Liu59875ae2012-07-24 17:20:06 +08004082 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02004083
Jiang Liu59875ae2012-07-24 17:20:06 +08004084 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02004085}
4086EXPORT_SYMBOL(pcie_get_readrq);
4087
4088/**
4089 * pcie_set_readrq - set PCI Express maximum memory read request
4090 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07004091 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004092 * valid values are 128, 256, 512, 1024, 2048, 4096
4093 *
Jon Masonc9b378c2011-06-28 18:26:25 -05004094 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004095 */
4096int pcie_set_readrq(struct pci_dev *dev, int rq)
4097{
Jiang Liu59875ae2012-07-24 17:20:06 +08004098 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02004099
vignesh babu229f5af2007-08-13 18:23:14 +05304100 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08004101 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004102
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004103 /*
4104 * If using the "performance" PCIe config, we clamp the
4105 * read rq size to the max packet size to prevent the
4106 * host bridge generating requests larger than we can
4107 * cope with
4108 */
4109 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
4110 int mps = pcie_get_mps(dev);
4111
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004112 if (mps < rq)
4113 rq = mps;
4114 }
4115
4116 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02004117
Jiang Liu59875ae2012-07-24 17:20:06 +08004118 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4119 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02004120}
4121EXPORT_SYMBOL(pcie_set_readrq);
4122
4123/**
Jon Masonb03e7492011-07-20 15:20:54 -05004124 * pcie_get_mps - get PCI Express maximum payload size
4125 * @dev: PCI device to query
4126 *
4127 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004128 */
4129int pcie_get_mps(struct pci_dev *dev)
4130{
Jon Masonb03e7492011-07-20 15:20:54 -05004131 u16 ctl;
4132
Jiang Liu59875ae2012-07-24 17:20:06 +08004133 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05004134
Jiang Liu59875ae2012-07-24 17:20:06 +08004135 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05004136}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004137EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004138
4139/**
4140 * pcie_set_mps - set PCI Express maximum payload size
4141 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07004142 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004143 * valid values are 128, 256, 512, 1024, 2048, 4096
4144 *
4145 * If possible sets maximum payload size
4146 */
4147int pcie_set_mps(struct pci_dev *dev, int mps)
4148{
Jiang Liu59875ae2012-07-24 17:20:06 +08004149 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05004150
4151 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08004152 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004153
4154 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004155 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08004156 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004157 v <<= 5;
4158
Jiang Liu59875ae2012-07-24 17:20:06 +08004159 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4160 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05004161}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004162EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004163
4164/**
Jacob Keller81377c82013-07-31 06:53:26 +00004165 * pcie_get_minimum_link - determine minimum link settings of a PCI device
4166 * @dev: PCI device to query
4167 * @speed: storage for minimum speed
4168 * @width: storage for minimum width
4169 *
4170 * This function will walk up the PCI device chain and determine the minimum
4171 * link width and speed of the device.
4172 */
4173int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
4174 enum pcie_link_width *width)
4175{
4176 int ret;
4177
4178 *speed = PCI_SPEED_UNKNOWN;
4179 *width = PCIE_LNK_WIDTH_UNKNOWN;
4180
4181 while (dev) {
4182 u16 lnksta;
4183 enum pci_bus_speed next_speed;
4184 enum pcie_link_width next_width;
4185
4186 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
4187 if (ret)
4188 return ret;
4189
4190 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
4191 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
4192 PCI_EXP_LNKSTA_NLW_SHIFT;
4193
4194 if (next_speed < *speed)
4195 *speed = next_speed;
4196
4197 if (next_width < *width)
4198 *width = next_width;
4199
4200 dev = dev->bus->self;
4201 }
4202
4203 return 0;
4204}
4205EXPORT_SYMBOL(pcie_get_minimum_link);
4206
4207/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004208 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08004209 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004210 * @flags: resource type mask to be selected
4211 *
4212 * This helper routine makes bar mask from the type of resource.
4213 */
4214int pci_select_bars(struct pci_dev *dev, unsigned long flags)
4215{
4216 int i, bars = 0;
4217 for (i = 0; i < PCI_NUM_RESOURCES; i++)
4218 if (pci_resource_flags(dev, i) & flags)
4219 bars |= (1 << i);
4220 return bars;
4221}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004222EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004223
Yu Zhao613e7ed2008-11-22 02:41:27 +08004224/**
4225 * pci_resource_bar - get position of the BAR associated with a resource
4226 * @dev: the PCI device
4227 * @resno: the resource number
4228 * @type: the BAR type to be filled in
4229 *
4230 * Returns BAR position in config space, or 0 if the BAR is invalid.
4231 */
4232int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
4233{
Yu Zhaod1b054d2009-03-20 11:25:11 +08004234 int reg;
4235
Yu Zhao613e7ed2008-11-22 02:41:27 +08004236 if (resno < PCI_ROM_RESOURCE) {
4237 *type = pci_bar_unknown;
4238 return PCI_BASE_ADDRESS_0 + 4 * resno;
4239 } else if (resno == PCI_ROM_RESOURCE) {
4240 *type = pci_bar_mem32;
4241 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08004242 } else if (resno < PCI_BRIDGE_RESOURCES) {
4243 /* device specific resource */
Myron Stowe26ff46c2014-11-11 08:04:50 -07004244 *type = pci_bar_unknown;
4245 reg = pci_iov_resource_bar(dev, resno);
Yu Zhaod1b054d2009-03-20 11:25:11 +08004246 if (reg)
4247 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08004248 }
4249
Bjorn Helgaas865df572009-11-04 10:32:57 -07004250 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08004251 return 0;
4252}
4253
Mike Travis95a8b6e2010-02-02 14:38:13 -08004254/* Some architectures require additional programming to enable VGA */
4255static arch_set_vga_state_t arch_set_vga_state;
4256
4257void __init pci_register_set_vga_state(arch_set_vga_state_t func)
4258{
4259 arch_set_vga_state = func; /* NULL disables */
4260}
4261
4262static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004263 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08004264{
4265 if (arch_set_vga_state)
4266 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10004267 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004268 return 0;
4269}
4270
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004271/**
4272 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07004273 * @dev: the PCI device
4274 * @decode: true = enable decoding, false = disable decoding
4275 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07004276 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10004277 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004278 */
4279int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10004280 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004281{
4282 struct pci_bus *bus;
4283 struct pci_dev *bridge;
4284 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08004285 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004286
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06004287 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004288
Mike Travis95a8b6e2010-02-02 14:38:13 -08004289 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10004290 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004291 if (rc)
4292 return rc;
4293
Dave Airlie3448a192010-06-01 15:32:24 +10004294 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
4295 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4296 if (decode == true)
4297 cmd |= command_bits;
4298 else
4299 cmd &= ~command_bits;
4300 pci_write_config_word(dev, PCI_COMMAND, cmd);
4301 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004302
Dave Airlie3448a192010-06-01 15:32:24 +10004303 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004304 return 0;
4305
4306 bus = dev->bus;
4307 while (bus) {
4308 bridge = bus->self;
4309 if (bridge) {
4310 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
4311 &cmd);
4312 if (decode == true)
4313 cmd |= PCI_BRIDGE_CTL_VGA;
4314 else
4315 cmd &= ~PCI_BRIDGE_CTL_VGA;
4316 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
4317 cmd);
4318 }
4319 bus = bus->parent;
4320 }
4321 return 0;
4322}
4323
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01004324bool pci_device_is_present(struct pci_dev *pdev)
4325{
4326 u32 v;
4327
4328 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
4329}
4330EXPORT_SYMBOL_GPL(pci_device_is_present);
4331
Rafael J. Wysocki08249652015-04-13 16:23:36 +02004332void pci_ignore_hotplug(struct pci_dev *dev)
4333{
4334 struct pci_dev *bridge = dev->bus->self;
4335
4336 dev->ignore_hotplug = 1;
4337 /* Propagate the "ignore hotplug" setting to the parent bridge. */
4338 if (bridge)
4339 bridge->ignore_hotplug = 1;
4340}
4341EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
4342
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004343#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
4344static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00004345static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004346
4347/**
4348 * pci_specified_resource_alignment - get resource alignment specified by user.
4349 * @dev: the PCI device to get
4350 *
4351 * RETURNS: Resource alignment if it is specified.
4352 * Zero if it is not specified.
4353 */
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004354static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004355{
4356 int seg, bus, slot, func, align_order, count;
4357 resource_size_t align = 0;
4358 char *p;
4359
4360 spin_lock(&resource_alignment_lock);
4361 p = resource_alignment_param;
4362 while (*p) {
4363 count = 0;
4364 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
4365 p[count] == '@') {
4366 p += count + 1;
4367 } else {
4368 align_order = -1;
4369 }
4370 if (sscanf(p, "%x:%x:%x.%x%n",
4371 &seg, &bus, &slot, &func, &count) != 4) {
4372 seg = 0;
4373 if (sscanf(p, "%x:%x.%x%n",
4374 &bus, &slot, &func, &count) != 3) {
4375 /* Invalid format */
4376 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
4377 p);
4378 break;
4379 }
4380 }
4381 p += count;
4382 if (seg == pci_domain_nr(dev->bus) &&
4383 bus == dev->bus->number &&
4384 slot == PCI_SLOT(dev->devfn) &&
4385 func == PCI_FUNC(dev->devfn)) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004386 if (align_order == -1)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004387 align = PAGE_SIZE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004388 else
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004389 align = 1 << align_order;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004390 /* Found */
4391 break;
4392 }
4393 if (*p != ';' && *p != ',') {
4394 /* End of param or invalid format */
4395 break;
4396 }
4397 p++;
4398 }
4399 spin_unlock(&resource_alignment_lock);
4400 return align;
4401}
4402
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004403/*
4404 * This function disables memory decoding and releases memory resources
4405 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
4406 * It also rounds up size to specified alignment.
4407 * Later on, the kernel will assign page-aligned memory resource back
4408 * to the device.
4409 */
4410void pci_reassigndev_resource_alignment(struct pci_dev *dev)
4411{
4412 int i;
4413 struct resource *r;
4414 resource_size_t align, size;
4415 u16 command;
4416
Yinghai Lu10c463a2012-03-18 22:46:26 -07004417 /* check if specified PCI is target device to reassign */
4418 align = pci_specified_resource_alignment(dev);
4419 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004420 return;
4421
4422 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
4423 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
4424 dev_warn(&dev->dev,
4425 "Can't reassign resources to host bridge.\n");
4426 return;
4427 }
4428
4429 dev_info(&dev->dev,
4430 "Disabling memory decoding and releasing memory resources.\n");
4431 pci_read_config_word(dev, PCI_COMMAND, &command);
4432 command &= ~PCI_COMMAND_MEMORY;
4433 pci_write_config_word(dev, PCI_COMMAND, command);
4434
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004435 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
4436 r = &dev->resource[i];
4437 if (!(r->flags & IORESOURCE_MEM))
4438 continue;
4439 size = resource_size(r);
4440 if (size < align) {
4441 size = align;
4442 dev_info(&dev->dev,
4443 "Rounding up size of resource #%d to %#llx.\n",
4444 i, (unsigned long long)size);
4445 }
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07004446 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004447 r->end = size - 1;
4448 r->start = 0;
4449 }
4450 /* Need to disable bridge's resource window,
4451 * to enable the kernel to reassign new resource
4452 * window later on.
4453 */
4454 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
4455 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
4456 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
4457 r = &dev->resource[i];
4458 if (!(r->flags & IORESOURCE_MEM))
4459 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07004460 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004461 r->end = resource_size(r) - 1;
4462 r->start = 0;
4463 }
4464 pci_disable_bridge_window(dev);
4465 }
4466}
4467
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004468static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004469{
4470 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
4471 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
4472 spin_lock(&resource_alignment_lock);
4473 strncpy(resource_alignment_param, buf, count);
4474 resource_alignment_param[count] = '\0';
4475 spin_unlock(&resource_alignment_lock);
4476 return count;
4477}
4478
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004479static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004480{
4481 size_t count;
4482 spin_lock(&resource_alignment_lock);
4483 count = snprintf(buf, size, "%s", resource_alignment_param);
4484 spin_unlock(&resource_alignment_lock);
4485 return count;
4486}
4487
4488static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
4489{
4490 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
4491}
4492
4493static ssize_t pci_resource_alignment_store(struct bus_type *bus,
4494 const char *buf, size_t count)
4495{
4496 return pci_set_resource_alignment_param(buf, count);
4497}
4498
4499BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
4500 pci_resource_alignment_store);
4501
4502static int __init pci_resource_alignment_sysfs_init(void)
4503{
4504 return bus_create_file(&pci_bus_type,
4505 &bus_attr_resource_alignment);
4506}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004507late_initcall(pci_resource_alignment_sysfs_init);
4508
Bill Pemberton15856ad2012-11-21 15:35:00 -05004509static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04004510{
4511#ifdef CONFIG_PCI_DOMAINS
4512 pci_domains_supported = 0;
4513#endif
4514}
4515
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01004516#ifdef CONFIG_PCI_DOMAINS
4517static atomic_t __domain_nr = ATOMIC_INIT(-1);
4518
4519int pci_get_new_domain_nr(void)
4520{
4521 return atomic_inc_return(&__domain_nr);
4522}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07004523
4524#ifdef CONFIG_PCI_DOMAINS_GENERIC
4525void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent)
4526{
4527 static int use_dt_domains = -1;
4528 int domain = of_get_pci_domain_nr(parent->of_node);
4529
4530 /*
4531 * Check DT domain and use_dt_domains values.
4532 *
4533 * If DT domain property is valid (domain >= 0) and
4534 * use_dt_domains != 0, the DT assignment is valid since this means
4535 * we have not previously allocated a domain number by using
4536 * pci_get_new_domain_nr(); we should also update use_dt_domains to
4537 * 1, to indicate that we have just assigned a domain number from
4538 * DT.
4539 *
4540 * If DT domain property value is not valid (ie domain < 0), and we
4541 * have not previously assigned a domain number from DT
4542 * (use_dt_domains != 1) we should assign a domain number by
4543 * using the:
4544 *
4545 * pci_get_new_domain_nr()
4546 *
4547 * API and update the use_dt_domains value to keep track of method we
4548 * are using to assign domain numbers (use_dt_domains = 0).
4549 *
4550 * All other combinations imply we have a platform that is trying
4551 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
4552 * which is a recipe for domain mishandling and it is prevented by
4553 * invalidating the domain value (domain = -1) and printing a
4554 * corresponding error.
4555 */
4556 if (domain >= 0 && use_dt_domains) {
4557 use_dt_domains = 1;
4558 } else if (domain < 0 && use_dt_domains != 1) {
4559 use_dt_domains = 0;
4560 domain = pci_get_new_domain_nr();
4561 } else {
4562 dev_err(parent, "Node %s has inconsistent \"linux,pci-domain\" property in DT\n",
4563 parent->of_node->full_name);
4564 domain = -1;
4565 }
4566
4567 bus->domain_nr = domain;
4568}
4569#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01004570#endif
4571
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004572/**
Taku Izumi642c92d2012-10-30 15:26:18 +09004573 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004574 *
4575 * Returns 1 if we can access PCI extended config space (offsets
4576 * greater than 0xff). This is the default implementation. Architecture
4577 * implementations can override this.
4578 */
Taku Izumi642c92d2012-10-30 15:26:18 +09004579int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004580{
4581 return 1;
4582}
4583
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11004584void __weak pci_fixup_cardbus(struct pci_bus *bus)
4585{
4586}
4587EXPORT_SYMBOL(pci_fixup_cardbus);
4588
Al Viroad04d312008-11-22 17:37:14 +00004589static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004590{
4591 while (str) {
4592 char *k = strchr(str, ',');
4593 if (k)
4594 *k++ = 0;
4595 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07004596 if (!strcmp(str, "nomsi")) {
4597 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07004598 } else if (!strcmp(str, "noaer")) {
4599 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08004600 } else if (!strncmp(str, "realloc=", 8)) {
4601 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07004602 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08004603 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04004604 } else if (!strcmp(str, "nodomains")) {
4605 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01004606 } else if (!strncmp(str, "noari", 5)) {
4607 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08004608 } else if (!strncmp(str, "cbiosize=", 9)) {
4609 pci_cardbus_io_size = memparse(str + 9, &str);
4610 } else if (!strncmp(str, "cbmemsize=", 10)) {
4611 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004612 } else if (!strncmp(str, "resource_alignment=", 19)) {
4613 pci_set_resource_alignment_param(str + 19,
4614 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06004615 } else if (!strncmp(str, "ecrc=", 5)) {
4616 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07004617 } else if (!strncmp(str, "hpiosize=", 9)) {
4618 pci_hotplug_io_size = memparse(str + 9, &str);
4619 } else if (!strncmp(str, "hpmemsize=", 10)) {
4620 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05004621 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
4622 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05004623 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
4624 pcie_bus_config = PCIE_BUS_SAFE;
4625 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
4626 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05004627 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
4628 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06004629 } else if (!strncmp(str, "pcie_scan_all", 13)) {
4630 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07004631 } else {
4632 printk(KERN_ERR "PCI: Unknown option `%s'\n",
4633 str);
4634 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004635 }
4636 str = k;
4637 }
Andi Kleen0637a702006-09-26 10:52:41 +02004638 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004639}
Andi Kleen0637a702006-09-26 10:52:41 +02004640early_param("pci", pci_setup);