blob: dccd037267966894ac8831d0891e200cf36a98d7 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_crtc.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart69a12262015-03-05 21:38:16 +020020#include <drm/drm_atomic.h>
21#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020022#include <drm/drm_crtc.h>
23#include <drm/drm_crtc_helper.h>
Andy Grossb9ed9f02012-10-16 00:17:40 -050024#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010025#include <drm/drm_plane_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020026
27#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060028
29#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
30
31struct omap_crtc {
32 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060033
Rob Clarkbb5c2d92012-01-16 12:51:16 -060034 const char *name;
Rob Clarkf5f94542012-12-04 13:59:12 -060035 enum omap_channel channel;
Rob Clarkf5f94542012-12-04 13:59:12 -060036
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030037 struct videomode vm;
Rob Clarkf5f94542012-12-04 13:59:12 -060038
Tomi Valkeinena36af732015-02-26 15:20:24 +020039 bool ignore_digit_sync_lost;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030040
Laurent Pinchartf933a3a2016-04-18 02:54:31 +030041 bool enabled;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030042 bool pending;
43 wait_queue_head_t pending_wait;
Laurent Pinchart577d3982016-04-19 01:15:11 +030044 struct drm_pending_vblank_event *event;
Rob Clarkcd5351f2011-11-12 12:09:40 -060045};
46
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020047/* -----------------------------------------------------------------------------
48 * Helper Functions
49 */
50
Peter Ujfalusi4520ff22016-09-22 14:07:03 +030051struct videomode *omap_crtc_timings(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020052{
53 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030054 return &omap_crtc->vm;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020055}
56
57enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
58{
59 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
60 return omap_crtc->channel;
61}
62
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030063static bool omap_crtc_is_pending(struct drm_crtc *crtc)
64{
65 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
66 unsigned long flags;
67 bool pending;
68
69 spin_lock_irqsave(&crtc->dev->event_lock, flags);
70 pending = omap_crtc->pending;
71 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
72
73 return pending;
74}
75
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030076int omap_crtc_wait_pending(struct drm_crtc *crtc)
77{
78 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
79
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020080 /*
81 * Timeout is set to a "sufficiently" high value, which should cover
82 * a single frame refresh even on slower displays.
83 */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030084 return wait_event_timeout(omap_crtc->pending_wait,
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030085 !omap_crtc_is_pending(crtc),
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020086 msecs_to_jiffies(250));
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030087}
88
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020089/* -----------------------------------------------------------------------------
90 * DSS Manager Functions
91 */
92
Rob Clarkf5f94542012-12-04 13:59:12 -060093/*
94 * Manager-ops, callbacks from output when they need to configure
95 * the upstream part of the video pipe.
96 *
97 * Most of these we can ignore until we add support for command-mode
98 * panels.. for video-mode the crtc-helpers already do an adequate
99 * job of sequencing the setup of the video pipe in the proper order
100 */
101
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300102/* ovl-mgr-id -> crtc */
103static struct omap_crtc *omap_crtcs[8];
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300104static struct omap_dss_device *omap_crtc_output[8];
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300105
Rob Clarkf5f94542012-12-04 13:59:12 -0600106/* we can probably ignore these until we support command-mode panels: */
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200107static int omap_crtc_dss_connect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300108 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300109{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200110 const struct dispc_ops *dispc_ops = dispc_get_ops();
111
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200112 if (omap_crtc_output[channel])
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300113 return -EINVAL;
114
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200115 if ((dispc_ops->mgr_get_supported_outputs(channel) & dst->id) == 0)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300116 return -EINVAL;
117
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200118 omap_crtc_output[channel] = dst;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200119 dst->dispc_channel_connected = true;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300120
121 return 0;
122}
123
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200124static void omap_crtc_dss_disconnect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300125 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300126{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200127 omap_crtc_output[channel] = NULL;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200128 dst->dispc_channel_connected = false;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300129}
130
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200131static void omap_crtc_dss_start_update(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600132{
133}
134
Laurent Pinchart40297552015-05-28 02:34:05 +0300135/* Called only from the encoder enable/disable and suspend/resume handlers. */
Laurent Pinchart8472b572015-01-15 00:45:17 +0200136static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
137{
138 struct drm_device *dev = crtc->dev;
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200139 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200140 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
141 enum omap_channel channel = omap_crtc->channel;
142 struct omap_irq_wait *wait;
143 u32 framedone_irq, vsync_irq;
144 int ret;
145
Laurent Pinchart03af8152016-04-18 03:09:48 +0300146 if (WARN_ON(omap_crtc->enabled == enable))
147 return;
148
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300149 if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) {
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200150 priv->dispc_ops->mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300151 omap_crtc->enabled = enable;
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200152 return;
153 }
154
Tomi Valkeinenef422282015-02-26 15:20:25 +0200155 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
156 /*
157 * Digit output produces some sync lost interrupts during the
158 * first frame when enabling, so we need to ignore those.
159 */
160 omap_crtc->ignore_digit_sync_lost = true;
161 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200162
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200163 framedone_irq = priv->dispc_ops->mgr_get_framedone_irq(channel);
164 vsync_irq = priv->dispc_ops->mgr_get_vsync_irq(channel);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200165
166 if (enable) {
167 wait = omap_irq_wait_init(dev, vsync_irq, 1);
168 } else {
169 /*
170 * When we disable the digit output, we need to wait for
171 * FRAMEDONE to know that DISPC has finished with the output.
172 *
173 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
174 * that case we need to use vsync interrupt, and wait for both
175 * even and odd frames.
176 */
177
178 if (framedone_irq)
179 wait = omap_irq_wait_init(dev, framedone_irq, 1);
180 else
181 wait = omap_irq_wait_init(dev, vsync_irq, 2);
182 }
183
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200184 priv->dispc_ops->mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300185 omap_crtc->enabled = enable;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200186
187 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
188 if (ret) {
189 dev_err(dev->dev, "%s: timeout waiting for %s\n",
190 omap_crtc->name, enable ? "enable" : "disable");
191 }
192
Tomi Valkeinenef422282015-02-26 15:20:25 +0200193 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
194 omap_crtc->ignore_digit_sync_lost = false;
195 /* make sure the irq handler sees the value above */
196 mb();
197 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200198}
199
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300200
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200201static int omap_crtc_dss_enable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600202{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200203 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200204 struct omap_drm_private *priv = omap_crtc->base.dev->dev_private;
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300205
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200206 priv->dispc_ops->mgr_set_timings(omap_crtc->channel, &omap_crtc->vm);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200207 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300208
Rob Clarkf5f94542012-12-04 13:59:12 -0600209 return 0;
210}
211
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200212static void omap_crtc_dss_disable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600213{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200214 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300215
Laurent Pinchart8472b572015-01-15 00:45:17 +0200216 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600217}
218
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200219static void omap_crtc_dss_set_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300220 const struct videomode *vm)
Rob Clarkf5f94542012-12-04 13:59:12 -0600221{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200222 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600223 DBG("%s", omap_crtc->name);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300224 omap_crtc->vm = *vm;
Rob Clarkf5f94542012-12-04 13:59:12 -0600225}
226
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200227static void omap_crtc_dss_set_lcd_config(enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600228 const struct dss_lcd_mgr_config *config)
229{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200230 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200231 struct omap_drm_private *priv = omap_crtc->base.dev->dev_private;
232
Rob Clarkf5f94542012-12-04 13:59:12 -0600233 DBG("%s", omap_crtc->name);
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200234 priv->dispc_ops->mgr_set_lcd_config(omap_crtc->channel, config);
Rob Clarkf5f94542012-12-04 13:59:12 -0600235}
236
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200237static int omap_crtc_dss_register_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200238 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600239 void (*handler)(void *), void *data)
240{
241 return 0;
242}
243
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200244static void omap_crtc_dss_unregister_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200245 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600246 void (*handler)(void *), void *data)
247{
248}
249
250static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200251 .connect = omap_crtc_dss_connect,
252 .disconnect = omap_crtc_dss_disconnect,
253 .start_update = omap_crtc_dss_start_update,
254 .enable = omap_crtc_dss_enable,
255 .disable = omap_crtc_dss_disable,
256 .set_timings = omap_crtc_dss_set_timings,
257 .set_lcd_config = omap_crtc_dss_set_lcd_config,
258 .register_framedone_handler = omap_crtc_dss_register_framedone,
259 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
Rob Clarkf5f94542012-12-04 13:59:12 -0600260};
261
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200262/* -----------------------------------------------------------------------------
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200263 * Setup, Flush and Page Flip
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200264 */
265
Laurent Pincharte0519af2015-05-28 00:21:29 +0300266void omap_crtc_error_irq(struct drm_crtc *crtc, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200267{
Laurent Pincharte0519af2015-05-28 00:21:29 +0300268 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinena36af732015-02-26 15:20:24 +0200269
270 if (omap_crtc->ignore_digit_sync_lost) {
271 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
272 if (!irqstatus)
273 return;
274 }
275
Tomi Valkeinen3b143fc2014-11-19 12:50:13 +0200276 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200277}
278
Laurent Pinchart14389a32016-04-19 01:43:03 +0300279void omap_crtc_vblank_irq(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200280{
Laurent Pinchart14389a32016-04-19 01:43:03 +0300281 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200282 struct drm_device *dev = omap_crtc->base.dev;
283 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart14389a32016-04-19 01:43:03 +0300284 bool pending;
Laurent Pincharta42133a2015-01-17 19:09:26 +0200285
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300286 spin_lock(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300287 /*
288 * If the dispc is busy we're racing the flush operation. Try again on
289 * the next vblank interrupt.
290 */
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200291 if (priv->dispc_ops->mgr_go_busy(omap_crtc->channel)) {
Laurent Pinchart14389a32016-04-19 01:43:03 +0300292 spin_unlock(&crtc->dev->event_lock);
293 return;
294 }
295
296 /* Send the vblank event if one has been requested. */
297 if (omap_crtc->event) {
298 drm_crtc_send_vblank_event(crtc, omap_crtc->event);
299 omap_crtc->event = NULL;
300 }
301
302 pending = omap_crtc->pending;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300303 omap_crtc->pending = false;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300304 spin_unlock(&crtc->dev->event_lock);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300305
Laurent Pinchart14389a32016-04-19 01:43:03 +0300306 if (pending)
307 drm_crtc_vblank_put(crtc);
Laurent Pincharta42133a2015-01-17 19:09:26 +0200308
Laurent Pinchart14389a32016-04-19 01:43:03 +0300309 /* Wake up omap_atomic_complete. */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300310 wake_up(&omap_crtc->pending_wait);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300311
312 DBG("%s: apply done", omap_crtc->name);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200313}
314
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300315static void omap_crtc_write_crtc_properties(struct drm_crtc *crtc)
316{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200317 struct omap_drm_private *priv = crtc->dev->dev_private;
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300318 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
319 struct omap_overlay_manager_info info;
320
321 memset(&info, 0, sizeof(info));
322
323 info.default_color = 0x000000;
324 info.trans_enabled = false;
325 info.partial_alpha_enabled = false;
326 info.cpr_enable = false;
327
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200328 priv->dispc_ops->mgr_setup(omap_crtc->channel, &info);
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300329}
330
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200331/* -----------------------------------------------------------------------------
332 * CRTC Functions
Rob Clarkf5f94542012-12-04 13:59:12 -0600333 */
334
Rob Clarkcd5351f2011-11-12 12:09:40 -0600335static void omap_crtc_destroy(struct drm_crtc *crtc)
336{
337 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600338
339 DBG("%s", omap_crtc->name);
340
Rob Clarkcd5351f2011-11-12 12:09:40 -0600341 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600342
Rob Clarkcd5351f2011-11-12 12:09:40 -0600343 kfree(omap_crtc);
344}
345
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200346static void omap_crtc_enable(struct drm_crtc *crtc)
347{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200348 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300349 int ret;
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200350
351 DBG("%s", omap_crtc->name);
352
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300353 spin_lock_irq(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300354 drm_crtc_vblank_on(crtc);
355 ret = drm_crtc_vblank_get(crtc);
356 WARN_ON(ret != 0);
357
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300358 WARN_ON(omap_crtc->pending);
359 omap_crtc->pending = true;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300360 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200361}
362
363static void omap_crtc_disable(struct drm_crtc *crtc)
364{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200365 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200366
367 DBG("%s", omap_crtc->name);
368
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200369 drm_crtc_vblank_off(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200370}
371
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200372static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600373{
374 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200375 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Tomi Valkeinen50fa9f02016-11-23 13:24:00 +0200376 struct omap_drm_private *priv = crtc->dev->dev_private;
377 const u32 flags_mask = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_DE_LOW |
378 DISPLAY_FLAGS_PIXDATA_POSEDGE | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
379 DISPLAY_FLAGS_SYNC_POSEDGE | DISPLAY_FLAGS_SYNC_NEGEDGE;
380 unsigned int i;
Rob Clarkf5f94542012-12-04 13:59:12 -0600381
382 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200383 omap_crtc->name, mode->base.id, mode->name,
384 mode->vrefresh, mode->clock,
385 mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
386 mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
387 mode->type, mode->flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600388
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300389 drm_display_mode_to_videomode(mode, &omap_crtc->vm);
Tomi Valkeinen50fa9f02016-11-23 13:24:00 +0200390
391 /*
392 * HACK: This fixes the vm flags.
393 * struct drm_display_mode does not contain the VSYNC/HSYNC/DE flags
394 * and they get lost when converting back and forth between
395 * struct drm_display_mode and struct videomode. The hack below
396 * goes and fetches the missing flags from the panel drivers.
397 *
398 * Correct solution would be to use DRM's bus-flags, but that's not
399 * easily possible before the omapdrm's panel/encoder driver model
400 * has been changed to the DRM model.
401 */
402
403 for (i = 0; i < priv->num_encoders; ++i) {
404 struct drm_encoder *encoder = priv->encoders[i];
405
406 if (encoder->crtc == crtc) {
407 struct omap_dss_device *dssdev;
408
409 dssdev = omap_encoder_get_dssdev(encoder);
410
411 if (dssdev) {
412 struct videomode vm = {0};
413
414 dssdev->driver->get_timings(dssdev, &vm);
415
416 omap_crtc->vm.flags |= vm.flags & flags_mask;
417 }
418
419 break;
420 }
421 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600422}
423
Jyri Sarha492a4262016-06-07 15:09:17 +0300424static int omap_crtc_atomic_check(struct drm_crtc *crtc,
425 struct drm_crtc_state *state)
426{
427 if (state->color_mgmt_changed && state->gamma_lut) {
428 uint length = state->gamma_lut->length /
429 sizeof(struct drm_color_lut);
430
431 if (length < 2)
432 return -EINVAL;
433 }
434
435 return 0;
436}
437
Daniel Vetterc201d002015-08-06 14:09:35 +0200438static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300439 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200440{
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200441}
442
Daniel Vetterc201d002015-08-06 14:09:35 +0200443static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300444 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200445{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200446 struct omap_drm_private *priv = crtc->dev->dev_private;
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300447 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300448 int ret;
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300449
Jyri Sarha492a4262016-06-07 15:09:17 +0300450 if (crtc->state->color_mgmt_changed) {
451 struct drm_color_lut *lut = NULL;
452 uint length = 0;
453
454 if (crtc->state->gamma_lut) {
455 lut = (struct drm_color_lut *)
456 crtc->state->gamma_lut->data;
457 length = crtc->state->gamma_lut->length /
458 sizeof(*lut);
459 }
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200460 priv->dispc_ops->mgr_set_gamma(omap_crtc->channel, lut, length);
Jyri Sarha492a4262016-06-07 15:09:17 +0300461 }
462
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300463 omap_crtc_write_crtc_properties(crtc);
464
Jyri Sarhae025d382017-01-27 12:04:54 +0200465 /* Only flush the CRTC if it is currently enabled. */
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300466 if (!omap_crtc->enabled)
467 return;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300468
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300469 DBG("%s: GO", omap_crtc->name);
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300470
Laurent Pinchart14389a32016-04-19 01:43:03 +0300471 ret = drm_crtc_vblank_get(crtc);
472 WARN_ON(ret != 0);
473
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300474 spin_lock_irq(&crtc->dev->event_lock);
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200475 priv->dispc_ops->mgr_go(omap_crtc->channel);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300476
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300477 WARN_ON(omap_crtc->pending);
478 omap_crtc->pending = true;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300479
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300480 if (crtc->state->event)
Laurent Pinchart577d3982016-04-19 01:15:11 +0300481 omap_crtc->event = crtc->state->event;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300482 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200483}
484
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300485static bool omap_crtc_is_plane_prop(struct drm_crtc *crtc,
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200486 struct drm_property *property)
487{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300488 struct drm_device *dev = crtc->dev;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200489 struct omap_drm_private *priv = dev->dev_private;
490
491 return property == priv->zorder_prop ||
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300492 property == crtc->primary->rotation_property;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200493}
494
Laurent Pinchartafc34932015-03-06 18:35:16 +0200495static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
496 struct drm_crtc_state *state,
497 struct drm_property *property,
498 uint64_t val)
Rob Clark3c810c62012-08-15 15:18:01 -0500499{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300500 if (omap_crtc_is_plane_prop(crtc, property)) {
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200501 struct drm_plane_state *plane_state;
502 struct drm_plane *plane = crtc->primary;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200503
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200504 /*
505 * Delegate property set to the primary plane. Get the plane
506 * state and set the property directly.
507 */
Laurent Pinchartafc34932015-03-06 18:35:16 +0200508
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200509 plane_state = drm_atomic_get_plane_state(state->state, plane);
510 if (IS_ERR(plane_state))
511 return PTR_ERR(plane_state);
512
513 return drm_atomic_plane_set_property(plane, plane_state,
514 property, val);
515 }
516
517 return -EINVAL;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200518}
519
520static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
521 const struct drm_crtc_state *state,
522 struct drm_property *property,
523 uint64_t *val)
524{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300525 if (omap_crtc_is_plane_prop(crtc, property)) {
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200526 /*
527 * Delegate property get to the primary plane. The
528 * drm_atomic_plane_get_property() function isn't exported, but
529 * can be called through drm_object_property_get_value() as that
530 * will call drm_atomic_get_property() for atomic drivers.
531 */
532 return drm_object_property_get_value(&crtc->primary->base,
533 property, val);
534 }
535
536 return -EINVAL;
Rob Clark3c810c62012-08-15 15:18:01 -0500537}
538
Rob Clarkcd5351f2011-11-12 12:09:40 -0600539static const struct drm_crtc_funcs omap_crtc_funcs = {
Laurent Pinchart69a12262015-03-05 21:38:16 +0200540 .reset = drm_atomic_helper_crtc_reset,
Laurent Pinchart9416c9d2015-03-05 21:54:54 +0200541 .set_config = drm_atomic_helper_set_config,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600542 .destroy = omap_crtc_destroy,
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200543 .page_flip = drm_atomic_helper_page_flip,
Jyri Sarha492a4262016-06-07 15:09:17 +0300544 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200545 .set_property = drm_atomic_helper_crtc_set_property,
Laurent Pinchart69a12262015-03-05 21:38:16 +0200546 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
547 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200548 .atomic_set_property = omap_crtc_atomic_set_property,
549 .atomic_get_property = omap_crtc_atomic_get_property,
Tomi Valkeinen03961622017-02-08 13:26:00 +0200550 .enable_vblank = omap_irq_enable_vblank,
551 .disable_vblank = omap_irq_disable_vblank,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600552};
553
554static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200555 .mode_set_nofb = omap_crtc_mode_set_nofb,
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200556 .disable = omap_crtc_disable,
557 .enable = omap_crtc_enable,
Jyri Sarha492a4262016-06-07 15:09:17 +0300558 .atomic_check = omap_crtc_atomic_check,
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200559 .atomic_begin = omap_crtc_atomic_begin,
560 .atomic_flush = omap_crtc_atomic_flush,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600561};
562
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200563/* -----------------------------------------------------------------------------
564 * Init and Cleanup
565 */
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300566
Rob Clarkf5f94542012-12-04 13:59:12 -0600567static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200568 [OMAP_DSS_CHANNEL_LCD] = "lcd",
569 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
570 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
571 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600572};
573
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300574void omap_crtc_pre_init(void)
575{
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200576 memset(omap_crtcs, 0, sizeof(omap_crtcs));
577
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300578 dss_install_mgr_ops(&mgr_ops);
579}
580
Archit Taneja3a01ab22014-01-02 14:49:51 +0530581void omap_crtc_pre_uninit(void)
582{
583 dss_uninstall_mgr_ops();
584}
585
Rob Clarkcd5351f2011-11-12 12:09:40 -0600586/* initialize crtc */
587struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200588 struct drm_plane *plane, struct omap_dss_device *dssdev)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600589{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200590 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600591 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600592 struct omap_crtc *omap_crtc;
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200593 enum omap_channel channel;
594 struct omap_dss_device *out;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200595 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600596
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200597 out = omapdss_find_output_from_display(dssdev);
598 channel = out->dispc_channel;
599 omap_dss_put_device(out);
600
Rob Clarkf5f94542012-12-04 13:59:12 -0600601 DBG("%s", channel_names[channel]);
602
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200603 /* Multiple displays on same channel is not allowed */
604 if (WARN_ON(omap_crtcs[channel] != NULL))
605 return ERR_PTR(-EINVAL);
606
Rob Clarkf5f94542012-12-04 13:59:12 -0600607 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800608 if (!omap_crtc)
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200609 return ERR_PTR(-ENOMEM);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600610
Rob Clarkcd5351f2011-11-12 12:09:40 -0600611 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600612
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300613 init_waitqueue_head(&omap_crtc->pending_wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600614
Archit Taneja0d8f3712013-03-26 19:15:19 +0530615 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530616 omap_crtc->name = channel_names[channel];
Archit Taneja0d8f3712013-03-26 19:15:19 +0530617
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200618 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +0200619 &omap_crtc_funcs, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200620 if (ret < 0) {
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200621 dev_err(dev->dev, "%s(): could not init crtc for: %s\n",
622 __func__, dssdev->name);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200623 kfree(omap_crtc);
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200624 return ERR_PTR(ret);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200625 }
626
Rob Clarkcd5351f2011-11-12 12:09:40 -0600627 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
628
Jyri Sarha492a4262016-06-07 15:09:17 +0300629 /* The dispc API adapts to what ever size, but the HW supports
630 * 256 element gamma table for LCDs and 1024 element table for
631 * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
632 * tables so lets use that. Size of HW gamma table can be
633 * extracted with dispc_mgr_gamma_size(). If it returns 0
634 * gamma table is not supprted.
635 */
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200636 if (priv->dispc_ops->mgr_gamma_size(channel)) {
Jyri Sarha492a4262016-06-07 15:09:17 +0300637 uint gamma_lut_size = 256;
638
639 drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
640 drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
641 }
642
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200643 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500644
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300645 omap_crtcs[channel] = omap_crtc;
646
Rob Clarkcd5351f2011-11-12 12:09:40 -0600647 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600648}