blob: 5a17a23724c27776ad46cacdb7de4d3a1e0c772b [file] [log] [blame]
Andrew Victor62c16602006-11-30 12:27:38 +01001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/at91sam9260.c
Andrew Victor62c16602006-11-30 12:27:38 +01003 *
4 * Copyright (C) 2006 SAN People
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
14
Russell King80b02c12009-01-08 10:01:47 +000015#include <asm/irq.h>
Andrew Victor62c16602006-11-30 12:27:38 +010016#include <asm/mach/arch.h>
17#include <asm/mach/map.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010018#include <mach/cpu.h>
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +080019#include <mach/at91_dbgu.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/at91sam9260.h>
21#include <mach/at91_pmc.h>
22#include <mach/at91_rstc.h>
Andrew Victor62c16602006-11-30 12:27:38 +010023
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080024#include "soc.h"
Andrew Victor62c16602006-11-30 12:27:38 +010025#include "generic.h"
26#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080027#include "sam9_smc.h"
Andrew Victor62c16602006-11-30 12:27:38 +010028
Andrew Victor62c16602006-11-30 12:27:38 +010029/* --------------------------------------------------------------------
30 * Clocks
31 * -------------------------------------------------------------------- */
32
33/*
34 * The peripheral clocks.
35 */
36static struct clk pioA_clk = {
37 .name = "pioA_clk",
38 .pmc_mask = 1 << AT91SAM9260_ID_PIOA,
39 .type = CLK_TYPE_PERIPHERAL,
40};
41static struct clk pioB_clk = {
42 .name = "pioB_clk",
43 .pmc_mask = 1 << AT91SAM9260_ID_PIOB,
44 .type = CLK_TYPE_PERIPHERAL,
45};
46static struct clk pioC_clk = {
47 .name = "pioC_clk",
48 .pmc_mask = 1 << AT91SAM9260_ID_PIOC,
49 .type = CLK_TYPE_PERIPHERAL,
50};
51static struct clk adc_clk = {
52 .name = "adc_clk",
53 .pmc_mask = 1 << AT91SAM9260_ID_ADC,
54 .type = CLK_TYPE_PERIPHERAL,
55};
56static struct clk usart0_clk = {
57 .name = "usart0_clk",
58 .pmc_mask = 1 << AT91SAM9260_ID_US0,
59 .type = CLK_TYPE_PERIPHERAL,
60};
61static struct clk usart1_clk = {
62 .name = "usart1_clk",
63 .pmc_mask = 1 << AT91SAM9260_ID_US1,
64 .type = CLK_TYPE_PERIPHERAL,
65};
66static struct clk usart2_clk = {
67 .name = "usart2_clk",
68 .pmc_mask = 1 << AT91SAM9260_ID_US2,
69 .type = CLK_TYPE_PERIPHERAL,
70};
71static struct clk mmc_clk = {
72 .name = "mci_clk",
73 .pmc_mask = 1 << AT91SAM9260_ID_MCI,
74 .type = CLK_TYPE_PERIPHERAL,
75};
76static struct clk udc_clk = {
77 .name = "udc_clk",
78 .pmc_mask = 1 << AT91SAM9260_ID_UDP,
79 .type = CLK_TYPE_PERIPHERAL,
80};
81static struct clk twi_clk = {
82 .name = "twi_clk",
83 .pmc_mask = 1 << AT91SAM9260_ID_TWI,
84 .type = CLK_TYPE_PERIPHERAL,
85};
86static struct clk spi0_clk = {
87 .name = "spi0_clk",
88 .pmc_mask = 1 << AT91SAM9260_ID_SPI0,
89 .type = CLK_TYPE_PERIPHERAL,
90};
91static struct clk spi1_clk = {
92 .name = "spi1_clk",
93 .pmc_mask = 1 << AT91SAM9260_ID_SPI1,
94 .type = CLK_TYPE_PERIPHERAL,
95};
Andrew Victore8788ba2007-05-02 17:14:57 +010096static struct clk ssc_clk = {
97 .name = "ssc_clk",
98 .pmc_mask = 1 << AT91SAM9260_ID_SSC,
99 .type = CLK_TYPE_PERIPHERAL,
100};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100101static struct clk tc0_clk = {
102 .name = "tc0_clk",
103 .pmc_mask = 1 << AT91SAM9260_ID_TC0,
104 .type = CLK_TYPE_PERIPHERAL,
105};
106static struct clk tc1_clk = {
107 .name = "tc1_clk",
108 .pmc_mask = 1 << AT91SAM9260_ID_TC1,
109 .type = CLK_TYPE_PERIPHERAL,
110};
111static struct clk tc2_clk = {
112 .name = "tc2_clk",
113 .pmc_mask = 1 << AT91SAM9260_ID_TC2,
114 .type = CLK_TYPE_PERIPHERAL,
115};
Andrew Victor62c16602006-11-30 12:27:38 +0100116static struct clk ohci_clk = {
117 .name = "ohci_clk",
118 .pmc_mask = 1 << AT91SAM9260_ID_UHP,
119 .type = CLK_TYPE_PERIPHERAL,
120};
Andrew Victor69b2e992007-02-14 08:44:43 +0100121static struct clk macb_clk = {
122 .name = "macb_clk",
Andrew Victor62c16602006-11-30 12:27:38 +0100123 .pmc_mask = 1 << AT91SAM9260_ID_EMAC,
124 .type = CLK_TYPE_PERIPHERAL,
125};
126static struct clk isi_clk = {
127 .name = "isi_clk",
128 .pmc_mask = 1 << AT91SAM9260_ID_ISI,
129 .type = CLK_TYPE_PERIPHERAL,
130};
131static struct clk usart3_clk = {
132 .name = "usart3_clk",
133 .pmc_mask = 1 << AT91SAM9260_ID_US3,
134 .type = CLK_TYPE_PERIPHERAL,
135};
136static struct clk usart4_clk = {
137 .name = "usart4_clk",
138 .pmc_mask = 1 << AT91SAM9260_ID_US4,
139 .type = CLK_TYPE_PERIPHERAL,
140};
141static struct clk usart5_clk = {
142 .name = "usart5_clk",
143 .pmc_mask = 1 << AT91SAM9260_ID_US5,
144 .type = CLK_TYPE_PERIPHERAL,
145};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100146static struct clk tc3_clk = {
147 .name = "tc3_clk",
148 .pmc_mask = 1 << AT91SAM9260_ID_TC3,
149 .type = CLK_TYPE_PERIPHERAL,
150};
151static struct clk tc4_clk = {
152 .name = "tc4_clk",
153 .pmc_mask = 1 << AT91SAM9260_ID_TC4,
154 .type = CLK_TYPE_PERIPHERAL,
155};
156static struct clk tc5_clk = {
157 .name = "tc5_clk",
158 .pmc_mask = 1 << AT91SAM9260_ID_TC5,
159 .type = CLK_TYPE_PERIPHERAL,
160};
Andrew Victor62c16602006-11-30 12:27:38 +0100161
162static struct clk *periph_clocks[] __initdata = {
163 &pioA_clk,
164 &pioB_clk,
165 &pioC_clk,
166 &adc_clk,
167 &usart0_clk,
168 &usart1_clk,
169 &usart2_clk,
170 &mmc_clk,
171 &udc_clk,
172 &twi_clk,
173 &spi0_clk,
174 &spi1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100175 &ssc_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100176 &tc0_clk,
177 &tc1_clk,
178 &tc2_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100179 &ohci_clk,
Andrew Victor69b2e992007-02-14 08:44:43 +0100180 &macb_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100181 &isi_clk,
182 &usart3_clk,
183 &usart4_clk,
184 &usart5_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100185 &tc3_clk,
186 &tc4_clk,
187 &tc5_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100188 // irq0 .. irq2
189};
190
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100191static struct clk_lookup periph_clocks_lookups[] = {
192 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
193 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
194 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
195 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
196 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
197 CLKDEV_CON_DEV_ID("t3_clk", "atmel_tcb.1", &tc3_clk),
198 CLKDEV_CON_DEV_ID("t4_clk", "atmel_tcb.1", &tc4_clk),
199 CLKDEV_CON_DEV_ID("t5_clk", "atmel_tcb.1", &tc5_clk),
200 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc_clk),
Jean-Christophe PLAGNIOL-VILLARDfea31582011-10-14 09:40:52 +0800201 /* more usart lookup table for DT entries */
202 CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
203 CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk),
204 CLKDEV_CON_DEV_ID("usart", "fffb4000.serial", &usart1_clk),
205 CLKDEV_CON_DEV_ID("usart", "fffb8000.serial", &usart2_clk),
206 CLKDEV_CON_DEV_ID("usart", "fffd0000.serial", &usart3_clk),
207 CLKDEV_CON_DEV_ID("usart", "fffd4000.serial", &usart4_clk),
208 CLKDEV_CON_DEV_ID("usart", "fffd8000.serial", &usart5_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200209 /* fake hclk clock */
210 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100211};
212
213static struct clk_lookup usart_clocks_lookups[] = {
214 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
215 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
216 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
217 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
218 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
219 CLKDEV_CON_DEV_ID("usart", "atmel_usart.5", &usart4_clk),
220 CLKDEV_CON_DEV_ID("usart", "atmel_usart.6", &usart5_clk),
221};
222
Andrew Victor62c16602006-11-30 12:27:38 +0100223/*
224 * The two programmable clocks.
225 * You must configure pin multiplexing to bring these signals out.
226 */
227static struct clk pck0 = {
228 .name = "pck0",
229 .pmc_mask = AT91_PMC_PCK0,
230 .type = CLK_TYPE_PROGRAMMABLE,
231 .id = 0,
232};
233static struct clk pck1 = {
234 .name = "pck1",
235 .pmc_mask = AT91_PMC_PCK1,
236 .type = CLK_TYPE_PROGRAMMABLE,
237 .id = 1,
238};
239
240static void __init at91sam9260_register_clocks(void)
241{
242 int i;
243
244 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
245 clk_register(periph_clocks[i]);
246
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100247 clkdev_add_table(periph_clocks_lookups,
248 ARRAY_SIZE(periph_clocks_lookups));
249 clkdev_add_table(usart_clocks_lookups,
250 ARRAY_SIZE(usart_clocks_lookups));
251
Andrew Victor62c16602006-11-30 12:27:38 +0100252 clk_register(&pck0);
253 clk_register(&pck1);
254}
255
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100256static struct clk_lookup console_clock_lookup;
257
258void __init at91sam9260_set_console_clock(int id)
259{
260 if (id >= ARRAY_SIZE(usart_clocks_lookups))
261 return;
262
263 console_clock_lookup.con_id = "usart";
264 console_clock_lookup.clk = usart_clocks_lookups[id].clk;
265 clkdev_add(&console_clock_lookup);
266}
267
Andrew Victor62c16602006-11-30 12:27:38 +0100268/* --------------------------------------------------------------------
269 * GPIO
270 * -------------------------------------------------------------------- */
271
272static struct at91_gpio_bank at91sam9260_gpio[] = {
273 {
274 .id = AT91SAM9260_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800275 .regbase = AT91SAM9260_BASE_PIOA,
Andrew Victor62c16602006-11-30 12:27:38 +0100276 .clock = &pioA_clk,
277 }, {
278 .id = AT91SAM9260_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800279 .regbase = AT91SAM9260_BASE_PIOB,
Andrew Victor62c16602006-11-30 12:27:38 +0100280 .clock = &pioB_clk,
281 }, {
282 .id = AT91SAM9260_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800283 .regbase = AT91SAM9260_BASE_PIOC,
Andrew Victor62c16602006-11-30 12:27:38 +0100284 .clock = &pioC_clk,
285 }
286};
287
Andrew Victor62c16602006-11-30 12:27:38 +0100288/* --------------------------------------------------------------------
289 * AT91SAM9260 processor initialization
290 * -------------------------------------------------------------------- */
291
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800292static void __init at91sam9xe_map_io(void)
Andrew Victorf7eee892007-02-15 08:17:38 +0100293{
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800294 unsigned long sram_size;
Andrew Victorf7eee892007-02-15 08:17:38 +0100295
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800296 switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
Andrew Victorf7eee892007-02-15 08:17:38 +0100297 case AT91_CIDR_SRAMSIZ_32K:
298 sram_size = 2 * SZ_16K;
299 break;
300 case AT91_CIDR_SRAMSIZ_16K:
301 default:
302 sram_size = SZ_16K;
303 }
304
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800305 at91_init_sram(0, AT91SAM9XE_SRAM_BASE, sram_size);
Andrew Victorf7eee892007-02-15 08:17:38 +0100306}
307
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800308static void __init at91sam9260_map_io(void)
Andrew Victor62c16602006-11-30 12:27:38 +0100309{
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800310 if (cpu_is_at91sam9xe()) {
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800311 at91sam9xe_map_io();
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800312 } else if (cpu_is_at91sam9g20()) {
313 at91_init_sram(0, AT91SAM9G20_SRAM0_BASE, AT91SAM9G20_SRAM0_SIZE);
314 at91_init_sram(1, AT91SAM9G20_SRAM1_BASE, AT91SAM9G20_SRAM1_SIZE);
315 } else {
316 at91_init_sram(0, AT91SAM9260_SRAM0_BASE, AT91SAM9260_SRAM0_SIZE);
317 at91_init_sram(1, AT91SAM9260_SRAM1_BASE, AT91SAM9260_SRAM1_SIZE);
318 }
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800319}
Andrew Victorf7eee892007-02-15 08:17:38 +0100320
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800321static void __init at91sam9260_ioremap_registers(void)
322{
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +0800323 at91_ioremap_shdwc(AT91SAM9260_BASE_SHDWC);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800324 at91sam926x_ioremap_pit(AT91SAM9260_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800325 at91sam9_ioremap_smc(0, AT91SAM9260_BASE_SMC);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800326}
327
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800328static void __init at91sam9260_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800329{
Nicolas Ferrebb413db2010-10-14 19:14:00 +0200330 at91_arch_reset = at91sam9_alt_reset;
Andrew Victor62c16602006-11-30 12:27:38 +0100331 at91_extern_irq = (1 << AT91SAM9260_ID_IRQ0) | (1 << AT91SAM9260_ID_IRQ1)
332 | (1 << AT91SAM9260_ID_IRQ2);
333
Andrew Victor62c16602006-11-30 12:27:38 +0100334 /* Register GPIO subsystem */
335 at91_gpio_init(at91sam9260_gpio, 3);
336}
337
338/* --------------------------------------------------------------------
339 * Interrupt initialization
340 * -------------------------------------------------------------------- */
341
342/*
343 * The default interrupt priority levels (0 = lowest, 7 = highest).
344 */
345static unsigned int at91sam9260_default_irq_priority[NR_AIC_IRQS] __initdata = {
346 7, /* Advanced Interrupt Controller */
347 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100348 1, /* Parallel IO Controller A */
349 1, /* Parallel IO Controller B */
350 1, /* Parallel IO Controller C */
Andrew Victor62c16602006-11-30 12:27:38 +0100351 0, /* Analog-to-Digital Converter */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100352 5, /* USART 0 */
353 5, /* USART 1 */
354 5, /* USART 2 */
Andrew Victor62c16602006-11-30 12:27:38 +0100355 0, /* Multimedia Card Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100356 2, /* USB Device Port */
357 6, /* Two-Wire Interface */
358 5, /* Serial Peripheral Interface 0 */
359 5, /* Serial Peripheral Interface 1 */
Andrew Victor62c16602006-11-30 12:27:38 +0100360 5, /* Serial Synchronous Controller */
361 0,
362 0,
363 0, /* Timer Counter 0 */
364 0, /* Timer Counter 1 */
365 0, /* Timer Counter 2 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100366 2, /* USB Host port */
Andrew Victor62c16602006-11-30 12:27:38 +0100367 3, /* Ethernet */
368 0, /* Image Sensor Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100369 5, /* USART 3 */
370 5, /* USART 4 */
371 5, /* USART 5 */
Andrew Victor62c16602006-11-30 12:27:38 +0100372 0, /* Timer Counter 3 */
373 0, /* Timer Counter 4 */
374 0, /* Timer Counter 5 */
375 0, /* Advanced Interrupt Controller */
376 0, /* Advanced Interrupt Controller */
377 0, /* Advanced Interrupt Controller */
378};
379
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800380struct at91_init_soc __initdata at91sam9260_soc = {
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800381 .map_io = at91sam9260_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800382 .default_irq_priority = at91sam9260_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800383 .ioremap_registers = at91sam9260_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800384 .register_clocks = at91sam9260_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800385 .init = at91sam9260_initialize,
386};