blob: b3f2522d266d802221bf22d2f5c56349631cab0c [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Dan Williams21266be2015-11-19 18:19:29 -08006 select ARCH_HAS_DEVMEM_IS_ALLOWED
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01007 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -07008 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -08009 select ARCH_HAS_GCOV_PROFILE_ALL
Laura Abbott308c09f2014-08-08 14:23:25 -070010 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010011 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010012 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020013 select ARCH_SUPPORTS_ATOMIC_RMW
Arnd Bergmann91701002013-02-21 11:42:57 +010014 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000015 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000016 select ARCH_WANT_FRAME_POINTERS
Catalin Marinas25c92a32012-12-18 15:26:13 +000017 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000018 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000019 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010020 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000021 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010022 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000023 select ARM_GIC_V3_ITS if PCI_MSI
Mark Rutlandbff60792015-07-31 15:46:16 +010024 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010025 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000026 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070027 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000028 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000029 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010030 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080031 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070032 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010033 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010034 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000035 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070036 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010037 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010038 select GENERIC_IRQ_PROBE
39 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010040 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010041 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070042 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010043 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000044 select GENERIC_STRNCPY_FROM_USER
45 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010046 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010047 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010048 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010049 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010050 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010051 select HAVE_ARCH_BITREVERSE
Jiang Liu9732caf2014-01-07 22:17:13 +080052 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030053 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000054 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080055 select HAVE_ARCH_MMAP_RND_BITS
56 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000057 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010058 select HAVE_ARCH_TRACEHOOK
Zi Shen Lime54bcde2014-08-26 21:15:30 -070059 select HAVE_BPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010060 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010061 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010062 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010063 select HAVE_CMPXCHG_LOCAL
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070064 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070065 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010066 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000067 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010068 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000069 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010070 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090071 select HAVE_FUNCTION_TRACER
72 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010073 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010074 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000075 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010076 select HAVE_MEMBLOCK
Mark Rutland55834a72014-02-07 17:12:45 +000077 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010078 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010079 select HAVE_PERF_REGS
80 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070081 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010082 select HAVE_SYSCALL_TRACEPOINTS
Robin Murphy876945d2015-10-01 20:14:00 +010083 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010084 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +020085 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +010086 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010087 select NO_BOOTMEM
88 select OF
89 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +010090 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010091 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +000092 select POWER_RESET
93 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010094 select RTC_LIB
95 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -070096 select SYSCTL_EXCEPTION_TRACE
Larry Bassel6c81fe72014-05-30 12:34:15 -070097 select HAVE_CONTEXT_TRACKING
Jens Wiklander14457452016-01-04 15:44:32 +010098 select HAVE_ARM_SMCCC
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010099 help
100 ARM 64-bit (AArch64) Linux support.
101
102config 64BIT
103 def_bool y
104
105config ARCH_PHYS_ADDR_T_64BIT
106 def_bool y
107
108config MMU
109 def_bool y
110
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800111config ARCH_MMAP_RND_BITS_MIN
112 default 14 if ARM64_64K_PAGES
113 default 16 if ARM64_16K_PAGES
114 default 18
115
116# max bits determined by the following formula:
117# VA_BITS - PAGE_SHIFT - 3
118config ARCH_MMAP_RND_BITS_MAX
119 default 19 if ARM64_VA_BITS=36
120 default 24 if ARM64_VA_BITS=39
121 default 27 if ARM64_VA_BITS=42
122 default 30 if ARM64_VA_BITS=47
123 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
124 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
125 default 33 if ARM64_VA_BITS=48
126 default 14 if ARM64_64K_PAGES
127 default 16 if ARM64_16K_PAGES
128 default 18
129
130config ARCH_MMAP_RND_COMPAT_BITS_MIN
131 default 7 if ARM64_64K_PAGES
132 default 9 if ARM64_16K_PAGES
133 default 11
134
135config ARCH_MMAP_RND_COMPAT_BITS_MAX
136 default 16
137
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700138config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100139 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100140
141config STACKTRACE_SUPPORT
142 def_bool y
143
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100144config ILLEGAL_POINTER_VALUE
145 hex
146 default 0xdead000000000000
147
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100148config LOCKDEP_SUPPORT
149 def_bool y
150
151config TRACE_IRQFLAGS_SUPPORT
152 def_bool y
153
Will Deaconc209f792014-03-14 17:47:05 +0000154config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100155 def_bool y
156
Dave P Martin9fb74102015-07-24 16:37:48 +0100157config GENERIC_BUG
158 def_bool y
159 depends on BUG
160
161config GENERIC_BUG_RELATIVE_POINTERS
162 def_bool y
163 depends on GENERIC_BUG
164
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100165config GENERIC_HWEIGHT
166 def_bool y
167
168config GENERIC_CSUM
169 def_bool y
170
171config GENERIC_CALIBRATE_DELAY
172 def_bool y
173
Catalin Marinas19e76402014-02-27 12:09:22 +0000174config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100175 def_bool y
176
Steve Capper29e56942014-10-09 15:29:25 -0700177config HAVE_GENERIC_RCU_GUP
178 def_bool y
179
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100180config ARCH_DMA_ADDR_T_64BIT
181 def_bool y
182
183config NEED_DMA_MAP_STATE
184 def_bool y
185
186config NEED_SG_DMA_LENGTH
187 def_bool y
188
Will Deacon4b3dc962015-05-29 18:28:44 +0100189config SMP
190 def_bool y
191
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100192config SWIOTLB
193 def_bool y
194
195config IOMMU_HELPER
196 def_bool SWIOTLB
197
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100198config KERNEL_MODE_NEON
199 def_bool y
200
Rob Herring92cc15f2014-04-18 17:19:59 -0500201config FIX_EARLYCON_MEM
202 def_bool y
203
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700204config PGTABLE_LEVELS
205 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100206 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700207 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
208 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
209 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100210 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
211 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700212
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100213source "init/Kconfig"
214
215source "kernel/Kconfig.freezer"
216
Olof Johansson6a377492015-07-20 12:09:16 -0700217source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100218
219menu "Bus support"
220
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100221config PCI
222 bool "PCI support"
223 help
224 This feature enables support for PCI bus system. If you say Y
225 here, the kernel will include drivers and infrastructure code
226 to support PCI bus devices.
227
228config PCI_DOMAINS
229 def_bool PCI
230
231config PCI_DOMAINS_GENERIC
232 def_bool PCI
233
234config PCI_SYSCALL
235 def_bool PCI
236
237source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100238
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100239endmenu
240
241menu "Kernel Features"
242
Andre Przywarac0a01b82014-11-14 15:54:12 +0000243menu "ARM errata workarounds via the alternatives framework"
244
245config ARM64_ERRATUM_826319
246 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
247 default y
248 help
249 This option adds an alternative code sequence to work around ARM
250 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
251 AXI master interface and an L2 cache.
252
253 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
254 and is unable to accept a certain write via this interface, it will
255 not progress on read data presented on the read data channel and the
256 system can deadlock.
257
258 The workaround promotes data cache clean instructions to
259 data cache clean-and-invalidate.
260 Please note that this does not necessarily enable the workaround,
261 as it depends on the alternative framework, which will only patch
262 the kernel if an affected CPU is detected.
263
264 If unsure, say Y.
265
266config ARM64_ERRATUM_827319
267 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
268 default y
269 help
270 This option adds an alternative code sequence to work around ARM
271 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
272 master interface and an L2 cache.
273
274 Under certain conditions this erratum can cause a clean line eviction
275 to occur at the same time as another transaction to the same address
276 on the AMBA 5 CHI interface, which can cause data corruption if the
277 interconnect reorders the two transactions.
278
279 The workaround promotes data cache clean instructions to
280 data cache clean-and-invalidate.
281 Please note that this does not necessarily enable the workaround,
282 as it depends on the alternative framework, which will only patch
283 the kernel if an affected CPU is detected.
284
285 If unsure, say Y.
286
287config ARM64_ERRATUM_824069
288 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
289 default y
290 help
291 This option adds an alternative code sequence to work around ARM
292 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
293 to a coherent interconnect.
294
295 If a Cortex-A53 processor is executing a store or prefetch for
296 write instruction at the same time as a processor in another
297 cluster is executing a cache maintenance operation to the same
298 address, then this erratum might cause a clean cache line to be
299 incorrectly marked as dirty.
300
301 The workaround promotes data cache clean instructions to
302 data cache clean-and-invalidate.
303 Please note that this option does not necessarily enable the
304 workaround, as it depends on the alternative framework, which will
305 only patch the kernel if an affected CPU is detected.
306
307 If unsure, say Y.
308
309config ARM64_ERRATUM_819472
310 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
311 default y
312 help
313 This option adds an alternative code sequence to work around ARM
314 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
315 present when it is connected to a coherent interconnect.
316
317 If the processor is executing a load and store exclusive sequence at
318 the same time as a processor in another cluster is executing a cache
319 maintenance operation to the same address, then this erratum might
320 cause data corruption.
321
322 The workaround promotes data cache clean instructions to
323 data cache clean-and-invalidate.
324 Please note that this does not necessarily enable the workaround,
325 as it depends on the alternative framework, which will only patch
326 the kernel if an affected CPU is detected.
327
328 If unsure, say Y.
329
330config ARM64_ERRATUM_832075
331 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
332 default y
333 help
334 This option adds an alternative code sequence to work around ARM
335 erratum 832075 on Cortex-A57 parts up to r1p2.
336
337 Affected Cortex-A57 parts might deadlock when exclusive load/store
338 instructions to Write-Back memory are mixed with Device loads.
339
340 The workaround is to promote device loads to use Load-Acquire
341 semantics.
342 Please note that this does not necessarily enable the workaround,
343 as it depends on the alternative framework, which will only patch
344 the kernel if an affected CPU is detected.
345
346 If unsure, say Y.
347
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000348config ARM64_ERRATUM_834220
349 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
350 depends on KVM
351 default y
352 help
353 This option adds an alternative code sequence to work around ARM
354 erratum 834220 on Cortex-A57 parts up to r1p2.
355
356 Affected Cortex-A57 parts might report a Stage 2 translation
357 fault as the result of a Stage 1 fault for load crossing a
358 page boundary when there is a permission or device memory
359 alignment fault at Stage 1 and a translation fault at Stage 2.
360
361 The workaround is to verify that the Stage 1 translation
362 doesn't generate a fault before handling the Stage 2 fault.
363 Please note that this does not necessarily enable the workaround,
364 as it depends on the alternative framework, which will only patch
365 the kernel if an affected CPU is detected.
366
367 If unsure, say Y.
368
Will Deacon905e8c52015-03-23 19:07:02 +0000369config ARM64_ERRATUM_845719
370 bool "Cortex-A53: 845719: a load might read incorrect data"
371 depends on COMPAT
372 default y
373 help
374 This option adds an alternative code sequence to work around ARM
375 erratum 845719 on Cortex-A53 parts up to r0p4.
376
377 When running a compat (AArch32) userspace on an affected Cortex-A53
378 part, a load at EL0 from a virtual address that matches the bottom 32
379 bits of the virtual address used by a recent load at (AArch64) EL1
380 might return incorrect data.
381
382 The workaround is to write the contextidr_el1 register on exception
383 return to a 32-bit task.
384 Please note that this does not necessarily enable the workaround,
385 as it depends on the alternative framework, which will only patch
386 the kernel if an affected CPU is detected.
387
388 If unsure, say Y.
389
Will Deacondf057cc2015-03-17 12:15:02 +0000390config ARM64_ERRATUM_843419
391 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
392 depends on MODULES
393 default y
394 help
395 This option builds kernel modules using the large memory model in
396 order to avoid the use of the ADRP instruction, which can cause
397 a subsequent memory access to use an incorrect address on Cortex-A53
398 parts up to r0p4.
399
400 Note that the kernel itself must be linked with a version of ld
401 which fixes potentially affected ADRP instructions through the
402 use of veneers.
403
404 If unsure, say Y.
405
Robert Richter94100972015-09-21 22:58:38 +0200406config CAVIUM_ERRATUM_22375
407 bool "Cavium erratum 22375, 24313"
408 default y
409 help
410 Enable workaround for erratum 22375, 24313.
411
412 This implements two gicv3-its errata workarounds for ThunderX. Both
413 with small impact affecting only ITS table allocation.
414
415 erratum 22375: only alloc 8MB table size
416 erratum 24313: ignore memory access type
417
418 The fixes are in ITS initialization and basically ignore memory access
419 type and table size provided by the TYPER and BASER registers.
420
421 If unsure, say Y.
422
Robert Richter6d4e11c2015-09-21 22:58:35 +0200423config CAVIUM_ERRATUM_23154
424 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
425 default y
426 help
427 The gicv3 of ThunderX requires a modified version for
428 reading the IAR status to ensure data synchronization
429 (access to icc_iar1_el1 is not sync'ed before and after).
430
431 If unsure, say Y.
432
Andre Przywarac0a01b82014-11-14 15:54:12 +0000433endmenu
434
435
Jungseok Leee41ceed2014-05-12 10:40:38 +0100436choice
437 prompt "Page size"
438 default ARM64_4K_PAGES
439 help
440 Page size (translation granule) configuration.
441
442config ARM64_4K_PAGES
443 bool "4KB"
444 help
445 This feature enables 4KB pages support.
446
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100447config ARM64_16K_PAGES
448 bool "16KB"
449 help
450 The system will use 16KB pages support. AArch32 emulation
451 requires applications compiled with 16K (or a multiple of 16K)
452 aligned segments.
453
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100454config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100455 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100456 help
457 This feature enables 64KB pages support (4KB by default)
458 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100459 look-up. AArch32 emulation requires applications compiled
460 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100461
Jungseok Leee41ceed2014-05-12 10:40:38 +0100462endchoice
463
464choice
465 prompt "Virtual address space size"
466 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100467 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100468 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
469 help
470 Allows choosing one of multiple possible virtual address
471 space sizes. The level of translation table is determined by
472 a combination of page size and virtual address space size.
473
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100474config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100475 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100476 depends on ARM64_16K_PAGES
477
Jungseok Leee41ceed2014-05-12 10:40:38 +0100478config ARM64_VA_BITS_39
479 bool "39-bit"
480 depends on ARM64_4K_PAGES
481
482config ARM64_VA_BITS_42
483 bool "42-bit"
484 depends on ARM64_64K_PAGES
485
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100486config ARM64_VA_BITS_47
487 bool "47-bit"
488 depends on ARM64_16K_PAGES
489
Jungseok Leec79b9542014-05-12 18:40:51 +0900490config ARM64_VA_BITS_48
491 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900492
Jungseok Leee41ceed2014-05-12 10:40:38 +0100493endchoice
494
495config ARM64_VA_BITS
496 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100497 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100498 default 39 if ARM64_VA_BITS_39
499 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100500 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900501 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100502
Will Deacona8720132013-10-11 14:52:19 +0100503config CPU_BIG_ENDIAN
504 bool "Build big-endian kernel"
505 help
506 Say Y if you plan on running a kernel in big-endian mode.
507
Mark Brownf6e763b2014-03-04 07:51:17 +0000508config SCHED_MC
509 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000510 help
511 Multi-core scheduler support improves the CPU scheduler's decision
512 making when dealing with multi-core CPU chips at a cost of slightly
513 increased overhead in some places. If unsure say N here.
514
515config SCHED_SMT
516 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000517 help
518 Improves the CPU scheduler's decision making when dealing with
519 MultiThreading at a cost of slightly increased overhead in some
520 places. If unsure say N here.
521
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100522config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000523 int "Maximum number of CPUs (2-4096)"
524 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100525 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100526 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100527
Mark Rutland9327e2c2013-10-24 20:30:18 +0100528config HOTPLUG_CPU
529 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800530 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100531 help
532 Say Y here to experiment with turning CPUs off and on. CPUs
533 can be controlled through /sys/devices/system/cpu.
534
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100535source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800536source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100537
538config ARCH_HAS_HOLES_MEMORYMODEL
539 def_bool y if SPARSEMEM
540
541config ARCH_SPARSEMEM_ENABLE
542 def_bool y
543 select SPARSEMEM_VMEMMAP_ENABLE
544
545config ARCH_SPARSEMEM_DEFAULT
546 def_bool ARCH_SPARSEMEM_ENABLE
547
548config ARCH_SELECT_MEMORY_MODEL
549 def_bool ARCH_SPARSEMEM_ENABLE
550
551config HAVE_ARCH_PFN_VALID
552 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
553
554config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100555 def_bool y
556 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100557
Steve Capper084bd292013-04-10 13:48:00 +0100558config SYS_SUPPORTS_HUGETLBFS
559 def_bool y
560
Steve Capper084bd292013-04-10 13:48:00 +0100561config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100562 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100563
Steve Capperaf074842013-04-19 16:23:57 +0100564config HAVE_ARCH_TRANSPARENT_HUGEPAGE
565 def_bool y
566
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100567config ARCH_HAS_CACHE_LINE_SIZE
568 def_bool y
569
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100570source "mm/Kconfig"
571
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000572config SECCOMP
573 bool "Enable seccomp to safely compute untrusted bytecode"
574 ---help---
575 This kernel feature is useful for number crunching applications
576 that may need to compute untrusted bytecode during their
577 execution. By using pipes or other transports made available to
578 the process as file descriptors supporting the read/write
579 syscalls, it's possible to isolate those applications in
580 their own address space using seccomp. Once seccomp is
581 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
582 and the task is only allowed to execute a few safe syscalls
583 defined by each seccomp mode.
584
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000585config PARAVIRT
586 bool "Enable paravirtualization code"
587 help
588 This changes the kernel so it can modify itself when it is run
589 under a hypervisor, potentially improving performance significantly
590 over full virtualization.
591
592config PARAVIRT_TIME_ACCOUNTING
593 bool "Paravirtual steal time accounting"
594 select PARAVIRT
595 default n
596 help
597 Select this option to enable fine granularity task steal time
598 accounting. Time spent executing other tasks in parallel with
599 the current vCPU is discounted from the vCPU power. To account for
600 that, there can be a small performance impact.
601
602 If in doubt, say N here.
603
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000604config XEN_DOM0
605 def_bool y
606 depends on XEN
607
608config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700609 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000610 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000611 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000612 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000613 help
614 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
615
Steve Capperd03bb142013-04-25 15:19:21 +0100616config FORCE_MAX_ZONEORDER
617 int
618 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100619 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100620 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100621 help
622 The kernel memory allocator divides physically contiguous memory
623 blocks into "zones", where each zone is a power of two number of
624 pages. This option selects the largest power of two that the kernel
625 keeps in the memory allocator. If you need to allocate very large
626 blocks of physically contiguous memory, then you may need to
627 increase this value.
628
629 This config option is actually maximum order plus one. For example,
630 a value of 11 means that the largest free memory block is 2^10 pages.
631
632 We make sure that we can allocate upto a HugePage size for each configuration.
633 Hence we have :
634 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
635
636 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
637 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100638
Will Deacon1b907f42014-11-20 16:51:10 +0000639menuconfig ARMV8_DEPRECATED
640 bool "Emulate deprecated/obsolete ARMv8 instructions"
641 depends on COMPAT
642 help
643 Legacy software support may require certain instructions
644 that have been deprecated or obsoleted in the architecture.
645
646 Enable this config to enable selective emulation of these
647 features.
648
649 If unsure, say Y
650
651if ARMV8_DEPRECATED
652
653config SWP_EMULATION
654 bool "Emulate SWP/SWPB instructions"
655 help
656 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
657 they are always undefined. Say Y here to enable software
658 emulation of these instructions for userspace using LDXR/STXR.
659
660 In some older versions of glibc [<=2.8] SWP is used during futex
661 trylock() operations with the assumption that the code will not
662 be preempted. This invalid assumption may be more likely to fail
663 with SWP emulation enabled, leading to deadlock of the user
664 application.
665
666 NOTE: when accessing uncached shared regions, LDXR/STXR rely
667 on an external transaction monitoring block called a global
668 monitor to maintain update atomicity. If your system does not
669 implement a global monitor, this option can cause programs that
670 perform SWP operations to uncached memory to deadlock.
671
672 If unsure, say Y
673
674config CP15_BARRIER_EMULATION
675 bool "Emulate CP15 Barrier instructions"
676 help
677 The CP15 barrier instructions - CP15ISB, CP15DSB, and
678 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
679 strongly recommended to use the ISB, DSB, and DMB
680 instructions instead.
681
682 Say Y here to enable software emulation of these
683 instructions for AArch32 userspace code. When this option is
684 enabled, CP15 barrier usage is traced which can help
685 identify software that needs updating.
686
687 If unsure, say Y
688
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000689config SETEND_EMULATION
690 bool "Emulate SETEND instruction"
691 help
692 The SETEND instruction alters the data-endianness of the
693 AArch32 EL0, and is deprecated in ARMv8.
694
695 Say Y here to enable software emulation of the instruction
696 for AArch32 userspace code.
697
698 Note: All the cpus on the system must have mixed endian support at EL0
699 for this feature to be enabled. If a new CPU - which doesn't support mixed
700 endian - is hotplugged in after this feature has been enabled, there could
701 be unexpected results in the applications.
702
703 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000704endif
705
Will Deacon0e4a0702015-07-27 15:54:13 +0100706menu "ARMv8.1 architectural features"
707
708config ARM64_HW_AFDBM
709 bool "Support for hardware updates of the Access and Dirty page flags"
710 default y
711 help
712 The ARMv8.1 architecture extensions introduce support for
713 hardware updates of the access and dirty information in page
714 table entries. When enabled in TCR_EL1 (HA and HD bits) on
715 capable processors, accesses to pages with PTE_AF cleared will
716 set this bit instead of raising an access flag fault.
717 Similarly, writes to read-only pages with the DBM bit set will
718 clear the read-only bit (AP[2]) instead of raising a
719 permission fault.
720
721 Kernels built with this configuration option enabled continue
722 to work on pre-ARMv8.1 hardware and the performance impact is
723 minimal. If unsure, say Y.
724
725config ARM64_PAN
726 bool "Enable support for Privileged Access Never (PAN)"
727 default y
728 help
729 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
730 prevents the kernel or hypervisor from accessing user-space (EL0)
731 memory directly.
732
733 Choosing this option will cause any unprotected (not using
734 copy_to_user et al) memory access to fail with a permission fault.
735
736 The feature is detected at runtime, and will remain as a 'nop'
737 instruction if the cpu does not implement the feature.
738
739config ARM64_LSE_ATOMICS
740 bool "Atomic instructions"
741 help
742 As part of the Large System Extensions, ARMv8.1 introduces new
743 atomic instructions that are designed specifically to scale in
744 very large systems.
745
746 Say Y here to make use of these instructions for the in-kernel
747 atomic routines. This incurs a small overhead on CPUs that do
748 not support these instructions and requires the kernel to be
749 built with binutils >= 2.25.
750
Marc Zyngier1f364c82014-02-19 09:33:14 +0000751config ARM64_VHE
752 bool "Enable support for Virtualization Host Extensions (VHE)"
753 default y
754 help
755 Virtualization Host Extensions (VHE) allow the kernel to run
756 directly at EL2 (instead of EL1) on processors that support
757 it. This leads to better performance for KVM, as they reduce
758 the cost of the world switch.
759
760 Selecting this option allows the VHE feature to be detected
761 at runtime, and does not affect processors that do not
762 implement this feature.
763
Will Deacon0e4a0702015-07-27 15:54:13 +0100764endmenu
765
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100766endmenu
767
768menu "Boot options"
769
770config CMDLINE
771 string "Default kernel command string"
772 default ""
773 help
774 Provide a set of default command-line options at build time by
775 entering them here. As a minimum, you should specify the the
776 root device (e.g. root=/dev/nfs).
777
778config CMDLINE_FORCE
779 bool "Always use the default kernel command string"
780 help
781 Always use the default kernel command string, even if the boot
782 loader passes other arguments to the kernel.
783 This is useful if you cannot or don't want to change the
784 command-line options your boot loader passes to the kernel.
785
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200786config EFI_STUB
787 bool
788
Mark Salterf84d0272014-04-15 21:59:30 -0400789config EFI
790 bool "UEFI runtime support"
791 depends on OF && !CPU_BIG_ENDIAN
792 select LIBFDT
793 select UCS2_STRING
794 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200795 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200796 select EFI_STUB
797 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400798 default y
799 help
800 This option provides support for runtime services provided
801 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400802 clock, and platform reset). A UEFI stub is also provided to
803 allow the kernel to be booted as an EFI application. This
804 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400805
Yi Lid1ae8c02014-10-04 23:46:43 +0800806config DMI
807 bool "Enable support for SMBIOS (DMI) tables"
808 depends on EFI
809 default y
810 help
811 This enables SMBIOS/DMI feature for systems.
812
813 This option is only useful on systems that have UEFI firmware.
814 However, even with this option, the resultant kernel should
815 continue to boot on existing non-UEFI platforms.
816
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100817endmenu
818
819menu "Userspace binary formats"
820
821source "fs/Kconfig.binfmt"
822
823config COMPAT
824 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +0100825 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100826 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700827 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500828 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500829 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100830 help
831 This option enables support for a 32-bit EL0 running under a 64-bit
832 kernel at EL1. AArch32-specific components such as system calls,
833 the user helper functions, VFP support and the ptrace interface are
834 handled appropriately by the kernel.
835
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100836 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
837 that you will only be able to execute AArch32 binaries that were compiled
838 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +0000839
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100840 If you want to execute 32-bit userspace applications, say Y.
841
842config SYSVIPC_COMPAT
843 def_bool y
844 depends on COMPAT && SYSVIPC
845
846endmenu
847
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000848menu "Power management options"
849
850source "kernel/power/Kconfig"
851
852config ARCH_SUSPEND_POSSIBLE
853 def_bool y
854
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000855endmenu
856
Lorenzo Pieralisi13072202013-07-17 14:54:21 +0100857menu "CPU Power Management"
858
859source "drivers/cpuidle/Kconfig"
860
Rob Herring52e7e812014-02-24 11:27:57 +0900861source "drivers/cpufreq/Kconfig"
862
863endmenu
864
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100865source "net/Kconfig"
866
867source "drivers/Kconfig"
868
Mark Salterf84d0272014-04-15 21:59:30 -0400869source "drivers/firmware/Kconfig"
870
Graeme Gregoryb6a02172015-03-24 14:02:53 +0000871source "drivers/acpi/Kconfig"
872
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100873source "fs/Kconfig"
874
Marc Zyngierc3eb5b12013-07-04 13:34:32 +0100875source "arch/arm64/kvm/Kconfig"
876
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100877source "arch/arm64/Kconfig.debug"
878
879source "security/Kconfig"
880
881source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +0800882if CRYPTO
883source "arch/arm64/crypto/Kconfig"
884endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100885
886source "lib/Kconfig"