blob: e3c7b312287af7c810357937bbd5a0738ecfd00f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
42#include <linux/sched.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020043#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050044#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
48#include <asm/io.h>
49
50#define DRV_NAME "ahci"
Jeff Garzik8676ce02006-06-26 20:41:33 -040051#define DRV_VERSION "2.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
53
54enum {
55 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090056 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 AHCI_MAX_SG = 168, /* hardware max is 64K */
58 AHCI_DMA_BOUNDARY = 0xffffffff,
59 AHCI_USE_CLUSTERING = 0,
Tejun Heo12fad3f2006-05-15 21:03:55 +090060 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090061 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090062 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040064 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090065 AHCI_CMD_TBL_HDR_SZ = 0x80,
66 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
67 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
68 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 AHCI_RX_FIS_SZ,
70 AHCI_IRQ_ON_SG = (1 << 31),
71 AHCI_CMD_ATAPI = (1 << 5),
72 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090073 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090074 AHCI_CMD_RESET = (1 << 8),
75 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
77 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090078 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
80 board_ahci = 0,
Tejun Heo648a88b2006-11-09 15:08:40 +090081 board_ahci_pi = 1,
82 board_ahci_vt8251 = 2,
83 board_ahci_ign_iferr = 3,
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85 /* global controller registers */
86 HOST_CAP = 0x00, /* host capabilities */
87 HOST_CTL = 0x04, /* global host control */
88 HOST_IRQ_STAT = 0x08, /* interrupt status */
89 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
90 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
91
92 /* HOST_CTL bits */
93 HOST_RESET = (1 << 0), /* reset controller; self-clear */
94 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
95 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
96
97 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +090098 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo22b49982006-01-23 21:38:44 +090099 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900100 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo979db802006-05-15 21:03:52 +0900101 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900102 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
104 /* registers for each SATA port */
105 PORT_LST_ADDR = 0x00, /* command list DMA addr */
106 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
107 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
108 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
109 PORT_IRQ_STAT = 0x10, /* interrupt status */
110 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
111 PORT_CMD = 0x18, /* port command */
112 PORT_TFDATA = 0x20, /* taskfile data */
113 PORT_SIG = 0x24, /* device TF signature */
114 PORT_CMD_ISSUE = 0x38, /* command issue */
115 PORT_SCR = 0x28, /* SATA phy register block */
116 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
117 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
118 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
119 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
120
121 /* PORT_IRQ_{STAT,MASK} bits */
122 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
123 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
124 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
125 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
126 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
127 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
128 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
129 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
130
131 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
132 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
133 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
134 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
135 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
136 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
137 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
138 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
139 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
140
Tejun Heo78cd52d2006-05-15 20:58:29 +0900141 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
142 PORT_IRQ_IF_ERR |
143 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900144 PORT_IRQ_PHYRDY |
Tejun Heo78cd52d2006-05-15 20:58:29 +0900145 PORT_IRQ_UNK_FIS,
146 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
147 PORT_IRQ_TF_ERR |
148 PORT_IRQ_HBUS_DATA_ERR,
149 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
150 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
151 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
153 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500154 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
156 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
157 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900158 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
160 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
161 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
162
Tejun Heo0be0aa92006-07-26 15:59:26 +0900163 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
165 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
166 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400167
168 /* hpriv->flags bits */
169 AHCI_FLAG_MSI = (1 << 0),
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200170
171 /* ap->flags bits */
Tejun Heo4aeb0e32006-11-01 17:58:33 +0900172 AHCI_FLAG_NO_NCQ = (1 << 24),
173 AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
Tejun Heo648a88b2006-11-09 15:08:40 +0900174 AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175};
176
177struct ahci_cmd_hdr {
178 u32 opts;
179 u32 status;
180 u32 tbl_addr;
181 u32 tbl_addr_hi;
182 u32 reserved[4];
183};
184
185struct ahci_sg {
186 u32 addr;
187 u32 addr_hi;
188 u32 reserved;
189 u32 flags_size;
190};
191
192struct ahci_host_priv {
193 unsigned long flags;
194 u32 cap; /* cache of HOST_CAP register */
195 u32 port_map; /* cache of HOST_PORTS_IMPL reg */
196};
197
198struct ahci_port_priv {
199 struct ahci_cmd_hdr *cmd_slot;
200 dma_addr_t cmd_slot_dma;
201 void *cmd_tbl;
202 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 void *rx_fis;
204 dma_addr_t rx_fis_dma;
205};
206
207static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
208static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
209static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900210static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
David Howells7d12e782006-10-05 14:55:46 +0100211static irqreturn_t ahci_interrupt (int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213static int ahci_port_start(struct ata_port *ap);
214static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
216static void ahci_qc_prep(struct ata_queued_cmd *qc);
217static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900218static void ahci_freeze(struct ata_port *ap);
219static void ahci_thaw(struct ata_port *ap);
220static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900221static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900222static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoc1332872006-07-26 15:59:26 +0900223static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
224static int ahci_port_resume(struct ata_port *ap);
225static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
226static int ahci_pci_device_resume(struct pci_dev *pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -0400227static void ahci_remove_one (struct pci_dev *pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228
Jeff Garzik193515d2005-11-07 00:59:37 -0500229static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 .module = THIS_MODULE,
231 .name = DRV_NAME,
232 .ioctl = ata_scsi_ioctl,
233 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900234 .change_queue_depth = ata_scsi_change_queue_depth,
235 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 .this_id = ATA_SHT_THIS_ID,
237 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
239 .emulated = ATA_SHT_EMULATED,
240 .use_clustering = AHCI_USE_CLUSTERING,
241 .proc_name = DRV_NAME,
242 .dma_boundary = AHCI_DMA_BOUNDARY,
243 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900244 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 .bios_param = ata_std_bios_param,
Tejun Heoc1332872006-07-26 15:59:26 +0900246 .suspend = ata_scsi_device_suspend,
247 .resume = ata_scsi_device_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248};
249
Jeff Garzik057ace52005-10-22 14:27:05 -0400250static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 .port_disable = ata_port_disable,
252
253 .check_status = ahci_check_status,
254 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 .dev_select = ata_noop_dev_select,
256
257 .tf_read = ahci_tf_read,
258
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 .qc_prep = ahci_qc_prep,
260 .qc_issue = ahci_qc_issue,
261
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 .irq_handler = ahci_interrupt,
263 .irq_clear = ahci_irq_clear,
264
265 .scr_read = ahci_scr_read,
266 .scr_write = ahci_scr_write,
267
Tejun Heo78cd52d2006-05-15 20:58:29 +0900268 .freeze = ahci_freeze,
269 .thaw = ahci_thaw,
270
271 .error_handler = ahci_error_handler,
272 .post_internal_cmd = ahci_post_internal_cmd,
273
Tejun Heoc1332872006-07-26 15:59:26 +0900274 .port_suspend = ahci_port_suspend,
275 .port_resume = ahci_port_resume,
276
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 .port_start = ahci_port_start,
278 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279};
280
Tejun Heoad616ff2006-11-01 18:00:24 +0900281static const struct ata_port_operations ahci_vt8251_ops = {
282 .port_disable = ata_port_disable,
283
284 .check_status = ahci_check_status,
285 .check_altstatus = ahci_check_status,
286 .dev_select = ata_noop_dev_select,
287
288 .tf_read = ahci_tf_read,
289
290 .qc_prep = ahci_qc_prep,
291 .qc_issue = ahci_qc_issue,
292
293 .irq_handler = ahci_interrupt,
294 .irq_clear = ahci_irq_clear,
295
296 .scr_read = ahci_scr_read,
297 .scr_write = ahci_scr_write,
298
299 .freeze = ahci_freeze,
300 .thaw = ahci_thaw,
301
302 .error_handler = ahci_vt8251_error_handler,
303 .post_internal_cmd = ahci_post_internal_cmd,
304
305 .port_suspend = ahci_port_suspend,
306 .port_resume = ahci_port_resume,
307
308 .port_start = ahci_port_start,
309 .port_stop = ahci_port_stop,
310};
311
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100312static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 /* board_ahci */
314 {
315 .sht = &ahci_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400316 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo42969712006-05-31 18:28:18 +0900317 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
318 ATA_FLAG_SKIP_D2H_BSY,
Brett Russ7da79312005-09-01 21:53:34 -0400319 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
321 .port_ops = &ahci_ops,
322 },
Tejun Heo648a88b2006-11-09 15:08:40 +0900323 /* board_ahci_pi */
324 {
325 .sht = &ahci_sht,
326 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
327 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
328 ATA_FLAG_SKIP_D2H_BSY | AHCI_FLAG_HONOR_PI,
329 .pio_mask = 0x1f, /* pio0-4 */
330 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
331 .port_ops = &ahci_ops,
332 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200333 /* board_ahci_vt8251 */
334 {
335 .sht = &ahci_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400336 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200337 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heoad616ff2006-11-01 18:00:24 +0900338 ATA_FLAG_SKIP_D2H_BSY |
339 ATA_FLAG_HRST_TO_RESUME | AHCI_FLAG_NO_NCQ,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200340 .pio_mask = 0x1f, /* pio0-4 */
341 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
Tejun Heoad616ff2006-11-01 18:00:24 +0900342 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200343 },
Tejun Heo41669552006-11-29 11:33:14 +0900344 /* board_ahci_ign_iferr */
345 {
346 .sht = &ahci_sht,
347 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
348 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
349 ATA_FLAG_SKIP_D2H_BSY |
350 AHCI_FLAG_IGN_IRQ_IF_ERR,
351 .pio_mask = 0x1f, /* pio0-4 */
352 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
353 .port_ops = &ahci_ops,
354 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355};
356
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500357static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400358 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400359 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
360 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
361 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
362 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
363 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900364 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400365 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
366 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
367 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
368 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo648a88b2006-11-09 15:08:40 +0900369 { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
370 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
371 { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
372 { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
373 { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
374 { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
375 { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
376 { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
377 { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
378 { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
379 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
380 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
381 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
382 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
383 { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
384 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400385
386 /* JMicron */
Tejun Heo41669552006-11-29 11:33:14 +0900387 { PCI_VDEVICE(JMICRON, 0x2360), board_ahci_ign_iferr }, /* JMB360 */
388 { PCI_VDEVICE(JMICRON, 0x2361), board_ahci_ign_iferr }, /* JMB361 */
389 { PCI_VDEVICE(JMICRON, 0x2363), board_ahci_ign_iferr }, /* JMB363 */
390 { PCI_VDEVICE(JMICRON, 0x2365), board_ahci_ign_iferr }, /* JMB365 */
391 { PCI_VDEVICE(JMICRON, 0x2366), board_ahci_ign_iferr }, /* JMB366 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400392
393 /* ATI */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400394 { PCI_VDEVICE(ATI, 0x4380), board_ahci }, /* ATI SB600 non-raid */
395 { PCI_VDEVICE(ATI, 0x4381), board_ahci }, /* ATI SB600 raid */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400396
397 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400398 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400399
400 /* NVIDIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400401 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
402 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
403 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
404 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500405 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
406 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
407 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
408 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
409 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
410 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
411 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
412 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500413 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
414 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
415 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
416 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
417 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
418 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
419 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
420 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400421
Jeff Garzik95916ed2006-07-29 04:10:14 -0400422 /* SiS */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400423 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
424 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
425 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400426
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500427 /* Generic, PCI class code for AHCI */
428 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
429 0x010601, 0xffffff, board_ahci },
430
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 { } /* terminate list */
432};
433
434
435static struct pci_driver ahci_pci_driver = {
436 .name = DRV_NAME,
437 .id_table = ahci_pci_tbl,
438 .probe = ahci_init_one,
Tejun Heoc1332872006-07-26 15:59:26 +0900439 .suspend = ahci_pci_device_suspend,
440 .resume = ahci_pci_device_resume,
Jeff Garzik907f4672005-05-12 15:03:42 -0400441 .remove = ahci_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442};
443
444
Tejun Heo98fa4b62006-11-02 12:17:23 +0900445static inline int ahci_nr_ports(u32 cap)
446{
447 return (cap & 0x1f) + 1;
448}
449
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
451{
452 return base + 0x100 + (port * 0x80);
453}
454
Jeff Garzikea6ba102005-08-30 05:18:18 -0400455static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456{
Jeff Garzikea6ba102005-08-30 05:18:18 -0400457 return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458}
459
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
461{
462 unsigned int sc_reg;
463
464 switch (sc_reg_in) {
465 case SCR_STATUS: sc_reg = 0; break;
466 case SCR_CONTROL: sc_reg = 1; break;
467 case SCR_ERROR: sc_reg = 2; break;
468 case SCR_ACTIVE: sc_reg = 3; break;
469 default:
470 return 0xffffffffU;
471 }
472
Al Viro1e4f2a92005-10-21 06:46:02 +0100473 return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474}
475
476
477static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
478 u32 val)
479{
480 unsigned int sc_reg;
481
482 switch (sc_reg_in) {
483 case SCR_STATUS: sc_reg = 0; break;
484 case SCR_CONTROL: sc_reg = 1; break;
485 case SCR_ERROR: sc_reg = 2; break;
486 case SCR_ACTIVE: sc_reg = 3; break;
487 default:
488 return;
489 }
490
Al Viro1e4f2a92005-10-21 06:46:02 +0100491 writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492}
493
Tejun Heo9f592052006-07-26 15:59:26 +0900494static void ahci_start_engine(void __iomem *port_mmio)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900495{
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900496 u32 tmp;
497
Tejun Heod8fcd112006-07-26 15:59:25 +0900498 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900499 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900500 tmp |= PORT_CMD_START;
501 writel(tmp, port_mmio + PORT_CMD);
502 readl(port_mmio + PORT_CMD); /* flush */
503}
504
Tejun Heo254950c2006-07-26 15:59:25 +0900505static int ahci_stop_engine(void __iomem *port_mmio)
506{
507 u32 tmp;
508
509 tmp = readl(port_mmio + PORT_CMD);
510
Tejun Heod8fcd112006-07-26 15:59:25 +0900511 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900512 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
513 return 0;
514
Tejun Heod8fcd112006-07-26 15:59:25 +0900515 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900516 tmp &= ~PORT_CMD_START;
517 writel(tmp, port_mmio + PORT_CMD);
518
Tejun Heod8fcd112006-07-26 15:59:25 +0900519 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900520 tmp = ata_wait_register(port_mmio + PORT_CMD,
521 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900522 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900523 return -EIO;
524
525 return 0;
526}
527
Tejun Heo0be0aa92006-07-26 15:59:26 +0900528static void ahci_start_fis_rx(void __iomem *port_mmio, u32 cap,
529 dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
530{
531 u32 tmp;
532
533 /* set FIS registers */
534 if (cap & HOST_CAP_64)
535 writel((cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
536 writel(cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
537
538 if (cap & HOST_CAP_64)
539 writel((rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
540 writel(rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
541
542 /* enable FIS reception */
543 tmp = readl(port_mmio + PORT_CMD);
544 tmp |= PORT_CMD_FIS_RX;
545 writel(tmp, port_mmio + PORT_CMD);
546
547 /* flush */
548 readl(port_mmio + PORT_CMD);
549}
550
551static int ahci_stop_fis_rx(void __iomem *port_mmio)
552{
553 u32 tmp;
554
555 /* disable FIS reception */
556 tmp = readl(port_mmio + PORT_CMD);
557 tmp &= ~PORT_CMD_FIS_RX;
558 writel(tmp, port_mmio + PORT_CMD);
559
560 /* wait for completion, spec says 500ms, give it 1000 */
561 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
562 PORT_CMD_FIS_ON, 10, 1000);
563 if (tmp & PORT_CMD_FIS_ON)
564 return -EBUSY;
565
566 return 0;
567}
568
569static void ahci_power_up(void __iomem *port_mmio, u32 cap)
570{
571 u32 cmd;
572
573 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
574
575 /* spin up device */
576 if (cap & HOST_CAP_SSS) {
577 cmd |= PORT_CMD_SPIN_UP;
578 writel(cmd, port_mmio + PORT_CMD);
579 }
580
581 /* wake up link */
582 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
583}
584
585static void ahci_power_down(void __iomem *port_mmio, u32 cap)
586{
587 u32 cmd, scontrol;
588
Tejun Heo07c53da2007-01-21 02:10:11 +0900589 if (!(cap & HOST_CAP_SSS))
590 return;
591
592 /* put device into listen mode, first set PxSCTL.DET to 0 */
593 scontrol = readl(port_mmio + PORT_SCR_CTL);
594 scontrol &= ~0xf;
595 writel(scontrol, port_mmio + PORT_SCR_CTL);
596
597 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900598 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +0900599 cmd &= ~PORT_CMD_SPIN_UP;
600 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900601}
602
603static void ahci_init_port(void __iomem *port_mmio, u32 cap,
604 dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
605{
Tejun Heo0be0aa92006-07-26 15:59:26 +0900606 /* enable FIS reception */
607 ahci_start_fis_rx(port_mmio, cap, cmd_slot_dma, rx_fis_dma);
608
609 /* enable DMA */
610 ahci_start_engine(port_mmio);
611}
612
613static int ahci_deinit_port(void __iomem *port_mmio, u32 cap, const char **emsg)
614{
615 int rc;
616
617 /* disable DMA */
618 rc = ahci_stop_engine(port_mmio);
619 if (rc) {
620 *emsg = "failed to stop engine";
621 return rc;
622 }
623
624 /* disable FIS reception */
625 rc = ahci_stop_fis_rx(port_mmio);
626 if (rc) {
627 *emsg = "failed stop FIS RX";
628 return rc;
629 }
630
Tejun Heo0be0aa92006-07-26 15:59:26 +0900631 return 0;
632}
633
Tejun Heod91542c2006-07-26 15:59:26 +0900634static int ahci_reset_controller(void __iomem *mmio, struct pci_dev *pdev)
635{
Tejun Heo98fa4b62006-11-02 12:17:23 +0900636 u32 cap_save, impl_save, tmp;
Tejun Heod91542c2006-07-26 15:59:26 +0900637
638 cap_save = readl(mmio + HOST_CAP);
Tejun Heo98fa4b62006-11-02 12:17:23 +0900639 impl_save = readl(mmio + HOST_PORTS_IMPL);
Tejun Heod91542c2006-07-26 15:59:26 +0900640
641 /* global controller reset */
642 tmp = readl(mmio + HOST_CTL);
643 if ((tmp & HOST_RESET) == 0) {
644 writel(tmp | HOST_RESET, mmio + HOST_CTL);
645 readl(mmio + HOST_CTL); /* flush */
646 }
647
648 /* reset must complete within 1 second, or
649 * the hardware should be considered fried.
650 */
651 ssleep(1);
652
653 tmp = readl(mmio + HOST_CTL);
654 if (tmp & HOST_RESET) {
655 dev_printk(KERN_ERR, &pdev->dev,
656 "controller reset failed (0x%x)\n", tmp);
657 return -EIO;
658 }
659
Tejun Heo98fa4b62006-11-02 12:17:23 +0900660 /* turn on AHCI mode */
Tejun Heod91542c2006-07-26 15:59:26 +0900661 writel(HOST_AHCI_EN, mmio + HOST_CTL);
662 (void) readl(mmio + HOST_CTL); /* flush */
Tejun Heo98fa4b62006-11-02 12:17:23 +0900663
664 /* These write-once registers are normally cleared on reset.
665 * Restore BIOS values... which we HOPE were present before
666 * reset.
667 */
668 if (!impl_save) {
669 impl_save = (1 << ahci_nr_ports(cap_save)) - 1;
670 dev_printk(KERN_WARNING, &pdev->dev,
671 "PORTS_IMPL is zero, forcing 0x%x\n", impl_save);
672 }
Tejun Heod91542c2006-07-26 15:59:26 +0900673 writel(cap_save, mmio + HOST_CAP);
Tejun Heo98fa4b62006-11-02 12:17:23 +0900674 writel(impl_save, mmio + HOST_PORTS_IMPL);
Tejun Heod91542c2006-07-26 15:59:26 +0900675 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
676
677 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
678 u16 tmp16;
679
680 /* configure PCS */
681 pci_read_config_word(pdev, 0x92, &tmp16);
682 tmp16 |= 0xf;
683 pci_write_config_word(pdev, 0x92, tmp16);
684 }
685
686 return 0;
687}
688
689static void ahci_init_controller(void __iomem *mmio, struct pci_dev *pdev,
Tejun Heo648a88b2006-11-09 15:08:40 +0900690 int n_ports, unsigned int port_flags,
691 struct ahci_host_priv *hpriv)
Tejun Heod91542c2006-07-26 15:59:26 +0900692{
693 int i, rc;
694 u32 tmp;
695
696 for (i = 0; i < n_ports; i++) {
697 void __iomem *port_mmio = ahci_port_base(mmio, i);
698 const char *emsg = NULL;
699
Tejun Heo648a88b2006-11-09 15:08:40 +0900700 if ((port_flags & AHCI_FLAG_HONOR_PI) &&
701 !(hpriv->port_map & (1 << i)))
Tejun Heod91542c2006-07-26 15:59:26 +0900702 continue;
Tejun Heod91542c2006-07-26 15:59:26 +0900703
704 /* make sure port is not active */
Tejun Heo648a88b2006-11-09 15:08:40 +0900705 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
Tejun Heod91542c2006-07-26 15:59:26 +0900706 if (rc)
707 dev_printk(KERN_WARNING, &pdev->dev,
708 "%s (%d)\n", emsg, rc);
709
710 /* clear SError */
711 tmp = readl(port_mmio + PORT_SCR_ERR);
712 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
713 writel(tmp, port_mmio + PORT_SCR_ERR);
714
Tejun Heof4b5cc82006-08-07 11:39:04 +0900715 /* clear port IRQ */
Tejun Heod91542c2006-07-26 15:59:26 +0900716 tmp = readl(port_mmio + PORT_IRQ_STAT);
717 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
718 if (tmp)
719 writel(tmp, port_mmio + PORT_IRQ_STAT);
720
721 writel(1 << i, mmio + HOST_IRQ_STAT);
Tejun Heod91542c2006-07-26 15:59:26 +0900722 }
723
724 tmp = readl(mmio + HOST_CTL);
725 VPRINTK("HOST_CTL 0x%x\n", tmp);
726 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
727 tmp = readl(mmio + HOST_CTL);
728 VPRINTK("HOST_CTL 0x%x\n", tmp);
729}
730
Tejun Heo422b7592005-12-19 22:37:17 +0900731static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732{
733 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
734 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +0900735 u32 tmp;
736
737 tmp = readl(port_mmio + PORT_SIG);
738 tf.lbah = (tmp >> 24) & 0xff;
739 tf.lbam = (tmp >> 16) & 0xff;
740 tf.lbal = (tmp >> 8) & 0xff;
741 tf.nsect = (tmp) & 0xff;
742
743 return ata_dev_classify(&tf);
744}
745
Tejun Heo12fad3f2006-05-15 21:03:55 +0900746static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
747 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +0900748{
Tejun Heo12fad3f2006-05-15 21:03:55 +0900749 dma_addr_t cmd_tbl_dma;
750
751 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
752
753 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
754 pp->cmd_slot[tag].status = 0;
755 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
756 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +0900757}
758
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200759static int ahci_clo(struct ata_port *ap)
760{
761 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -0400762 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200763 u32 tmp;
764
765 if (!(hpriv->cap & HOST_CAP_CLO))
766 return -EOPNOTSUPP;
767
768 tmp = readl(port_mmio + PORT_CMD);
769 tmp |= PORT_CMD_CLO;
770 writel(tmp, port_mmio + PORT_CMD);
771
772 tmp = ata_wait_register(port_mmio + PORT_CMD,
773 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
774 if (tmp & PORT_CMD_CLO)
775 return -EIO;
776
777 return 0;
778}
779
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900780static int ahci_softreset(struct ata_port *ap, unsigned int *class)
Tejun Heo4658f792006-03-22 21:07:03 +0900781{
Tejun Heo4658f792006-03-22 21:07:03 +0900782 struct ahci_port_priv *pp = ap->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -0400783 void __iomem *mmio = ap->host->mmio_base;
Tejun Heo4658f792006-03-22 21:07:03 +0900784 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
785 const u32 cmd_fis_len = 5; /* five dwords */
786 const char *reason = NULL;
787 struct ata_taskfile tf;
Tejun Heo75fe1802006-04-11 22:22:29 +0900788 u32 tmp;
Tejun Heo4658f792006-03-22 21:07:03 +0900789 u8 *fis;
790 int rc;
791
792 DPRINTK("ENTER\n");
793
Tejun Heo81952c52006-05-15 20:57:47 +0900794 if (ata_port_offline(ap)) {
Tejun Heoc2a65852006-04-03 01:58:06 +0900795 DPRINTK("PHY reports no device\n");
796 *class = ATA_DEV_NONE;
797 return 0;
798 }
799
Tejun Heo4658f792006-03-22 21:07:03 +0900800 /* prepare for SRST (AHCI-1.1 10.4.1) */
zhao, forrest5457f2192006-07-13 13:38:32 +0800801 rc = ahci_stop_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900802 if (rc) {
803 reason = "failed to stop engine";
804 goto fail_restart;
805 }
806
807 /* check BUSY/DRQ, perform Command List Override if necessary */
Tejun Heo1244a192006-11-01 17:19:18 +0900808 if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200809 rc = ahci_clo(ap);
810
811 if (rc == -EOPNOTSUPP) {
812 reason = "port busy but CLO unavailable";
Tejun Heo4658f792006-03-22 21:07:03 +0900813 goto fail_restart;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200814 } else if (rc) {
815 reason = "port busy but CLO failed";
Tejun Heo4658f792006-03-22 21:07:03 +0900816 goto fail_restart;
817 }
818 }
819
820 /* restart engine */
zhao, forrest5457f2192006-07-13 13:38:32 +0800821 ahci_start_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900822
Tejun Heo3373efd2006-05-15 20:57:53 +0900823 ata_tf_init(ap->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +0900824 fis = pp->cmd_tbl;
825
826 /* issue the first D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900827 ahci_fill_cmd_slot(pp, 0,
828 cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
Tejun Heo4658f792006-03-22 21:07:03 +0900829
830 tf.ctl |= ATA_SRST;
831 ata_tf_to_fis(&tf, fis, 0);
832 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
833
834 writel(1, port_mmio + PORT_CMD_ISSUE);
Tejun Heo4658f792006-03-22 21:07:03 +0900835
Tejun Heo75fe1802006-04-11 22:22:29 +0900836 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
837 if (tmp & 0x1) {
Tejun Heo4658f792006-03-22 21:07:03 +0900838 rc = -EIO;
839 reason = "1st FIS failed";
840 goto fail;
841 }
842
843 /* spec says at least 5us, but be generous and sleep for 1ms */
844 msleep(1);
845
846 /* issue the second D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900847 ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
Tejun Heo4658f792006-03-22 21:07:03 +0900848
849 tf.ctl &= ~ATA_SRST;
850 ata_tf_to_fis(&tf, fis, 0);
851 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
852
853 writel(1, port_mmio + PORT_CMD_ISSUE);
854 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
855
856 /* spec mandates ">= 2ms" before checking status.
857 * We wait 150ms, because that was the magic delay used for
858 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
859 * between when the ATA command register is written, and then
860 * status is checked. Because waiting for "a while" before
861 * checking status is fine, post SRST, we perform this magic
862 * delay here as well.
863 */
864 msleep(150);
865
866 *class = ATA_DEV_NONE;
Tejun Heo81952c52006-05-15 20:57:47 +0900867 if (ata_port_online(ap)) {
Tejun Heo4658f792006-03-22 21:07:03 +0900868 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
869 rc = -EIO;
870 reason = "device not ready";
871 goto fail;
872 }
873 *class = ahci_dev_classify(ap);
874 }
875
876 DPRINTK("EXIT, class=%u\n", *class);
877 return 0;
878
879 fail_restart:
zhao, forrest5457f2192006-07-13 13:38:32 +0800880 ahci_start_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900881 fail:
Tejun Heof15a1da2006-05-15 20:57:56 +0900882 ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +0900883 return rc;
884}
885
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900886static int ahci_hardreset(struct ata_port *ap, unsigned int *class)
Tejun Heo422b7592005-12-19 22:37:17 +0900887{
Tejun Heo42969712006-05-31 18:28:18 +0900888 struct ahci_port_priv *pp = ap->private_data;
889 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
890 struct ata_taskfile tf;
Jeff Garzikcca39742006-08-24 03:19:22 -0400891 void __iomem *mmio = ap->host->mmio_base;
zhao, forrest5457f2192006-07-13 13:38:32 +0800892 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo4bd00f62006-02-11 16:26:02 +0900893 int rc;
894
895 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896
zhao, forrest5457f2192006-07-13 13:38:32 +0800897 ahci_stop_engine(port_mmio);
Tejun Heo42969712006-05-31 18:28:18 +0900898
899 /* clear D2H reception area to properly wait for D2H FIS */
900 ata_tf_init(ap->device, &tf);
901 tf.command = 0xff;
902 ata_tf_to_fis(&tf, d2h_fis, 0);
903
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900904 rc = sata_std_hardreset(ap, class);
Tejun Heo42969712006-05-31 18:28:18 +0900905
zhao, forrest5457f2192006-07-13 13:38:32 +0800906 ahci_start_engine(port_mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907
Tejun Heo81952c52006-05-15 20:57:47 +0900908 if (rc == 0 && ata_port_online(ap))
Tejun Heo4bd00f62006-02-11 16:26:02 +0900909 *class = ahci_dev_classify(ap);
910 if (*class == ATA_DEV_UNKNOWN)
911 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912
Tejun Heo4bd00f62006-02-11 16:26:02 +0900913 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
914 return rc;
915}
916
Tejun Heoad616ff2006-11-01 18:00:24 +0900917static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class)
918{
919 void __iomem *mmio = ap->host->mmio_base;
920 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
921 int rc;
922
923 DPRINTK("ENTER\n");
924
925 ahci_stop_engine(port_mmio);
926
927 rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context));
928
929 /* vt8251 needs SError cleared for the port to operate */
930 ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
931
932 ahci_start_engine(port_mmio);
933
934 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
935
936 /* vt8251 doesn't clear BSY on signature FIS reception,
937 * request follow-up softreset.
938 */
939 return rc ?: -EAGAIN;
940}
941
Tejun Heo4bd00f62006-02-11 16:26:02 +0900942static void ahci_postreset(struct ata_port *ap, unsigned int *class)
943{
944 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
945 u32 new_tmp, tmp;
946
947 ata_std_postreset(ap, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -0500948
949 /* Make sure port's ATAPI bit is set appropriately */
950 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +0900951 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -0500952 new_tmp |= PORT_CMD_ATAPI;
953 else
954 new_tmp &= ~PORT_CMD_ATAPI;
955 if (new_tmp != tmp) {
956 writel(new_tmp, port_mmio + PORT_CMD);
957 readl(port_mmio + PORT_CMD); /* flush */
958 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959}
960
961static u8 ahci_check_status(struct ata_port *ap)
962{
Al Viro1e4f2a92005-10-21 06:46:02 +0100963 void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964
965 return readl(mmio + PORT_TFDATA) & 0xFF;
966}
967
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
969{
970 struct ahci_port_priv *pp = ap->private_data;
971 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
972
973 ata_tf_from_fis(d2h_fis, tf);
974}
975
Tejun Heo12fad3f2006-05-15 21:03:55 +0900976static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977{
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400978 struct scatterlist *sg;
979 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500980 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
982 VPRINTK("ENTER\n");
983
984 /*
985 * Next, the S/G list.
986 */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900987 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400988 ata_for_each_sg(sg, qc) {
989 dma_addr_t addr = sg_dma_address(sg);
990 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400992 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
993 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
994 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -0500995
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400996 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500997 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 }
Jeff Garzik828d09d2005-11-12 01:27:07 -0500999
1000 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001}
1002
1003static void ahci_qc_prep(struct ata_queued_cmd *qc)
1004{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001005 struct ata_port *ap = qc->ap;
1006 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +09001007 int is_atapi = is_atapi_taskfile(&qc->tf);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001008 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 u32 opts;
1010 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001011 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012
1013 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 * Fill in command table information. First, the header,
1015 * a SATA Register - Host to Device command FIS.
1016 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001017 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1018
1019 ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
Tejun Heocc9278e2006-02-10 17:25:47 +09001020 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001021 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1022 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001023 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024
Tejun Heocc9278e2006-02-10 17:25:47 +09001025 n_elem = 0;
1026 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001027 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
Tejun Heocc9278e2006-02-10 17:25:47 +09001029 /*
1030 * Fill in command slot information.
1031 */
1032 opts = cmd_fis_len | n_elem << 16;
1033 if (qc->tf.flags & ATA_TFLAG_WRITE)
1034 opts |= AHCI_CMD_WRITE;
1035 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001036 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001037
Tejun Heo12fad3f2006-05-15 21:03:55 +09001038 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039}
1040
Tejun Heo78cd52d2006-05-15 20:58:29 +09001041static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042{
Tejun Heo78cd52d2006-05-15 20:58:29 +09001043 struct ahci_port_priv *pp = ap->private_data;
1044 struct ata_eh_info *ehi = &ap->eh_info;
1045 unsigned int err_mask = 0, action = 0;
1046 struct ata_queued_cmd *qc;
1047 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048
Tejun Heo78cd52d2006-05-15 20:58:29 +09001049 ata_ehi_clear_desc(ehi);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001050
Tejun Heo78cd52d2006-05-15 20:58:29 +09001051 /* AHCI needs SError cleared; otherwise, it might lock up */
1052 serror = ahci_scr_read(ap, SCR_ERROR);
1053 ahci_scr_write(ap, SCR_ERROR, serror);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054
Tejun Heo78cd52d2006-05-15 20:58:29 +09001055 /* analyze @irq_stat */
1056 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057
Tejun Heo41669552006-11-29 11:33:14 +09001058 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1059 if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
1060 irq_stat &= ~PORT_IRQ_IF_ERR;
1061
Tejun Heo78cd52d2006-05-15 20:58:29 +09001062 if (irq_stat & PORT_IRQ_TF_ERR)
1063 err_mask |= AC_ERR_DEV;
1064
1065 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1066 err_mask |= AC_ERR_HOST_BUS;
1067 action |= ATA_EH_SOFTRESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 }
1069
Tejun Heo78cd52d2006-05-15 20:58:29 +09001070 if (irq_stat & PORT_IRQ_IF_ERR) {
1071 err_mask |= AC_ERR_ATA_BUS;
1072 action |= ATA_EH_SOFTRESET;
1073 ata_ehi_push_desc(ehi, ", interface fatal error");
1074 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075
Tejun Heo78cd52d2006-05-15 20:58:29 +09001076 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
Tejun Heo42969712006-05-31 18:28:18 +09001077 ata_ehi_hotplugged(ehi);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001078 ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
1079 "connection status changed" : "PHY RDY changed");
1080 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081
Tejun Heo78cd52d2006-05-15 20:58:29 +09001082 if (irq_stat & PORT_IRQ_UNK_FIS) {
1083 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084
Tejun Heo78cd52d2006-05-15 20:58:29 +09001085 err_mask |= AC_ERR_HSM;
1086 action |= ATA_EH_SOFTRESET;
1087 ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
1088 unk[0], unk[1], unk[2], unk[3]);
1089 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001090
Tejun Heo78cd52d2006-05-15 20:58:29 +09001091 /* okay, let's hand over to EH */
1092 ehi->serror |= serror;
1093 ehi->action |= action;
1094
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 qc = ata_qc_from_tag(ap, ap->active_tag);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001096 if (qc)
1097 qc->err_mask |= err_mask;
1098 else
1099 ehi->err_mask |= err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100
Tejun Heo78cd52d2006-05-15 20:58:29 +09001101 if (irq_stat & PORT_IRQ_FREEZE)
1102 ata_port_freeze(ap);
1103 else
1104 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105}
1106
Tejun Heo78cd52d2006-05-15 20:58:29 +09001107static void ahci_host_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108{
Jeff Garzikcca39742006-08-24 03:19:22 -04001109 void __iomem *mmio = ap->host->mmio_base;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001110 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001111 struct ata_eh_info *ehi = &ap->eh_info;
1112 u32 status, qc_active;
1113 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114
1115 status = readl(port_mmio + PORT_IRQ_STAT);
1116 writel(status, port_mmio + PORT_IRQ_STAT);
1117
Tejun Heo78cd52d2006-05-15 20:58:29 +09001118 if (unlikely(status & PORT_IRQ_ERROR)) {
1119 ahci_error_intr(ap, status);
1120 return;
1121 }
1122
Tejun Heo12fad3f2006-05-15 21:03:55 +09001123 if (ap->sactive)
1124 qc_active = readl(port_mmio + PORT_SCR_ACT);
1125 else
1126 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1127
1128 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1129 if (rc > 0)
1130 return;
1131 if (rc < 0) {
1132 ehi->err_mask |= AC_ERR_HSM;
1133 ehi->action |= ATA_EH_SOFTRESET;
1134 ata_port_freeze(ap);
1135 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 }
1137
Tejun Heo2a3917a2006-05-15 20:58:30 +09001138 /* hmmm... a spurious interupt */
1139
Tejun Heo12fad3f2006-05-15 21:03:55 +09001140 /* some devices send D2H reg with I bit set during NCQ command phase */
Alan Cox12a87d32006-10-16 16:21:40 +01001141 if (ap->sactive && (status & PORT_IRQ_D2H_REG_FIS))
Tejun Heo12fad3f2006-05-15 21:03:55 +09001142 return;
1143
Tejun Heo2a3917a2006-05-15 20:58:30 +09001144 /* ignore interim PIO setup fis interrupts */
Jeff Garzik9bec2e32006-08-31 00:02:15 -04001145 if (ata_tag_valid(ap->active_tag) && (status & PORT_IRQ_PIOS_FIS))
Unicorn Changf1d39b22006-08-01 12:18:07 +08001146 return;
Tejun Heo2a3917a2006-05-15 20:58:30 +09001147
Tejun Heo78cd52d2006-05-15 20:58:29 +09001148 if (ata_ratelimit())
1149 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heo12fad3f2006-05-15 21:03:55 +09001150 "(irq_stat 0x%x active_tag %d sactive 0x%x)\n",
1151 status, ap->active_tag, ap->sactive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152}
1153
1154static void ahci_irq_clear(struct ata_port *ap)
1155{
1156 /* TODO */
1157}
1158
David Howells7d12e782006-10-05 14:55:46 +01001159static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160{
Jeff Garzikcca39742006-08-24 03:19:22 -04001161 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 struct ahci_host_priv *hpriv;
1163 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001164 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 u32 irq_stat, irq_ack = 0;
1166
1167 VPRINTK("ENTER\n");
1168
Jeff Garzikcca39742006-08-24 03:19:22 -04001169 hpriv = host->private_data;
1170 mmio = host->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171
1172 /* sigh. 0xffffffff is a valid return from h/w */
1173 irq_stat = readl(mmio + HOST_IRQ_STAT);
1174 irq_stat &= hpriv->port_map;
1175 if (!irq_stat)
1176 return IRQ_NONE;
1177
Jeff Garzikcca39742006-08-24 03:19:22 -04001178 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179
Jeff Garzikcca39742006-08-24 03:19:22 -04001180 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182
Jeff Garzik67846b32005-10-05 02:58:32 -04001183 if (!(irq_stat & (1 << i)))
1184 continue;
1185
Jeff Garzikcca39742006-08-24 03:19:22 -04001186 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001187 if (ap) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001188 ahci_host_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001189 VPRINTK("port %u\n", i);
1190 } else {
1191 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001192 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001193 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001194 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001196
1197 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 }
1199
1200 if (irq_ack) {
1201 writel(irq_ack, mmio + HOST_IRQ_STAT);
1202 handled = 1;
1203 }
1204
Jeff Garzikcca39742006-08-24 03:19:22 -04001205 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
1207 VPRINTK("EXIT\n");
1208
1209 return IRQ_RETVAL(handled);
1210}
1211
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001212static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213{
1214 struct ata_port *ap = qc->ap;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001215 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216
Tejun Heo12fad3f2006-05-15 21:03:55 +09001217 if (qc->tf.protocol == ATA_PROT_NCQ)
1218 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1219 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1221
1222 return 0;
1223}
1224
Tejun Heo78cd52d2006-05-15 20:58:29 +09001225static void ahci_freeze(struct ata_port *ap)
1226{
Jeff Garzikcca39742006-08-24 03:19:22 -04001227 void __iomem *mmio = ap->host->mmio_base;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001228 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1229
1230 /* turn IRQ off */
1231 writel(0, port_mmio + PORT_IRQ_MASK);
1232}
1233
1234static void ahci_thaw(struct ata_port *ap)
1235{
Jeff Garzikcca39742006-08-24 03:19:22 -04001236 void __iomem *mmio = ap->host->mmio_base;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001237 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1238 u32 tmp;
1239
1240 /* clear IRQ */
1241 tmp = readl(port_mmio + PORT_IRQ_STAT);
1242 writel(tmp, port_mmio + PORT_IRQ_STAT);
1243 writel(1 << ap->id, mmio + HOST_IRQ_STAT);
1244
1245 /* turn IRQ back on */
1246 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
1247}
1248
1249static void ahci_error_handler(struct ata_port *ap)
1250{
Jeff Garzikcca39742006-08-24 03:19:22 -04001251 void __iomem *mmio = ap->host->mmio_base;
zhao, forrest5457f2192006-07-13 13:38:32 +08001252 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1253
Tejun Heob51e9e52006-06-29 01:29:30 +09001254 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001255 /* restart engine */
zhao, forrest5457f2192006-07-13 13:38:32 +08001256 ahci_stop_engine(port_mmio);
1257 ahci_start_engine(port_mmio);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001258 }
1259
1260 /* perform recovery */
Tejun Heo4aeb0e32006-11-01 17:58:33 +09001261 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
Tejun Heof5914a42006-05-31 18:27:48 +09001262 ahci_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001263}
1264
Tejun Heoad616ff2006-11-01 18:00:24 +09001265static void ahci_vt8251_error_handler(struct ata_port *ap)
1266{
1267 void __iomem *mmio = ap->host->mmio_base;
1268 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1269
1270 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1271 /* restart engine */
1272 ahci_stop_engine(port_mmio);
1273 ahci_start_engine(port_mmio);
1274 }
1275
1276 /* perform recovery */
1277 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1278 ahci_postreset);
1279}
1280
Tejun Heo78cd52d2006-05-15 20:58:29 +09001281static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1282{
1283 struct ata_port *ap = qc->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -04001284 void __iomem *mmio = ap->host->mmio_base;
zhao, forrest5457f2192006-07-13 13:38:32 +08001285 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001286
1287 if (qc->flags & ATA_QCFLAG_FAILED)
1288 qc->err_mask |= AC_ERR_OTHER;
1289
1290 if (qc->err_mask) {
1291 /* make DMA engine forget about the failed command */
zhao, forrest5457f2192006-07-13 13:38:32 +08001292 ahci_stop_engine(port_mmio);
1293 ahci_start_engine(port_mmio);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001294 }
1295}
1296
Tejun Heoc1332872006-07-26 15:59:26 +09001297static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1298{
Jeff Garzikcca39742006-08-24 03:19:22 -04001299 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoc1332872006-07-26 15:59:26 +09001300 struct ahci_port_priv *pp = ap->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -04001301 void __iomem *mmio = ap->host->mmio_base;
Tejun Heoc1332872006-07-26 15:59:26 +09001302 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1303 const char *emsg = NULL;
1304 int rc;
1305
1306 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001307 if (rc == 0)
1308 ahci_power_down(port_mmio, hpriv->cap);
1309 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001310 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
1311 ahci_init_port(port_mmio, hpriv->cap,
1312 pp->cmd_slot_dma, pp->rx_fis_dma);
1313 }
1314
1315 return rc;
1316}
1317
1318static int ahci_port_resume(struct ata_port *ap)
1319{
1320 struct ahci_port_priv *pp = ap->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -04001321 struct ahci_host_priv *hpriv = ap->host->private_data;
1322 void __iomem *mmio = ap->host->mmio_base;
Tejun Heoc1332872006-07-26 15:59:26 +09001323 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1324
Tejun Heo8e16f942006-11-20 15:42:36 +09001325 ahci_power_up(port_mmio, hpriv->cap);
Tejun Heoc1332872006-07-26 15:59:26 +09001326 ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
1327
1328 return 0;
1329}
1330
1331static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1332{
Jeff Garzikcca39742006-08-24 03:19:22 -04001333 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1334 void __iomem *mmio = host->mmio_base;
Tejun Heoc1332872006-07-26 15:59:26 +09001335 u32 ctl;
1336
1337 if (mesg.event == PM_EVENT_SUSPEND) {
1338 /* AHCI spec rev1.1 section 8.3.3:
1339 * Software must disable interrupts prior to requesting a
1340 * transition of the HBA to D3 state.
1341 */
1342 ctl = readl(mmio + HOST_CTL);
1343 ctl &= ~HOST_IRQ_EN;
1344 writel(ctl, mmio + HOST_CTL);
1345 readl(mmio + HOST_CTL); /* flush */
1346 }
1347
1348 return ata_pci_device_suspend(pdev, mesg);
1349}
1350
1351static int ahci_pci_device_resume(struct pci_dev *pdev)
1352{
Jeff Garzikcca39742006-08-24 03:19:22 -04001353 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1354 struct ahci_host_priv *hpriv = host->private_data;
1355 void __iomem *mmio = host->mmio_base;
Tejun Heoc1332872006-07-26 15:59:26 +09001356 int rc;
1357
1358 ata_pci_device_do_resume(pdev);
1359
1360 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1361 rc = ahci_reset_controller(mmio, pdev);
1362 if (rc)
1363 return rc;
1364
Tejun Heo648a88b2006-11-09 15:08:40 +09001365 ahci_init_controller(mmio, pdev, host->n_ports,
1366 host->ports[0]->flags, hpriv);
Tejun Heoc1332872006-07-26 15:59:26 +09001367 }
1368
Jeff Garzikcca39742006-08-24 03:19:22 -04001369 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001370
1371 return 0;
1372}
1373
Tejun Heo254950c2006-07-26 15:59:25 +09001374static int ahci_port_start(struct ata_port *ap)
1375{
Jeff Garzikcca39742006-08-24 03:19:22 -04001376 struct device *dev = ap->host->dev;
1377 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo254950c2006-07-26 15:59:25 +09001378 struct ahci_port_priv *pp;
Jeff Garzikcca39742006-08-24 03:19:22 -04001379 void __iomem *mmio = ap->host->mmio_base;
Tejun Heo254950c2006-07-26 15:59:25 +09001380 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1381 void *mem;
1382 dma_addr_t mem_dma;
1383 int rc;
1384
1385 pp = kmalloc(sizeof(*pp), GFP_KERNEL);
1386 if (!pp)
1387 return -ENOMEM;
1388 memset(pp, 0, sizeof(*pp));
1389
1390 rc = ata_pad_alloc(ap, dev);
1391 if (rc) {
1392 kfree(pp);
1393 return rc;
1394 }
1395
1396 mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
1397 if (!mem) {
1398 ata_pad_free(ap, dev);
1399 kfree(pp);
1400 return -ENOMEM;
1401 }
1402 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1403
1404 /*
1405 * First item in chunk of DMA memory: 32-slot command table,
1406 * 32 bytes each in size
1407 */
1408 pp->cmd_slot = mem;
1409 pp->cmd_slot_dma = mem_dma;
1410
1411 mem += AHCI_CMD_SLOT_SZ;
1412 mem_dma += AHCI_CMD_SLOT_SZ;
1413
1414 /*
1415 * Second item: Received-FIS area
1416 */
1417 pp->rx_fis = mem;
1418 pp->rx_fis_dma = mem_dma;
1419
1420 mem += AHCI_RX_FIS_SZ;
1421 mem_dma += AHCI_RX_FIS_SZ;
1422
1423 /*
1424 * Third item: data area for storing a single command
1425 * and its scatter-gather table
1426 */
1427 pp->cmd_tbl = mem;
1428 pp->cmd_tbl_dma = mem_dma;
1429
1430 ap->private_data = pp;
1431
Tejun Heo8e16f942006-11-20 15:42:36 +09001432 /* power up port */
1433 ahci_power_up(port_mmio, hpriv->cap);
1434
Tejun Heo0be0aa92006-07-26 15:59:26 +09001435 /* initialize port */
1436 ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
Tejun Heo254950c2006-07-26 15:59:25 +09001437
1438 return 0;
1439}
1440
1441static void ahci_port_stop(struct ata_port *ap)
1442{
Jeff Garzikcca39742006-08-24 03:19:22 -04001443 struct device *dev = ap->host->dev;
1444 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo254950c2006-07-26 15:59:25 +09001445 struct ahci_port_priv *pp = ap->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -04001446 void __iomem *mmio = ap->host->mmio_base;
Tejun Heo254950c2006-07-26 15:59:25 +09001447 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001448 const char *emsg = NULL;
1449 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001450
Tejun Heo0be0aa92006-07-26 15:59:26 +09001451 /* de-initialize port */
1452 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
1453 if (rc)
1454 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09001455
1456 ap->private_data = NULL;
1457 dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
1458 pp->cmd_slot, pp->cmd_slot_dma);
1459 ata_pad_free(ap, dev);
1460 kfree(pp);
1461}
1462
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
1464 unsigned int port_idx)
1465{
1466 VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
1467 base = ahci_port_base_ul(base, port_idx);
1468 VPRINTK("base now==0x%lx\n", base);
1469
1470 port->cmd_addr = base;
1471 port->scr_addr = base + PORT_SCR;
1472
1473 VPRINTK("EXIT\n");
1474}
1475
1476static int ahci_host_init(struct ata_probe_ent *probe_ent)
1477{
1478 struct ahci_host_priv *hpriv = probe_ent->private_data;
1479 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
1480 void __iomem *mmio = probe_ent->mmio_base;
Tejun Heo648a88b2006-11-09 15:08:40 +09001481 unsigned int i, cap_n_ports, using_dac;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483
Tejun Heod91542c2006-07-26 15:59:26 +09001484 rc = ahci_reset_controller(mmio, pdev);
1485 if (rc)
1486 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487
1488 hpriv->cap = readl(mmio + HOST_CAP);
1489 hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
Tejun Heo648a88b2006-11-09 15:08:40 +09001490 cap_n_ports = ahci_nr_ports(hpriv->cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491
1492 VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
Tejun Heo648a88b2006-11-09 15:08:40 +09001493 hpriv->cap, hpriv->port_map, cap_n_ports);
1494
1495 if (probe_ent->port_flags & AHCI_FLAG_HONOR_PI) {
1496 unsigned int n_ports = cap_n_ports;
1497 u32 port_map = hpriv->port_map;
1498 int max_port = 0;
1499
1500 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
1501 if (port_map & (1 << i)) {
1502 n_ports--;
1503 port_map &= ~(1 << i);
1504 max_port = i;
1505 } else
1506 probe_ent->dummy_port_mask |= 1 << i;
1507 }
1508
1509 if (n_ports || port_map)
1510 dev_printk(KERN_WARNING, &pdev->dev,
1511 "nr_ports (%u) and implemented port map "
1512 "(0x%x) don't match\n",
1513 cap_n_ports, hpriv->port_map);
1514
1515 probe_ent->n_ports = max_port + 1;
1516 } else
1517 probe_ent->n_ports = cap_n_ports;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518
1519 using_dac = hpriv->cap & HOST_CAP_64;
1520 if (using_dac &&
1521 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1522 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1523 if (rc) {
1524 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1525 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001526 dev_printk(KERN_ERR, &pdev->dev,
1527 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 return rc;
1529 }
1530 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 } else {
1532 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1533 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001534 dev_printk(KERN_ERR, &pdev->dev,
1535 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 return rc;
1537 }
1538 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1539 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001540 dev_printk(KERN_ERR, &pdev->dev,
1541 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542 return rc;
1543 }
1544 }
1545
Tejun Heod91542c2006-07-26 15:59:26 +09001546 for (i = 0; i < probe_ent->n_ports; i++)
1547 ahci_setup_port(&probe_ent->port[i], (unsigned long) mmio, i);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001548
Tejun Heo648a88b2006-11-09 15:08:40 +09001549 ahci_init_controller(mmio, pdev, probe_ent->n_ports,
1550 probe_ent->port_flags, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551
1552 pci_set_master(pdev);
1553
1554 return 0;
1555}
1556
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557static void ahci_print_info(struct ata_probe_ent *probe_ent)
1558{
1559 struct ahci_host_priv *hpriv = probe_ent->private_data;
1560 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
Jeff Garzikea6ba102005-08-30 05:18:18 -04001561 void __iomem *mmio = probe_ent->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 u32 vers, cap, impl, speed;
1563 const char *speed_s;
1564 u16 cc;
1565 const char *scc_s;
1566
1567 vers = readl(mmio + HOST_VERSION);
1568 cap = hpriv->cap;
1569 impl = hpriv->port_map;
1570
1571 speed = (cap >> 20) & 0xf;
1572 if (speed == 1)
1573 speed_s = "1.5";
1574 else if (speed == 2)
1575 speed_s = "3";
1576 else
1577 speed_s = "?";
1578
1579 pci_read_config_word(pdev, 0x0a, &cc);
1580 if (cc == 0x0101)
1581 scc_s = "IDE";
1582 else if (cc == 0x0106)
1583 scc_s = "SATA";
1584 else if (cc == 0x0104)
1585 scc_s = "RAID";
1586 else
1587 scc_s = "unknown";
1588
Jeff Garzika9524a72005-10-30 14:39:11 -05001589 dev_printk(KERN_INFO, &pdev->dev,
1590 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1592 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593
1594 (vers >> 24) & 0xff,
1595 (vers >> 16) & 0xff,
1596 (vers >> 8) & 0xff,
1597 vers & 0xff,
1598
1599 ((cap >> 8) & 0x1f) + 1,
1600 (cap & 0x1f) + 1,
1601 speed_s,
1602 impl,
1603 scc_s);
1604
Jeff Garzika9524a72005-10-30 14:39:11 -05001605 dev_printk(KERN_INFO, &pdev->dev,
1606 "flags: "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607 "%s%s%s%s%s%s"
1608 "%s%s%s%s%s%s%s\n"
1609 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610
1611 cap & (1 << 31) ? "64bit " : "",
1612 cap & (1 << 30) ? "ncq " : "",
1613 cap & (1 << 28) ? "ilck " : "",
1614 cap & (1 << 27) ? "stag " : "",
1615 cap & (1 << 26) ? "pm " : "",
1616 cap & (1 << 25) ? "led " : "",
1617
1618 cap & (1 << 24) ? "clo " : "",
1619 cap & (1 << 19) ? "nz " : "",
1620 cap & (1 << 18) ? "only " : "",
1621 cap & (1 << 17) ? "pmp " : "",
1622 cap & (1 << 15) ? "pio " : "",
1623 cap & (1 << 14) ? "slum " : "",
1624 cap & (1 << 13) ? "part " : ""
1625 );
1626}
1627
1628static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1629{
1630 static int printed_version;
1631 struct ata_probe_ent *probe_ent = NULL;
1632 struct ahci_host_priv *hpriv;
1633 unsigned long base;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001634 void __iomem *mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 unsigned int board_idx = (unsigned int) ent->driver_data;
Jeff Garzik907f4672005-05-12 15:03:42 -04001636 int have_msi, pci_dev_busy = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637 int rc;
1638
1639 VPRINTK("ENTER\n");
1640
Tejun Heo12fad3f2006-05-15 21:03:55 +09001641 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1642
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001644 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645
root9545b572006-07-05 22:58:20 -04001646 /* JMicron-specific fixup: make sure we're in AHCI mode */
1647 /* This is protected from races with ata_jmicron by the pci probe
1648 locking */
1649 if (pdev->vendor == PCI_VENDOR_ID_JMICRON) {
1650 /* AHCI enable, AHCI on function 0 */
1651 pci_write_config_byte(pdev, 0x41, 0xa1);
1652 /* Function 1 is the PATA controller */
1653 if (PCI_FUNC(pdev->devfn))
1654 return -ENODEV;
1655 }
1656
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657 rc = pci_enable_device(pdev);
1658 if (rc)
1659 return rc;
1660
1661 rc = pci_request_regions(pdev, DRV_NAME);
1662 if (rc) {
1663 pci_dev_busy = 1;
1664 goto err_out;
1665 }
1666
Jeff Garzik907f4672005-05-12 15:03:42 -04001667 if (pci_enable_msi(pdev) == 0)
1668 have_msi = 1;
1669 else {
1670 pci_intx(pdev, 1);
1671 have_msi = 0;
1672 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673
1674 probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
1675 if (probe_ent == NULL) {
1676 rc = -ENOMEM;
Jeff Garzik907f4672005-05-12 15:03:42 -04001677 goto err_out_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678 }
1679
1680 memset(probe_ent, 0, sizeof(*probe_ent));
1681 probe_ent->dev = pci_dev_to_dev(pdev);
1682 INIT_LIST_HEAD(&probe_ent->node);
1683
Jeff Garzik374b1872005-08-30 05:42:52 -04001684 mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 if (mmio_base == NULL) {
1686 rc = -ENOMEM;
1687 goto err_out_free_ent;
1688 }
1689 base = (unsigned long) mmio_base;
1690
1691 hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
1692 if (!hpriv) {
1693 rc = -ENOMEM;
1694 goto err_out_iounmap;
1695 }
1696 memset(hpriv, 0, sizeof(*hpriv));
1697
1698 probe_ent->sht = ahci_port_info[board_idx].sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04001699 probe_ent->port_flags = ahci_port_info[board_idx].flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700 probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
1701 probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
1702 probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
1703
1704 probe_ent->irq = pdev->irq;
Thomas Gleixner1d6f3592006-07-01 19:29:42 -07001705 probe_ent->irq_flags = IRQF_SHARED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706 probe_ent->mmio_base = mmio_base;
1707 probe_ent->private_data = hpriv;
1708
Jeff Garzik4b0060f2005-06-04 00:50:22 -04001709 if (have_msi)
1710 hpriv->flags |= AHCI_FLAG_MSI;
Jeff Garzik907f4672005-05-12 15:03:42 -04001711
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712 /* initialize adapter */
1713 rc = ahci_host_init(probe_ent);
1714 if (rc)
1715 goto err_out_hpriv;
1716
Jeff Garzikcca39742006-08-24 03:19:22 -04001717 if (!(probe_ent->port_flags & AHCI_FLAG_NO_NCQ) &&
Tejun Heo71f07372006-06-21 23:12:48 +09001718 (hpriv->cap & HOST_CAP_NCQ))
Jeff Garzikcca39742006-08-24 03:19:22 -04001719 probe_ent->port_flags |= ATA_FLAG_NCQ;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001720
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 ahci_print_info(probe_ent);
1722
1723 /* FIXME: check ata_device_add return value */
1724 ata_device_add(probe_ent);
1725 kfree(probe_ent);
1726
1727 return 0;
1728
1729err_out_hpriv:
1730 kfree(hpriv);
1731err_out_iounmap:
Jeff Garzik374b1872005-08-30 05:42:52 -04001732 pci_iounmap(pdev, mmio_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733err_out_free_ent:
1734 kfree(probe_ent);
Jeff Garzik907f4672005-05-12 15:03:42 -04001735err_out_msi:
1736 if (have_msi)
1737 pci_disable_msi(pdev);
1738 else
1739 pci_intx(pdev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 pci_release_regions(pdev);
1741err_out:
1742 if (!pci_dev_busy)
1743 pci_disable_device(pdev);
1744 return rc;
1745}
1746
Jeff Garzik907f4672005-05-12 15:03:42 -04001747static void ahci_remove_one (struct pci_dev *pdev)
1748{
1749 struct device *dev = pci_dev_to_dev(pdev);
Jeff Garzikcca39742006-08-24 03:19:22 -04001750 struct ata_host *host = dev_get_drvdata(dev);
1751 struct ahci_host_priv *hpriv = host->private_data;
Jeff Garzik907f4672005-05-12 15:03:42 -04001752 unsigned int i;
1753 int have_msi;
1754
Jeff Garzikcca39742006-08-24 03:19:22 -04001755 for (i = 0; i < host->n_ports; i++)
1756 ata_port_detach(host->ports[i]);
Jeff Garzik907f4672005-05-12 15:03:42 -04001757
Jeff Garzik4b0060f2005-06-04 00:50:22 -04001758 have_msi = hpriv->flags & AHCI_FLAG_MSI;
Jeff Garzikcca39742006-08-24 03:19:22 -04001759 free_irq(host->irq, host);
Jeff Garzik907f4672005-05-12 15:03:42 -04001760
Jeff Garzikcca39742006-08-24 03:19:22 -04001761 for (i = 0; i < host->n_ports; i++) {
1762 struct ata_port *ap = host->ports[i];
Jeff Garzik907f4672005-05-12 15:03:42 -04001763
Jeff Garzikcca39742006-08-24 03:19:22 -04001764 ata_scsi_release(ap->scsi_host);
1765 scsi_host_put(ap->scsi_host);
Jeff Garzik907f4672005-05-12 15:03:42 -04001766 }
1767
Jeff Garzike005f012005-08-30 04:18:28 -04001768 kfree(hpriv);
Jeff Garzikcca39742006-08-24 03:19:22 -04001769 pci_iounmap(pdev, host->mmio_base);
1770 kfree(host);
Jeff Garzikead5de92005-05-31 11:53:57 -04001771
Jeff Garzik907f4672005-05-12 15:03:42 -04001772 if (have_msi)
1773 pci_disable_msi(pdev);
1774 else
1775 pci_intx(pdev, 0);
1776 pci_release_regions(pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -04001777 pci_disable_device(pdev);
1778 dev_set_drvdata(dev, NULL);
1779}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780
1781static int __init ahci_init(void)
1782{
Pavel Roskinb7887192006-08-10 18:13:18 +09001783 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784}
1785
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786static void __exit ahci_exit(void)
1787{
1788 pci_unregister_driver(&ahci_pci_driver);
1789}
1790
1791
1792MODULE_AUTHOR("Jeff Garzik");
1793MODULE_DESCRIPTION("AHCI SATA low-level driver");
1794MODULE_LICENSE("GPL");
1795MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001796MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797
1798module_init(ahci_init);
1799module_exit(ahci_exit);