blob: ef7c758627b1e2dc4c6532a6877a586bbedec20e [file] [log] [blame]
Xiubo Li43550822013-12-17 11:24:38 +08001/*
2 * Freescale ALSA SoC Digital Audio Interface (SAI) driver.
3 *
4 * Copyright 2012-2013 Freescale Semiconductor, Inc.
5 *
6 * This program is free software, you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation, either version 2 of the License, or(at your
9 * option) any later version.
10 *
11 */
12
13#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/module.h>
17#include <linux/of_address.h>
Xiubo Li78957fc2014-02-08 14:38:28 +080018#include <linux/regmap.h>
Xiubo Li43550822013-12-17 11:24:38 +080019#include <linux/slab.h>
20#include <sound/core.h>
21#include <sound/dmaengine_pcm.h>
22#include <sound/pcm_params.h>
23
24#include "fsl_sai.h"
Nicolin Chenc7540642014-04-01 19:34:09 +080025#include "imx-pcm.h"
Xiubo Li43550822013-12-17 11:24:38 +080026
Nicolin Chene2681a12014-03-27 19:06:59 +080027#define FSL_SAI_FLAGS (FSL_SAI_CSR_SEIE |\
28 FSL_SAI_CSR_FEIE)
29
30static irqreturn_t fsl_sai_isr(int irq, void *devid)
31{
32 struct fsl_sai *sai = (struct fsl_sai *)devid;
33 struct device *dev = &sai->pdev->dev;
Nicolin Chen413312a2014-03-28 19:39:25 +080034 u32 flags, xcsr, mask;
35 bool irq_none = true;
Nicolin Chene2681a12014-03-27 19:06:59 +080036
Nicolin Chen413312a2014-03-28 19:39:25 +080037 /*
38 * Both IRQ status bits and IRQ mask bits are in the xCSR but
39 * different shifts. And we here create a mask only for those
40 * IRQs that we activated.
41 */
Nicolin Chene2681a12014-03-27 19:06:59 +080042 mask = (FSL_SAI_FLAGS >> FSL_SAI_CSR_xIE_SHIFT) << FSL_SAI_CSR_xF_SHIFT;
43
44 /* Tx IRQ */
45 regmap_read(sai->regmap, FSL_SAI_TCSR, &xcsr);
Nicolin Chen413312a2014-03-28 19:39:25 +080046 flags = xcsr & mask;
Nicolin Chene2681a12014-03-27 19:06:59 +080047
Nicolin Chen413312a2014-03-28 19:39:25 +080048 if (flags)
49 irq_none = false;
50 else
51 goto irq_rx;
52
53 if (flags & FSL_SAI_CSR_WSF)
Nicolin Chene2681a12014-03-27 19:06:59 +080054 dev_dbg(dev, "isr: Start of Tx word detected\n");
55
Nicolin Chen413312a2014-03-28 19:39:25 +080056 if (flags & FSL_SAI_CSR_SEF)
Nicolin Chene2681a12014-03-27 19:06:59 +080057 dev_warn(dev, "isr: Tx Frame sync error detected\n");
58
Nicolin Chen413312a2014-03-28 19:39:25 +080059 if (flags & FSL_SAI_CSR_FEF) {
Nicolin Chene2681a12014-03-27 19:06:59 +080060 dev_warn(dev, "isr: Transmit underrun detected\n");
61 /* FIFO reset for safety */
62 xcsr |= FSL_SAI_CSR_FR;
63 }
64
Nicolin Chen413312a2014-03-28 19:39:25 +080065 if (flags & FSL_SAI_CSR_FWF)
Nicolin Chene2681a12014-03-27 19:06:59 +080066 dev_dbg(dev, "isr: Enabled transmit FIFO is empty\n");
67
Nicolin Chen413312a2014-03-28 19:39:25 +080068 if (flags & FSL_SAI_CSR_FRF)
Nicolin Chene2681a12014-03-27 19:06:59 +080069 dev_dbg(dev, "isr: Transmit FIFO watermark has been reached\n");
70
Nicolin Chen413312a2014-03-28 19:39:25 +080071 flags &= FSL_SAI_CSR_xF_W_MASK;
72 xcsr &= ~FSL_SAI_CSR_xF_MASK;
Nicolin Chene2681a12014-03-27 19:06:59 +080073
Nicolin Chen413312a2014-03-28 19:39:25 +080074 if (flags)
75 regmap_write(sai->regmap, FSL_SAI_TCSR, flags | xcsr);
76
77irq_rx:
Nicolin Chene2681a12014-03-27 19:06:59 +080078 /* Rx IRQ */
79 regmap_read(sai->regmap, FSL_SAI_RCSR, &xcsr);
Nicolin Chen413312a2014-03-28 19:39:25 +080080 flags = xcsr & mask;
Nicolin Chene2681a12014-03-27 19:06:59 +080081
Nicolin Chen413312a2014-03-28 19:39:25 +080082 if (flags)
83 irq_none = false;
84 else
85 goto out;
86
87 if (flags & FSL_SAI_CSR_WSF)
Nicolin Chene2681a12014-03-27 19:06:59 +080088 dev_dbg(dev, "isr: Start of Rx word detected\n");
89
Nicolin Chen413312a2014-03-28 19:39:25 +080090 if (flags & FSL_SAI_CSR_SEF)
Nicolin Chene2681a12014-03-27 19:06:59 +080091 dev_warn(dev, "isr: Rx Frame sync error detected\n");
92
Nicolin Chen413312a2014-03-28 19:39:25 +080093 if (flags & FSL_SAI_CSR_FEF) {
Nicolin Chene2681a12014-03-27 19:06:59 +080094 dev_warn(dev, "isr: Receive overflow detected\n");
95 /* FIFO reset for safety */
96 xcsr |= FSL_SAI_CSR_FR;
97 }
98
Nicolin Chen413312a2014-03-28 19:39:25 +080099 if (flags & FSL_SAI_CSR_FWF)
Nicolin Chene2681a12014-03-27 19:06:59 +0800100 dev_dbg(dev, "isr: Enabled receive FIFO is full\n");
101
Nicolin Chen413312a2014-03-28 19:39:25 +0800102 if (flags & FSL_SAI_CSR_FRF)
Nicolin Chene2681a12014-03-27 19:06:59 +0800103 dev_dbg(dev, "isr: Receive FIFO watermark has been reached\n");
104
Nicolin Chen413312a2014-03-28 19:39:25 +0800105 flags &= FSL_SAI_CSR_xF_W_MASK;
106 xcsr &= ~FSL_SAI_CSR_xF_MASK;
Nicolin Chene2681a12014-03-27 19:06:59 +0800107
Nicolin Chen413312a2014-03-28 19:39:25 +0800108 if (flags)
Nicolin Chen4800f882014-07-17 21:21:38 +0800109 regmap_write(sai->regmap, FSL_SAI_RCSR, flags | xcsr);
Nicolin Chen413312a2014-03-28 19:39:25 +0800110
111out:
112 if (irq_none)
113 return IRQ_NONE;
114 else
115 return IRQ_HANDLED;
Nicolin Chene2681a12014-03-27 19:06:59 +0800116}
117
Xiubo Li43550822013-12-17 11:24:38 +0800118static int fsl_sai_set_dai_sysclk_tr(struct snd_soc_dai *cpu_dai,
119 int clk_id, unsigned int freq, int fsl_dir)
120{
Xiubo Li43550822013-12-17 11:24:38 +0800121 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen2a266f82014-04-11 18:30:09 +0800122 bool tx = fsl_dir == FSL_FMT_TRANSMITTER;
123 u32 val_cr2 = 0;
Xiubo Li633ff8f2014-01-08 16:13:05 +0800124
Xiubo Li43550822013-12-17 11:24:38 +0800125 switch (clk_id) {
126 case FSL_SAI_CLK_BUS:
Xiubo Li43550822013-12-17 11:24:38 +0800127 val_cr2 |= FSL_SAI_CR2_MSEL_BUS;
128 break;
129 case FSL_SAI_CLK_MAST1:
Xiubo Li43550822013-12-17 11:24:38 +0800130 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK1;
131 break;
132 case FSL_SAI_CLK_MAST2:
Xiubo Li43550822013-12-17 11:24:38 +0800133 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK2;
134 break;
135 case FSL_SAI_CLK_MAST3:
Xiubo Li43550822013-12-17 11:24:38 +0800136 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK3;
137 break;
138 default:
139 return -EINVAL;
140 }
Xiubo Li633ff8f2014-01-08 16:13:05 +0800141
Nicolin Chen2a266f82014-04-11 18:30:09 +0800142 regmap_update_bits(sai->regmap, FSL_SAI_xCR2(tx),
143 FSL_SAI_CR2_MSEL_MASK, val_cr2);
Xiubo Li43550822013-12-17 11:24:38 +0800144
145 return 0;
146}
147
148static int fsl_sai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
149 int clk_id, unsigned int freq, int dir)
150{
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800151 int ret;
Xiubo Li43550822013-12-17 11:24:38 +0800152
153 if (dir == SND_SOC_CLOCK_IN)
154 return 0;
155
Xiubo Li43550822013-12-17 11:24:38 +0800156 ret = fsl_sai_set_dai_sysclk_tr(cpu_dai, clk_id, freq,
157 FSL_FMT_TRANSMITTER);
158 if (ret) {
Nicolin Chen190af122013-12-20 16:41:04 +0800159 dev_err(cpu_dai->dev, "Cannot set tx sysclk: %d\n", ret);
Xiubo Li78957fc2014-02-08 14:38:28 +0800160 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800161 }
162
163 ret = fsl_sai_set_dai_sysclk_tr(cpu_dai, clk_id, freq,
164 FSL_FMT_RECEIVER);
Xiubo Li78957fc2014-02-08 14:38:28 +0800165 if (ret)
Nicolin Chen190af122013-12-20 16:41:04 +0800166 dev_err(cpu_dai->dev, "Cannot set rx sysclk: %d\n", ret);
Xiubo Li43550822013-12-17 11:24:38 +0800167
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800168 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800169}
170
171static int fsl_sai_set_dai_fmt_tr(struct snd_soc_dai *cpu_dai,
172 unsigned int fmt, int fsl_dir)
173{
Xiubo Li43550822013-12-17 11:24:38 +0800174 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen2a266f82014-04-11 18:30:09 +0800175 bool tx = fsl_dir == FSL_FMT_TRANSMITTER;
176 u32 val_cr2 = 0, val_cr4 = 0;
Xiubo Li43550822013-12-17 11:24:38 +0800177
Nicolin Chen2a266f82014-04-11 18:30:09 +0800178 if (!sai->big_endian_data)
Xiubo Li72aa62b2013-12-31 15:33:22 +0800179 val_cr4 |= FSL_SAI_CR4_MF;
Xiubo Li43550822013-12-17 11:24:38 +0800180
Xiubo Li13cde092014-02-25 17:54:51 +0800181 /* DAI mode */
Xiubo Li43550822013-12-17 11:24:38 +0800182 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
183 case SND_SOC_DAIFMT_I2S:
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800184 /*
185 * Frame low, 1clk before data, one word length for frame sync,
186 * frame sync starts one serial clock cycle earlier,
187 * that is, together with the last bit of the previous
188 * data word.
189 */
Nicolin Chenef33bc32014-04-04 15:09:47 +0800190 val_cr2 |= FSL_SAI_CR2_BCP;
Xiubo Li13cde092014-02-25 17:54:51 +0800191 val_cr4 |= FSL_SAI_CR4_FSE | FSL_SAI_CR4_FSP;
Xiubo Li43550822013-12-17 11:24:38 +0800192 break;
Xiubo Li13cde092014-02-25 17:54:51 +0800193 case SND_SOC_DAIFMT_LEFT_J:
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800194 /*
195 * Frame high, one word length for frame sync,
196 * frame sync asserts with the first bit of the frame.
197 */
Nicolin Chenef33bc32014-04-04 15:09:47 +0800198 val_cr2 |= FSL_SAI_CR2_BCP;
Xiubo Li13cde092014-02-25 17:54:51 +0800199 break;
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800200 case SND_SOC_DAIFMT_DSP_A:
201 /*
202 * Frame high, 1clk before data, one bit for frame sync,
203 * frame sync starts one serial clock cycle earlier,
204 * that is, together with the last bit of the previous
205 * data word.
206 */
Nicolin Chenef33bc32014-04-04 15:09:47 +0800207 val_cr2 |= FSL_SAI_CR2_BCP;
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800208 val_cr4 |= FSL_SAI_CR4_FSE;
209 sai->is_dsp_mode = true;
210 break;
211 case SND_SOC_DAIFMT_DSP_B:
212 /*
213 * Frame high, one bit for frame sync,
214 * frame sync asserts with the first bit of the frame.
215 */
Nicolin Chenef33bc32014-04-04 15:09:47 +0800216 val_cr2 |= FSL_SAI_CR2_BCP;
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800217 sai->is_dsp_mode = true;
218 break;
Xiubo Li13cde092014-02-25 17:54:51 +0800219 case SND_SOC_DAIFMT_RIGHT_J:
220 /* To be done */
Xiubo Li43550822013-12-17 11:24:38 +0800221 default:
222 return -EINVAL;
223 }
224
Xiubo Li13cde092014-02-25 17:54:51 +0800225 /* DAI clock inversion */
Xiubo Li43550822013-12-17 11:24:38 +0800226 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
227 case SND_SOC_DAIFMT_IB_IF:
Xiubo Li13cde092014-02-25 17:54:51 +0800228 /* Invert both clocks */
229 val_cr2 ^= FSL_SAI_CR2_BCP;
230 val_cr4 ^= FSL_SAI_CR4_FSP;
Xiubo Li43550822013-12-17 11:24:38 +0800231 break;
232 case SND_SOC_DAIFMT_IB_NF:
Xiubo Li13cde092014-02-25 17:54:51 +0800233 /* Invert bit clock */
234 val_cr2 ^= FSL_SAI_CR2_BCP;
Xiubo Li43550822013-12-17 11:24:38 +0800235 break;
236 case SND_SOC_DAIFMT_NB_IF:
Xiubo Li13cde092014-02-25 17:54:51 +0800237 /* Invert frame clock */
238 val_cr4 ^= FSL_SAI_CR4_FSP;
Xiubo Li43550822013-12-17 11:24:38 +0800239 break;
240 case SND_SOC_DAIFMT_NB_NF:
Xiubo Li13cde092014-02-25 17:54:51 +0800241 /* Nothing to do for both normal cases */
Xiubo Li43550822013-12-17 11:24:38 +0800242 break;
243 default:
244 return -EINVAL;
245 }
246
Xiubo Li13cde092014-02-25 17:54:51 +0800247 /* DAI clock master masks */
Xiubo Li43550822013-12-17 11:24:38 +0800248 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
249 case SND_SOC_DAIFMT_CBS_CFS:
250 val_cr2 |= FSL_SAI_CR2_BCD_MSTR;
251 val_cr4 |= FSL_SAI_CR4_FSD_MSTR;
252 break;
253 case SND_SOC_DAIFMT_CBM_CFM:
Xiubo Li43550822013-12-17 11:24:38 +0800254 break;
Xiubo Li13cde092014-02-25 17:54:51 +0800255 case SND_SOC_DAIFMT_CBS_CFM:
256 val_cr2 |= FSL_SAI_CR2_BCD_MSTR;
Xiubo Li13cde092014-02-25 17:54:51 +0800257 break;
258 case SND_SOC_DAIFMT_CBM_CFS:
Xiubo Li13cde092014-02-25 17:54:51 +0800259 val_cr4 |= FSL_SAI_CR4_FSD_MSTR;
260 break;
Xiubo Li43550822013-12-17 11:24:38 +0800261 default:
262 return -EINVAL;
263 }
264
Nicolin Chen2a266f82014-04-11 18:30:09 +0800265 regmap_update_bits(sai->regmap, FSL_SAI_xCR2(tx),
266 FSL_SAI_CR2_BCP | FSL_SAI_CR2_BCD_MSTR, val_cr2);
267 regmap_update_bits(sai->regmap, FSL_SAI_xCR4(tx),
268 FSL_SAI_CR4_MF | FSL_SAI_CR4_FSE |
269 FSL_SAI_CR4_FSP | FSL_SAI_CR4_FSD_MSTR, val_cr4);
Xiubo Li43550822013-12-17 11:24:38 +0800270
271 return 0;
272}
273
274static int fsl_sai_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
275{
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800276 int ret;
Xiubo Li43550822013-12-17 11:24:38 +0800277
Xiubo Li43550822013-12-17 11:24:38 +0800278 ret = fsl_sai_set_dai_fmt_tr(cpu_dai, fmt, FSL_FMT_TRANSMITTER);
279 if (ret) {
Nicolin Chen190af122013-12-20 16:41:04 +0800280 dev_err(cpu_dai->dev, "Cannot set tx format: %d\n", ret);
Xiubo Li78957fc2014-02-08 14:38:28 +0800281 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800282 }
283
284 ret = fsl_sai_set_dai_fmt_tr(cpu_dai, fmt, FSL_FMT_RECEIVER);
Xiubo Li78957fc2014-02-08 14:38:28 +0800285 if (ret)
Nicolin Chen190af122013-12-20 16:41:04 +0800286 dev_err(cpu_dai->dev, "Cannot set rx format: %d\n", ret);
Xiubo Li43550822013-12-17 11:24:38 +0800287
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800288 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800289}
290
291static int fsl_sai_hw_params(struct snd_pcm_substream *substream,
292 struct snd_pcm_hw_params *params,
293 struct snd_soc_dai *cpu_dai)
294{
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800295 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen2a266f82014-04-11 18:30:09 +0800296 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
Xiubo Li43550822013-12-17 11:24:38 +0800297 unsigned int channels = params_channels(params);
Nicolin Chen1d700302013-12-20 16:41:01 +0800298 u32 word_width = snd_pcm_format_width(params_format(params));
Nicolin Chen2a266f82014-04-11 18:30:09 +0800299 u32 val_cr4 = 0, val_cr5 = 0;
Xiubo Li43550822013-12-17 11:24:38 +0800300
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800301 if (!sai->is_dsp_mode)
302 val_cr4 |= FSL_SAI_CR4_SYWD(word_width);
303
Xiubo Li43550822013-12-17 11:24:38 +0800304 val_cr5 |= FSL_SAI_CR5_WNW(word_width);
305 val_cr5 |= FSL_SAI_CR5_W0W(word_width);
306
307 if (sai->big_endian_data)
Xiubo Li43550822013-12-17 11:24:38 +0800308 val_cr5 |= FSL_SAI_CR5_FBT(0);
Xiubo Li72aa62b2013-12-31 15:33:22 +0800309 else
310 val_cr5 |= FSL_SAI_CR5_FBT(word_width - 1);
Xiubo Li43550822013-12-17 11:24:38 +0800311
312 val_cr4 |= FSL_SAI_CR4_FRSZ(channels);
Xiubo Li43550822013-12-17 11:24:38 +0800313
Nicolin Chen2a266f82014-04-11 18:30:09 +0800314 regmap_update_bits(sai->regmap, FSL_SAI_xCR4(tx),
315 FSL_SAI_CR4_SYWD_MASK | FSL_SAI_CR4_FRSZ_MASK,
316 val_cr4);
317 regmap_update_bits(sai->regmap, FSL_SAI_xCR5(tx),
318 FSL_SAI_CR5_WNW_MASK | FSL_SAI_CR5_W0W_MASK |
319 FSL_SAI_CR5_FBT_MASK, val_cr5);
320 regmap_write(sai->regmap, FSL_SAI_xMR(tx), ~0UL - ((1 << channels) - 1));
Xiubo Li43550822013-12-17 11:24:38 +0800321
322 return 0;
323}
324
325static int fsl_sai_trigger(struct snd_pcm_substream *substream, int cmd,
326 struct snd_soc_dai *cpu_dai)
327{
328 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chene6b39842014-04-01 11:17:06 +0800329 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
Nicolin Chenc44b56a2014-07-23 19:23:39 +0800330 u32 xcsr, count = 100;
Xiubo Li496a39d2013-12-31 15:33:21 +0800331
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800332 /*
Nicolin Chen08fdf652014-08-05 15:32:05 +0800333 * Asynchronous mode: Clear SYNC for both Tx and Rx.
334 * Rx sync with Tx clocks: Clear SYNC for Tx, set it for Rx.
335 * Tx sync with Rx clocks: Clear SYNC for Rx, set it for Tx.
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800336 */
Nicolin Chen08fdf652014-08-05 15:32:05 +0800337 regmap_update_bits(sai->regmap, FSL_SAI_TCR2, FSL_SAI_CR2_SYNC,
338 sai->synchronous[TX] ? FSL_SAI_CR2_SYNC : 0);
Xiubo Li78957fc2014-02-08 14:38:28 +0800339 regmap_update_bits(sai->regmap, FSL_SAI_RCR2, FSL_SAI_CR2_SYNC,
Nicolin Chen08fdf652014-08-05 15:32:05 +0800340 sai->synchronous[RX] ? FSL_SAI_CR2_SYNC : 0);
Xiubo Li496a39d2013-12-31 15:33:21 +0800341
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800342 /*
343 * It is recommended that the transmitter is the last enabled
344 * and the first disabled.
345 */
Xiubo Li43550822013-12-17 11:24:38 +0800346 switch (cmd) {
347 case SNDRV_PCM_TRIGGER_START:
348 case SNDRV_PCM_TRIGGER_RESUME:
349 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Nicolin Chena3fdc672014-07-23 19:23:40 +0800350 regmap_update_bits(sai->regmap, FSL_SAI_xCSR(tx),
351 FSL_SAI_CSR_FRDE, FSL_SAI_CSR_FRDE);
352
Nicolin Chenf4075a82014-07-23 19:23:38 +0800353 regmap_update_bits(sai->regmap, FSL_SAI_RCSR,
354 FSL_SAI_CSR_TERE, FSL_SAI_CSR_TERE);
355 regmap_update_bits(sai->regmap, FSL_SAI_TCSR,
356 FSL_SAI_CSR_TERE, FSL_SAI_CSR_TERE);
Xiubo Lie5d0fa92013-12-25 12:40:04 +0800357
Nicolin Chene6b39842014-04-01 11:17:06 +0800358 regmap_update_bits(sai->regmap, FSL_SAI_xCSR(tx),
Nicolin Chen8abba5d2014-04-01 11:17:07 +0800359 FSL_SAI_CSR_xIE_MASK, FSL_SAI_FLAGS);
Xiubo Li43550822013-12-17 11:24:38 +0800360 break;
Xiubo Li43550822013-12-17 11:24:38 +0800361 case SNDRV_PCM_TRIGGER_STOP:
362 case SNDRV_PCM_TRIGGER_SUSPEND:
363 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Nicolin Chene6b39842014-04-01 11:17:06 +0800364 regmap_update_bits(sai->regmap, FSL_SAI_xCSR(tx),
365 FSL_SAI_CSR_FRDE, 0);
Nicolin Chen8abba5d2014-04-01 11:17:07 +0800366 regmap_update_bits(sai->regmap, FSL_SAI_xCSR(tx),
367 FSL_SAI_CSR_xIE_MASK, 0);
Xiubo Lie5d0fa92013-12-25 12:40:04 +0800368
Nicolin Chenf84526c2014-04-11 22:10:00 +0800369 /* Check if the opposite FRDE is also disabled */
Nicolin Chenf4075a82014-07-23 19:23:38 +0800370 regmap_read(sai->regmap, FSL_SAI_xCSR(!tx), &xcsr);
371 if (!(xcsr & FSL_SAI_CSR_FRDE)) {
Nicolin Cheneff952b2014-07-17 21:21:37 +0800372 /* Disable both directions and reset their FIFOs */
Nicolin Chene6b39842014-04-01 11:17:06 +0800373 regmap_update_bits(sai->regmap, FSL_SAI_TCSR,
Nicolin Chenc44b56a2014-07-23 19:23:39 +0800374 FSL_SAI_CSR_TERE, 0);
Nicolin Chene6b39842014-04-01 11:17:06 +0800375 regmap_update_bits(sai->regmap, FSL_SAI_RCSR,
Nicolin Chenc44b56a2014-07-23 19:23:39 +0800376 FSL_SAI_CSR_TERE, 0);
377
378 /* TERE will remain set till the end of current frame */
379 do {
380 udelay(10);
381 regmap_read(sai->regmap, FSL_SAI_xCSR(tx), &xcsr);
382 } while (--count && xcsr & FSL_SAI_CSR_TERE);
383
384 regmap_update_bits(sai->regmap, FSL_SAI_TCSR,
385 FSL_SAI_CSR_FR, FSL_SAI_CSR_FR);
386 regmap_update_bits(sai->regmap, FSL_SAI_RCSR,
387 FSL_SAI_CSR_FR, FSL_SAI_CSR_FR);
Nicolin Chene6b39842014-04-01 11:17:06 +0800388 }
Xiubo Li43550822013-12-17 11:24:38 +0800389 break;
390 default:
391 return -EINVAL;
392 }
393
394 return 0;
395}
396
397static int fsl_sai_startup(struct snd_pcm_substream *substream,
398 struct snd_soc_dai *cpu_dai)
399{
Xiubo Li43550822013-12-17 11:24:38 +0800400 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen2a266f82014-04-11 18:30:09 +0800401 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
Nicolin Chenca3e35c2014-04-10 23:26:15 +0800402 struct device *dev = &sai->pdev->dev;
Nicolin Chenca3e35c2014-04-10 23:26:15 +0800403 int ret;
404
405 ret = clk_prepare_enable(sai->bus_clk);
406 if (ret) {
407 dev_err(dev, "failed to enable bus clock: %d\n", ret);
408 return ret;
409 }
Xiubo Li43550822013-12-17 11:24:38 +0800410
Nicolin Chen2a266f82014-04-11 18:30:09 +0800411 regmap_update_bits(sai->regmap, FSL_SAI_xCR3(tx), FSL_SAI_CR3_TRCE,
Xiubo Li78957fc2014-02-08 14:38:28 +0800412 FSL_SAI_CR3_TRCE);
413
414 return 0;
Xiubo Li43550822013-12-17 11:24:38 +0800415}
416
417static void fsl_sai_shutdown(struct snd_pcm_substream *substream,
418 struct snd_soc_dai *cpu_dai)
419{
420 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen2a266f82014-04-11 18:30:09 +0800421 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
Xiubo Li43550822013-12-17 11:24:38 +0800422
Nicolin Chen2a266f82014-04-11 18:30:09 +0800423 regmap_update_bits(sai->regmap, FSL_SAI_xCR3(tx), FSL_SAI_CR3_TRCE, 0);
Nicolin Chenca3e35c2014-04-10 23:26:15 +0800424
425 clk_disable_unprepare(sai->bus_clk);
Xiubo Li43550822013-12-17 11:24:38 +0800426}
427
428static const struct snd_soc_dai_ops fsl_sai_pcm_dai_ops = {
429 .set_sysclk = fsl_sai_set_dai_sysclk,
430 .set_fmt = fsl_sai_set_dai_fmt,
431 .hw_params = fsl_sai_hw_params,
432 .trigger = fsl_sai_trigger,
433 .startup = fsl_sai_startup,
434 .shutdown = fsl_sai_shutdown,
435};
436
437static int fsl_sai_dai_probe(struct snd_soc_dai *cpu_dai)
438{
439 struct fsl_sai *sai = dev_get_drvdata(cpu_dai->dev);
Xiubo Lie6dc12d2013-12-25 11:20:14 +0800440
Nicolin Chen376d1a92014-08-05 17:20:21 +0800441 /* Software Reset for both Tx and Rx */
442 regmap_write(sai->regmap, FSL_SAI_TCSR, FSL_SAI_CSR_SR);
443 regmap_write(sai->regmap, FSL_SAI_RCSR, FSL_SAI_CSR_SR);
444 /* Clear SR bit to finish the reset */
445 regmap_write(sai->regmap, FSL_SAI_TCSR, 0);
446 regmap_write(sai->regmap, FSL_SAI_RCSR, 0);
447
Xiubo Li78957fc2014-02-08 14:38:28 +0800448 regmap_update_bits(sai->regmap, FSL_SAI_TCR1, FSL_SAI_CR1_RFW_MASK,
449 FSL_SAI_MAXBURST_TX * 2);
450 regmap_update_bits(sai->regmap, FSL_SAI_RCR1, FSL_SAI_CR1_RFW_MASK,
451 FSL_SAI_MAXBURST_RX - 1);
Xiubo Li43550822013-12-17 11:24:38 +0800452
Xiubo Lidd9f4062013-12-20 12:35:33 +0800453 snd_soc_dai_init_dma_data(cpu_dai, &sai->dma_params_tx,
454 &sai->dma_params_rx);
Xiubo Li43550822013-12-17 11:24:38 +0800455
456 snd_soc_dai_set_drvdata(cpu_dai, sai);
457
458 return 0;
459}
460
Xiubo Li43550822013-12-17 11:24:38 +0800461static struct snd_soc_dai_driver fsl_sai_dai = {
462 .probe = fsl_sai_dai_probe,
Xiubo Li43550822013-12-17 11:24:38 +0800463 .playback = {
Nicolin Chen20d5b762014-07-30 11:10:27 +0800464 .stream_name = "CPU-Playback",
Xiubo Li43550822013-12-17 11:24:38 +0800465 .channels_min = 1,
466 .channels_max = 2,
467 .rates = SNDRV_PCM_RATE_8000_96000,
468 .formats = FSL_SAI_FORMATS,
469 },
470 .capture = {
Nicolin Chen20d5b762014-07-30 11:10:27 +0800471 .stream_name = "CPU-Capture",
Xiubo Li43550822013-12-17 11:24:38 +0800472 .channels_min = 1,
473 .channels_max = 2,
474 .rates = SNDRV_PCM_RATE_8000_96000,
475 .formats = FSL_SAI_FORMATS,
476 },
477 .ops = &fsl_sai_pcm_dai_ops,
478};
479
480static const struct snd_soc_component_driver fsl_component = {
481 .name = "fsl-sai",
482};
483
Xiubo Li78957fc2014-02-08 14:38:28 +0800484static bool fsl_sai_readable_reg(struct device *dev, unsigned int reg)
485{
486 switch (reg) {
487 case FSL_SAI_TCSR:
488 case FSL_SAI_TCR1:
489 case FSL_SAI_TCR2:
490 case FSL_SAI_TCR3:
491 case FSL_SAI_TCR4:
492 case FSL_SAI_TCR5:
493 case FSL_SAI_TFR:
494 case FSL_SAI_TMR:
495 case FSL_SAI_RCSR:
496 case FSL_SAI_RCR1:
497 case FSL_SAI_RCR2:
498 case FSL_SAI_RCR3:
499 case FSL_SAI_RCR4:
500 case FSL_SAI_RCR5:
501 case FSL_SAI_RDR:
502 case FSL_SAI_RFR:
503 case FSL_SAI_RMR:
504 return true;
505 default:
506 return false;
507 }
508}
509
510static bool fsl_sai_volatile_reg(struct device *dev, unsigned int reg)
511{
512 switch (reg) {
513 case FSL_SAI_TFR:
514 case FSL_SAI_RFR:
515 case FSL_SAI_TDR:
516 case FSL_SAI_RDR:
517 return true;
518 default:
519 return false;
520 }
521
522}
523
524static bool fsl_sai_writeable_reg(struct device *dev, unsigned int reg)
525{
526 switch (reg) {
527 case FSL_SAI_TCSR:
528 case FSL_SAI_TCR1:
529 case FSL_SAI_TCR2:
530 case FSL_SAI_TCR3:
531 case FSL_SAI_TCR4:
532 case FSL_SAI_TCR5:
533 case FSL_SAI_TDR:
534 case FSL_SAI_TMR:
535 case FSL_SAI_RCSR:
536 case FSL_SAI_RCR1:
537 case FSL_SAI_RCR2:
538 case FSL_SAI_RCR3:
539 case FSL_SAI_RCR4:
540 case FSL_SAI_RCR5:
541 case FSL_SAI_RMR:
542 return true;
543 default:
544 return false;
545 }
546}
547
548static struct regmap_config fsl_sai_regmap_config = {
549 .reg_bits = 32,
550 .reg_stride = 4,
551 .val_bits = 32,
552
553 .max_register = FSL_SAI_RMR,
554 .readable_reg = fsl_sai_readable_reg,
555 .volatile_reg = fsl_sai_volatile_reg,
556 .writeable_reg = fsl_sai_writeable_reg,
557};
558
Xiubo Li43550822013-12-17 11:24:38 +0800559static int fsl_sai_probe(struct platform_device *pdev)
560{
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800561 struct device_node *np = pdev->dev.of_node;
Xiubo Li43550822013-12-17 11:24:38 +0800562 struct fsl_sai *sai;
563 struct resource *res;
Xiubo Li78957fc2014-02-08 14:38:28 +0800564 void __iomem *base;
Nicolin Chenca3e35c2014-04-10 23:26:15 +0800565 char tmp[8];
566 int irq, ret, i;
Xiubo Li43550822013-12-17 11:24:38 +0800567
568 sai = devm_kzalloc(&pdev->dev, sizeof(*sai), GFP_KERNEL);
569 if (!sai)
570 return -ENOMEM;
571
Nicolin Chene2681a12014-03-27 19:06:59 +0800572 sai->pdev = pdev;
573
Nicolin Chenc7540642014-04-01 19:34:09 +0800574 if (of_device_is_compatible(pdev->dev.of_node, "fsl,imx6sx-sai"))
575 sai->sai_on_imx = true;
576
Xiubo Li78957fc2014-02-08 14:38:28 +0800577 sai->big_endian_regs = of_property_read_bool(np, "big-endian-regs");
578 if (sai->big_endian_regs)
579 fsl_sai_regmap_config.val_format_endian = REGMAP_ENDIAN_BIG;
Xiubo Li43550822013-12-17 11:24:38 +0800580
Xiubo Li78957fc2014-02-08 14:38:28 +0800581 sai->big_endian_data = of_property_read_bool(np, "big-endian-data");
582
583 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
584 base = devm_ioremap_resource(&pdev->dev, res);
585 if (IS_ERR(base))
586 return PTR_ERR(base);
587
588 sai->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
Nicolin Chenca3e35c2014-04-10 23:26:15 +0800589 "bus", base, &fsl_sai_regmap_config);
590
591 /* Compatible with old DTB cases */
592 if (IS_ERR(sai->regmap))
593 sai->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
594 "sai", base, &fsl_sai_regmap_config);
Xiubo Li78957fc2014-02-08 14:38:28 +0800595 if (IS_ERR(sai->regmap)) {
596 dev_err(&pdev->dev, "regmap init failed\n");
597 return PTR_ERR(sai->regmap);
Xiubo Li43550822013-12-17 11:24:38 +0800598 }
599
Nicolin Chenca3e35c2014-04-10 23:26:15 +0800600 /* No error out for old DTB cases but only mark the clock NULL */
601 sai->bus_clk = devm_clk_get(&pdev->dev, "bus");
602 if (IS_ERR(sai->bus_clk)) {
603 dev_err(&pdev->dev, "failed to get bus clock: %ld\n",
604 PTR_ERR(sai->bus_clk));
605 sai->bus_clk = NULL;
606 }
607
608 for (i = 0; i < FSL_SAI_MCLK_MAX; i++) {
609 sprintf(tmp, "mclk%d", i + 1);
610 sai->mclk_clk[i] = devm_clk_get(&pdev->dev, tmp);
611 if (IS_ERR(sai->mclk_clk[i])) {
612 dev_err(&pdev->dev, "failed to get mclk%d clock: %ld\n",
613 i + 1, PTR_ERR(sai->mclk_clk[i]));
614 sai->mclk_clk[i] = NULL;
615 }
616 }
617
Nicolin Chene2681a12014-03-27 19:06:59 +0800618 irq = platform_get_irq(pdev, 0);
619 if (irq < 0) {
620 dev_err(&pdev->dev, "no irq for node %s\n", np->full_name);
621 return irq;
622 }
623
624 ret = devm_request_irq(&pdev->dev, irq, fsl_sai_isr, 0, np->name, sai);
625 if (ret) {
626 dev_err(&pdev->dev, "failed to claim irq %u\n", irq);
627 return ret;
628 }
629
Nicolin Chen08fdf652014-08-05 15:32:05 +0800630 /* Sync Tx with Rx as default by following old DT binding */
631 sai->synchronous[RX] = true;
632 sai->synchronous[TX] = false;
633 fsl_sai_dai.symmetric_rates = 1;
634 fsl_sai_dai.symmetric_channels = 1;
635 fsl_sai_dai.symmetric_samplebits = 1;
636
637 if (of_find_property(np, "fsl,sai-synchronous-rx", NULL)) {
638 /* Sync Rx with Tx */
639 sai->synchronous[RX] = false;
640 sai->synchronous[TX] = true;
641 } else if (of_find_property(np, "fsl,sai-asynchronous", NULL)) {
642 /* Discard all settings for asynchronous mode */
643 sai->synchronous[RX] = false;
644 sai->synchronous[TX] = false;
645 fsl_sai_dai.symmetric_rates = 0;
646 fsl_sai_dai.symmetric_channels = 0;
647 fsl_sai_dai.symmetric_samplebits = 0;
648 }
649
Xiubo Li43550822013-12-17 11:24:38 +0800650 sai->dma_params_rx.addr = res->start + FSL_SAI_RDR;
651 sai->dma_params_tx.addr = res->start + FSL_SAI_TDR;
652 sai->dma_params_rx.maxburst = FSL_SAI_MAXBURST_RX;
653 sai->dma_params_tx.maxburst = FSL_SAI_MAXBURST_TX;
654
Xiubo Li43550822013-12-17 11:24:38 +0800655 platform_set_drvdata(pdev, sai);
656
657 ret = devm_snd_soc_register_component(&pdev->dev, &fsl_component,
658 &fsl_sai_dai, 1);
659 if (ret)
660 return ret;
661
Nicolin Chenc7540642014-04-01 19:34:09 +0800662 if (sai->sai_on_imx)
663 return imx_pcm_dma_init(pdev);
664 else
665 return devm_snd_dmaengine_pcm_register(&pdev->dev, NULL,
666 SND_DMAENGINE_PCM_FLAG_NO_RESIDUE);
Xiubo Li43550822013-12-17 11:24:38 +0800667}
668
669static const struct of_device_id fsl_sai_ids[] = {
670 { .compatible = "fsl,vf610-sai", },
Nicolin Chenc7540642014-04-01 19:34:09 +0800671 { .compatible = "fsl,imx6sx-sai", },
Xiubo Li43550822013-12-17 11:24:38 +0800672 { /* sentinel */ }
673};
674
675static struct platform_driver fsl_sai_driver = {
676 .probe = fsl_sai_probe,
Xiubo Li43550822013-12-17 11:24:38 +0800677 .driver = {
678 .name = "fsl-sai",
679 .owner = THIS_MODULE,
680 .of_match_table = fsl_sai_ids,
681 },
682};
683module_platform_driver(fsl_sai_driver);
684
685MODULE_DESCRIPTION("Freescale Soc SAI Interface");
686MODULE_AUTHOR("Xiubo Li, <Li.Xiubo@freescale.com>");
687MODULE_ALIAS("platform:fsl-sai");
688MODULE_LICENSE("GPL");