blob: d5d35e25b7bae6ec725b3720ae1a65b1c32e0553 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
91
Ben Widawsky40521052012-06-04 14:42:43 -070092/* This is a HW constraint. The value below is the largest known requirement
93 * I've seen in a spec to date, and that was a workaround for a non-shipping
94 * part. It should be safe to decrease this, but it's more future proof as is.
95 */
Ben Widawskyb731d332013-12-06 14:10:59 -080096#define GEN6_CONTEXT_ALIGN (64<<10)
97#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070098
99static struct i915_hw_context *
100i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800101static int do_switch(struct intel_ring_buffer *ring,
102 struct i915_hw_context *to);
Ben Widawsky40521052012-06-04 14:42:43 -0700103
Ben Widawskyb731d332013-12-06 14:10:59 -0800104static size_t get_context_alignment(struct drm_device *dev)
105{
106 if (IS_GEN6(dev))
107 return GEN6_CONTEXT_ALIGN;
108
109 return GEN7_CONTEXT_ALIGN;
110}
111
Ben Widawsky254f9652012-06-04 14:42:42 -0700112static int get_context_size(struct drm_device *dev)
113{
114 struct drm_i915_private *dev_priv = dev->dev_private;
115 int ret;
116 u32 reg;
117
118 switch (INTEL_INFO(dev)->gen) {
119 case 6:
120 reg = I915_READ(CXT_SIZE);
121 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
122 break;
123 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700124 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700125 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700126 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700127 else
128 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700129 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700130 case 8:
131 ret = GEN8_CXT_TOTAL_SIZE;
132 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700133 default:
134 BUG();
135 }
136
137 return ret;
138}
139
Mika Kuoppaladce32712013-04-30 13:30:33 +0300140void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700141{
Mika Kuoppaladce32712013-04-30 13:30:33 +0300142 struct i915_hw_context *ctx = container_of(ctx_ref,
143 typeof(*ctx), ref);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800144 struct i915_hw_ppgtt *ppgtt = NULL;
Ben Widawsky40521052012-06-04 14:42:43 -0700145
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800146 /* We refcount even the aliasing PPGTT to keep the code symmetric */
147 if (USES_ALIASING_PPGTT(ctx->obj->base.dev))
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800148 ppgtt = ctx_to_ppgtt(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800149
150 /* XXX: Free up the object before tearing down the address space, in
151 * case we're bound in the PPGTT */
Ben Widawsky40521052012-06-04 14:42:43 -0700152 drm_gem_object_unreference(&ctx->obj->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800153
154 if (ppgtt)
155 kref_put(&ppgtt->ref, ppgtt_release);
156 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700157 kfree(ctx);
158}
159
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800160static struct i915_hw_ppgtt *
161create_vm_for_ctx(struct drm_device *dev, struct i915_hw_context *ctx)
162{
163 struct i915_hw_ppgtt *ppgtt;
164 int ret;
165
166 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
167 if (!ppgtt)
168 return ERR_PTR(-ENOMEM);
169
170 ret = i915_gem_init_ppgtt(dev, ppgtt);
171 if (ret) {
172 kfree(ppgtt);
173 return ERR_PTR(ret);
174 }
175
176 return ppgtt;
177}
178
Ben Widawsky146937e2012-06-29 10:30:39 -0700179static struct i915_hw_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800180__create_hw_context(struct drm_device *dev,
Ben Widawsky146937e2012-06-29 10:30:39 -0700181 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700182{
183 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky146937e2012-06-29 10:30:39 -0700184 struct i915_hw_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800185 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700186
Ben Widawskyf94982b2012-11-10 10:56:04 -0800187 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700188 if (ctx == NULL)
189 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700190
Mika Kuoppaladce32712013-04-30 13:30:33 +0300191 kref_init(&ctx->ref);
Ben Widawsky146937e2012-06-29 10:30:39 -0700192 ctx->obj = i915_gem_alloc_object(dev, dev_priv->hw_context_size);
Ben Widawskya33afea2013-09-17 21:12:45 -0700193 INIT_LIST_HEAD(&ctx->link);
Ben Widawsky146937e2012-06-29 10:30:39 -0700194 if (ctx->obj == NULL) {
195 kfree(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700196 DRM_DEBUG_DRIVER("Context object allocated failed\n");
Ben Widawsky146937e2012-06-29 10:30:39 -0700197 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700198 }
199
Chris Wilson4615d4c2013-04-08 14:28:40 +0100200 if (INTEL_INFO(dev)->gen >= 7) {
201 ret = i915_gem_object_set_cache_level(ctx->obj,
Chris Wilson350ec882013-08-06 13:17:02 +0100202 I915_CACHE_L3_LLC);
Ben Widawskybb036412013-05-25 12:26:38 -0700203 /* Failure shouldn't ever happen this early */
204 if (WARN_ON(ret))
Chris Wilson4615d4c2013-04-08 14:28:40 +0100205 goto err_out;
206 }
207
Ben Widawskya33afea2013-09-17 21:12:45 -0700208 list_add_tail(&ctx->link, &dev_priv->context_list);
Ben Widawsky40521052012-06-04 14:42:43 -0700209
210 /* Default context will never have a file_priv */
211 if (file_priv == NULL)
Ben Widawsky146937e2012-06-29 10:30:39 -0700212 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700213
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800214 ret = idr_alloc(&file_priv->context_idr, ctx, DEFAULT_CONTEXT_ID, 0,
Tejun Heoc8c470a2013-02-27 17:04:10 -0800215 GFP_KERNEL);
216 if (ret < 0)
Ben Widawsky40521052012-06-04 14:42:43 -0700217 goto err_out;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300218
219 ctx->file_priv = file_priv;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800220 ctx->id = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700221 /* NB: Mark all slices as needing a remap so that when the context first
222 * loads it will restore whatever remap state already exists. If there
223 * is no remap info, it will be a NOP. */
224 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700225
Ben Widawsky146937e2012-06-29 10:30:39 -0700226 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700227
228err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300229 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700230 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700231}
232
Ben Widawskye0556842012-06-04 14:42:46 -0700233static inline bool is_default_context(struct i915_hw_context *ctx)
234{
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800235 return (ctx->id == DEFAULT_CONTEXT_ID);
Ben Widawskye0556842012-06-04 14:42:46 -0700236}
237
Ben Widawsky254f9652012-06-04 14:42:42 -0700238/**
239 * The default context needs to exist per ring that uses contexts. It stores the
240 * context state of the GPU for applications that don't utilize HW contexts, as
241 * well as an idle case.
242 */
Ben Widawskya45d0f62013-12-06 14:11:05 -0800243static struct i915_hw_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800244i915_gem_create_context(struct drm_device *dev,
245 struct drm_i915_file_private *file_priv,
246 bool create_vm)
Ben Widawsky254f9652012-06-04 14:42:42 -0700247{
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800248 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky40521052012-06-04 14:42:43 -0700249 struct i915_hw_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800250 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700251
Ben Widawskyb731d332013-12-06 14:10:59 -0800252 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700253
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800254 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700255 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800256 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700257
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800258 if (create_vm) {
259 struct i915_hw_ppgtt *ppgtt = create_vm_for_ctx(dev, ctx);
260
261 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800262 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
263 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800264 ret = PTR_ERR(ppgtt);
265 goto err_destroy;
266 } else
267 ctx->vm = &ppgtt->base;
268
269 /* This case is reserved for the global default context and
270 * should only happen once. */
271 if (!file_priv) {
272 if (WARN_ON(dev_priv->mm.aliasing_ppgtt)) {
273 ret = -EEXIST;
274 goto err_destroy;
275 }
276
277 dev_priv->mm.aliasing_ppgtt = ppgtt;
278
279 /* We may need to do things with the shrinker which
280 * require us to immediately switch back to the default
281 * context. This can cause a problem as pinning the
282 * default context also requires GTT space which may not
283 * be available. To avoid this we always pin the default
284 * context.
285 */
286 ret = i915_gem_obj_ggtt_pin(ctx->obj,
287 get_context_alignment(dev),
288 false, false);
289 if (ret) {
290 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
291 goto err_destroy;
292 }
293 }
294 } else if (USES_ALIASING_PPGTT(dev)) {
295 /* For platforms which only have aliasing PPGTT, we fake the
296 * address space and refcounting. */
297 kref_get(&dev_priv->mm.aliasing_ppgtt->ref);
Ben Widawskybb036412013-05-25 12:26:38 -0700298 }
Ben Widawsky40521052012-06-04 14:42:43 -0700299
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800300 /* TODO: Until full ppgtt... */
301 if (USES_ALIASING_PPGTT(dev))
302 ctx->vm = &dev_priv->mm.aliasing_ppgtt->base;
303 else
304 ctx->vm = &dev_priv->gtt.base;
305
Ben Widawskya45d0f62013-12-06 14:11:05 -0800306 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100307
Chris Wilson9a3b5302012-07-15 12:34:24 +0100308err_destroy:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300309 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800310 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700311}
312
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800313void i915_gem_context_reset(struct drm_device *dev)
314{
315 struct drm_i915_private *dev_priv = dev->dev_private;
316 struct intel_ring_buffer *ring;
317 int i;
318
319 if (!HAS_HW_CONTEXTS(dev))
320 return;
321
322 /* Prevent the hardware from restoring the last context (which hung) on
323 * the next switch */
324 for (i = 0; i < I915_NUM_RINGS; i++) {
325 struct i915_hw_context *dctx;
326 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
327 continue;
328
329 /* Do a fake switch to the default context */
330 ring = &dev_priv->ring[i];
331 dctx = ring->default_context;
332 if (WARN_ON(!dctx))
333 continue;
334
335 if (!ring->last_context)
336 continue;
337
338 if (ring->last_context == dctx)
339 continue;
340
341 if (i == RCS) {
342 WARN_ON(i915_gem_obj_ggtt_pin(dctx->obj,
343 get_context_alignment(dev),
344 false, false));
345 /* Fake a finish/inactive */
346 dctx->obj->base.write_domain = 0;
347 dctx->obj->active = 0;
348 }
349
350 i915_gem_context_unreference(ring->last_context);
351 i915_gem_context_reference(dctx);
352 ring->last_context = dctx;
353 }
354}
355
Ben Widawsky8245be32013-11-06 13:56:29 -0200356int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700357{
358 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800359 struct intel_ring_buffer *ring;
Ben Widawskya45d0f62013-12-06 14:11:05 -0800360 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700361
Ben Widawsky8245be32013-11-06 13:56:29 -0200362 if (!HAS_HW_CONTEXTS(dev))
363 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700364
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800365 /* Init should only be called once per module load. Eventually the
366 * restriction on the context_disabled check can be loosened. */
367 if (WARN_ON(dev_priv->ring[RCS].default_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200368 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700369
Ben Widawsky07ea0d82013-02-07 13:34:19 -0800370 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
Ben Widawsky254f9652012-06-04 14:42:42 -0700371
Ben Widawsky07ea0d82013-02-07 13:34:19 -0800372 if (dev_priv->hw_context_size > (1<<20)) {
Ben Widawskybb036412013-05-25 12:26:38 -0700373 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size\n");
Ben Widawsky8245be32013-11-06 13:56:29 -0200374 return -E2BIG;
Ben Widawsky254f9652012-06-04 14:42:42 -0700375 }
376
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800377 dev_priv->ring[RCS].default_context =
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800378 i915_gem_create_context(dev, NULL, USES_ALIASING_PPGTT(dev));
Ben Widawskya45d0f62013-12-06 14:11:05 -0800379
Ben Widawskya45d0f62013-12-06 14:11:05 -0800380 if (IS_ERR_OR_NULL(dev_priv->ring[RCS].default_context)) {
381 DRM_DEBUG_DRIVER("Disabling HW Contexts; create failed %ld\n",
382 PTR_ERR(dev_priv->ring[RCS].default_context));
383 return PTR_ERR(dev_priv->ring[RCS].default_context);
Ben Widawsky254f9652012-06-04 14:42:42 -0700384 }
385
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800386 for (i = RCS + 1; i < I915_NUM_RINGS; i++) {
387 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
388 continue;
389
390 ring = &dev_priv->ring[i];
391
392 /* NB: RCS will hold a ref for all rings */
393 ring->default_context = dev_priv->ring[RCS].default_context;
394 }
395
Ben Widawsky254f9652012-06-04 14:42:42 -0700396 DRM_DEBUG_DRIVER("HW context support initialized\n");
Ben Widawsky8245be32013-11-06 13:56:29 -0200397 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700398}
399
400void i915_gem_context_fini(struct drm_device *dev)
401{
402 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300403 struct i915_hw_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800404 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700405
Ben Widawsky8245be32013-11-06 13:56:29 -0200406 if (!HAS_HW_CONTEXTS(dev))
Ben Widawsky254f9652012-06-04 14:42:42 -0700407 return;
Ben Widawsky40521052012-06-04 14:42:43 -0700408
Daniel Vetter55a66622012-06-19 21:55:32 +0200409 /* The only known way to stop the gpu from accessing the hw context is
410 * to reset it. Do this as the very last operation to avoid confusing
411 * other code, leading to spurious errors. */
412 intel_gpu_reset(dev);
413
Mika Kuoppala168f8362013-05-03 16:29:08 +0300414 /* When default context is created and switched to, base object refcount
415 * will be 2 (+1 from object creation and +1 from do_switch()).
416 * i915_gem_context_fini() will be called after gpu_idle() has switched
417 * to default context. So we need to unreference the base object once
418 * to offset the do_switch part, so that i915_gem_context_unreference()
419 * can then free the base object correctly. */
Ben Widawsky71b76d02013-10-14 10:01:37 -0700420 WARN_ON(!dev_priv->ring[RCS].last_context);
421 if (dev_priv->ring[RCS].last_context == dctx) {
422 /* Fake switch to NULL context */
423 WARN_ON(dctx->obj->active);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800424 i915_gem_object_ggtt_unpin(dctx->obj);
Ben Widawsky71b76d02013-10-14 10:01:37 -0700425 i915_gem_context_unreference(dctx);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800426 dev_priv->ring[RCS].last_context = NULL;
427 }
428
429 for (i = 0; i < I915_NUM_RINGS; i++) {
430 struct intel_ring_buffer *ring = &dev_priv->ring[i];
431 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
432 continue;
433
434 if (ring->last_context)
435 i915_gem_context_unreference(ring->last_context);
436
437 ring->default_context = NULL;
Ben Widawsky0009e462013-12-06 14:11:02 -0800438 ring->last_context = NULL;
Ben Widawsky71b76d02013-10-14 10:01:37 -0700439 }
440
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800441 i915_gem_object_ggtt_unpin(dctx->obj);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300442 i915_gem_context_unreference(dctx);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800443 dev_priv->mm.aliasing_ppgtt = NULL;
Ben Widawsky254f9652012-06-04 14:42:42 -0700444}
445
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800446int i915_gem_context_enable(struct drm_i915_private *dev_priv)
447{
448 struct intel_ring_buffer *ring;
449 int ret, i;
450
451 if (!HAS_HW_CONTEXTS(dev_priv->dev))
452 return 0;
453
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800454 /* This is the only place the aliasing PPGTT gets enabled, which means
455 * it has to happen before we bail on reset */
456 if (dev_priv->mm.aliasing_ppgtt) {
457 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
458 ppgtt->enable(ppgtt);
459 }
460
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800461 /* FIXME: We should make this work, even in reset */
462 if (i915_reset_in_progress(&dev_priv->gpu_error))
463 return 0;
464
465 BUG_ON(!dev_priv->ring[RCS].default_context);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800466
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800467 for_each_ring(ring, dev_priv, i) {
468 ret = do_switch(ring, ring->default_context);
469 if (ret)
470 return ret;
471 }
472
473 return 0;
474}
475
Ben Widawsky40521052012-06-04 14:42:43 -0700476static int context_idr_cleanup(int id, void *p, void *data)
477{
Daniel Vetter73c273e2012-06-19 20:27:39 +0200478 struct i915_hw_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700479
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800480 /* Ignore the default context because close will handle it */
481 if (is_default_context(ctx))
482 return 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700483
Mika Kuoppaladce32712013-04-30 13:30:33 +0300484 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700485 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700486}
487
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300488struct i915_ctx_hang_stats *
Chris Wilson11fa3382013-07-03 17:22:06 +0300489i915_gem_context_get_hang_stats(struct drm_device *dev,
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300490 struct drm_file *file,
491 u32 id)
492{
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300493 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson11fa3382013-07-03 17:22:06 +0300494 struct i915_hw_context *ctx;
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300495
496 if (id == DEFAULT_CONTEXT_ID)
497 return &file_priv->hang_stats;
498
Ben Widawsky8245be32013-11-06 13:56:29 -0200499 if (!HAS_HW_CONTEXTS(dev))
500 return ERR_PTR(-ENOENT);
501
502 ctx = i915_gem_context_get(file->driver_priv, id);
Chris Wilson11fa3382013-07-03 17:22:06 +0300503 if (ctx == NULL)
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300504 return ERR_PTR(-ENOENT);
505
Chris Wilson11fa3382013-07-03 17:22:06 +0300506 return &ctx->hang_stats;
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300507}
508
Ben Widawskye422b882013-12-06 14:10:58 -0800509int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
510{
511 struct drm_i915_file_private *file_priv = file->driver_priv;
512
513 if (!HAS_HW_CONTEXTS(dev))
514 return 0;
515
516 idr_init(&file_priv->context_idr);
517
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800518 mutex_lock(&dev->struct_mutex);
519 file_priv->private_default_ctx =
520 i915_gem_create_context(dev, file_priv, false);
521 mutex_unlock(&dev->struct_mutex);
522
523 if (IS_ERR(file_priv->private_default_ctx)) {
524 idr_destroy(&file_priv->context_idr);
525 return PTR_ERR(file_priv->private_default_ctx);
526 }
527
Ben Widawskye422b882013-12-06 14:10:58 -0800528 return 0;
529}
530
Ben Widawsky254f9652012-06-04 14:42:42 -0700531void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
532{
Ben Widawsky40521052012-06-04 14:42:43 -0700533 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700534
Ben Widawskye422b882013-12-06 14:10:58 -0800535 if (!HAS_HW_CONTEXTS(dev))
536 return;
537
Ben Widawsky40521052012-06-04 14:42:43 -0700538 mutex_lock(&dev->struct_mutex);
Daniel Vetter73c273e2012-06-19 20:27:39 +0200539 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800540 i915_gem_context_unreference(file_priv->private_default_ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700541 idr_destroy(&file_priv->context_idr);
542 mutex_unlock(&dev->struct_mutex);
543}
544
Ben Widawskye0556842012-06-04 14:42:46 -0700545static struct i915_hw_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700546i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
547{
548 return (struct i915_hw_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky254f9652012-06-04 14:42:42 -0700549}
Ben Widawskye0556842012-06-04 14:42:46 -0700550
551static inline int
552mi_set_context(struct intel_ring_buffer *ring,
553 struct i915_hw_context *new_context,
554 u32 hw_flags)
555{
556 int ret;
557
Ben Widawsky12b02862012-06-04 14:42:50 -0700558 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
559 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
560 * explicitly, so we rely on the value at ring init, stored in
561 * itlb_before_ctx_switch.
562 */
563 if (IS_GEN6(ring->dev) && ring->itlb_before_ctx_switch) {
Chris Wilsonac82ea22012-10-01 14:27:04 +0100564 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700565 if (ret)
566 return ret;
567 }
568
Ben Widawskye37ec392012-06-04 14:42:48 -0700569 ret = intel_ring_begin(ring, 6);
Ben Widawskye0556842012-06-04 14:42:46 -0700570 if (ret)
571 return ret;
572
Damien Lespiau8693a822013-05-03 18:48:11 +0100573 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw */
Ben Widawskye37ec392012-06-04 14:42:48 -0700574 if (IS_GEN7(ring->dev))
575 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
576 else
577 intel_ring_emit(ring, MI_NOOP);
578
Ben Widawskye0556842012-06-04 14:42:46 -0700579 intel_ring_emit(ring, MI_NOOP);
580 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700581 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->obj) |
Ben Widawskye0556842012-06-04 14:42:46 -0700582 MI_MM_SPACE_GTT |
583 MI_SAVE_EXT_STATE_EN |
584 MI_RESTORE_EXT_STATE_EN |
585 hw_flags);
586 /* w/a: MI_SET_CONTEXT must always be followed by MI_NOOP */
587 intel_ring_emit(ring, MI_NOOP);
588
Ben Widawskye37ec392012-06-04 14:42:48 -0700589 if (IS_GEN7(ring->dev))
590 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
591 else
592 intel_ring_emit(ring, MI_NOOP);
593
Ben Widawskye0556842012-06-04 14:42:46 -0700594 intel_ring_advance(ring);
595
596 return ret;
597}
598
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800599static int do_switch(struct intel_ring_buffer *ring,
600 struct i915_hw_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700601{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800602 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson112522f2013-05-02 16:48:07 +0300603 struct i915_hw_context *from = ring->last_context;
Ben Widawskye0556842012-06-04 14:42:46 -0700604 u32 hw_flags = 0;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700605 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700606
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800607 if (from != NULL && ring == &dev_priv->ring[RCS]) {
608 BUG_ON(from->obj == NULL);
609 BUG_ON(!i915_gem_obj_is_pinned(from->obj));
610 }
Ben Widawskye0556842012-06-04 14:42:46 -0700611
Ben Widawsky0009e462013-12-06 14:11:02 -0800612 if (from == to && from->last_ring == ring && !to->remap_slice)
Chris Wilson9a3b5302012-07-15 12:34:24 +0100613 return 0;
614
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800615 if (ring != &dev_priv->ring[RCS]) {
616 if (from)
617 i915_gem_context_unreference(from);
618 goto done;
619 }
620
Ben Widawskyb731d332013-12-06 14:10:59 -0800621 ret = i915_gem_obj_ggtt_pin(to->obj, get_context_alignment(ring->dev),
622 false, false);
Ben Widawskye0556842012-06-04 14:42:46 -0700623 if (ret)
624 return ret;
625
Chris Wilsond3373a22012-07-15 12:34:22 +0100626 /* Clear this page out of any CPU caches for coherent swap-in/out. Note
627 * that thanks to write = false in this call and us not setting any gpu
628 * write domains when putting a context object onto the active list
629 * (when switching away from it), this won't block.
630 * XXX: We need a real interface to do this instead of trickery. */
631 ret = i915_gem_object_set_to_gtt_domain(to->obj, false);
632 if (ret) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800633 i915_gem_object_ggtt_unpin(to->obj);
Chris Wilsond3373a22012-07-15 12:34:22 +0100634 return ret;
635 }
636
Ben Widawsky6f65e292013-12-06 14:10:56 -0800637 if (!to->obj->has_global_gtt_mapping) {
638 struct i915_vma *vma = i915_gem_obj_to_vma(to->obj,
639 &dev_priv->gtt.base);
640 vma->bind_vma(vma, to->obj->cache_level, GLOBAL_BIND);
641 }
Daniel Vetter3af7b852012-06-14 00:08:32 +0200642
Ben Widawskye0556842012-06-04 14:42:46 -0700643 if (!to->is_initialized || is_default_context(to))
644 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawskye0556842012-06-04 14:42:46 -0700645
Ben Widawskye0556842012-06-04 14:42:46 -0700646 ret = mi_set_context(ring, to, hw_flags);
647 if (ret) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800648 i915_gem_object_ggtt_unpin(to->obj);
Ben Widawskye0556842012-06-04 14:42:46 -0700649 return ret;
650 }
651
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700652 for (i = 0; i < MAX_L3_SLICES; i++) {
653 if (!(to->remap_slice & (1<<i)))
654 continue;
655
656 ret = i915_gem_l3_remap(ring, i);
657 /* If it failed, try again next round */
658 if (ret)
659 DRM_DEBUG_DRIVER("L3 remapping failed\n");
660 else
661 to->remap_slice &= ~(1<<i);
662 }
663
Ben Widawskye0556842012-06-04 14:42:46 -0700664 /* The backing object for the context is done after switching to the
665 * *next* context. Therefore we cannot retire the previous context until
666 * the next context has already started running. In fact, the below code
667 * is a bit suboptimal because the retiring can occur simply after the
668 * MI_SET_CONTEXT instead of when the next seqno has completed.
669 */
Chris Wilson112522f2013-05-02 16:48:07 +0300670 if (from != NULL) {
671 from->obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
Ben Widawskye2d05a82013-09-24 09:57:58 -0700672 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->obj), ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700673 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
674 * whole damn pipeline, we don't need to explicitly mark the
675 * object dirty. The only exception is that the context must be
676 * correct in case the object gets swapped out. Ideally we'd be
677 * able to defer doing this until we know the object would be
678 * swapped, but there is no way to do that yet.
679 */
Chris Wilson112522f2013-05-02 16:48:07 +0300680 from->obj->dirty = 1;
681 BUG_ON(from->obj->ring != ring);
Chris Wilsonb259b312012-07-15 12:34:23 +0100682
Chris Wilsonc0321e22013-08-26 19:50:53 -0300683 /* obj is kept alive until the next request by its active ref */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800684 i915_gem_object_ggtt_unpin(from->obj);
Chris Wilson112522f2013-05-02 16:48:07 +0300685 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700686 }
687
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800688done:
Chris Wilson112522f2013-05-02 16:48:07 +0300689 i915_gem_context_reference(to);
690 ring->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700691 to->is_initialized = true;
Ben Widawsky0009e462013-12-06 14:11:02 -0800692 to->last_ring = ring;
Ben Widawskye0556842012-06-04 14:42:46 -0700693
694 return 0;
695}
696
697/**
698 * i915_switch_context() - perform a GPU context switch.
699 * @ring: ring for which we'll execute the context switch
700 * @file_priv: file_priv associated with the context, may be NULL
701 * @id: context id number
Ben Widawskye0556842012-06-04 14:42:46 -0700702 *
703 * The context life cycle is simple. The context refcount is incremented and
704 * decremented by 1 and create and destroy. If the context is in use by the GPU,
705 * it will have a refoucnt > 1. This allows us to destroy the context abstract
706 * object while letting the normal object tracking destroy the backing BO.
707 */
708int i915_switch_context(struct intel_ring_buffer *ring,
709 struct drm_file *file,
710 int to_id)
711{
712 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700713 struct i915_hw_context *to;
Ben Widawskye0556842012-06-04 14:42:46 -0700714
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800715 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
716
Ben Widawsky8245be32013-11-06 13:56:29 -0200717 if (!HAS_HW_CONTEXTS(ring->dev))
Ben Widawskye0556842012-06-04 14:42:46 -0700718 return 0;
719
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800720 if (file == NULL)
Ben Widawskye0556842012-06-04 14:42:46 -0700721 to = ring->default_context;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800722 else
Chris Wilson9a3b5302012-07-15 12:34:24 +0100723 to = i915_gem_context_get(file->driver_priv, to_id);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800724
725 if (to == NULL)
726 return -ENOENT;
Ben Widawskye0556842012-06-04 14:42:46 -0700727
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800728 return do_switch(ring, to);
Ben Widawskye0556842012-06-04 14:42:46 -0700729}
Ben Widawsky84624812012-06-04 14:42:54 -0700730
731int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
732 struct drm_file *file)
733{
Ben Widawsky84624812012-06-04 14:42:54 -0700734 struct drm_i915_gem_context_create *args = data;
735 struct drm_i915_file_private *file_priv = file->driver_priv;
736 struct i915_hw_context *ctx;
737 int ret;
738
739 if (!(dev->driver->driver_features & DRIVER_GEM))
740 return -ENODEV;
741
Ben Widawsky8245be32013-11-06 13:56:29 -0200742 if (!HAS_HW_CONTEXTS(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200743 return -ENODEV;
744
Ben Widawsky84624812012-06-04 14:42:54 -0700745 ret = i915_mutex_lock_interruptible(dev);
746 if (ret)
747 return ret;
748
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800749 ctx = i915_gem_create_context(dev, file_priv, false);
Ben Widawsky84624812012-06-04 14:42:54 -0700750 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300751 if (IS_ERR(ctx))
752 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700753
754 args->ctx_id = ctx->id;
755 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
756
Dan Carpenterbe636382012-07-17 09:44:49 +0300757 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700758}
759
760int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
761 struct drm_file *file)
762{
763 struct drm_i915_gem_context_destroy *args = data;
764 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky84624812012-06-04 14:42:54 -0700765 struct i915_hw_context *ctx;
766 int ret;
767
768 if (!(dev->driver->driver_features & DRIVER_GEM))
769 return -ENODEV;
770
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800771 if (args->ctx_id == DEFAULT_CONTEXT_ID)
772 return -EPERM;
773
Ben Widawsky84624812012-06-04 14:42:54 -0700774 ret = i915_mutex_lock_interruptible(dev);
775 if (ret)
776 return ret;
777
778 ctx = i915_gem_context_get(file_priv, args->ctx_id);
779 if (!ctx) {
780 mutex_unlock(&dev->struct_mutex);
Daniel Vetter0d326012012-06-19 16:52:31 +0200781 return -ENOENT;
Ben Widawsky84624812012-06-04 14:42:54 -0700782 }
783
Mika Kuoppaladce32712013-04-30 13:30:33 +0300784 idr_remove(&ctx->file_priv->context_idr, ctx->id);
785 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700786 mutex_unlock(&dev->struct_mutex);
787
788 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
789 return 0;
790}