blob: 1cd56dc8c8abdf087019f97af1a4042068ffd2d6 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032#include "drmP.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100033#include "radeon_drm.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020039#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020040
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041#define PFP_UCODE_SIZE 576
42#define PM4_UCODE_SIZE 1792
Alex Deucherd8f60cf2009-12-01 13:43:46 -050043#define RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100044#define R700_PFP_UCODE_SIZE 848
45#define R700_PM4_UCODE_SIZE 1360
Alex Deucherd8f60cf2009-12-01 13:43:46 -050046#define R700_RLC_UCODE_SIZE 1024
Alex Deucherfe251e22010-03-24 13:36:43 -040047#define EVERGREEN_PFP_UCODE_SIZE 1120
48#define EVERGREEN_PM4_UCODE_SIZE 1376
Alex Deucher45f9a392010-03-24 13:55:51 -040049#define EVERGREEN_RLC_UCODE_SIZE 768
Alex Deucher12727802011-03-02 20:07:32 -050050#define CAYMAN_RLC_UCODE_SIZE 1024
Jerome Glisse3ce0a232009-09-08 10:10:24 +100051
52/* Firmware Names */
53MODULE_FIRMWARE("radeon/R600_pfp.bin");
54MODULE_FIRMWARE("radeon/R600_me.bin");
55MODULE_FIRMWARE("radeon/RV610_pfp.bin");
56MODULE_FIRMWARE("radeon/RV610_me.bin");
57MODULE_FIRMWARE("radeon/RV630_pfp.bin");
58MODULE_FIRMWARE("radeon/RV630_me.bin");
59MODULE_FIRMWARE("radeon/RV620_pfp.bin");
60MODULE_FIRMWARE("radeon/RV620_me.bin");
61MODULE_FIRMWARE("radeon/RV635_pfp.bin");
62MODULE_FIRMWARE("radeon/RV635_me.bin");
63MODULE_FIRMWARE("radeon/RV670_pfp.bin");
64MODULE_FIRMWARE("radeon/RV670_me.bin");
65MODULE_FIRMWARE("radeon/RS780_pfp.bin");
66MODULE_FIRMWARE("radeon/RS780_me.bin");
67MODULE_FIRMWARE("radeon/RV770_pfp.bin");
68MODULE_FIRMWARE("radeon/RV770_me.bin");
69MODULE_FIRMWARE("radeon/RV730_pfp.bin");
70MODULE_FIRMWARE("radeon/RV730_me.bin");
71MODULE_FIRMWARE("radeon/RV710_pfp.bin");
72MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050073MODULE_FIRMWARE("radeon/R600_rlc.bin");
74MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040075MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
76MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040077MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040078MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
79MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040080MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040081MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
82MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040083MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100084MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040085MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040086MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050087MODULE_FIRMWARE("radeon/PALM_pfp.bin");
88MODULE_FIRMWARE("radeon/PALM_me.bin");
89MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100090
91int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020092
Jerome Glisse1a029b72009-10-06 19:04:30 +020093/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094int r600_mc_wait_for_idle(struct radeon_device *rdev);
95void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100096void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -040097void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -050098static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020099
Alex Deucher21a81222010-07-02 12:58:16 -0400100/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500101int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400102{
103 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
104 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500105 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400106
Alex Deucher20d391d2011-02-01 16:12:34 -0500107 if (temp & 0x100)
108 actual_temp -= 256;
109
110 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400111}
112
Alex Deucherce8f5372010-05-07 15:10:16 -0400113void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400114{
115 int i;
116
Alex Deucherce8f5372010-05-07 15:10:16 -0400117 rdev->pm.dynpm_can_upclock = true;
118 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400119
120 /* power state array is low to high, default is first */
121 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
122 int min_power_state_index = 0;
123
124 if (rdev->pm.num_power_states > 2)
125 min_power_state_index = 1;
126
Alex Deucherce8f5372010-05-07 15:10:16 -0400127 switch (rdev->pm.dynpm_planned_action) {
128 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400129 rdev->pm.requested_power_state_index = min_power_state_index;
130 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400131 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400132 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400133 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400134 if (rdev->pm.current_power_state_index == min_power_state_index) {
135 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400136 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400137 } else {
138 if (rdev->pm.active_crtc_count > 1) {
139 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400140 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400141 continue;
142 else if (i >= rdev->pm.current_power_state_index) {
143 rdev->pm.requested_power_state_index =
144 rdev->pm.current_power_state_index;
145 break;
146 } else {
147 rdev->pm.requested_power_state_index = i;
148 break;
149 }
150 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400151 } else {
152 if (rdev->pm.current_power_state_index == 0)
153 rdev->pm.requested_power_state_index =
154 rdev->pm.num_power_states - 1;
155 else
156 rdev->pm.requested_power_state_index =
157 rdev->pm.current_power_state_index - 1;
158 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400159 }
160 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400161 /* don't use the power state if crtcs are active and no display flag is set */
162 if ((rdev->pm.active_crtc_count > 0) &&
163 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
164 clock_info[rdev->pm.requested_clock_mode_index].flags &
165 RADEON_PM_MODE_NO_DISPLAY)) {
166 rdev->pm.requested_power_state_index++;
167 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400168 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400169 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400170 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
171 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400172 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400173 } else {
174 if (rdev->pm.active_crtc_count > 1) {
175 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400176 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400177 continue;
178 else if (i <= rdev->pm.current_power_state_index) {
179 rdev->pm.requested_power_state_index =
180 rdev->pm.current_power_state_index;
181 break;
182 } else {
183 rdev->pm.requested_power_state_index = i;
184 break;
185 }
186 }
187 } else
188 rdev->pm.requested_power_state_index =
189 rdev->pm.current_power_state_index + 1;
190 }
191 rdev->pm.requested_clock_mode_index = 0;
192 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400193 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400194 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
195 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400196 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400197 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400198 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400199 default:
200 DRM_ERROR("Requested mode for not defined action\n");
201 return;
202 }
203 } else {
204 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
205 /* for now just select the first power state and switch between clock modes */
206 /* power state array is low to high, default is first (0) */
207 if (rdev->pm.active_crtc_count > 1) {
208 rdev->pm.requested_power_state_index = -1;
209 /* start at 1 as we don't want the default mode */
210 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400211 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400212 continue;
213 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
214 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
215 rdev->pm.requested_power_state_index = i;
216 break;
217 }
218 }
219 /* if nothing selected, grab the default state. */
220 if (rdev->pm.requested_power_state_index == -1)
221 rdev->pm.requested_power_state_index = 0;
222 } else
223 rdev->pm.requested_power_state_index = 1;
224
Alex Deucherce8f5372010-05-07 15:10:16 -0400225 switch (rdev->pm.dynpm_planned_action) {
226 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400227 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400228 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400229 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400230 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400231 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
232 if (rdev->pm.current_clock_mode_index == 0) {
233 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400234 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400235 } else
236 rdev->pm.requested_clock_mode_index =
237 rdev->pm.current_clock_mode_index - 1;
238 } else {
239 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400240 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400241 }
Alex Deucherd7311172010-05-03 01:13:14 -0400242 /* don't use the power state if crtcs are active and no display flag is set */
243 if ((rdev->pm.active_crtc_count > 0) &&
244 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
245 clock_info[rdev->pm.requested_clock_mode_index].flags &
246 RADEON_PM_MODE_NO_DISPLAY)) {
247 rdev->pm.requested_clock_mode_index++;
248 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400249 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400250 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400251 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
252 if (rdev->pm.current_clock_mode_index ==
253 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
254 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400255 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400256 } else
257 rdev->pm.requested_clock_mode_index =
258 rdev->pm.current_clock_mode_index + 1;
259 } else {
260 rdev->pm.requested_clock_mode_index =
261 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400262 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400263 }
264 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400265 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400266 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
267 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400268 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400269 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400270 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400271 default:
272 DRM_ERROR("Requested mode for not defined action\n");
273 return;
274 }
275 }
276
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000277 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400278 rdev->pm.power_state[rdev->pm.requested_power_state_index].
279 clock_info[rdev->pm.requested_clock_mode_index].sclk,
280 rdev->pm.power_state[rdev->pm.requested_power_state_index].
281 clock_info[rdev->pm.requested_clock_mode_index].mclk,
282 rdev->pm.power_state[rdev->pm.requested_power_state_index].
283 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400284}
285
Alex Deucherce8f5372010-05-07 15:10:16 -0400286static int r600_pm_get_type_index(struct radeon_device *rdev,
287 enum radeon_pm_state_type ps_type,
288 int instance)
Alex Deucherbae6b5622010-04-22 13:38:05 -0400289{
Alex Deucherce8f5372010-05-07 15:10:16 -0400290 int i;
291 int found_instance = -1;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400292
Alex Deucherce8f5372010-05-07 15:10:16 -0400293 for (i = 0; i < rdev->pm.num_power_states; i++) {
294 if (rdev->pm.power_state[i].type == ps_type) {
295 found_instance++;
296 if (found_instance == instance)
297 return i;
Alex Deuchera4248162010-04-24 14:50:23 -0400298 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400299 }
300 /* return default if no match */
301 return rdev->pm.default_power_state_index;
302}
Alex Deucherbae6b5622010-04-22 13:38:05 -0400303
Alex Deucherce8f5372010-05-07 15:10:16 -0400304void rs780_pm_init_profile(struct radeon_device *rdev)
305{
306 if (rdev->pm.num_power_states == 2) {
307 /* default */
308 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
309 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
310 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
311 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
312 /* low sh */
313 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
314 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
315 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
316 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400317 /* mid sh */
318 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
320 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
321 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400322 /* high sh */
323 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
325 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
326 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
327 /* low mh */
328 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
329 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
330 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
331 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400332 /* mid mh */
333 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
334 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
335 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
336 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400337 /* high mh */
338 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
339 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
340 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
341 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
342 } else if (rdev->pm.num_power_states == 3) {
343 /* default */
344 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
345 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
346 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
347 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
348 /* low sh */
349 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
350 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
351 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
352 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400353 /* mid sh */
354 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
355 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
356 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
357 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400358 /* high sh */
359 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
360 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
361 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
362 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
363 /* low mh */
364 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
365 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
366 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
367 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400368 /* mid mh */
369 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
370 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
371 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
372 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400373 /* high mh */
374 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
375 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
376 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
377 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
378 } else {
379 /* default */
380 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
381 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
382 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
383 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
384 /* low sh */
385 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
386 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
387 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
388 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400389 /* mid sh */
390 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
391 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
392 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
393 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400394 /* high sh */
395 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
396 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
397 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
398 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
399 /* low mh */
400 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
401 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
402 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
403 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400404 /* mid mh */
405 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
406 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
407 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
408 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400409 /* high mh */
410 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
411 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
412 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
413 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
414 }
415}
416
417void r600_pm_init_profile(struct radeon_device *rdev)
418{
419 if (rdev->family == CHIP_R600) {
420 /* XXX */
421 /* default */
422 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
423 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
424 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400425 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400426 /* low sh */
427 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
428 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
429 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400430 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400431 /* mid sh */
432 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
433 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
434 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
435 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400436 /* high sh */
437 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
438 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
439 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400440 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400441 /* low mh */
442 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
443 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
444 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400445 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400446 /* mid mh */
447 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
448 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
449 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
450 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400451 /* high mh */
452 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
453 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
454 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400455 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400456 } else {
457 if (rdev->pm.num_power_states < 4) {
458 /* default */
459 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
460 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
461 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
462 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
463 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400464 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
465 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
466 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400467 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
468 /* mid sh */
469 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
470 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
471 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
472 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400473 /* high sh */
474 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
475 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
476 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
477 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
478 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400479 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
480 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400481 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400482 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
483 /* low mh */
484 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
485 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
486 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
487 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400488 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400489 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
490 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
491 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
492 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
493 } else {
494 /* default */
495 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
496 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
497 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
498 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
499 /* low sh */
500 if (rdev->flags & RADEON_IS_MOBILITY) {
501 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
502 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
503 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
504 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
505 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400506 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400507 } else {
508 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
509 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
510 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
511 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
512 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400513 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
514 }
515 /* mid sh */
516 if (rdev->flags & RADEON_IS_MOBILITY) {
517 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
518 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
519 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
520 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
521 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
522 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
523 } else {
524 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
525 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
526 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
527 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
528 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
529 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400530 }
531 /* high sh */
532 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
533 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
534 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
535 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
536 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
537 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
538 /* low mh */
539 if (rdev->flags & RADEON_IS_MOBILITY) {
540 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
541 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
542 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
543 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
544 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400545 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400546 } else {
547 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
548 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
549 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
550 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
551 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400552 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
553 }
554 /* mid mh */
555 if (rdev->flags & RADEON_IS_MOBILITY) {
556 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
557 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
558 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
559 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
560 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
561 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
562 } else {
563 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
564 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
565 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
566 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
567 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
568 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400569 }
570 /* high mh */
571 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
572 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
573 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
574 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
Alex Deucherce8f5372010-05-07 15:10:16 -0400575 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
576 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
577 }
578 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400579}
580
Alex Deucher49e02b72010-04-23 17:57:27 -0400581void r600_pm_misc(struct radeon_device *rdev)
582{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400583 int req_ps_idx = rdev->pm.requested_power_state_index;
584 int req_cm_idx = rdev->pm.requested_clock_mode_index;
585 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
586 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400587
Alex Deucher4d601732010-06-07 18:15:18 -0400588 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
589 if (voltage->voltage != rdev->pm.current_vddc) {
590 radeon_atom_set_voltage(rdev, voltage->voltage);
591 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000592 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400593 }
594 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400595}
596
Alex Deucherdef9ba92010-04-22 12:39:58 -0400597bool r600_gui_idle(struct radeon_device *rdev)
598{
599 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
600 return false;
601 else
602 return true;
603}
604
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500605/* hpd for digital panel detect/disconnect */
606bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
607{
608 bool connected = false;
609
610 if (ASIC_IS_DCE3(rdev)) {
611 switch (hpd) {
612 case RADEON_HPD_1:
613 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
614 connected = true;
615 break;
616 case RADEON_HPD_2:
617 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
618 connected = true;
619 break;
620 case RADEON_HPD_3:
621 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
622 connected = true;
623 break;
624 case RADEON_HPD_4:
625 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
626 connected = true;
627 break;
628 /* DCE 3.2 */
629 case RADEON_HPD_5:
630 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
631 connected = true;
632 break;
633 case RADEON_HPD_6:
634 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
635 connected = true;
636 break;
637 default:
638 break;
639 }
640 } else {
641 switch (hpd) {
642 case RADEON_HPD_1:
643 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
644 connected = true;
645 break;
646 case RADEON_HPD_2:
647 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
648 connected = true;
649 break;
650 case RADEON_HPD_3:
651 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
652 connected = true;
653 break;
654 default:
655 break;
656 }
657 }
658 return connected;
659}
660
661void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500662 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500663{
664 u32 tmp;
665 bool connected = r600_hpd_sense(rdev, hpd);
666
667 if (ASIC_IS_DCE3(rdev)) {
668 switch (hpd) {
669 case RADEON_HPD_1:
670 tmp = RREG32(DC_HPD1_INT_CONTROL);
671 if (connected)
672 tmp &= ~DC_HPDx_INT_POLARITY;
673 else
674 tmp |= DC_HPDx_INT_POLARITY;
675 WREG32(DC_HPD1_INT_CONTROL, tmp);
676 break;
677 case RADEON_HPD_2:
678 tmp = RREG32(DC_HPD2_INT_CONTROL);
679 if (connected)
680 tmp &= ~DC_HPDx_INT_POLARITY;
681 else
682 tmp |= DC_HPDx_INT_POLARITY;
683 WREG32(DC_HPD2_INT_CONTROL, tmp);
684 break;
685 case RADEON_HPD_3:
686 tmp = RREG32(DC_HPD3_INT_CONTROL);
687 if (connected)
688 tmp &= ~DC_HPDx_INT_POLARITY;
689 else
690 tmp |= DC_HPDx_INT_POLARITY;
691 WREG32(DC_HPD3_INT_CONTROL, tmp);
692 break;
693 case RADEON_HPD_4:
694 tmp = RREG32(DC_HPD4_INT_CONTROL);
695 if (connected)
696 tmp &= ~DC_HPDx_INT_POLARITY;
697 else
698 tmp |= DC_HPDx_INT_POLARITY;
699 WREG32(DC_HPD4_INT_CONTROL, tmp);
700 break;
701 case RADEON_HPD_5:
702 tmp = RREG32(DC_HPD5_INT_CONTROL);
703 if (connected)
704 tmp &= ~DC_HPDx_INT_POLARITY;
705 else
706 tmp |= DC_HPDx_INT_POLARITY;
707 WREG32(DC_HPD5_INT_CONTROL, tmp);
708 break;
709 /* DCE 3.2 */
710 case RADEON_HPD_6:
711 tmp = RREG32(DC_HPD6_INT_CONTROL);
712 if (connected)
713 tmp &= ~DC_HPDx_INT_POLARITY;
714 else
715 tmp |= DC_HPDx_INT_POLARITY;
716 WREG32(DC_HPD6_INT_CONTROL, tmp);
717 break;
718 default:
719 break;
720 }
721 } else {
722 switch (hpd) {
723 case RADEON_HPD_1:
724 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
725 if (connected)
726 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
727 else
728 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
729 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
730 break;
731 case RADEON_HPD_2:
732 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
733 if (connected)
734 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
735 else
736 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
737 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
738 break;
739 case RADEON_HPD_3:
740 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
741 if (connected)
742 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
743 else
744 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
745 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
746 break;
747 default:
748 break;
749 }
750 }
751}
752
753void r600_hpd_init(struct radeon_device *rdev)
754{
755 struct drm_device *dev = rdev->ddev;
756 struct drm_connector *connector;
757
758 if (ASIC_IS_DCE3(rdev)) {
759 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
760 if (ASIC_IS_DCE32(rdev))
761 tmp |= DC_HPDx_EN;
762
763 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
764 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
765 switch (radeon_connector->hpd.hpd) {
766 case RADEON_HPD_1:
767 WREG32(DC_HPD1_CONTROL, tmp);
768 rdev->irq.hpd[0] = true;
769 break;
770 case RADEON_HPD_2:
771 WREG32(DC_HPD2_CONTROL, tmp);
772 rdev->irq.hpd[1] = true;
773 break;
774 case RADEON_HPD_3:
775 WREG32(DC_HPD3_CONTROL, tmp);
776 rdev->irq.hpd[2] = true;
777 break;
778 case RADEON_HPD_4:
779 WREG32(DC_HPD4_CONTROL, tmp);
780 rdev->irq.hpd[3] = true;
781 break;
782 /* DCE 3.2 */
783 case RADEON_HPD_5:
784 WREG32(DC_HPD5_CONTROL, tmp);
785 rdev->irq.hpd[4] = true;
786 break;
787 case RADEON_HPD_6:
788 WREG32(DC_HPD6_CONTROL, tmp);
789 rdev->irq.hpd[5] = true;
790 break;
791 default:
792 break;
793 }
794 }
795 } else {
796 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
797 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
798 switch (radeon_connector->hpd.hpd) {
799 case RADEON_HPD_1:
800 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
801 rdev->irq.hpd[0] = true;
802 break;
803 case RADEON_HPD_2:
804 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
805 rdev->irq.hpd[1] = true;
806 break;
807 case RADEON_HPD_3:
808 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
809 rdev->irq.hpd[2] = true;
810 break;
811 default:
812 break;
813 }
814 }
815 }
Jerome Glisse003e69f2010-01-07 15:39:14 +0100816 if (rdev->irq.installed)
817 r600_irq_set(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500818}
819
820void r600_hpd_fini(struct radeon_device *rdev)
821{
822 struct drm_device *dev = rdev->ddev;
823 struct drm_connector *connector;
824
825 if (ASIC_IS_DCE3(rdev)) {
826 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
827 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
828 switch (radeon_connector->hpd.hpd) {
829 case RADEON_HPD_1:
830 WREG32(DC_HPD1_CONTROL, 0);
831 rdev->irq.hpd[0] = false;
832 break;
833 case RADEON_HPD_2:
834 WREG32(DC_HPD2_CONTROL, 0);
835 rdev->irq.hpd[1] = false;
836 break;
837 case RADEON_HPD_3:
838 WREG32(DC_HPD3_CONTROL, 0);
839 rdev->irq.hpd[2] = false;
840 break;
841 case RADEON_HPD_4:
842 WREG32(DC_HPD4_CONTROL, 0);
843 rdev->irq.hpd[3] = false;
844 break;
845 /* DCE 3.2 */
846 case RADEON_HPD_5:
847 WREG32(DC_HPD5_CONTROL, 0);
848 rdev->irq.hpd[4] = false;
849 break;
850 case RADEON_HPD_6:
851 WREG32(DC_HPD6_CONTROL, 0);
852 rdev->irq.hpd[5] = false;
853 break;
854 default:
855 break;
856 }
857 }
858 } else {
859 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
860 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
861 switch (radeon_connector->hpd.hpd) {
862 case RADEON_HPD_1:
863 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
864 rdev->irq.hpd[0] = false;
865 break;
866 case RADEON_HPD_2:
867 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
868 rdev->irq.hpd[1] = false;
869 break;
870 case RADEON_HPD_3:
871 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
872 rdev->irq.hpd[2] = false;
873 break;
874 default:
875 break;
876 }
877 }
878 }
879}
880
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200881/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000882 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200883 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000884void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000886 unsigned i;
887 u32 tmp;
888
Dave Airlie2e98f102010-02-15 15:54:45 +1000889 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500890 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
891 !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher812d0462010-07-26 18:51:53 -0400892 void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
893 u32 tmp;
894
895 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
896 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500897 * This seems to cause problems on some AGP cards. Just use the old
898 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400899 */
900 WREG32(HDP_DEBUG1, 0);
901 tmp = readl((void __iomem *)ptr);
902 } else
903 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000904
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000905 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
906 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
907 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
908 for (i = 0; i < rdev->usec_timeout; i++) {
909 /* read MC_STATUS */
910 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
911 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
912 if (tmp == 2) {
913 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
914 return;
915 }
916 if (tmp) {
917 return;
918 }
919 udelay(1);
920 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200921}
922
Jerome Glisse4aac0472009-09-14 18:29:49 +0200923int r600_pcie_gart_init(struct radeon_device *rdev)
924{
925 int r;
926
927 if (rdev->gart.table.vram.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000928 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200929 return 0;
930 }
931 /* Initialize common gart structure */
932 r = radeon_gart_init(rdev);
933 if (r)
934 return r;
935 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
936 return radeon_gart_table_vram_alloc(rdev);
937}
938
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000939int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200940{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000941 u32 tmp;
942 int r, i;
943
Jerome Glisse4aac0472009-09-14 18:29:49 +0200944 if (rdev->gart.table.vram.robj == NULL) {
945 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
946 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000947 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200948 r = radeon_gart_table_vram_pin(rdev);
949 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000950 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000951 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000952
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000953 /* Setup L2 cache */
954 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
955 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
956 EFFECTIVE_L2_QUEUE_SIZE(7));
957 WREG32(VM_L2_CNTL2, 0);
958 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
959 /* Setup TLB control */
960 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
961 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
962 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
963 ENABLE_WAIT_L2_QUERY;
964 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
965 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
966 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
967 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
968 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
969 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
970 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
971 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
972 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
973 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
974 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
975 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
976 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
977 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
978 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200979 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000980 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
981 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
982 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
983 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
984 (u32)(rdev->dummy_page.addr >> 12));
985 for (i = 1; i < 7; i++)
986 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
987
988 r600_pcie_gart_tlb_flush(rdev);
989 rdev->gart.ready = true;
990 return 0;
991}
992
993void r600_pcie_gart_disable(struct radeon_device *rdev)
994{
995 u32 tmp;
Jerome Glisse4c788672009-11-20 14:29:23 +0100996 int i, r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000997
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000998 /* Disable all tables */
999 for (i = 0; i < 7; i++)
1000 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1001
1002 /* Disable L2 cache */
1003 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
1004 EFFECTIVE_L2_QUEUE_SIZE(7));
1005 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1006 /* Setup L1 TLB control */
1007 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1008 ENABLE_WAIT_L2_QUERY;
1009 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1010 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1011 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1012 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1013 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1014 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1015 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1016 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1017 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
1018 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
1019 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1020 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1021 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
1022 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001023 if (rdev->gart.table.vram.robj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001024 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
1025 if (likely(r == 0)) {
1026 radeon_bo_kunmap(rdev->gart.table.vram.robj);
1027 radeon_bo_unpin(rdev->gart.table.vram.robj);
1028 radeon_bo_unreserve(rdev->gart.table.vram.robj);
1029 }
Jerome Glisse4aac0472009-09-14 18:29:49 +02001030 }
1031}
1032
1033void r600_pcie_gart_fini(struct radeon_device *rdev)
1034{
Jerome Glissef9274562010-03-17 14:44:29 +00001035 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001036 r600_pcie_gart_disable(rdev);
1037 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001038}
1039
Jerome Glisse1a029b72009-10-06 19:04:30 +02001040void r600_agp_enable(struct radeon_device *rdev)
1041{
1042 u32 tmp;
1043 int i;
1044
1045 /* Setup L2 cache */
1046 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1047 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1048 EFFECTIVE_L2_QUEUE_SIZE(7));
1049 WREG32(VM_L2_CNTL2, 0);
1050 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1051 /* Setup TLB control */
1052 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1053 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1054 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1055 ENABLE_WAIT_L2_QUERY;
1056 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1057 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1058 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1059 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1060 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1061 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1062 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1063 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1064 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1065 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1066 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1067 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1068 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1069 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1070 for (i = 0; i < 7; i++)
1071 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1072}
1073
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001074int r600_mc_wait_for_idle(struct radeon_device *rdev)
1075{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001076 unsigned i;
1077 u32 tmp;
1078
1079 for (i = 0; i < rdev->usec_timeout; i++) {
1080 /* read MC_STATUS */
1081 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1082 if (!tmp)
1083 return 0;
1084 udelay(1);
1085 }
1086 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001087}
1088
Jerome Glissea3c19452009-10-01 18:02:13 +02001089static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001090{
Jerome Glissea3c19452009-10-01 18:02:13 +02001091 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001092 u32 tmp;
1093 int i, j;
1094
1095 /* Initialize HDP */
1096 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1097 WREG32((0x2c14 + j), 0x00000000);
1098 WREG32((0x2c18 + j), 0x00000000);
1099 WREG32((0x2c1c + j), 0x00000000);
1100 WREG32((0x2c20 + j), 0x00000000);
1101 WREG32((0x2c24 + j), 0x00000000);
1102 }
1103 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1104
Jerome Glissea3c19452009-10-01 18:02:13 +02001105 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001106 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001107 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001108 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001109 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001110 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001111 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001112 if (rdev->flags & RADEON_IS_AGP) {
1113 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1114 /* VRAM before AGP */
1115 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1116 rdev->mc.vram_start >> 12);
1117 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1118 rdev->mc.gtt_end >> 12);
1119 } else {
1120 /* VRAM after AGP */
1121 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1122 rdev->mc.gtt_start >> 12);
1123 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1124 rdev->mc.vram_end >> 12);
1125 }
1126 } else {
1127 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1128 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1129 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001130 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001131 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001132 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1133 WREG32(MC_VM_FB_LOCATION, tmp);
1134 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1135 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001136 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001137 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001138 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1139 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001140 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1141 } else {
1142 WREG32(MC_VM_AGP_BASE, 0);
1143 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1144 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1145 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001146 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001147 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001148 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001149 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001150 /* we need to own VRAM, so turn off the VGA renderer here
1151 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001152 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001153}
1154
Jerome Glissed594e462010-02-17 21:54:29 +00001155/**
1156 * r600_vram_gtt_location - try to find VRAM & GTT location
1157 * @rdev: radeon device structure holding all necessary informations
1158 * @mc: memory controller structure holding memory informations
1159 *
1160 * Function will place try to place VRAM at same place as in CPU (PCI)
1161 * address space as some GPU seems to have issue when we reprogram at
1162 * different address space.
1163 *
1164 * If there is not enough space to fit the unvisible VRAM after the
1165 * aperture then we limit the VRAM size to the aperture.
1166 *
1167 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1168 * them to be in one from GPU point of view so that we can program GPU to
1169 * catch access outside them (weird GPU policy see ??).
1170 *
1171 * This function will never fails, worst case are limiting VRAM or GTT.
1172 *
1173 * Note: GTT start, end, size should be initialized before calling this
1174 * function on AGP platform.
1175 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001176static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001177{
1178 u64 size_bf, size_af;
1179
1180 if (mc->mc_vram_size > 0xE0000000) {
1181 /* leave room for at least 512M GTT */
1182 dev_warn(rdev->dev, "limiting VRAM\n");
1183 mc->real_vram_size = 0xE0000000;
1184 mc->mc_vram_size = 0xE0000000;
1185 }
1186 if (rdev->flags & RADEON_IS_AGP) {
1187 size_bf = mc->gtt_start;
1188 size_af = 0xFFFFFFFF - mc->gtt_end + 1;
1189 if (size_bf > size_af) {
1190 if (mc->mc_vram_size > size_bf) {
1191 dev_warn(rdev->dev, "limiting VRAM\n");
1192 mc->real_vram_size = size_bf;
1193 mc->mc_vram_size = size_bf;
1194 }
1195 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1196 } else {
1197 if (mc->mc_vram_size > size_af) {
1198 dev_warn(rdev->dev, "limiting VRAM\n");
1199 mc->real_vram_size = size_af;
1200 mc->mc_vram_size = size_af;
1201 }
1202 mc->vram_start = mc->gtt_end;
1203 }
1204 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1205 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1206 mc->mc_vram_size >> 20, mc->vram_start,
1207 mc->vram_end, mc->real_vram_size >> 20);
1208 } else {
1209 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001210 if (rdev->flags & RADEON_IS_IGP) {
1211 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1212 base <<= 24;
1213 }
Jerome Glissed594e462010-02-17 21:54:29 +00001214 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001215 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001216 radeon_gtt_location(rdev, mc);
1217 }
1218}
1219
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001220int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001221{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001222 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001223 int chansize, numchan;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001224
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001225 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001226 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001227 tmp = RREG32(RAMCFG);
1228 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001229 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001230 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001231 chansize = 64;
1232 } else {
1233 chansize = 32;
1234 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001235 tmp = RREG32(CHMAP);
1236 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1237 case 0:
1238 default:
1239 numchan = 1;
1240 break;
1241 case 1:
1242 numchan = 2;
1243 break;
1244 case 2:
1245 numchan = 4;
1246 break;
1247 case 3:
1248 numchan = 8;
1249 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001250 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001251 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001252 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001253 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1254 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001255 /* Setup GPU memory space */
1256 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1257 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001258 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissec919b372010-08-10 17:41:31 -04001259 rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001260 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001261
Alex Deucherf8920342010-06-30 12:02:03 -04001262 if (rdev->flags & RADEON_IS_IGP) {
1263 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001264 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucherf8920342010-06-30 12:02:03 -04001265 }
Alex Deucherf47299c2010-03-16 20:54:38 -04001266 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001267 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001268}
1269
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001270/* We doesn't check that the GPU really needs a reset we simply do the
1271 * reset, it's up to the caller to determine if the GPU needs one. We
1272 * might add an helper function to check that.
1273 */
1274int r600_gpu_soft_reset(struct radeon_device *rdev)
1275{
Jerome Glissea3c19452009-10-01 18:02:13 +02001276 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001277 u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
1278 S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
1279 S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
1280 S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
1281 S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
1282 S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
1283 S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
1284 S_008010_GUI_ACTIVE(1);
1285 u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
1286 S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
1287 S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
1288 S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
1289 S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
1290 S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
1291 S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
1292 S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
Jerome Glissea3c19452009-10-01 18:02:13 +02001293 u32 tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001294
Alex Deucher8d96fe92011-01-21 15:38:22 +00001295 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
1296 return 0;
1297
Jerome Glisse1a029b72009-10-06 19:04:30 +02001298 dev_info(rdev->dev, "GPU softreset \n");
1299 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1300 RREG32(R_008010_GRBM_STATUS));
1301 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
Jerome Glissea3c19452009-10-01 18:02:13 +02001302 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse1a029b72009-10-06 19:04:30 +02001303 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1304 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +02001305 rv515_mc_stop(rdev, &save);
1306 if (r600_mc_wait_for_idle(rdev)) {
1307 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1308 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001309 /* Disable CP parsing/prefetching */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001310 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001311 /* Check if any of the rendering block is busy and reset it */
1312 if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
1313 (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001314 tmp = S_008020_SOFT_RESET_CR(1) |
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001315 S_008020_SOFT_RESET_DB(1) |
1316 S_008020_SOFT_RESET_CB(1) |
1317 S_008020_SOFT_RESET_PA(1) |
1318 S_008020_SOFT_RESET_SC(1) |
1319 S_008020_SOFT_RESET_SMX(1) |
1320 S_008020_SOFT_RESET_SPI(1) |
1321 S_008020_SOFT_RESET_SX(1) |
1322 S_008020_SOFT_RESET_SH(1) |
1323 S_008020_SOFT_RESET_TC(1) |
1324 S_008020_SOFT_RESET_TA(1) |
1325 S_008020_SOFT_RESET_VC(1) |
Jerome Glissea3c19452009-10-01 18:02:13 +02001326 S_008020_SOFT_RESET_VGT(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001327 dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
Jerome Glissea3c19452009-10-01 18:02:13 +02001328 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001329 RREG32(R_008020_GRBM_SOFT_RESET);
1330 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001331 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001332 }
1333 /* Reset CP (we always reset CP) */
Jerome Glissea3c19452009-10-01 18:02:13 +02001334 tmp = S_008020_SOFT_RESET_CP(1);
1335 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1336 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001337 RREG32(R_008020_GRBM_SOFT_RESET);
1338 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001339 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001340 /* Wait a little for things to settle down */
Jerome Glisse225758d2010-03-09 14:45:10 +00001341 mdelay(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001342 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1343 RREG32(R_008010_GRBM_STATUS));
1344 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
1345 RREG32(R_008014_GRBM_STATUS2));
1346 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1347 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +02001348 rv515_mc_resume(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001349 return 0;
1350}
1351
Jerome Glisse225758d2010-03-09 14:45:10 +00001352bool r600_gpu_is_lockup(struct radeon_device *rdev)
1353{
1354 u32 srbm_status;
1355 u32 grbm_status;
1356 u32 grbm_status2;
Alex Deuchere29ff722010-12-21 16:05:38 -05001357 struct r100_gpu_lockup *lockup;
Jerome Glisse225758d2010-03-09 14:45:10 +00001358 int r;
1359
Alex Deuchere29ff722010-12-21 16:05:38 -05001360 if (rdev->family >= CHIP_RV770)
1361 lockup = &rdev->config.rv770.lockup;
1362 else
1363 lockup = &rdev->config.r600.lockup;
1364
Jerome Glisse225758d2010-03-09 14:45:10 +00001365 srbm_status = RREG32(R_000E50_SRBM_STATUS);
1366 grbm_status = RREG32(R_008010_GRBM_STATUS);
1367 grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
1368 if (!G_008010_GUI_ACTIVE(grbm_status)) {
Alex Deuchere29ff722010-12-21 16:05:38 -05001369 r100_gpu_lockup_update(lockup, &rdev->cp);
Jerome Glisse225758d2010-03-09 14:45:10 +00001370 return false;
1371 }
1372 /* force CP activities */
1373 r = radeon_ring_lock(rdev, 2);
1374 if (!r) {
1375 /* PACKET2 NOP */
1376 radeon_ring_write(rdev, 0x80000000);
1377 radeon_ring_write(rdev, 0x80000000);
1378 radeon_ring_unlock_commit(rdev);
1379 }
1380 rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
Alex Deuchere29ff722010-12-21 16:05:38 -05001381 return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
Jerome Glisse225758d2010-03-09 14:45:10 +00001382}
1383
Jerome Glissea2d07b72010-03-09 14:45:11 +00001384int r600_asic_reset(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001385{
1386 return r600_gpu_soft_reset(rdev);
1387}
1388
1389static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
1390 u32 num_backends,
1391 u32 backend_disable_mask)
1392{
1393 u32 backend_map = 0;
1394 u32 enabled_backends_mask;
1395 u32 enabled_backends_count;
1396 u32 cur_pipe;
1397 u32 swizzle_pipe[R6XX_MAX_PIPES];
1398 u32 cur_backend;
1399 u32 i;
1400
1401 if (num_tile_pipes > R6XX_MAX_PIPES)
1402 num_tile_pipes = R6XX_MAX_PIPES;
1403 if (num_tile_pipes < 1)
1404 num_tile_pipes = 1;
1405 if (num_backends > R6XX_MAX_BACKENDS)
1406 num_backends = R6XX_MAX_BACKENDS;
1407 if (num_backends < 1)
1408 num_backends = 1;
1409
1410 enabled_backends_mask = 0;
1411 enabled_backends_count = 0;
1412 for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
1413 if (((backend_disable_mask >> i) & 1) == 0) {
1414 enabled_backends_mask |= (1 << i);
1415 ++enabled_backends_count;
1416 }
1417 if (enabled_backends_count == num_backends)
1418 break;
1419 }
1420
1421 if (enabled_backends_count == 0) {
1422 enabled_backends_mask = 1;
1423 enabled_backends_count = 1;
1424 }
1425
1426 if (enabled_backends_count != num_backends)
1427 num_backends = enabled_backends_count;
1428
1429 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
1430 switch (num_tile_pipes) {
1431 case 1:
1432 swizzle_pipe[0] = 0;
1433 break;
1434 case 2:
1435 swizzle_pipe[0] = 0;
1436 swizzle_pipe[1] = 1;
1437 break;
1438 case 3:
1439 swizzle_pipe[0] = 0;
1440 swizzle_pipe[1] = 1;
1441 swizzle_pipe[2] = 2;
1442 break;
1443 case 4:
1444 swizzle_pipe[0] = 0;
1445 swizzle_pipe[1] = 1;
1446 swizzle_pipe[2] = 2;
1447 swizzle_pipe[3] = 3;
1448 break;
1449 case 5:
1450 swizzle_pipe[0] = 0;
1451 swizzle_pipe[1] = 1;
1452 swizzle_pipe[2] = 2;
1453 swizzle_pipe[3] = 3;
1454 swizzle_pipe[4] = 4;
1455 break;
1456 case 6:
1457 swizzle_pipe[0] = 0;
1458 swizzle_pipe[1] = 2;
1459 swizzle_pipe[2] = 4;
1460 swizzle_pipe[3] = 5;
1461 swizzle_pipe[4] = 1;
1462 swizzle_pipe[5] = 3;
1463 break;
1464 case 7:
1465 swizzle_pipe[0] = 0;
1466 swizzle_pipe[1] = 2;
1467 swizzle_pipe[2] = 4;
1468 swizzle_pipe[3] = 6;
1469 swizzle_pipe[4] = 1;
1470 swizzle_pipe[5] = 3;
1471 swizzle_pipe[6] = 5;
1472 break;
1473 case 8:
1474 swizzle_pipe[0] = 0;
1475 swizzle_pipe[1] = 2;
1476 swizzle_pipe[2] = 4;
1477 swizzle_pipe[3] = 6;
1478 swizzle_pipe[4] = 1;
1479 swizzle_pipe[5] = 3;
1480 swizzle_pipe[6] = 5;
1481 swizzle_pipe[7] = 7;
1482 break;
1483 }
1484
1485 cur_backend = 0;
1486 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
1487 while (((1 << cur_backend) & enabled_backends_mask) == 0)
1488 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
1489
1490 backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
1491
1492 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
1493 }
1494
1495 return backend_map;
1496}
1497
1498int r600_count_pipe_bits(uint32_t val)
1499{
1500 int i, ret = 0;
1501
1502 for (i = 0; i < 32; i++) {
1503 ret += val & 1;
1504 val >>= 1;
1505 }
1506 return ret;
1507}
1508
1509void r600_gpu_init(struct radeon_device *rdev)
1510{
1511 u32 tiling_config;
1512 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001513 u32 backend_map;
1514 u32 cc_rb_backend_disable;
1515 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001516 u32 tmp;
1517 int i, j;
1518 u32 sq_config;
1519 u32 sq_gpr_resource_mgmt_1 = 0;
1520 u32 sq_gpr_resource_mgmt_2 = 0;
1521 u32 sq_thread_resource_mgmt = 0;
1522 u32 sq_stack_resource_mgmt_1 = 0;
1523 u32 sq_stack_resource_mgmt_2 = 0;
1524
1525 /* FIXME: implement */
1526 switch (rdev->family) {
1527 case CHIP_R600:
1528 rdev->config.r600.max_pipes = 4;
1529 rdev->config.r600.max_tile_pipes = 8;
1530 rdev->config.r600.max_simds = 4;
1531 rdev->config.r600.max_backends = 4;
1532 rdev->config.r600.max_gprs = 256;
1533 rdev->config.r600.max_threads = 192;
1534 rdev->config.r600.max_stack_entries = 256;
1535 rdev->config.r600.max_hw_contexts = 8;
1536 rdev->config.r600.max_gs_threads = 16;
1537 rdev->config.r600.sx_max_export_size = 128;
1538 rdev->config.r600.sx_max_export_pos_size = 16;
1539 rdev->config.r600.sx_max_export_smx_size = 128;
1540 rdev->config.r600.sq_num_cf_insts = 2;
1541 break;
1542 case CHIP_RV630:
1543 case CHIP_RV635:
1544 rdev->config.r600.max_pipes = 2;
1545 rdev->config.r600.max_tile_pipes = 2;
1546 rdev->config.r600.max_simds = 3;
1547 rdev->config.r600.max_backends = 1;
1548 rdev->config.r600.max_gprs = 128;
1549 rdev->config.r600.max_threads = 192;
1550 rdev->config.r600.max_stack_entries = 128;
1551 rdev->config.r600.max_hw_contexts = 8;
1552 rdev->config.r600.max_gs_threads = 4;
1553 rdev->config.r600.sx_max_export_size = 128;
1554 rdev->config.r600.sx_max_export_pos_size = 16;
1555 rdev->config.r600.sx_max_export_smx_size = 128;
1556 rdev->config.r600.sq_num_cf_insts = 2;
1557 break;
1558 case CHIP_RV610:
1559 case CHIP_RV620:
1560 case CHIP_RS780:
1561 case CHIP_RS880:
1562 rdev->config.r600.max_pipes = 1;
1563 rdev->config.r600.max_tile_pipes = 1;
1564 rdev->config.r600.max_simds = 2;
1565 rdev->config.r600.max_backends = 1;
1566 rdev->config.r600.max_gprs = 128;
1567 rdev->config.r600.max_threads = 192;
1568 rdev->config.r600.max_stack_entries = 128;
1569 rdev->config.r600.max_hw_contexts = 4;
1570 rdev->config.r600.max_gs_threads = 4;
1571 rdev->config.r600.sx_max_export_size = 128;
1572 rdev->config.r600.sx_max_export_pos_size = 16;
1573 rdev->config.r600.sx_max_export_smx_size = 128;
1574 rdev->config.r600.sq_num_cf_insts = 1;
1575 break;
1576 case CHIP_RV670:
1577 rdev->config.r600.max_pipes = 4;
1578 rdev->config.r600.max_tile_pipes = 4;
1579 rdev->config.r600.max_simds = 4;
1580 rdev->config.r600.max_backends = 4;
1581 rdev->config.r600.max_gprs = 192;
1582 rdev->config.r600.max_threads = 192;
1583 rdev->config.r600.max_stack_entries = 256;
1584 rdev->config.r600.max_hw_contexts = 8;
1585 rdev->config.r600.max_gs_threads = 16;
1586 rdev->config.r600.sx_max_export_size = 128;
1587 rdev->config.r600.sx_max_export_pos_size = 16;
1588 rdev->config.r600.sx_max_export_smx_size = 128;
1589 rdev->config.r600.sq_num_cf_insts = 2;
1590 break;
1591 default:
1592 break;
1593 }
1594
1595 /* Initialize HDP */
1596 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1597 WREG32((0x2c14 + j), 0x00000000);
1598 WREG32((0x2c18 + j), 0x00000000);
1599 WREG32((0x2c1c + j), 0x00000000);
1600 WREG32((0x2c20 + j), 0x00000000);
1601 WREG32((0x2c24 + j), 0x00000000);
1602 }
1603
1604 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1605
1606 /* Setup tiling */
1607 tiling_config = 0;
1608 ramcfg = RREG32(RAMCFG);
1609 switch (rdev->config.r600.max_tile_pipes) {
1610 case 1:
1611 tiling_config |= PIPE_TILING(0);
1612 break;
1613 case 2:
1614 tiling_config |= PIPE_TILING(1);
1615 break;
1616 case 4:
1617 tiling_config |= PIPE_TILING(2);
1618 break;
1619 case 8:
1620 tiling_config |= PIPE_TILING(3);
1621 break;
1622 default:
1623 break;
1624 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001625 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001626 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001627 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001628 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
1629 if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
1630 rdev->config.r600.tiling_group_size = 512;
1631 else
1632 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001633 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1634 if (tmp > 3) {
1635 tiling_config |= ROW_TILING(3);
1636 tiling_config |= SAMPLE_SPLIT(3);
1637 } else {
1638 tiling_config |= ROW_TILING(tmp);
1639 tiling_config |= SAMPLE_SPLIT(tmp);
1640 }
1641 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001642
1643 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
1644 cc_rb_backend_disable |=
1645 BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
1646
1647 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
1648 cc_gc_shader_pipe_config |=
1649 INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
1650 cc_gc_shader_pipe_config |=
1651 INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
1652
1653 backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
1654 (R6XX_MAX_BACKENDS -
1655 r600_count_pipe_bits((cc_rb_backend_disable &
1656 R6XX_MAX_BACKENDS_MASK) >> 16)),
1657 (cc_rb_backend_disable >> 16));
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001658 rdev->config.r600.tile_config = tiling_config;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001659 tiling_config |= BACKEND_MAP(backend_map);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001660 WREG32(GB_TILING_CONFIG, tiling_config);
1661 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1662 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
1663
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001664 /* Setup pipes */
Alex Deucherd03f5d52010-02-19 16:22:31 -05001665 WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
1666 WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Alex Deucherf867c60d2010-03-05 14:50:37 -05001667 WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001668
Alex Deucherd03f5d52010-02-19 16:22:31 -05001669 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001670 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1671 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1672
1673 /* Setup some CP states */
1674 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1675 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1676
1677 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1678 SYNC_WALKER | SYNC_ALIGNER));
1679 /* Setup various GPU states */
1680 if (rdev->family == CHIP_RV670)
1681 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1682
1683 tmp = RREG32(SX_DEBUG_1);
1684 tmp |= SMX_EVENT_RELEASE;
1685 if ((rdev->family > CHIP_R600))
1686 tmp |= ENABLE_NEW_SMX_ADDRESS;
1687 WREG32(SX_DEBUG_1, tmp);
1688
1689 if (((rdev->family) == CHIP_R600) ||
1690 ((rdev->family) == CHIP_RV630) ||
1691 ((rdev->family) == CHIP_RV610) ||
1692 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001693 ((rdev->family) == CHIP_RS780) ||
1694 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001695 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1696 } else {
1697 WREG32(DB_DEBUG, 0);
1698 }
1699 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1700 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1701
1702 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1703 WREG32(VGT_NUM_INSTANCES, 0);
1704
1705 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1706 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1707
1708 tmp = RREG32(SQ_MS_FIFO_SIZES);
1709 if (((rdev->family) == CHIP_RV610) ||
1710 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001711 ((rdev->family) == CHIP_RS780) ||
1712 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001713 tmp = (CACHE_FIFO_SIZE(0xa) |
1714 FETCH_FIFO_HIWATER(0xa) |
1715 DONE_FIFO_HIWATER(0xe0) |
1716 ALU_UPDATE_FIFO_HIWATER(0x8));
1717 } else if (((rdev->family) == CHIP_R600) ||
1718 ((rdev->family) == CHIP_RV630)) {
1719 tmp &= ~DONE_FIFO_HIWATER(0xff);
1720 tmp |= DONE_FIFO_HIWATER(0x4);
1721 }
1722 WREG32(SQ_MS_FIFO_SIZES, tmp);
1723
1724 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1725 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1726 */
1727 sq_config = RREG32(SQ_CONFIG);
1728 sq_config &= ~(PS_PRIO(3) |
1729 VS_PRIO(3) |
1730 GS_PRIO(3) |
1731 ES_PRIO(3));
1732 sq_config |= (DX9_CONSTS |
1733 VC_ENABLE |
1734 PS_PRIO(0) |
1735 VS_PRIO(1) |
1736 GS_PRIO(2) |
1737 ES_PRIO(3));
1738
1739 if ((rdev->family) == CHIP_R600) {
1740 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1741 NUM_VS_GPRS(124) |
1742 NUM_CLAUSE_TEMP_GPRS(4));
1743 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1744 NUM_ES_GPRS(0));
1745 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1746 NUM_VS_THREADS(48) |
1747 NUM_GS_THREADS(4) |
1748 NUM_ES_THREADS(4));
1749 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1750 NUM_VS_STACK_ENTRIES(128));
1751 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1752 NUM_ES_STACK_ENTRIES(0));
1753 } else if (((rdev->family) == CHIP_RV610) ||
1754 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001755 ((rdev->family) == CHIP_RS780) ||
1756 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001757 /* no vertex cache */
1758 sq_config &= ~VC_ENABLE;
1759
1760 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1761 NUM_VS_GPRS(44) |
1762 NUM_CLAUSE_TEMP_GPRS(2));
1763 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1764 NUM_ES_GPRS(17));
1765 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1766 NUM_VS_THREADS(78) |
1767 NUM_GS_THREADS(4) |
1768 NUM_ES_THREADS(31));
1769 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1770 NUM_VS_STACK_ENTRIES(40));
1771 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1772 NUM_ES_STACK_ENTRIES(16));
1773 } else if (((rdev->family) == CHIP_RV630) ||
1774 ((rdev->family) == CHIP_RV635)) {
1775 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1776 NUM_VS_GPRS(44) |
1777 NUM_CLAUSE_TEMP_GPRS(2));
1778 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1779 NUM_ES_GPRS(18));
1780 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1781 NUM_VS_THREADS(78) |
1782 NUM_GS_THREADS(4) |
1783 NUM_ES_THREADS(31));
1784 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1785 NUM_VS_STACK_ENTRIES(40));
1786 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1787 NUM_ES_STACK_ENTRIES(16));
1788 } else if ((rdev->family) == CHIP_RV670) {
1789 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1790 NUM_VS_GPRS(44) |
1791 NUM_CLAUSE_TEMP_GPRS(2));
1792 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1793 NUM_ES_GPRS(17));
1794 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1795 NUM_VS_THREADS(78) |
1796 NUM_GS_THREADS(4) |
1797 NUM_ES_THREADS(31));
1798 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1799 NUM_VS_STACK_ENTRIES(64));
1800 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1801 NUM_ES_STACK_ENTRIES(64));
1802 }
1803
1804 WREG32(SQ_CONFIG, sq_config);
1805 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1806 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1807 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1808 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1809 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1810
1811 if (((rdev->family) == CHIP_RV610) ||
1812 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001813 ((rdev->family) == CHIP_RS780) ||
1814 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001815 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1816 } else {
1817 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1818 }
1819
1820 /* More default values. 2D/3D driver should adjust as needed */
1821 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1822 S1_X(0x4) | S1_Y(0xc)));
1823 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1824 S1_X(0x2) | S1_Y(0x2) |
1825 S2_X(0xa) | S2_Y(0x6) |
1826 S3_X(0x6) | S3_Y(0xa)));
1827 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1828 S1_X(0x4) | S1_Y(0xc) |
1829 S2_X(0x1) | S2_Y(0x6) |
1830 S3_X(0xa) | S3_Y(0xe)));
1831 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1832 S5_X(0x0) | S5_Y(0x0) |
1833 S6_X(0xb) | S6_Y(0x4) |
1834 S7_X(0x7) | S7_Y(0x8)));
1835
1836 WREG32(VGT_STRMOUT_EN, 0);
1837 tmp = rdev->config.r600.max_pipes * 16;
1838 switch (rdev->family) {
1839 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001840 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001841 case CHIP_RS780:
1842 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001843 tmp += 32;
1844 break;
1845 case CHIP_RV670:
1846 tmp += 128;
1847 break;
1848 default:
1849 break;
1850 }
1851 if (tmp > 256) {
1852 tmp = 256;
1853 }
1854 WREG32(VGT_ES_PER_GS, 128);
1855 WREG32(VGT_GS_PER_ES, tmp);
1856 WREG32(VGT_GS_PER_VS, 2);
1857 WREG32(VGT_GS_VERTEX_REUSE, 16);
1858
1859 /* more default values. 2D/3D driver should adjust as needed */
1860 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1861 WREG32(VGT_STRMOUT_EN, 0);
1862 WREG32(SX_MISC, 0);
1863 WREG32(PA_SC_MODE_CNTL, 0);
1864 WREG32(PA_SC_AA_CONFIG, 0);
1865 WREG32(PA_SC_LINE_STIPPLE, 0);
1866 WREG32(SPI_INPUT_Z, 0);
1867 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1868 WREG32(CB_COLOR7_FRAG, 0);
1869
1870 /* Clear render buffer base addresses */
1871 WREG32(CB_COLOR0_BASE, 0);
1872 WREG32(CB_COLOR1_BASE, 0);
1873 WREG32(CB_COLOR2_BASE, 0);
1874 WREG32(CB_COLOR3_BASE, 0);
1875 WREG32(CB_COLOR4_BASE, 0);
1876 WREG32(CB_COLOR5_BASE, 0);
1877 WREG32(CB_COLOR6_BASE, 0);
1878 WREG32(CB_COLOR7_BASE, 0);
1879 WREG32(CB_COLOR7_FRAG, 0);
1880
1881 switch (rdev->family) {
1882 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001883 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001884 case CHIP_RS780:
1885 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001886 tmp = TC_L2_SIZE(8);
1887 break;
1888 case CHIP_RV630:
1889 case CHIP_RV635:
1890 tmp = TC_L2_SIZE(4);
1891 break;
1892 case CHIP_R600:
1893 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
1894 break;
1895 default:
1896 tmp = TC_L2_SIZE(0);
1897 break;
1898 }
1899 WREG32(TC_CNTL, tmp);
1900
1901 tmp = RREG32(HDP_HOST_PATH_CNTL);
1902 WREG32(HDP_HOST_PATH_CNTL, tmp);
1903
1904 tmp = RREG32(ARB_POP);
1905 tmp |= ENABLE_TC128;
1906 WREG32(ARB_POP, tmp);
1907
1908 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1909 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1910 NUM_CLIP_SEQ(3)));
1911 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
1912}
1913
1914
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001915/*
1916 * Indirect registers accessor
1917 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001918u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001919{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001920 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001921
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001922 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1923 (void)RREG32(PCIE_PORT_INDEX);
1924 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001925 return r;
1926}
1927
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001928void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001929{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001930 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1931 (void)RREG32(PCIE_PORT_INDEX);
1932 WREG32(PCIE_PORT_DATA, (v));
1933 (void)RREG32(PCIE_PORT_DATA);
1934}
1935
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001936/*
1937 * CP & Ring
1938 */
1939void r600_cp_stop(struct radeon_device *rdev)
1940{
Jerome Glissec919b372010-08-10 17:41:31 -04001941 rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001942 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04001943 WREG32(SCRATCH_UMSK, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001944}
1945
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001946int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001947{
1948 struct platform_device *pdev;
1949 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001950 const char *rlc_chip_name;
1951 size_t pfp_req_size, me_req_size, rlc_req_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001952 char fw_name[30];
1953 int err;
1954
1955 DRM_DEBUG("\n");
1956
1957 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
1958 err = IS_ERR(pdev);
1959 if (err) {
1960 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
1961 return -EINVAL;
1962 }
1963
1964 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001965 case CHIP_R600:
1966 chip_name = "R600";
1967 rlc_chip_name = "R600";
1968 break;
1969 case CHIP_RV610:
1970 chip_name = "RV610";
1971 rlc_chip_name = "R600";
1972 break;
1973 case CHIP_RV630:
1974 chip_name = "RV630";
1975 rlc_chip_name = "R600";
1976 break;
1977 case CHIP_RV620:
1978 chip_name = "RV620";
1979 rlc_chip_name = "R600";
1980 break;
1981 case CHIP_RV635:
1982 chip_name = "RV635";
1983 rlc_chip_name = "R600";
1984 break;
1985 case CHIP_RV670:
1986 chip_name = "RV670";
1987 rlc_chip_name = "R600";
1988 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001989 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001990 case CHIP_RS880:
1991 chip_name = "RS780";
1992 rlc_chip_name = "R600";
1993 break;
1994 case CHIP_RV770:
1995 chip_name = "RV770";
1996 rlc_chip_name = "R700";
1997 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001998 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001999 case CHIP_RV740:
2000 chip_name = "RV730";
2001 rlc_chip_name = "R700";
2002 break;
2003 case CHIP_RV710:
2004 chip_name = "RV710";
2005 rlc_chip_name = "R700";
2006 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04002007 case CHIP_CEDAR:
2008 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04002009 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04002010 break;
2011 case CHIP_REDWOOD:
2012 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04002013 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04002014 break;
2015 case CHIP_JUNIPER:
2016 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04002017 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04002018 break;
2019 case CHIP_CYPRESS:
2020 case CHIP_HEMLOCK:
2021 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002022 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04002023 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05002024 case CHIP_PALM:
2025 chip_name = "PALM";
2026 rlc_chip_name = "SUMO";
2027 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002028 default: BUG();
2029 }
2030
Alex Deucherfe251e22010-03-24 13:36:43 -04002031 if (rdev->family >= CHIP_CEDAR) {
2032 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2033 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002034 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002035 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002036 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2037 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002038 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002039 } else {
2040 pfp_req_size = PFP_UCODE_SIZE * 4;
2041 me_req_size = PM4_UCODE_SIZE * 12;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002042 rlc_req_size = RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002043 }
2044
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002045 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002046
2047 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
2048 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
2049 if (err)
2050 goto out;
2051 if (rdev->pfp_fw->size != pfp_req_size) {
2052 printk(KERN_ERR
2053 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2054 rdev->pfp_fw->size, fw_name);
2055 err = -EINVAL;
2056 goto out;
2057 }
2058
2059 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
2060 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
2061 if (err)
2062 goto out;
2063 if (rdev->me_fw->size != me_req_size) {
2064 printk(KERN_ERR
2065 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2066 rdev->me_fw->size, fw_name);
2067 err = -EINVAL;
2068 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002069
2070 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2071 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
2072 if (err)
2073 goto out;
2074 if (rdev->rlc_fw->size != rlc_req_size) {
2075 printk(KERN_ERR
2076 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2077 rdev->rlc_fw->size, fw_name);
2078 err = -EINVAL;
2079 }
2080
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002081out:
2082 platform_device_unregister(pdev);
2083
2084 if (err) {
2085 if (err != -EINVAL)
2086 printk(KERN_ERR
2087 "r600_cp: Failed to load firmware \"%s\"\n",
2088 fw_name);
2089 release_firmware(rdev->pfp_fw);
2090 rdev->pfp_fw = NULL;
2091 release_firmware(rdev->me_fw);
2092 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002093 release_firmware(rdev->rlc_fw);
2094 rdev->rlc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002095 }
2096 return err;
2097}
2098
2099static int r600_cp_load_microcode(struct radeon_device *rdev)
2100{
2101 const __be32 *fw_data;
2102 int i;
2103
2104 if (!rdev->me_fw || !rdev->pfp_fw)
2105 return -EINVAL;
2106
2107 r600_cp_stop(rdev);
2108
2109 WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
2110
2111 /* Reset cp */
2112 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2113 RREG32(GRBM_SOFT_RESET);
2114 mdelay(15);
2115 WREG32(GRBM_SOFT_RESET, 0);
2116
2117 WREG32(CP_ME_RAM_WADDR, 0);
2118
2119 fw_data = (const __be32 *)rdev->me_fw->data;
2120 WREG32(CP_ME_RAM_WADDR, 0);
2121 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
2122 WREG32(CP_ME_RAM_DATA,
2123 be32_to_cpup(fw_data++));
2124
2125 fw_data = (const __be32 *)rdev->pfp_fw->data;
2126 WREG32(CP_PFP_UCODE_ADDR, 0);
2127 for (i = 0; i < PFP_UCODE_SIZE; i++)
2128 WREG32(CP_PFP_UCODE_DATA,
2129 be32_to_cpup(fw_data++));
2130
2131 WREG32(CP_PFP_UCODE_ADDR, 0);
2132 WREG32(CP_ME_RAM_WADDR, 0);
2133 WREG32(CP_ME_RAM_RADDR, 0);
2134 return 0;
2135}
2136
2137int r600_cp_start(struct radeon_device *rdev)
2138{
2139 int r;
2140 uint32_t cp_me;
2141
2142 r = radeon_ring_lock(rdev, 7);
2143 if (r) {
2144 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2145 return r;
2146 }
2147 radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
2148 radeon_ring_write(rdev, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002149 if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002150 radeon_ring_write(rdev, 0x0);
2151 radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002152 } else {
2153 radeon_ring_write(rdev, 0x3);
2154 radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002155 }
2156 radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2157 radeon_ring_write(rdev, 0);
2158 radeon_ring_write(rdev, 0);
2159 radeon_ring_unlock_commit(rdev);
2160
2161 cp_me = 0xff;
2162 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2163 return 0;
2164}
2165
2166int r600_cp_resume(struct radeon_device *rdev)
2167{
2168 u32 tmp;
2169 u32 rb_bufsz;
2170 int r;
2171
2172 /* Reset cp */
2173 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2174 RREG32(GRBM_SOFT_RESET);
2175 mdelay(15);
2176 WREG32(GRBM_SOFT_RESET, 0);
2177
2178 /* Set ring buffer size */
2179 rb_bufsz = drm_order(rdev->cp.ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04002180 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002181#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002182 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002183#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002184 WREG32(CP_RB_CNTL, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002185 WREG32(CP_SEM_WAIT_TIMER, 0x4);
2186
2187 /* Set the write pointer delay */
2188 WREG32(CP_RB_WPTR_DELAY, 0);
2189
2190 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002191 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2192 WREG32(CP_RB_RPTR_WR, 0);
2193 WREG32(CP_RB_WPTR, 0);
Alex Deucher724c80e2010-08-27 18:25:25 -04002194
2195 /* set the wb address whether it's enabled or not */
2196 WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
2197 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2198 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2199
2200 if (rdev->wb.enabled)
2201 WREG32(SCRATCH_UMSK, 0xff);
2202 else {
2203 tmp |= RB_NO_UPDATE;
2204 WREG32(SCRATCH_UMSK, 0);
2205 }
2206
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002207 mdelay(1);
2208 WREG32(CP_RB_CNTL, tmp);
2209
2210 WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
2211 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2212
2213 rdev->cp.rptr = RREG32(CP_RB_RPTR);
2214 rdev->cp.wptr = RREG32(CP_RB_WPTR);
2215
2216 r600_cp_start(rdev);
2217 rdev->cp.ready = true;
2218 r = radeon_ring_test(rdev);
2219 if (r) {
2220 rdev->cp.ready = false;
2221 return r;
2222 }
2223 return 0;
2224}
2225
2226void r600_cp_commit(struct radeon_device *rdev)
2227{
2228 WREG32(CP_RB_WPTR, rdev->cp.wptr);
2229 (void)RREG32(CP_RB_WPTR);
2230}
2231
2232void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
2233{
2234 u32 rb_bufsz;
2235
2236 /* Align ring size */
2237 rb_bufsz = drm_order(ring_size / 8);
2238 ring_size = (1 << (rb_bufsz + 1)) * 4;
2239 rdev->cp.ring_size = ring_size;
2240 rdev->cp.align_mask = 16 - 1;
2241}
2242
Jerome Glisse655efd32010-02-02 11:51:45 +01002243void r600_cp_fini(struct radeon_device *rdev)
2244{
2245 r600_cp_stop(rdev);
2246 radeon_ring_fini(rdev);
2247}
2248
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002249
2250/*
2251 * GPU scratch registers helpers function.
2252 */
2253void r600_scratch_init(struct radeon_device *rdev)
2254{
2255 int i;
2256
2257 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002258 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002259 for (i = 0; i < rdev->scratch.num_reg; i++) {
2260 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002261 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002262 }
2263}
2264
2265int r600_ring_test(struct radeon_device *rdev)
2266{
2267 uint32_t scratch;
2268 uint32_t tmp = 0;
2269 unsigned i;
2270 int r;
2271
2272 r = radeon_scratch_get(rdev, &scratch);
2273 if (r) {
2274 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2275 return r;
2276 }
2277 WREG32(scratch, 0xCAFEDEAD);
2278 r = radeon_ring_lock(rdev, 3);
2279 if (r) {
2280 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2281 radeon_scratch_free(rdev, scratch);
2282 return r;
2283 }
2284 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2285 radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2286 radeon_ring_write(rdev, 0xDEADBEEF);
2287 radeon_ring_unlock_commit(rdev);
2288 for (i = 0; i < rdev->usec_timeout; i++) {
2289 tmp = RREG32(scratch);
2290 if (tmp == 0xDEADBEEF)
2291 break;
2292 DRM_UDELAY(1);
2293 }
2294 if (i < rdev->usec_timeout) {
2295 DRM_INFO("ring test succeeded in %d usecs\n", i);
2296 } else {
2297 DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
2298 scratch, tmp);
2299 r = -EINVAL;
2300 }
2301 radeon_scratch_free(rdev, scratch);
2302 return r;
2303}
2304
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002305void r600_fence_ring_emit(struct radeon_device *rdev,
2306 struct radeon_fence *fence)
2307{
Alex Deucherd0f8a852010-09-04 05:04:34 -04002308 if (rdev->wb.use_event) {
2309 u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
2310 (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
2311 /* EVENT_WRITE_EOP - flush caches, send int */
2312 radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2313 radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2314 radeon_ring_write(rdev, addr & 0xffffffff);
2315 radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2316 radeon_ring_write(rdev, fence->seq);
2317 radeon_ring_write(rdev, 0);
2318 } else {
2319 radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
2320 radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
2321 /* wait for 3D idle clean */
2322 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2323 radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2324 radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
2325 /* Emit fence sequence & fire IRQ */
2326 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2327 radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2328 radeon_ring_write(rdev, fence->seq);
2329 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
2330 radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
2331 radeon_ring_write(rdev, RB_INT_STAT);
2332 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002333}
2334
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002335int r600_copy_blit(struct radeon_device *rdev,
2336 uint64_t src_offset, uint64_t dst_offset,
2337 unsigned num_pages, struct radeon_fence *fence)
2338{
Jerome Glisseff82f052010-01-22 15:19:00 +01002339 int r;
2340
2341 mutex_lock(&rdev->r600_blit.mutex);
2342 rdev->r600_blit.vb_ib = NULL;
2343 r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
2344 if (r) {
2345 if (rdev->r600_blit.vb_ib)
2346 radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
2347 mutex_unlock(&rdev->r600_blit.mutex);
2348 return r;
2349 }
Matt Turnera77f1712009-10-14 00:34:41 -04002350 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002351 r600_blit_done_copy(rdev, fence);
Jerome Glisseff82f052010-01-22 15:19:00 +01002352 mutex_unlock(&rdev->r600_blit.mutex);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002353 return 0;
2354}
2355
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002356int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2357 uint32_t tiling_flags, uint32_t pitch,
2358 uint32_t offset, uint32_t obj_size)
2359{
2360 /* FIXME: implement */
2361 return 0;
2362}
2363
2364void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2365{
2366 /* FIXME: implement */
2367}
2368
Dave Airliefc30b8e2009-09-18 15:19:37 +10002369int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002370{
2371 int r;
2372
Alex Deucher9e46a482011-01-06 18:49:35 -05002373 /* enable pcie gen2 link */
2374 r600_pcie_gen2_enable(rdev);
2375
Alex Deucher779720a2009-12-09 19:31:44 -05002376 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2377 r = r600_init_microcode(rdev);
2378 if (r) {
2379 DRM_ERROR("Failed to load firmware!\n");
2380 return r;
2381 }
2382 }
2383
Jerome Glissea3c19452009-10-01 18:02:13 +02002384 r600_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02002385 if (rdev->flags & RADEON_IS_AGP) {
2386 r600_agp_enable(rdev);
2387 } else {
2388 r = r600_pcie_gart_enable(rdev);
2389 if (r)
2390 return r;
2391 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002392 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01002393 r = r600_blit_init(rdev);
2394 if (r) {
2395 r600_blit_fini(rdev);
2396 rdev->asic->copy = NULL;
2397 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
2398 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04002399
Alex Deucher724c80e2010-08-27 18:25:25 -04002400 /* allocate wb buffer */
2401 r = radeon_wb_init(rdev);
2402 if (r)
2403 return r;
2404
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002405 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002406 r = r600_irq_init(rdev);
2407 if (r) {
2408 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2409 radeon_irq_kms_fini(rdev);
2410 return r;
2411 }
2412 r600_irq_set(rdev);
2413
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002414 r = radeon_ring_init(rdev, rdev->cp.ring_size);
2415 if (r)
2416 return r;
2417 r = r600_cp_load_microcode(rdev);
2418 if (r)
2419 return r;
2420 r = r600_cp_resume(rdev);
2421 if (r)
2422 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04002423
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002424 return 0;
2425}
2426
Dave Airlie28d52042009-09-21 14:33:58 +10002427void r600_vga_set_state(struct radeon_device *rdev, bool state)
2428{
2429 uint32_t temp;
2430
2431 temp = RREG32(CONFIG_CNTL);
2432 if (state == false) {
2433 temp &= ~(1<<0);
2434 temp |= (1<<1);
2435 } else {
2436 temp &= ~(1<<1);
2437 }
2438 WREG32(CONFIG_CNTL, temp);
2439}
2440
Dave Airliefc30b8e2009-09-18 15:19:37 +10002441int r600_resume(struct radeon_device *rdev)
2442{
2443 int r;
2444
Jerome Glisse1a029b72009-10-06 19:04:30 +02002445 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2446 * posting will perform necessary task to bring back GPU into good
2447 * shape.
2448 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002449 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002450 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002451
2452 r = r600_startup(rdev);
2453 if (r) {
2454 DRM_ERROR("r600 startup failed on resume\n");
2455 return r;
2456 }
2457
Jerome Glisse62a8ea32009-10-01 18:02:11 +02002458 r = r600_ib_test(rdev);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002459 if (r) {
2460 DRM_ERROR("radeon: failled testing IB (%d).\n", r);
2461 return r;
2462 }
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002463
2464 r = r600_audio_init(rdev);
2465 if (r) {
2466 DRM_ERROR("radeon: audio resume failed\n");
2467 return r;
2468 }
2469
Dave Airliefc30b8e2009-09-18 15:19:37 +10002470 return r;
2471}
2472
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002473int r600_suspend(struct radeon_device *rdev)
2474{
Jerome Glisse4c788672009-11-20 14:29:23 +01002475 int r;
2476
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002477 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002478 /* FIXME: we should wait for ring to be empty */
2479 r600_cp_stop(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +10002480 rdev->cp.ready = false;
Jerome Glisse0c452492010-01-15 14:44:37 +01002481 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002482 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002483 r600_pcie_gart_disable(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +10002484 /* unpin shaders bo */
Jerome Glisse30d2d9a2010-01-13 10:29:27 +01002485 if (rdev->r600_blit.shader_obj) {
2486 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
2487 if (!r) {
2488 radeon_bo_unpin(rdev->r600_blit.shader_obj);
2489 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
2490 }
2491 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002492 return 0;
2493}
2494
2495/* Plan is to move initialization in that function and use
2496 * helper function so that radeon_device_init pretty much
2497 * do nothing more than calling asic specific function. This
2498 * should also allow to remove a bunch of callback function
2499 * like vram_info.
2500 */
2501int r600_init(struct radeon_device *rdev)
2502{
2503 int r;
2504
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002505 r = radeon_dummy_page_init(rdev);
2506 if (r)
2507 return r;
2508 if (r600_debugfs_mc_info_init(rdev)) {
2509 DRM_ERROR("Failed to register debugfs file for mc !\n");
2510 }
2511 /* This don't do much */
2512 r = radeon_gem_init(rdev);
2513 if (r)
2514 return r;
2515 /* Read BIOS */
2516 if (!radeon_get_bios(rdev)) {
2517 if (ASIC_IS_AVIVO(rdev))
2518 return -EINVAL;
2519 }
2520 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002521 if (!rdev->is_atom_bios) {
2522 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002523 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02002524 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002525 r = radeon_atombios_init(rdev);
2526 if (r)
2527 return r;
2528 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05002529 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10002530 if (!rdev->bios) {
2531 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2532 return -EINVAL;
2533 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002534 DRM_INFO("GPU not posted. posting now...\n");
2535 atom_asic_init(rdev->mode_info.atom_context);
2536 }
2537 /* Initialize scratch registers */
2538 r600_scratch_init(rdev);
2539 /* Initialize surface registers */
2540 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01002541 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02002542 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002543 /* Fence driver */
2544 r = radeon_fence_driver_init(rdev);
2545 if (r)
2546 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002547 if (rdev->flags & RADEON_IS_AGP) {
2548 r = radeon_agp_init(rdev);
2549 if (r)
2550 radeon_agp_disable(rdev);
2551 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002552 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02002553 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002554 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002555 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01002556 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002557 if (r)
2558 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002559
2560 r = radeon_irq_kms_init(rdev);
2561 if (r)
2562 return r;
2563
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002564 rdev->cp.ring_obj = NULL;
2565 r600_ring_init(rdev, 1024 * 1024);
2566
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002567 rdev->ih.ring_obj = NULL;
2568 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002569
Jerome Glisse4aac0472009-09-14 18:29:49 +02002570 r = r600_pcie_gart_init(rdev);
2571 if (r)
2572 return r;
2573
Alex Deucher779720a2009-12-09 19:31:44 -05002574 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002575 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002576 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01002577 dev_err(rdev->dev, "disabling GPU acceleration\n");
2578 r600_cp_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002579 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002580 radeon_wb_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002581 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002582 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02002583 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002584 }
Jerome Glisse733289c2009-09-16 15:24:21 +02002585 if (rdev->accel_working) {
2586 r = radeon_ib_pool_init(rdev);
2587 if (r) {
Jerome Glissedb963802010-01-17 21:21:56 +01002588 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisse733289c2009-09-16 15:24:21 +02002589 rdev->accel_working = false;
Jerome Glissedb963802010-01-17 21:21:56 +01002590 } else {
2591 r = r600_ib_test(rdev);
2592 if (r) {
2593 dev_err(rdev->dev, "IB test failed (%d).\n", r);
2594 rdev->accel_working = false;
2595 }
Jerome Glisse733289c2009-09-16 15:24:21 +02002596 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002597 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002598
2599 r = r600_audio_init(rdev);
2600 if (r)
2601 return r; /* TODO error handling */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002602 return 0;
2603}
2604
2605void r600_fini(struct radeon_device *rdev)
2606{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002607 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002608 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002609 r600_cp_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002610 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002611 radeon_wb_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002612 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002613 r600_pcie_gart_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002614 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002615 radeon_gem_fini(rdev);
2616 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01002617 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02002618 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002619 kfree(rdev->bios);
2620 rdev->bios = NULL;
2621 radeon_dummy_page_fini(rdev);
2622}
2623
2624
2625/*
2626 * CS stuff
2627 */
2628void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2629{
2630 /* FIXME: implement */
2631 radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2632 radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
2633 radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
2634 radeon_ring_write(rdev, ib->length_dw);
2635}
2636
2637int r600_ib_test(struct radeon_device *rdev)
2638{
2639 struct radeon_ib *ib;
2640 uint32_t scratch;
2641 uint32_t tmp = 0;
2642 unsigned i;
2643 int r;
2644
2645 r = radeon_scratch_get(rdev, &scratch);
2646 if (r) {
2647 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
2648 return r;
2649 }
2650 WREG32(scratch, 0xCAFEDEAD);
2651 r = radeon_ib_get(rdev, &ib);
2652 if (r) {
2653 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
2654 return r;
2655 }
2656 ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
2657 ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2658 ib->ptr[2] = 0xDEADBEEF;
2659 ib->ptr[3] = PACKET2(0);
2660 ib->ptr[4] = PACKET2(0);
2661 ib->ptr[5] = PACKET2(0);
2662 ib->ptr[6] = PACKET2(0);
2663 ib->ptr[7] = PACKET2(0);
2664 ib->ptr[8] = PACKET2(0);
2665 ib->ptr[9] = PACKET2(0);
2666 ib->ptr[10] = PACKET2(0);
2667 ib->ptr[11] = PACKET2(0);
2668 ib->ptr[12] = PACKET2(0);
2669 ib->ptr[13] = PACKET2(0);
2670 ib->ptr[14] = PACKET2(0);
2671 ib->ptr[15] = PACKET2(0);
2672 ib->length_dw = 16;
2673 r = radeon_ib_schedule(rdev, ib);
2674 if (r) {
2675 radeon_scratch_free(rdev, scratch);
2676 radeon_ib_free(rdev, &ib);
2677 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
2678 return r;
2679 }
2680 r = radeon_fence_wait(ib->fence, false);
2681 if (r) {
2682 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
2683 return r;
2684 }
2685 for (i = 0; i < rdev->usec_timeout; i++) {
2686 tmp = RREG32(scratch);
2687 if (tmp == 0xDEADBEEF)
2688 break;
2689 DRM_UDELAY(1);
2690 }
2691 if (i < rdev->usec_timeout) {
2692 DRM_INFO("ib test succeeded in %u usecs\n", i);
2693 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01002694 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002695 scratch, tmp);
2696 r = -EINVAL;
2697 }
2698 radeon_scratch_free(rdev, scratch);
2699 radeon_ib_free(rdev, &ib);
2700 return r;
2701}
2702
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002703/*
2704 * Interrupts
2705 *
2706 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
2707 * the same as the CP ring buffer, but in reverse. Rather than the CPU
2708 * writing to the ring and the GPU consuming, the GPU writes to the ring
2709 * and host consumes. As the host irq handler processes interrupts, it
2710 * increments the rptr. When the rptr catches up with the wptr, all the
2711 * current interrupts have been processed.
2712 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002713
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002714void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
2715{
2716 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002717
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002718 /* Align ring size */
2719 rb_bufsz = drm_order(ring_size / 4);
2720 ring_size = (1 << rb_bufsz) * 4;
2721 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01002722 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
2723 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002724}
2725
Jerome Glisse0c452492010-01-15 14:44:37 +01002726static int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002727{
2728 int r;
2729
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002730 /* Allocate ring buffer */
2731 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01002732 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05002733 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01002734 RADEON_GEM_DOMAIN_GTT,
2735 &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002736 if (r) {
2737 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
2738 return r;
2739 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002740 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2741 if (unlikely(r != 0))
2742 return r;
2743 r = radeon_bo_pin(rdev->ih.ring_obj,
2744 RADEON_GEM_DOMAIN_GTT,
2745 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002746 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002747 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002748 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
2749 return r;
2750 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002751 r = radeon_bo_kmap(rdev->ih.ring_obj,
2752 (void **)&rdev->ih.ring);
2753 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002754 if (r) {
2755 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
2756 return r;
2757 }
2758 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002759 return 0;
2760}
2761
2762static void r600_ih_ring_fini(struct radeon_device *rdev)
2763{
Jerome Glisse4c788672009-11-20 14:29:23 +01002764 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002765 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002766 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2767 if (likely(r == 0)) {
2768 radeon_bo_kunmap(rdev->ih.ring_obj);
2769 radeon_bo_unpin(rdev->ih.ring_obj);
2770 radeon_bo_unreserve(rdev->ih.ring_obj);
2771 }
2772 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002773 rdev->ih.ring = NULL;
2774 rdev->ih.ring_obj = NULL;
2775 }
2776}
2777
Alex Deucher45f9a392010-03-24 13:55:51 -04002778void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002779{
2780
Alex Deucher45f9a392010-03-24 13:55:51 -04002781 if ((rdev->family >= CHIP_RV770) &&
2782 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002783 /* r7xx asics need to soft reset RLC before halting */
2784 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
2785 RREG32(SRBM_SOFT_RESET);
2786 udelay(15000);
2787 WREG32(SRBM_SOFT_RESET, 0);
2788 RREG32(SRBM_SOFT_RESET);
2789 }
2790
2791 WREG32(RLC_CNTL, 0);
2792}
2793
2794static void r600_rlc_start(struct radeon_device *rdev)
2795{
2796 WREG32(RLC_CNTL, RLC_ENABLE);
2797}
2798
2799static int r600_rlc_init(struct radeon_device *rdev)
2800{
2801 u32 i;
2802 const __be32 *fw_data;
2803
2804 if (!rdev->rlc_fw)
2805 return -EINVAL;
2806
2807 r600_rlc_stop(rdev);
2808
2809 WREG32(RLC_HB_BASE, 0);
2810 WREG32(RLC_HB_CNTL, 0);
2811 WREG32(RLC_HB_RPTR, 0);
2812 WREG32(RLC_HB_WPTR, 0);
Alex Deucher12727802011-03-02 20:07:32 -05002813 if (rdev->family <= CHIP_CAICOS) {
2814 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
2815 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
2816 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002817 WREG32(RLC_MC_CNTL, 0);
2818 WREG32(RLC_UCODE_CNTL, 0);
2819
2820 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucher12727802011-03-02 20:07:32 -05002821 if (rdev->family >= CHIP_CAYMAN) {
2822 for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
2823 WREG32(RLC_UCODE_ADDR, i);
2824 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2825 }
2826 } else if (rdev->family >= CHIP_CEDAR) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002827 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
2828 WREG32(RLC_UCODE_ADDR, i);
2829 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2830 }
2831 } else if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002832 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
2833 WREG32(RLC_UCODE_ADDR, i);
2834 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2835 }
2836 } else {
2837 for (i = 0; i < RLC_UCODE_SIZE; i++) {
2838 WREG32(RLC_UCODE_ADDR, i);
2839 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2840 }
2841 }
2842 WREG32(RLC_UCODE_ADDR, 0);
2843
2844 r600_rlc_start(rdev);
2845
2846 return 0;
2847}
2848
2849static void r600_enable_interrupts(struct radeon_device *rdev)
2850{
2851 u32 ih_cntl = RREG32(IH_CNTL);
2852 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2853
2854 ih_cntl |= ENABLE_INTR;
2855 ih_rb_cntl |= IH_RB_ENABLE;
2856 WREG32(IH_CNTL, ih_cntl);
2857 WREG32(IH_RB_CNTL, ih_rb_cntl);
2858 rdev->ih.enabled = true;
2859}
2860
Alex Deucher45f9a392010-03-24 13:55:51 -04002861void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002862{
2863 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2864 u32 ih_cntl = RREG32(IH_CNTL);
2865
2866 ih_rb_cntl &= ~IH_RB_ENABLE;
2867 ih_cntl &= ~ENABLE_INTR;
2868 WREG32(IH_RB_CNTL, ih_rb_cntl);
2869 WREG32(IH_CNTL, ih_cntl);
2870 /* set rptr, wptr to 0 */
2871 WREG32(IH_RB_RPTR, 0);
2872 WREG32(IH_RB_WPTR, 0);
2873 rdev->ih.enabled = false;
2874 rdev->ih.wptr = 0;
2875 rdev->ih.rptr = 0;
2876}
2877
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002878static void r600_disable_interrupt_state(struct radeon_device *rdev)
2879{
2880 u32 tmp;
2881
Alex Deucher3555e532010-10-08 12:09:12 -04002882 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002883 WREG32(GRBM_INT_CNTL, 0);
2884 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05002885 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
2886 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002887 if (ASIC_IS_DCE3(rdev)) {
2888 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
2889 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
2890 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2891 WREG32(DC_HPD1_INT_CONTROL, tmp);
2892 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2893 WREG32(DC_HPD2_INT_CONTROL, tmp);
2894 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2895 WREG32(DC_HPD3_INT_CONTROL, tmp);
2896 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2897 WREG32(DC_HPD4_INT_CONTROL, tmp);
2898 if (ASIC_IS_DCE32(rdev)) {
2899 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002900 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002901 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002902 WREG32(DC_HPD6_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002903 }
2904 } else {
2905 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
2906 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2907 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002908 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002909 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002910 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002911 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002912 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002913 }
2914}
2915
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002916int r600_irq_init(struct radeon_device *rdev)
2917{
2918 int ret = 0;
2919 int rb_bufsz;
2920 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
2921
2922 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01002923 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002924 if (ret)
2925 return ret;
2926
2927 /* disable irqs */
2928 r600_disable_interrupts(rdev);
2929
2930 /* init rlc */
2931 ret = r600_rlc_init(rdev);
2932 if (ret) {
2933 r600_ih_ring_fini(rdev);
2934 return ret;
2935 }
2936
2937 /* setup interrupt control */
2938 /* set dummy read address to ring address */
2939 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
2940 interrupt_cntl = RREG32(INTERRUPT_CNTL);
2941 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
2942 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
2943 */
2944 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
2945 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
2946 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
2947 WREG32(INTERRUPT_CNTL, interrupt_cntl);
2948
2949 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
2950 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
2951
2952 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
2953 IH_WPTR_OVERFLOW_CLEAR |
2954 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04002955
2956 if (rdev->wb.enabled)
2957 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
2958
2959 /* set the writeback address whether it's enabled or not */
2960 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
2961 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002962
2963 WREG32(IH_RB_CNTL, ih_rb_cntl);
2964
2965 /* set rptr, wptr to 0 */
2966 WREG32(IH_RB_RPTR, 0);
2967 WREG32(IH_RB_WPTR, 0);
2968
2969 /* Default settings for IH_CNTL (disabled at first) */
2970 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
2971 /* RPTR_REARM only works if msi's are enabled */
2972 if (rdev->msi_enabled)
2973 ih_cntl |= RPTR_REARM;
2974
2975#ifdef __BIG_ENDIAN
2976 ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
2977#endif
2978 WREG32(IH_CNTL, ih_cntl);
2979
2980 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04002981 if (rdev->family >= CHIP_CEDAR)
2982 evergreen_disable_interrupt_state(rdev);
2983 else
2984 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002985
2986 /* enable irqs */
2987 r600_enable_interrupts(rdev);
2988
2989 return ret;
2990}
2991
Jerome Glisse0c452492010-01-15 14:44:37 +01002992void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002993{
Alex Deucher45f9a392010-03-24 13:55:51 -04002994 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002995 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01002996}
2997
2998void r600_irq_fini(struct radeon_device *rdev)
2999{
3000 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003001 r600_ih_ring_fini(rdev);
3002}
3003
3004int r600_irq_set(struct radeon_device *rdev)
3005{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003006 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3007 u32 mode_int = 0;
3008 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04003009 u32 grbm_int_cntl = 0;
Christian Koenigf2594932010-04-10 03:13:16 +02003010 u32 hdmi1, hdmi2;
Alex Deucher6f34be52010-11-21 10:59:01 -05003011 u32 d1grph = 0, d2grph = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003012
Jerome Glisse003e69f2010-01-07 15:39:14 +01003013 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00003014 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01003015 return -EINVAL;
3016 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003017 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003018 if (!rdev->ih.enabled) {
3019 r600_disable_interrupts(rdev);
3020 /* force the active interrupt state to all disabled */
3021 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003022 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003023 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003024
Christian Koenigf2594932010-04-10 03:13:16 +02003025 hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003026 if (ASIC_IS_DCE3(rdev)) {
Christian Koenigf2594932010-04-10 03:13:16 +02003027 hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003028 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3029 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3030 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3031 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3032 if (ASIC_IS_DCE32(rdev)) {
3033 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3034 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
3035 }
3036 } else {
Christian Koenigf2594932010-04-10 03:13:16 +02003037 hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003038 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3039 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3040 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3041 }
3042
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003043 if (rdev->irq.sw_int) {
3044 DRM_DEBUG("r600_irq_set: sw int\n");
3045 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003046 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003047 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003048 if (rdev->irq.crtc_vblank_int[0] ||
3049 rdev->irq.pflip[0]) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003050 DRM_DEBUG("r600_irq_set: vblank 0\n");
3051 mode_int |= D1MODE_VBLANK_INT_MASK;
3052 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003053 if (rdev->irq.crtc_vblank_int[1] ||
3054 rdev->irq.pflip[1]) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003055 DRM_DEBUG("r600_irq_set: vblank 1\n");
3056 mode_int |= D2MODE_VBLANK_INT_MASK;
3057 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003058 if (rdev->irq.hpd[0]) {
3059 DRM_DEBUG("r600_irq_set: hpd 1\n");
3060 hpd1 |= DC_HPDx_INT_EN;
3061 }
3062 if (rdev->irq.hpd[1]) {
3063 DRM_DEBUG("r600_irq_set: hpd 2\n");
3064 hpd2 |= DC_HPDx_INT_EN;
3065 }
3066 if (rdev->irq.hpd[2]) {
3067 DRM_DEBUG("r600_irq_set: hpd 3\n");
3068 hpd3 |= DC_HPDx_INT_EN;
3069 }
3070 if (rdev->irq.hpd[3]) {
3071 DRM_DEBUG("r600_irq_set: hpd 4\n");
3072 hpd4 |= DC_HPDx_INT_EN;
3073 }
3074 if (rdev->irq.hpd[4]) {
3075 DRM_DEBUG("r600_irq_set: hpd 5\n");
3076 hpd5 |= DC_HPDx_INT_EN;
3077 }
3078 if (rdev->irq.hpd[5]) {
3079 DRM_DEBUG("r600_irq_set: hpd 6\n");
3080 hpd6 |= DC_HPDx_INT_EN;
3081 }
Christian Koenigf2594932010-04-10 03:13:16 +02003082 if (rdev->irq.hdmi[0]) {
3083 DRM_DEBUG("r600_irq_set: hdmi 1\n");
3084 hdmi1 |= R600_HDMI_INT_EN;
3085 }
3086 if (rdev->irq.hdmi[1]) {
3087 DRM_DEBUG("r600_irq_set: hdmi 2\n");
3088 hdmi2 |= R600_HDMI_INT_EN;
3089 }
Alex Deucher2031f772010-04-22 12:52:11 -04003090 if (rdev->irq.gui_idle) {
3091 DRM_DEBUG("gui idle\n");
3092 grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
3093 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003094
3095 WREG32(CP_INT_CNTL, cp_int_cntl);
3096 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher6f34be52010-11-21 10:59:01 -05003097 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
3098 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
Alex Deucher2031f772010-04-22 12:52:11 -04003099 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Christian Koenigf2594932010-04-10 03:13:16 +02003100 WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003101 if (ASIC_IS_DCE3(rdev)) {
Christian Koenigf2594932010-04-10 03:13:16 +02003102 WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003103 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3104 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3105 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3106 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3107 if (ASIC_IS_DCE32(rdev)) {
3108 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3109 WREG32(DC_HPD6_INT_CONTROL, hpd6);
3110 }
3111 } else {
Christian Koenigf2594932010-04-10 03:13:16 +02003112 WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003113 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3114 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3115 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
3116 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003117
3118 return 0;
3119}
3120
Alex Deucher6f34be52010-11-21 10:59:01 -05003121static inline void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003122{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003123 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003124
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003125 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003126 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3127 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3128 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003129 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05003130 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3131 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3132 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003133 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003134 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3135 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003136
Alex Deucher6f34be52010-11-21 10:59:01 -05003137 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3138 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3139 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3140 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3141 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003142 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003143 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003144 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003145 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003146 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003147 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003148 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003149 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003150 if (ASIC_IS_DCE3(rdev)) {
3151 tmp = RREG32(DC_HPD1_INT_CONTROL);
3152 tmp |= DC_HPDx_INT_ACK;
3153 WREG32(DC_HPD1_INT_CONTROL, tmp);
3154 } else {
3155 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3156 tmp |= DC_HPDx_INT_ACK;
3157 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3158 }
3159 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003160 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003161 if (ASIC_IS_DCE3(rdev)) {
3162 tmp = RREG32(DC_HPD2_INT_CONTROL);
3163 tmp |= DC_HPDx_INT_ACK;
3164 WREG32(DC_HPD2_INT_CONTROL, tmp);
3165 } else {
3166 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3167 tmp |= DC_HPDx_INT_ACK;
3168 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3169 }
3170 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003171 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003172 if (ASIC_IS_DCE3(rdev)) {
3173 tmp = RREG32(DC_HPD3_INT_CONTROL);
3174 tmp |= DC_HPDx_INT_ACK;
3175 WREG32(DC_HPD3_INT_CONTROL, tmp);
3176 } else {
3177 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3178 tmp |= DC_HPDx_INT_ACK;
3179 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3180 }
3181 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003182 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003183 tmp = RREG32(DC_HPD4_INT_CONTROL);
3184 tmp |= DC_HPDx_INT_ACK;
3185 WREG32(DC_HPD4_INT_CONTROL, tmp);
3186 }
3187 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003188 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003189 tmp = RREG32(DC_HPD5_INT_CONTROL);
3190 tmp |= DC_HPDx_INT_ACK;
3191 WREG32(DC_HPD5_INT_CONTROL, tmp);
3192 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003193 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003194 tmp = RREG32(DC_HPD5_INT_CONTROL);
3195 tmp |= DC_HPDx_INT_ACK;
3196 WREG32(DC_HPD6_INT_CONTROL, tmp);
3197 }
3198 }
Christian Koenigf2594932010-04-10 03:13:16 +02003199 if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
3200 WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
3201 }
3202 if (ASIC_IS_DCE3(rdev)) {
3203 if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
3204 WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
3205 }
3206 } else {
3207 if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
3208 WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
3209 }
3210 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003211}
3212
3213void r600_irq_disable(struct radeon_device *rdev)
3214{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003215 r600_disable_interrupts(rdev);
3216 /* Wait and acknowledge irq */
3217 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003218 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003219 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003220}
3221
3222static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
3223{
3224 u32 wptr, tmp;
3225
Alex Deucher724c80e2010-08-27 18:25:25 -04003226 if (rdev->wb.enabled)
3227 wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
3228 else
3229 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003230
3231 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003232 /* When a ring buffer overflow happen start parsing interrupt
3233 * from the last not overwritten vector (wptr + 16). Hopefully
3234 * this should allow us to catchup.
3235 */
3236 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3237 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3238 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003239 tmp = RREG32(IH_RB_CNTL);
3240 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3241 WREG32(IH_RB_CNTL, tmp);
3242 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003243 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003244}
3245
3246/* r600 IV Ring
3247 * Each IV ring entry is 128 bits:
3248 * [7:0] - interrupt source id
3249 * [31:8] - reserved
3250 * [59:32] - interrupt source data
3251 * [127:60] - reserved
3252 *
3253 * The basic interrupt vector entries
3254 * are decoded as follows:
3255 * src_id src_data description
3256 * 1 0 D1 Vblank
3257 * 1 1 D1 Vline
3258 * 5 0 D2 Vblank
3259 * 5 1 D2 Vline
3260 * 19 0 FP Hot plug detection A
3261 * 19 1 FP Hot plug detection B
3262 * 19 2 DAC A auto-detection
3263 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003264 * 21 4 HDMI block A
3265 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003266 * 176 - CP_INT RB
3267 * 177 - CP_INT IB1
3268 * 178 - CP_INT IB2
3269 * 181 - EOP Interrupt
3270 * 233 - GUI Idle
3271 *
3272 * Note, these are based on r600 and may need to be
3273 * adjusted or added to on newer asics
3274 */
3275
3276int r600_irq_process(struct radeon_device *rdev)
3277{
3278 u32 wptr = r600_get_ih_wptr(rdev);
3279 u32 rptr = rdev->ih.rptr;
3280 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05003281 u32 ring_index;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003282 unsigned long flags;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003283 bool queue_hotplug = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003284
3285 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003286 if (!rdev->ih.enabled)
3287 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003288
3289 spin_lock_irqsave(&rdev->ih.lock, flags);
3290
3291 if (rptr == wptr) {
3292 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3293 return IRQ_NONE;
3294 }
3295 if (rdev->shutdown) {
3296 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3297 return IRQ_NONE;
3298 }
3299
3300restart_ih:
3301 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05003302 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003303
3304 rdev->ih.wptr = wptr;
3305 while (rptr != wptr) {
3306 /* wptr/rptr are in bytes! */
3307 ring_index = rptr / 4;
3308 src_id = rdev->ih.ring[ring_index] & 0xff;
3309 src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
3310
3311 switch (src_id) {
3312 case 1: /* D1 vblank/vline */
3313 switch (src_data) {
3314 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003315 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003316 if (rdev->irq.crtc_vblank_int[0]) {
3317 drm_handle_vblank(rdev->ddev, 0);
3318 rdev->pm.vblank_sync = true;
3319 wake_up(&rdev->irq.vblank_queue);
3320 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003321 if (rdev->irq.pflip[0])
3322 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003323 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003324 DRM_DEBUG("IH: D1 vblank\n");
3325 }
3326 break;
3327 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003328 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
3329 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003330 DRM_DEBUG("IH: D1 vline\n");
3331 }
3332 break;
3333 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003334 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003335 break;
3336 }
3337 break;
3338 case 5: /* D2 vblank/vline */
3339 switch (src_data) {
3340 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003341 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003342 if (rdev->irq.crtc_vblank_int[1]) {
3343 drm_handle_vblank(rdev->ddev, 1);
3344 rdev->pm.vblank_sync = true;
3345 wake_up(&rdev->irq.vblank_queue);
3346 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003347 if (rdev->irq.pflip[1])
3348 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003349 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003350 DRM_DEBUG("IH: D2 vblank\n");
3351 }
3352 break;
3353 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003354 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
3355 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003356 DRM_DEBUG("IH: D2 vline\n");
3357 }
3358 break;
3359 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003360 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003361 break;
3362 }
3363 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003364 case 19: /* HPD/DAC hotplug */
3365 switch (src_data) {
3366 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003367 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3368 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003369 queue_hotplug = true;
3370 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003371 }
3372 break;
3373 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003374 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3375 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003376 queue_hotplug = true;
3377 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003378 }
3379 break;
3380 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003381 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3382 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003383 queue_hotplug = true;
3384 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003385 }
3386 break;
3387 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003388 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3389 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003390 queue_hotplug = true;
3391 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003392 }
3393 break;
3394 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05003395 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3396 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003397 queue_hotplug = true;
3398 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003399 }
3400 break;
3401 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05003402 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3403 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003404 queue_hotplug = true;
3405 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003406 }
3407 break;
3408 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003409 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003410 break;
3411 }
3412 break;
Christian Koenigf2594932010-04-10 03:13:16 +02003413 case 21: /* HDMI */
3414 DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
3415 r600_audio_schedule_polling(rdev);
3416 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003417 case 176: /* CP_INT in ring buffer */
3418 case 177: /* CP_INT in IB1 */
3419 case 178: /* CP_INT in IB2 */
3420 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
3421 radeon_fence_process(rdev);
3422 break;
3423 case 181: /* CP EOP event */
3424 DRM_DEBUG("IH: CP EOP\n");
Alex Deucherd0f8a852010-09-04 05:04:34 -04003425 radeon_fence_process(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003426 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003427 case 233: /* GUI IDLE */
3428 DRM_DEBUG("IH: CP EOP\n");
3429 rdev->pm.gui_idle = true;
3430 wake_up(&rdev->irq.idle_queue);
3431 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003432 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003433 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003434 break;
3435 }
3436
3437 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01003438 rptr += 16;
3439 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003440 }
3441 /* make sure wptr hasn't changed while processing */
3442 wptr = r600_get_ih_wptr(rdev);
3443 if (wptr != rdev->ih.wptr)
3444 goto restart_ih;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003445 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01003446 schedule_work(&rdev->hotplug_work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003447 rdev->ih.rptr = rptr;
3448 WREG32(IH_RB_RPTR, rdev->ih.rptr);
3449 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3450 return IRQ_HANDLED;
3451}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003452
3453/*
3454 * Debugfs info
3455 */
3456#if defined(CONFIG_DEBUG_FS)
3457
3458static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
3459{
3460 struct drm_info_node *node = (struct drm_info_node *) m->private;
3461 struct drm_device *dev = node->minor->dev;
3462 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003463 unsigned count, i, j;
3464
3465 radeon_ring_free_size(rdev);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003466 count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003467 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
Rafał Miłeckid6840762009-11-10 22:26:21 +01003468 seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
3469 seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
3470 seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
3471 seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003472 seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
3473 seq_printf(m, "%u dwords in ring\n", count);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003474 i = rdev->cp.rptr;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003475 for (j = 0; j <= count; j++) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003476 seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003477 i = (i + 1) & rdev->cp.ptr_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003478 }
3479 return 0;
3480}
3481
3482static int r600_debugfs_mc_info(struct seq_file *m, void *data)
3483{
3484 struct drm_info_node *node = (struct drm_info_node *) m->private;
3485 struct drm_device *dev = node->minor->dev;
3486 struct radeon_device *rdev = dev->dev_private;
3487
3488 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
3489 DREG32_SYS(m, rdev, VM_L2_STATUS);
3490 return 0;
3491}
3492
3493static struct drm_info_list r600_mc_info_list[] = {
3494 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
3495 {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
3496};
3497#endif
3498
3499int r600_debugfs_mc_info_init(struct radeon_device *rdev)
3500{
3501#if defined(CONFIG_DEBUG_FS)
3502 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
3503#else
3504 return 0;
3505#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003506}
Jerome Glisse062b3892010-02-04 20:36:39 +01003507
3508/**
3509 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
3510 * rdev: radeon device structure
3511 * bo: buffer object struct which userspace is waiting for idle
3512 *
3513 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
3514 * through ring buffer, this leads to corruption in rendering, see
3515 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
3516 * directly perform HDP flush by writing register through MMIO.
3517 */
3518void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
3519{
Alex Deucher812d0462010-07-26 18:51:53 -04003520 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05003521 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
3522 * This seems to cause problems on some AGP cards. Just use the old
3523 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04003524 */
Alex Deuchere4884592010-09-27 10:57:10 -04003525 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05003526 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04003527 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04003528 u32 tmp;
3529
3530 WREG32(HDP_DEBUG1, 0);
3531 tmp = readl((void __iomem *)ptr);
3532 } else
3533 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01003534}
Alex Deucher3313e3d2011-01-06 18:49:34 -05003535
3536void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
3537{
3538 u32 link_width_cntl, mask, target_reg;
3539
3540 if (rdev->flags & RADEON_IS_IGP)
3541 return;
3542
3543 if (!(rdev->flags & RADEON_IS_PCIE))
3544 return;
3545
3546 /* x2 cards have a special sequence */
3547 if (ASIC_IS_X2(rdev))
3548 return;
3549
3550 /* FIXME wait for idle */
3551
3552 switch (lanes) {
3553 case 0:
3554 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
3555 break;
3556 case 1:
3557 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
3558 break;
3559 case 2:
3560 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
3561 break;
3562 case 4:
3563 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
3564 break;
3565 case 8:
3566 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
3567 break;
3568 case 12:
3569 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
3570 break;
3571 case 16:
3572 default:
3573 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
3574 break;
3575 }
3576
3577 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
3578
3579 if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
3580 (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
3581 return;
3582
3583 if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
3584 return;
3585
3586 link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
3587 RADEON_PCIE_LC_RECONFIG_NOW |
3588 R600_PCIE_LC_RENEGOTIATE_EN |
3589 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
3590 link_width_cntl |= mask;
3591
3592 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3593
3594 /* some northbridges can renegotiate the link rather than requiring
3595 * a complete re-config.
3596 * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
3597 */
3598 if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
3599 link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
3600 else
3601 link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
3602
3603 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
3604 RADEON_PCIE_LC_RECONFIG_NOW));
3605
3606 if (rdev->family >= CHIP_RV770)
3607 target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
3608 else
3609 target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
3610
3611 /* wait for lane set to complete */
3612 link_width_cntl = RREG32(target_reg);
3613 while (link_width_cntl == 0xffffffff)
3614 link_width_cntl = RREG32(target_reg);
3615
3616}
3617
3618int r600_get_pcie_lanes(struct radeon_device *rdev)
3619{
3620 u32 link_width_cntl;
3621
3622 if (rdev->flags & RADEON_IS_IGP)
3623 return 0;
3624
3625 if (!(rdev->flags & RADEON_IS_PCIE))
3626 return 0;
3627
3628 /* x2 cards have a special sequence */
3629 if (ASIC_IS_X2(rdev))
3630 return 0;
3631
3632 /* FIXME wait for idle */
3633
3634 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
3635
3636 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
3637 case RADEON_PCIE_LC_LINK_WIDTH_X0:
3638 return 0;
3639 case RADEON_PCIE_LC_LINK_WIDTH_X1:
3640 return 1;
3641 case RADEON_PCIE_LC_LINK_WIDTH_X2:
3642 return 2;
3643 case RADEON_PCIE_LC_LINK_WIDTH_X4:
3644 return 4;
3645 case RADEON_PCIE_LC_LINK_WIDTH_X8:
3646 return 8;
3647 case RADEON_PCIE_LC_LINK_WIDTH_X16:
3648 default:
3649 return 16;
3650 }
3651}
3652
Alex Deucher9e46a482011-01-06 18:49:35 -05003653static void r600_pcie_gen2_enable(struct radeon_device *rdev)
3654{
3655 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
3656 u16 link_cntl2;
3657
Alex Deucherd42dd572011-01-12 20:05:11 -05003658 if (radeon_pcie_gen2 == 0)
3659 return;
3660
Alex Deucher9e46a482011-01-06 18:49:35 -05003661 if (rdev->flags & RADEON_IS_IGP)
3662 return;
3663
3664 if (!(rdev->flags & RADEON_IS_PCIE))
3665 return;
3666
3667 /* x2 cards have a special sequence */
3668 if (ASIC_IS_X2(rdev))
3669 return;
3670
3671 /* only RV6xx+ chips are supported */
3672 if (rdev->family <= CHIP_R600)
3673 return;
3674
3675 /* 55 nm r6xx asics */
3676 if ((rdev->family == CHIP_RV670) ||
3677 (rdev->family == CHIP_RV620) ||
3678 (rdev->family == CHIP_RV635)) {
3679 /* advertise upconfig capability */
3680 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3681 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3682 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3683 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3684 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
3685 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
3686 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
3687 LC_RECONFIG_ARC_MISSING_ESCAPE);
3688 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
3689 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3690 } else {
3691 link_width_cntl |= LC_UPCONFIGURE_DIS;
3692 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3693 }
3694 }
3695
3696 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3697 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
3698 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
3699
3700 /* 55 nm r6xx asics */
3701 if ((rdev->family == CHIP_RV670) ||
3702 (rdev->family == CHIP_RV620) ||
3703 (rdev->family == CHIP_RV635)) {
3704 WREG32(MM_CFGREGS_CNTL, 0x8);
3705 link_cntl2 = RREG32(0x4088);
3706 WREG32(MM_CFGREGS_CNTL, 0);
3707 /* not supported yet */
3708 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
3709 return;
3710 }
3711
3712 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
3713 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
3714 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
3715 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
3716 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
3717 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3718
3719 tmp = RREG32(0x541c);
3720 WREG32(0x541c, tmp | 0x8);
3721 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
3722 link_cntl2 = RREG16(0x4088);
3723 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
3724 link_cntl2 |= 0x2;
3725 WREG16(0x4088, link_cntl2);
3726 WREG32(MM_CFGREGS_CNTL, 0);
3727
3728 if ((rdev->family == CHIP_RV670) ||
3729 (rdev->family == CHIP_RV620) ||
3730 (rdev->family == CHIP_RV635)) {
3731 training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
3732 training_cntl &= ~LC_POINT_7_PLUS_EN;
3733 WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
3734 } else {
3735 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3736 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
3737 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3738 }
3739
3740 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3741 speed_cntl |= LC_GEN2_EN_STRAP;
3742 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3743
3744 } else {
3745 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3746 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
3747 if (1)
3748 link_width_cntl |= LC_UPCONFIGURE_DIS;
3749 else
3750 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3751 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3752 }
3753}