blob: ead88c9a5e93139a498b9b56a1bdcf43318f1d31 [file] [log] [blame]
Linus Walleije8689e62010-09-28 15:57:37 +02001/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000022 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
Linus Walleije8689e62010-09-28 15:57:37 +020024 *
25 * Documentation: ARM DDI 0196G == PL080
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000026 * Documentation: ARM DDI 0218E == PL081
Linus Walleije8689e62010-09-28 15:57:37 +020027 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000028 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
29 * channel.
Linus Walleije8689e62010-09-28 15:57:37 +020030 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
Russell King - ARM Linux9dc2c202011-01-03 22:33:06 +000056 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
69 * Only the former works sanely with scatter lists, so we only implement
70 * the DMAC flow control method. However, peripherals which use the LBREQ
71 * and LSREQ signals (eg, MMCI) are unable to use this mode, which through
72 * these hardware restrictions prevents them from using scatter DMA.
Linus Walleije8689e62010-09-28 15:57:37 +020073 *
74 * Global TODO:
75 * - Break out common code from arch/arm/mach-s3c64xx and share
76 */
Russell King - ARM Linux730404a2011-01-03 22:34:07 +000077#include <linux/amba/bus.h>
Linus Walleije8689e62010-09-28 15:57:37 +020078#include <linux/amba/pl08x.h>
79#include <linux/debugfs.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053080#include <linux/delay.h>
81#include <linux/device.h>
82#include <linux/dmaengine.h>
83#include <linux/dmapool.h>
84#include <linux/init.h>
85#include <linux/interrupt.h>
86#include <linux/module.h>
Linus Walleije8689e62010-09-28 15:57:37 +020087#include <linux/seq_file.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053088#include <linux/slab.h>
Linus Walleije8689e62010-09-28 15:57:37 +020089#include <asm/hardware/pl080.h>
Linus Walleije8689e62010-09-28 15:57:37 +020090
91#define DRIVER_NAME "pl08xdmac"
92
93/**
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000094 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
Linus Walleije8689e62010-09-28 15:57:37 +020095 * @channels: the number of channels available in this variant
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000096 * @dualmaster: whether this version supports dual AHB masters or not.
Linus Walleije8689e62010-09-28 15:57:37 +020097 */
98struct vendor_data {
Linus Walleije8689e62010-09-28 15:57:37 +020099 u8 channels;
100 bool dualmaster;
101};
102
103/*
104 * PL08X private data structures
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000105 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000106 * start & end do not - their bus bit info is in cctl. Also note that these
107 * are fixed 32-bit quantities.
Linus Walleije8689e62010-09-28 15:57:37 +0200108 */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000109struct pl08x_lli {
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000110 u32 src;
111 u32 dst;
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000112 u32 lli;
Linus Walleije8689e62010-09-28 15:57:37 +0200113 u32 cctl;
114};
115
116/**
117 * struct pl08x_driver_data - the local state holder for the PL08x
118 * @slave: slave engine for this instance
119 * @memcpy: memcpy engine for this instance
120 * @base: virtual memory base (remapped) for the PL08x
121 * @adev: the corresponding AMBA (PrimeCell) bus entry
122 * @vd: vendor data for this PL08x variant
123 * @pd: platform data passed in from the platform/machine
124 * @phy_chans: array of data for the physical channels
125 * @pool: a pool for the LLI descriptors
126 * @pool_ctr: counter of LLIs in the pool
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530127 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI
128 * fetches
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000129 * @mem_buses: set to indicate memory transfers on AHB2.
Linus Walleije8689e62010-09-28 15:57:37 +0200130 * @lock: a spinlock for this struct
131 */
132struct pl08x_driver_data {
133 struct dma_device slave;
134 struct dma_device memcpy;
135 void __iomem *base;
136 struct amba_device *adev;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +0000137 const struct vendor_data *vd;
Linus Walleije8689e62010-09-28 15:57:37 +0200138 struct pl08x_platform_data *pd;
139 struct pl08x_phy_chan *phy_chans;
140 struct dma_pool *pool;
141 int pool_ctr;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000142 u8 lli_buses;
143 u8 mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +0200144 spinlock_t lock;
145};
146
147/*
148 * PL08X specific defines
149 */
150
151/*
152 * Memory boundaries: the manual for PL08x says that the controller
153 * cannot read past a 1KiB boundary, so these defines are used to
154 * create transfer LLIs that do not cross such boundaries.
155 */
156#define PL08X_BOUNDARY_SHIFT (10) /* 1KB 0x400 */
157#define PL08X_BOUNDARY_SIZE (1 << PL08X_BOUNDARY_SHIFT)
158
Linus Walleije8689e62010-09-28 15:57:37 +0200159/* Size (bytes) of each LLI buffer allocated for one transfer */
160# define PL08X_LLI_TSFR_SIZE 0x2000
161
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000162/* Maximum times we call dma_pool_alloc on this pool without freeing */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000163#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
Linus Walleije8689e62010-09-28 15:57:37 +0200164#define PL08X_ALIGN 8
165
166static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
167{
168 return container_of(chan, struct pl08x_dma_chan, chan);
169}
170
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000171static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
172{
173 return container_of(tx, struct pl08x_txd, tx);
174}
175
Linus Walleije8689e62010-09-28 15:57:37 +0200176/*
177 * Physical channel handling
178 */
179
180/* Whether a certain channel is busy or not */
181static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
182{
183 unsigned int val;
184
185 val = readl(ch->base + PL080_CH_CONFIG);
186 return val & PL080_CONFIG_ACTIVE;
187}
188
189/*
190 * Set the initial DMA register values i.e. those for the first LLI
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000191 * The next LLI pointer and the configuration interrupt bit have
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000192 * been set when the LLIs were constructed. Poke them into the hardware
193 * and start the transfer.
Linus Walleije8689e62010-09-28 15:57:37 +0200194 */
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000195static void pl08x_start_txd(struct pl08x_dma_chan *plchan,
196 struct pl08x_txd *txd)
Linus Walleije8689e62010-09-28 15:57:37 +0200197{
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000198 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +0200199 struct pl08x_phy_chan *phychan = plchan->phychan;
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000200 struct pl08x_lli *lli = &txd->llis_va[0];
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000201 u32 val;
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000202
203 plchan->at = txd;
Linus Walleije8689e62010-09-28 15:57:37 +0200204
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000205 /* Wait for channel inactive */
206 while (pl08x_phy_channel_busy(phychan))
Russell King - ARM Linux19386b322011-01-03 22:36:29 +0000207 cpu_relax();
Linus Walleije8689e62010-09-28 15:57:37 +0200208
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000209 dev_vdbg(&pl08x->adev->dev,
210 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000211 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
212 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000213 txd->ccfg);
Linus Walleije8689e62010-09-28 15:57:37 +0200214
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000215 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
216 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
217 writel(lli->lli, phychan->base + PL080_CH_LLI);
218 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000219 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000220
221 /* Enable the DMA channel */
222 /* Do not access config register until channel shows as disabled */
223 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
224 cpu_relax();
225
226 /* Do not access config register until channel shows as inactive */
227 val = readl(phychan->base + PL080_CH_CONFIG);
228 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
229 val = readl(phychan->base + PL080_CH_CONFIG);
230
231 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200232}
233
234/*
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000235 * Pause the channel by setting the HALT bit.
Linus Walleije8689e62010-09-28 15:57:37 +0200236 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000237 * For M->P transfers, pause the DMAC first and then stop the peripheral -
238 * the FIFO can only drain if the peripheral is still requesting data.
239 * (note: this can still timeout if the DMAC FIFO never drains of data.)
Linus Walleije8689e62010-09-28 15:57:37 +0200240 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000241 * For P->M transfers, disable the peripheral first to stop it filling
242 * the DMAC FIFO, and then pause the DMAC.
Linus Walleije8689e62010-09-28 15:57:37 +0200243 */
244static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
245{
246 u32 val;
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000247 int timeout;
Linus Walleije8689e62010-09-28 15:57:37 +0200248
249 /* Set the HALT bit and wait for the FIFO to drain */
250 val = readl(ch->base + PL080_CH_CONFIG);
251 val |= PL080_CONFIG_HALT;
252 writel(val, ch->base + PL080_CH_CONFIG);
253
254 /* Wait for channel inactive */
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000255 for (timeout = 1000; timeout; timeout--) {
256 if (!pl08x_phy_channel_busy(ch))
257 break;
258 udelay(1);
259 }
260 if (pl08x_phy_channel_busy(ch))
261 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
Linus Walleije8689e62010-09-28 15:57:37 +0200262}
263
264static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
265{
266 u32 val;
267
268 /* Clear the HALT bit */
269 val = readl(ch->base + PL080_CH_CONFIG);
270 val &= ~PL080_CONFIG_HALT;
271 writel(val, ch->base + PL080_CH_CONFIG);
272}
273
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000274/*
275 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
276 * clears any pending interrupt status. This should not be used for
277 * an on-going transfer, but as a method of shutting down a channel
278 * (eg, when it's no longer used) or terminating a transfer.
279 */
280static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
281 struct pl08x_phy_chan *ch)
Linus Walleije8689e62010-09-28 15:57:37 +0200282{
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000283 u32 val = readl(ch->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200284
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000285 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
286 PL080_CONFIG_TC_IRQ_MASK);
Linus Walleije8689e62010-09-28 15:57:37 +0200287
Linus Walleije8689e62010-09-28 15:57:37 +0200288 writel(val, ch->base + PL080_CH_CONFIG);
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000289
290 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
291 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +0200292}
293
294static inline u32 get_bytes_in_cctl(u32 cctl)
295{
296 /* The source width defines the number of bytes */
297 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
298
299 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
300 case PL080_WIDTH_8BIT:
301 break;
302 case PL080_WIDTH_16BIT:
303 bytes *= 2;
304 break;
305 case PL080_WIDTH_32BIT:
306 bytes *= 4;
307 break;
308 }
309 return bytes;
310}
311
312/* The channel should be paused when calling this */
313static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
314{
315 struct pl08x_phy_chan *ch;
Linus Walleije8689e62010-09-28 15:57:37 +0200316 struct pl08x_txd *txd;
317 unsigned long flags;
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000318 size_t bytes = 0;
Linus Walleije8689e62010-09-28 15:57:37 +0200319
320 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200321 ch = plchan->phychan;
322 txd = plchan->at;
323
324 /*
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000325 * Follow the LLIs to get the number of remaining
326 * bytes in the currently active transaction.
Linus Walleije8689e62010-09-28 15:57:37 +0200327 */
328 if (ch && txd) {
Russell King - ARM Linux4c0df6a2011-01-03 22:36:50 +0000329 u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
Linus Walleije8689e62010-09-28 15:57:37 +0200330
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000331 /* First get the remaining bytes in the active transfer */
Linus Walleije8689e62010-09-28 15:57:37 +0200332 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
333
334 if (clli) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000335 struct pl08x_lli *llis_va = txd->llis_va;
336 dma_addr_t llis_bus = txd->llis_bus;
337 int index;
Linus Walleije8689e62010-09-28 15:57:37 +0200338
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000339 BUG_ON(clli < llis_bus || clli >= llis_bus +
340 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
Linus Walleije8689e62010-09-28 15:57:37 +0200341
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000342 /*
343 * Locate the next LLI - as this is an array,
344 * it's simple maths to find.
345 */
346 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
347
348 for (; index < MAX_NUM_TSFR_LLIS; index++) {
349 bytes += get_bytes_in_cctl(llis_va[index].cctl);
350
Linus Walleije8689e62010-09-28 15:57:37 +0200351 /*
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000352 * A LLI pointer of 0 terminates the LLI list
Linus Walleije8689e62010-09-28 15:57:37 +0200353 */
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000354 if (!llis_va[index].lli)
355 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200356 }
357 }
358 }
359
360 /* Sum up all queued transactions */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000361 if (!list_empty(&plchan->pend_list)) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000362 struct pl08x_txd *txdi;
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000363 list_for_each_entry(txdi, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200364 bytes += txdi->len;
365 }
Linus Walleije8689e62010-09-28 15:57:37 +0200366 }
367
368 spin_unlock_irqrestore(&plchan->lock, flags);
369
370 return bytes;
371}
372
373/*
374 * Allocate a physical channel for a virtual channel
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000375 *
376 * Try to locate a physical channel to be used for this transfer. If all
377 * are taken return NULL and the requester will have to cope by using
378 * some fallback PIO mode or retrying later.
Linus Walleije8689e62010-09-28 15:57:37 +0200379 */
380static struct pl08x_phy_chan *
381pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
382 struct pl08x_dma_chan *virt_chan)
383{
384 struct pl08x_phy_chan *ch = NULL;
385 unsigned long flags;
386 int i;
387
Linus Walleije8689e62010-09-28 15:57:37 +0200388 for (i = 0; i < pl08x->vd->channels; i++) {
389 ch = &pl08x->phy_chans[i];
390
391 spin_lock_irqsave(&ch->lock, flags);
392
393 if (!ch->serving) {
394 ch->serving = virt_chan;
395 ch->signal = -1;
396 spin_unlock_irqrestore(&ch->lock, flags);
397 break;
398 }
399
400 spin_unlock_irqrestore(&ch->lock, flags);
401 }
402
403 if (i == pl08x->vd->channels) {
404 /* No physical channel available, cope with it */
405 return NULL;
406 }
407
408 return ch;
409}
410
411static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
412 struct pl08x_phy_chan *ch)
413{
414 unsigned long flags;
415
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000416 spin_lock_irqsave(&ch->lock, flags);
417
Linus Walleije8689e62010-09-28 15:57:37 +0200418 /* Stop the channel and clear its interrupts */
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000419 pl08x_terminate_phy_chan(pl08x, ch);
Linus Walleije8689e62010-09-28 15:57:37 +0200420
421 /* Mark it as free */
Linus Walleije8689e62010-09-28 15:57:37 +0200422 ch->serving = NULL;
423 spin_unlock_irqrestore(&ch->lock, flags);
424}
425
426/*
427 * LLI handling
428 */
429
430static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
431{
432 switch (coded) {
433 case PL080_WIDTH_8BIT:
434 return 1;
435 case PL080_WIDTH_16BIT:
436 return 2;
437 case PL080_WIDTH_32BIT:
438 return 4;
439 default:
440 break;
441 }
442 BUG();
443 return 0;
444}
445
446static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000447 size_t tsize)
Linus Walleije8689e62010-09-28 15:57:37 +0200448{
449 u32 retbits = cctl;
450
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000451 /* Remove all src, dst and transfer size bits */
Linus Walleije8689e62010-09-28 15:57:37 +0200452 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
453 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
454 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
455
456 /* Then set the bits according to the parameters */
457 switch (srcwidth) {
458 case 1:
459 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
460 break;
461 case 2:
462 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
463 break;
464 case 4:
465 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
466 break;
467 default:
468 BUG();
469 break;
470 }
471
472 switch (dstwidth) {
473 case 1:
474 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
475 break;
476 case 2:
477 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
478 break;
479 case 4:
480 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
481 break;
482 default:
483 BUG();
484 break;
485 }
486
487 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
488 return retbits;
489}
490
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000491struct pl08x_lli_build_data {
492 struct pl08x_txd *txd;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000493 struct pl08x_bus_data srcbus;
494 struct pl08x_bus_data dstbus;
495 size_t remainder;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100496 u32 lli_bus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000497};
498
Linus Walleije8689e62010-09-28 15:57:37 +0200499/*
Viresh Kumar0532e6f2011-08-05 15:32:31 +0530500 * Autoselect a master bus to use for the transfer. Slave will be the chosen as
501 * victim in case src & dest are not similarly aligned. i.e. If after aligning
502 * masters address with width requirements of transfer (by sending few byte by
503 * byte data), slave is still not aligned, then its width will be reduced to
504 * BYTE.
505 * - prefers the destination bus if both available
506 * - if fixed address on one bus the other will be chosen
Linus Walleije8689e62010-09-28 15:57:37 +0200507 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000508static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
509 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200510{
511 if (!(cctl & PL080_CONTROL_DST_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000512 *mbus = &bd->srcbus;
513 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200514 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000515 *mbus = &bd->dstbus;
516 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200517 } else {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000518 if (bd->dstbus.buswidth == 4) {
519 *mbus = &bd->dstbus;
520 *sbus = &bd->srcbus;
521 } else if (bd->srcbus.buswidth == 4) {
522 *mbus = &bd->srcbus;
523 *sbus = &bd->dstbus;
524 } else if (bd->dstbus.buswidth == 2) {
525 *mbus = &bd->dstbus;
526 *sbus = &bd->srcbus;
527 } else if (bd->srcbus.buswidth == 2) {
528 *mbus = &bd->srcbus;
529 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200530 } else {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000531 /* bd->srcbus.buswidth == 1 */
532 *mbus = &bd->dstbus;
533 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200534 }
535 }
536}
537
538/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000539 * Fills in one LLI for a certain transfer descriptor and advance the counter
Linus Walleije8689e62010-09-28 15:57:37 +0200540 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000541static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
542 int num_llis, int len, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200543{
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000544 struct pl08x_lli *llis_va = bd->txd->llis_va;
545 dma_addr_t llis_bus = bd->txd->llis_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200546
547 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
548
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000549 llis_va[num_llis].cctl = cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000550 llis_va[num_llis].src = bd->srcbus.addr;
551 llis_va[num_llis].dst = bd->dstbus.addr;
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530552 llis_va[num_llis].lli = llis_bus + (num_llis + 1) *
553 sizeof(struct pl08x_lli);
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100554 llis_va[num_llis].lli |= bd->lli_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200555
556 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000557 bd->srcbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200558 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000559 bd->dstbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200560
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000561 BUG_ON(bd->remainder < len);
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000562
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000563 bd->remainder -= len;
Linus Walleije8689e62010-09-28 15:57:37 +0200564}
565
566/*
Russell King - ARM Linuxb61be8d2011-01-03 22:42:14 +0000567 * Return number of bytes to fill to boundary, or len.
568 * This calculation works for any value of addr.
Linus Walleije8689e62010-09-28 15:57:37 +0200569 */
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000570static inline size_t pl08x_pre_boundary(u32 addr, size_t len)
Linus Walleije8689e62010-09-28 15:57:37 +0200571{
Russell King - ARM Linuxb61be8d2011-01-03 22:42:14 +0000572 size_t boundary_len = PL08X_BOUNDARY_SIZE -
573 (addr & (PL08X_BOUNDARY_SIZE - 1));
Linus Walleije8689e62010-09-28 15:57:37 +0200574
Russell King - ARM Linuxb61be8d2011-01-03 22:42:14 +0000575 return min(boundary_len, len);
Linus Walleije8689e62010-09-28 15:57:37 +0200576}
577
578/*
579 * This fills in the table of LLIs for the transfer descriptor
580 * Note that we assume we never have to change the burst sizes
581 * Return 0 for error
582 */
583static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
584 struct pl08x_txd *txd)
585{
Linus Walleije8689e62010-09-28 15:57:37 +0200586 struct pl08x_bus_data *mbus, *sbus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000587 struct pl08x_lli_build_data bd;
Linus Walleije8689e62010-09-28 15:57:37 +0200588 int num_llis = 0;
589 u32 cctl;
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530590 size_t max_bytes_per_lli, total_bytes = 0;
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000591 struct pl08x_lli *llis_va;
Linus Walleije8689e62010-09-28 15:57:37 +0200592
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530593 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200594 if (!txd->llis_va) {
595 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
596 return 0;
597 }
598
599 pl08x->pool_ctr++;
600
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +0000601 /* Get the default CCTL */
602 cctl = txd->cctl;
Linus Walleije8689e62010-09-28 15:57:37 +0200603
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000604 bd.txd = txd;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +0000605 bd.srcbus.addr = txd->src_addr;
606 bd.dstbus.addr = txd->dst_addr;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100607 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000608
Linus Walleije8689e62010-09-28 15:57:37 +0200609 /* Find maximum width of the source bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000610 bd.srcbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200611 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
612 PL080_CONTROL_SWIDTH_SHIFT);
613
614 /* Find maximum width of the destination bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000615 bd.dstbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200616 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
617 PL080_CONTROL_DWIDTH_SHIFT);
618
619 /* Set up the bus widths to the maximum */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000620 bd.srcbus.buswidth = bd.srcbus.maxwidth;
621 bd.dstbus.buswidth = bd.dstbus.maxwidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200622
623 /*
624 * Bytes transferred == tsize * MIN(buswidths), not max(buswidths)
625 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000626 max_bytes_per_lli = min(bd.srcbus.buswidth, bd.dstbus.buswidth) *
Linus Walleije8689e62010-09-28 15:57:37 +0200627 PL080_CONTROL_TRANSFER_SIZE_MASK;
Linus Walleije8689e62010-09-28 15:57:37 +0200628
629 /* We need to count this down to zero */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000630 bd.remainder = txd->len;
Linus Walleije8689e62010-09-28 15:57:37 +0200631
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000632 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200633
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100634 dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu llimax=%zu\n",
635 bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "",
636 bd.srcbus.buswidth,
637 bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "",
638 bd.dstbus.buswidth,
639 bd.remainder, max_bytes_per_lli);
640 dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n",
641 mbus == &bd.srcbus ? "src" : "dst",
642 sbus == &bd.srcbus ? "src" : "dst");
643
Linus Walleije8689e62010-09-28 15:57:37 +0200644 if (txd->len < mbus->buswidth) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000645 /* Less than a bus width available - send as single bytes */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000646 while (bd.remainder) {
Linus Walleije8689e62010-09-28 15:57:37 +0200647 dev_vdbg(&pl08x->adev->dev,
648 "%s single byte LLIs for a transfer of "
Russell King - ARM Linux9c132992011-01-03 22:33:47 +0000649 "less than a bus width (remain 0x%08x)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000650 __func__, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200651 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000652 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200653 total_bytes++;
654 }
655 } else {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000656 /* Make one byte LLIs until master bus is aligned */
Linus Walleije8689e62010-09-28 15:57:37 +0200657 while ((mbus->addr) % (mbus->buswidth)) {
658 dev_vdbg(&pl08x->adev->dev,
659 "%s adjustment lli for less than bus width "
Russell King - ARM Linux9c132992011-01-03 22:33:47 +0000660 "(remain 0x%08x)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000661 __func__, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200662 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000663 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200664 total_bytes++;
665 }
666
667 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000668 * Master now aligned
Linus Walleije8689e62010-09-28 15:57:37 +0200669 * - if slave is not then we must set its width down
670 */
671 if (sbus->addr % sbus->buswidth) {
672 dev_dbg(&pl08x->adev->dev,
673 "%s set down bus width to one byte\n",
674 __func__);
675
676 sbus->buswidth = 1;
677 }
678
679 /*
680 * Make largest possible LLIs until less than one bus
681 * width left
682 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000683 while (bd.remainder > (mbus->buswidth - 1)) {
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000684 size_t lli_len, target_len, tsize, odd_bytes;
Linus Walleije8689e62010-09-28 15:57:37 +0200685
686 /*
687 * If enough left try to send max possible,
688 * otherwise try to send the remainder
689 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000690 target_len = min(bd.remainder, max_bytes_per_lli);
Linus Walleije8689e62010-09-28 15:57:37 +0200691
692 /*
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000693 * Set bus lengths for incrementing buses to the
694 * number of bytes which fill to next memory boundary,
695 * limiting on the target length calculated above.
Linus Walleije8689e62010-09-28 15:57:37 +0200696 */
697 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000698 bd.srcbus.fill_bytes =
699 pl08x_pre_boundary(bd.srcbus.addr,
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000700 target_len);
Linus Walleije8689e62010-09-28 15:57:37 +0200701 else
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000702 bd.srcbus.fill_bytes = target_len;
Linus Walleije8689e62010-09-28 15:57:37 +0200703
704 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000705 bd.dstbus.fill_bytes =
706 pl08x_pre_boundary(bd.dstbus.addr,
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000707 target_len);
Linus Walleije8689e62010-09-28 15:57:37 +0200708 else
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000709 bd.dstbus.fill_bytes = target_len;
Linus Walleije8689e62010-09-28 15:57:37 +0200710
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000711 /* Find the nearest */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000712 lli_len = min(bd.srcbus.fill_bytes,
713 bd.dstbus.fill_bytes);
Linus Walleije8689e62010-09-28 15:57:37 +0200714
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000715 BUG_ON(lli_len > bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200716
717 if (lli_len <= 0) {
718 dev_err(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000719 "%s lli_len is %zu, <= 0\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200720 __func__, lli_len);
721 return 0;
722 }
723
724 if (lli_len == target_len) {
725 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000726 * Can send what we wanted.
727 * Maintain alignment
Linus Walleije8689e62010-09-28 15:57:37 +0200728 */
729 lli_len = (lli_len/mbus->buswidth) *
730 mbus->buswidth;
731 odd_bytes = 0;
732 } else {
733 /*
734 * So now we know how many bytes to transfer
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000735 * to get to the nearest boundary. The next
736 * LLI will past the boundary. However, we
737 * may be working to a boundary on the slave
738 * bus. We need to ensure the master stays
739 * aligned, and that we are working in
740 * multiples of the bus widths.
Linus Walleije8689e62010-09-28 15:57:37 +0200741 */
742 odd_bytes = lli_len % mbus->buswidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200743 lli_len -= odd_bytes;
744
745 }
746
747 if (lli_len) {
748 /*
749 * Check against minimum bus alignment:
750 * Calculate actual transfer size in relation
751 * to bus width an get a maximum remainder of
752 * the smallest bus width - 1
753 */
754 /* FIXME: use round_down()? */
755 tsize = lli_len / min(mbus->buswidth,
756 sbus->buswidth);
757 lli_len = tsize * min(mbus->buswidth,
758 sbus->buswidth);
759
760 if (target_len != lli_len) {
761 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000762 "%s can't send what we want. Desired 0x%08zx, lli of 0x%08zx bytes in txd of 0x%08zx\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200763 __func__, target_len, lli_len, txd->len);
764 }
765
766 cctl = pl08x_cctl_bits(cctl,
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000767 bd.srcbus.buswidth,
768 bd.dstbus.buswidth,
Linus Walleije8689e62010-09-28 15:57:37 +0200769 tsize);
770
771 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000772 "%s fill lli with single lli chunk of size 0x%08zx (remainder 0x%08zx)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000773 __func__, lli_len, bd.remainder);
774 pl08x_fill_lli_for_desc(&bd, num_llis++,
775 lli_len, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200776 total_bytes += lli_len;
777 }
778
Linus Walleije8689e62010-09-28 15:57:37 +0200779 if (odd_bytes) {
780 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000781 * Creep past the boundary, maintaining
782 * master alignment
Linus Walleije8689e62010-09-28 15:57:37 +0200783 */
784 int j;
785 for (j = 0; (j < mbus->buswidth)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000786 && (bd.remainder); j++) {
Linus Walleije8689e62010-09-28 15:57:37 +0200787 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
788 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000789 "%s align with boundary, single byte (remain 0x%08zx)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000790 __func__, bd.remainder);
791 pl08x_fill_lli_for_desc(&bd,
792 num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200793 total_bytes++;
794 }
795 }
796 }
797
798 /*
799 * Send any odd bytes
800 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000801 while (bd.remainder) {
Linus Walleije8689e62010-09-28 15:57:37 +0200802 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
803 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000804 "%s align with boundary, single odd byte (remain %zu)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000805 __func__, bd.remainder);
806 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200807 total_bytes++;
808 }
809 }
810 if (total_bytes != txd->len) {
811 dev_err(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000812 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200813 __func__, total_bytes, txd->len);
814 return 0;
815 }
816
817 if (num_llis >= MAX_NUM_TSFR_LLIS) {
818 dev_err(&pl08x->adev->dev,
819 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
820 __func__, (u32) MAX_NUM_TSFR_LLIS);
821 return 0;
822 }
Linus Walleije8689e62010-09-28 15:57:37 +0200823
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000824 llis_va = txd->llis_va;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000825 /* The final LLI terminates the LLI. */
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000826 llis_va[num_llis - 1].lli = 0;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000827 /* The final LLI element shall also fire an interrupt. */
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000828 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
Linus Walleije8689e62010-09-28 15:57:37 +0200829
Linus Walleije8689e62010-09-28 15:57:37 +0200830#ifdef VERBOSE_DEBUG
831 {
832 int i;
833
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100834 dev_vdbg(&pl08x->adev->dev,
835 "%-3s %-9s %-10s %-10s %-10s %s\n",
836 "lli", "", "csrc", "cdst", "clli", "cctl");
Linus Walleije8689e62010-09-28 15:57:37 +0200837 for (i = 0; i < num_llis; i++) {
838 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100839 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n",
840 i, &llis_va[i], llis_va[i].src,
841 llis_va[i].dst, llis_va[i].lli, llis_va[i].cctl
Linus Walleije8689e62010-09-28 15:57:37 +0200842 );
843 }
844 }
845#endif
846
847 return num_llis;
848}
849
850/* You should call this with the struct pl08x lock held */
851static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
852 struct pl08x_txd *txd)
853{
Linus Walleije8689e62010-09-28 15:57:37 +0200854 /* Free the LLI */
Russell King - ARM Linux56b61882011-01-03 22:37:10 +0000855 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200856
857 pl08x->pool_ctr--;
858
859 kfree(txd);
860}
861
862static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
863 struct pl08x_dma_chan *plchan)
864{
865 struct pl08x_txd *txdi = NULL;
866 struct pl08x_txd *next;
867
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000868 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +0200869 list_for_each_entry_safe(txdi,
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000870 next, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200871 list_del(&txdi->node);
872 pl08x_free_txd(pl08x, txdi);
873 }
Linus Walleije8689e62010-09-28 15:57:37 +0200874 }
875}
876
877/*
878 * The DMA ENGINE API
879 */
880static int pl08x_alloc_chan_resources(struct dma_chan *chan)
881{
882 return 0;
883}
884
885static void pl08x_free_chan_resources(struct dma_chan *chan)
886{
887}
888
889/*
890 * This should be called with the channel plchan->lock held
891 */
892static int prep_phy_channel(struct pl08x_dma_chan *plchan,
893 struct pl08x_txd *txd)
894{
895 struct pl08x_driver_data *pl08x = plchan->host;
896 struct pl08x_phy_chan *ch;
897 int ret;
898
899 /* Check if we already have a channel */
900 if (plchan->phychan)
901 return 0;
902
903 ch = pl08x_get_phy_channel(pl08x, plchan);
904 if (!ch) {
905 /* No physical channel available, cope with it */
906 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
907 return -EBUSY;
908 }
909
910 /*
911 * OK we have a physical channel: for memcpy() this is all we
912 * need, but for slaves the physical signals may be muxed!
913 * Can the platform allow us to use this channel?
914 */
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530915 if (plchan->slave && ch->signal < 0 && pl08x->pd->get_signal) {
Linus Walleije8689e62010-09-28 15:57:37 +0200916 ret = pl08x->pd->get_signal(plchan);
917 if (ret < 0) {
918 dev_dbg(&pl08x->adev->dev,
919 "unable to use physical channel %d for transfer on %s due to platform restrictions\n",
920 ch->id, plchan->name);
921 /* Release physical channel & return */
922 pl08x_put_phy_channel(pl08x, ch);
923 return -EBUSY;
924 }
925 ch->signal = ret;
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000926
927 /* Assign the flow control signal to this channel */
928 if (txd->direction == DMA_TO_DEVICE)
929 txd->ccfg |= ch->signal << PL080_CONFIG_DST_SEL_SHIFT;
930 else if (txd->direction == DMA_FROM_DEVICE)
931 txd->ccfg |= ch->signal << PL080_CONFIG_SRC_SEL_SHIFT;
Linus Walleije8689e62010-09-28 15:57:37 +0200932 }
933
934 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d and signal %d for xfer on %s\n",
935 ch->id,
936 ch->signal,
937 plchan->name);
938
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000939 plchan->phychan_hold++;
Linus Walleije8689e62010-09-28 15:57:37 +0200940 plchan->phychan = ch;
941
942 return 0;
943}
944
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +0000945static void release_phy_channel(struct pl08x_dma_chan *plchan)
946{
947 struct pl08x_driver_data *pl08x = plchan->host;
948
949 if ((plchan->phychan->signal >= 0) && pl08x->pd->put_signal) {
950 pl08x->pd->put_signal(plchan);
951 plchan->phychan->signal = -1;
952 }
953 pl08x_put_phy_channel(pl08x, plchan->phychan);
954 plchan->phychan = NULL;
955}
956
Linus Walleije8689e62010-09-28 15:57:37 +0200957static dma_cookie_t pl08x_tx_submit(struct dma_async_tx_descriptor *tx)
958{
959 struct pl08x_dma_chan *plchan = to_pl08x_chan(tx->chan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000960 struct pl08x_txd *txd = to_pl08x_txd(tx);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000961 unsigned long flags;
962
963 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200964
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000965 plchan->chan.cookie += 1;
966 if (plchan->chan.cookie < 0)
967 plchan->chan.cookie = 1;
968 tx->cookie = plchan->chan.cookie;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000969
970 /* Put this onto the pending list */
971 list_add_tail(&txd->node, &plchan->pend_list);
972
973 /*
974 * If there was no physical channel available for this memcpy,
975 * stack the request up and indicate that the channel is waiting
976 * for a free physical channel.
977 */
978 if (!plchan->slave && !plchan->phychan) {
979 /* Do this memcpy whenever there is a channel ready */
980 plchan->state = PL08X_CHAN_WAITING;
981 plchan->waiting = txd;
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000982 } else {
983 plchan->phychan_hold--;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000984 }
985
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000986 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200987
988 return tx->cookie;
989}
990
991static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
992 struct dma_chan *chan, unsigned long flags)
993{
994 struct dma_async_tx_descriptor *retval = NULL;
995
996 return retval;
997}
998
999/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001000 * Code accessing dma_async_is_complete() in a tight loop may give problems.
1001 * If slaves are relying on interrupts to signal completion this function
1002 * must not be called with interrupts disabled.
Linus Walleije8689e62010-09-28 15:57:37 +02001003 */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301004static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan,
1005 dma_cookie_t cookie, struct dma_tx_state *txstate)
Linus Walleije8689e62010-09-28 15:57:37 +02001006{
1007 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1008 dma_cookie_t last_used;
1009 dma_cookie_t last_complete;
1010 enum dma_status ret;
1011 u32 bytesleft = 0;
1012
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001013 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001014 last_complete = plchan->lc;
1015
1016 ret = dma_async_is_complete(cookie, last_complete, last_used);
1017 if (ret == DMA_SUCCESS) {
1018 dma_set_tx_state(txstate, last_complete, last_used, 0);
1019 return ret;
1020 }
1021
1022 /*
Linus Walleije8689e62010-09-28 15:57:37 +02001023 * This cookie not complete yet
1024 */
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001025 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001026 last_complete = plchan->lc;
1027
1028 /* Get number of bytes left in the active transactions and queue */
1029 bytesleft = pl08x_getbytes_chan(plchan);
1030
1031 dma_set_tx_state(txstate, last_complete, last_used,
1032 bytesleft);
1033
1034 if (plchan->state == PL08X_CHAN_PAUSED)
1035 return DMA_PAUSED;
1036
1037 /* Whether waiting or running, we're in progress */
1038 return DMA_IN_PROGRESS;
1039}
1040
1041/* PrimeCell DMA extension */
1042struct burst_table {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001043 u32 burstwords;
Linus Walleije8689e62010-09-28 15:57:37 +02001044 u32 reg;
1045};
1046
1047static const struct burst_table burst_sizes[] = {
1048 {
1049 .burstwords = 256,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001050 .reg = PL080_BSIZE_256,
Linus Walleije8689e62010-09-28 15:57:37 +02001051 },
1052 {
1053 .burstwords = 128,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001054 .reg = PL080_BSIZE_128,
Linus Walleije8689e62010-09-28 15:57:37 +02001055 },
1056 {
1057 .burstwords = 64,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001058 .reg = PL080_BSIZE_64,
Linus Walleije8689e62010-09-28 15:57:37 +02001059 },
1060 {
1061 .burstwords = 32,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001062 .reg = PL080_BSIZE_32,
Linus Walleije8689e62010-09-28 15:57:37 +02001063 },
1064 {
1065 .burstwords = 16,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001066 .reg = PL080_BSIZE_16,
Linus Walleije8689e62010-09-28 15:57:37 +02001067 },
1068 {
1069 .burstwords = 8,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001070 .reg = PL080_BSIZE_8,
Linus Walleije8689e62010-09-28 15:57:37 +02001071 },
1072 {
1073 .burstwords = 4,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001074 .reg = PL080_BSIZE_4,
Linus Walleije8689e62010-09-28 15:57:37 +02001075 },
1076 {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001077 .burstwords = 0,
1078 .reg = PL080_BSIZE_1,
Linus Walleije8689e62010-09-28 15:57:37 +02001079 },
1080};
1081
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001082/*
1083 * Given the source and destination available bus masks, select which
1084 * will be routed to each port. We try to have source and destination
1085 * on separate ports, but always respect the allowable settings.
1086 */
1087static u32 pl08x_select_bus(u8 src, u8 dst)
1088{
1089 u32 cctl = 0;
1090
1091 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
1092 cctl |= PL080_CONTROL_DST_AHB2;
1093 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
1094 cctl |= PL080_CONTROL_SRC_AHB2;
1095
1096 return cctl;
1097}
1098
Russell King - ARM Linuxf14c4262011-07-21 17:12:47 +01001099static u32 pl08x_cctl(u32 cctl)
1100{
1101 cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
1102 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
1103 PL080_CONTROL_PROT_MASK);
1104
1105 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1106 return cctl | PL080_CONTROL_PROT_SYS;
1107}
1108
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001109static u32 pl08x_width(enum dma_slave_buswidth width)
1110{
1111 switch (width) {
1112 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1113 return PL080_WIDTH_8BIT;
1114 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1115 return PL080_WIDTH_16BIT;
1116 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1117 return PL080_WIDTH_32BIT;
Vinod Koulf32807f2011-07-25 19:22:01 +05301118 default:
1119 return ~0;
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001120 }
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001121}
1122
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001123static u32 pl08x_burst(u32 maxburst)
1124{
1125 int i;
1126
1127 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
1128 if (burst_sizes[i].burstwords <= maxburst)
1129 break;
1130
1131 return burst_sizes[i].reg;
1132}
1133
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001134static int dma_set_runtime_config(struct dma_chan *chan,
1135 struct dma_slave_config *config)
Linus Walleije8689e62010-09-28 15:57:37 +02001136{
1137 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1138 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +02001139 enum dma_slave_buswidth addr_width;
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001140 u32 width, burst, maxburst;
Linus Walleije8689e62010-09-28 15:57:37 +02001141 u32 cctl = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001142
Russell King - ARM Linuxb7f75862011-01-03 22:46:17 +00001143 if (!plchan->slave)
1144 return -EINVAL;
1145
Linus Walleije8689e62010-09-28 15:57:37 +02001146 /* Transfer direction */
1147 plchan->runtime_direction = config->direction;
1148 if (config->direction == DMA_TO_DEVICE) {
Linus Walleije8689e62010-09-28 15:57:37 +02001149 addr_width = config->dst_addr_width;
1150 maxburst = config->dst_maxburst;
1151 } else if (config->direction == DMA_FROM_DEVICE) {
Linus Walleije8689e62010-09-28 15:57:37 +02001152 addr_width = config->src_addr_width;
1153 maxburst = config->src_maxburst;
1154 } else {
1155 dev_err(&pl08x->adev->dev,
1156 "bad runtime_config: alien transfer direction\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001157 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001158 }
1159
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001160 width = pl08x_width(addr_width);
1161 if (width == ~0) {
Linus Walleije8689e62010-09-28 15:57:37 +02001162 dev_err(&pl08x->adev->dev,
1163 "bad runtime_config: alien address width\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001164 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001165 }
1166
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001167 cctl |= width << PL080_CONTROL_SWIDTH_SHIFT;
1168 cctl |= width << PL080_CONTROL_DWIDTH_SHIFT;
1169
Linus Walleije8689e62010-09-28 15:57:37 +02001170 /*
Russell King - ARM Linux4440aac2011-01-03 22:30:44 +00001171 * If this channel will only request single transfers, set this
1172 * down to ONE element. Also select one element if no maxburst
1173 * is specified.
Linus Walleije8689e62010-09-28 15:57:37 +02001174 */
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001175 if (plchan->cd->single)
1176 maxburst = 1;
1177
1178 burst = pl08x_burst(maxburst);
1179 cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT;
1180 cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT;
Linus Walleije8689e62010-09-28 15:57:37 +02001181
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001182 if (plchan->runtime_direction == DMA_FROM_DEVICE) {
1183 plchan->src_addr = config->src_addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001184 plchan->src_cctl = pl08x_cctl(cctl) | PL080_CONTROL_DST_INCR |
1185 pl08x_select_bus(plchan->cd->periph_buses,
1186 pl08x->mem_buses);
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001187 } else {
1188 plchan->dst_addr = config->dst_addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001189 plchan->dst_cctl = pl08x_cctl(cctl) | PL080_CONTROL_SRC_INCR |
1190 pl08x_select_bus(pl08x->mem_buses,
1191 plchan->cd->periph_buses);
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001192 }
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001193
Linus Walleije8689e62010-09-28 15:57:37 +02001194 dev_dbg(&pl08x->adev->dev,
1195 "configured channel %s (%s) for %s, data width %d, "
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001196 "maxburst %d words, LE, CCTL=0x%08x\n",
Linus Walleije8689e62010-09-28 15:57:37 +02001197 dma_chan_name(chan), plchan->name,
1198 (config->direction == DMA_FROM_DEVICE) ? "RX" : "TX",
1199 addr_width,
1200 maxburst,
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001201 cctl);
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001202
1203 return 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001204}
1205
1206/*
1207 * Slave transactions callback to the slave device to allow
1208 * synchronization of slave DMA signals with the DMAC enable
1209 */
1210static void pl08x_issue_pending(struct dma_chan *chan)
1211{
1212 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001213 unsigned long flags;
1214
1215 spin_lock_irqsave(&plchan->lock, flags);
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001216 /* Something is already active, or we're waiting for a channel... */
1217 if (plchan->at || plchan->state == PL08X_CHAN_WAITING) {
1218 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001219 return;
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001220 }
Linus Walleije8689e62010-09-28 15:57:37 +02001221
1222 /* Take the first element in the queue and execute it */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001223 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001224 struct pl08x_txd *next;
1225
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001226 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001227 struct pl08x_txd,
1228 node);
1229 list_del(&next->node);
Linus Walleije8689e62010-09-28 15:57:37 +02001230 plchan->state = PL08X_CHAN_RUNNING;
1231
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001232 pl08x_start_txd(plchan, next);
Linus Walleije8689e62010-09-28 15:57:37 +02001233 }
1234
1235 spin_unlock_irqrestore(&plchan->lock, flags);
1236}
1237
1238static int pl08x_prep_channel_resources(struct pl08x_dma_chan *plchan,
1239 struct pl08x_txd *txd)
1240{
Linus Walleije8689e62010-09-28 15:57:37 +02001241 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001242 unsigned long flags;
1243 int num_llis, ret;
Linus Walleije8689e62010-09-28 15:57:37 +02001244
1245 num_llis = pl08x_fill_llis_for_desc(pl08x, txd);
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001246 if (!num_llis) {
1247 kfree(txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001248 return -EINVAL;
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001249 }
Linus Walleije8689e62010-09-28 15:57:37 +02001250
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001251 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001252
Linus Walleije8689e62010-09-28 15:57:37 +02001253 /*
1254 * See if we already have a physical channel allocated,
1255 * else this is the time to try to get one.
1256 */
1257 ret = prep_phy_channel(plchan, txd);
1258 if (ret) {
1259 /*
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001260 * No physical channel was available.
1261 *
1262 * memcpy transfers can be sorted out at submission time.
1263 *
1264 * Slave transfers may have been denied due to platform
1265 * channel muxing restrictions. Since there is no guarantee
1266 * that this will ever be resolved, and the signal must be
1267 * acquired AFTER acquiring the physical channel, we will let
1268 * them be NACK:ed with -EBUSY here. The drivers can retry
1269 * the prep() call if they are eager on doing this using DMA.
Linus Walleije8689e62010-09-28 15:57:37 +02001270 */
1271 if (plchan->slave) {
1272 pl08x_free_txd_list(pl08x, plchan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001273 pl08x_free_txd(pl08x, txd);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001274 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001275 return -EBUSY;
1276 }
Linus Walleije8689e62010-09-28 15:57:37 +02001277 } else
1278 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001279 * Else we're all set, paused and ready to roll, status
1280 * will switch to PL08X_CHAN_RUNNING when we call
1281 * issue_pending(). If there is something running on the
1282 * channel already we don't change its state.
Linus Walleije8689e62010-09-28 15:57:37 +02001283 */
1284 if (plchan->state == PL08X_CHAN_IDLE)
1285 plchan->state = PL08X_CHAN_PAUSED;
1286
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001287 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001288
1289 return 0;
1290}
1291
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001292static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan,
1293 unsigned long flags)
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001294{
Viresh Kumarb201c112011-08-05 15:32:29 +05301295 struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001296
1297 if (txd) {
1298 dma_async_tx_descriptor_init(&txd->tx, &plchan->chan);
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001299 txd->tx.flags = flags;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001300 txd->tx.tx_submit = pl08x_tx_submit;
1301 INIT_LIST_HEAD(&txd->node);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001302
1303 /* Always enable error and terminal interrupts */
1304 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1305 PL080_CONFIG_TC_IRQ_MASK;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001306 }
1307 return txd;
1308}
1309
Linus Walleije8689e62010-09-28 15:57:37 +02001310/*
1311 * Initialize a descriptor to be used by memcpy submit
1312 */
1313static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1314 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1315 size_t len, unsigned long flags)
1316{
1317 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1318 struct pl08x_driver_data *pl08x = plchan->host;
1319 struct pl08x_txd *txd;
1320 int ret;
1321
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001322 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001323 if (!txd) {
1324 dev_err(&pl08x->adev->dev,
1325 "%s no memory for descriptor\n", __func__);
1326 return NULL;
1327 }
1328
Linus Walleije8689e62010-09-28 15:57:37 +02001329 txd->direction = DMA_NONE;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001330 txd->src_addr = src;
1331 txd->dst_addr = dest;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001332 txd->len = len;
Linus Walleije8689e62010-09-28 15:57:37 +02001333
1334 /* Set platform data for m2m */
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001335 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001336 txd->cctl = pl08x->pd->memcpy_channel.cctl &
1337 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001338
Linus Walleije8689e62010-09-28 15:57:37 +02001339 /* Both to be incremented or the code will break */
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +00001340 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001341
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001342 if (pl08x->vd->dualmaster)
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001343 txd->cctl |= pl08x_select_bus(pl08x->mem_buses,
1344 pl08x->mem_buses);
Linus Walleije8689e62010-09-28 15:57:37 +02001345
Linus Walleije8689e62010-09-28 15:57:37 +02001346 ret = pl08x_prep_channel_resources(plchan, txd);
1347 if (ret)
1348 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001349
1350 return &txd->tx;
1351}
1352
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001353static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
Linus Walleije8689e62010-09-28 15:57:37 +02001354 struct dma_chan *chan, struct scatterlist *sgl,
1355 unsigned int sg_len, enum dma_data_direction direction,
1356 unsigned long flags)
1357{
1358 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1359 struct pl08x_driver_data *pl08x = plchan->host;
1360 struct pl08x_txd *txd;
1361 int ret;
1362
1363 /*
1364 * Current implementation ASSUMES only one sg
1365 */
1366 if (sg_len != 1) {
1367 dev_err(&pl08x->adev->dev, "%s prepared too long sglist\n",
1368 __func__);
1369 BUG();
1370 }
1371
1372 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
1373 __func__, sgl->length, plchan->name);
1374
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001375 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001376 if (!txd) {
1377 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1378 return NULL;
1379 }
1380
Linus Walleije8689e62010-09-28 15:57:37 +02001381 if (direction != plchan->runtime_direction)
1382 dev_err(&pl08x->adev->dev, "%s DMA setup does not match "
1383 "the direction configured for the PrimeCell\n",
1384 __func__);
1385
1386 /*
1387 * Set up addresses, the PrimeCell configured address
1388 * will take precedence since this may configure the
1389 * channel target address dynamically at runtime.
1390 */
1391 txd->direction = direction;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001392 txd->len = sgl->length;
1393
Linus Walleije8689e62010-09-28 15:57:37 +02001394 if (direction == DMA_TO_DEVICE) {
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001395 txd->ccfg |= PL080_FLOW_MEM2PER << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001396 txd->cctl = plchan->dst_cctl;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001397 txd->src_addr = sgl->dma_address;
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001398 txd->dst_addr = plchan->dst_addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001399 } else if (direction == DMA_FROM_DEVICE) {
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001400 txd->ccfg |= PL080_FLOW_PER2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001401 txd->cctl = plchan->src_cctl;
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001402 txd->src_addr = plchan->src_addr;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001403 txd->dst_addr = sgl->dma_address;
Linus Walleije8689e62010-09-28 15:57:37 +02001404 } else {
1405 dev_err(&pl08x->adev->dev,
1406 "%s direction unsupported\n", __func__);
1407 return NULL;
1408 }
Linus Walleije8689e62010-09-28 15:57:37 +02001409
1410 ret = pl08x_prep_channel_resources(plchan, txd);
1411 if (ret)
1412 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001413
1414 return &txd->tx;
1415}
1416
1417static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1418 unsigned long arg)
1419{
1420 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1421 struct pl08x_driver_data *pl08x = plchan->host;
1422 unsigned long flags;
1423 int ret = 0;
1424
1425 /* Controls applicable to inactive channels */
1426 if (cmd == DMA_SLAVE_CONFIG) {
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001427 return dma_set_runtime_config(chan,
1428 (struct dma_slave_config *)arg);
Linus Walleije8689e62010-09-28 15:57:37 +02001429 }
1430
1431 /*
1432 * Anything succeeds on channels with no physical allocation and
1433 * no queued transfers.
1434 */
1435 spin_lock_irqsave(&plchan->lock, flags);
1436 if (!plchan->phychan && !plchan->at) {
1437 spin_unlock_irqrestore(&plchan->lock, flags);
1438 return 0;
1439 }
1440
1441 switch (cmd) {
1442 case DMA_TERMINATE_ALL:
1443 plchan->state = PL08X_CHAN_IDLE;
1444
1445 if (plchan->phychan) {
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +00001446 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
Linus Walleije8689e62010-09-28 15:57:37 +02001447
1448 /*
1449 * Mark physical channel as free and free any slave
1450 * signal
1451 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001452 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001453 }
Linus Walleije8689e62010-09-28 15:57:37 +02001454 /* Dequeue jobs and free LLIs */
1455 if (plchan->at) {
1456 pl08x_free_txd(pl08x, plchan->at);
1457 plchan->at = NULL;
1458 }
1459 /* Dequeue jobs not yet fired as well */
1460 pl08x_free_txd_list(pl08x, plchan);
1461 break;
1462 case DMA_PAUSE:
1463 pl08x_pause_phy_chan(plchan->phychan);
1464 plchan->state = PL08X_CHAN_PAUSED;
1465 break;
1466 case DMA_RESUME:
1467 pl08x_resume_phy_chan(plchan->phychan);
1468 plchan->state = PL08X_CHAN_RUNNING;
1469 break;
1470 default:
1471 /* Unknown command */
1472 ret = -ENXIO;
1473 break;
1474 }
1475
1476 spin_unlock_irqrestore(&plchan->lock, flags);
1477
1478 return ret;
1479}
1480
1481bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1482{
1483 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1484 char *name = chan_id;
1485
1486 /* Check that the channel is not taken! */
1487 if (!strcmp(plchan->name, name))
1488 return true;
1489
1490 return false;
1491}
1492
1493/*
1494 * Just check that the device is there and active
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001495 * TODO: turn this bit on/off depending on the number of physical channels
1496 * actually used, if it is zero... well shut it off. That will save some
1497 * power. Cut the clock at the same time.
Linus Walleije8689e62010-09-28 15:57:37 +02001498 */
1499static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1500{
1501 u32 val;
1502
1503 val = readl(pl08x->base + PL080_CONFIG);
1504 val &= ~(PL080_CONFIG_M2_BE | PL080_CONFIG_M1_BE | PL080_CONFIG_ENABLE);
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00001505 /* We implicitly clear bit 1 and that means little-endian mode */
Linus Walleije8689e62010-09-28 15:57:37 +02001506 val |= PL080_CONFIG_ENABLE;
1507 writel(val, pl08x->base + PL080_CONFIG);
1508}
1509
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001510static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1511{
1512 struct device *dev = txd->tx.chan->device->dev;
1513
1514 if (!(txd->tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1515 if (txd->tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
1516 dma_unmap_single(dev, txd->src_addr, txd->len,
1517 DMA_TO_DEVICE);
1518 else
1519 dma_unmap_page(dev, txd->src_addr, txd->len,
1520 DMA_TO_DEVICE);
1521 }
1522 if (!(txd->tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1523 if (txd->tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
1524 dma_unmap_single(dev, txd->dst_addr, txd->len,
1525 DMA_FROM_DEVICE);
1526 else
1527 dma_unmap_page(dev, txd->dst_addr, txd->len,
1528 DMA_FROM_DEVICE);
1529 }
1530}
1531
Linus Walleije8689e62010-09-28 15:57:37 +02001532static void pl08x_tasklet(unsigned long data)
1533{
1534 struct pl08x_dma_chan *plchan = (struct pl08x_dma_chan *) data;
Linus Walleije8689e62010-09-28 15:57:37 +02001535 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001536 struct pl08x_txd *txd;
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001537 unsigned long flags;
Linus Walleije8689e62010-09-28 15:57:37 +02001538
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001539 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001540
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001541 txd = plchan->at;
1542 plchan->at = NULL;
1543
1544 if (txd) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001545 /* Update last completed */
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001546 plchan->lc = txd->tx.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001547 }
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001548
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001549 /* If a new descriptor is queued, set it up plchan->at is NULL here */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001550 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001551 struct pl08x_txd *next;
1552
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001553 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001554 struct pl08x_txd,
1555 node);
1556 list_del(&next->node);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001557
1558 pl08x_start_txd(plchan, next);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001559 } else if (plchan->phychan_hold) {
1560 /*
1561 * This channel is still in use - we have a new txd being
1562 * prepared and will soon be queued. Don't give up the
1563 * physical channel.
1564 */
Linus Walleije8689e62010-09-28 15:57:37 +02001565 } else {
1566 struct pl08x_dma_chan *waiting = NULL;
1567
1568 /*
1569 * No more jobs, so free up the physical channel
1570 * Free any allocated signal on slave transfers too
1571 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001572 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001573 plchan->state = PL08X_CHAN_IDLE;
1574
1575 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001576 * And NOW before anyone else can grab that free:d up
1577 * physical channel, see if there is some memcpy pending
1578 * that seriously needs to start because of being stacked
1579 * up while we were choking the physical channels with data.
Linus Walleije8689e62010-09-28 15:57:37 +02001580 */
1581 list_for_each_entry(waiting, &pl08x->memcpy.channels,
1582 chan.device_node) {
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301583 if (waiting->state == PL08X_CHAN_WAITING &&
1584 waiting->waiting != NULL) {
Linus Walleije8689e62010-09-28 15:57:37 +02001585 int ret;
1586
1587 /* This should REALLY not fail now */
1588 ret = prep_phy_channel(waiting,
1589 waiting->waiting);
1590 BUG_ON(ret);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001591 waiting->phychan_hold--;
Linus Walleije8689e62010-09-28 15:57:37 +02001592 waiting->state = PL08X_CHAN_RUNNING;
1593 waiting->waiting = NULL;
1594 pl08x_issue_pending(&waiting->chan);
1595 break;
1596 }
1597 }
1598 }
1599
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001600 spin_unlock_irqrestore(&plchan->lock, flags);
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001601
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001602 if (txd) {
1603 dma_async_tx_callback callback = txd->tx.callback;
1604 void *callback_param = txd->tx.callback_param;
1605
1606 /* Don't try to unmap buffers on slave channels */
1607 if (!plchan->slave)
1608 pl08x_unmap_buffers(txd);
1609
1610 /* Free the descriptor */
1611 spin_lock_irqsave(&plchan->lock, flags);
1612 pl08x_free_txd(pl08x, txd);
1613 spin_unlock_irqrestore(&plchan->lock, flags);
1614
1615 /* Callback to signal completion */
1616 if (callback)
1617 callback(callback_param);
1618 }
Linus Walleije8689e62010-09-28 15:57:37 +02001619}
1620
1621static irqreturn_t pl08x_irq(int irq, void *dev)
1622{
1623 struct pl08x_driver_data *pl08x = dev;
1624 u32 mask = 0;
1625 u32 val;
1626 int i;
1627
1628 val = readl(pl08x->base + PL080_ERR_STATUS);
1629 if (val) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001630 /* An error interrupt (on one or more channels) */
Linus Walleije8689e62010-09-28 15:57:37 +02001631 dev_err(&pl08x->adev->dev,
1632 "%s error interrupt, register value 0x%08x\n",
1633 __func__, val);
1634 /*
1635 * Simply clear ALL PL08X error interrupts,
1636 * regardless of channel and cause
1637 * FIXME: should be 0x00000003 on PL081 really.
1638 */
1639 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1640 }
1641 val = readl(pl08x->base + PL080_INT_STATUS);
1642 for (i = 0; i < pl08x->vd->channels; i++) {
1643 if ((1 << i) & val) {
1644 /* Locate physical channel */
1645 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1646 struct pl08x_dma_chan *plchan = phychan->serving;
1647
1648 /* Schedule tasklet on this channel */
1649 tasklet_schedule(&plchan->tasklet);
1650
1651 mask |= (1 << i);
1652 }
1653 }
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001654 /* Clear only the terminal interrupts on channels we processed */
Linus Walleije8689e62010-09-28 15:57:37 +02001655 writel(mask, pl08x->base + PL080_TC_CLEAR);
1656
1657 return mask ? IRQ_HANDLED : IRQ_NONE;
1658}
1659
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001660static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan)
1661{
1662 u32 cctl = pl08x_cctl(chan->cd->cctl);
1663
1664 chan->slave = true;
1665 chan->name = chan->cd->bus_id;
1666 chan->src_addr = chan->cd->addr;
1667 chan->dst_addr = chan->cd->addr;
1668 chan->src_cctl = cctl | PL080_CONTROL_DST_INCR |
1669 pl08x_select_bus(chan->cd->periph_buses, chan->host->mem_buses);
1670 chan->dst_cctl = cctl | PL080_CONTROL_SRC_INCR |
1671 pl08x_select_bus(chan->host->mem_buses, chan->cd->periph_buses);
1672}
1673
Linus Walleije8689e62010-09-28 15:57:37 +02001674/*
1675 * Initialise the DMAC memcpy/slave channels.
1676 * Make a local wrapper to hold required data
1677 */
1678static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301679 struct dma_device *dmadev, unsigned int channels, bool slave)
Linus Walleije8689e62010-09-28 15:57:37 +02001680{
1681 struct pl08x_dma_chan *chan;
1682 int i;
1683
1684 INIT_LIST_HEAD(&dmadev->channels);
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001685
Linus Walleije8689e62010-09-28 15:57:37 +02001686 /*
1687 * Register as many many memcpy as we have physical channels,
1688 * we won't always be able to use all but the code will have
1689 * to cope with that situation.
1690 */
1691 for (i = 0; i < channels; i++) {
Viresh Kumarb201c112011-08-05 15:32:29 +05301692 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001693 if (!chan) {
1694 dev_err(&pl08x->adev->dev,
1695 "%s no memory for channel\n", __func__);
1696 return -ENOMEM;
1697 }
1698
1699 chan->host = pl08x;
1700 chan->state = PL08X_CHAN_IDLE;
1701
1702 if (slave) {
Linus Walleije8689e62010-09-28 15:57:37 +02001703 chan->cd = &pl08x->pd->slave_channels[i];
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001704 pl08x_dma_slave_init(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001705 } else {
1706 chan->cd = &pl08x->pd->memcpy_channel;
1707 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1708 if (!chan->name) {
1709 kfree(chan);
1710 return -ENOMEM;
1711 }
1712 }
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +00001713 if (chan->cd->circular_buffer) {
1714 dev_err(&pl08x->adev->dev,
1715 "channel %s: circular buffers not supported\n",
1716 chan->name);
1717 kfree(chan);
1718 continue;
1719 }
Viresh Kumar175a5e62011-08-05 15:32:32 +05301720 dev_dbg(&pl08x->adev->dev,
Linus Walleije8689e62010-09-28 15:57:37 +02001721 "initialize virtual channel \"%s\"\n",
1722 chan->name);
1723
1724 chan->chan.device = dmadev;
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001725 chan->chan.cookie = 0;
1726 chan->lc = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001727
1728 spin_lock_init(&chan->lock);
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001729 INIT_LIST_HEAD(&chan->pend_list);
Linus Walleije8689e62010-09-28 15:57:37 +02001730 tasklet_init(&chan->tasklet, pl08x_tasklet,
1731 (unsigned long) chan);
1732
1733 list_add_tail(&chan->chan.device_node, &dmadev->channels);
1734 }
1735 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1736 i, slave ? "slave" : "memcpy");
1737 return i;
1738}
1739
1740static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1741{
1742 struct pl08x_dma_chan *chan = NULL;
1743 struct pl08x_dma_chan *next;
1744
1745 list_for_each_entry_safe(chan,
1746 next, &dmadev->channels, chan.device_node) {
1747 list_del(&chan->chan.device_node);
1748 kfree(chan);
1749 }
1750}
1751
1752#ifdef CONFIG_DEBUG_FS
1753static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1754{
1755 switch (state) {
1756 case PL08X_CHAN_IDLE:
1757 return "idle";
1758 case PL08X_CHAN_RUNNING:
1759 return "running";
1760 case PL08X_CHAN_PAUSED:
1761 return "paused";
1762 case PL08X_CHAN_WAITING:
1763 return "waiting";
1764 default:
1765 break;
1766 }
1767 return "UNKNOWN STATE";
1768}
1769
1770static int pl08x_debugfs_show(struct seq_file *s, void *data)
1771{
1772 struct pl08x_driver_data *pl08x = s->private;
1773 struct pl08x_dma_chan *chan;
1774 struct pl08x_phy_chan *ch;
1775 unsigned long flags;
1776 int i;
1777
1778 seq_printf(s, "PL08x physical channels:\n");
1779 seq_printf(s, "CHANNEL:\tUSER:\n");
1780 seq_printf(s, "--------\t-----\n");
1781 for (i = 0; i < pl08x->vd->channels; i++) {
1782 struct pl08x_dma_chan *virt_chan;
1783
1784 ch = &pl08x->phy_chans[i];
1785
1786 spin_lock_irqsave(&ch->lock, flags);
1787 virt_chan = ch->serving;
1788
1789 seq_printf(s, "%d\t\t%s\n",
1790 ch->id, virt_chan ? virt_chan->name : "(none)");
1791
1792 spin_unlock_irqrestore(&ch->lock, flags);
1793 }
1794
1795 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1796 seq_printf(s, "CHANNEL:\tSTATE:\n");
1797 seq_printf(s, "--------\t------\n");
1798 list_for_each_entry(chan, &pl08x->memcpy.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001799 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001800 pl08x_state_str(chan->state));
1801 }
1802
1803 seq_printf(s, "\nPL08x virtual slave channels:\n");
1804 seq_printf(s, "CHANNEL:\tSTATE:\n");
1805 seq_printf(s, "--------\t------\n");
1806 list_for_each_entry(chan, &pl08x->slave.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001807 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001808 pl08x_state_str(chan->state));
1809 }
1810
1811 return 0;
1812}
1813
1814static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1815{
1816 return single_open(file, pl08x_debugfs_show, inode->i_private);
1817}
1818
1819static const struct file_operations pl08x_debugfs_operations = {
1820 .open = pl08x_debugfs_open,
1821 .read = seq_read,
1822 .llseek = seq_lseek,
1823 .release = single_release,
1824};
1825
1826static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1827{
1828 /* Expose a simple debugfs interface to view all clocks */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301829 (void) debugfs_create_file(dev_name(&pl08x->adev->dev),
1830 S_IFREG | S_IRUGO, NULL, pl08x,
1831 &pl08x_debugfs_operations);
Linus Walleije8689e62010-09-28 15:57:37 +02001832}
1833
1834#else
1835static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1836{
1837}
1838#endif
1839
Russell Kingaa25afa2011-02-19 15:55:00 +00001840static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
Linus Walleije8689e62010-09-28 15:57:37 +02001841{
1842 struct pl08x_driver_data *pl08x;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +00001843 const struct vendor_data *vd = id->data;
Linus Walleije8689e62010-09-28 15:57:37 +02001844 int ret = 0;
1845 int i;
1846
1847 ret = amba_request_regions(adev, NULL);
1848 if (ret)
1849 return ret;
1850
1851 /* Create the driver state holder */
Viresh Kumarb201c112011-08-05 15:32:29 +05301852 pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001853 if (!pl08x) {
1854 ret = -ENOMEM;
1855 goto out_no_pl08x;
1856 }
1857
1858 /* Initialize memcpy engine */
1859 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1860 pl08x->memcpy.dev = &adev->dev;
1861 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1862 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1863 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1864 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1865 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1866 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1867 pl08x->memcpy.device_control = pl08x_control;
1868
1869 /* Initialize slave engine */
1870 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1871 pl08x->slave.dev = &adev->dev;
1872 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1873 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1874 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1875 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1876 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1877 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1878 pl08x->slave.device_control = pl08x_control;
1879
1880 /* Get the platform data */
1881 pl08x->pd = dev_get_platdata(&adev->dev);
1882 if (!pl08x->pd) {
1883 dev_err(&adev->dev, "no platform data supplied\n");
1884 goto out_no_platdata;
1885 }
1886
1887 /* Assign useful pointers to the driver state */
1888 pl08x->adev = adev;
1889 pl08x->vd = vd;
1890
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001891 /* By default, AHB1 only. If dualmaster, from platform */
1892 pl08x->lli_buses = PL08X_AHB1;
1893 pl08x->mem_buses = PL08X_AHB1;
1894 if (pl08x->vd->dualmaster) {
1895 pl08x->lli_buses = pl08x->pd->lli_buses;
1896 pl08x->mem_buses = pl08x->pd->mem_buses;
1897 }
1898
Linus Walleije8689e62010-09-28 15:57:37 +02001899 /* A DMA memory pool for LLIs, align on 1-byte boundary */
1900 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
1901 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
1902 if (!pl08x->pool) {
1903 ret = -ENOMEM;
1904 goto out_no_lli_pool;
1905 }
1906
1907 spin_lock_init(&pl08x->lock);
1908
1909 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
1910 if (!pl08x->base) {
1911 ret = -ENOMEM;
1912 goto out_no_ioremap;
1913 }
1914
1915 /* Turn on the PL08x */
1916 pl08x_ensure_on(pl08x);
1917
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001918 /* Attach the interrupt handler */
Linus Walleije8689e62010-09-28 15:57:37 +02001919 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1920 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
1921
1922 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001923 DRIVER_NAME, pl08x);
Linus Walleije8689e62010-09-28 15:57:37 +02001924 if (ret) {
1925 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
1926 __func__, adev->irq[0]);
1927 goto out_no_irq;
1928 }
1929
1930 /* Initialize physical channels */
Viresh Kumarb201c112011-08-05 15:32:29 +05301931 pl08x->phy_chans = kmalloc((vd->channels * sizeof(*pl08x->phy_chans)),
Linus Walleije8689e62010-09-28 15:57:37 +02001932 GFP_KERNEL);
1933 if (!pl08x->phy_chans) {
1934 dev_err(&adev->dev, "%s failed to allocate "
1935 "physical channel holders\n",
1936 __func__);
1937 goto out_no_phychans;
1938 }
1939
1940 for (i = 0; i < vd->channels; i++) {
1941 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
1942
1943 ch->id = i;
1944 ch->base = pl08x->base + PL080_Cx_BASE(i);
1945 spin_lock_init(&ch->lock);
1946 ch->serving = NULL;
1947 ch->signal = -1;
Viresh Kumar175a5e62011-08-05 15:32:32 +05301948 dev_dbg(&adev->dev, "physical channel %d is %s\n",
1949 i, pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
Linus Walleije8689e62010-09-28 15:57:37 +02001950 }
1951
1952 /* Register as many memcpy channels as there are physical channels */
1953 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
1954 pl08x->vd->channels, false);
1955 if (ret <= 0) {
1956 dev_warn(&pl08x->adev->dev,
1957 "%s failed to enumerate memcpy channels - %d\n",
1958 __func__, ret);
1959 goto out_no_memcpy;
1960 }
1961 pl08x->memcpy.chancnt = ret;
1962
1963 /* Register slave channels */
1964 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301965 pl08x->pd->num_slave_channels, true);
Linus Walleije8689e62010-09-28 15:57:37 +02001966 if (ret <= 0) {
1967 dev_warn(&pl08x->adev->dev,
1968 "%s failed to enumerate slave channels - %d\n",
1969 __func__, ret);
1970 goto out_no_slave;
1971 }
1972 pl08x->slave.chancnt = ret;
1973
1974 ret = dma_async_device_register(&pl08x->memcpy);
1975 if (ret) {
1976 dev_warn(&pl08x->adev->dev,
1977 "%s failed to register memcpy as an async device - %d\n",
1978 __func__, ret);
1979 goto out_no_memcpy_reg;
1980 }
1981
1982 ret = dma_async_device_register(&pl08x->slave);
1983 if (ret) {
1984 dev_warn(&pl08x->adev->dev,
1985 "%s failed to register slave as an async device - %d\n",
1986 __func__, ret);
1987 goto out_no_slave_reg;
1988 }
1989
1990 amba_set_drvdata(adev, pl08x);
1991 init_pl08x_debugfs(pl08x);
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001992 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
1993 amba_part(adev), amba_rev(adev),
1994 (unsigned long long)adev->res.start, adev->irq[0]);
Linus Walleije8689e62010-09-28 15:57:37 +02001995 return 0;
1996
1997out_no_slave_reg:
1998 dma_async_device_unregister(&pl08x->memcpy);
1999out_no_memcpy_reg:
2000 pl08x_free_virtual_channels(&pl08x->slave);
2001out_no_slave:
2002 pl08x_free_virtual_channels(&pl08x->memcpy);
2003out_no_memcpy:
2004 kfree(pl08x->phy_chans);
2005out_no_phychans:
2006 free_irq(adev->irq[0], pl08x);
2007out_no_irq:
2008 iounmap(pl08x->base);
2009out_no_ioremap:
2010 dma_pool_destroy(pl08x->pool);
2011out_no_lli_pool:
2012out_no_platdata:
2013 kfree(pl08x);
2014out_no_pl08x:
2015 amba_release_regions(adev);
2016 return ret;
2017}
2018
2019/* PL080 has 8 channels and the PL080 have just 2 */
2020static struct vendor_data vendor_pl080 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002021 .channels = 8,
2022 .dualmaster = true,
2023};
2024
2025static struct vendor_data vendor_pl081 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002026 .channels = 2,
2027 .dualmaster = false,
2028};
2029
2030static struct amba_id pl08x_ids[] = {
2031 /* PL080 */
2032 {
2033 .id = 0x00041080,
2034 .mask = 0x000fffff,
2035 .data = &vendor_pl080,
2036 },
2037 /* PL081 */
2038 {
2039 .id = 0x00041081,
2040 .mask = 0x000fffff,
2041 .data = &vendor_pl081,
2042 },
2043 /* Nomadik 8815 PL080 variant */
2044 {
2045 .id = 0x00280880,
2046 .mask = 0x00ffffff,
2047 .data = &vendor_pl080,
2048 },
2049 { 0, 0 },
2050};
2051
2052static struct amba_driver pl08x_amba_driver = {
2053 .drv.name = DRIVER_NAME,
2054 .id_table = pl08x_ids,
2055 .probe = pl08x_probe,
2056};
2057
2058static int __init pl08x_init(void)
2059{
2060 int retval;
2061 retval = amba_driver_register(&pl08x_amba_driver);
2062 if (retval)
2063 printk(KERN_WARNING DRIVER_NAME
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00002064 "failed to register as an AMBA device (%d)\n",
Linus Walleije8689e62010-09-28 15:57:37 +02002065 retval);
2066 return retval;
2067}
2068subsys_initcall(pl08x_init);