blob: 5e4ac635368fe3f57c5a7b6cbf0b9f3995f80796 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
David Brownell75862692005-09-23 17:14:37 -070010 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/kernel.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040016#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/pci.h>
18#include <linux/init.h>
19#include <linux/delay.h>
Len Brown25be5e62005-05-27 04:21:50 -040020#include <linux/acpi.h>
bjorn.helgaas@hp.com9f23ed32007-12-17 14:09:38 -070021#include <linux/kallsyms.h>
Andreas Petlund75e07fc2008-11-20 20:42:25 -080022#include <linux/dmi.h>
Alexander Duyck649426e2009-03-05 13:57:28 -050023#include <linux/pci-aspm.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090024#include <linux/ioport.h>
Arjan van de Ven32098742012-01-30 20:52:07 -080025#include <linux/sched.h>
26#include <linux/ktime.h>
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010027#include <asm/dma.h> /* isa_dma_bridge_buggy */
Greg KHbc56b9e2005-04-08 14:53:31 +090028#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Yuji Shimada32a9a6822009-03-16 17:13:39 +090030/*
Jacob Pan253d2e52010-07-16 10:19:22 -070031 * Decoding should be disabled for a PCI device during BAR sizing to avoid
32 * conflict. But doing so may cause problems on host bridge and perhaps other
33 * key system devices. For devices that need to have mmio decoding always-on,
34 * we need to set the dev->mmio_always_on bit.
35 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050036static void quirk_mmio_always_on(struct pci_dev *dev)
Jacob Pan253d2e52010-07-16 10:19:22 -070037{
Yinghai Lu52d21b52012-02-23 23:46:53 -080038 dev->mmio_always_on = 1;
Jacob Pan253d2e52010-07-16 10:19:22 -070039}
Yinghai Lu52d21b52012-02-23 23:46:53 -080040DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
41 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
Jacob Pan253d2e52010-07-16 10:19:22 -070042
Doug Thompsonbd8481e2006-05-08 17:06:09 -070043/* The Mellanox Tavor device gives false positive parity errors
44 * Mark this device with a broken_parity_status, to allow
45 * PCI scanning code to "skip" this now blacklisted device.
46 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050047static void quirk_mellanox_tavor(struct pci_dev *dev)
Doug Thompsonbd8481e2006-05-08 17:06:09 -070048{
49 dev->broken_parity_status = 1; /* This device gives false positives */
50}
51DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
52DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
53
Bjorn Helgaasf7625982013-11-14 11:28:18 -070054/* Deal with broken BIOSes that neglect to enable passive release,
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 which can cause problems in combination with the 82441FX/PPro MTRRs */
Alan Cox1597cac2006-12-04 15:14:45 -080056static void quirk_passive_release(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070057{
58 struct pci_dev *d = NULL;
59 unsigned char dlc;
60
61 /* We have to make sure a particular bit is set in the PIIX3
62 ISA bridge, so we have to go out and find it. */
63 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
64 pci_read_config_byte(d, 0x82, &dlc);
65 if (!(dlc & 1<<1)) {
Adam Jackson999da9f2008-12-01 14:30:29 -080066 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 dlc |= 1<<1;
68 pci_write_config_byte(d, 0x82, dlc);
69 }
70 }
71}
Andrew Morton652c5382007-11-21 15:07:13 -080072DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
73DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
76 but VIA don't answer queries. If you happen to have good contacts at VIA
Bjorn Helgaasf7625982013-11-14 11:28:18 -070077 ask them for me please -- Alan
78
79 This appears to be BIOS not version dependent. So presumably there is a
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 chipset level fix */
Bjorn Helgaasf7625982013-11-14 11:28:18 -070081
Bill Pemberton15856ad2012-11-21 15:35:00 -050082static void quirk_isa_dma_hangs(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070083{
84 if (!isa_dma_bridge_buggy) {
85 isa_dma_bridge_buggy=1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -070086 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 }
88}
89 /*
90 * Its not totally clear which chipsets are the problematic ones
91 * We know 82C586 and 82C596 variants are affected.
92 */
Andrew Morton652c5382007-11-21 15:07:13 -080093DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
94DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
95DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
Bjorn Helgaasf7625982013-11-14 11:28:18 -070096DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
Andrew Morton652c5382007-11-21 15:07:13 -080097DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
98DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
99DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101/*
Len Brown4731fdc2010-09-24 21:02:27 -0400102 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
103 * for some HT machines to use C4 w/o hanging.
104 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500105static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
Len Brown4731fdc2010-09-24 21:02:27 -0400106{
107 u32 pmbase;
108 u16 pm1a;
109
110 pci_read_config_dword(dev, 0x40, &pmbase);
111 pmbase = pmbase & 0xff80;
112 pm1a = inw(pmbase);
113
114 if (pm1a & 0x10) {
115 dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
116 outw(0x10, pmbase);
117 }
118}
119DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
120
121/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 * Chipsets where PCI->PCI transfers vanish or hang
123 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500124static void quirk_nopcipci(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125{
126 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700127 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 pci_pci_problems |= PCIPCI_FAIL;
129 }
130}
Andrew Morton652c5382007-11-21 15:07:13 -0800131DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
132DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
Alan Cox236561e2006-09-30 23:27:03 -0700133
Bill Pemberton15856ad2012-11-21 15:35:00 -0500134static void quirk_nopciamd(struct pci_dev *dev)
Alan Cox236561e2006-09-30 23:27:03 -0700135{
136 u8 rev;
137 pci_read_config_byte(dev, 0x08, &rev);
138 if (rev == 0x13) {
139 /* Erratum 24 */
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700140 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
Alan Cox236561e2006-09-30 23:27:03 -0700141 pci_pci_problems |= PCIAGP_FAIL;
142 }
143}
Andrew Morton652c5382007-11-21 15:07:13 -0800144DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
146/*
147 * Triton requires workarounds to be used by the drivers
148 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500149static void quirk_triton(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150{
151 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700152 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 pci_pci_problems |= PCIPCI_TRITON;
154 }
155}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700156DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
157DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
158DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160
161/*
162 * VIA Apollo KT133 needs PCI latency patch
163 * Made according to a windows driver based patch by George E. Breese
164 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
Justin P. Mattock631dd1a2010-10-18 11:03:14 +0200165 * and http://www.georgebreese.com/net/software/#PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
167 * the info on which Mr Breese based his work.
168 *
169 * Updated based on further information from the site and also on
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700170 * information provided by VIA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 */
Alan Cox1597cac2006-12-04 15:14:45 -0800172static void quirk_vialatency(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173{
174 struct pci_dev *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 u8 busarb;
176 /* Ok we have a potential problem chipset here. Now see if we have
177 a buggy southbridge */
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700178
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
180 if (p!=NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
182 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700183 if (p->revision < 0x40 || p->revision > 0x42)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 goto exit;
185 } else {
186 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
187 if (p==NULL) /* No problem parts */
188 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700190 if (p->revision < 0x10 || p->revision > 0x12)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 goto exit;
192 }
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700195 * Ok we have the problem. Now set the PCI master grant to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 * occur every master grant. The apparent bug is that under high
197 * PCI load (quite common in Linux of course) you can get data
198 * loss when the CPU is held off the bus for 3 bus master requests
199 * This happens to include the IDE controllers....
200 *
201 * VIA only apply this fix when an SB Live! is present but under
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300202 * both Linux and Windows this isn't enough, and we have seen
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 * corruption without SB Live! but with things like 3 UDMA IDE
204 * controllers. So we ignore that bit of the VIA recommendation..
205 */
206
207 pci_read_config_byte(dev, 0x76, &busarb);
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700208 /* Set bit 4 and bi 5 of byte 76 to 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 "Master priority rotation on every PCI master grant */
210 busarb &= ~(1<<5);
211 busarb |= (1<<4);
212 pci_write_config_byte(dev, 0x76, busarb);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700213 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214exit:
215 pci_dev_put(p);
216}
Andrew Morton652c5382007-11-21 15:07:13 -0800217DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
218DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
219DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Alan Cox1597cac2006-12-04 15:14:45 -0800220/* Must restore this on a resume from RAM */
Andrew Morton652c5382007-11-21 15:07:13 -0800221DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
222DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
223DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
225/*
226 * VIA Apollo VP3 needs ETBF on BT848/878
227 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500228static void quirk_viaetbf(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229{
230 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700231 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 pci_pci_problems |= PCIPCI_VIAETBF;
233 }
234}
Andrew Morton652c5382007-11-21 15:07:13 -0800235DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Bill Pemberton15856ad2012-11-21 15:35:00 -0500237static void quirk_vsfx(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238{
239 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700240 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 pci_pci_problems |= PCIPCI_VSFX;
242 }
243}
Andrew Morton652c5382007-11-21 15:07:13 -0800244DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
246/*
247 * Ali Magik requires workarounds to be used by the drivers
248 * that DMA to AGP space. Latency must be set to 0xA and triton
249 * workaround applied too
250 * [Info kindly provided by ALi]
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700251 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500252static void quirk_alimagik(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253{
254 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700255 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
257 }
258}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700259DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
260DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
262/*
263 * Natoma has some interesting boundary conditions with Zoran stuff
264 * at least
265 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500266static void quirk_natoma(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267{
268 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700269 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 pci_pci_problems |= PCIPCI_NATOMA;
271 }
272}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700273DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
274DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
275DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
276DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
277DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
278DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
280/*
281 * This chip can cause PCI parity errors if config register 0xA0 is read
282 * while DMAs are occurring.
283 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500284static void quirk_citrine(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285{
286 dev->cfg_size = 0xA0;
287}
Andrew Morton652c5382007-11-21 15:07:13 -0800288DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
290/*
291 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
292 * If it's needed, re-allocate the region.
293 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500294static void quirk_s3_64M(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295{
296 struct resource *r = &dev->resource[0];
297
298 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
Bjorn Helgaasbd064f02014-02-26 11:25:58 -0700299 r->flags |= IORESOURCE_UNSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 r->start = 0;
301 r->end = 0x3ffffff;
302 }
303}
Andrew Morton652c5382007-11-21 15:07:13 -0800304DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
305DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500307/*
308 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
309 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
310 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
311 * (which conflicts w/ BAR1's memory range).
312 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500313static void quirk_cs5536_vsa(struct pci_dev *dev)
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500314{
315 if (pci_resource_len(dev, 0) != 8) {
316 struct resource *res = &dev->resource[0];
317 res->end = res->start + 8 - 1;
318 dev_info(&dev->dev, "CS5536 ISA bridge bug detected "
319 "(incorrect header); workaround applied.\n");
320 }
321}
322DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
323
Yinghai Lu65195c72013-04-12 12:44:15 +0000324static void quirk_io_region(struct pci_dev *dev, int port,
325 unsigned size, int nr, const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326{
Yinghai Lu65195c72013-04-12 12:44:15 +0000327 u16 region;
328 struct pci_bus_region bus_region;
329 struct resource *res = dev->resource + nr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
Yinghai Lu65195c72013-04-12 12:44:15 +0000331 pci_read_config_word(dev, port, &region);
332 region &= ~(size - 1);
David S. Miller085ae412005-08-08 13:19:08 -0700333
Yinghai Lu65195c72013-04-12 12:44:15 +0000334 if (!region)
335 return;
David S. Miller085ae412005-08-08 13:19:08 -0700336
Yinghai Lu65195c72013-04-12 12:44:15 +0000337 res->name = pci_name(dev);
338 res->flags = IORESOURCE_IO;
339
340 /* Convert from PCI bus to resource space */
341 bus_region.start = region;
342 bus_region.end = region + size - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800343 pcibios_bus_to_resource(dev->bus, res, &bus_region);
Yinghai Lu65195c72013-04-12 12:44:15 +0000344
345 if (!pci_claim_resource(dev, nr))
346 dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
347}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349/*
350 * ATI Northbridge setups MCE the processor if you even
351 * read somewhere between 0x3b0->0x3bb or read 0x3d3
352 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500353static void quirk_ati_exploding_mce(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354{
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700355 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
357 request_region(0x3b0, 0x0C, "RadeonIGP");
358 request_region(0x3d3, 0x01, "RadeonIGP");
359}
Andrew Morton652c5382007-11-21 15:07:13 -0800360DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
362/*
363 * Let's make the southbridge information explicit instead
364 * of having to worry about people probing the ACPI areas,
365 * for example.. (Yes, it happens, and if you read the wrong
366 * ACPI register it will put the machine to sleep with no
367 * way of waking it up again. Bummer).
368 *
369 * ALI M7101: Two IO regions pointed to by words at
370 * 0xE0 (64 bytes of ACPI registers)
371 * 0xE2 (32 bytes of SMB registers)
372 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500373static void quirk_ali7101_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374{
Yinghai Lu65195c72013-04-12 12:44:15 +0000375 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
376 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377}
Andrew Morton652c5382007-11-21 15:07:13 -0800378DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
Linus Torvalds6693e742005-10-25 20:40:09 -0700380static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
381{
382 u32 devres;
383 u32 mask, size, base;
384
385 pci_read_config_dword(dev, port, &devres);
386 if ((devres & enable) != enable)
387 return;
388 mask = (devres >> 16) & 15;
389 base = devres & 0xffff;
390 size = 16;
391 for (;;) {
392 unsigned bit = size >> 1;
393 if ((bit & mask) == bit)
394 break;
395 size = bit;
396 }
397 /*
398 * For now we only print it out. Eventually we'll want to
399 * reserve it (at least if it's in the 0x1000+ range), but
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700400 * let's get enough confirmation reports first.
Linus Torvalds6693e742005-10-25 20:40:09 -0700401 */
402 base &= -size;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700403 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700404}
405
406static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
407{
408 u32 devres;
409 u32 mask, size, base;
410
411 pci_read_config_dword(dev, port, &devres);
412 if ((devres & enable) != enable)
413 return;
414 base = devres & 0xffff0000;
415 mask = (devres & 0x3f) << 16;
416 size = 128 << 16;
417 for (;;) {
418 unsigned bit = size >> 1;
419 if ((bit & mask) == bit)
420 break;
421 size = bit;
422 }
423 /*
424 * For now we only print it out. Eventually we'll want to
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700425 * reserve it, but let's get enough confirmation reports first.
Linus Torvalds6693e742005-10-25 20:40:09 -0700426 */
427 base &= -size;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700428 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700429}
430
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431/*
432 * PIIX4 ACPI: Two IO regions pointed to by longwords at
433 * 0x40 (64 bytes of ACPI registers)
Linus Torvalds08db2a72005-10-30 14:40:07 -0800434 * 0x90 (16 bytes of SMB registers)
Linus Torvalds6693e742005-10-25 20:40:09 -0700435 * and a few strange programmable PIIX4 device resources.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500437static void quirk_piix4_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438{
Yinghai Lu65195c72013-04-12 12:44:15 +0000439 u32 res_a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Yinghai Lu65195c72013-04-12 12:44:15 +0000441 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
442 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
Linus Torvalds6693e742005-10-25 20:40:09 -0700443
444 /* Device resource A has enables for some of the other ones */
445 pci_read_config_dword(dev, 0x5c, &res_a);
446
447 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
448 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
449
450 /* Device resource D is just bitfields for static resources */
451
452 /* Device 12 enabled? */
453 if (res_a & (1 << 29)) {
454 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
455 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
456 }
457 /* Device 13 enabled? */
458 if (res_a & (1 << 30)) {
459 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
460 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
461 }
462 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
463 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464}
Andrew Morton652c5382007-11-21 15:07:13 -0800465DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
466DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
Jiri Slabycdb97552011-02-28 10:45:09 +0100468#define ICH_PMBASE 0x40
469#define ICH_ACPI_CNTL 0x44
470#define ICH4_ACPI_EN 0x10
471#define ICH6_ACPI_EN 0x80
472#define ICH4_GPIOBASE 0x58
473#define ICH4_GPIO_CNTL 0x5c
474#define ICH4_GPIO_EN 0x10
475#define ICH6_GPIOBASE 0x48
476#define ICH6_GPIO_CNTL 0x4c
477#define ICH6_GPIO_EN 0x10
478
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479/*
480 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
481 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
482 * 0x58 (64 bytes of GPIO I/O space)
483 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500484static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485{
Jiri Slabycdb97552011-02-28 10:45:09 +0100486 u8 enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487
Jiri Slaby87e3dc32011-02-28 10:45:10 +0100488 /*
489 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
490 * with low legacy (and fixed) ports. We don't know the decoding
491 * priority and can't tell whether the legacy device or the one created
492 * here is really at that address. This happens on boards with broken
493 * BIOSes.
494 */
495
Jiri Slabycdb97552011-02-28 10:45:09 +0100496 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000497 if (enable & ICH4_ACPI_EN)
498 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
499 "ICH4 ACPI/GPIO/TCO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500
Jiri Slabycdb97552011-02-28 10:45:09 +0100501 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000502 if (enable & ICH4_GPIO_EN)
503 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
504 "ICH4 GPIO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505}
Andrew Morton652c5382007-11-21 15:07:13 -0800506DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
507DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
508DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
509DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
510DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
511DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
512DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
513DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
514DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
515DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Bill Pemberton15856ad2012-11-21 15:35:00 -0500517static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000518{
Jiri Slabycdb97552011-02-28 10:45:09 +0100519 u8 enable;
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000520
Jiri Slabycdb97552011-02-28 10:45:09 +0100521 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000522 if (enable & ICH6_ACPI_EN)
523 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
524 "ICH6 ACPI/GPIO/TCO");
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000525
Jiri Slabycdb97552011-02-28 10:45:09 +0100526 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000527 if (enable & ICH6_GPIO_EN)
528 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
529 "ICH6 GPIO");
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000530}
Linus Torvalds894886e2008-12-06 10:10:10 -0800531
Bill Pemberton15856ad2012-11-21 15:35:00 -0500532static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
Linus Torvalds894886e2008-12-06 10:10:10 -0800533{
534 u32 val;
535 u32 size, base;
536
537 pci_read_config_dword(dev, reg, &val);
538
539 /* Enabled? */
540 if (!(val & 1))
541 return;
542 base = val & 0xfffc;
543 if (dynsize) {
544 /*
545 * This is not correct. It is 16, 32 or 64 bytes depending on
546 * register D31:F0:ADh bits 5:4.
547 *
548 * But this gets us at least _part_ of it.
549 */
550 size = 16;
551 } else {
552 size = 128;
553 }
554 base &= ~(size-1);
555
556 /* Just print it out for now. We should reserve it after more debugging */
557 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
558}
559
Bill Pemberton15856ad2012-11-21 15:35:00 -0500560static void quirk_ich6_lpc(struct pci_dev *dev)
Linus Torvalds894886e2008-12-06 10:10:10 -0800561{
562 /* Shared ACPI/GPIO decode with all ICH6+ */
563 ich6_lpc_acpi_gpio(dev);
564
565 /* ICH6-specific generic IO decode */
566 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
567 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
568}
569DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
570DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
571
Bill Pemberton15856ad2012-11-21 15:35:00 -0500572static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
Linus Torvalds894886e2008-12-06 10:10:10 -0800573{
574 u32 val;
575 u32 mask, base;
576
577 pci_read_config_dword(dev, reg, &val);
578
579 /* Enabled? */
580 if (!(val & 1))
581 return;
582
583 /*
584 * IO base in bits 15:2, mask in bits 23:18, both
585 * are dword-based
586 */
587 base = val & 0xfffc;
588 mask = (val >> 16) & 0xfc;
589 mask |= 3;
590
591 /* Just print it out for now. We should reserve it after more debugging */
592 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
593}
594
595/* ICH7-10 has the same common LPC generic IO decode registers */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500596static void quirk_ich7_lpc(struct pci_dev *dev)
Linus Torvalds894886e2008-12-06 10:10:10 -0800597{
Jean Delvare5d9c0a72011-04-15 10:03:53 +0200598 /* We share the common ACPI/GPIO decode with ICH6 */
Linus Torvalds894886e2008-12-06 10:10:10 -0800599 ich6_lpc_acpi_gpio(dev);
600
601 /* And have 4 ICH7+ generic decodes */
602 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
603 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
604 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
605 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
606}
607DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
608DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
609DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
610DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
611DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
612DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
613DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
614DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
615DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
616DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
617DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
618DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
619DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000620
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621/*
622 * VIA ACPI: One IO region pointed to by longword at
623 * 0x48 or 0x20 (256 bytes of ACPI registers)
624 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500625static void quirk_vt82c586_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626{
Yinghai Lu65195c72013-04-12 12:44:15 +0000627 if (dev->revision & 0x10)
628 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
629 "vt82c586 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630}
Andrew Morton652c5382007-11-21 15:07:13 -0800631DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632
633/*
634 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
635 * 0x48 (256 bytes of ACPI registers)
636 * 0x70 (128 bytes of hardware monitoring register)
637 * 0x90 (16 bytes of SMB registers)
638 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500639static void quirk_vt82c686_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 quirk_vt82c586_acpi(dev);
642
Yinghai Lu65195c72013-04-12 12:44:15 +0000643 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
644 "vt82c686 HW-mon");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
Yinghai Lu65195c72013-04-12 12:44:15 +0000646 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647}
Andrew Morton652c5382007-11-21 15:07:13 -0800648DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400650/*
651 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
652 * 0x88 (128 bytes of power management registers)
653 * 0xd0 (16 bytes of SMB registers)
654 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500655static void quirk_vt8235_acpi(struct pci_dev *dev)
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400656{
Yinghai Lu65195c72013-04-12 12:44:15 +0000657 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
658 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400659}
660DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
661
Gabe Black1f56f4a2009-10-06 09:19:45 -0500662/*
663 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
664 * Disable fast back-to-back on the secondary bus segment
665 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500666static void quirk_xio2000a(struct pci_dev *dev)
Gabe Black1f56f4a2009-10-06 09:19:45 -0500667{
668 struct pci_dev *pdev;
669 u16 command;
670
671 dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
672 "secondary bus fast back-to-back transfers disabled\n");
673 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
674 pci_read_config_word(pdev, PCI_COMMAND, &command);
675 if (command & PCI_COMMAND_FAST_BACK)
676 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
677 }
678}
679DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
680 quirk_xio2000a);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700682#ifdef CONFIG_X86_IO_APIC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
684#include <asm/io_apic.h>
685
686/*
687 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
688 * devices to the external APIC.
689 *
690 * TODO: When we have device-specific interrupt routers,
691 * this code will go away from quirks.
692 */
Alan Cox1597cac2006-12-04 15:14:45 -0800693static void quirk_via_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694{
695 u8 tmp;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700696
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 if (nr_ioapics < 1)
698 tmp = 0; /* nothing routed to external APIC */
699 else
700 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700701
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700702 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 tmp == 0 ? "Disa" : "Ena");
704
705 /* Offset 0x58: External APIC IRQ output control */
706 pci_write_config_byte (dev, 0x58, tmp);
707}
Andrew Morton652c5382007-11-21 15:07:13 -0800708DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200709DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710
711/*
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700712 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
Karsten Wiesea1740912005-09-03 15:56:33 -0700713 * This leads to doubled level interrupt rates.
714 * Set this bit to get rid of cycle wastage.
715 * Otherwise uncritical.
716 */
Alan Cox1597cac2006-12-04 15:14:45 -0800717static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
Karsten Wiesea1740912005-09-03 15:56:33 -0700718{
719 u8 misc_control2;
720#define BYPASS_APIC_DEASSERT 8
721
722 pci_read_config_byte(dev, 0x5B, &misc_control2);
723 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700724 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
Karsten Wiesea1740912005-09-03 15:56:33 -0700725 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
726 }
727}
728DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200729DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Karsten Wiesea1740912005-09-03 15:56:33 -0700730
731/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 * The AMD io apic can hang the box when an apic irq is masked.
733 * We check all revs >= B0 (yet not in the pre production!) as the bug
734 * is currently marked NoFix
735 *
736 * We have multiple reports of hangs with this chipset that went away with
Alan Cox236561e2006-09-30 23:27:03 -0700737 * noapic specified. For the moment we assume it's the erratum. We may be wrong
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 * of course. However the advice is demonstrably good even if so..
739 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500740static void quirk_amd_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741{
Auke Kok44c10132007-06-08 15:46:36 -0700742 if (dev->revision >= 0x02) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700743 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
744 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 }
746}
Andrew Morton652c5382007-11-21 15:07:13 -0800747DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748
Bill Pemberton15856ad2012-11-21 15:35:00 -0500749static void quirk_ioapic_rmw(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750{
751 if (dev->devfn == 0 && dev->bus->number == 0)
752 sis_apic_bug = 1;
753}
Andrew Morton652c5382007-11-21 15:07:13 -0800754DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755#endif /* CONFIG_X86_IO_APIC */
756
Peter Orubad556ad42007-05-15 13:59:13 +0200757/*
758 * Some settings of MMRBC can lead to data corruption so block changes.
759 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
760 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500761static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
Peter Orubad556ad42007-05-15 13:59:13 +0200762{
Auke Kokaa288d42007-08-27 16:17:47 -0700763 if (dev->subordinate && dev->revision <= 0x12) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700764 dev_info(&dev->dev, "AMD8131 rev %x detected; "
765 "disabling PCI-X MMRBC\n", dev->revision);
Peter Orubad556ad42007-05-15 13:59:13 +0200766 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
767 }
768}
769DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
771/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 * FIXME: it is questionable that quirk_via_acpi
773 * is needed. It shows up as an ISA bridge, and does not
774 * support the PCI_INTERRUPT_LINE register at all. Therefore
775 * it seems like setting the pci_dev's 'irq' to the
776 * value of the ACPI SCI interrupt is only done for convenience.
777 * -jgarzik
778 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500779static void quirk_via_acpi(struct pci_dev *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780{
781 /*
782 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
783 */
784 u8 irq;
785 pci_read_config_byte(d, 0x42, &irq);
786 irq &= 0xf;
787 if (irq && (irq != 2))
788 d->irq = irq;
789}
Andrew Morton652c5382007-11-21 15:07:13 -0800790DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
791DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792
Daniel Drake09d60292006-09-25 16:52:19 -0700793
794/*
Alan Cox1597cac2006-12-04 15:14:45 -0800795 * VIA bridges which have VLink
Daniel Drake09d60292006-09-25 16:52:19 -0700796 */
Alan Cox1597cac2006-12-04 15:14:45 -0800797
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800798static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
799
800static void quirk_via_bridge(struct pci_dev *dev)
801{
802 /* See what bridge we have and find the device ranges */
803 switch (dev->device) {
804 case PCI_DEVICE_ID_VIA_82C686:
Jean Delvarecb7468e2007-01-31 23:48:12 -0800805 /* The VT82C686 is special, it attaches to PCI and can have
806 any device number. All its subdevices are functions of
807 that single device. */
808 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
809 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800810 break;
811 case PCI_DEVICE_ID_VIA_8237:
812 case PCI_DEVICE_ID_VIA_8237A:
813 via_vlink_dev_lo = 15;
814 break;
815 case PCI_DEVICE_ID_VIA_8235:
816 via_vlink_dev_lo = 16;
817 break;
818 case PCI_DEVICE_ID_VIA_8231:
819 case PCI_DEVICE_ID_VIA_8233_0:
820 case PCI_DEVICE_ID_VIA_8233A:
821 case PCI_DEVICE_ID_VIA_8233C_0:
822 via_vlink_dev_lo = 17;
823 break;
824 }
825}
826DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
827DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
828DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
829DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
830DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
831DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
832DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
833DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
Daniel Drake09d60292006-09-25 16:52:19 -0700834
Alan Cox1597cac2006-12-04 15:14:45 -0800835/**
836 * quirk_via_vlink - VIA VLink IRQ number update
837 * @dev: PCI device
838 *
839 * If the device we are dealing with is on a PIC IRQ we need to
840 * ensure that the IRQ line register which usually is not relevant
841 * for PCI cards, is actually written so that interrupts get sent
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800842 * to the right place.
843 * We only do this on systems where a VIA south bridge was detected,
844 * and only for VIA devices on the motherboard (see quirk_via_bridge
845 * above).
Alan Cox1597cac2006-12-04 15:14:45 -0800846 */
847
848static void quirk_via_vlink(struct pci_dev *dev)
Len Brown25be5e62005-05-27 04:21:50 -0400849{
850 u8 irq, new_irq;
851
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800852 /* Check if we have VLink at all */
853 if (via_vlink_dev_lo == -1)
Daniel Drake09d60292006-09-25 16:52:19 -0700854 return;
855
856 new_irq = dev->irq;
857
858 /* Don't quirk interrupts outside the legacy IRQ range */
859 if (!new_irq || new_irq > 15)
860 return;
861
Alan Cox1597cac2006-12-04 15:14:45 -0800862 /* Internal device ? */
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800863 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
864 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
Alan Cox1597cac2006-12-04 15:14:45 -0800865 return;
866
867 /* This is an internal VLink device on a PIC interrupt. The BIOS
868 ought to have set this but may not have, so we redo it */
869
Len Brown25be5e62005-05-27 04:21:50 -0400870 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
871 if (new_irq != irq) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700872 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
873 irq, new_irq);
Len Brown25be5e62005-05-27 04:21:50 -0400874 udelay(15); /* unknown if delay really needed */
875 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
876 }
877}
Alan Cox1597cac2006-12-04 15:14:45 -0800878DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
Len Brown25be5e62005-05-27 04:21:50 -0400879
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 * VIA VT82C598 has its device ID settable and many BIOSes
882 * set it to the ID of VT82C597 for backward compatibility.
883 * We need to switch it off to be able to recognize the real
884 * type of the chip.
885 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500886static void quirk_vt82c598_id(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887{
888 pci_write_config_byte(dev, 0xfc, 0);
889 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
890}
Andrew Morton652c5382007-11-21 15:07:13 -0800891DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892
893/*
894 * CardBus controllers have a legacy base address that enables them
895 * to respond as i82365 pcmcia controllers. We don't want them to
896 * do this even if the Linux CardBus driver is not loaded, because
897 * the Linux i82365 driver does not (and should not) handle CardBus.
898 */
Alan Cox1597cac2006-12-04 15:14:45 -0800899static void quirk_cardbus_legacy(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
902}
Yinghai Luae9de562012-02-23 23:46:54 -0800903DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
904 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
905DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
906 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907
908/*
909 * Following the PCI ordering rules is optional on the AMD762. I'm not
910 * sure what the designers were smoking but let's not inhale...
911 *
912 * To be fair to AMD, it follows the spec by default, its BIOS people
913 * who turn it off!
914 */
Alan Cox1597cac2006-12-04 15:14:45 -0800915static void quirk_amd_ordering(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916{
917 u32 pcic;
918 pci_read_config_dword(dev, 0x4C, &pcic);
919 if ((pcic&6)!=6) {
920 pcic |= 6;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700921 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 pci_write_config_dword(dev, 0x4C, pcic);
923 pci_read_config_dword(dev, 0x84, &pcic);
924 pcic |= (1<<23); /* Required in this mode */
925 pci_write_config_dword(dev, 0x84, pcic);
926 }
927}
Andrew Morton652c5382007-11-21 15:07:13 -0800928DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200929DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930
931/*
932 * DreamWorks provided workaround for Dunord I-3000 problem
933 *
934 * This card decodes and responds to addresses not apparently
935 * assigned to it. We force a larger allocation to ensure that
936 * nothing gets put too close to it.
937 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500938static void quirk_dunord(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939{
940 struct resource *r = &dev->resource [1];
Bjorn Helgaasbd064f02014-02-26 11:25:58 -0700941
942 r->flags |= IORESOURCE_UNSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 r->start = 0;
944 r->end = 0xffffff;
945}
Andrew Morton652c5382007-11-21 15:07:13 -0800946DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947
948/*
949 * i82380FB mobile docking controller: its PCI-to-PCI bridge
950 * is subtractive decoding (transparent), and does indicate this
951 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
952 * instead of 0x01.
953 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500954static void quirk_transparent_bridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955{
956 dev->transparent = 1;
957}
Andrew Morton652c5382007-11-21 15:07:13 -0800958DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
959DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960
961/*
962 * Common misconfiguration of the MediaGX/Geode PCI master that will
963 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
Justin P. Mattock631dd1a2010-10-18 11:03:14 +0200964 * datasheets found at http://www.national.com/analog for info on what
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 * these bits do. <christer@weinigel.se>
966 */
Alan Cox1597cac2006-12-04 15:14:45 -0800967static void quirk_mediagx_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968{
969 u8 reg;
970 pci_read_config_byte(dev, 0x41, &reg);
971 if (reg & 2) {
972 reg &= ~2;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700973 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 pci_write_config_byte(dev, 0x41, reg);
975 }
976}
Andrew Morton652c5382007-11-21 15:07:13 -0800977DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
978DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979
980/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 * Ensure C0 rev restreaming is off. This is normally done by
982 * the BIOS but in the odd case it is not the results are corruption
983 * hence the presence of a Linux check
984 */
Alan Cox1597cac2006-12-04 15:14:45 -0800985static void quirk_disable_pxb(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986{
987 u16 config;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700988
Auke Kok44c10132007-06-08 15:46:36 -0700989 if (pdev->revision != 0x04) /* Only C0 requires this */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 return;
991 pci_read_config_word(pdev, 0x40, &config);
992 if (config & (1<<6)) {
993 config &= ~(1<<6);
994 pci_write_config_word(pdev, 0x40, config);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700995 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 }
997}
Andrew Morton652c5382007-11-21 15:07:13 -0800998DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200999DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
Myron Stowe25e742b2012-07-09 15:36:14 -06001001static void quirk_amd_ide_mode(struct pci_dev *pdev)
Conke Huab174432006-12-19 13:11:37 -08001002{
Shane Huang5deab532009-10-13 11:14:00 +08001003 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
Crane Cai05a7d222008-02-02 13:56:56 +08001004 u8 tmp;
Conke Huab174432006-12-19 13:11:37 -08001005
Crane Cai05a7d222008-02-02 13:56:56 +08001006 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1007 if (tmp == 0x01) {
Conke Huab174432006-12-19 13:11:37 -08001008 pci_read_config_byte(pdev, 0x40, &tmp);
1009 pci_write_config_byte(pdev, 0x40, tmp|1);
1010 pci_write_config_byte(pdev, 0x9, 1);
1011 pci_write_config_byte(pdev, 0xa, 6);
1012 pci_write_config_byte(pdev, 0x40, tmp);
1013
Conke Huc9f89472007-01-09 05:32:51 -05001014 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
Crane Cai05a7d222008-02-02 13:56:56 +08001015 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
Conke Huab174432006-12-19 13:11:37 -08001016 }
1017}
Crane Cai05a7d222008-02-02 13:56:56 +08001018DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001019DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Crane Cai05a7d222008-02-02 13:56:56 +08001020DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001021DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Shane Huang5deab532009-10-13 11:14:00 +08001022DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1023DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
Shane Huangfafe5c3d82013-06-03 18:24:10 +08001024DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1025DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
Conke Huab174432006-12-19 13:11:37 -08001026
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027/*
1028 * Serverworks CSB5 IDE does not fully support native mode
1029 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001030static void quirk_svwks_csb5ide(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031{
1032 u8 prog;
1033 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1034 if (prog & 5) {
1035 prog &= ~5;
1036 pdev->class &= ~5;
1037 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Alan Cox368c73d2006-10-04 00:41:26 +01001038 /* PCI layer will sort out resources */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 }
1040}
Andrew Morton652c5382007-11-21 15:07:13 -08001041DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042
1043/*
1044 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1045 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001046static void quirk_ide_samemode(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047{
1048 u8 prog;
1049
1050 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1051
1052 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001053 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 prog &= ~5;
1055 pdev->class &= ~5;
1056 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 }
1058}
Alan Cox368c73d2006-10-04 00:41:26 +01001059DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060
Alan Cox979b1792008-07-24 17:18:38 +01001061/*
1062 * Some ATA devices break if put into D3
1063 */
1064
Bill Pemberton15856ad2012-11-21 15:35:00 -05001065static void quirk_no_ata_d3(struct pci_dev *pdev)
Alan Cox979b1792008-07-24 17:18:38 +01001066{
Yinghai Lufaa738b2012-02-23 23:46:55 -08001067 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
Alan Cox979b1792008-07-24 17:18:38 +01001068}
Yinghai Lufaa738b2012-02-23 23:46:55 -08001069/* Quirk the legacy ATA devices only. The AHCI ones are ok */
1070DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1071 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1072DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1073 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox7a661c62009-06-24 16:02:27 +01001074/* ALi loses some register settings that we cannot then restore */
Yinghai Lufaa738b2012-02-23 23:46:55 -08001075DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1076 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox7a661c62009-06-24 16:02:27 +01001077/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1078 occur when mode detecting */
Yinghai Lufaa738b2012-02-23 23:46:55 -08001079DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1080 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox979b1792008-07-24 17:18:38 +01001081
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082/* This was originally an Alpha specific thing, but it really fits here.
1083 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1084 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001085static void quirk_eisa_bridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086{
1087 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1088}
Andrew Morton652c5382007-11-21 15:07:13 -08001089DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090
Johannes Goecke7daa0c42006-04-20 02:43:17 -07001091
1092/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1094 * is not activated. The myth is that Asus said that they do not want the
1095 * users to be irritated by just another PCI Device in the Win98 device
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001096 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 * package 2.7.0 for details)
1098 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001099 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1100 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001101 * becomes necessary to do this tweak in two steps -- the chosen trigger
1102 * is either the Host bridge (preferred) or on-board VGA controller.
Jean Delvare9208ee82007-03-24 16:56:44 +01001103 *
1104 * Note that we used to unhide the SMBus that way on Toshiba laptops
1105 * (Satellite A40 and Tecra M2) but then found that the thermal management
1106 * was done by SMM code, which could cause unsynchronized concurrent
1107 * accesses to the SMBus registers, with potentially bad effects. Thus you
1108 * should be very careful when adding new entries: if SMM is accessing the
1109 * Intel SMBus, this is a very good reason to leave it hidden.
Jean Delvarea99acc82008-03-28 14:16:04 -07001110 *
1111 * Likewise, many recent laptops use ACPI for thermal management. If the
1112 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1113 * natively, and keeping the SMBus hidden is the right thing to do. If you
1114 * are about to add an entry in the table below, please first disassemble
1115 * the DSDT and double-check that there is no code accessing the SMBus.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 */
Vivek Goyal9d24a812007-01-11 01:52:44 +01001117static int asus_hides_smbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118
Bill Pemberton15856ad2012-11-21 15:35:00 -05001119static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120{
1121 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1122 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1123 switch(dev->subsystem_device) {
Jean Delvarea00db372005-06-29 17:04:06 +02001124 case 0x8025: /* P4B-LX */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 case 0x8070: /* P4B */
1126 case 0x8088: /* P4B533 */
1127 case 0x1626: /* L3C notebook */
1128 asus_hides_smbus = 1;
1129 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001130 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 switch(dev->subsystem_device) {
1132 case 0x80b1: /* P4GE-V */
1133 case 0x80b2: /* P4PE */
1134 case 0x8093: /* P4B533-V */
1135 asus_hides_smbus = 1;
1136 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001137 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 switch(dev->subsystem_device) {
1139 case 0x8030: /* P4T533 */
1140 asus_hides_smbus = 1;
1141 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001142 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 switch (dev->subsystem_device) {
1144 case 0x8070: /* P4G8X Deluxe */
1145 asus_hides_smbus = 1;
1146 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001147 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
Jean Delvare321311a2006-07-31 08:53:15 +02001148 switch (dev->subsystem_device) {
1149 case 0x80c9: /* PU-DLS */
1150 asus_hides_smbus = 1;
1151 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001152 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 switch (dev->subsystem_device) {
1154 case 0x1751: /* M2N notebook */
1155 case 0x1821: /* M5N notebook */
Mats Erik Andersson4096ed02009-05-12 12:05:23 +02001156 case 0x1897: /* A6L notebook */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 asus_hides_smbus = 1;
1158 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001159 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 switch (dev->subsystem_device) {
1161 case 0x184b: /* W1N notebook */
1162 case 0x186a: /* M6Ne notebook */
1163 asus_hides_smbus = 1;
1164 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001165 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Jean Delvare2e457852007-01-05 09:17:56 +01001166 switch (dev->subsystem_device) {
1167 case 0x80f2: /* P4P800-X */
1168 asus_hides_smbus = 1;
1169 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001170 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001171 switch (dev->subsystem_device) {
1172 case 0x1882: /* M6V notebook */
Jean Delvare2d1e1c72006-04-01 16:46:35 +02001173 case 0x1977: /* A6VA notebook */
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001174 asus_hides_smbus = 1;
1175 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1177 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1178 switch(dev->subsystem_device) {
1179 case 0x088C: /* HP Compaq nc8000 */
1180 case 0x0890: /* HP Compaq nc6000 */
1181 asus_hides_smbus = 1;
1182 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001183 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 switch (dev->subsystem_device) {
1185 case 0x12bc: /* HP D330L */
Jean Delvaree3b1bd52005-09-21 22:26:31 +02001186 case 0x12bd: /* HP D530 */
Michal Miroslaw74c57422009-05-12 13:49:25 -07001187 case 0x006a: /* HP Compaq nx9500 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 asus_hides_smbus = 1;
1189 }
Jean Delvare677cc642007-11-21 18:29:06 +01001190 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1191 switch (dev->subsystem_device) {
1192 case 0x12bf: /* HP xw4100 */
1193 asus_hides_smbus = 1;
1194 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1196 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1197 switch(dev->subsystem_device) {
1198 case 0xC00C: /* Samsung P35 notebook */
1199 asus_hides_smbus = 1;
1200 }
Rumen Ivanov Zarevc87f8832005-09-06 13:39:32 -07001201 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1202 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1203 switch(dev->subsystem_device) {
1204 case 0x0058: /* Compaq Evo N620c */
1205 asus_hides_smbus = 1;
1206 }
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001207 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1208 switch(dev->subsystem_device) {
1209 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1210 /* Motherboard doesn't have Host bridge
1211 * subvendor/subdevice IDs, therefore checking
1212 * its on-board VGA controller */
1213 asus_hides_smbus = 1;
1214 }
David O'Shea8293b0f2009-03-02 09:51:13 +01001215 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
Jean Delvare10260d92008-06-04 13:53:31 +02001216 switch(dev->subsystem_device) {
1217 case 0x00b8: /* Compaq Evo D510 CMT */
1218 case 0x00b9: /* Compaq Evo D510 SFF */
Jean Delvare6b5096e2009-07-28 11:49:19 +02001219 case 0x00ba: /* Compaq Evo D510 USDT */
David O'Shea8293b0f2009-03-02 09:51:13 +01001220 /* Motherboard doesn't have Host bridge
1221 * subvendor/subdevice IDs and on-board VGA
1222 * controller is disabled if an AGP card is
1223 * inserted, therefore checking USB UHCI
1224 * Controller #1 */
Jean Delvare10260d92008-06-04 13:53:31 +02001225 asus_hides_smbus = 1;
1226 }
Krzysztof Helt27e46852008-06-08 13:47:02 +02001227 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1228 switch (dev->subsystem_device) {
1229 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1230 /* Motherboard doesn't have host bridge
1231 * subvendor/subdevice IDs, therefore checking
1232 * its on-board VGA controller */
1233 asus_hides_smbus = 1;
1234 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 }
1236}
Andrew Morton652c5382007-11-21 15:07:13 -08001237DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1238DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1239DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1240DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
Jean Delvare677cc642007-11-21 18:29:06 +01001241DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
Andrew Morton652c5382007-11-21 15:07:13 -08001242DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1243DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1244DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1245DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1246DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247
Andrew Morton652c5382007-11-21 15:07:13 -08001248DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
David O'Shea8293b0f2009-03-02 09:51:13 +01001249DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
Krzysztof Helt27e46852008-06-08 13:47:02 +02001250DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001251
Alan Cox1597cac2006-12-04 15:14:45 -08001252static void asus_hides_smbus_lpc(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253{
1254 u16 val;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001255
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 if (likely(!asus_hides_smbus))
1257 return;
1258
1259 pci_read_config_word(dev, 0xF2, &val);
1260 if (val & 0x8) {
1261 pci_write_config_word(dev, 0xF2, val & (~0x8));
1262 pci_read_config_word(dev, 0xF2, &val);
1263 if (val & 0x8)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001264 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001266 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 }
1268}
Andrew Morton652c5382007-11-21 15:07:13 -08001269DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1270DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1271DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1272DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1273DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1274DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1275DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001276DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1277DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1278DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1279DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1280DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1281DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1282DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001284/* It appears we just have one such device. If not, we have a warning */
1285static void __iomem *asus_rcba_base;
1286static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001287{
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001288 u32 rcba;
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001289
1290 if (likely(!asus_hides_smbus))
1291 return;
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001292 WARN_ON(asus_rcba_base);
1293
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001294 pci_read_config_dword(dev, 0xF0, &rcba);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001295 /* use bits 31:14, 16 kB aligned */
1296 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1297 if (asus_rcba_base == NULL)
1298 return;
1299}
1300
1301static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1302{
1303 u32 val;
1304
1305 if (likely(!asus_hides_smbus || !asus_rcba_base))
1306 return;
1307 /* read the Function Disable register, dword mode only */
1308 val = readl(asus_rcba_base + 0x3418);
1309 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1310}
1311
1312static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1313{
1314 if (likely(!asus_hides_smbus || !asus_rcba_base))
1315 return;
1316 iounmap(asus_rcba_base);
1317 asus_rcba_base = NULL;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001318 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001319}
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001320
1321static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1322{
1323 asus_hides_smbus_lpc_ich6_suspend(dev);
1324 asus_hides_smbus_lpc_ich6_resume_early(dev);
1325 asus_hides_smbus_lpc_ich6_resume(dev);
1326}
Andrew Morton652c5382007-11-21 15:07:13 -08001327DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001328DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1329DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1330DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
Carl-Daniel Hailfingerce007ea2006-05-15 09:44:33 -07001331
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332/*
1333 * SiS 96x south bridge: BIOS typically hides SMBus device...
1334 */
Alan Cox1597cac2006-12-04 15:14:45 -08001335static void quirk_sis_96x_smbus(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336{
1337 u8 val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 pci_read_config_byte(dev, 0x77, &val);
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001339 if (val & 0x10) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001340 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001341 pci_write_config_byte(dev, 0x77, val & ~0x10);
1342 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343}
Andrew Morton652c5382007-11-21 15:07:13 -08001344DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1345DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1346DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1347DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001348DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1349DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1350DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1351DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353/*
1354 * ... This is further complicated by the fact that some SiS96x south
1355 * bridges pretend to be 85C503/5513 instead. In that case see if we
1356 * spotted a compatible north bridge to make sure.
1357 * (pci_find_device doesn't work yet)
1358 *
1359 * We can also enable the sis96x bit in the discovery register..
1360 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361#define SIS_DETECT_REGISTER 0x40
1362
Alan Cox1597cac2006-12-04 15:14:45 -08001363static void quirk_sis_503(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364{
1365 u8 reg;
1366 u16 devid;
1367
1368 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1369 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1370 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1371 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1372 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1373 return;
1374 }
1375
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 /*
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001377 * Ok, it now shows up as a 96x.. run the 96x quirk by
1378 * hand in case it has already been processed.
1379 * (depends on link order, which is apparently not guaranteed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 */
1381 dev->device = devid;
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001382 quirk_sis_96x_smbus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383}
Andrew Morton652c5382007-11-21 15:07:13 -08001384DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001385DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001388/*
1389 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1390 * and MC97 modem controller are disabled when a second PCI soundcard is
1391 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1392 * -- bjd
1393 */
Alan Cox1597cac2006-12-04 15:14:45 -08001394static void asus_hides_ac97_lpc(struct pci_dev *dev)
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001395{
1396 u8 val;
1397 int asus_hides_ac97 = 0;
1398
1399 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1400 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1401 asus_hides_ac97 = 1;
1402 }
1403
1404 if (!asus_hides_ac97)
1405 return;
1406
1407 pci_read_config_byte(dev, 0x50, &val);
1408 if (val & 0xc0) {
1409 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1410 pci_read_config_byte(dev, 0x50, &val);
1411 if (val & 0xc0)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001412 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001413 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001414 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001415 }
1416}
Andrew Morton652c5382007-11-21 15:07:13 -08001417DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001418DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Alan Cox1597cac2006-12-04 15:14:45 -08001419
Tejun Heo77967052006-08-19 03:54:39 +09001420#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
Alan Cox15e0c692006-07-12 15:05:41 +01001421
1422/*
1423 * If we are using libata we can drive this chip properly but must
1424 * do this early on to make the additional device appear during
1425 * the PCI scanning.
1426 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001427static void quirk_jmicron_ata(struct pci_dev *pdev)
Alan Cox15e0c692006-07-12 15:05:41 +01001428{
Tejun Heoe34bb372007-02-26 20:24:03 +09001429 u32 conf1, conf5, class;
Alan Cox15e0c692006-07-12 15:05:41 +01001430 u8 hdr;
1431
1432 /* Only poke fn 0 */
1433 if (PCI_FUNC(pdev->devfn))
1434 return;
1435
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001436 pci_read_config_dword(pdev, 0x40, &conf1);
1437 pci_read_config_dword(pdev, 0x80, &conf5);
Alan Cox15e0c692006-07-12 15:05:41 +01001438
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001439 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1440 conf5 &= ~(1 << 24); /* Clear bit 24 */
Alan Cox15e0c692006-07-12 15:05:41 +01001441
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001442 switch (pdev->device) {
Tejun Heo4daedcf2010-06-03 11:57:04 +02001443 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1444 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001445 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001446 /* The controller should be in single function ahci mode */
1447 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1448 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001449
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001450 case PCI_DEVICE_ID_JMICRON_JMB365:
1451 case PCI_DEVICE_ID_JMICRON_JMB366:
1452 /* Redirect IDE second PATA port to the right spot */
1453 conf5 |= (1 << 24);
1454 /* Fall through */
1455 case PCI_DEVICE_ID_JMICRON_JMB361:
1456 case PCI_DEVICE_ID_JMICRON_JMB363:
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001457 case PCI_DEVICE_ID_JMICRON_JMB369:
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001458 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1459 /* Set the class codes correctly and then direct IDE 0 */
Tejun Heo3a9e3a52007-10-23 15:27:31 +09001460 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001461 break;
1462
1463 case PCI_DEVICE_ID_JMICRON_JMB368:
1464 /* The controller should be in single function IDE mode */
1465 conf1 |= 0x00C00000; /* Set 22, 23 */
1466 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001467 }
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001468
1469 pci_write_config_dword(pdev, 0x40, conf1);
1470 pci_write_config_dword(pdev, 0x80, conf5);
1471
1472 /* Update pdev accordingly */
1473 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1474 pdev->hdr_type = hdr & 0x7f;
1475 pdev->multifunction = !!(hdr & 0x80);
Tejun Heoe34bb372007-02-26 20:24:03 +09001476
1477 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1478 pdev->class = class >> 8;
Alan Cox15e0c692006-07-12 15:05:41 +01001479}
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001480DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1481DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001482DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001483DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001484DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001485DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1486DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1487DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001488DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001489DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1490DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001491DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001492DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001493DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001494DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1495DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1496DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001497DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Alan Cox15e0c692006-07-12 15:05:41 +01001498
1499#endif
1500
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501#ifdef CONFIG_X86_IO_APIC
Bill Pemberton15856ad2012-11-21 15:35:00 -05001502static void quirk_alder_ioapic(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503{
1504 int i;
1505
1506 if ((pdev->class >> 8) != 0xff00)
1507 return;
1508
1509 /* the first BAR is the location of the IO APIC...we must
1510 * not touch this (and it's already covered by the fixmap), so
1511 * forcibly insert it into the resource tree */
1512 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1513 insert_resource(&iomem_resource, &pdev->resource[0]);
1514
1515 /* The next five BARs all seem to be rubbish, so just clean
1516 * them out */
1517 for (i=1; i < 6; i++) {
1518 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1519 }
1520
1521}
Andrew Morton652c5382007-11-21 15:07:13 -08001522DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523#endif
1524
Bill Pemberton15856ad2012-11-21 15:35:00 -05001525static void quirk_pcie_mch(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526{
Eric W. Biederman0ba379e2009-09-06 21:48:35 -07001527 pci_msi_off(pdev);
1528 pdev->no_msi = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529}
Andrew Morton652c5382007-11-21 15:07:13 -08001530DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1531DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1532DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533
Kristen Accardi4602b882005-08-16 15:15:58 -07001534
1535/*
1536 * It's possible for the MSI to get corrupted if shpc and acpi
1537 * are used together on certain PXH-based systems.
1538 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001539static void quirk_pcie_pxh(struct pci_dev *dev)
Kristen Accardi4602b882005-08-16 15:15:58 -07001540{
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08001541 pci_msi_off(dev);
Kristen Accardi4602b882005-08-16 15:15:58 -07001542 dev->no_msi = 1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001543 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
Kristen Accardi4602b882005-08-16 15:15:58 -07001544}
1545DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1546DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1547DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1548DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1549DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1550
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -07001551/*
1552 * Some Intel PCI Express chipsets have trouble with downstream
1553 * device power management.
1554 */
1555static void quirk_intel_pcie_pm(struct pci_dev * dev)
1556{
1557 pci_pm_d3_delay = 120;
1558 dev->no_d1d2 = 1;
1559}
1560
1561DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1562DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1563DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1564DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1565DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1566DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1567DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1568DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1569DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1570DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1571DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1572DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1573DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1574DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1575DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1576DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1577DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1578DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1579DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1580DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1581DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
Kristen Accardi4602b882005-08-16 15:15:58 -07001582
Stefan Assmann426b3b82008-06-11 16:35:16 +02001583#ifdef CONFIG_X86_IO_APIC
1584/*
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001585 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1586 * remap the original interrupt in the linux kernel to the boot interrupt, so
1587 * that a PCI device's interrupt handler is installed on the boot interrupt
1588 * line instead.
1589 */
1590static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1591{
Stefan Assmann41b9eb22008-07-15 13:48:55 +02001592 if (noioapicquirk || noioapicreroute)
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001593 return;
1594
1595 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001596 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1597 dev->vendor, dev->device);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001598}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001599DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1600DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1601DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1602DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1603DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1604DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1605DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1606DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1607DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1608DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1609DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1610DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1611DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1612DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1613DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1614DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001615
1616/*
Stefan Assmann426b3b82008-06-11 16:35:16 +02001617 * On some chipsets we can disable the generation of legacy INTx boot
1618 * interrupts.
1619 */
1620
1621/*
1622 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1623 * 300641-004US, section 5.7.3.
1624 */
1625#define INTEL_6300_IOAPIC_ABAR 0x40
1626#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1627
1628static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1629{
1630 u16 pci_config_word;
1631
1632 if (noioapicquirk)
1633 return;
1634
1635 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1636 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1637 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1638
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001639 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1640 dev->vendor, dev->device);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001641}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001642DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1643DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001644
1645/*
1646 * disable boot interrupts on HT-1000
1647 */
1648#define BC_HT1000_FEATURE_REG 0x64
1649#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1650#define BC_HT1000_MAP_IDX 0xC00
1651#define BC_HT1000_MAP_DATA 0xC01
1652
1653static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1654{
1655 u32 pci_config_dword;
1656 u8 irq;
1657
1658 if (noioapicquirk)
1659 return;
1660
1661 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1662 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1663 BC_HT1000_PIC_REGS_ENABLE);
1664
1665 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1666 outb(irq, BC_HT1000_MAP_IDX);
1667 outb(0x00, BC_HT1000_MAP_DATA);
1668 }
1669
1670 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1671
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001672 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1673 dev->vendor, dev->device);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001674}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001675DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1676DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001677
1678/*
1679 * disable boot interrupts on AMD and ATI chipsets
1680 */
1681/*
1682 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1683 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1684 * (due to an erratum).
1685 */
1686#define AMD_813X_MISC 0x40
1687#define AMD_813X_NOIOAMODE (1<<0)
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001688#define AMD_813X_REV_B1 0x12
Stefan Assmannbbe19442009-02-26 10:46:48 -08001689#define AMD_813X_REV_B2 0x13
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001690
1691static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1692{
1693 u32 pci_config_dword;
1694
1695 if (noioapicquirk)
1696 return;
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001697 if ((dev->revision == AMD_813X_REV_B1) ||
1698 (dev->revision == AMD_813X_REV_B2))
Stefan Assmannbbe19442009-02-26 10:46:48 -08001699 return;
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001700
1701 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1702 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1703 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1704
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001705 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1706 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001707}
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001708DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1709DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1710DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1711DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001712
1713#define AMD_8111_PCI_IRQ_ROUTING 0x56
1714
1715static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1716{
1717 u16 pci_config_word;
1718
1719 if (noioapicquirk)
1720 return;
1721
1722 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1723 if (!pci_config_word) {
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001724 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
1725 "already disabled\n", dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001726 return;
1727 }
1728 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001729 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1730 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001731}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001732DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1733DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001734#endif /* CONFIG_X86_IO_APIC */
1735
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001736/*
1737 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1738 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1739 * Re-allocate the region if needed...
1740 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001741static void quirk_tc86c001_ide(struct pci_dev *dev)
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001742{
1743 struct resource *r = &dev->resource[0];
1744
1745 if (r->start & 0x8) {
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07001746 r->flags |= IORESOURCE_UNSET;
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001747 r->start = 0;
1748 r->end = 0xf;
1749 }
1750}
1751DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1752 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1753 quirk_tc86c001_ide);
1754
Ian Abbott21c5fd92012-10-30 17:25:53 +00001755/*
1756 * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
1757 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
1758 * being read correctly if bit 7 of the base address is set.
1759 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
1760 * Re-allocate the regions to a 256-byte boundary if necessary.
1761 */
Linus Torvalds193c0d62012-12-13 12:14:47 -08001762static void quirk_plx_pci9050(struct pci_dev *dev)
Ian Abbott21c5fd92012-10-30 17:25:53 +00001763{
1764 unsigned int bar;
1765
1766 /* Fixed in revision 2 (PCI 9052). */
1767 if (dev->revision >= 2)
1768 return;
1769 for (bar = 0; bar <= 1; bar++)
1770 if (pci_resource_len(dev, bar) == 0x80 &&
1771 (pci_resource_start(dev, bar) & 0x80)) {
1772 struct resource *r = &dev->resource[bar];
1773 dev_info(&dev->dev,
1774 "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
1775 bar);
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07001776 r->flags |= IORESOURCE_UNSET;
Ian Abbott21c5fd92012-10-30 17:25:53 +00001777 r->start = 0;
1778 r->end = 0xff;
1779 }
1780}
1781DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1782 quirk_plx_pci9050);
Ian Abbott2794bb22012-10-29 14:40:18 +00001783/*
1784 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
1785 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
1786 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
1787 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
1788 *
1789 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
1790 * driver.
1791 */
1792DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
1793DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
Ian Abbott21c5fd92012-10-30 17:25:53 +00001794
Bill Pemberton15856ad2012-11-21 15:35:00 -05001795static void quirk_netmos(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796{
1797 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1798 unsigned int num_serial = dev->subsystem_device & 0xf;
1799
1800 /*
1801 * These Netmos parts are multiport serial devices with optional
1802 * parallel ports. Even when parallel ports are present, they
1803 * are identified as class SERIAL, which means the serial driver
1804 * will claim them. To prevent this, mark them as class OTHER.
1805 * These combo devices should be claimed by parport_serial.
1806 *
1807 * The subdevice ID is of the form 0x00PS, where <P> is the number
1808 * of parallel ports and <S> is the number of serial ports.
1809 */
1810 switch (dev->device) {
Jiri Slaby4c9c1682008-12-08 16:19:14 +01001811 case PCI_DEVICE_ID_NETMOS_9835:
1812 /* Well, this rule doesn't hold for the following 9835 device */
1813 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1814 dev->subsystem_device == 0x0299)
1815 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 case PCI_DEVICE_ID_NETMOS_9735:
1817 case PCI_DEVICE_ID_NETMOS_9745:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 case PCI_DEVICE_ID_NETMOS_9845:
1819 case PCI_DEVICE_ID_NETMOS_9855:
Yinghai Lu08803ef2012-02-23 23:46:56 -08001820 if (num_parallel) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001821 dev_info(&dev->dev, "Netmos %04x (%u parallel, "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 "%u serial); changing class SERIAL to OTHER "
1823 "(use parport_serial)\n",
1824 dev->device, num_parallel, num_serial);
1825 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1826 (dev->class & 0xff);
1827 }
1828 }
1829}
Yinghai Lu08803ef2012-02-23 23:46:56 -08001830DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
1831 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832
Bill Pemberton15856ad2012-11-21 15:35:00 -05001833static void quirk_e100_interrupt(struct pci_dev *dev)
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001834{
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001835 u16 command, pmcsr;
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001836 u8 __iomem *csr;
1837 u8 cmd_hi;
1838
1839 switch (dev->device) {
1840 /* PCI IDs taken from drivers/net/e100.c */
1841 case 0x1029:
1842 case 0x1030 ... 0x1034:
1843 case 0x1038 ... 0x103E:
1844 case 0x1050 ... 0x1057:
1845 case 0x1059:
1846 case 0x1064 ... 0x106B:
1847 case 0x1091 ... 0x1095:
1848 case 0x1209:
1849 case 0x1229:
1850 case 0x2449:
1851 case 0x2459:
1852 case 0x245D:
1853 case 0x27DC:
1854 break;
1855 default:
1856 return;
1857 }
1858
1859 /*
1860 * Some firmware hands off the e100 with interrupts enabled,
1861 * which can cause a flood of interrupts if packets are
1862 * received before the driver attaches to the device. So
1863 * disable all e100 interrupts here. The driver will
1864 * re-enable them when it's ready.
1865 */
1866 pci_read_config_word(dev, PCI_COMMAND, &command);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001867
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001868 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001869 return;
1870
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001871 /*
1872 * Check that the device is in the D0 power state. If it's not,
1873 * there is no point to look any further.
1874 */
Yijing Wang728cdb72013-06-18 16:22:14 +08001875 if (dev->pm_cap) {
1876 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001877 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1878 return;
1879 }
1880
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001881 /* Convert from PCI bus to resource space. */
1882 csr = ioremap(pci_resource_start(dev, 0), 8);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001883 if (!csr) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001884 dev_warn(&dev->dev, "Can't map e100 registers\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001885 return;
1886 }
1887
1888 cmd_hi = readb(csr + 3);
1889 if (cmd_hi == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001890 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
1891 "disabling\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001892 writeb(1, csr + 3);
1893 }
1894
1895 iounmap(csr);
1896}
Yinghai Lu4c5b28e2012-02-23 23:46:57 -08001897DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
1898 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001899
Alexander Duyck649426e2009-03-05 13:57:28 -05001900/*
1901 * The 82575 and 82598 may experience data corruption issues when transitioning
1902 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1903 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001904static void quirk_disable_aspm_l0s(struct pci_dev *dev)
Alexander Duyck649426e2009-03-05 13:57:28 -05001905{
1906 dev_info(&dev->dev, "Disabling L0s\n");
1907 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
1908}
1909DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
1910DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
1911DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
1912DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
1913DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
1914DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
1915DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
1916DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
1917DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
1918DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
1919DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
1920DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
1921DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
1922DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
1923
Bill Pemberton15856ad2012-11-21 15:35:00 -05001924static void fixup_rev1_53c810(struct pci_dev *dev)
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001925{
1926 /* rev 1 ncr53c810 chips don't set the class at all which means
1927 * they don't get their resources remapped. Fix that here.
1928 */
1929
1930 if (dev->class == PCI_CLASS_NOT_DEFINED) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001931 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001932 dev->class = PCI_CLASS_STORAGE_SCSI;
1933 }
1934}
1935DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1936
Daniel Yeisley9d265122005-12-05 07:06:43 -05001937/* Enable 1k I/O space granularity on the Intel P64H2 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001938static void quirk_p64h2_1k_io(struct pci_dev *dev)
Daniel Yeisley9d265122005-12-05 07:06:43 -05001939{
1940 u16 en1k;
Daniel Yeisley9d265122005-12-05 07:06:43 -05001941
1942 pci_read_config_word(dev, 0x40, &en1k);
1943
1944 if (en1k & 0x200) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001945 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -06001946 dev->io_window_1k = 1;
Daniel Yeisley9d265122005-12-05 07:06:43 -05001947 }
1948}
1949DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
1950
Brice Goglincf34a8e2006-06-13 14:35:42 -04001951/* Under some circumstances, AER is not linked with extended capabilities.
1952 * Force it to be linked by setting the corresponding control bit in the
1953 * config space.
1954 */
Alan Cox1597cac2006-12-04 15:14:45 -08001955static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
Brice Goglincf34a8e2006-06-13 14:35:42 -04001956{
1957 uint8_t b;
1958 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
1959 if (!(b & 0x20)) {
1960 pci_write_config_byte(dev, 0xf41, b | 0x20);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001961 dev_info(&dev->dev,
1962 "Linking AER extended capability\n");
Brice Goglincf34a8e2006-06-13 14:35:42 -04001963 }
1964 }
1965}
1966DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1967 quirk_nvidia_ck804_pcie_aer_ext_cap);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001968DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
Alan Cox1597cac2006-12-04 15:14:45 -08001969 quirk_nvidia_ck804_pcie_aer_ext_cap);
Brice Goglincf34a8e2006-06-13 14:35:42 -04001970
Bill Pemberton15856ad2012-11-21 15:35:00 -05001971static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
Tim Yamin53a9bf42007-11-01 23:14:54 +00001972{
1973 /*
1974 * Disable PCI Bus Parking and PCI Master read caching on CX700
1975 * which causes unspecified timing errors with a VT6212L on the PCI
Tim Yaminca846392010-03-19 14:22:58 -07001976 * bus leading to USB2.0 packet loss.
1977 *
1978 * This quirk is only enabled if a second (on the external PCI bus)
1979 * VT6212L is found -- the CX700 core itself also contains a USB
1980 * host controller with the same PCI ID as the VT6212L.
Tim Yamin53a9bf42007-11-01 23:14:54 +00001981 */
1982
Tim Yaminca846392010-03-19 14:22:58 -07001983 /* Count VT6212L instances */
1984 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
1985 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
Tim Yamin53a9bf42007-11-01 23:14:54 +00001986 uint8_t b;
Tim Yaminca846392010-03-19 14:22:58 -07001987
1988 /* p should contain the first (internal) VT6212L -- see if we have
1989 an external one by searching again */
1990 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
1991 if (!p)
1992 return;
1993 pci_dev_put(p);
1994
Tim Yamin53a9bf42007-11-01 23:14:54 +00001995 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
1996 if (b & 0x40) {
1997 /* Turn off PCI Bus Parking */
1998 pci_write_config_byte(dev, 0x76, b ^ 0x40);
1999
Tim Yaminbc043272008-03-30 20:58:59 +01002000 dev_info(&dev->dev,
2001 "Disabling VIA CX700 PCI parking\n");
2002 }
2003 }
2004
2005 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2006 if (b != 0) {
Tim Yamin53a9bf42007-11-01 23:14:54 +00002007 /* Turn off PCI Master read caching */
2008 pci_write_config_byte(dev, 0x72, 0x0);
Tim Yaminbc043272008-03-30 20:58:59 +01002009
2010 /* Set PCI Master Bus time-out to "1x16 PCLK" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002011 pci_write_config_byte(dev, 0x75, 0x1);
Tim Yaminbc043272008-03-30 20:58:59 +01002012
2013 /* Disable "Read FIFO Timer" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002014 pci_write_config_byte(dev, 0x77, 0x0);
2015
Bjorn Helgaasd6505a52008-02-29 16:12:18 -07002016 dev_info(&dev->dev,
Tim Yaminbc043272008-03-30 20:58:59 +01002017 "Disabling VIA CX700 PCI caching\n");
Tim Yamin53a9bf42007-11-01 23:14:54 +00002018 }
2019 }
2020}
Tim Yaminca846392010-03-19 14:22:58 -07002021DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
Tim Yamin53a9bf42007-11-01 23:14:54 +00002022
Benjamin Li99cb233d2008-07-02 10:59:04 -07002023/*
2024 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2025 * VPD end tag will hang the device. This problem was initially
2026 * observed when a vpd entry was created in sysfs
2027 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2028 * will dump 32k of data. Reading a full 32k will cause an access
2029 * beyond the VPD end tag causing the device to hang. Once the device
2030 * is hung, the bnx2 driver will not be able to reset the device.
2031 * We believe that it is legal to read beyond the end tag and
2032 * therefore the solution is to limit the read/write length.
2033 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002034static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
Benjamin Li99cb233d2008-07-02 10:59:04 -07002035{
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002036 /*
Dean Hildebrand35405f22008-08-07 17:31:45 -07002037 * Only disable the VPD capability for 5706, 5706S, 5708,
2038 * 5708S and 5709 rev. A
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002039 */
Benjamin Li99cb233d2008-07-02 10:59:04 -07002040 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
Dean Hildebrand35405f22008-08-07 17:31:45 -07002041 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07002042 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002043 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07002044 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2045 (dev->revision & 0xf0) == 0x0)) {
2046 if (dev->vpd)
2047 dev->vpd->len = 0x80;
2048 }
2049}
2050
Yu Zhaobffadff2008-10-28 14:44:11 +08002051DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2052 PCI_DEVICE_ID_NX2_5706,
2053 quirk_brcm_570x_limit_vpd);
2054DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2055 PCI_DEVICE_ID_NX2_5706S,
2056 quirk_brcm_570x_limit_vpd);
2057DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2058 PCI_DEVICE_ID_NX2_5708,
2059 quirk_brcm_570x_limit_vpd);
2060DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2061 PCI_DEVICE_ID_NX2_5708S,
2062 quirk_brcm_570x_limit_vpd);
2063DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2064 PCI_DEVICE_ID_NX2_5709,
2065 quirk_brcm_570x_limit_vpd);
2066DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2067 PCI_DEVICE_ID_NX2_5709S,
2068 quirk_brcm_570x_limit_vpd);
Benjamin Li99cb233d2008-07-02 10:59:04 -07002069
Myron Stowe25e742b2012-07-09 15:36:14 -06002070static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
Matt Carlson0b471502012-02-27 09:44:48 +00002071{
2072 u32 rev;
2073
2074 pci_read_config_dword(dev, 0xf4, &rev);
2075
2076 /* Only CAP the MRRS if the device is a 5719 A0 */
2077 if (rev == 0x05719000) {
2078 int readrq = pcie_get_readrq(dev);
2079 if (readrq > 2048)
2080 pcie_set_readrq(dev, 2048);
2081 }
2082}
2083
2084DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2085 PCI_DEVICE_ID_TIGON3_5719,
2086 quirk_brcm_5719_limit_mrrs);
2087
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002088/* Originally in EDAC sources for i82875P:
2089 * Intel tells BIOS developers to hide device 6 which
2090 * configures the overflow device access containing
2091 * the DRBs - this is where we expose device 6.
2092 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2093 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002094static void quirk_unhide_mch_dev6(struct pci_dev *dev)
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002095{
2096 u8 reg;
2097
2098 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2099 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2100 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2101 }
2102}
2103
2104DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2105 quirk_unhide_mch_dev6);
2106DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2107 quirk_unhide_mch_dev6);
2108
Chris Metcalf12962262012-04-07 17:10:17 -04002109#ifdef CONFIG_TILEPRO
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002110/*
Chris Metcalf12962262012-04-07 17:10:17 -04002111 * The Tilera TILEmpower tilepro platform needs to set the link speed
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002112 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2113 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2114 * capability register of the PEX8624 PCIe switch. The switch
2115 * supports link speed auto negotiation, but falsely sets
2116 * the link speed to 5GT/s.
2117 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002118static void quirk_tile_plx_gen1(struct pci_dev *dev)
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002119{
2120 if (tile_plx_gen1) {
2121 pci_write_config_dword(dev, 0x98, 0x1);
2122 mdelay(50);
2123 }
2124}
2125DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
Chris Metcalf12962262012-04-07 17:10:17 -04002126#endif /* CONFIG_TILEPRO */
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002127
Brice Goglin3f79e102006-08-31 01:54:56 -04002128#ifdef CONFIG_PCI_MSI
Tejun Heoebdf7d32007-05-31 00:40:48 -07002129/* Some chipsets do not support MSI. We cannot easily rely on setting
2130 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002131 * some other buses controlled by the chipset even if Linux is not
2132 * aware of it. Instead of setting the flag on all buses in the
Tejun Heoebdf7d32007-05-31 00:40:48 -07002133 * machine, simply disable MSI globally.
Brice Goglin3f79e102006-08-31 01:54:56 -04002134 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002135static void quirk_disable_all_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002136{
Michael Ellerman88187df2007-01-25 19:34:07 +11002137 pci_no_msi();
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002138 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002139}
Tejun Heoebdf7d32007-05-31 00:40:48 -07002140DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2141DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2142DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
Tejun Heo66d715c2008-07-04 09:59:32 -07002143DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
Jay Cliburn184b8122007-05-26 17:01:04 -05002144DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
Thomas Renninger162dedd2009-04-03 06:34:00 -07002145DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
Tejun Heo549e1562010-05-23 10:22:55 +02002146DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
Brice Goglin3f79e102006-08-31 01:54:56 -04002147
2148/* Disable MSI on chipsets that are known to not support it */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002149static void quirk_disable_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002150{
2151 if (dev->subordinate) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002152 dev_warn(&dev->dev, "MSI quirk detected; "
2153 "subordinate MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002154 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2155 }
2156}
2157DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
Matthew Wilcox134b3452010-03-24 07:11:01 -06002158DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
Alex Deucher9313ff42010-05-18 10:42:53 -04002159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
Brice Goglin6397c752006-08-31 01:55:32 -04002160
Clemens Ladischaff61362010-05-26 12:21:10 +02002161/*
2162 * The APC bridge device in AMD 780 family northbridges has some random
2163 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2164 * we use the possible vendor/device IDs of the host bridge for the
2165 * declared quirk, and search for the APC bridge by slot number.
2166 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002167static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
Clemens Ladischaff61362010-05-26 12:21:10 +02002168{
2169 struct pci_dev *apc_bridge;
2170
2171 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2172 if (apc_bridge) {
2173 if (apc_bridge->device == 0x9602)
2174 quirk_disable_msi(apc_bridge);
2175 pci_dev_put(apc_bridge);
2176 }
2177}
2178DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2179DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2180
Brice Goglin6397c752006-08-31 01:55:32 -04002181/* Go through the list of Hypertransport capabilities and
2182 * return 1 if a HT MSI capability is found and enabled */
Myron Stowe25e742b2012-07-09 15:36:14 -06002183static int msi_ht_cap_enabled(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002184{
Michael Ellerman7a380502006-11-22 18:26:21 +11002185 int pos, ttl = 48;
2186
2187 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2188 while (pos && ttl--) {
2189 u8 flags;
2190
2191 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2192 &flags) == 0)
2193 {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002194 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
Michael Ellerman7a380502006-11-22 18:26:21 +11002195 flags & HT_MSI_FLAGS_ENABLE ?
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002196 "enabled" : "disabled");
Michael Ellerman7a380502006-11-22 18:26:21 +11002197 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
Brice Goglin6397c752006-08-31 01:55:32 -04002198 }
Michael Ellerman7a380502006-11-22 18:26:21 +11002199
2200 pos = pci_find_next_ht_capability(dev, pos,
2201 HT_CAPTYPE_MSI_MAPPING);
Brice Goglin6397c752006-08-31 01:55:32 -04002202 }
2203 return 0;
2204}
2205
2206/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
Myron Stowe25e742b2012-07-09 15:36:14 -06002207static void quirk_msi_ht_cap(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002208{
2209 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002210 dev_warn(&dev->dev, "MSI quirk detected; "
2211 "subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002212 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2213 }
2214}
2215DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2216 quirk_msi_ht_cap);
Sebastien Dugue6bae1d92007-12-13 16:09:25 -08002217
Brice Goglin6397c752006-08-31 01:55:32 -04002218/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2219 * MSI are supported if the MSI capability set in any of these mappings.
2220 */
Myron Stowe25e742b2012-07-09 15:36:14 -06002221static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002222{
2223 struct pci_dev *pdev;
2224
2225 if (!dev->subordinate)
2226 return;
2227
2228 /* check HT MSI cap on this chipset and the root one.
2229 * a single one having MSI is enough to be sure that MSI are supported.
2230 */
Alan Cox11f242f2006-10-10 14:39:00 -07002231 pdev = pci_get_slot(dev->bus, 0);
Jesper Juhl9ac0ce82006-12-04 15:14:48 -08002232 if (!pdev)
2233 return;
David Rientjes0c875c22006-12-03 11:55:34 -08002234 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002235 dev_warn(&dev->dev, "MSI quirk detected; "
2236 "subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002237 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2238 }
Alan Cox11f242f2006-10-10 14:39:00 -07002239 pci_dev_put(pdev);
Brice Goglin6397c752006-08-31 01:55:32 -04002240}
2241DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2242 quirk_nvidia_ck804_msi_ht_cap);
David Millerba698ad2007-10-25 01:16:30 -07002243
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002244/* Force enable MSI mapping capability on HT bridges */
Myron Stowe25e742b2012-07-09 15:36:14 -06002245static void ht_enable_msi_mapping(struct pci_dev *dev)
Peer Chen9dc625e2008-02-04 23:50:13 -08002246{
2247 int pos, ttl = 48;
2248
2249 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2250 while (pos && ttl--) {
2251 u8 flags;
2252
2253 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2254 &flags) == 0) {
2255 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2256
2257 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2258 flags | HT_MSI_FLAGS_ENABLE);
2259 }
2260 pos = pci_find_next_ht_capability(dev, pos,
2261 HT_CAPTYPE_MSI_MAPPING);
2262 }
2263}
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002264DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2265 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2266 ht_enable_msi_mapping);
Peer Chen9dc625e2008-02-04 23:50:13 -08002267
Yinghai Lue0ae4f52009-02-17 20:40:09 -08002268DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2269 ht_enable_msi_mapping);
2270
Ben Hutchingse4146bb2010-05-16 02:28:49 +01002271/* The P5N32-SLI motherboards from Asus have a problem with msi
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002272 * for the MCP55 NIC. It is not yet determined whether the msi problem
2273 * also affects other devices. As for now, turn off msi for this device.
2274 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002275static void nvenet_msi_disable(struct pci_dev *dev)
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002276{
Jean Delvare9251bac2011-05-15 18:13:46 +02002277 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2278
2279 if (board_name &&
2280 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2281 strstr(board_name, "P5N32-E SLI"))) {
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002282 dev_info(&dev->dev,
Ben Hutchingse4146bb2010-05-16 02:28:49 +01002283 "Disabling msi for MCP55 NIC on P5N32-SLI\n");
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002284 dev->no_msi = 1;
2285 }
2286}
2287DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2288 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2289 nvenet_msi_disable);
2290
Neil Horman66db60e2010-09-21 13:54:39 -04002291/*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002292 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2293 * config register. This register controls the routing of legacy
2294 * interrupts from devices that route through the MCP55. If this register
2295 * is misprogrammed, interrupts are only sent to the BSP, unlike
2296 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2297 * having this register set properly prevents kdump from booting up
2298 * properly, so let's make sure that we have it set correctly.
2299 * Note that this is an undocumented register.
Neil Horman66db60e2010-09-21 13:54:39 -04002300 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002301static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
Neil Horman66db60e2010-09-21 13:54:39 -04002302{
2303 u32 cfg;
2304
Neil Horman49c2fa082010-12-08 09:47:48 -05002305 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2306 return;
2307
Neil Horman66db60e2010-09-21 13:54:39 -04002308 pci_read_config_dword(dev, 0x74, &cfg);
2309
2310 if (cfg & ((1 << 2) | (1 << 15))) {
2311 printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2312 cfg &= ~((1 << 2) | (1 << 15));
2313 pci_write_config_dword(dev, 0x74, cfg);
2314 }
2315}
2316
2317DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2318 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2319 nvbridge_check_legacy_irq_routing);
2320
2321DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2322 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2323 nvbridge_check_legacy_irq_routing);
2324
Myron Stowe25e742b2012-07-09 15:36:14 -06002325static int ht_check_msi_mapping(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002326{
2327 int pos, ttl = 48;
2328 int found = 0;
2329
2330 /* check if there is HT MSI cap or enabled on this device */
2331 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2332 while (pos && ttl--) {
2333 u8 flags;
2334
2335 if (found < 1)
2336 found = 1;
2337 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2338 &flags) == 0) {
2339 if (flags & HT_MSI_FLAGS_ENABLE) {
2340 if (found < 2) {
2341 found = 2;
2342 break;
2343 }
2344 }
2345 }
2346 pos = pci_find_next_ht_capability(dev, pos,
2347 HT_CAPTYPE_MSI_MAPPING);
2348 }
2349
2350 return found;
2351}
2352
Myron Stowe25e742b2012-07-09 15:36:14 -06002353static int host_bridge_with_leaf(struct pci_dev *host_bridge)
Yinghai Lude745302009-03-20 19:29:41 -07002354{
2355 struct pci_dev *dev;
2356 int pos;
2357 int i, dev_no;
2358 int found = 0;
2359
2360 dev_no = host_bridge->devfn >> 3;
2361 for (i = dev_no + 1; i < 0x20; i++) {
2362 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2363 if (!dev)
2364 continue;
2365
2366 /* found next host bridge ?*/
2367 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2368 if (pos != 0) {
2369 pci_dev_put(dev);
2370 break;
2371 }
2372
2373 if (ht_check_msi_mapping(dev)) {
2374 found = 1;
2375 pci_dev_put(dev);
2376 break;
2377 }
2378 pci_dev_put(dev);
2379 }
2380
2381 return found;
2382}
2383
Yinghai Lueeafda72009-03-29 12:30:05 -07002384#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2385#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2386
Myron Stowe25e742b2012-07-09 15:36:14 -06002387static int is_end_of_ht_chain(struct pci_dev *dev)
Yinghai Lueeafda72009-03-29 12:30:05 -07002388{
2389 int pos, ctrl_off;
2390 int end = 0;
2391 u16 flags, ctrl;
2392
2393 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2394
2395 if (!pos)
2396 goto out;
2397
2398 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2399
2400 ctrl_off = ((flags >> 10) & 1) ?
2401 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2402 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2403
2404 if (ctrl & (1 << 6))
2405 end = 1;
2406
2407out:
2408 return end;
2409}
2410
Myron Stowe25e742b2012-07-09 15:36:14 -06002411static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002412{
2413 struct pci_dev *host_bridge;
2414 int pos;
2415 int i, dev_no;
2416 int found = 0;
2417
2418 dev_no = dev->devfn >> 3;
2419 for (i = dev_no; i >= 0; i--) {
2420 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2421 if (!host_bridge)
2422 continue;
2423
2424 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2425 if (pos != 0) {
2426 found = 1;
2427 break;
2428 }
2429 pci_dev_put(host_bridge);
2430 }
2431
2432 if (!found)
2433 return;
2434
Yinghai Lueeafda72009-03-29 12:30:05 -07002435 /* don't enable end_device/host_bridge with leaf directly here */
2436 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2437 host_bridge_with_leaf(host_bridge))
Yinghai Lude745302009-03-20 19:29:41 -07002438 goto out;
2439
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002440 /* root did that ! */
2441 if (msi_ht_cap_enabled(host_bridge))
2442 goto out;
2443
2444 ht_enable_msi_mapping(dev);
2445
2446out:
2447 pci_dev_put(host_bridge);
2448}
2449
Myron Stowe25e742b2012-07-09 15:36:14 -06002450static void ht_disable_msi_mapping(struct pci_dev *dev)
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002451{
2452 int pos, ttl = 48;
2453
2454 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2455 while (pos && ttl--) {
2456 u8 flags;
2457
2458 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2459 &flags) == 0) {
Prakash Punnoor6a958d52009-03-06 10:10:35 +01002460 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002461
2462 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2463 flags & ~HT_MSI_FLAGS_ENABLE);
2464 }
2465 pos = pci_find_next_ht_capability(dev, pos,
2466 HT_CAPTYPE_MSI_MAPPING);
2467 }
2468}
2469
Myron Stowe25e742b2012-07-09 15:36:14 -06002470static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
Peer Chen9dc625e2008-02-04 23:50:13 -08002471{
2472 struct pci_dev *host_bridge;
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002473 int pos;
2474 int found;
2475
Rafael J. Wysocki3d2a5312010-07-23 22:19:55 +02002476 if (!pci_msi_enabled())
2477 return;
2478
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002479 /* check if there is HT MSI cap or enabled on this device */
2480 found = ht_check_msi_mapping(dev);
2481
2482 /* no HT MSI CAP */
2483 if (found == 0)
2484 return;
Peer Chen9dc625e2008-02-04 23:50:13 -08002485
2486 /*
2487 * HT MSI mapping should be disabled on devices that are below
2488 * a non-Hypertransport host bridge. Locate the host bridge...
2489 */
2490 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2491 if (host_bridge == NULL) {
2492 dev_warn(&dev->dev,
2493 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2494 return;
2495 }
2496
2497 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2498 if (pos != 0) {
2499 /* Host bridge is to HT */
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002500 if (found == 1) {
2501 /* it is not enabled, try to enable it */
Yinghai Lude745302009-03-20 19:29:41 -07002502 if (all)
2503 ht_enable_msi_mapping(dev);
2504 else
2505 nv_ht_enable_msi_mapping(dev);
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002506 }
Myron Stowedff3aef2012-07-09 15:36:08 -06002507 goto out;
Peer Chen9dc625e2008-02-04 23:50:13 -08002508 }
2509
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002510 /* HT MSI is not enabled */
2511 if (found == 1)
Myron Stowedff3aef2012-07-09 15:36:08 -06002512 goto out;
Peer Chen9dc625e2008-02-04 23:50:13 -08002513
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002514 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2515 ht_disable_msi_mapping(dev);
Myron Stowedff3aef2012-07-09 15:36:08 -06002516
2517out:
2518 pci_dev_put(host_bridge);
Peer Chen9dc625e2008-02-04 23:50:13 -08002519}
Yinghai Lude745302009-03-20 19:29:41 -07002520
Myron Stowe25e742b2012-07-09 15:36:14 -06002521static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002522{
2523 return __nv_msi_ht_cap_quirk(dev, 1);
2524}
2525
Myron Stowe25e742b2012-07-09 15:36:14 -06002526static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002527{
2528 return __nv_msi_ht_cap_quirk(dev, 0);
2529}
2530
2531DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002532DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Yinghai Lude745302009-03-20 19:29:41 -07002533
2534DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002535DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Peer Chen9dc625e2008-02-04 23:50:13 -08002536
Bill Pemberton15856ad2012-11-21 15:35:00 -05002537static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
David Millerba698ad2007-10-25 01:16:30 -07002538{
2539 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2540}
Bill Pemberton15856ad2012-11-21 15:35:00 -05002541static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
Shane Huang4600c9d2008-01-25 15:46:24 +09002542{
2543 struct pci_dev *p;
2544
2545 /* SB700 MSI issue will be fixed at HW level from revision A21,
2546 * we need check PCI REVISION ID of SMBus controller to get SB700
2547 * revision.
2548 */
2549 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2550 NULL);
2551 if (!p)
2552 return;
2553
2554 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2555 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2556 pci_dev_put(p);
2557}
Xiong Huang70588812013-03-07 08:55:16 +00002558static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2559{
2560 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2561 if (dev->revision < 0x18) {
2562 dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
2563 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2564 }
2565}
David Millerba698ad2007-10-25 01:16:30 -07002566DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2567 PCI_DEVICE_ID_TIGON3_5780,
2568 quirk_msi_intx_disable_bug);
2569DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2570 PCI_DEVICE_ID_TIGON3_5780S,
2571 quirk_msi_intx_disable_bug);
2572DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2573 PCI_DEVICE_ID_TIGON3_5714,
2574 quirk_msi_intx_disable_bug);
2575DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2576 PCI_DEVICE_ID_TIGON3_5714S,
2577 quirk_msi_intx_disable_bug);
2578DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2579 PCI_DEVICE_ID_TIGON3_5715,
2580 quirk_msi_intx_disable_bug);
2581DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2582 PCI_DEVICE_ID_TIGON3_5715S,
2583 quirk_msi_intx_disable_bug);
2584
David Millerbc38b412007-10-25 01:16:52 -07002585DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
Shane Huang4600c9d2008-01-25 15:46:24 +09002586 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002587DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
Shane Huang4600c9d2008-01-25 15:46:24 +09002588 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002589DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
Shane Huang4600c9d2008-01-25 15:46:24 +09002590 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002591DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
Shane Huang4600c9d2008-01-25 15:46:24 +09002592 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002593DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
Shane Huang4600c9d2008-01-25 15:46:24 +09002594 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002595
2596DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2597 quirk_msi_intx_disable_bug);
2598DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2599 quirk_msi_intx_disable_bug);
2600DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2601 quirk_msi_intx_disable_bug);
2602
Huang, Xiong7cb6a292012-04-30 15:38:49 +00002603DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
2604 quirk_msi_intx_disable_bug);
2605DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
2606 quirk_msi_intx_disable_bug);
2607DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
2608 quirk_msi_intx_disable_bug);
2609DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
2610 quirk_msi_intx_disable_bug);
2611DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
2612 quirk_msi_intx_disable_bug);
2613DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
2614 quirk_msi_intx_disable_bug);
Xiong Huang70588812013-03-07 08:55:16 +00002615DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
2616 quirk_msi_intx_disable_qca_bug);
2617DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
2618 quirk_msi_intx_disable_qca_bug);
2619DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
2620 quirk_msi_intx_disable_qca_bug);
2621DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
2622 quirk_msi_intx_disable_qca_bug);
2623DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
2624 quirk_msi_intx_disable_qca_bug);
Brice Goglin3f79e102006-08-31 01:54:56 -04002625#endif /* CONFIG_PCI_MSI */
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002626
Felix Radensky33223402010-03-28 16:02:02 +03002627/* Allow manual resource allocation for PCI hotplug bridges
2628 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2629 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002630 * kernel fails to allocate resources when hotplug device is
Felix Radensky33223402010-03-28 16:02:02 +03002631 * inserted and PCI bus is rescanned.
2632 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002633static void quirk_hotplug_bridge(struct pci_dev *dev)
Felix Radensky33223402010-03-28 16:02:02 +03002634{
2635 dev->is_hotplug_bridge = 1;
2636}
2637
2638DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2639
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002640/*
2641 * This is a quirk for the Ricoh MMC controller found as a part of
2642 * some mulifunction chips.
2643
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002644 * This is very similar and based on the ricoh_mmc driver written by
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002645 * Philip Langdale. Thank you for these magic sequences.
2646 *
2647 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2648 * and one or both of cardbus or firewire.
2649 *
2650 * It happens that they implement SD and MMC
2651 * support as separate controllers (and PCI functions). The linux SDHCI
2652 * driver supports MMC cards but the chip detects MMC cards in hardware
2653 * and directs them to the MMC controller - so the SDHCI driver never sees
2654 * them.
2655 *
2656 * To get around this, we must disable the useless MMC controller.
2657 * At that point, the SDHCI controller will start seeing them
2658 * It seems to be the case that the relevant PCI registers to deactivate the
2659 * MMC controller live on PCI function 0, which might be the cardbus controller
2660 * or the firewire controller, depending on the particular chip in question
2661 *
2662 * This has to be done early, because as soon as we disable the MMC controller
2663 * other pci functions shift up one level, e.g. function #2 becomes function
2664 * #1, and this will confuse the pci core.
2665 */
2666
2667#ifdef CONFIG_MMC_RICOH_MMC
2668static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2669{
2670 /* disable via cardbus interface */
2671 u8 write_enable;
2672 u8 write_target;
2673 u8 disable;
2674
2675 /* disable must be done via function #0 */
2676 if (PCI_FUNC(dev->devfn))
2677 return;
2678
2679 pci_read_config_byte(dev, 0xB7, &disable);
2680 if (disable & 0x02)
2681 return;
2682
2683 pci_read_config_byte(dev, 0x8E, &write_enable);
2684 pci_write_config_byte(dev, 0x8E, 0xAA);
2685 pci_read_config_byte(dev, 0x8D, &write_target);
2686 pci_write_config_byte(dev, 0x8D, 0xB7);
2687 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2688 pci_write_config_byte(dev, 0x8E, write_enable);
2689 pci_write_config_byte(dev, 0x8D, write_target);
2690
2691 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2692 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2693}
2694DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2695DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2696
2697static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2698{
2699 /* disable via firewire interface */
2700 u8 write_enable;
2701 u8 disable;
2702
2703 /* disable must be done via function #0 */
2704 if (PCI_FUNC(dev->devfn))
2705 return;
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002706 /*
Andy Lutomirski812089e2012-12-01 12:37:20 -08002707 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002708 * certain types of SD/MMC cards. Lowering the SD base
2709 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2710 *
2711 * 0x150 - SD2.0 mode enable for changing base clock
2712 * frequency to 50Mhz
2713 * 0xe1 - Base clock frequency
2714 * 0x32 - 50Mhz new clock frequency
2715 * 0xf9 - Key register for 0x150
2716 * 0xfc - key register for 0xe1
2717 */
Andy Lutomirski812089e2012-12-01 12:37:20 -08002718 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
2719 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002720 pci_write_config_byte(dev, 0xf9, 0xfc);
2721 pci_write_config_byte(dev, 0x150, 0x10);
2722 pci_write_config_byte(dev, 0xf9, 0x00);
2723 pci_write_config_byte(dev, 0xfc, 0x01);
2724 pci_write_config_byte(dev, 0xe1, 0x32);
2725 pci_write_config_byte(dev, 0xfc, 0x00);
2726
2727 dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
2728 }
Josh Boyer3e309cd2011-10-05 11:44:50 -04002729
2730 pci_read_config_byte(dev, 0xCB, &disable);
2731
2732 if (disable & 0x02)
2733 return;
2734
2735 pci_read_config_byte(dev, 0xCA, &write_enable);
2736 pci_write_config_byte(dev, 0xCA, 0x57);
2737 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2738 pci_write_config_byte(dev, 0xCA, write_enable);
2739
2740 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2741 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2742
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002743}
2744DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2745DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
Andy Lutomirski812089e2012-12-01 12:37:20 -08002746DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2747DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
Manoj Iyerbe98ca62011-05-26 11:19:05 -05002748DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2749DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002750#endif /*CONFIG_MMC_RICOH_MMC*/
2751
Suresh Siddhad3f13812011-08-23 17:05:25 -07002752#ifdef CONFIG_DMAR_TABLE
Suresh Siddha254e42002010-12-06 12:26:30 -08002753#define VTUNCERRMSK_REG 0x1ac
2754#define VTD_MSK_SPEC_ERRORS (1 << 31)
2755/*
2756 * This is a quirk for masking vt-d spec defined errors to platform error
2757 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2758 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2759 * on the RAS config settings of the platform) when a vt-d fault happens.
2760 * The resulting SMI caused the system to hang.
2761 *
2762 * VT-d spec related errors are already handled by the VT-d OS code, so no
2763 * need to report the same error through other channels.
2764 */
2765static void vtd_mask_spec_errors(struct pci_dev *dev)
2766{
2767 u32 word;
2768
2769 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2770 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2771}
2772DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2773DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2774#endif
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002775
Bill Pemberton15856ad2012-11-21 15:35:00 -05002776static void fixup_ti816x_class(struct pci_dev *dev)
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302777{
2778 /* TI 816x devices do not have class code set when in PCIe boot mode */
Yinghai Lu40c96232012-02-23 23:46:58 -08002779 dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
2780 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302781}
Yinghai Lu40c96232012-02-23 23:46:58 -08002782DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
2783 PCI_CLASS_NOT_DEFINED, 0, fixup_ti816x_class);
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302784
Ben Hutchingsa94d0722011-10-05 22:35:03 +01002785/* Some PCIe devices do not work reliably with the claimed maximum
2786 * payload size supported.
2787 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002788static void fixup_mpss_256(struct pci_dev *dev)
Ben Hutchingsa94d0722011-10-05 22:35:03 +01002789{
2790 dev->pcie_mpss = 1; /* 256 bytes */
2791}
2792DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2793 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
2794DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2795 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
2796DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2797 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
2798
Jon Masond387a8d2011-10-14 14:56:13 -05002799/* Intel 5000 and 5100 Memory controllers have an errata with read completion
2800 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
2801 * Since there is no way of knowing what the PCIE MPS on each fabric will be
2802 * until all of the devices are discovered and buses walked, read completion
2803 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
2804 * it is possible to hotplug a device with MPS of 256B.
2805 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002806static void quirk_intel_mc_errata(struct pci_dev *dev)
Jon Masond387a8d2011-10-14 14:56:13 -05002807{
2808 int err;
2809 u16 rcc;
2810
2811 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
2812 return;
2813
2814 /* Intel errata specifies bits to change but does not say what they are.
2815 * Keeping them magical until such time as the registers and values can
2816 * be explained.
2817 */
2818 err = pci_read_config_word(dev, 0x48, &rcc);
2819 if (err) {
2820 dev_err(&dev->dev, "Error attempting to read the read "
2821 "completion coalescing register.\n");
2822 return;
2823 }
2824
2825 if (!(rcc & (1 << 10)))
2826 return;
2827
2828 rcc &= ~(1 << 10);
2829
2830 err = pci_write_config_word(dev, 0x48, rcc);
2831 if (err) {
2832 dev_err(&dev->dev, "Error attempting to write the read "
2833 "completion coalescing register.\n");
2834 return;
2835 }
2836
2837 pr_info_once("Read completion coalescing disabled due to hardware "
2838 "errata relating to 256B MPS.\n");
2839}
2840/* Intel 5000 series memory controllers and ports 2-7 */
2841DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
2842DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
2843DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
2844DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
2845DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
2846DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
2847DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
2848DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
2849DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
2850DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
2851DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
2852DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
2853DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
2854DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
2855/* Intel 5100 series memory controllers and ports 2-7 */
2856DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
2857DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
2858DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
2859DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
2860DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
2861DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
2862DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
2863DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
2864DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
2865DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
2866DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
2867
Arjan van de Ven32098742012-01-30 20:52:07 -08002868
Jon Mason12b03182013-05-06 08:03:33 +00002869/*
2870 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
2871 * work around this, query the size it should be configured to by the device and
2872 * modify the resource end to correspond to this new size.
2873 */
2874static void quirk_intel_ntb(struct pci_dev *dev)
2875{
2876 int rc;
2877 u8 val;
2878
2879 rc = pci_read_config_byte(dev, 0x00D0, &val);
2880 if (rc)
2881 return;
2882
2883 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
2884
2885 rc = pci_read_config_byte(dev, 0x00D1, &val);
2886 if (rc)
2887 return;
2888
2889 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
2890}
2891DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
2892DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
2893
Myron Stowe2729d5b2012-07-09 15:36:02 -06002894static ktime_t fixup_debug_start(struct pci_dev *dev,
2895 void (*fn)(struct pci_dev *dev))
Arjan van de Ven32098742012-01-30 20:52:07 -08002896{
Myron Stowe2729d5b2012-07-09 15:36:02 -06002897 ktime_t calltime = ktime_set(0, 0);
2898
2899 dev_dbg(&dev->dev, "calling %pF\n", fn);
2900 if (initcall_debug) {
2901 pr_debug("calling %pF @ %i for %s\n",
2902 fn, task_pid_nr(current), dev_name(&dev->dev));
2903 calltime = ktime_get();
2904 }
2905
2906 return calltime;
2907}
2908
2909static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
2910 void (*fn)(struct pci_dev *dev))
2911{
2912 ktime_t delta, rettime;
Arjan van de Ven32098742012-01-30 20:52:07 -08002913 unsigned long long duration;
2914
Myron Stowe2729d5b2012-07-09 15:36:02 -06002915 if (initcall_debug) {
2916 rettime = ktime_get();
2917 delta = ktime_sub(rettime, calltime);
2918 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
2919 pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
2920 fn, duration, dev_name(&dev->dev));
2921 }
Arjan van de Ven32098742012-01-30 20:52:07 -08002922}
2923
Thomas Jaroschf67fd552011-12-07 22:08:11 +01002924/*
2925 * Some BIOS implementations leave the Intel GPU interrupts enabled,
2926 * even though no one is handling them (f.e. i915 driver is never loaded).
2927 * Additionally the interrupt destination is not set up properly
2928 * and the interrupt ends up -somewhere-.
2929 *
2930 * These spurious interrupts are "sticky" and the kernel disables
2931 * the (shared) interrupt line after 100.000+ generated interrupts.
2932 *
2933 * Fix it by disabling the still enabled interrupts.
2934 * This resolves crashes often seen on monitor unplug.
2935 */
2936#define I915_DEIER_REG 0x4400c
Bill Pemberton15856ad2012-11-21 15:35:00 -05002937static void disable_igfx_irq(struct pci_dev *dev)
Thomas Jaroschf67fd552011-12-07 22:08:11 +01002938{
2939 void __iomem *regs = pci_iomap(dev, 0, 0);
2940 if (regs == NULL) {
2941 dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
2942 return;
2943 }
2944
2945 /* Check if any interrupt line is still enabled */
2946 if (readl(regs + I915_DEIER_REG) != 0) {
2947 dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; "
2948 "disabling\n");
2949
2950 writel(0, regs + I915_DEIER_REG);
2951 }
2952
2953 pci_iounmap(dev, regs);
2954}
2955DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
2956DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
2957
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002958/*
Todd E Brandtb8cac702013-09-10 16:10:43 -07002959 * PCI devices which are on Intel chips can skip the 10ms delay
2960 * before entering D3 mode.
2961 */
2962static void quirk_remove_d3_delay(struct pci_dev *dev)
2963{
2964 dev->d3_delay = 0;
2965}
2966DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
2967DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
2968DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
2969DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
2970DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
2971DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
2972DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
2973DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
2974DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
2975DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
2976DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
2977DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
2978DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
2979DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
2980
2981/*
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002982 * Some devices may pass our check in pci_intx_mask_supported if
2983 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
2984 * support this feature.
2985 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002986static void quirk_broken_intx_masking(struct pci_dev *dev)
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002987{
2988 dev->broken_intx_masking = 1;
2989}
Jan Kiszkade509f92012-06-07 10:30:59 +02002990DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
2991 quirk_broken_intx_masking);
Alex Williamson0bdb3b22012-06-07 11:01:59 -06002992DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
2993 quirk_broken_intx_masking);
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002994
Jesse Barnesbfb0f332008-10-27 17:50:21 -07002995static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
2996 struct pci_fixup *end)
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002997{
Myron Stowe2729d5b2012-07-09 15:36:02 -06002998 ktime_t calltime;
2999
Yinghai Luf4ca5c62012-02-23 23:46:49 -08003000 for (; f < end; f++)
3001 if ((f->class == (u32) (dev->class >> f->class_shift) ||
3002 f->class == (u32) PCI_ANY_ID) &&
3003 (f->vendor == dev->vendor ||
3004 f->vendor == (u16) PCI_ANY_ID) &&
3005 (f->device == dev->device ||
3006 f->device == (u16) PCI_ANY_ID)) {
Myron Stowe2729d5b2012-07-09 15:36:02 -06003007 calltime = fixup_debug_start(dev, f->hook);
3008 f->hook(dev);
3009 fixup_debug_report(dev, calltime, f->hook);
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003010 }
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003011}
3012
3013extern struct pci_fixup __start_pci_fixups_early[];
3014extern struct pci_fixup __end_pci_fixups_early[];
3015extern struct pci_fixup __start_pci_fixups_header[];
3016extern struct pci_fixup __end_pci_fixups_header[];
3017extern struct pci_fixup __start_pci_fixups_final[];
3018extern struct pci_fixup __end_pci_fixups_final[];
3019extern struct pci_fixup __start_pci_fixups_enable[];
3020extern struct pci_fixup __end_pci_fixups_enable[];
3021extern struct pci_fixup __start_pci_fixups_resume[];
3022extern struct pci_fixup __end_pci_fixups_resume[];
3023extern struct pci_fixup __start_pci_fixups_resume_early[];
3024extern struct pci_fixup __end_pci_fixups_resume_early[];
3025extern struct pci_fixup __start_pci_fixups_suspend[];
3026extern struct pci_fixup __end_pci_fixups_suspend[];
3027
Myron Stowe95df8b82012-07-13 14:29:00 -06003028static bool pci_apply_fixup_final_quirks;
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003029
3030void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
3031{
3032 struct pci_fixup *start, *end;
3033
3034 switch(pass) {
3035 case pci_fixup_early:
3036 start = __start_pci_fixups_early;
3037 end = __end_pci_fixups_early;
3038 break;
3039
3040 case pci_fixup_header:
3041 start = __start_pci_fixups_header;
3042 end = __end_pci_fixups_header;
3043 break;
3044
3045 case pci_fixup_final:
Myron Stowe95df8b82012-07-13 14:29:00 -06003046 if (!pci_apply_fixup_final_quirks)
3047 return;
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003048 start = __start_pci_fixups_final;
3049 end = __end_pci_fixups_final;
3050 break;
3051
3052 case pci_fixup_enable:
3053 start = __start_pci_fixups_enable;
3054 end = __end_pci_fixups_enable;
3055 break;
3056
3057 case pci_fixup_resume:
3058 start = __start_pci_fixups_resume;
3059 end = __end_pci_fixups_resume;
3060 break;
3061
3062 case pci_fixup_resume_early:
3063 start = __start_pci_fixups_resume_early;
3064 end = __end_pci_fixups_resume_early;
3065 break;
3066
3067 case pci_fixup_suspend:
3068 start = __start_pci_fixups_suspend;
3069 end = __end_pci_fixups_suspend;
3070 break;
3071
3072 default:
3073 /* stupid compiler warning, you would think with an enum... */
3074 return;
3075 }
3076 pci_do_fixups(dev, start, end);
3077}
Rafael J. Wysocki93177a72010-01-02 22:57:24 +01003078EXPORT_SYMBOL(pci_fixup_device);
David Woodhouse8d86fb22009-10-12 12:48:43 +01003079
Myron Stowe735bff12012-07-09 15:36:46 -06003080
David Woodhouse00010262009-10-12 12:50:34 +01003081static int __init pci_apply_final_quirks(void)
David Woodhouse8d86fb22009-10-12 12:48:43 +01003082{
3083 struct pci_dev *dev = NULL;
Jesse Barnesac1aa472009-10-26 13:20:44 -07003084 u8 cls = 0;
3085 u8 tmp;
3086
3087 if (pci_cache_line_size)
3088 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
3089 pci_cache_line_size << 2);
David Woodhouse8d86fb22009-10-12 12:48:43 +01003090
Myron Stowe95df8b82012-07-13 14:29:00 -06003091 pci_apply_fixup_final_quirks = true;
Kulikov Vasiliy4e344b12010-07-03 20:04:39 +04003092 for_each_pci_dev(dev) {
David Woodhouse8d86fb22009-10-12 12:48:43 +01003093 pci_fixup_device(pci_fixup_final, dev);
Jesse Barnesac1aa472009-10-26 13:20:44 -07003094 /*
3095 * If arch hasn't set it explicitly yet, use the CLS
3096 * value shared by all PCI devices. If there's a
3097 * mismatch, fall back to the default value.
3098 */
3099 if (!pci_cache_line_size) {
3100 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
3101 if (!cls)
3102 cls = tmp;
3103 if (!tmp || cls == tmp)
3104 continue;
3105
3106 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
3107 "using %u bytes\n", cls << 2, tmp << 2,
3108 pci_dfl_cache_line_size << 2);
3109 pci_cache_line_size = pci_dfl_cache_line_size;
3110 }
3111 }
Myron Stowe735bff12012-07-09 15:36:46 -06003112
Jesse Barnesac1aa472009-10-26 13:20:44 -07003113 if (!pci_cache_line_size) {
3114 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
3115 cls << 2, pci_dfl_cache_line_size << 2);
Csaba Henk2820f332009-12-15 17:55:25 +05303116 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
David Woodhouse8d86fb22009-10-12 12:48:43 +01003117 }
3118
3119 return 0;
3120}
3121
David Woodhousecf6f3bf2009-10-12 12:51:22 +01003122fs_initcall_sync(pci_apply_final_quirks);
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003123
3124/*
3125 * Followings are device-specific reset methods which can be used to
3126 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3127 * not available.
3128 */
Dexuan Cuiaeb30012009-12-07 13:03:22 +08003129static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
3130{
3131 int pos;
3132
3133 /* only implement PCI_CLASS_SERIAL_USB at present */
3134 if (dev->class == PCI_CLASS_SERIAL_USB) {
3135 pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
3136 if (!pos)
3137 return -ENOTTY;
3138
3139 if (probe)
3140 return 0;
3141
3142 pci_write_config_byte(dev, pos + 0x4, 1);
3143 msleep(100);
3144
3145 return 0;
3146 } else {
3147 return -ENOTTY;
3148 }
3149}
3150
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003151static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3152{
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003153 /*
3154 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3155 *
3156 * The 82599 supports FLR on VFs, but FLR support is reported only
3157 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3158 * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
3159 */
3160
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003161 if (probe)
3162 return 0;
3163
Casey Leedom4d708ab2013-08-06 15:48:39 +05303164 if (!pci_wait_for_pending_transaction(dev))
3165 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003166
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003167 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3168
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003169 msleep(100);
3170
3171 return 0;
3172}
3173
Xudong Haodf558de2012-04-27 09:16:46 -06003174#include "../gpu/drm/i915/i915_reg.h"
3175#define MSG_CTL 0x45010
3176#define NSDE_PWR_STATE 0xd0100
3177#define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3178
3179static int reset_ivb_igd(struct pci_dev *dev, int probe)
3180{
3181 void __iomem *mmio_base;
3182 unsigned long timeout;
3183 u32 val;
3184
3185 if (probe)
3186 return 0;
3187
3188 mmio_base = pci_iomap(dev, 0, 0);
3189 if (!mmio_base)
3190 return -ENOMEM;
3191
3192 iowrite32(0x00000002, mmio_base + MSG_CTL);
3193
3194 /*
3195 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3196 * driver loaded sets the right bits. However, this's a reset and
3197 * the bits have been set by i915 previously, so we clobber
3198 * SOUTH_CHICKEN2 register directly here.
3199 */
3200 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3201
3202 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3203 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3204
3205 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3206 do {
3207 val = ioread32(mmio_base + PCH_PP_STATUS);
3208 if ((val & 0xb0000000) == 0)
3209 goto reset_complete;
3210 msleep(10);
3211 } while (time_before(jiffies, timeout));
3212 dev_warn(&dev->dev, "timeout during reset\n");
3213
3214reset_complete:
3215 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3216
3217 pci_iounmap(dev, mmio_base);
3218 return 0;
3219}
3220
Casey Leedom2c6217e2013-08-06 15:48:37 +05303221/*
3222 * Device-specific reset method for Chelsio T4-based adapters.
3223 */
3224static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3225{
3226 u16 old_command;
3227 u16 msix_flags;
3228
3229 /*
3230 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3231 * that we have no device-specific reset method.
3232 */
3233 if ((dev->device & 0xf000) != 0x4000)
3234 return -ENOTTY;
3235
3236 /*
3237 * If this is the "probe" phase, return 0 indicating that we can
3238 * reset this device.
3239 */
3240 if (probe)
3241 return 0;
3242
3243 /*
3244 * T4 can wedge if there are DMAs in flight within the chip and Bus
3245 * Master has been disabled. We need to have it on till the Function
3246 * Level Reset completes. (BUS_MASTER is disabled in
3247 * pci_reset_function()).
3248 */
3249 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3250 pci_write_config_word(dev, PCI_COMMAND,
3251 old_command | PCI_COMMAND_MASTER);
3252
3253 /*
3254 * Perform the actual device function reset, saving and restoring
3255 * configuration information around the reset.
3256 */
3257 pci_save_state(dev);
3258
3259 /*
3260 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3261 * are disabled when an MSI-X interrupt message needs to be delivered.
3262 * So we briefly re-enable MSI-X interrupts for the duration of the
3263 * FLR. The pci_restore_state() below will restore the original
3264 * MSI-X state.
3265 */
3266 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3267 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3268 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3269 msix_flags |
3270 PCI_MSIX_FLAGS_ENABLE |
3271 PCI_MSIX_FLAGS_MASKALL);
3272
3273 /*
3274 * Start of pcie_flr() code sequence. This reset code is a copy of
3275 * the guts of pcie_flr() because that's not an exported function.
3276 */
3277
3278 if (!pci_wait_for_pending_transaction(dev))
3279 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
3280
3281 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3282 msleep(100);
3283
3284 /*
3285 * End of pcie_flr() code sequence.
3286 */
3287
3288 /*
3289 * Restore the configuration information (BAR values, etc.) including
3290 * the original PCI Configuration Space Command word, and return
3291 * success.
3292 */
3293 pci_restore_state(dev);
3294 pci_write_config_word(dev, PCI_COMMAND, old_command);
3295 return 0;
3296}
3297
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003298#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
Xudong Haodf558de2012-04-27 09:16:46 -06003299#define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3300#define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003301
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003302static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003303 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3304 reset_intel_82599_sfp_virtfn },
Xudong Haodf558de2012-04-27 09:16:46 -06003305 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
3306 reset_ivb_igd },
3307 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
3308 reset_ivb_igd },
Dexuan Cuiaeb30012009-12-07 13:03:22 +08003309 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
3310 reset_intel_generic_dev },
Casey Leedom2c6217e2013-08-06 15:48:37 +05303311 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3312 reset_chelsio_generic_dev },
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003313 { 0 }
3314};
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003315
Xudong Haodf558de2012-04-27 09:16:46 -06003316/*
3317 * These device-specific reset methods are here rather than in a driver
3318 * because when a host assigns a device to a guest VM, the host may need
3319 * to reset the device but probably doesn't have a driver for it.
3320 */
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003321int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3322{
Linus Torvaldsdf9d1e82009-12-31 16:44:43 -08003323 const struct pci_dev_reset_methods *i;
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003324
3325 for (i = pci_dev_reset_methods; i->reset; i++) {
3326 if ((i->vendor == dev->vendor ||
3327 i->vendor == (u16)PCI_ANY_ID) &&
3328 (i->device == dev->device ||
3329 i->device == (u16)PCI_ANY_ID))
3330 return i->reset(dev, probe);
3331 }
3332
3333 return -ENOTTY;
3334}
Alex Williamson12ea6ca2012-06-11 05:26:55 +00003335
3336static struct pci_dev *pci_func_0_dma_source(struct pci_dev *dev)
3337{
3338 if (!PCI_FUNC(dev->devfn))
3339 return pci_dev_get(dev);
3340
3341 return pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
3342}
3343
3344static const struct pci_dev_dma_source {
3345 u16 vendor;
3346 u16 device;
3347 struct pci_dev *(*dma_source)(struct pci_dev *dev);
3348} pci_dev_dma_source[] = {
3349 /*
3350 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3351 *
3352 * Some Ricoh devices use the function 0 source ID for DMA on
3353 * other functions of a multifunction device. The DMA devices
3354 * is therefore function 0, which will have implications of the
3355 * iommu grouping of these devices.
3356 */
3357 { PCI_VENDOR_ID_RICOH, 0xe822, pci_func_0_dma_source },
3358 { PCI_VENDOR_ID_RICOH, 0xe230, pci_func_0_dma_source },
3359 { PCI_VENDOR_ID_RICOH, 0xe832, pci_func_0_dma_source },
3360 { PCI_VENDOR_ID_RICOH, 0xe476, pci_func_0_dma_source },
3361 { 0 }
3362};
3363
3364/*
3365 * IOMMUs with isolation capabilities need to be programmed with the
3366 * correct source ID of a device. In most cases, the source ID matches
3367 * the device doing the DMA, but sometimes hardware is broken and will
3368 * tag the DMA as being sourced from a different device. This function
3369 * allows that translation. Note that the reference count of the
3370 * returned device is incremented on all paths.
3371 */
3372struct pci_dev *pci_get_dma_source(struct pci_dev *dev)
3373{
3374 const struct pci_dev_dma_source *i;
3375
3376 for (i = pci_dev_dma_source; i->dma_source; i++) {
3377 if ((i->vendor == dev->vendor ||
3378 i->vendor == (u16)PCI_ANY_ID) &&
3379 (i->device == dev->device ||
3380 i->device == (u16)PCI_ANY_ID))
3381 return i->dma_source(dev);
3382 }
3383
3384 return pci_dev_get(dev);
3385}
Alex Williamsonad805752012-06-11 05:27:07 +00003386
Alex Williamson15b100d2013-06-27 16:40:00 -06003387/*
3388 * AMD has indicated that the devices below do not support peer-to-peer
3389 * in any system where they are found in the southbridge with an AMD
3390 * IOMMU in the system. Multifunction devices that do not support
3391 * peer-to-peer between functions can claim to support a subset of ACS.
3392 * Such devices effectively enable request redirect (RR) and completion
3393 * redirect (CR) since all transactions are redirected to the upstream
3394 * root complex.
3395 *
3396 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
3397 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
3398 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
3399 *
3400 * 1002:4385 SBx00 SMBus Controller
3401 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
3402 * 1002:4383 SBx00 Azalia (Intel HDA)
3403 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
3404 * 1002:4384 SBx00 PCI to PCI Bridge
3405 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
3406 */
3407static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
3408{
3409#ifdef CONFIG_ACPI
3410 struct acpi_table_header *header = NULL;
3411 acpi_status status;
3412
3413 /* Targeting multifunction devices on the SB (appears on root bus) */
3414 if (!dev->multifunction || !pci_is_root_bus(dev->bus))
3415 return -ENODEV;
3416
3417 /* The IVRS table describes the AMD IOMMU */
3418 status = acpi_get_table("IVRS", 0, &header);
3419 if (ACPI_FAILURE(status))
3420 return -ENODEV;
3421
3422 /* Filter out flags not applicable to multifunction */
3423 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
3424
3425 return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
3426#else
3427 return -ENODEV;
3428#endif
3429}
3430
Alex Williamsond99321b2014-02-03 14:27:46 -07003431/*
3432 * Many Intel PCH root ports do provide ACS-like features to disable peer
3433 * transactions and validate bus numbers in requests, but do not provide an
3434 * actual PCIe ACS capability. This is the list of device IDs known to fall
3435 * into that category as provided by Intel in Red Hat bugzilla 1037684.
3436 */
3437static const u16 pci_quirk_intel_pch_acs_ids[] = {
3438 /* Ibexpeak PCH */
3439 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
3440 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
3441 /* Cougarpoint PCH */
3442 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
3443 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
3444 /* Pantherpoint PCH */
3445 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
3446 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
3447 /* Lynxpoint-H PCH */
3448 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
3449 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
3450 /* Lynxpoint-LP PCH */
3451 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
3452 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
3453 /* Wildcat PCH */
3454 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
3455 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
Alex Williamson1a30fd02014-03-31 12:21:38 -06003456 /* Patsburg (X79) PCH */
3457 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
Alex Williamsond99321b2014-02-03 14:27:46 -07003458};
3459
3460static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
3461{
3462 int i;
3463
3464 /* Filter out a few obvious non-matches first */
3465 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
3466 return false;
3467
3468 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
3469 if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
3470 return true;
3471
3472 return false;
3473}
3474
3475#define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
3476
3477static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
3478{
3479 u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
3480 INTEL_PCH_ACS_FLAGS : 0;
3481
3482 if (!pci_quirk_intel_pch_acs_match(dev))
3483 return -ENOTTY;
3484
3485 return acs_flags & ~flags ? 0 : 1;
3486}
3487
Alex Williamsonad805752012-06-11 05:27:07 +00003488static const struct pci_dev_acs_enabled {
3489 u16 vendor;
3490 u16 device;
3491 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
3492} pci_dev_acs_enabled[] = {
Alex Williamson15b100d2013-06-27 16:40:00 -06003493 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
3494 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
3495 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
3496 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
3497 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
3498 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
Alex Williamsond99321b2014-02-03 14:27:46 -07003499 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
Alex Williamsonad805752012-06-11 05:27:07 +00003500 { 0 }
3501};
3502
3503int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
3504{
3505 const struct pci_dev_acs_enabled *i;
3506 int ret;
3507
3508 /*
3509 * Allow devices that do not expose standard PCIe ACS capabilities
3510 * or control to indicate their support here. Multi-function express
3511 * devices which do not allow internal peer-to-peer between functions,
3512 * but do not implement PCIe ACS may wish to return true here.
3513 */
3514 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
3515 if ((i->vendor == dev->vendor ||
3516 i->vendor == (u16)PCI_ANY_ID) &&
3517 (i->device == dev->device ||
3518 i->device == (u16)PCI_ANY_ID)) {
3519 ret = i->acs_enabled(dev, acs_flags);
3520 if (ret >= 0)
3521 return ret;
3522 }
3523 }
3524
3525 return -ENOTTY;
3526}
Alex Williamson2c744242014-02-03 14:27:33 -07003527
Alex Williamsond99321b2014-02-03 14:27:46 -07003528/* Config space offset of Root Complex Base Address register */
3529#define INTEL_LPC_RCBA_REG 0xf0
3530/* 31:14 RCBA address */
3531#define INTEL_LPC_RCBA_MASK 0xffffc000
3532/* RCBA Enable */
3533#define INTEL_LPC_RCBA_ENABLE (1 << 0)
3534
3535/* Backbone Scratch Pad Register */
3536#define INTEL_BSPR_REG 0x1104
3537/* Backbone Peer Non-Posted Disable */
3538#define INTEL_BSPR_REG_BPNPD (1 << 8)
3539/* Backbone Peer Posted Disable */
3540#define INTEL_BSPR_REG_BPPD (1 << 9)
3541
3542/* Upstream Peer Decode Configuration Register */
3543#define INTEL_UPDCR_REG 0x1114
3544/* 5:0 Peer Decode Enable bits */
3545#define INTEL_UPDCR_REG_MASK 0x3f
3546
3547static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
3548{
3549 u32 rcba, bspr, updcr;
3550 void __iomem *rcba_mem;
3551
3552 /*
3553 * Read the RCBA register from the LPC (D31:F0). PCH root ports
3554 * are D28:F* and therefore get probed before LPC, thus we can't
3555 * use pci_get_slot/pci_read_config_dword here.
3556 */
3557 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
3558 INTEL_LPC_RCBA_REG, &rcba);
3559 if (!(rcba & INTEL_LPC_RCBA_ENABLE))
3560 return -EINVAL;
3561
3562 rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
3563 PAGE_ALIGN(INTEL_UPDCR_REG));
3564 if (!rcba_mem)
3565 return -ENOMEM;
3566
3567 /*
3568 * The BSPR can disallow peer cycles, but it's set by soft strap and
3569 * therefore read-only. If both posted and non-posted peer cycles are
3570 * disallowed, we're ok. If either are allowed, then we need to use
3571 * the UPDCR to disable peer decodes for each port. This provides the
3572 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
3573 */
3574 bspr = readl(rcba_mem + INTEL_BSPR_REG);
3575 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
3576 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
3577 updcr = readl(rcba_mem + INTEL_UPDCR_REG);
3578 if (updcr & INTEL_UPDCR_REG_MASK) {
3579 dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
3580 updcr &= ~INTEL_UPDCR_REG_MASK;
3581 writel(updcr, rcba_mem + INTEL_UPDCR_REG);
3582 }
3583 }
3584
3585 iounmap(rcba_mem);
3586 return 0;
3587}
3588
3589/* Miscellaneous Port Configuration register */
3590#define INTEL_MPC_REG 0xd8
3591/* MPC: Invalid Receive Bus Number Check Enable */
3592#define INTEL_MPC_REG_IRBNCE (1 << 26)
3593
3594static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
3595{
3596 u32 mpc;
3597
3598 /*
3599 * When enabled, the IRBNCE bit of the MPC register enables the
3600 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
3601 * ensures that requester IDs fall within the bus number range
3602 * of the bridge. Enable if not already.
3603 */
3604 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
3605 if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
3606 dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
3607 mpc |= INTEL_MPC_REG_IRBNCE;
3608 pci_write_config_word(dev, INTEL_MPC_REG, mpc);
3609 }
3610}
3611
3612static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
3613{
3614 if (!pci_quirk_intel_pch_acs_match(dev))
3615 return -ENOTTY;
3616
3617 if (pci_quirk_enable_intel_lpc_acs(dev)) {
3618 dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
3619 return 0;
3620 }
3621
3622 pci_quirk_enable_intel_rp_mpc_acs(dev);
3623
3624 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
3625
3626 dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
3627
3628 return 0;
3629}
3630
Alex Williamson2c744242014-02-03 14:27:33 -07003631static const struct pci_dev_enable_acs {
3632 u16 vendor;
3633 u16 device;
3634 int (*enable_acs)(struct pci_dev *dev);
3635} pci_dev_enable_acs[] = {
Alex Williamsond99321b2014-02-03 14:27:46 -07003636 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
Alex Williamson2c744242014-02-03 14:27:33 -07003637 { 0 }
3638};
3639
3640void pci_dev_specific_enable_acs(struct pci_dev *dev)
3641{
3642 const struct pci_dev_enable_acs *i;
3643 int ret;
3644
3645 for (i = pci_dev_enable_acs; i->enable_acs; i++) {
3646 if ((i->vendor == dev->vendor ||
3647 i->vendor == (u16)PCI_ANY_ID) &&
3648 (i->device == dev->device ||
3649 i->device == (u16)PCI_ANY_ID)) {
3650 ret = i->enable_acs(dev);
3651 if (ret >= 0)
3652 return;
3653 }
3654 }
3655}