blob: 358926bc73755f2025ef35c540b2152c0c87ae32 [file] [log] [blame]
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001/*
Ben Skeggsebb945a2012-07-20 08:17:34 +10002 * Copyright 2012 Red Hat Inc.
Ben Skeggs4b223ee2010-08-03 10:00:56 +10003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggsebb945a2012-07-20 08:17:34 +100025#include <core/client.h>
26#include <core/handle.h>
27#include <core/namedb.h>
28#include <core/gpuobj.h>
29#include <core/engctx.h>
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +100030#include <core/event.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100031#include <core/class.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100032#include <core/enum.h>
Ben Skeggs4b223ee2010-08-03 10:00:56 +100033
Ben Skeggsebb945a2012-07-20 08:17:34 +100034#include <subdev/timer.h>
35#include <subdev/bar.h>
Ben Skeggs52225552013-12-23 01:51:16 +100036#include <subdev/fb.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100037#include <subdev/vm.h>
38
39#include <engine/dmaobj.h>
Ben Skeggs02a841d2012-07-04 23:44:54 +100040#include <engine/fifo.h>
Ben Skeggsb2b09932010-11-24 10:47:15 +100041
42struct nvc0_fifo_priv {
Ben Skeggsebb945a2012-07-20 08:17:34 +100043 struct nouveau_fifo base;
Ben Skeggs24e83412014-02-05 11:18:38 +100044
45 struct work_struct fault;
46 u64 mask;
47
Ben Skeggsa07d0e72014-02-22 00:28:47 +100048 struct {
49 struct nouveau_gpuobj *mem[2];
50 int active;
51 wait_queue_head_t wait;
52 } runlist;
Ben Skeggs24e83412014-02-05 11:18:38 +100053
Ben Skeggs9da226f2012-07-13 16:54:45 +100054 struct {
55 struct nouveau_gpuobj *mem;
56 struct nouveau_vma bar;
57 } user;
Ben Skeggsec9c0882010-12-31 12:10:49 +100058 int spoon_nr;
Ben Skeggsb2b09932010-11-24 10:47:15 +100059};
60
Ben Skeggsebb945a2012-07-20 08:17:34 +100061struct nvc0_fifo_base {
62 struct nouveau_fifo_base base;
63 struct nouveau_gpuobj *pgd;
64 struct nouveau_vm *vm;
65};
66
Ben Skeggsb2b09932010-11-24 10:47:15 +100067struct nvc0_fifo_chan {
Ben Skeggsc420b2d2012-05-01 20:48:08 +100068 struct nouveau_fifo_chan base;
Ben Skeggse2822b72014-02-22 00:52:45 +100069 enum {
70 STOPPED,
71 RUNNING,
72 KILLED
73 } state;
Ben Skeggsb2b09932010-11-24 10:47:15 +100074};
75
Ben Skeggsebb945a2012-07-20 08:17:34 +100076/*******************************************************************************
77 * FIFO channel objects
78 ******************************************************************************/
79
Ben Skeggsb2b09932010-11-24 10:47:15 +100080static void
Ben Skeggs03574662014-01-28 11:47:46 +100081nvc0_fifo_runlist_update(struct nvc0_fifo_priv *priv)
Ben Skeggsb2b09932010-11-24 10:47:15 +100082{
Ben Skeggsebb945a2012-07-20 08:17:34 +100083 struct nouveau_bar *bar = nouveau_bar(priv);
Ben Skeggsb2b09932010-11-24 10:47:15 +100084 struct nouveau_gpuobj *cur;
85 int i, p;
86
Ben Skeggsfadb1712013-05-13 10:02:11 +100087 mutex_lock(&nv_subdev(priv)->mutex);
Ben Skeggsa07d0e72014-02-22 00:28:47 +100088 cur = priv->runlist.mem[priv->runlist.active];
89 priv->runlist.active = !priv->runlist.active;
Ben Skeggsb2b09932010-11-24 10:47:15 +100090
91 for (i = 0, p = 0; i < 128; i++) {
Ben Skeggse2822b72014-02-22 00:52:45 +100092 struct nvc0_fifo_chan *chan = (void *)priv->base.channel[i];
93 if (chan && chan->state == RUNNING) {
94 nv_wo32(cur, p + 0, i);
95 nv_wo32(cur, p + 4, 0x00000004);
96 p += 8;
97 }
Ben Skeggsb2b09932010-11-24 10:47:15 +100098 }
Ben Skeggsebb945a2012-07-20 08:17:34 +100099 bar->flush(bar);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000100
Ben Skeggsebb945a2012-07-20 08:17:34 +1000101 nv_wr32(priv, 0x002270, cur->addr >> 12);
102 nv_wr32(priv, 0x002274, 0x01f00000 | (p >> 3));
Ben Skeggse2822b72014-02-22 00:52:45 +1000103
Ben Skeggs3cf62902014-02-22 01:05:01 +1000104 if (wait_event_timeout(priv->runlist.wait,
105 !(nv_rd32(priv, 0x00227c) & 0x00100000),
106 msecs_to_jiffies(2000)) == 0)
107 nv_error(priv, "runlist update timeout\n");
Ben Skeggsfadb1712013-05-13 10:02:11 +1000108 mutex_unlock(&nv_subdev(priv)->mutex);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000109}
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000110
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000111static int
Ben Skeggsebb945a2012-07-20 08:17:34 +1000112nvc0_fifo_context_attach(struct nouveau_object *parent,
113 struct nouveau_object *object)
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000114{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000115 struct nouveau_bar *bar = nouveau_bar(parent);
116 struct nvc0_fifo_base *base = (void *)parent->parent;
117 struct nouveau_engctx *ectx = (void *)object;
118 u32 addr;
119 int ret;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000120
Ben Skeggsebb945a2012-07-20 08:17:34 +1000121 switch (nv_engidx(object->engine)) {
122 case NVDEV_ENGINE_SW : return 0;
123 case NVDEV_ENGINE_GR : addr = 0x0210; break;
124 case NVDEV_ENGINE_COPY0: addr = 0x0230; break;
125 case NVDEV_ENGINE_COPY1: addr = 0x0240; break;
Maarten Lankhorst23c14ed2012-11-23 11:08:23 +1000126 case NVDEV_ENGINE_BSP : addr = 0x0270; break;
127 case NVDEV_ENGINE_VP : addr = 0x0250; break;
128 case NVDEV_ENGINE_PPP : addr = 0x0260; break;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000129 default:
130 return -EINVAL;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000131 }
132
Ben Skeggsebb945a2012-07-20 08:17:34 +1000133 if (!ectx->vma.node) {
134 ret = nouveau_gpuobj_map_vm(nv_gpuobj(ectx), base->vm,
135 NV_MEM_ACCESS_RW, &ectx->vma);
136 if (ret)
137 return ret;
Ben Skeggs4c2d4222012-08-10 15:10:34 +1000138
139 nv_engctx(ectx)->addr = nv_gpuobj(base)->addr >> 12;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000140 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000141
Ben Skeggsebb945a2012-07-20 08:17:34 +1000142 nv_wo32(base, addr + 0x00, lower_32_bits(ectx->vma.offset) | 4);
143 nv_wo32(base, addr + 0x04, upper_32_bits(ectx->vma.offset));
144 bar->flush(bar);
145 return 0;
146}
Ben Skeggsb2b09932010-11-24 10:47:15 +1000147
Ben Skeggsebb945a2012-07-20 08:17:34 +1000148static int
149nvc0_fifo_context_detach(struct nouveau_object *parent, bool suspend,
150 struct nouveau_object *object)
151{
152 struct nouveau_bar *bar = nouveau_bar(parent);
153 struct nvc0_fifo_priv *priv = (void *)parent->engine;
154 struct nvc0_fifo_base *base = (void *)parent->parent;
155 struct nvc0_fifo_chan *chan = (void *)parent;
156 u32 addr;
157
158 switch (nv_engidx(object->engine)) {
159 case NVDEV_ENGINE_SW : return 0;
160 case NVDEV_ENGINE_GR : addr = 0x0210; break;
161 case NVDEV_ENGINE_COPY0: addr = 0x0230; break;
162 case NVDEV_ENGINE_COPY1: addr = 0x0240; break;
Maarten Lankhorst23c14ed2012-11-23 11:08:23 +1000163 case NVDEV_ENGINE_BSP : addr = 0x0270; break;
164 case NVDEV_ENGINE_VP : addr = 0x0250; break;
165 case NVDEV_ENGINE_PPP : addr = 0x0260; break;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000166 default:
167 return -EINVAL;
168 }
169
Ben Skeggsebb945a2012-07-20 08:17:34 +1000170 nv_wr32(priv, 0x002634, chan->base.chid);
171 if (!nv_wait(priv, 0x002634, 0xffffffff, chan->base.chid)) {
Marcin Slusarz93260d32012-12-09 23:00:34 +0100172 nv_error(priv, "channel %d [%s] kick timeout\n",
173 chan->base.chid, nouveau_client_name(chan));
Ben Skeggsebb945a2012-07-20 08:17:34 +1000174 if (suspend)
175 return -EBUSY;
176 }
177
Ben Skeggsedc260d2012-11-27 11:05:36 +1000178 nv_wo32(base, addr + 0x00, 0x00000000);
179 nv_wo32(base, addr + 0x04, 0x00000000);
180 bar->flush(bar);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000181 return 0;
182}
183
184static int
185nvc0_fifo_chan_ctor(struct nouveau_object *parent,
186 struct nouveau_object *engine,
187 struct nouveau_oclass *oclass, void *data, u32 size,
188 struct nouveau_object **pobject)
189{
190 struct nouveau_bar *bar = nouveau_bar(parent);
191 struct nvc0_fifo_priv *priv = (void *)engine;
192 struct nvc0_fifo_base *base = (void *)parent;
193 struct nvc0_fifo_chan *chan;
Ben Skeggsdbff2de2012-08-06 18:16:37 +1000194 struct nv50_channel_ind_class *args = data;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000195 u64 usermem, ioffset, ilength;
196 int ret, i;
197
198 if (size < sizeof(*args))
199 return -EINVAL;
200
201 ret = nouveau_fifo_channel_create(parent, engine, oclass, 1,
202 priv->user.bar.offset, 0x1000,
203 args->pushbuf,
Martin Peres507ceb12012-11-27 00:30:32 +0100204 (1ULL << NVDEV_ENGINE_SW) |
205 (1ULL << NVDEV_ENGINE_GR) |
206 (1ULL << NVDEV_ENGINE_COPY0) |
207 (1ULL << NVDEV_ENGINE_COPY1) |
208 (1ULL << NVDEV_ENGINE_BSP) |
209 (1ULL << NVDEV_ENGINE_VP) |
210 (1ULL << NVDEV_ENGINE_PPP), &chan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000211 *pobject = nv_object(chan);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000212 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000213 return ret;
214
215 nv_parent(chan)->context_attach = nvc0_fifo_context_attach;
216 nv_parent(chan)->context_detach = nvc0_fifo_context_detach;
217
218 usermem = chan->base.chid * 0x1000;
219 ioffset = args->ioffset;
Ilia Mirkin57be0462013-07-27 00:27:00 -0400220 ilength = order_base_2(args->ilength / 8);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000221
222 for (i = 0; i < 0x1000; i += 4)
223 nv_wo32(priv->user.mem, usermem + i, 0x00000000);
224
225 nv_wo32(base, 0x08, lower_32_bits(priv->user.mem->addr + usermem));
226 nv_wo32(base, 0x0c, upper_32_bits(priv->user.mem->addr + usermem));
227 nv_wo32(base, 0x10, 0x0000face);
228 nv_wo32(base, 0x30, 0xfffff902);
229 nv_wo32(base, 0x48, lower_32_bits(ioffset));
230 nv_wo32(base, 0x4c, upper_32_bits(ioffset) | (ilength << 16));
231 nv_wo32(base, 0x54, 0x00000002);
232 nv_wo32(base, 0x84, 0x20400000);
233 nv_wo32(base, 0x94, 0x30000001);
234 nv_wo32(base, 0x9c, 0x00000100);
235 nv_wo32(base, 0xa4, 0x1f1f1f1f);
236 nv_wo32(base, 0xa8, 0x1f1f1f1f);
237 nv_wo32(base, 0xac, 0x0000001f);
238 nv_wo32(base, 0xb8, 0xf8000000);
239 nv_wo32(base, 0xf8, 0x10003080); /* 0x002310 */
240 nv_wo32(base, 0xfc, 0x10000010); /* 0x002350 */
241 bar->flush(bar);
242 return 0;
243}
244
245static int
246nvc0_fifo_chan_init(struct nouveau_object *object)
247{
248 struct nouveau_gpuobj *base = nv_gpuobj(object->parent);
249 struct nvc0_fifo_priv *priv = (void *)object->engine;
250 struct nvc0_fifo_chan *chan = (void *)object;
251 u32 chid = chan->base.chid;
252 int ret;
253
254 ret = nouveau_fifo_channel_init(&chan->base);
255 if (ret)
256 return ret;
257
258 nv_wr32(priv, 0x003000 + (chid * 8), 0xc0000000 | base->addr >> 12);
Ben Skeggse2822b72014-02-22 00:52:45 +1000259
260 if (chan->state == STOPPED && (chan->state = RUNNING) == RUNNING) {
261 nv_wr32(priv, 0x003004 + (chid * 8), 0x001f0001);
262 nvc0_fifo_runlist_update(priv);
263 }
264
Ben Skeggsebb945a2012-07-20 08:17:34 +1000265 return 0;
266}
267
Ben Skeggse99bf012014-02-22 00:18:17 +1000268static void nvc0_fifo_intr_engine(struct nvc0_fifo_priv *priv);
269
Ben Skeggsebb945a2012-07-20 08:17:34 +1000270static int
271nvc0_fifo_chan_fini(struct nouveau_object *object, bool suspend)
272{
273 struct nvc0_fifo_priv *priv = (void *)object->engine;
274 struct nvc0_fifo_chan *chan = (void *)object;
275 u32 chid = chan->base.chid;
276
Ben Skeggse2822b72014-02-22 00:52:45 +1000277 if (chan->state == RUNNING && (chan->state = STOPPED) == STOPPED) {
278 nv_mask(priv, 0x003004 + (chid * 8), 0x00000001, 0x00000000);
279 nvc0_fifo_runlist_update(priv);
280 }
Ben Skeggse99bf012014-02-22 00:18:17 +1000281
282 nvc0_fifo_intr_engine(priv);
283
Ben Skeggsebb945a2012-07-20 08:17:34 +1000284 nv_wr32(priv, 0x003000 + (chid * 8), 0x00000000);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000285 return nouveau_fifo_channel_fini(&chan->base, suspend);
286}
287
288static struct nouveau_ofuncs
289nvc0_fifo_ofuncs = {
290 .ctor = nvc0_fifo_chan_ctor,
291 .dtor = _nouveau_fifo_channel_dtor,
292 .init = nvc0_fifo_chan_init,
293 .fini = nvc0_fifo_chan_fini,
294 .rd32 = _nouveau_fifo_channel_rd32,
295 .wr32 = _nouveau_fifo_channel_wr32,
296};
297
298static struct nouveau_oclass
299nvc0_fifo_sclass[] = {
Ben Skeggsc97f8c92012-08-19 16:03:00 +1000300 { NVC0_CHANNEL_IND_CLASS, &nvc0_fifo_ofuncs },
Ben Skeggsebb945a2012-07-20 08:17:34 +1000301 {}
302};
303
304/*******************************************************************************
305 * FIFO context - instmem heap and vm setup
306 ******************************************************************************/
307
308static int
309nvc0_fifo_context_ctor(struct nouveau_object *parent,
310 struct nouveau_object *engine,
311 struct nouveau_oclass *oclass, void *data, u32 size,
312 struct nouveau_object **pobject)
313{
314 struct nvc0_fifo_base *base;
315 int ret;
316
317 ret = nouveau_fifo_context_create(parent, engine, oclass, NULL, 0x1000,
318 0x1000, NVOBJ_FLAG_ZERO_ALLOC |
319 NVOBJ_FLAG_HEAP, &base);
320 *pobject = nv_object(base);
321 if (ret)
322 return ret;
323
Ben Skeggsf50c8052013-04-24 18:02:35 +1000324 ret = nouveau_gpuobj_new(nv_object(base), NULL, 0x10000, 0x1000, 0,
325 &base->pgd);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000326 if (ret)
327 return ret;
328
329 nv_wo32(base, 0x0200, lower_32_bits(base->pgd->addr));
330 nv_wo32(base, 0x0204, upper_32_bits(base->pgd->addr));
331 nv_wo32(base, 0x0208, 0xffffffff);
332 nv_wo32(base, 0x020c, 0x000000ff);
333
334 ret = nouveau_vm_ref(nouveau_client(parent)->vm, &base->vm, base->pgd);
335 if (ret)
336 return ret;
337
338 return 0;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000339}
340
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000341static void
Ben Skeggsebb945a2012-07-20 08:17:34 +1000342nvc0_fifo_context_dtor(struct nouveau_object *object)
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000343{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000344 struct nvc0_fifo_base *base = (void *)object;
345 nouveau_vm_ref(NULL, &base->vm, base->pgd);
346 nouveau_gpuobj_ref(NULL, &base->pgd);
347 nouveau_fifo_context_destroy(&base->base);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000348}
349
Ben Skeggsebb945a2012-07-20 08:17:34 +1000350static struct nouveau_oclass
351nvc0_fifo_cclass = {
352 .handle = NV_ENGCTX(FIFO, 0xc0),
353 .ofuncs = &(struct nouveau_ofuncs) {
354 .ctor = nvc0_fifo_context_ctor,
355 .dtor = nvc0_fifo_context_dtor,
356 .init = _nouveau_fifo_context_init,
357 .fini = _nouveau_fifo_context_fini,
358 .rd32 = _nouveau_fifo_context_rd32,
359 .wr32 = _nouveau_fifo_context_wr32,
360 },
361};
Ben Skeggsb2b09932010-11-24 10:47:15 +1000362
Ben Skeggsebb945a2012-07-20 08:17:34 +1000363/*******************************************************************************
364 * PFIFO engine
365 ******************************************************************************/
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000366
Ben Skeggs24e83412014-02-05 11:18:38 +1000367static inline int
368nvc0_fifo_engidx(struct nvc0_fifo_priv *priv, u32 engn)
369{
370 switch (engn) {
371 case NVDEV_ENGINE_GR : engn = 0; break;
372 case NVDEV_ENGINE_BSP : engn = 1; break;
373 case NVDEV_ENGINE_PPP : engn = 2; break;
374 case NVDEV_ENGINE_VP : engn = 3; break;
375 case NVDEV_ENGINE_COPY0: engn = 4; break;
376 case NVDEV_ENGINE_COPY1: engn = 5; break;
377 default:
378 return -1;
379 }
380
381 return engn;
382}
383
384static inline struct nouveau_engine *
385nvc0_fifo_engine(struct nvc0_fifo_priv *priv, u32 engn)
386{
387 switch (engn) {
388 case 0: engn = NVDEV_ENGINE_GR; break;
389 case 1: engn = NVDEV_ENGINE_BSP; break;
390 case 2: engn = NVDEV_ENGINE_PPP; break;
391 case 3: engn = NVDEV_ENGINE_VP; break;
392 case 4: engn = NVDEV_ENGINE_COPY0; break;
393 case 5: engn = NVDEV_ENGINE_COPY1; break;
394 default:
395 return NULL;
396 }
397
398 return nouveau_engine(priv, engn);
399}
400
401static void
402nvc0_fifo_recover_work(struct work_struct *work)
403{
404 struct nvc0_fifo_priv *priv = container_of(work, typeof(*priv), fault);
405 struct nouveau_object *engine;
406 unsigned long flags;
407 u32 engn, engm = 0;
408 u64 mask, todo;
409
410 spin_lock_irqsave(&priv->base.lock, flags);
411 mask = priv->mask;
412 priv->mask = 0ULL;
413 spin_unlock_irqrestore(&priv->base.lock, flags);
414
415 for (todo = mask; engn = __ffs64(todo), todo; todo &= ~(1 << engn))
416 engm |= 1 << nvc0_fifo_engidx(priv, engn);
417 nv_mask(priv, 0x002630, engm, engm);
418
419 for (todo = mask; engn = __ffs64(todo), todo; todo &= ~(1 << engn)) {
420 if ((engine = (void *)nouveau_engine(priv, engn))) {
421 nv_ofuncs(engine)->fini(engine, false);
422 WARN_ON(nv_ofuncs(engine)->init(engine));
423 }
424 }
425
426 nvc0_fifo_runlist_update(priv);
427 nv_wr32(priv, 0x00262c, engm);
428 nv_mask(priv, 0x002630, engm, 0x00000000);
429}
430
431static void
432nvc0_fifo_recover(struct nvc0_fifo_priv *priv, struct nouveau_engine *engine,
433 struct nvc0_fifo_chan *chan)
434{
435 struct nouveau_object *engobj = nv_object(engine);
436 u32 chid = chan->base.chid;
437 unsigned long flags;
438
439 nv_error(priv, "%s engine fault on channel %d, recovering...\n",
440 nv_subdev(engine)->name, chid);
441
442 nv_mask(priv, 0x003004 + (chid * 0x08), 0x00000001, 0x00000000);
443 chan->state = KILLED;
444
445 spin_lock_irqsave(&priv->base.lock, flags);
446 priv->mask |= 1ULL << nv_engidx(engobj);
447 spin_unlock_irqrestore(&priv->base.lock, flags);
448 schedule_work(&priv->fault);
449}
450
Ben Skeggs083c2142014-02-22 00:31:29 +1000451static int
452nvc0_fifo_swmthd(struct nvc0_fifo_priv *priv, u32 chid, u32 mthd, u32 data)
453{
454 struct nvc0_fifo_chan *chan = NULL;
455 struct nouveau_handle *bind;
456 unsigned long flags;
457 int ret = -EINVAL;
458
459 spin_lock_irqsave(&priv->base.lock, flags);
460 if (likely(chid >= priv->base.min && chid <= priv->base.max))
461 chan = (void *)priv->base.channel[chid];
462 if (unlikely(!chan))
463 goto out;
464
465 bind = nouveau_namedb_get_class(nv_namedb(chan), 0x906e);
466 if (likely(bind)) {
467 if (!mthd || !nv_call(bind->object, mthd, data))
468 ret = 0;
469 nouveau_namedb_put(bind);
470 }
471
472out:
473 spin_unlock_irqrestore(&priv->base.lock, flags);
474 return ret;
475}
476
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000477static const struct nouveau_enum
Ben Skeggs40476532014-02-22 01:18:46 +1000478nvc0_fifo_sched_reason[] = {
479 { 0x0a, "CTXSW_TIMEOUT" },
480 {}
481};
482
483static void
484nvc0_fifo_intr_sched(struct nvc0_fifo_priv *priv)
485{
486 u32 intr = nv_rd32(priv, 0x00254c);
487 u32 code = intr & 0x000000ff;
488 const struct nouveau_enum *en;
489 char enunk[6] = "";
490
491 en = nouveau_enum_find(nvc0_fifo_sched_reason, code);
492 if (!en)
493 snprintf(enunk, sizeof(enunk), "UNK%02x", code);
494
495 nv_error(priv, "SCHED_ERROR [ %s ]\n", en ? en->name : enunk);
496}
497
498static const struct nouveau_enum
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000499nvc0_fifo_fault_engine[] = {
Marcin Slusarz93260d32012-12-09 23:00:34 +0100500 { 0x00, "PGRAPH", NULL, NVDEV_ENGINE_GR },
Ben Skeggs33f8c6d2014-02-22 01:29:26 +1000501 { 0x03, "PEEPHOLE", NULL, NVDEV_ENGINE_IFB },
502 { 0x04, "BAR1", NULL, NVDEV_SUBDEV_BAR },
503 { 0x05, "BAR3", NULL, NVDEV_SUBDEV_INSTMEM },
Marcin Slusarz93260d32012-12-09 23:00:34 +0100504 { 0x07, "PFIFO", NULL, NVDEV_ENGINE_FIFO },
505 { 0x10, "PBSP", NULL, NVDEV_ENGINE_BSP },
506 { 0x11, "PPPP", NULL, NVDEV_ENGINE_PPP },
Ben Skeggs7a313472011-03-29 00:52:59 +1000507 { 0x13, "PCOUNTER" },
Marcin Slusarz93260d32012-12-09 23:00:34 +0100508 { 0x14, "PVP", NULL, NVDEV_ENGINE_VP },
509 { 0x15, "PCOPY0", NULL, NVDEV_ENGINE_COPY0 },
510 { 0x16, "PCOPY1", NULL, NVDEV_ENGINE_COPY1 },
Ben Skeggs7a313472011-03-29 00:52:59 +1000511 { 0x17, "PDAEMON" },
Ben Skeggsb2b09932010-11-24 10:47:15 +1000512 {}
513};
514
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000515static const struct nouveau_enum
516nvc0_fifo_fault_reason[] = {
Ben Skeggse2966632011-03-29 08:57:34 +1000517 { 0x00, "PT_NOT_PRESENT" },
518 { 0x01, "PT_TOO_SHORT" },
519 { 0x02, "PAGE_NOT_PRESENT" },
520 { 0x03, "VM_LIMIT_EXCEEDED" },
521 { 0x04, "NO_CHANNEL" },
522 { 0x05, "PAGE_SYSTEM_ONLY" },
523 { 0x06, "PAGE_READ_ONLY" },
524 { 0x0a, "COMPRESSED_SYSRAM" },
525 { 0x0c, "INVALID_STORAGE_TYPE" },
Ben Skeggsb2b09932010-11-24 10:47:15 +1000526 {}
527};
528
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000529static const struct nouveau_enum
530nvc0_fifo_fault_hubclient[] = {
Ben Skeggs7795bee2011-03-29 09:28:24 +1000531 { 0x01, "PCOPY0" },
532 { 0x02, "PCOPY1" },
533 { 0x04, "DISPATCH" },
534 { 0x05, "CTXCTL" },
535 { 0x06, "PFIFO" },
536 { 0x07, "BAR_READ" },
537 { 0x08, "BAR_WRITE" },
538 { 0x0b, "PVP" },
539 { 0x0c, "PPPP" },
540 { 0x0d, "PBSP" },
541 { 0x11, "PCOUNTER" },
542 { 0x12, "PDAEMON" },
543 { 0x14, "CCACHE" },
544 { 0x15, "CCACHE_POST" },
545 {}
546};
547
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000548static const struct nouveau_enum
549nvc0_fifo_fault_gpcclient[] = {
Ben Skeggs7795bee2011-03-29 09:28:24 +1000550 { 0x01, "TEX" },
551 { 0x0c, "ESETUP" },
552 { 0x0e, "CTXCTL" },
553 { 0x0f, "PROP" },
554 {}
555};
556
Ben Skeggsb2b09932010-11-24 10:47:15 +1000557static void
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000558nvc0_fifo_intr_fault(struct nvc0_fifo_priv *priv, int unit)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000559{
Ben Skeggsb3ccd342012-09-06 20:26:38 -0400560 u32 inst = nv_rd32(priv, 0x002800 + (unit * 0x10));
561 u32 valo = nv_rd32(priv, 0x002804 + (unit * 0x10));
562 u32 vahi = nv_rd32(priv, 0x002808 + (unit * 0x10));
563 u32 stat = nv_rd32(priv, 0x00280c + (unit * 0x10));
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000564 u32 gpc = (stat & 0x1f000000) >> 24;
Ben Skeggs7795bee2011-03-29 09:28:24 +1000565 u32 client = (stat & 0x00001f00) >> 8;
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000566 u32 write = (stat & 0x00000080);
567 u32 hub = (stat & 0x00000040);
568 u32 reason = (stat & 0x0000000f);
Ben Skeggs24e83412014-02-05 11:18:38 +1000569 struct nouveau_object *engctx = NULL, *object;
570 struct nouveau_engine *engine = NULL;
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000571 const struct nouveau_enum *er, *eu, *ec;
572 char erunk[6] = "";
573 char euunk[6] = "";
574 char ecunk[6] = "";
575 char gpcid[3] = "";
Ben Skeggsb2b09932010-11-24 10:47:15 +1000576
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000577 er = nouveau_enum_find(nvc0_fifo_fault_reason, reason);
578 if (!er)
579 snprintf(erunk, sizeof(erunk), "UNK%02X", reason);
580
581 eu = nouveau_enum_find(nvc0_fifo_fault_engine, unit);
582 if (eu) {
Ben Skeggs33f8c6d2014-02-22 01:29:26 +1000583 switch (eu->data2) {
584 case NVDEV_SUBDEV_BAR:
585 nv_mask(priv, 0x001704, 0x00000000, 0x00000000);
586 break;
587 case NVDEV_SUBDEV_INSTMEM:
588 nv_mask(priv, 0x001714, 0x00000000, 0x00000000);
589 break;
590 case NVDEV_ENGINE_IFB:
591 nv_mask(priv, 0x001718, 0x00000000, 0x00000000);
592 break;
593 default:
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000594 engine = nouveau_engine(priv, eu->data2);
595 if (engine)
596 engctx = nouveau_engctx_get(engine, inst);
Ben Skeggs33f8c6d2014-02-22 01:29:26 +1000597 break;
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000598 }
Ben Skeggs7795bee2011-03-29 09:28:24 +1000599 } else {
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000600 snprintf(euunk, sizeof(euunk), "UNK%02x", unit);
Ben Skeggs7795bee2011-03-29 09:28:24 +1000601 }
Marcin Slusarz93260d32012-12-09 23:00:34 +0100602
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000603 if (hub) {
604 ec = nouveau_enum_find(nvc0_fifo_fault_hubclient, client);
605 } else {
606 ec = nouveau_enum_find(nvc0_fifo_fault_gpcclient, client);
607 snprintf(gpcid, sizeof(gpcid), "%d", gpc);
Marcin Slusarz93260d32012-12-09 23:00:34 +0100608 }
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000609
610 if (!ec)
611 snprintf(ecunk, sizeof(ecunk), "UNK%02x", client);
612
613 nv_error(priv, "%s fault at 0x%010llx [%s] from %s/%s%s%s%s on "
614 "channel 0x%010llx [%s]\n", write ? "write" : "read",
615 (u64)vahi << 32 | valo, er ? er->name : erunk,
616 eu ? eu->name : euunk, hub ? "" : "GPC", gpcid, hub ? "" : "/",
617 ec ? ec->name : ecunk, (u64)inst << 12,
618 nouveau_client_name(engctx));
Marcin Slusarz93260d32012-12-09 23:00:34 +0100619
Ben Skeggs24e83412014-02-05 11:18:38 +1000620 object = engctx;
621 while (object) {
622 switch (nv_mclass(object)) {
623 case NVC0_CHANNEL_IND_CLASS:
624 nvc0_fifo_recover(priv, engine, (void *)object);
625 break;
626 }
627 object = object->parent;
628 }
629
Marcin Slusarz93260d32012-12-09 23:00:34 +0100630 nouveau_engctx_put(engctx);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000631}
632
Ben Skeggs083c2142014-02-22 00:31:29 +1000633static const struct nouveau_bitfield
634nvc0_fifo_pbdma_intr[] = {
635/* { 0x00008000, "" } seen with null ib push */
636 { 0x00200000, "ILLEGAL_MTHD" },
637 { 0x00800000, "EMPTY_SUBC" },
638 {}
639};
Ben Skeggsd5316e22012-03-21 13:53:49 +1000640
Ben Skeggsb2b09932010-11-24 10:47:15 +1000641static void
Ben Skeggs083c2142014-02-22 00:31:29 +1000642nvc0_fifo_intr_pbdma(struct nvc0_fifo_priv *priv, int unit)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000643{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000644 u32 stat = nv_rd32(priv, 0x040108 + (unit * 0x2000));
645 u32 addr = nv_rd32(priv, 0x0400c0 + (unit * 0x2000));
646 u32 data = nv_rd32(priv, 0x0400c4 + (unit * 0x2000));
647 u32 chid = nv_rd32(priv, 0x040120 + (unit * 0x2000)) & 0x7f;
648 u32 subc = (addr & 0x00070000) >> 16;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000649 u32 mthd = (addr & 0x00003ffc);
Ben Skeggsd5316e22012-03-21 13:53:49 +1000650 u32 show = stat;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000651
Ben Skeggsebb945a2012-07-20 08:17:34 +1000652 if (stat & 0x00800000) {
653 if (!nvc0_fifo_swmthd(priv, chid, mthd, data))
654 show &= ~0x00800000;
Ben Skeggsd5316e22012-03-21 13:53:49 +1000655 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000656
Ben Skeggsebb945a2012-07-20 08:17:34 +1000657 if (show) {
Ben Skeggs03574662014-01-28 11:47:46 +1000658 nv_error(priv, "PBDMA%d:", unit);
659 nouveau_bitfield_print(nvc0_fifo_pbdma_intr, show);
Marcin Slusarzf533da12012-12-09 15:45:20 +0100660 pr_cont("\n");
Marcin Slusarz93260d32012-12-09 23:00:34 +0100661 nv_error(priv,
Ben Skeggs03574662014-01-28 11:47:46 +1000662 "PBDMA%d: ch %d [%s] subc %d mthd 0x%04x data 0x%08x\n",
Marcin Slusarz93260d32012-12-09 23:00:34 +0100663 unit, chid,
664 nouveau_client_name_for_fifo_chid(&priv->base, chid),
665 subc, mthd, data);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000666 }
667
668 nv_wr32(priv, 0x0400c0 + (unit * 0x2000), 0x80600008);
669 nv_wr32(priv, 0x040108 + (unit * 0x2000), stat);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000670}
671
672static void
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000673nvc0_fifo_intr_runlist(struct nvc0_fifo_priv *priv)
674{
675 u32 intr = nv_rd32(priv, 0x002a00);
676
677 if (intr & 0x10000000) {
678 wake_up(&priv->runlist.wait);
679 nv_wr32(priv, 0x002a00, 0x10000000);
680 intr &= ~0x10000000;
681 }
682
683 if (intr) {
684 nv_error(priv, "RUNLIST 0x%08x\n", intr);
685 nv_wr32(priv, 0x002a00, intr);
686 }
687}
688
689static void
Ben Skeggse99bf012014-02-22 00:18:17 +1000690nvc0_fifo_intr_engine_unit(struct nvc0_fifo_priv *priv, int engn)
691{
692 u32 intr = nv_rd32(priv, 0x0025a8 + (engn * 0x04));
693 u32 inte = nv_rd32(priv, 0x002628);
694 u32 unkn;
695
696 for (unkn = 0; unkn < 8; unkn++) {
697 u32 ints = (intr >> (unkn * 0x04)) & inte;
698 if (ints & 0x1) {
699 nouveau_event_trigger(priv->base.uevent, 0);
700 ints &= ~1;
701 }
702 if (ints) {
703 nv_error(priv, "ENGINE %d %d %01x", engn, unkn, ints);
704 nv_mask(priv, 0x002628, ints, 0);
705 }
706 }
707
708 nv_wr32(priv, 0x0025a8 + (engn * 0x04), intr);
709}
710
711static void
712nvc0_fifo_intr_engine(struct nvc0_fifo_priv *priv)
713{
714 u32 mask = nv_rd32(priv, 0x0025a4);
715 while (mask) {
716 u32 unit = __ffs(mask);
717 nvc0_fifo_intr_engine_unit(priv, unit);
718 mask &= ~(1 << unit);
719 }
720}
721
722static void
Ben Skeggsebb945a2012-07-20 08:17:34 +1000723nvc0_fifo_intr(struct nouveau_subdev *subdev)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000724{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000725 struct nvc0_fifo_priv *priv = (void *)subdev;
726 u32 mask = nv_rd32(priv, 0x002140);
727 u32 stat = nv_rd32(priv, 0x002100) & mask;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000728
Ben Skeggs32256c82013-01-31 19:49:33 -0500729 if (stat & 0x00000001) {
730 u32 intr = nv_rd32(priv, 0x00252c);
731 nv_warn(priv, "INTR 0x00000001: 0x%08x\n", intr);
732 nv_wr32(priv, 0x002100, 0x00000001);
733 stat &= ~0x00000001;
734 }
735
Ben Skeggscc8cd642011-01-28 13:42:16 +1000736 if (stat & 0x00000100) {
Ben Skeggs40476532014-02-22 01:18:46 +1000737 nvc0_fifo_intr_sched(priv);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000738 nv_wr32(priv, 0x002100, 0x00000100);
Ben Skeggscc8cd642011-01-28 13:42:16 +1000739 stat &= ~0x00000100;
740 }
741
Ben Skeggs32256c82013-01-31 19:49:33 -0500742 if (stat & 0x00010000) {
743 u32 intr = nv_rd32(priv, 0x00256c);
744 nv_warn(priv, "INTR 0x00010000: 0x%08x\n", intr);
745 nv_wr32(priv, 0x002100, 0x00010000);
746 stat &= ~0x00010000;
747 }
748
749 if (stat & 0x01000000) {
750 u32 intr = nv_rd32(priv, 0x00258c);
751 nv_warn(priv, "INTR 0x01000000: 0x%08x\n", intr);
752 nv_wr32(priv, 0x002100, 0x01000000);
753 stat &= ~0x01000000;
754 }
755
Ben Skeggsb2b09932010-11-24 10:47:15 +1000756 if (stat & 0x10000000) {
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000757 u32 mask = nv_rd32(priv, 0x00259c);
758 while (mask) {
759 u32 unit = __ffs(mask);
760 nvc0_fifo_intr_fault(priv, unit);
761 nv_wr32(priv, 0x00259c, (1 << unit));
762 mask &= ~(1 << unit);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000763 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000764 stat &= ~0x10000000;
765 }
766
767 if (stat & 0x20000000) {
Ben Skeggs083c2142014-02-22 00:31:29 +1000768 u32 mask = nv_rd32(priv, 0x0025a0);
769 while (mask) {
770 u32 unit = __ffs(mask);
771 nvc0_fifo_intr_pbdma(priv, unit);
772 nv_wr32(priv, 0x0025a0, (1 << unit));
773 mask &= ~(1 << unit);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000774 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000775 stat &= ~0x20000000;
776 }
777
Ben Skeggscc8cd642011-01-28 13:42:16 +1000778 if (stat & 0x40000000) {
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000779 nvc0_fifo_intr_runlist(priv);
Ben Skeggscc8cd642011-01-28 13:42:16 +1000780 stat &= ~0x40000000;
781 }
782
Ben Skeggs32256c82013-01-31 19:49:33 -0500783 if (stat & 0x80000000) {
Ben Skeggse99bf012014-02-22 00:18:17 +1000784 nvc0_fifo_intr_engine(priv);
Ben Skeggs32256c82013-01-31 19:49:33 -0500785 stat &= ~0x80000000;
786 }
787
Ben Skeggsb2b09932010-11-24 10:47:15 +1000788 if (stat) {
Ben Skeggs22a7a272014-02-22 00:19:19 +1000789 nv_error(priv, "INTR 0x%08x\n", stat);
790 nv_mask(priv, 0x002140, stat, 0x00000000);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000791 nv_wr32(priv, 0x002100, stat);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000792 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000793}
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000794
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000795static void
796nvc0_fifo_uevent_enable(struct nouveau_event *event, int index)
797{
798 struct nvc0_fifo_priv *priv = event->priv;
799 nv_mask(priv, 0x002140, 0x80000000, 0x80000000);
800}
801
802static void
803nvc0_fifo_uevent_disable(struct nouveau_event *event, int index)
804{
805 struct nvc0_fifo_priv *priv = event->priv;
806 nv_mask(priv, 0x002140, 0x80000000, 0x00000000);
807}
808
Ben Skeggsebb945a2012-07-20 08:17:34 +1000809static int
810nvc0_fifo_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
811 struct nouveau_oclass *oclass, void *data, u32 size,
812 struct nouveau_object **pobject)
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000813{
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000814 struct nvc0_fifo_priv *priv;
815 int ret;
816
Ben Skeggsebb945a2012-07-20 08:17:34 +1000817 ret = nouveau_fifo_create(parent, engine, oclass, 0, 127, &priv);
818 *pobject = nv_object(priv);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000819 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000820 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000821
Ben Skeggs24e83412014-02-05 11:18:38 +1000822 INIT_WORK(&priv->fault, nvc0_fifo_recover_work);
823
Ben Skeggsf50c8052013-04-24 18:02:35 +1000824 ret = nouveau_gpuobj_new(nv_object(priv), NULL, 0x1000, 0x1000, 0,
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000825 &priv->runlist.mem[0]);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000826 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000827 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000828
Ben Skeggsf50c8052013-04-24 18:02:35 +1000829 ret = nouveau_gpuobj_new(nv_object(priv), NULL, 0x1000, 0x1000, 0,
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000830 &priv->runlist.mem[1]);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000831 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000832 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000833
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000834 init_waitqueue_head(&priv->runlist.wait);
835
Ben Skeggsf50c8052013-04-24 18:02:35 +1000836 ret = nouveau_gpuobj_new(nv_object(priv), NULL, 128 * 0x1000, 0x1000, 0,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000837 &priv->user.mem);
Ben Skeggs9da226f2012-07-13 16:54:45 +1000838 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000839 return ret;
Ben Skeggs9da226f2012-07-13 16:54:45 +1000840
Ben Skeggsebb945a2012-07-20 08:17:34 +1000841 ret = nouveau_gpuobj_map(priv->user.mem, NV_MEM_ACCESS_RW,
842 &priv->user.bar);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000843 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000844 return ret;
845
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000846 priv->base.uevent->enable = nvc0_fifo_uevent_enable;
847 priv->base.uevent->disable = nvc0_fifo_uevent_disable;
848 priv->base.uevent->priv = priv;
849
Ben Skeggsebb945a2012-07-20 08:17:34 +1000850 nv_subdev(priv)->unit = 0x00000100;
851 nv_subdev(priv)->intr = nvc0_fifo_intr;
852 nv_engine(priv)->cclass = &nvc0_fifo_cclass;
853 nv_engine(priv)->sclass = nvc0_fifo_sclass;
854 return 0;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000855}
Ben Skeggsebb945a2012-07-20 08:17:34 +1000856
857static void
858nvc0_fifo_dtor(struct nouveau_object *object)
859{
860 struct nvc0_fifo_priv *priv = (void *)object;
861
862 nouveau_gpuobj_unmap(&priv->user.bar);
863 nouveau_gpuobj_ref(NULL, &priv->user.mem);
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000864 nouveau_gpuobj_ref(NULL, &priv->runlist.mem[0]);
865 nouveau_gpuobj_ref(NULL, &priv->runlist.mem[1]);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000866
867 nouveau_fifo_destroy(&priv->base);
868}
869
870static int
871nvc0_fifo_init(struct nouveau_object *object)
872{
873 struct nvc0_fifo_priv *priv = (void *)object;
874 int ret, i;
875
876 ret = nouveau_fifo_init(&priv->base);
877 if (ret)
878 return ret;
879
880 nv_wr32(priv, 0x000204, 0xffffffff);
881 nv_wr32(priv, 0x002204, 0xffffffff);
882
883 priv->spoon_nr = hweight32(nv_rd32(priv, 0x002204));
Ben Skeggs03574662014-01-28 11:47:46 +1000884 nv_debug(priv, "%d PBDMA unit(s)\n", priv->spoon_nr);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000885
Ben Skeggs03574662014-01-28 11:47:46 +1000886 /* assign engines to PBDMAs */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000887 if (priv->spoon_nr >= 3) {
888 nv_wr32(priv, 0x002208, ~(1 << 0)); /* PGRAPH */
889 nv_wr32(priv, 0x00220c, ~(1 << 1)); /* PVP */
890 nv_wr32(priv, 0x002210, ~(1 << 1)); /* PPP */
891 nv_wr32(priv, 0x002214, ~(1 << 1)); /* PBSP */
892 nv_wr32(priv, 0x002218, ~(1 << 2)); /* PCE0 */
893 nv_wr32(priv, 0x00221c, ~(1 << 1)); /* PCE1 */
894 }
895
Ben Skeggs03574662014-01-28 11:47:46 +1000896 /* PBDMA[n] */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000897 for (i = 0; i < priv->spoon_nr; i++) {
898 nv_mask(priv, 0x04013c + (i * 0x2000), 0x10000100, 0x00000000);
899 nv_wr32(priv, 0x040108 + (i * 0x2000), 0xffffffff); /* INTR */
900 nv_wr32(priv, 0x04010c + (i * 0x2000), 0xfffffeff); /* INTREN */
901 }
902
903 nv_mask(priv, 0x002200, 0x00000001, 0x00000001);
904 nv_wr32(priv, 0x002254, 0x10000000 | priv->user.bar.offset >> 12);
905
Ben Skeggsebb945a2012-07-20 08:17:34 +1000906 nv_wr32(priv, 0x002100, 0xffffffff);
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000907 nv_wr32(priv, 0x002140, 0x7fffffff);
Ben Skeggse99bf012014-02-22 00:18:17 +1000908 nv_wr32(priv, 0x002628, 0x00000001); /* ENGINE_INTR_EN */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000909 return 0;
910}
911
Ben Skeggs16c4f222013-11-05 14:26:58 +1000912struct nouveau_oclass *
913nvc0_fifo_oclass = &(struct nouveau_oclass) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000914 .handle = NV_ENGINE(FIFO, 0xc0),
915 .ofuncs = &(struct nouveau_ofuncs) {
916 .ctor = nvc0_fifo_ctor,
917 .dtor = nvc0_fifo_dtor,
918 .init = nvc0_fifo_init,
919 .fini = _nouveau_fifo_fini,
920 },
921};