blob: 12625d90f8b573785f1a05a0a719fad46aa3155f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090013#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18/* Ugh. Need to stop exporting this to modules. */
19LIST_HEAD(pci_root_buses);
20EXPORT_SYMBOL(pci_root_buses);
21
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080022
23static int find_anything(struct device *dev, void *data)
24{
25 return 1;
26}
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070028/*
29 * Some device drivers need know if pci is initiated.
30 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080031 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070032 */
33int no_pci_devices(void)
34{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080035 struct device *dev;
36 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070037
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080038 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
39 no_devices = (dev == NULL);
40 put_device(dev);
41 return no_devices;
42}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070043EXPORT_SYMBOL(no_pci_devices);
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045/*
46 * PCI Bus Class Devices
47 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040048static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
Mike Travis39106dc2008-04-08 11:43:03 -070049 int type,
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040050 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -070051 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070052{
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 int ret;
Mike Travis588235b2009-01-04 05:18:02 -080054 const struct cpumask *cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Mike Travis588235b2009-01-04 05:18:02 -080056 cpumask = cpumask_of_pcibus(to_pci_bus(dev));
Mike Travis39106dc2008-04-08 11:43:03 -070057 ret = type?
Mike Travis588235b2009-01-04 05:18:02 -080058 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask) :
59 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
Mike Travis39106dc2008-04-08 11:43:03 -070060 buf[ret++] = '\n';
61 buf[ret] = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 return ret;
63}
Mike Travis39106dc2008-04-08 11:43:03 -070064
65static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
66 struct device_attribute *attr,
67 char *buf)
68{
69 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
70}
71
72static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
73 struct device_attribute *attr,
74 char *buf)
75{
76 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
77}
78
79DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
80DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82/*
83 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 kfree(pci_bus);
93}
94
95static struct class pcibus_class = {
96 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040097 .dev_release = &release_pcibus_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070098};
99
100static int __init pcibus_class_init(void)
101{
102 return class_register(&pcibus_class);
103}
104postcore_initcall(pcibus_class_init);
105
106/*
107 * Translate the low bits of the PCI base
108 * to the resource type
109 */
110static inline unsigned int pci_calc_resource_flags(unsigned int flags)
111{
112 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
113 return IORESOURCE_IO;
114
115 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
116 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
117
118 return IORESOURCE_MEM;
119}
120
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400121static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800122{
123 u64 size = mask & maxbase; /* Find the significant bits */
124 if (!size)
125 return 0;
126
127 /* Get the lowest of them to find the decode size, and
128 from that the extent. */
129 size = (size & ~(size-1)) - 1;
130
131 /* base == maxbase can be valid only if the BAR has
132 already been programmed with all 1s. */
133 if (base == maxbase && ((base | size) & mask) != mask)
134 return 0;
135
136 return size;
137}
138
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400139static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800140{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
142 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
143 return pci_bar_io;
144 }
145
146 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
147
Peter Chubbe3545972008-10-13 11:49:04 +1100148 if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400149 return pci_bar_mem64;
150 return pci_bar_mem32;
151}
152
Yu Zhao0b400c72008-11-22 02:40:40 +0800153/**
154 * pci_read_base - read a PCI BAR
155 * @dev: the PCI device
156 * @type: type of the BAR
157 * @res: resource buffer to be filled in
158 * @pos: BAR position in the config space
159 *
160 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400161 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800162int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400163 struct resource *res, unsigned int pos)
164{
165 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700166 u16 orig_cmd;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400167
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200168 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169
Jacob Pan253d2e52010-07-16 10:19:22 -0700170 if (!dev->mmio_always_on) {
171 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
172 pci_write_config_word(dev, PCI_COMMAND,
173 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
174 }
175
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400176 res->name = pci_name(dev);
177
178 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200179 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400180 pci_read_config_dword(dev, pos, &sz);
181 pci_write_config_dword(dev, pos, l);
182
Jacob Pan253d2e52010-07-16 10:19:22 -0700183 if (!dev->mmio_always_on)
184 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
185
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400186 /*
187 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600188 * If the BAR isn't implemented, all bits must be 0. If it's a
189 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
190 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400191 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600192 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400193 goto fail;
194
195 /*
196 * I don't know how l can have all bits set. Copied from old code.
197 * Maybe it fixes a bug on some ancient platform.
198 */
199 if (l == 0xffffffff)
200 l = 0;
201
202 if (type == pci_bar_unknown) {
203 type = decode_bar(res, l);
204 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
205 if (type == pci_bar_io) {
206 l &= PCI_BASE_ADDRESS_IO_MASK;
Yinghai Lu1f82de12009-04-23 20:48:32 -0700207 mask = PCI_BASE_ADDRESS_IO_MASK & IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400208 } else {
209 l &= PCI_BASE_ADDRESS_MEM_MASK;
210 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
211 }
212 } else {
213 res->flags |= (l & IORESOURCE_ROM_ENABLE);
214 l &= PCI_ROM_ADDRESS_MASK;
215 mask = (u32)PCI_ROM_ADDRESS_MASK;
216 }
217
218 if (type == pci_bar_mem64) {
219 u64 l64 = l;
220 u64 sz64 = sz;
221 u64 mask64 = mask | (u64)~0 << 32;
222
223 pci_read_config_dword(dev, pos + 4, &l);
224 pci_write_config_dword(dev, pos + 4, ~0);
225 pci_read_config_dword(dev, pos + 4, &sz);
226 pci_write_config_dword(dev, pos + 4, l);
227
228 l64 |= ((u64)l << 32);
229 sz64 |= ((u64)sz << 32);
230
231 sz64 = pci_size(l64, sz64, mask64);
232
233 if (!sz64)
234 goto fail;
235
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400236 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700237 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
238 pos);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400239 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600240 }
241
242 res->flags |= IORESOURCE_MEM_64;
243 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244 /* Address above 32-bit boundary; disable the BAR */
245 pci_write_config_dword(dev, pos, 0);
246 pci_write_config_dword(dev, pos + 4, 0);
247 res->start = 0;
248 res->end = sz64;
249 } else {
250 res->start = l64;
251 res->end = l64 + sz64;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600252 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600253 pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400254 }
255 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600256 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400257
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600258 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400259 goto fail;
260
261 res->start = l;
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600262 res->end = l + sz;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200263
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600264 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400265 }
266
267 out:
268 return (type == pci_bar_mem64) ? 1 : 0;
269 fail:
270 res->flags = 0;
271 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800272}
273
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
275{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400276 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400278 for (pos = 0; pos < howmany; pos++) {
279 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400281 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400283
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400285 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400287 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
288 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
289 IORESOURCE_SIZEALIGN;
290 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 }
292}
293
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700294static void __devinit pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295{
296 struct pci_dev *dev = child->self;
297 u8 io_base_lo, io_limit_lo;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 unsigned long base, limit;
299 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 res = child->resource[0];
302 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
303 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
304 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
305 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
306
307 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
308 u16 io_base_hi, io_limit_hi;
309 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
310 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
311 base |= (io_base_hi << 16);
312 limit |= (io_limit_hi << 16);
313 }
314
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800315 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500317 if (!res->start)
318 res->start = base;
319 if (!res->end)
320 res->end = limit + 0xfff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600321 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800322 } else {
323 dev_printk(KERN_DEBUG, &dev->dev,
Bjorn Helgaas7b8ff6d2010-03-16 15:53:03 -0600324 " bridge window [io %#06lx-%#06lx] (disabled)\n",
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800325 base, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700327}
328
329static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
330{
331 struct pci_dev *dev = child->self;
332 u16 mem_base_lo, mem_limit_lo;
333 unsigned long base, limit;
334 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
336 res = child->resource[1];
337 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
338 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
339 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
340 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800341 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
343 res->start = base;
344 res->end = limit + 0xfffff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600345 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800346 } else {
347 dev_printk(KERN_DEBUG, &dev->dev,
Bjorn Helgaas7b8ff6d2010-03-16 15:53:03 -0600348 " bridge window [mem %#010lx-%#010lx] (disabled)\n",
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800349 base, limit + 0xfffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700351}
352
353static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
354{
355 struct pci_dev *dev = child->self;
356 u16 mem_base_lo, mem_limit_lo;
357 unsigned long base, limit;
358 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
360 res = child->resource[2];
361 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
362 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
363 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
364 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
365
366 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
367 u32 mem_base_hi, mem_limit_hi;
368 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
369 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
370
371 /*
372 * Some bridges set the base > limit by default, and some
373 * (broken) BIOSes do not initialize them. If we find
374 * this, just assume they are not being used.
375 */
376 if (mem_base_hi <= mem_limit_hi) {
377#if BITS_PER_LONG == 64
378 base |= ((long) mem_base_hi) << 32;
379 limit |= ((long) mem_limit_hi) << 32;
380#else
381 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600382 dev_err(&dev->dev, "can't handle 64-bit "
383 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 return;
385 }
386#endif
387 }
388 }
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800389 if (base && base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700390 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
391 IORESOURCE_MEM | IORESOURCE_PREFETCH;
392 if (res->flags & PCI_PREF_RANGE_TYPE_64)
393 res->flags |= IORESOURCE_MEM_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 res->start = base;
395 res->end = limit + 0xfffff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600396 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800397 } else {
398 dev_printk(KERN_DEBUG, &dev->dev,
Bjorn Helgaas7b8ff6d2010-03-16 15:53:03 -0600399 " bridge window [mem %#010lx-%#010lx pref] (disabled)\n",
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800400 base, limit + 0xfffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 }
402}
403
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700404void __devinit pci_read_bridge_bases(struct pci_bus *child)
405{
406 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700407 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700408 int i;
409
410 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
411 return;
412
413 dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n",
414 child->secondary, child->subordinate,
415 dev->transparent ? " (subtractive decode)" : "");
416
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700417 pci_bus_remove_resources(child);
418 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
419 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
420
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700421 pci_read_bridge_io(child);
422 pci_read_bridge_mmio(child);
423 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700424
425 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700426 pci_bus_for_each_resource(child->parent, res, i) {
427 if (res) {
428 pci_bus_add_resource(child, res,
429 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700430 dev_printk(KERN_DEBUG, &dev->dev,
431 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700432 res);
433 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700434 }
435 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700436}
437
Sam Ravnborg96bde062007-03-26 21:53:30 -0800438static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439{
440 struct pci_bus *b;
441
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100442 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 INIT_LIST_HEAD(&b->node);
445 INIT_LIST_HEAD(&b->children);
446 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600447 INIT_LIST_HEAD(&b->slots);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700448 INIT_LIST_HEAD(&b->resources);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500449 b->max_bus_speed = PCI_SPEED_UNKNOWN;
450 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 }
452 return b;
453}
454
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500455static unsigned char pcix_bus_speed[] = {
456 PCI_SPEED_UNKNOWN, /* 0 */
457 PCI_SPEED_66MHz_PCIX, /* 1 */
458 PCI_SPEED_100MHz_PCIX, /* 2 */
459 PCI_SPEED_133MHz_PCIX, /* 3 */
460 PCI_SPEED_UNKNOWN, /* 4 */
461 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
462 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
463 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
464 PCI_SPEED_UNKNOWN, /* 8 */
465 PCI_SPEED_66MHz_PCIX_266, /* 9 */
466 PCI_SPEED_100MHz_PCIX_266, /* A */
467 PCI_SPEED_133MHz_PCIX_266, /* B */
468 PCI_SPEED_UNKNOWN, /* C */
469 PCI_SPEED_66MHz_PCIX_533, /* D */
470 PCI_SPEED_100MHz_PCIX_533, /* E */
471 PCI_SPEED_133MHz_PCIX_533 /* F */
472};
473
Matthew Wilcox3749c512009-12-13 08:11:32 -0500474static unsigned char pcie_link_speed[] = {
475 PCI_SPEED_UNKNOWN, /* 0 */
476 PCIE_SPEED_2_5GT, /* 1 */
477 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500478 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500479 PCI_SPEED_UNKNOWN, /* 4 */
480 PCI_SPEED_UNKNOWN, /* 5 */
481 PCI_SPEED_UNKNOWN, /* 6 */
482 PCI_SPEED_UNKNOWN, /* 7 */
483 PCI_SPEED_UNKNOWN, /* 8 */
484 PCI_SPEED_UNKNOWN, /* 9 */
485 PCI_SPEED_UNKNOWN, /* A */
486 PCI_SPEED_UNKNOWN, /* B */
487 PCI_SPEED_UNKNOWN, /* C */
488 PCI_SPEED_UNKNOWN, /* D */
489 PCI_SPEED_UNKNOWN, /* E */
490 PCI_SPEED_UNKNOWN /* F */
491};
492
493void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
494{
495 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
496}
497EXPORT_SYMBOL_GPL(pcie_update_link_speed);
498
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500499static unsigned char agp_speeds[] = {
500 AGP_UNKNOWN,
501 AGP_1X,
502 AGP_2X,
503 AGP_4X,
504 AGP_8X
505};
506
507static enum pci_bus_speed agp_speed(int agp3, int agpstat)
508{
509 int index = 0;
510
511 if (agpstat & 4)
512 index = 3;
513 else if (agpstat & 2)
514 index = 2;
515 else if (agpstat & 1)
516 index = 1;
517 else
518 goto out;
519
520 if (agp3) {
521 index += 2;
522 if (index == 5)
523 index = 0;
524 }
525
526 out:
527 return agp_speeds[index];
528}
529
530
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500531static void pci_set_bus_speed(struct pci_bus *bus)
532{
533 struct pci_dev *bridge = bus->self;
534 int pos;
535
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500536 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
537 if (!pos)
538 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
539 if (pos) {
540 u32 agpstat, agpcmd;
541
542 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
543 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
544
545 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
546 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
547 }
548
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500549 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
550 if (pos) {
551 u16 status;
552 enum pci_bus_speed max;
553 pci_read_config_word(bridge, pos + 2, &status);
554
555 if (status & 0x8000) {
556 max = PCI_SPEED_133MHz_PCIX_533;
557 } else if (status & 0x4000) {
558 max = PCI_SPEED_133MHz_PCIX_266;
559 } else if (status & 0x0002) {
560 if (((status >> 12) & 0x3) == 2) {
561 max = PCI_SPEED_133MHz_PCIX_ECC;
562 } else {
563 max = PCI_SPEED_133MHz_PCIX;
564 }
565 } else {
566 max = PCI_SPEED_66MHz_PCIX;
567 }
568
569 bus->max_bus_speed = max;
570 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
571
572 return;
573 }
574
575 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
576 if (pos) {
577 u32 linkcap;
578 u16 linksta;
579
580 pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
581 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
582
583 pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
584 pcie_update_link_speed(bus, linksta);
585 }
586}
587
588
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700589static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
590 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591{
592 struct pci_bus *child;
593 int i;
594
595 /*
596 * Allocate a new bus, and inherit stuff from the parent..
597 */
598 child = pci_alloc_bus();
599 if (!child)
600 return NULL;
601
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 child->parent = parent;
603 child->ops = parent->ops;
604 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200605 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400607 /* initialize some portions of the bus device, but don't register it
608 * now as the parent is not properly set up yet. This device will get
609 * registered later in pci_bus_add_devices()
610 */
611 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100612 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
614 /*
615 * Set up the primary, secondary and subordinate
616 * bus numbers.
617 */
618 child->number = child->secondary = busnr;
619 child->primary = parent->secondary;
620 child->subordinate = 0xff;
621
Yu Zhao3789fa82008-11-22 02:41:07 +0800622 if (!bridge)
623 return child;
624
625 child->self = bridge;
626 child->bridge = get_device(&bridge->dev);
627
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500628 pci_set_bus_speed(child);
629
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800631 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
633 child->resource[i]->name = child->name;
634 }
635 bridge->subordinate = child;
636
637 return child;
638}
639
Sam Ravnborg451124a2008-02-02 22:33:43 +0100640struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641{
642 struct pci_bus *child;
643
644 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700645 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800646 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800648 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700649 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 return child;
651}
652
Sam Ravnborg96bde062007-03-26 21:53:30 -0800653static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700654{
655 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700656
657 /* Attempts to fix that up are really dangerous unless
658 we're going to re-assign all bus numbers. */
659 if (!pcibios_assign_all_busses())
660 return;
661
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700662 while (parent->parent && parent->subordinate < max) {
663 parent->subordinate = max;
664 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
665 parent = parent->parent;
666 }
667}
668
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669/*
670 * If it's a bridge, configure it and scan the bus behind it.
671 * For CardBus bridges, we don't scan behind as the devices will
672 * be handled by the bridge driver itself.
673 *
674 * We need to process bridges in two passes -- first we scan those
675 * already configured by the BIOS and after we are done with all of
676 * them, we proceed to assigning numbers to the remaining buses in
677 * order to avoid overlaps between old and new bus numbers.
678 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100679int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680{
681 struct pci_bus *child;
682 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100683 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600685 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100686 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687
688 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600689 primary = buses & 0xFF;
690 secondary = (buses >> 8) & 0xFF;
691 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600693 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
694 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100696 /* Check if setup is sensible at all */
697 if (!pass &&
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600698 (primary != bus->number || secondary <= bus->number)) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100699 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
700 broken = 1;
701 }
702
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 /* Disable MasterAbortMode during probing to avoid reporting
704 of bus errors (in some architectures) */
705 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
706 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
707 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
708
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600709 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
710 !is_cardbus && !broken) {
711 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 /*
713 * Bus already configured by firmware, process it in the first
714 * pass and just note the configuration.
715 */
716 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000717 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718
719 /*
720 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600721 * don't re-add it. This can happen with the i450NX chipset.
722 *
723 * However, we continue to descend down the hierarchy and
724 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600726 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600727 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600728 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600729 if (!child)
730 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600731 child->primary = primary;
732 child->subordinate = subordinate;
Alex Chiang74710de2009-03-20 14:56:10 -0600733 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 }
735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 cmax = pci_scan_child_bus(child);
737 if (cmax > max)
738 max = cmax;
739 if (child->subordinate > max)
740 max = child->subordinate;
741 } else {
742 /*
743 * We need to assign a number to this bus which we always
744 * do in the second pass.
745 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700746 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100747 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700748 /* Temporarily disable forwarding of the
749 configuration cycles on all bridges in
750 this bus segment to avoid possible
751 conflicts in the second pass between two
752 bridges programmed with overlapping
753 bus ranges. */
754 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
755 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000756 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700757 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758
759 /* Clear errors */
760 pci_write_config_word(dev, PCI_STATUS, 0xffff);
761
Rajesh Shahcc574502005-04-28 00:25:47 -0700762 /* Prevent assigning a bus number that already exists.
763 * This can happen when a bridge is hot-plugged */
764 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000765 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700766 child = pci_add_new_bus(bus, dev, ++max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 buses = (buses & 0xff000000)
768 | ((unsigned int)(child->primary) << 0)
769 | ((unsigned int)(child->secondary) << 8)
770 | ((unsigned int)(child->subordinate) << 16);
771
772 /*
773 * yenta.c forces a secondary latency timer of 176.
774 * Copy that behaviour here.
775 */
776 if (is_cardbus) {
777 buses &= ~0xff000000;
778 buses |= CARDBUS_LATENCY_TIMER << 24;
779 }
780
781 /*
782 * We need to blast all three values with a single write.
783 */
784 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
785
786 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700787 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700788 /*
789 * Adjust subordinate busnr in parent buses.
790 * We do this before scanning for children because
791 * some devices may not be detected if the bios
792 * was lazy.
793 */
794 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 /* Now we can scan all subordinate buses... */
796 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800797 /*
798 * now fix it up again since we have found
799 * the real value of max.
800 */
801 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 } else {
803 /*
804 * For CardBus bridges, we leave 4 bus numbers
805 * as cards with a PCI-to-PCI bridge can be
806 * inserted later.
807 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100808 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
809 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700810 if (pci_find_bus(pci_domain_nr(bus),
811 max+i+1))
812 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100813 while (parent->parent) {
814 if ((!pcibios_assign_all_busses()) &&
815 (parent->subordinate > max) &&
816 (parent->subordinate <= max+i)) {
817 j = 1;
818 }
819 parent = parent->parent;
820 }
821 if (j) {
822 /*
823 * Often, there are two cardbus bridges
824 * -- try to leave one valid bus number
825 * for each one.
826 */
827 i /= 2;
828 break;
829 }
830 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700831 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700832 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 }
834 /*
835 * Set the subordinate bus number to its real value.
836 */
837 child->subordinate = max;
838 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
839 }
840
Gary Hadecb3576f2008-02-08 14:00:52 -0800841 sprintf(child->name,
842 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
843 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200845 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100846 while (bus->parent) {
847 if ((child->subordinate > bus->subordinate) ||
848 (child->number > bus->subordinate) ||
849 (child->number < bus->number) ||
850 (child->subordinate < bus->number)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700851 dev_info(&child->dev, "[bus %02x-%02x] %s "
852 "hidden behind%s bridge %s [bus %02x-%02x]\n",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200853 child->number, child->subordinate,
854 (bus->number > child->subordinate &&
855 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800856 "wholly" : "partially",
857 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700858 dev_name(&bus->dev),
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200859 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100860 }
861 bus = bus->parent;
862 }
863
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000864out:
865 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
866
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 return max;
868}
869
870/*
871 * Read interrupt line and base address registers.
872 * The architecture-dependent code can tweak these, of course.
873 */
874static void pci_read_irq(struct pci_dev *dev)
875{
876 unsigned char irq;
877
878 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800879 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 if (irq)
881 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
882 dev->irq = irq;
883}
884
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000885void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800886{
887 int pos;
888 u16 reg16;
889
890 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
891 if (!pos)
892 return;
893 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900894 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800895 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
896 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
897}
898
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000899void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700900{
901 int pos;
902 u16 reg16;
903 u32 reg32;
904
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900905 pos = pci_pcie_cap(pdev);
Eric W. Biederman28760482009-09-09 14:09:24 -0700906 if (!pos)
907 return;
908 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
909 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
910 return;
911 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
912 if (reg32 & PCI_EXP_SLTCAP_HPC)
913 pdev->is_hotplug_bridge = 1;
914}
915
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200916#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800917
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918/**
919 * pci_setup_device - fill in class and map information of a device
920 * @dev: the device structure to fill
921 *
922 * Initialize the device structure with information about the device's
923 * vendor,class,memory and IO-space addresses,IRQ lines etc.
924 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800925 * Returns 0 on success and negative if unknown type of device (not normal,
926 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800928int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929{
930 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800931 u8 hdr_type;
932 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500933 int pos = 0;
Yu Zhao480b93b2009-03-20 11:25:14 +0800934
935 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
936 return -EIO;
937
938 dev->sysdata = dev->bus->sysdata;
939 dev->dev.parent = dev->bus->bridge;
940 dev->dev.bus = &pci_bus_type;
941 dev->hdr_type = hdr_type & 0x7f;
942 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800943 dev->error_state = pci_channel_io_normal;
944 set_pcie_port_type(dev);
945
946 list_for_each_entry(slot, &dev->bus->slots, list)
947 if (PCI_SLOT(dev->devfn) == slot->number)
948 dev->slot = slot;
949
950 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
951 set this higher, assuming the system even supports it. */
952 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700954 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
955 dev->bus->number, PCI_SLOT(dev->devfn),
956 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
958 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700959 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 class >>= 8; /* upper 3 bytes */
961 dev->class = class;
962 class >>= 8;
963
Bjorn Helgaas34a2e152008-08-25 15:45:20 -0600964 dev_dbg(&dev->dev, "found [%04x:%04x] class %06x header type %02x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 dev->vendor, dev->device, class, dev->hdr_type);
966
Yu Zhao853346e2009-03-21 22:05:11 +0800967 /* need to have dev->class ready */
968 dev->cfg_size = pci_cfg_space_size(dev);
969
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700971 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972
973 /* Early fixups, before probing the BARs */
974 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +0800975 /* device class may be changed after fixup */
976 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977
978 switch (dev->hdr_type) { /* header type */
979 case PCI_HEADER_TYPE_NORMAL: /* standard header */
980 if (class == PCI_CLASS_BRIDGE_PCI)
981 goto bad;
982 pci_read_irq(dev);
983 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
984 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
985 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100986
987 /*
988 * Do the ugly legacy mode stuff here rather than broken chip
989 * quirk code. Legacy mode ATA controllers have fixed
990 * addresses. These are not always echoed in BAR0-3, and
991 * BAR0-3 in a few cases contain junk!
992 */
993 if (class == PCI_CLASS_STORAGE_IDE) {
994 u8 progif;
995 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
996 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800997 dev->resource[0].start = 0x1F0;
998 dev->resource[0].end = 0x1F7;
999 dev->resource[0].flags = LEGACY_IO_RESOURCE;
1000 dev->resource[1].start = 0x3F6;
1001 dev->resource[1].end = 0x3F6;
1002 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +01001003 }
1004 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -08001005 dev->resource[2].start = 0x170;
1006 dev->resource[2].end = 0x177;
1007 dev->resource[2].flags = LEGACY_IO_RESOURCE;
1008 dev->resource[3].start = 0x376;
1009 dev->resource[3].end = 0x376;
1010 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +01001011 }
1012 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 break;
1014
1015 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1016 if (class != PCI_CLASS_BRIDGE_PCI)
1017 goto bad;
1018 /* The PCI-to-PCI bridge spec requires that subtractive
1019 decoding (i.e. transparent) bridge must have programming
1020 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001021 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 dev->transparent = ((dev->class & 0xff) == 1);
1023 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001024 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001025 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1026 if (pos) {
1027 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1028 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1029 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 break;
1031
1032 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1033 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1034 goto bad;
1035 pci_read_irq(dev);
1036 pci_read_bases(dev, 1, 0);
1037 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1038 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1039 break;
1040
1041 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001042 dev_err(&dev->dev, "unknown header type %02x, "
1043 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001044 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
1046 bad:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001047 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
1048 "type %02x)\n", class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 dev->class = PCI_CLASS_NOT_DEFINED;
1050 }
1051
1052 /* We found a fine healthy device, go go go... */
1053 return 0;
1054}
1055
Zhao, Yu201de562008-10-13 19:49:55 +08001056static void pci_release_capabilities(struct pci_dev *dev)
1057{
1058 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001059 pci_iov_release(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001060}
1061
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062/**
1063 * pci_release_dev - free a pci device structure when all users of it are finished.
1064 * @dev: device that's been disconnected
1065 *
1066 * Will be called only by the device core when all users of this pci device are
1067 * done.
1068 */
1069static void pci_release_dev(struct device *dev)
1070{
1071 struct pci_dev *pci_dev;
1072
1073 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001074 pci_release_capabilities(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 kfree(pci_dev);
1076}
1077
1078/**
1079 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001080 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 *
1082 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1083 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1084 * access it. Maybe we don't have a way to generate extended config space
1085 * accesses, or the device is behind a reverse Express bridge. So we try
1086 * reading the dword at 0x100 which must either be 0 or a valid extended
1087 * capability header.
1088 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001089int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001092 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093
Zhao, Yu557848c2008-10-13 19:18:07 +08001094 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 goto fail;
1096 if (status == 0xffffffff)
1097 goto fail;
1098
1099 return PCI_CFG_SPACE_EXP_SIZE;
1100
1101 fail:
1102 return PCI_CFG_SPACE_SIZE;
1103}
1104
Yinghai Lu57741a72008-02-15 01:32:50 -08001105int pci_cfg_space_size(struct pci_dev *dev)
1106{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001107 int pos;
1108 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001109 u16 class;
1110
1111 class = dev->class >> 8;
1112 if (class == PCI_CLASS_BRIDGE_HOST)
1113 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001114
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001115 pos = pci_pcie_cap(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001116 if (!pos) {
1117 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1118 if (!pos)
1119 goto fail;
1120
1121 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1122 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1123 goto fail;
1124 }
1125
1126 return pci_cfg_space_size_ext(dev);
1127
1128 fail:
1129 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001130}
1131
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132static void pci_release_bus_bridge_dev(struct device *dev)
1133{
1134 kfree(dev);
1135}
1136
Michael Ellerman65891212007-04-05 17:19:08 +10001137struct pci_dev *alloc_pci_dev(void)
1138{
1139 struct pci_dev *dev;
1140
1141 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1142 if (!dev)
1143 return NULL;
1144
Michael Ellerman65891212007-04-05 17:19:08 +10001145 INIT_LIST_HEAD(&dev->bus_list);
1146
1147 return dev;
1148}
1149EXPORT_SYMBOL(alloc_pci_dev);
1150
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151/*
1152 * Read the config data for a PCI device, sanity-check it
1153 * and fill in the dev structure...
1154 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001155static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156{
1157 struct pci_dev *dev;
1158 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 int delay = 1;
1160
1161 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
1162 return NULL;
1163
1164 /* some broken boards return 0 or ~0 if a slot is empty: */
1165 if (l == 0xffffffff || l == 0x00000000 ||
1166 l == 0x0000ffff || l == 0xffff0000)
1167 return NULL;
1168
1169 /* Configuration request Retry Status */
1170 while (l == 0xffff0001) {
1171 msleep(delay);
1172 delay *= 2;
1173 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
1174 return NULL;
1175 /* Card hasn't responded in 60 seconds? Must be stuck. */
1176 if (delay > 60 * 1000) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001177 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 "responding\n", pci_domain_nr(bus),
1179 bus->number, PCI_SLOT(devfn),
1180 PCI_FUNC(devfn));
1181 return NULL;
1182 }
1183 }
1184
Michael Ellermanbab41e92007-04-05 17:19:09 +10001185 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 if (!dev)
1187 return NULL;
1188
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 dev->vendor = l & 0xffff;
1192 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193
Yu Zhao480b93b2009-03-20 11:25:14 +08001194 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 kfree(dev);
1196 return NULL;
1197 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001198
1199 return dev;
1200}
1201
Zhao, Yu201de562008-10-13 19:49:55 +08001202static void pci_init_capabilities(struct pci_dev *dev)
1203{
1204 /* MSI/MSI-X list */
1205 pci_msi_init_pci_dev(dev);
1206
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001207 /* Buffers for saving PCIe and PCI-X capabilities */
1208 pci_allocate_cap_save_buffers(dev);
1209
Zhao, Yu201de562008-10-13 19:49:55 +08001210 /* Power Management */
1211 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001212 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001213
1214 /* Vital Product Data */
1215 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001216
1217 /* Alternative Routing-ID Forwarding */
1218 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001219
1220 /* Single Root I/O Virtualization */
1221 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001222
1223 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001224 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001225}
1226
Sam Ravnborg96bde062007-03-26 21:53:30 -08001227void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001228{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 device_initialize(&dev->dev);
1230 dev->dev.release = pci_release_dev;
1231 pci_dev_get(dev);
1232
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001234 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 dev->dev.coherent_dma_mask = 0xffffffffull;
1236
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001237 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001238 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001239
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 /* Fix up broken headers */
1241 pci_fixup_device(pci_fixup_header, dev);
1242
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001243 /* Clear the state_saved flag. */
1244 dev->state_saved = false;
1245
Zhao, Yu201de562008-10-13 19:49:55 +08001246 /* Initialize various capabilities */
1247 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001248
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 /*
1250 * Add the device to our list of discovered devices
1251 * and the bus list for fixup functions, etc.
1252 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001253 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001255 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001256}
1257
Sam Ravnborg451124a2008-02-02 22:33:43 +01001258struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001259{
1260 struct pci_dev *dev;
1261
Trent Piepho90bdb312009-03-20 14:56:00 -06001262 dev = pci_get_slot(bus, devfn);
1263 if (dev) {
1264 pci_dev_put(dev);
1265 return dev;
1266 }
1267
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001268 dev = pci_scan_device(bus, devfn);
1269 if (!dev)
1270 return NULL;
1271
1272 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
1274 return dev;
1275}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001276EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001278static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1279{
1280 u16 cap;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001281 unsigned pos, next_fn;
1282
1283 if (!dev)
1284 return 0;
1285
1286 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001287 if (!pos)
1288 return 0;
1289 pci_read_config_word(dev, pos + 4, &cap);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001290 next_fn = cap >> 8;
1291 if (next_fn <= fn)
1292 return 0;
1293 return next_fn;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001294}
1295
1296static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1297{
1298 return (fn + 1) % 8;
1299}
1300
1301static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1302{
1303 return 0;
1304}
1305
1306static int only_one_child(struct pci_bus *bus)
1307{
1308 struct pci_dev *parent = bus->self;
1309 if (!parent || !pci_is_pcie(parent))
1310 return 0;
1311 if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
1312 parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
1313 return 1;
1314 return 0;
1315}
1316
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317/**
1318 * pci_scan_slot - scan a PCI slot on a bus for devices.
1319 * @bus: PCI bus to scan
1320 * @devfn: slot number to scan (must have zero function.)
1321 *
1322 * Scan a PCI slot on the specified PCI bus for devices, adding
1323 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001324 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001325 *
1326 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001328int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001330 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001331 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001332 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1333
1334 if (only_one_child(bus) && (devfn > 0))
1335 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001337 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001338 if (!dev)
1339 return 0;
1340 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001341 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001343 if (pci_ari_enabled(bus))
1344 next_fn = next_ari_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001345 else if (dev->multifunction)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001346 next_fn = next_trad_fn;
1347
1348 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1349 dev = pci_scan_single_device(bus, devfn + fn);
1350 if (dev) {
1351 if (!dev->is_added)
1352 nr++;
1353 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 }
1355 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001356
Shaohua Li149e1632008-07-23 10:32:31 +08001357 /* only one slot has pcie device */
1358 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001359 pcie_aspm_init_link_state(bus->self);
1360
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 return nr;
1362}
1363
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001364unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365{
1366 unsigned int devfn, pass, max = bus->secondary;
1367 struct pci_dev *dev;
1368
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001369 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370
1371 /* Go find them, Rover! */
1372 for (devfn = 0; devfn < 0x100; devfn += 8)
1373 pci_scan_slot(bus, devfn);
1374
Yu Zhaoa28724b2009-03-20 11:25:13 +08001375 /* Reserve buses for SR-IOV capability. */
1376 max += pci_iov_bus_range(bus);
1377
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378 /*
1379 * After performing arch-dependent fixup of the bus, look behind
1380 * all PCI-to-PCI bridges on this bus.
1381 */
Alex Chiang74710de2009-03-20 14:56:10 -06001382 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001383 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001384 pcibios_fixup_bus(bus);
1385 if (pci_is_root_bus(bus))
1386 bus->is_added = 1;
1387 }
1388
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 for (pass=0; pass < 2; pass++)
1390 list_for_each_entry(dev, &bus->devices, bus_list) {
1391 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1392 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1393 max = pci_scan_bridge(bus, dev, max, pass);
1394 }
1395
1396 /*
1397 * We've scanned the bus and so we know all about what's on
1398 * the other side of any bridges that may be on this bus plus
1399 * any devices.
1400 *
1401 * Return how far we've got finding sub-buses.
1402 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001403 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404 return max;
1405}
1406
Sam Ravnborg96bde062007-03-26 21:53:30 -08001407struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001408 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409{
1410 int error;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001411 struct pci_bus *b, *b2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412 struct device *dev;
1413
1414 b = pci_alloc_bus();
1415 if (!b)
1416 return NULL;
1417
Geert Uytterhoeven6a3b3e22009-03-15 20:14:37 +01001418 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 if (!dev){
1420 kfree(b);
1421 return NULL;
1422 }
1423
1424 b->sysdata = sysdata;
1425 b->ops = ops;
1426
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001427 b2 = pci_find_bus(pci_domain_nr(b), bus);
1428 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001430 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 goto err_out;
1432 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001433
1434 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001436 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 dev->parent = parent;
1439 dev->release = pci_release_bus_bridge_dev;
Kay Sievers1a927132008-10-30 02:17:49 +01001440 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 error = device_register(dev);
1442 if (error)
1443 goto dev_reg_err;
1444 b->bridge = get_device(dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001445 device_enable_async_suspend(b->bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446
Yinghai Lu0d358f22008-02-19 03:20:41 -08001447 if (!parent)
1448 set_dev_node(b->bridge, pcibus_to_node(b));
1449
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001450 b->dev.class = &pcibus_class;
1451 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001452 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001453 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 if (error)
1455 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001456 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001458 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459
1460 /* Create legacy_io and legacy_mem files for this bus */
1461 pci_create_legacy_files(b);
1462
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463 b->number = b->secondary = bus;
1464 b->resource[0] = &ioport_resource;
1465 b->resource[1] = &iomem_resource;
1466
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 return b;
1468
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001469dev_create_file_err:
1470 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471class_dev_reg_err:
1472 device_unregister(dev);
1473dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001474 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001476 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477err_out:
1478 kfree(dev);
1479 kfree(b);
1480 return NULL;
1481}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001482
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001483struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001484 int bus, struct pci_ops *ops, void *sysdata)
1485{
1486 struct pci_bus *b;
1487
1488 b = pci_create_bus(parent, bus, ops, sysdata);
1489 if (b)
1490 b->subordinate = pci_scan_child_bus(b);
1491 return b;
1492}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493EXPORT_SYMBOL(pci_scan_bus_parented);
1494
1495#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001496/**
1497 * pci_rescan_bus - scan a PCI bus for devices.
1498 * @bus: PCI bus to scan
1499 *
1500 * Scan a PCI bus and child buses for new devices, adds them,
1501 * and enables them.
1502 *
1503 * Returns the max number of subordinate bus discovered.
1504 */
Alex Chiang5446a6b2009-04-01 18:24:12 -06001505unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001506{
1507 unsigned int max;
1508 struct pci_dev *dev;
1509
1510 max = pci_scan_child_bus(bus);
1511
Alex Chiang705b1aa2009-03-20 14:56:31 -06001512 down_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001513 list_for_each_entry(dev, &bus->devices, bus_list)
1514 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1515 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1516 if (dev->subordinate)
1517 pci_bus_size_bridges(dev->subordinate);
Alex Chiang705b1aa2009-03-20 14:56:31 -06001518 up_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001519
1520 pci_bus_assign_resources(bus);
1521 pci_enable_bridges(bus);
1522 pci_bus_add_devices(bus);
1523
1524 return max;
1525}
1526EXPORT_SYMBOL_GPL(pci_rescan_bus);
1527
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529EXPORT_SYMBOL(pci_scan_slot);
1530EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1532#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001533
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001534static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001535{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001536 const struct pci_dev *a = to_pci_dev(d_a);
1537 const struct pci_dev *b = to_pci_dev(d_b);
1538
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001539 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1540 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1541
1542 if (a->bus->number < b->bus->number) return -1;
1543 else if (a->bus->number > b->bus->number) return 1;
1544
1545 if (a->devfn < b->devfn) return -1;
1546 else if (a->devfn > b->devfn) return 1;
1547
1548 return 0;
1549}
1550
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001551void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001552{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001553 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001554}