blob: eed3271b99cc2e7ccfc81b091011194089b8fb00 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/mtd/nand.c
3 *
4 * Overview:
5 * This is the generic MTD driver for NAND flash devices. It should be
6 * capable of working with almost all NAND chips currently available.
7 * Basic support for AG-AND chips is provided.
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00008 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Additional technical information is available on
10 * http://www.linux-mtd.infradead.org/tech/nand.html
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000011 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020013 * 2002-2006 Thomas Gleixner (tglx@linutronix.de)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020015 * Credits:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000016 * David Woodhouse for adding multichip support
17 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 * Aleph One Ltd. and Toby Churchill Ltd. for supporting the
19 * rework for 2K page size chips
20 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020021 * TODO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 * Enable cached programming for 2k page size chips
23 * Check, if mtd->ecctype should be set to MTD_ECC_HW
24 * if we have HW ecc support.
25 * The AG-AND chips have nice features for speed improvement,
26 * which are not supported yet. Read / program 4 pages in one go.
27 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 * This program is free software; you can redistribute it and/or modify
29 * it under the terms of the GNU General Public License version 2 as
30 * published by the Free Software Foundation.
31 *
32 */
33
David Woodhouse552d9202006-05-14 01:20:46 +010034#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <linux/delay.h>
36#include <linux/errno.h>
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +020037#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/sched.h>
39#include <linux/slab.h>
40#include <linux/types.h>
41#include <linux/mtd/mtd.h>
42#include <linux/mtd/nand.h>
43#include <linux/mtd/nand_ecc.h>
44#include <linux/mtd/compatmac.h>
45#include <linux/interrupt.h>
46#include <linux/bitops.h>
Richard Purdie8fe833c2006-03-31 02:31:14 -080047#include <linux/leds.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <asm/io.h>
49
50#ifdef CONFIG_MTD_PARTITIONS
51#include <linux/mtd/partitions.h>
52#endif
53
54/* Define default oob placement schemes for large and small page devices */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020055static struct nand_ecclayout nand_oob_8 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 .eccbytes = 3,
57 .eccpos = {0, 1, 2},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020058 .oobfree = {
59 {.offset = 3,
60 .length = 2},
61 {.offset = 6,
62 .length = 2}}
Linus Torvalds1da177e2005-04-16 15:20:36 -070063};
64
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020065static struct nand_ecclayout nand_oob_16 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 .eccbytes = 6,
67 .eccpos = {0, 1, 2, 3, 6, 7},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020068 .oobfree = {
69 {.offset = 8,
70 . length = 8}}
Linus Torvalds1da177e2005-04-16 15:20:36 -070071};
72
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020073static struct nand_ecclayout nand_oob_64 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 .eccbytes = 24,
75 .eccpos = {
David Woodhousee0c7d762006-05-13 18:07:53 +010076 40, 41, 42, 43, 44, 45, 46, 47,
77 48, 49, 50, 51, 52, 53, 54, 55,
78 56, 57, 58, 59, 60, 61, 62, 63},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020079 .oobfree = {
80 {.offset = 2,
81 .length = 38}}
Linus Torvalds1da177e2005-04-16 15:20:36 -070082};
83
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020084static int nand_get_device(struct nand_chip *chip, struct mtd_info *mtd,
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020085 int new_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Thomas Gleixner8593fbc2006-05-29 03:26:58 +020087static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
88 struct mtd_oob_ops *ops);
89
Thomas Gleixnerd470a972006-05-23 23:48:57 +020090/*
91 * For devices which display every fart in the system on a seperate LED. Is
92 * compiled away when LED support is disabled.
93 */
94DEFINE_LED_TRIGGER(nand_led_trigger);
95
Linus Torvalds1da177e2005-04-16 15:20:36 -070096/**
97 * nand_release_device - [GENERIC] release chip
98 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000099 *
100 * Deselect, release chip lock and wake up anyone waiting on the device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100102static void nand_release_device(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200104 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106 /* De-select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200107 chip->select_chip(mtd, -1);
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100108
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200109 /* Release the controller and the chip */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200110 spin_lock(&chip->controller->lock);
111 chip->controller->active = NULL;
112 chip->state = FL_READY;
113 wake_up(&chip->controller->wq);
114 spin_unlock(&chip->controller->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115}
116
117/**
118 * nand_read_byte - [DEFAULT] read one byte from the chip
119 * @mtd: MTD device structure
120 *
121 * Default read function for 8bit buswith
122 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200123static uint8_t nand_read_byte(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200125 struct nand_chip *chip = mtd->priv;
126 return readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127}
128
129/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 * nand_read_byte16 - [DEFAULT] read one byte endianess aware from the chip
131 * @mtd: MTD device structure
132 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000133 * Default read function for 16bit buswith with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 * endianess conversion
135 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200136static uint8_t nand_read_byte16(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200138 struct nand_chip *chip = mtd->priv;
139 return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140}
141
142/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 * nand_read_word - [DEFAULT] read one word from the chip
144 * @mtd: MTD device structure
145 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000146 * Default read function for 16bit buswith without
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 * endianess conversion
148 */
149static u16 nand_read_word(struct mtd_info *mtd)
150{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200151 struct nand_chip *chip = mtd->priv;
152 return readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153}
154
155/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 * nand_select_chip - [DEFAULT] control CE line
157 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700158 * @chipnr: chipnumber to select, -1 for deselect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 *
160 * Default select function for 1 chip devices.
161 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200162static void nand_select_chip(struct mtd_info *mtd, int chipnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200164 struct nand_chip *chip = mtd->priv;
165
166 switch (chipnr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 case -1:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200168 chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 break;
170 case 0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 break;
172
173 default:
174 BUG();
175 }
176}
177
178/**
179 * nand_write_buf - [DEFAULT] write buffer to chip
180 * @mtd: MTD device structure
181 * @buf: data buffer
182 * @len: number of bytes to write
183 *
184 * Default write function for 8bit buswith
185 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200186static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187{
188 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200189 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
David Woodhousee0c7d762006-05-13 18:07:53 +0100191 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200192 writeb(buf[i], chip->IO_ADDR_W);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193}
194
195/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000196 * nand_read_buf - [DEFAULT] read chip data into buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 * @mtd: MTD device structure
198 * @buf: buffer to store date
199 * @len: number of bytes to read
200 *
201 * Default read function for 8bit buswith
202 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200203static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204{
205 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200206 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
David Woodhousee0c7d762006-05-13 18:07:53 +0100208 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200209 buf[i] = readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210}
211
212/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000213 * nand_verify_buf - [DEFAULT] Verify chip data against buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 * @mtd: MTD device structure
215 * @buf: buffer containing the data to compare
216 * @len: number of bytes to compare
217 *
218 * Default verify function for 8bit buswith
219 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200220static int nand_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221{
222 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200223 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
David Woodhousee0c7d762006-05-13 18:07:53 +0100225 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200226 if (buf[i] != readb(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 return 0;
229}
230
231/**
232 * nand_write_buf16 - [DEFAULT] write buffer to chip
233 * @mtd: MTD device structure
234 * @buf: data buffer
235 * @len: number of bytes to write
236 *
237 * Default write function for 16bit buswith
238 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200239static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240{
241 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200242 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 u16 *p = (u16 *) buf;
244 len >>= 1;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000245
David Woodhousee0c7d762006-05-13 18:07:53 +0100246 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200247 writew(p[i], chip->IO_ADDR_W);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000248
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249}
250
251/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000252 * nand_read_buf16 - [DEFAULT] read chip data into buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 * @mtd: MTD device structure
254 * @buf: buffer to store date
255 * @len: number of bytes to read
256 *
257 * Default read function for 16bit buswith
258 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200259static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260{
261 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200262 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 u16 *p = (u16 *) buf;
264 len >>= 1;
265
David Woodhousee0c7d762006-05-13 18:07:53 +0100266 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200267 p[i] = readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268}
269
270/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000271 * nand_verify_buf16 - [DEFAULT] Verify chip data against buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 * @mtd: MTD device structure
273 * @buf: buffer containing the data to compare
274 * @len: number of bytes to compare
275 *
276 * Default verify function for 16bit buswith
277 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200278static int nand_verify_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279{
280 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200281 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 u16 *p = (u16 *) buf;
283 len >>= 1;
284
David Woodhousee0c7d762006-05-13 18:07:53 +0100285 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200286 if (p[i] != readw(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 return -EFAULT;
288
289 return 0;
290}
291
292/**
293 * nand_block_bad - [DEFAULT] Read bad block marker from the chip
294 * @mtd: MTD device structure
295 * @ofs: offset from device start
296 * @getchip: 0, if the chip is already selected
297 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000298 * Check, if the block is bad.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 */
300static int nand_block_bad(struct mtd_info *mtd, loff_t ofs, int getchip)
301{
302 int page, chipnr, res = 0;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200303 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 u16 bad;
305
306 if (getchip) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200307 page = (int)(ofs >> chip->page_shift);
308 chipnr = (int)(ofs >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200310 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
312 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200313 chip->select_chip(mtd, chipnr);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000314 } else
David Woodhousee0c7d762006-05-13 18:07:53 +0100315 page = (int)ofs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200317 if (chip->options & NAND_BUSWIDTH_16) {
318 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos & 0xFE,
319 page & chip->pagemask);
320 bad = cpu_to_le16(chip->read_word(mtd));
321 if (chip->badblockpos & 0x1)
Vitaly Wool49196f32005-11-02 16:54:46 +0000322 bad >>= 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 if ((bad & 0xFF) != 0xff)
324 res = 1;
325 } else {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200326 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos,
327 page & chip->pagemask);
328 if (chip->read_byte(mtd) != 0xff)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 res = 1;
330 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000331
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200332 if (getchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 nand_release_device(mtd);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000334
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 return res;
336}
337
338/**
339 * nand_default_block_markbad - [DEFAULT] mark a block bad
340 * @mtd: MTD device structure
341 * @ofs: offset from device start
342 *
343 * This is the default implementation, which can be overridden by
344 * a hardware specific driver.
345*/
346static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
347{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200348 struct nand_chip *chip = mtd->priv;
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200349 uint8_t buf[2] = { 0, 0 };
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200350 int block, ret;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 /* Get block number */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200353 block = ((int)ofs) >> chip->bbt_erase_shift;
354 if (chip->bbt)
355 chip->bbt[block >> 2] |= 0x01 << ((block & 0x03) << 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357 /* Do we have a flash based bad block table ? */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200358 if (chip->options & NAND_USE_FLASH_BBT)
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200359 ret = nand_update_bbt(mtd, ofs);
360 else {
361 /* We write two bytes, so we dont have to mess with 16 bit
362 * access
363 */
364 ofs += mtd->oobsize;
Ricard Wanderlöfff0dab62006-10-23 09:33:34 +0200365 chip->ops.len = chip->ops.ooblen = 2;
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200366 chip->ops.datbuf = NULL;
367 chip->ops.oobbuf = buf;
368 chip->ops.ooboffs = chip->badblockpos & ~0x01;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000369
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200370 ret = nand_do_write_oob(mtd, ofs, &chip->ops);
371 }
372 if (!ret)
373 mtd->ecc_stats.badblocks++;
374 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375}
376
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000377/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 * nand_check_wp - [GENERIC] check if the chip is write protected
379 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000380 * Check, if the device is write protected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000382 * The function expects, that the device is already selected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100384static int nand_check_wp(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200386 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 /* Check the WP bit */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200388 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
389 return (chip->read_byte(mtd) & NAND_STATUS_WP) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390}
391
392/**
393 * nand_block_checkbad - [GENERIC] Check if a block is marked bad
394 * @mtd: MTD device structure
395 * @ofs: offset from device start
396 * @getchip: 0, if the chip is already selected
397 * @allowbbt: 1, if its allowed to access the bbt area
398 *
399 * Check, if the block is bad. Either by reading the bad block table or
400 * calling of the scan function.
401 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200402static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int getchip,
403 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200405 struct nand_chip *chip = mtd->priv;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000406
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200407 if (!chip->bbt)
408 return chip->block_bad(mtd, ofs, getchip);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000409
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 /* Return info from the table */
David Woodhousee0c7d762006-05-13 18:07:53 +0100411 return nand_isbad_bbt(mtd, ofs, allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412}
413
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000414/*
Thomas Gleixner3b887752005-02-22 21:56:49 +0000415 * Wait for the ready pin, after a command
416 * The timeout is catched later.
417 */
David Woodhouse4b648b02006-09-25 17:05:24 +0100418void nand_wait_ready(struct mtd_info *mtd)
Thomas Gleixner3b887752005-02-22 21:56:49 +0000419{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200420 struct nand_chip *chip = mtd->priv;
David Woodhousee0c7d762006-05-13 18:07:53 +0100421 unsigned long timeo = jiffies + 2;
Thomas Gleixner3b887752005-02-22 21:56:49 +0000422
Richard Purdie8fe833c2006-03-31 02:31:14 -0800423 led_trigger_event(nand_led_trigger, LED_FULL);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000424 /* wait until command is processed or timeout occures */
425 do {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200426 if (chip->dev_ready(mtd))
Richard Purdie8fe833c2006-03-31 02:31:14 -0800427 break;
Ingo Molnar8446f1d2005-09-06 15:16:27 -0700428 touch_softlockup_watchdog();
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000429 } while (time_before(jiffies, timeo));
Richard Purdie8fe833c2006-03-31 02:31:14 -0800430 led_trigger_event(nand_led_trigger, LED_OFF);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000431}
David Woodhouse4b648b02006-09-25 17:05:24 +0100432EXPORT_SYMBOL_GPL(nand_wait_ready);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434/**
435 * nand_command - [DEFAULT] Send command to NAND device
436 * @mtd: MTD device structure
437 * @command: the command to be sent
438 * @column: the column address for this command, -1 if none
439 * @page_addr: the page address for this command, -1 if none
440 *
441 * Send command to NAND device. This function is used for small page
442 * devices (256/512 Bytes per page)
443 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200444static void nand_command(struct mtd_info *mtd, unsigned int command,
445 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200447 register struct nand_chip *chip = mtd->priv;
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200448 int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 /*
451 * Write out the command to the device.
452 */
453 if (command == NAND_CMD_SEQIN) {
454 int readcmd;
455
Joern Engel28318772006-05-22 23:18:05 +0200456 if (column >= mtd->writesize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 /* OOB area */
Joern Engel28318772006-05-22 23:18:05 +0200458 column -= mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 readcmd = NAND_CMD_READOOB;
460 } else if (column < 256) {
461 /* First 256 bytes --> READ0 */
462 readcmd = NAND_CMD_READ0;
463 } else {
464 column -= 256;
465 readcmd = NAND_CMD_READ1;
466 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200467 chip->cmd_ctrl(mtd, readcmd, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200468 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200470 chip->cmd_ctrl(mtd, command, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200472 /*
473 * Address cycle, when necessary
474 */
475 ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE;
476 /* Serially input address */
477 if (column != -1) {
478 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200479 if (chip->options & NAND_BUSWIDTH_16)
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200480 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200481 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200482 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200484 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200485 chip->cmd_ctrl(mtd, page_addr, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200486 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200487 chip->cmd_ctrl(mtd, page_addr >> 8, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200488 /* One more address cycle for devices > 32MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200489 if (chip->chipsize > (32 << 20))
490 chip->cmd_ctrl(mtd, page_addr >> 16, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200491 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200492 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000493
494 /*
495 * program and erase have their own busy handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 * status and sequential in needs no delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100497 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 case NAND_CMD_PAGEPROG:
501 case NAND_CMD_ERASE1:
502 case NAND_CMD_ERASE2:
503 case NAND_CMD_SEQIN:
504 case NAND_CMD_STATUS:
505 return;
506
507 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200508 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200510 udelay(chip->chip_delay);
511 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200512 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200513 chip->cmd_ctrl(mtd,
514 NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200515 while (!(chip->read_byte(mtd) & NAND_STATUS_READY)) ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 return;
517
David Woodhousee0c7d762006-05-13 18:07:53 +0100518 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000520 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 * If we don't have access to the busy pin, we apply the given
522 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100523 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200524 if (!chip->dev_ready) {
525 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000527 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 /* Apply this short delay always to ensure that we do wait tWB in
530 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100531 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000532
533 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534}
535
536/**
537 * nand_command_lp - [DEFAULT] Send command to NAND large page device
538 * @mtd: MTD device structure
539 * @command: the command to be sent
540 * @column: the column address for this command, -1 if none
541 * @page_addr: the page address for this command, -1 if none
542 *
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200543 * Send command to NAND device. This is the version for the new large page
544 * devices We dont have the separate regions as we have in the small page
545 * devices. We must emulate NAND_CMD_READOOB to keep the code compatible.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200547static void nand_command_lp(struct mtd_info *mtd, unsigned int command,
548 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200550 register struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
552 /* Emulate NAND_CMD_READOOB */
553 if (command == NAND_CMD_READOOB) {
Joern Engel28318772006-05-22 23:18:05 +0200554 column += mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 command = NAND_CMD_READ0;
556 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000557
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200558 /* Command latch cycle */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200559 chip->cmd_ctrl(mtd, command & 0xff,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200560 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
562 if (column != -1 || page_addr != -1) {
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200563 int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564
565 /* Serially input address */
566 if (column != -1) {
567 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200568 if (chip->options & NAND_BUSWIDTH_16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200570 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200571 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200572 chip->cmd_ctrl(mtd, column >> 8, ctrl);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000573 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200575 chip->cmd_ctrl(mtd, page_addr, ctrl);
576 chip->cmd_ctrl(mtd, page_addr >> 8,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200577 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 /* One more address cycle for devices > 128MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200579 if (chip->chipsize > (128 << 20))
580 chip->cmd_ctrl(mtd, page_addr >> 16,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200581 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200584 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000585
586 /*
587 * program and erase have their own busy handlers
David A. Marlin30f464b2005-01-17 18:35:25 +0000588 * status, sequential in, and deplete1 need no delay
589 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000591
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 case NAND_CMD_CACHEDPROG:
593 case NAND_CMD_PAGEPROG:
594 case NAND_CMD_ERASE1:
595 case NAND_CMD_ERASE2:
596 case NAND_CMD_SEQIN:
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200597 case NAND_CMD_RNDIN:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 case NAND_CMD_STATUS:
David A. Marlin30f464b2005-01-17 18:35:25 +0000599 case NAND_CMD_DEPLETE1:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 return;
601
David Woodhousee0c7d762006-05-13 18:07:53 +0100602 /*
603 * read error status commands require only a short delay
604 */
David A. Marlin30f464b2005-01-17 18:35:25 +0000605 case NAND_CMD_STATUS_ERROR:
606 case NAND_CMD_STATUS_ERROR0:
607 case NAND_CMD_STATUS_ERROR1:
608 case NAND_CMD_STATUS_ERROR2:
609 case NAND_CMD_STATUS_ERROR3:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200610 udelay(chip->chip_delay);
David A. Marlin30f464b2005-01-17 18:35:25 +0000611 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612
613 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200614 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200616 udelay(chip->chip_delay);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200617 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
618 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
619 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
620 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200621 while (!(chip->read_byte(mtd) & NAND_STATUS_READY)) ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 return;
623
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200624 case NAND_CMD_RNDOUT:
625 /* No ready / busy check necessary */
626 chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART,
627 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
628 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
629 NAND_NCE | NAND_CTRL_CHANGE);
630 return;
631
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 case NAND_CMD_READ0:
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200633 chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
634 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
635 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
636 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000637
David Woodhousee0c7d762006-05-13 18:07:53 +0100638 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000640 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 * If we don't have access to the busy pin, we apply the given
642 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100643 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200644 if (!chip->dev_ready) {
645 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000647 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 }
Thomas Gleixner3b887752005-02-22 21:56:49 +0000649
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 /* Apply this short delay always to ensure that we do wait tWB in
651 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100652 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000653
654 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655}
656
657/**
658 * nand_get_device - [GENERIC] Get chip for selected access
Randy Dunlap844d3b42006-06-28 21:48:27 -0700659 * @chip: the nand chip descriptor
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000661 * @new_state: the state which is requested
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 *
663 * Get the device and lock it for exclusive access
664 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200665static int
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200666nand_get_device(struct nand_chip *chip, struct mtd_info *mtd, int new_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200668 spinlock_t *lock = &chip->controller->lock;
669 wait_queue_head_t *wq = &chip->controller->wq;
David Woodhousee0c7d762006-05-13 18:07:53 +0100670 DECLARE_WAITQUEUE(wait, current);
David Woodhousee0c7d762006-05-13 18:07:53 +0100671 retry:
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100672 spin_lock(lock);
673
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 /* Hardware controller shared among independend devices */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200675 /* Hardware controller shared among independend devices */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200676 if (!chip->controller->active)
677 chip->controller->active = chip;
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200678
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200679 if (chip->controller->active == chip && chip->state == FL_READY) {
680 chip->state = new_state;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100681 spin_unlock(lock);
Vitaly Wool962034f2005-09-15 14:58:53 +0100682 return 0;
683 }
684 if (new_state == FL_PM_SUSPENDED) {
685 spin_unlock(lock);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200686 return (chip->state == FL_PM_SUSPENDED) ? 0 : -EAGAIN;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100687 }
688 set_current_state(TASK_UNINTERRUPTIBLE);
689 add_wait_queue(wq, &wait);
690 spin_unlock(lock);
691 schedule();
692 remove_wait_queue(wq, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 goto retry;
694}
695
696/**
697 * nand_wait - [DEFAULT] wait until the command is done
698 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700699 * @chip: NAND chip structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 *
701 * Wait for command done. This applies to erase and program only
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000702 * Erase can take up to 400ms and program up to 20ms according to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 * general NAND and SmartMedia specs
Randy Dunlap844d3b42006-06-28 21:48:27 -0700704 */
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200705static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706{
707
David Woodhousee0c7d762006-05-13 18:07:53 +0100708 unsigned long timeo = jiffies;
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200709 int status, state = chip->state;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 if (state == FL_ERASING)
David Woodhousee0c7d762006-05-13 18:07:53 +0100712 timeo += (HZ * 400) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 else
David Woodhousee0c7d762006-05-13 18:07:53 +0100714 timeo += (HZ * 20) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
Richard Purdie8fe833c2006-03-31 02:31:14 -0800716 led_trigger_event(nand_led_trigger, LED_FULL);
717
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 /* Apply this short delay always to ensure that we do wait tWB in
719 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100720 ndelay(100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200722 if ((state == FL_ERASING) && (chip->options & NAND_IS_AND))
723 chip->cmdfunc(mtd, NAND_CMD_STATUS_MULTI, -1, -1);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000724 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200725 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000727 while (time_before(jiffies, timeo)) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200728 if (chip->dev_ready) {
729 if (chip->dev_ready(mtd))
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000730 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 } else {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200732 if (chip->read_byte(mtd) & NAND_STATUS_READY)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 break;
734 }
Thomas Gleixner20a6c212005-03-01 09:32:48 +0000735 cond_resched();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 }
Richard Purdie8fe833c2006-03-31 02:31:14 -0800737 led_trigger_event(nand_led_trigger, LED_OFF);
738
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200739 status = (int)chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 return status;
741}
742
743/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200744 * nand_read_page_raw - [Intern] read raw page data without ecc
745 * @mtd: mtd info structure
746 * @chip: nand chip info structure
747 * @buf: buffer to store read data
748 */
749static int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
750 uint8_t *buf)
751{
752 chip->read_buf(mtd, buf, mtd->writesize);
753 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
754 return 0;
755}
756
757/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +0300758 * nand_read_page_swecc - [REPLACABLE] software ecc based page read function
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200759 * @mtd: mtd info structure
760 * @chip: nand chip info structure
761 * @buf: buffer to store read data
David A. Marlin068e3c02005-01-24 03:07:46 +0000762 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200763static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
764 uint8_t *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200766 int i, eccsize = chip->ecc.size;
767 int eccbytes = chip->ecc.bytes;
768 int eccsteps = chip->ecc.steps;
769 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100770 uint8_t *ecc_calc = chip->buffers->ecccalc;
771 uint8_t *ecc_code = chip->buffers->ecccode;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200772 int *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200773
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200774 nand_read_page_raw(mtd, chip, buf);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200775
776 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
777 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
778
779 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200780 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200781
782 eccsteps = chip->ecc.steps;
783 p = buf;
784
785 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
786 int stat;
787
788 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
789 if (stat == -1)
790 mtd->ecc_stats.failed++;
791 else
792 mtd->ecc_stats.corrected += stat;
793 }
794 return 0;
Thomas Gleixner22c60f52005-04-04 19:56:32 +0100795}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +0300798 * nand_read_page_hwecc - [REPLACABLE] hardware ecc based page read function
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200799 * @mtd: mtd info structure
800 * @chip: nand chip info structure
801 * @buf: buffer to store read data
802 *
803 * Not for syndrome calculating ecc controllers which need a special oob layout
804 */
805static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
806 uint8_t *buf)
807{
808 int i, eccsize = chip->ecc.size;
809 int eccbytes = chip->ecc.bytes;
810 int eccsteps = chip->ecc.steps;
811 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100812 uint8_t *ecc_calc = chip->buffers->ecccalc;
813 uint8_t *ecc_code = chip->buffers->ecccode;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200814 int *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200815
816 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
817 chip->ecc.hwctl(mtd, NAND_ECC_READ);
818 chip->read_buf(mtd, p, eccsize);
819 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
820 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200821 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200822
823 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200824 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200825
826 eccsteps = chip->ecc.steps;
827 p = buf;
828
829 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
830 int stat;
831
832 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
833 if (stat == -1)
834 mtd->ecc_stats.failed++;
835 else
836 mtd->ecc_stats.corrected += stat;
837 }
838 return 0;
839}
840
841/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +0300842 * nand_read_page_syndrome - [REPLACABLE] hardware ecc syndrom based page read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200843 * @mtd: mtd info structure
844 * @chip: nand chip info structure
845 * @buf: buffer to store read data
846 *
847 * The hw generator calculates the error syndrome automatically. Therefor
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200848 * we need a special oob layout and handling.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200849 */
850static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
851 uint8_t *buf)
852{
853 int i, eccsize = chip->ecc.size;
854 int eccbytes = chip->ecc.bytes;
855 int eccsteps = chip->ecc.steps;
856 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200857 uint8_t *oob = chip->oob_poi;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200858
859 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
860 int stat;
861
862 chip->ecc.hwctl(mtd, NAND_ECC_READ);
863 chip->read_buf(mtd, p, eccsize);
864
865 if (chip->ecc.prepad) {
866 chip->read_buf(mtd, oob, chip->ecc.prepad);
867 oob += chip->ecc.prepad;
868 }
869
870 chip->ecc.hwctl(mtd, NAND_ECC_READSYN);
871 chip->read_buf(mtd, oob, eccbytes);
872 stat = chip->ecc.correct(mtd, p, oob, NULL);
873
874 if (stat == -1)
875 mtd->ecc_stats.failed++;
876 else
877 mtd->ecc_stats.corrected += stat;
878
879 oob += eccbytes;
880
881 if (chip->ecc.postpad) {
882 chip->read_buf(mtd, oob, chip->ecc.postpad);
883 oob += chip->ecc.postpad;
884 }
885 }
886
887 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +0400888 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200889 if (i)
890 chip->read_buf(mtd, oob, i);
891
892 return 0;
893}
894
895/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200896 * nand_transfer_oob - [Internal] Transfer oob to client buffer
897 * @chip: nand chip structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700898 * @oob: oob destination address
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200899 * @ops: oob ops structure
Vitaly Wool70145682006-11-03 18:20:38 +0300900 * @len: size of oob to transfer
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200901 */
902static uint8_t *nand_transfer_oob(struct nand_chip *chip, uint8_t *oob,
Vitaly Wool70145682006-11-03 18:20:38 +0300903 struct mtd_oob_ops *ops, size_t len)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200904{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200905 switch(ops->mode) {
906
907 case MTD_OOB_PLACE:
908 case MTD_OOB_RAW:
909 memcpy(oob, chip->oob_poi + ops->ooboffs, len);
910 return oob + len;
911
912 case MTD_OOB_AUTO: {
913 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200914 uint32_t boffs = 0, roffs = ops->ooboffs;
915 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200916
917 for(; free->length && len; free++, len -= bytes) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200918 /* Read request not from offset 0 ? */
919 if (unlikely(roffs)) {
920 if (roffs >= free->length) {
921 roffs -= free->length;
922 continue;
923 }
924 boffs = free->offset + roffs;
925 bytes = min_t(size_t, len,
926 (free->length - roffs));
927 roffs = 0;
928 } else {
929 bytes = min_t(size_t, len, free->length);
930 boffs = free->offset;
931 }
932 memcpy(oob, chip->oob_poi + boffs, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200933 oob += bytes;
934 }
935 return oob;
936 }
937 default:
938 BUG();
939 }
940 return NULL;
941}
942
943/**
944 * nand_do_read_ops - [Internal] Read data with ECC
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200945 *
David A. Marlin068e3c02005-01-24 03:07:46 +0000946 * @mtd: MTD device structure
947 * @from: offset to read from
Randy Dunlap844d3b42006-06-28 21:48:27 -0700948 * @ops: oob ops structure
David A. Marlin068e3c02005-01-24 03:07:46 +0000949 *
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200950 * Internal function. Called with chip held.
David A. Marlin068e3c02005-01-24 03:07:46 +0000951 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200952static int nand_do_read_ops(struct mtd_info *mtd, loff_t from,
953 struct mtd_oob_ops *ops)
David A. Marlin068e3c02005-01-24 03:07:46 +0000954{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200955 int chipnr, page, realpage, col, bytes, aligned;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200956 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200957 struct mtd_ecc_stats stats;
958 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
959 int sndcmd = 1;
960 int ret = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200961 uint32_t readlen = ops->len;
Vitaly Wool70145682006-11-03 18:20:38 +0300962 uint32_t oobreadlen = ops->ooblen;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200963 uint8_t *bufpoi, *oob, *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200965 stats = mtd->ecc_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200967 chipnr = (int)(from >> chip->chip_shift);
968 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200970 realpage = (int)(from >> chip->page_shift);
971 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200973 col = (int)(from & (mtd->writesize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200975 buf = ops->datbuf;
976 oob = ops->oobbuf;
977
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200978 while(1) {
979 bytes = min(mtd->writesize - col, readlen);
980 aligned = (bytes == mtd->writesize);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000981
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200982 /* Is the current page in the buffer ? */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200983 if (realpage != chip->pagebuf || oob) {
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100984 bufpoi = aligned ? buf : chip->buffers->databuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200986 if (likely(sndcmd)) {
987 chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
988 sndcmd = 0;
989 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200991 /* Now read the page into the buffer */
David Woodhouse956e9442006-09-25 17:12:39 +0100992 if (unlikely(ops->mode == MTD_OOB_RAW))
993 ret = chip->ecc.read_page_raw(mtd, chip, bufpoi);
994 else
995 ret = chip->ecc.read_page(mtd, chip, bufpoi);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200996 if (ret < 0)
David Woodhousee0c7d762006-05-13 18:07:53 +0100997 break;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200998
999 /* Transfer not aligned data */
1000 if (!aligned) {
1001 chip->pagebuf = realpage;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001002 memcpy(buf, chip->buffers->databuf + col, bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001004
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001005 buf += bytes;
1006
1007 if (unlikely(oob)) {
1008 /* Raw mode does data:oob:data:oob */
Vitaly Wool70145682006-11-03 18:20:38 +03001009 if (ops->mode != MTD_OOB_RAW) {
1010 int toread = min(oobreadlen,
1011 chip->ecc.layout->oobavail);
1012 if (toread) {
1013 oob = nand_transfer_oob(chip,
1014 oob, ops, toread);
1015 oobreadlen -= toread;
1016 }
1017 } else
1018 buf = nand_transfer_oob(chip,
1019 buf, ops, mtd->oobsize);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001020 }
1021
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001022 if (!(chip->options & NAND_NO_READRDY)) {
1023 /*
1024 * Apply delay or wait for ready/busy pin. Do
1025 * this before the AUTOINCR check, so no
1026 * problems arise if a chip which does auto
1027 * increment is marked as NOAUTOINCR by the
1028 * board driver.
1029 */
1030 if (!chip->dev_ready)
1031 udelay(chip->chip_delay);
1032 else
1033 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001035 } else {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001036 memcpy(buf, chip->buffers->databuf + col, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001037 buf += bytes;
1038 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001040 readlen -= bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001041
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001042 if (!readlen)
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001043 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044
1045 /* For subsequent reads align to page boundary. */
1046 col = 0;
1047 /* Increment page address */
1048 realpage++;
1049
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001050 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 /* Check, if we cross a chip boundary */
1052 if (!page) {
1053 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001054 chip->select_chip(mtd, -1);
1055 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001057
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001058 /* Check, if the chip supports auto page increment
1059 * or if we have hit a block boundary.
David Woodhousee0c7d762006-05-13 18:07:53 +01001060 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001061 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001062 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 }
1064
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001065 ops->retlen = ops->len - (size_t) readlen;
Vitaly Wool70145682006-11-03 18:20:38 +03001066 if (oob)
1067 ops->oobretlen = ops->ooblen - oobreadlen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001069 if (ret)
1070 return ret;
1071
Thomas Gleixner9a1fcdf2006-05-29 14:56:39 +02001072 if (mtd->ecc_stats.failed - stats.failed)
1073 return -EBADMSG;
1074
1075 return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001076}
1077
1078/**
1079 * nand_read - [MTD Interface] MTD compability function for nand_do_read_ecc
1080 * @mtd: MTD device structure
1081 * @from: offset to read from
1082 * @len: number of bytes to read
1083 * @retlen: pointer to variable to store the number of read bytes
1084 * @buf: the databuffer to put data
1085 *
1086 * Get hold of the chip and call nand_do_read
1087 */
1088static int nand_read(struct mtd_info *mtd, loff_t from, size_t len,
1089 size_t *retlen, uint8_t *buf)
1090{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001091 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001092 int ret;
1093
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001094 /* Do not allow reads past end of device */
1095 if ((from + len) > mtd->size)
1096 return -EINVAL;
1097 if (!len)
1098 return 0;
1099
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001100 nand_get_device(chip, mtd, FL_READING);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001101
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001102 chip->ops.len = len;
1103 chip->ops.datbuf = buf;
1104 chip->ops.oobbuf = NULL;
1105
1106 ret = nand_do_read_ops(mtd, from, &chip->ops);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001107
Richard Purdie7fd5aec2006-08-27 01:23:33 -07001108 *retlen = chip->ops.retlen;
1109
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001110 nand_release_device(mtd);
1111
1112 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113}
1114
1115/**
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001116 * nand_read_oob_std - [REPLACABLE] the most common OOB data read function
1117 * @mtd: mtd info structure
1118 * @chip: nand chip info structure
1119 * @page: page number to read
1120 * @sndcmd: flag whether to issue read command or not
1121 */
1122static int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1123 int page, int sndcmd)
1124{
1125 if (sndcmd) {
1126 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1127 sndcmd = 0;
1128 }
1129 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1130 return sndcmd;
1131}
1132
1133/**
1134 * nand_read_oob_syndrome - [REPLACABLE] OOB data read function for HW ECC
1135 * with syndromes
1136 * @mtd: mtd info structure
1137 * @chip: nand chip info structure
1138 * @page: page number to read
1139 * @sndcmd: flag whether to issue read command or not
1140 */
1141static int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1142 int page, int sndcmd)
1143{
1144 uint8_t *buf = chip->oob_poi;
1145 int length = mtd->oobsize;
1146 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1147 int eccsize = chip->ecc.size;
1148 uint8_t *bufpoi = buf;
1149 int i, toread, sndrnd = 0, pos;
1150
1151 chip->cmdfunc(mtd, NAND_CMD_READ0, chip->ecc.size, page);
1152 for (i = 0; i < chip->ecc.steps; i++) {
1153 if (sndrnd) {
1154 pos = eccsize + i * (eccsize + chunk);
1155 if (mtd->writesize > 512)
1156 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, pos, -1);
1157 else
1158 chip->cmdfunc(mtd, NAND_CMD_READ0, pos, page);
1159 } else
1160 sndrnd = 1;
1161 toread = min_t(int, length, chunk);
1162 chip->read_buf(mtd, bufpoi, toread);
1163 bufpoi += toread;
1164 length -= toread;
1165 }
1166 if (length > 0)
1167 chip->read_buf(mtd, bufpoi, length);
1168
1169 return 1;
1170}
1171
1172/**
1173 * nand_write_oob_std - [REPLACABLE] the most common OOB data write function
1174 * @mtd: mtd info structure
1175 * @chip: nand chip info structure
1176 * @page: page number to write
1177 */
1178static int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1179 int page)
1180{
1181 int status = 0;
1182 const uint8_t *buf = chip->oob_poi;
1183 int length = mtd->oobsize;
1184
1185 chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
1186 chip->write_buf(mtd, buf, length);
1187 /* Send command to program the OOB data */
1188 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1189
1190 status = chip->waitfunc(mtd, chip);
1191
Savin Zlobec0d420f92006-06-21 11:51:20 +02001192 return status & NAND_STATUS_FAIL ? -EIO : 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001193}
1194
1195/**
1196 * nand_write_oob_syndrome - [REPLACABLE] OOB data write function for HW ECC
1197 * with syndrome - only for large page flash !
1198 * @mtd: mtd info structure
1199 * @chip: nand chip info structure
1200 * @page: page number to write
1201 */
1202static int nand_write_oob_syndrome(struct mtd_info *mtd,
1203 struct nand_chip *chip, int page)
1204{
1205 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1206 int eccsize = chip->ecc.size, length = mtd->oobsize;
1207 int i, len, pos, status = 0, sndcmd = 0, steps = chip->ecc.steps;
1208 const uint8_t *bufpoi = chip->oob_poi;
1209
1210 /*
1211 * data-ecc-data-ecc ... ecc-oob
1212 * or
1213 * data-pad-ecc-pad-data-pad .... ecc-pad-oob
1214 */
1215 if (!chip->ecc.prepad && !chip->ecc.postpad) {
1216 pos = steps * (eccsize + chunk);
1217 steps = 0;
1218 } else
Vitaly Wool8b0036e2006-07-11 09:11:25 +02001219 pos = eccsize;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001220
1221 chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page);
1222 for (i = 0; i < steps; i++) {
1223 if (sndcmd) {
1224 if (mtd->writesize <= 512) {
1225 uint32_t fill = 0xFFFFFFFF;
1226
1227 len = eccsize;
1228 while (len > 0) {
1229 int num = min_t(int, len, 4);
1230 chip->write_buf(mtd, (uint8_t *)&fill,
1231 num);
1232 len -= num;
1233 }
1234 } else {
1235 pos = eccsize + i * (eccsize + chunk);
1236 chip->cmdfunc(mtd, NAND_CMD_RNDIN, pos, -1);
1237 }
1238 } else
1239 sndcmd = 1;
1240 len = min_t(int, length, chunk);
1241 chip->write_buf(mtd, bufpoi, len);
1242 bufpoi += len;
1243 length -= len;
1244 }
1245 if (length > 0)
1246 chip->write_buf(mtd, bufpoi, length);
1247
1248 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1249 status = chip->waitfunc(mtd, chip);
1250
1251 return status & NAND_STATUS_FAIL ? -EIO : 0;
1252}
1253
1254/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001255 * nand_do_read_oob - [Intern] NAND read out-of-band
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 * @mtd: MTD device structure
1257 * @from: offset to read from
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001258 * @ops: oob operations description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 *
1260 * NAND read out-of-band data from the spare area
1261 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001262static int nand_do_read_oob(struct mtd_info *mtd, loff_t from,
1263 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264{
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001265 int page, realpage, chipnr, sndcmd = 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001266 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001267 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
Vitaly Wool70145682006-11-03 18:20:38 +03001268 int readlen = ops->ooblen;
1269 int len;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001270 uint8_t *buf = ops->oobbuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271
Andrew Morton7e9a0bb2006-05-30 09:06:41 +01001272 DEBUG(MTD_DEBUG_LEVEL3, "nand_read_oob: from = 0x%08Lx, len = %i\n",
1273 (unsigned long long)from, readlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274
Vitaly Wool70145682006-11-03 18:20:38 +03001275 if (ops->mode == MTD_OOB_RAW)
1276 len = mtd->oobsize;
1277 else
1278 len = chip->ecc.layout->oobavail;
1279
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001280 chipnr = (int)(from >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001281 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001283 /* Shift to get page */
1284 realpage = (int)(from >> chip->page_shift);
1285 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001287 while(1) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001288 sndcmd = chip->ecc.read_oob(mtd, chip, page, sndcmd);
Vitaly Wool70145682006-11-03 18:20:38 +03001289
1290 len = min(len, readlen);
1291 buf = nand_transfer_oob(chip, buf, ops, len);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001292
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001293 if (!(chip->options & NAND_NO_READRDY)) {
1294 /*
1295 * Apply delay or wait for ready/busy pin. Do this
1296 * before the AUTOINCR check, so no problems arise if a
1297 * chip which does auto increment is marked as
1298 * NOAUTOINCR by the board driver.
Thomas Gleixner19870da2005-07-15 14:53:51 +01001299 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001300 if (!chip->dev_ready)
1301 udelay(chip->chip_delay);
Thomas Gleixner19870da2005-07-15 14:53:51 +01001302 else
1303 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 }
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001305
Vitaly Wool70145682006-11-03 18:20:38 +03001306 readlen -= len;
Savin Zlobec0d420f92006-06-21 11:51:20 +02001307 if (!readlen)
1308 break;
1309
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001310 /* Increment page address */
1311 realpage++;
1312
1313 page = realpage & chip->pagemask;
1314 /* Check, if we cross a chip boundary */
1315 if (!page) {
1316 chipnr++;
1317 chip->select_chip(mtd, -1);
1318 chip->select_chip(mtd, chipnr);
1319 }
1320
1321 /* Check, if the chip supports auto page increment
1322 * or if we have hit a block boundary.
1323 */
1324 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
1325 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 }
1327
Vitaly Wool70145682006-11-03 18:20:38 +03001328 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 return 0;
1330}
1331
1332/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001333 * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 * @from: offset to read from
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001336 * @ops: oob operation description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 *
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001338 * NAND read data and/or out-of-band data
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001340static int nand_read_oob(struct mtd_info *mtd, loff_t from,
1341 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001343 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001344 int ret = -ENOTSUPP;
1345
1346 ops->retlen = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347
1348 /* Do not allow reads past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03001349 if (ops->datbuf && (from + ops->len) > mtd->size) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001350 DEBUG(MTD_DEBUG_LEVEL0, "nand_read_oob: "
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001351 "Attempt read beyond end of device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 return -EINVAL;
1353 }
1354
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001355 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001357 switch(ops->mode) {
1358 case MTD_OOB_PLACE:
1359 case MTD_OOB_AUTO:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001360 case MTD_OOB_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001361 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001362
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001363 default:
1364 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 }
1366
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001367 if (!ops->datbuf)
1368 ret = nand_do_read_oob(mtd, from, ops);
1369 else
1370 ret = nand_do_read_ops(mtd, from, ops);
1371
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001372 out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001374 return ret;
1375}
1376
1377
1378/**
1379 * nand_write_page_raw - [Intern] raw page write function
1380 * @mtd: mtd info structure
1381 * @chip: nand chip info structure
1382 * @buf: data buffer
1383 */
1384static void nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1385 const uint8_t *buf)
1386{
1387 chip->write_buf(mtd, buf, mtd->writesize);
1388 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389}
1390
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001391/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001392 * nand_write_page_swecc - [REPLACABLE] software ecc based page write function
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001393 * @mtd: mtd info structure
1394 * @chip: nand chip info structure
1395 * @buf: data buffer
1396 */
1397static void nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
1398 const uint8_t *buf)
1399{
1400 int i, eccsize = chip->ecc.size;
1401 int eccbytes = chip->ecc.bytes;
1402 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001403 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001404 const uint8_t *p = buf;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02001405 int *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001406
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001407 /* Software ecc calculation */
1408 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1409 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001410
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001411 for (i = 0; i < chip->ecc.total; i++)
1412 chip->oob_poi[eccpos[i]] = ecc_calc[i];
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001413
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001414 nand_write_page_raw(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001415}
1416
1417/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001418 * nand_write_page_hwecc - [REPLACABLE] hardware ecc based page write function
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001419 * @mtd: mtd info structure
1420 * @chip: nand chip info structure
1421 * @buf: data buffer
1422 */
1423static void nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
1424 const uint8_t *buf)
1425{
1426 int i, eccsize = chip->ecc.size;
1427 int eccbytes = chip->ecc.bytes;
1428 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001429 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001430 const uint8_t *p = buf;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02001431 int *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001432
1433 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1434 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
David Woodhouse29da9ce2006-05-26 23:05:44 +01001435 chip->write_buf(mtd, p, eccsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001436 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1437 }
1438
1439 for (i = 0; i < chip->ecc.total; i++)
1440 chip->oob_poi[eccpos[i]] = ecc_calc[i];
1441
1442 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
1443}
1444
1445/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001446 * nand_write_page_syndrome - [REPLACABLE] hardware ecc syndrom based page write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001447 * @mtd: mtd info structure
1448 * @chip: nand chip info structure
1449 * @buf: data buffer
1450 *
1451 * The hw generator calculates the error syndrome automatically. Therefor
1452 * we need a special oob layout and handling.
1453 */
1454static void nand_write_page_syndrome(struct mtd_info *mtd,
1455 struct nand_chip *chip, const uint8_t *buf)
1456{
1457 int i, eccsize = chip->ecc.size;
1458 int eccbytes = chip->ecc.bytes;
1459 int eccsteps = chip->ecc.steps;
1460 const uint8_t *p = buf;
1461 uint8_t *oob = chip->oob_poi;
1462
1463 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1464
1465 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
1466 chip->write_buf(mtd, p, eccsize);
1467
1468 if (chip->ecc.prepad) {
1469 chip->write_buf(mtd, oob, chip->ecc.prepad);
1470 oob += chip->ecc.prepad;
1471 }
1472
1473 chip->ecc.calculate(mtd, p, oob);
1474 chip->write_buf(mtd, oob, eccbytes);
1475 oob += eccbytes;
1476
1477 if (chip->ecc.postpad) {
1478 chip->write_buf(mtd, oob, chip->ecc.postpad);
1479 oob += chip->ecc.postpad;
1480 }
1481 }
1482
1483 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04001484 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001485 if (i)
1486 chip->write_buf(mtd, oob, i);
1487}
1488
1489/**
David Woodhouse956e9442006-09-25 17:12:39 +01001490 * nand_write_page - [REPLACEABLE] write one page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001491 * @mtd: MTD device structure
1492 * @chip: NAND chip descriptor
1493 * @buf: the data to write
1494 * @page: page number to write
1495 * @cached: cached programming
1496 */
1497static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
David Woodhouse956e9442006-09-25 17:12:39 +01001498 const uint8_t *buf, int page, int cached, int raw)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001499{
1500 int status;
1501
1502 chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page);
1503
David Woodhouse956e9442006-09-25 17:12:39 +01001504 if (unlikely(raw))
1505 chip->ecc.write_page_raw(mtd, chip, buf);
1506 else
1507 chip->ecc.write_page(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001508
1509 /*
1510 * Cached progamming disabled for now, Not sure if its worth the
1511 * trouble. The speed gain is not very impressive. (2.3->2.6Mib/s)
1512 */
1513 cached = 0;
1514
1515 if (!cached || !(chip->options & NAND_CACHEPRG)) {
1516
1517 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001518 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001519 /*
1520 * See if operation failed and additional status checks are
1521 * available
1522 */
1523 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
1524 status = chip->errstat(mtd, chip, FL_WRITING, status,
1525 page);
1526
1527 if (status & NAND_STATUS_FAIL)
1528 return -EIO;
1529 } else {
1530 chip->cmdfunc(mtd, NAND_CMD_CACHEDPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001531 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001532 }
1533
1534#ifdef CONFIG_MTD_NAND_VERIFY_WRITE
1535 /* Send command to read back the data */
1536 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
1537
1538 if (chip->verify_buf(mtd, buf, mtd->writesize))
1539 return -EIO;
1540#endif
1541 return 0;
1542}
1543
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001544/**
1545 * nand_fill_oob - [Internal] Transfer client buffer to oob
1546 * @chip: nand chip structure
1547 * @oob: oob data buffer
1548 * @ops: oob ops structure
1549 */
1550static uint8_t *nand_fill_oob(struct nand_chip *chip, uint8_t *oob,
1551 struct mtd_oob_ops *ops)
1552{
1553 size_t len = ops->ooblen;
1554
1555 switch(ops->mode) {
1556
1557 case MTD_OOB_PLACE:
1558 case MTD_OOB_RAW:
1559 memcpy(chip->oob_poi + ops->ooboffs, oob, len);
1560 return oob + len;
1561
1562 case MTD_OOB_AUTO: {
1563 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001564 uint32_t boffs = 0, woffs = ops->ooboffs;
1565 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001566
1567 for(; free->length && len; free++, len -= bytes) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001568 /* Write request not from offset 0 ? */
1569 if (unlikely(woffs)) {
1570 if (woffs >= free->length) {
1571 woffs -= free->length;
1572 continue;
1573 }
1574 boffs = free->offset + woffs;
1575 bytes = min_t(size_t, len,
1576 (free->length - woffs));
1577 woffs = 0;
1578 } else {
1579 bytes = min_t(size_t, len, free->length);
1580 boffs = free->offset;
1581 }
Vitaly Wool8b0036e2006-07-11 09:11:25 +02001582 memcpy(chip->oob_poi + boffs, oob, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001583 oob += bytes;
1584 }
1585 return oob;
1586 }
1587 default:
1588 BUG();
1589 }
1590 return NULL;
1591}
1592
Thomas Gleixner29072b92006-09-28 15:38:36 +02001593#define NOTALIGNED(x) (x & (chip->subpagesize - 1)) != 0
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001594
1595/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001596 * nand_do_write_ops - [Internal] NAND write with ECC
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001597 * @mtd: MTD device structure
1598 * @to: offset to write to
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001599 * @ops: oob operations description structure
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001600 *
1601 * NAND write with ECC
1602 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001603static int nand_do_write_ops(struct mtd_info *mtd, loff_t to,
1604 struct mtd_oob_ops *ops)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001605{
Thomas Gleixner29072b92006-09-28 15:38:36 +02001606 int chipnr, realpage, page, blockmask, column;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001607 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001608 uint32_t writelen = ops->len;
1609 uint8_t *oob = ops->oobbuf;
1610 uint8_t *buf = ops->datbuf;
Thomas Gleixner29072b92006-09-28 15:38:36 +02001611 int ret, subpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001612
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001613 ops->retlen = 0;
Thomas Gleixner29072b92006-09-28 15:38:36 +02001614 if (!writelen)
1615 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001616
1617 /* reject writes, which are not page aligned */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001618 if (NOTALIGNED(to) || NOTALIGNED(ops->len)) {
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001619 printk(KERN_NOTICE "nand_write: "
1620 "Attempt to write not page aligned data\n");
1621 return -EINVAL;
1622 }
1623
Thomas Gleixner29072b92006-09-28 15:38:36 +02001624 column = to & (mtd->writesize - 1);
1625 subpage = column || (writelen & (mtd->writesize - 1));
1626
1627 if (subpage && oob)
1628 return -EINVAL;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001629
Thomas Gleixner6a930962006-06-28 00:11:45 +02001630 chipnr = (int)(to >> chip->chip_shift);
1631 chip->select_chip(mtd, chipnr);
1632
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001633 /* Check, if it is write protected */
1634 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001635 return -EIO;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001636
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001637 realpage = (int)(to >> chip->page_shift);
1638 page = realpage & chip->pagemask;
1639 blockmask = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
1640
1641 /* Invalidate the page cache, when we write to the cached page */
1642 if (to <= (chip->pagebuf << chip->page_shift) &&
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001643 (chip->pagebuf << chip->page_shift) < (to + ops->len))
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001644 chip->pagebuf = -1;
1645
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01001646 /* If we're not given explicit OOB data, let it be 0xFF */
1647 if (likely(!oob))
1648 memset(chip->oob_poi, 0xff, mtd->oobsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001649
1650 while(1) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02001651 int bytes = mtd->writesize;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001652 int cached = writelen > bytes && page != blockmask;
Thomas Gleixner29072b92006-09-28 15:38:36 +02001653 uint8_t *wbuf = buf;
1654
1655 /* Partial page write ? */
1656 if (unlikely(column || writelen < (mtd->writesize - 1))) {
1657 cached = 0;
1658 bytes = min_t(int, bytes - column, (int) writelen);
1659 chip->pagebuf = -1;
1660 memset(chip->buffers->databuf, 0xff, mtd->writesize);
1661 memcpy(&chip->buffers->databuf[column], buf, bytes);
1662 wbuf = chip->buffers->databuf;
1663 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001664
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001665 if (unlikely(oob))
1666 oob = nand_fill_oob(chip, oob, ops);
1667
Thomas Gleixner29072b92006-09-28 15:38:36 +02001668 ret = chip->write_page(mtd, chip, wbuf, page, cached,
David Woodhouse956e9442006-09-25 17:12:39 +01001669 (ops->mode == MTD_OOB_RAW));
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001670 if (ret)
1671 break;
1672
1673 writelen -= bytes;
1674 if (!writelen)
1675 break;
1676
Thomas Gleixner29072b92006-09-28 15:38:36 +02001677 column = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001678 buf += bytes;
1679 realpage++;
1680
1681 page = realpage & chip->pagemask;
1682 /* Check, if we cross a chip boundary */
1683 if (!page) {
1684 chipnr++;
1685 chip->select_chip(mtd, -1);
1686 chip->select_chip(mtd, chipnr);
1687 }
1688 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001689
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001690 ops->retlen = ops->len - writelen;
Vitaly Wool70145682006-11-03 18:20:38 +03001691 if (unlikely(oob))
1692 ops->oobretlen = ops->ooblen;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001693 return ret;
1694}
1695
1696/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001697 * nand_write - [MTD Interface] NAND write with ECC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698 * @mtd: MTD device structure
1699 * @to: offset to write to
1700 * @len: number of bytes to write
1701 * @retlen: pointer to variable to store the number of written bytes
1702 * @buf: the data to write
1703 *
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001704 * NAND write with ECC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001706static int nand_write(struct mtd_info *mtd, loff_t to, size_t len,
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001707 size_t *retlen, const uint8_t *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001709 struct nand_chip *chip = mtd->priv;
1710 int ret;
1711
1712 /* Do not allow reads past end of device */
1713 if ((to + len) > mtd->size)
1714 return -EINVAL;
1715 if (!len)
1716 return 0;
1717
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001718 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001719
1720 chip->ops.len = len;
1721 chip->ops.datbuf = (uint8_t *)buf;
1722 chip->ops.oobbuf = NULL;
1723
1724 ret = nand_do_write_ops(mtd, to, &chip->ops);
1725
Richard Purdie7fd5aec2006-08-27 01:23:33 -07001726 *retlen = chip->ops.retlen;
1727
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001728 nand_release_device(mtd);
1729
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001730 return ret;
1731}
1732
1733/**
1734 * nand_do_write_oob - [MTD Interface] NAND write out-of-band
1735 * @mtd: MTD device structure
1736 * @to: offset to write to
1737 * @ops: oob operation description structure
1738 *
1739 * NAND write out-of-band
1740 */
1741static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
1742 struct mtd_oob_ops *ops)
1743{
1744 int chipnr, page, status;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001745 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001747 DEBUG(MTD_DEBUG_LEVEL3, "nand_write_oob: to = 0x%08x, len = %i\n",
Vitaly Wool70145682006-11-03 18:20:38 +03001748 (unsigned int)to, (int)ops->ooblen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749
1750 /* Do not allow write past end of page */
Vitaly Wool70145682006-11-03 18:20:38 +03001751 if ((ops->ooboffs + ops->ooblen) > mtd->oobsize) {
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001752 DEBUG(MTD_DEBUG_LEVEL0, "nand_write_oob: "
1753 "Attempt to write past end of page\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 return -EINVAL;
1755 }
1756
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001757 chipnr = (int)(to >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001758 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001760 /* Shift to get page */
1761 page = (int)(to >> chip->page_shift);
1762
1763 /*
1764 * Reset the chip. Some chips (like the Toshiba TC5832DC found in one
1765 * of my DiskOnChip 2000 test units) will clear the whole data page too
1766 * if we don't do this. I have no clue why, but I seem to have 'fixed'
1767 * it in the doc2000 driver in August 1999. dwmw2.
1768 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001769 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770
1771 /* Check, if it is write protected */
1772 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001773 return -EROFS;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001774
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775 /* Invalidate the page cache, if we write to the cached page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001776 if (page == chip->pagebuf)
1777 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001779 memset(chip->oob_poi, 0xff, mtd->oobsize);
1780 nand_fill_oob(chip, ops->oobbuf, ops);
1781 status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask);
1782 memset(chip->oob_poi, 0xff, mtd->oobsize);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001783
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001784 if (status)
1785 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786
Vitaly Wool70145682006-11-03 18:20:38 +03001787 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001789 return 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001790}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001792/**
1793 * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band
1794 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -07001795 * @to: offset to write to
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001796 * @ops: oob operation description structure
1797 */
1798static int nand_write_oob(struct mtd_info *mtd, loff_t to,
1799 struct mtd_oob_ops *ops)
1800{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001801 struct nand_chip *chip = mtd->priv;
1802 int ret = -ENOTSUPP;
1803
1804 ops->retlen = 0;
1805
1806 /* Do not allow writes past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03001807 if (ops->datbuf && (to + ops->len) > mtd->size) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001808 DEBUG(MTD_DEBUG_LEVEL0, "nand_read_oob: "
1809 "Attempt read beyond end of device\n");
1810 return -EINVAL;
1811 }
1812
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001813 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001814
1815 switch(ops->mode) {
1816 case MTD_OOB_PLACE:
1817 case MTD_OOB_AUTO:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001818 case MTD_OOB_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001819 break;
1820
1821 default:
1822 goto out;
1823 }
1824
1825 if (!ops->datbuf)
1826 ret = nand_do_write_oob(mtd, to, ops);
1827 else
1828 ret = nand_do_write_ops(mtd, to, ops);
1829
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001830 out:
1831 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832 return ret;
1833}
1834
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836 * single_erease_cmd - [GENERIC] NAND standard block erase command function
1837 * @mtd: MTD device structure
1838 * @page: the page address of the block which will be erased
1839 *
1840 * Standard erase command for NAND chips
1841 */
David Woodhousee0c7d762006-05-13 18:07:53 +01001842static void single_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001844 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001846 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
1847 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848}
1849
1850/**
1851 * multi_erease_cmd - [GENERIC] AND specific block erase command function
1852 * @mtd: MTD device structure
1853 * @page: the page address of the block which will be erased
1854 *
1855 * AND multi block erase command function
1856 * Erase 4 consecutive blocks
1857 */
David Woodhousee0c7d762006-05-13 18:07:53 +01001858static void multi_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001860 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001862 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
1863 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
1864 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
1865 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
1866 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867}
1868
1869/**
1870 * nand_erase - [MTD Interface] erase block(s)
1871 * @mtd: MTD device structure
1872 * @instr: erase instruction
1873 *
1874 * Erase one ore more blocks
1875 */
David Woodhousee0c7d762006-05-13 18:07:53 +01001876static int nand_erase(struct mtd_info *mtd, struct erase_info *instr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877{
David Woodhousee0c7d762006-05-13 18:07:53 +01001878 return nand_erase_nand(mtd, instr, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879}
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001880
David A. Marlin30f464b2005-01-17 18:35:25 +00001881#define BBT_PAGE_MASK 0xffffff3f
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001883 * nand_erase_nand - [Internal] erase block(s)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 * @mtd: MTD device structure
1885 * @instr: erase instruction
1886 * @allowbbt: allow erasing the bbt area
1887 *
1888 * Erase one ore more blocks
1889 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001890int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
1891 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892{
1893 int page, len, status, pages_per_block, ret, chipnr;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001894 struct nand_chip *chip = mtd->priv;
1895 int rewrite_bbt[NAND_MAX_CHIPS]={0};
1896 unsigned int bbt_masked_page = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001898 DEBUG(MTD_DEBUG_LEVEL3, "nand_erase: start = 0x%08x, len = %i\n",
1899 (unsigned int)instr->addr, (unsigned int)instr->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900
1901 /* Start address must align on block boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001902 if (instr->addr & ((1 << chip->phys_erase_shift) - 1)) {
David Woodhousee0c7d762006-05-13 18:07:53 +01001903 DEBUG(MTD_DEBUG_LEVEL0, "nand_erase: Unaligned address\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 return -EINVAL;
1905 }
1906
1907 /* Length must align on block boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001908 if (instr->len & ((1 << chip->phys_erase_shift) - 1)) {
1909 DEBUG(MTD_DEBUG_LEVEL0, "nand_erase: "
1910 "Length not block aligned\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911 return -EINVAL;
1912 }
1913
1914 /* Do not allow erase past end of device */
1915 if ((instr->len + instr->addr) > mtd->size) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001916 DEBUG(MTD_DEBUG_LEVEL0, "nand_erase: "
1917 "Erase past end of device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918 return -EINVAL;
1919 }
1920
1921 instr->fail_addr = 0xffffffff;
1922
1923 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001924 nand_get_device(chip, mtd, FL_ERASING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
1926 /* Shift to get first page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001927 page = (int)(instr->addr >> chip->page_shift);
1928 chipnr = (int)(instr->addr >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929
1930 /* Calculate pages in each block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001931 pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932
1933 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001934 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 /* Check, if it is write protected */
1937 if (nand_check_wp(mtd)) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001938 DEBUG(MTD_DEBUG_LEVEL0, "nand_erase: "
1939 "Device is write protected!!!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 instr->state = MTD_ERASE_FAILED;
1941 goto erase_exit;
1942 }
1943
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001944 /*
1945 * If BBT requires refresh, set the BBT page mask to see if the BBT
1946 * should be rewritten. Otherwise the mask is set to 0xffffffff which
1947 * can not be matched. This is also done when the bbt is actually
1948 * erased to avoid recusrsive updates
1949 */
1950 if (chip->options & BBT_AUTO_REFRESH && !allowbbt)
1951 bbt_masked_page = chip->bbt_td->pages[chipnr] & BBT_PAGE_MASK;
David A. Marlin30f464b2005-01-17 18:35:25 +00001952
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 /* Loop through the pages */
1954 len = instr->len;
1955
1956 instr->state = MTD_ERASING;
1957
1958 while (len) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001959 /*
1960 * heck if we have a bad block, we do not erase bad blocks !
1961 */
1962 if (nand_block_checkbad(mtd, ((loff_t) page) <<
1963 chip->page_shift, 0, allowbbt)) {
1964 printk(KERN_WARNING "nand_erase: attempt to erase a "
1965 "bad block at page 0x%08x\n", page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 instr->state = MTD_ERASE_FAILED;
1967 goto erase_exit;
1968 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001969
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001970 /*
1971 * Invalidate the page cache, if we erase the block which
1972 * contains the current cached page
1973 */
1974 if (page <= chip->pagebuf && chip->pagebuf <
1975 (page + pages_per_block))
1976 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001978 chip->erase_cmd(mtd, page & chip->pagemask);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001979
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001980 status = chip->waitfunc(mtd, chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001982 /*
1983 * See if operation failed and additional status checks are
1984 * available
1985 */
1986 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
1987 status = chip->errstat(mtd, chip, FL_ERASING,
1988 status, page);
David A. Marlin068e3c02005-01-24 03:07:46 +00001989
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990 /* See if block erase succeeded */
David A. Marlina4ab4c52005-01-23 18:30:53 +00001991 if (status & NAND_STATUS_FAIL) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001992 DEBUG(MTD_DEBUG_LEVEL0, "nand_erase: "
1993 "Failed erase, page 0x%08x\n", page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994 instr->state = MTD_ERASE_FAILED;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001995 instr->fail_addr = (page << chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996 goto erase_exit;
1997 }
David A. Marlin30f464b2005-01-17 18:35:25 +00001998
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001999 /*
2000 * If BBT requires refresh, set the BBT rewrite flag to the
2001 * page being erased
2002 */
2003 if (bbt_masked_page != 0xffffffff &&
2004 (page & BBT_PAGE_MASK) == bbt_masked_page)
2005 rewrite_bbt[chipnr] = (page << chip->page_shift);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002006
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007 /* Increment page address and decrement length */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002008 len -= (1 << chip->phys_erase_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009 page += pages_per_block;
2010
2011 /* Check, if we cross a chip boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002012 if (len && !(page & chip->pagemask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002014 chip->select_chip(mtd, -1);
2015 chip->select_chip(mtd, chipnr);
David A. Marlin30f464b2005-01-17 18:35:25 +00002016
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002017 /*
2018 * If BBT requires refresh and BBT-PERCHIP, set the BBT
2019 * page mask to see if this BBT should be rewritten
2020 */
2021 if (bbt_masked_page != 0xffffffff &&
2022 (chip->bbt_td->options & NAND_BBT_PERCHIP))
2023 bbt_masked_page = chip->bbt_td->pages[chipnr] &
2024 BBT_PAGE_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025 }
2026 }
2027 instr->state = MTD_ERASE_DONE;
2028
David Woodhousee0c7d762006-05-13 18:07:53 +01002029 erase_exit:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030
2031 ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
2032 /* Do call back function */
2033 if (!ret)
2034 mtd_erase_callback(instr);
2035
2036 /* Deselect and wake up anyone waiting on the device */
2037 nand_release_device(mtd);
2038
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002039 /*
2040 * If BBT requires refresh and erase was successful, rewrite any
2041 * selected bad block tables
2042 */
2043 if (bbt_masked_page == 0xffffffff || ret)
2044 return ret;
2045
2046 for (chipnr = 0; chipnr < chip->numchips; chipnr++) {
2047 if (!rewrite_bbt[chipnr])
2048 continue;
2049 /* update the BBT for chip */
2050 DEBUG(MTD_DEBUG_LEVEL0, "nand_erase_nand: nand_update_bbt "
2051 "(%d:0x%0x 0x%0x)\n", chipnr, rewrite_bbt[chipnr],
2052 chip->bbt_td->pages[chipnr]);
2053 nand_update_bbt(mtd, rewrite_bbt[chipnr]);
David A. Marlin30f464b2005-01-17 18:35:25 +00002054 }
2055
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 /* Return more or less happy */
2057 return ret;
2058}
2059
2060/**
2061 * nand_sync - [MTD Interface] sync
2062 * @mtd: MTD device structure
2063 *
2064 * Sync is actually a wait for chip ready function
2065 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002066static void nand_sync(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002068 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069
David Woodhousee0c7d762006-05-13 18:07:53 +01002070 DEBUG(MTD_DEBUG_LEVEL3, "nand_sync: called\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071
2072 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002073 nand_get_device(chip, mtd, FL_SYNCING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 /* Release it and go back */
David Woodhousee0c7d762006-05-13 18:07:53 +01002075 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076}
2077
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002079 * nand_block_isbad - [MTD Interface] Check if block at offset is bad
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -07002081 * @offs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002083static int nand_block_isbad(struct mtd_info *mtd, loff_t offs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084{
2085 /* Check for invalid offset */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002086 if (offs > mtd->size)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 return -EINVAL;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002088
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002089 return nand_block_checkbad(mtd, offs, 1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090}
2091
2092/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002093 * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094 * @mtd: MTD device structure
2095 * @ofs: offset relative to mtd start
2096 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002097static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002099 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 int ret;
2101
David Woodhousee0c7d762006-05-13 18:07:53 +01002102 if ((ret = nand_block_isbad(mtd, ofs))) {
2103 /* If it was bad already, return success and do nothing. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104 if (ret > 0)
2105 return 0;
David Woodhousee0c7d762006-05-13 18:07:53 +01002106 return ret;
2107 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002109 return chip->block_markbad(mtd, ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110}
2111
2112/**
Vitaly Wool962034f2005-09-15 14:58:53 +01002113 * nand_suspend - [MTD Interface] Suspend the NAND flash
2114 * @mtd: MTD device structure
2115 */
2116static int nand_suspend(struct mtd_info *mtd)
2117{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002118 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002119
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002120 return nand_get_device(chip, mtd, FL_PM_SUSPENDED);
Vitaly Wool962034f2005-09-15 14:58:53 +01002121}
2122
2123/**
2124 * nand_resume - [MTD Interface] Resume the NAND flash
2125 * @mtd: MTD device structure
2126 */
2127static void nand_resume(struct mtd_info *mtd)
2128{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002129 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002130
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002131 if (chip->state == FL_PM_SUSPENDED)
Vitaly Wool962034f2005-09-15 14:58:53 +01002132 nand_release_device(mtd);
2133 else
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02002134 printk(KERN_ERR "nand_resume() called for a chip which is not "
2135 "in suspended state\n");
Vitaly Wool962034f2005-09-15 14:58:53 +01002136}
2137
Thomas Gleixnera36ed292006-05-23 11:37:03 +02002138/*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002139 * Set default functions
2140 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002141static void nand_set_defaults(struct nand_chip *chip, int busw)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002142{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 /* check for proper chip_delay setup, set 20us if not */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002144 if (!chip->chip_delay)
2145 chip->chip_delay = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146
2147 /* check, if a user supplied command function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002148 if (chip->cmdfunc == NULL)
2149 chip->cmdfunc = nand_command;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150
2151 /* check, if a user supplied wait function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002152 if (chip->waitfunc == NULL)
2153 chip->waitfunc = nand_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002155 if (!chip->select_chip)
2156 chip->select_chip = nand_select_chip;
2157 if (!chip->read_byte)
2158 chip->read_byte = busw ? nand_read_byte16 : nand_read_byte;
2159 if (!chip->read_word)
2160 chip->read_word = nand_read_word;
2161 if (!chip->block_bad)
2162 chip->block_bad = nand_block_bad;
2163 if (!chip->block_markbad)
2164 chip->block_markbad = nand_default_block_markbad;
2165 if (!chip->write_buf)
2166 chip->write_buf = busw ? nand_write_buf16 : nand_write_buf;
2167 if (!chip->read_buf)
2168 chip->read_buf = busw ? nand_read_buf16 : nand_read_buf;
2169 if (!chip->verify_buf)
2170 chip->verify_buf = busw ? nand_verify_buf16 : nand_verify_buf;
2171 if (!chip->scan_bbt)
2172 chip->scan_bbt = nand_default_bbt;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002173
2174 if (!chip->controller) {
2175 chip->controller = &chip->hwcontrol;
2176 spin_lock_init(&chip->controller->lock);
2177 init_waitqueue_head(&chip->controller->wq);
2178 }
2179
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002180}
2181
2182/*
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002183 * Get the flash and manufacturer id and lookup if the type is supported
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002184 */
2185static struct nand_flash_dev *nand_get_flash_type(struct mtd_info *mtd,
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002186 struct nand_chip *chip,
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002187 int busw, int *maf_id)
2188{
2189 struct nand_flash_dev *type = NULL;
2190 int i, dev_id, maf_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191
2192 /* Select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002193 chip->select_chip(mtd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002194
2195 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002196 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197
2198 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002199 *maf_id = chip->read_byte(mtd);
2200 dev_id = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002202 /* Lookup the flash id */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203 for (i = 0; nand_flash_ids[i].name != NULL; i++) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002204 if (dev_id == nand_flash_ids[i].id) {
2205 type = &nand_flash_ids[i];
2206 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208 }
2209
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002210 if (!type)
2211 return ERR_PTR(-ENODEV);
2212
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002213 if (!mtd->name)
2214 mtd->name = type->name;
2215
2216 chip->chipsize = type->chipsize << 20;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002217
2218 /* Newer devices have all the information in additional id bytes */
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002219 if (!type->pagesize) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002220 int extid;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002221 /* The 3rd id byte holds MLC / multichip data */
2222 chip->cellinfo = chip->read_byte(mtd);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002223 /* The 4th id byte is the important one */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002224 extid = chip->read_byte(mtd);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002225 /* Calc pagesize */
Thomas Gleixner4cbb9b82006-05-23 12:37:31 +02002226 mtd->writesize = 1024 << (extid & 0x3);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002227 extid >>= 2;
2228 /* Calc oobsize */
Thomas Gleixner4cbb9b82006-05-23 12:37:31 +02002229 mtd->oobsize = (8 << (extid & 0x01)) * (mtd->writesize >> 9);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002230 extid >>= 2;
2231 /* Calc blocksize. Blocksize is multiples of 64KiB */
2232 mtd->erasesize = (64 * 1024) << (extid & 0x03);
2233 extid >>= 2;
2234 /* Get buswidth information */
2235 busw = (extid & 0x01) ? NAND_BUSWIDTH_16 : 0;
2236
2237 } else {
2238 /*
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002239 * Old devices have chip data hardcoded in the device id table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002240 */
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002241 mtd->erasesize = type->erasesize;
2242 mtd->writesize = type->pagesize;
Thomas Gleixner4cbb9b82006-05-23 12:37:31 +02002243 mtd->oobsize = mtd->writesize / 32;
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002244 busw = type->options & NAND_BUSWIDTH_16;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002245 }
2246
2247 /* Try to identify manufacturer */
David Woodhouse9a909862006-07-15 13:26:18 +01002248 for (maf_idx = 0; nand_manuf_ids[maf_idx].id != 0x0; maf_idx++) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002249 if (nand_manuf_ids[maf_idx].id == *maf_id)
2250 break;
2251 }
2252
2253 /*
2254 * Check, if buswidth is correct. Hardware drivers should set
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002255 * chip correct !
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002256 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002257 if (busw != (chip->options & NAND_BUSWIDTH_16)) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002258 printk(KERN_INFO "NAND device: Manufacturer ID:"
2259 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id,
2260 dev_id, nand_manuf_ids[maf_idx].name, mtd->name);
2261 printk(KERN_WARNING "NAND bus width %d instead %d bit\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002262 (chip->options & NAND_BUSWIDTH_16) ? 16 : 8,
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002263 busw ? 16 : 8);
2264 return ERR_PTR(-EINVAL);
2265 }
2266
2267 /* Calculate the address shift from the page size */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002268 chip->page_shift = ffs(mtd->writesize) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002269 /* Convert chipsize to number of pages per chip -1. */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002270 chip->pagemask = (chip->chipsize >> chip->page_shift) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002271
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002272 chip->bbt_erase_shift = chip->phys_erase_shift =
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002273 ffs(mtd->erasesize) - 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002274 chip->chip_shift = ffs(chip->chipsize) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002275
2276 /* Set the bad block position */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002277 chip->badblockpos = mtd->writesize > 512 ?
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002278 NAND_LARGE_BADBLOCK_POS : NAND_SMALL_BADBLOCK_POS;
2279
2280 /* Get chip options, preserve non chip based options */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002281 chip->options &= ~NAND_CHIPOPTIONS_MSK;
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002282 chip->options |= type->options & NAND_CHIPOPTIONS_MSK;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002283
2284 /*
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002285 * Set chip as a default. Board drivers can override it, if necessary
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002286 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002287 chip->options |= NAND_NO_AUTOINCR;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002288
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002289 /* Check if chip is a not a samsung device. Do not clear the
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002290 * options for chips which are not having an extended id.
2291 */
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002292 if (*maf_id != NAND_MFR_SAMSUNG && !type->pagesize)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002293 chip->options &= ~NAND_SAMSUNG_LP_OPTIONS;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002294
2295 /* Check for AND chips with 4 page planes */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002296 if (chip->options & NAND_4PAGE_ARRAY)
2297 chip->erase_cmd = multi_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002298 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002299 chip->erase_cmd = single_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002300
2301 /* Do not replace user supplied command function ! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002302 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
2303 chip->cmdfunc = nand_command_lp;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002304
2305 printk(KERN_INFO "NAND device: Manufacturer ID:"
2306 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id, dev_id,
2307 nand_manuf_ids[maf_idx].name, type->name);
2308
2309 return type;
2310}
2311
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002312/**
David Woodhouse3b85c322006-09-25 17:06:53 +01002313 * nand_scan_ident - [NAND Interface] Scan for the NAND device
2314 * @mtd: MTD device structure
2315 * @maxchips: Number of chips to scan for
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002316 *
David Woodhouse3b85c322006-09-25 17:06:53 +01002317 * This is the first phase of the normal nand_scan() function. It
2318 * reads the flash ID and sets up MTD fields accordingly.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002319 *
David Woodhouse3b85c322006-09-25 17:06:53 +01002320 * The mtd->owner field must be set to the module of the caller.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002321 */
David Woodhouse3b85c322006-09-25 17:06:53 +01002322int nand_scan_ident(struct mtd_info *mtd, int maxchips)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002323{
2324 int i, busw, nand_maf_id;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002325 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002326 struct nand_flash_dev *type;
2327
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002328 /* Get buswidth to select the correct functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002329 busw = chip->options & NAND_BUSWIDTH_16;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002330 /* Set the default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002331 nand_set_defaults(chip, busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002332
2333 /* Read the flash type */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002334 type = nand_get_flash_type(mtd, chip, busw, &nand_maf_id);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002335
2336 if (IS_ERR(type)) {
David Woodhousee0c7d762006-05-13 18:07:53 +01002337 printk(KERN_WARNING "No NAND device found!!!\n");
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002338 chip->select_chip(mtd, -1);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002339 return PTR_ERR(type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340 }
2341
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002342 /* Check for a chip array */
David Woodhousee0c7d762006-05-13 18:07:53 +01002343 for (i = 1; i < maxchips; i++) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002344 chip->select_chip(mtd, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002345 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002346 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002347 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002348 if (nand_maf_id != chip->read_byte(mtd) ||
2349 type->id != chip->read_byte(mtd))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002350 break;
2351 }
2352 if (i > 1)
2353 printk(KERN_INFO "%d NAND chips detected\n", i);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002354
Linus Torvalds1da177e2005-04-16 15:20:36 -07002355 /* Store the number of chips and calc total size for mtd */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002356 chip->numchips = i;
2357 mtd->size = i * chip->chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002358
David Woodhouse3b85c322006-09-25 17:06:53 +01002359 return 0;
2360}
2361
2362
2363/**
2364 * nand_scan_tail - [NAND Interface] Scan for the NAND device
2365 * @mtd: MTD device structure
2366 * @maxchips: Number of chips to scan for
2367 *
2368 * This is the second phase of the normal nand_scan() function. It
2369 * fills out all the uninitialized function pointers with the defaults
2370 * and scans for a bad block table if appropriate.
2371 */
2372int nand_scan_tail(struct mtd_info *mtd)
2373{
2374 int i;
2375 struct nand_chip *chip = mtd->priv;
2376
David Woodhouse4bf63fc2006-09-25 17:08:04 +01002377 if (!(chip->options & NAND_OWN_BUFFERS))
2378 chip->buffers = kmalloc(sizeof(*chip->buffers), GFP_KERNEL);
2379 if (!chip->buffers)
2380 return -ENOMEM;
2381
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01002382 /* Set the internal oob buffer location, just after the page data */
David Woodhouse784f4d52006-10-22 01:47:45 +01002383 chip->oob_poi = chip->buffers->databuf + mtd->writesize;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002384
2385 /*
2386 * If no default placement scheme is given, select an appropriate one
2387 */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002388 if (!chip->ecc.layout) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002389 switch (mtd->oobsize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002390 case 8:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002391 chip->ecc.layout = &nand_oob_8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392 break;
2393 case 16:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002394 chip->ecc.layout = &nand_oob_16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395 break;
2396 case 64:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002397 chip->ecc.layout = &nand_oob_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002398 break;
2399 default:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002400 printk(KERN_WARNING "No oob scheme defined for "
2401 "oobsize %d\n", mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402 BUG();
2403 }
2404 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002405
David Woodhouse956e9442006-09-25 17:12:39 +01002406 if (!chip->write_page)
2407 chip->write_page = nand_write_page;
2408
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002409 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002410 * check ECC mode, default to software if 3byte/512byte hardware ECC is
2411 * selected and we have 256 byte pagesize fallback to software ECC
David Woodhousee0c7d762006-05-13 18:07:53 +01002412 */
David Woodhouse956e9442006-09-25 17:12:39 +01002413 if (!chip->ecc.read_page_raw)
2414 chip->ecc.read_page_raw = nand_read_page_raw;
2415 if (!chip->ecc.write_page_raw)
2416 chip->ecc.write_page_raw = nand_write_page_raw;
2417
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002418 switch (chip->ecc.mode) {
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002419 case NAND_ECC_HW:
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002420 /* Use standard hwecc read page function ? */
2421 if (!chip->ecc.read_page)
2422 chip->ecc.read_page = nand_read_page_hwecc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002423 if (!chip->ecc.write_page)
2424 chip->ecc.write_page = nand_write_page_hwecc;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002425 if (!chip->ecc.read_oob)
2426 chip->ecc.read_oob = nand_read_oob_std;
2427 if (!chip->ecc.write_oob)
2428 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002429
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002430 case NAND_ECC_HW_SYNDROME:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002431 if (!chip->ecc.calculate || !chip->ecc.correct ||
2432 !chip->ecc.hwctl) {
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002433 printk(KERN_WARNING "No ECC functions supplied, "
2434 "Hardware ECC not possible\n");
2435 BUG();
2436 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002437 /* Use standard syndrome read/write page function ? */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002438 if (!chip->ecc.read_page)
2439 chip->ecc.read_page = nand_read_page_syndrome;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002440 if (!chip->ecc.write_page)
2441 chip->ecc.write_page = nand_write_page_syndrome;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002442 if (!chip->ecc.read_oob)
2443 chip->ecc.read_oob = nand_read_oob_syndrome;
2444 if (!chip->ecc.write_oob)
2445 chip->ecc.write_oob = nand_write_oob_syndrome;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002446
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002447 if (mtd->writesize >= chip->ecc.size)
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002448 break;
2449 printk(KERN_WARNING "%d byte HW ECC not possible on "
2450 "%d byte page size, fallback to SW ECC\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002451 chip->ecc.size, mtd->writesize);
2452 chip->ecc.mode = NAND_ECC_SOFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002453
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002454 case NAND_ECC_SOFT:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002455 chip->ecc.calculate = nand_calculate_ecc;
2456 chip->ecc.correct = nand_correct_data;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002457 chip->ecc.read_page = nand_read_page_swecc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002458 chip->ecc.write_page = nand_write_page_swecc;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002459 chip->ecc.read_oob = nand_read_oob_std;
2460 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002461 chip->ecc.size = 256;
2462 chip->ecc.bytes = 3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002464
2465 case NAND_ECC_NONE:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002466 printk(KERN_WARNING "NAND_ECC_NONE selected by board driver. "
2467 "This is not recommended !!\n");
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002468 chip->ecc.read_page = nand_read_page_raw;
2469 chip->ecc.write_page = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002470 chip->ecc.read_oob = nand_read_oob_std;
2471 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002472 chip->ecc.size = mtd->writesize;
2473 chip->ecc.bytes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474 break;
David Woodhouse956e9442006-09-25 17:12:39 +01002475
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476 default:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002477 printk(KERN_WARNING "Invalid NAND_ECC_MODE %d\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002478 chip->ecc.mode);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002479 BUG();
2480 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002482 /*
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002483 * The number of bytes available for a client to place data into
2484 * the out of band area
2485 */
2486 chip->ecc.layout->oobavail = 0;
2487 for (i = 0; chip->ecc.layout->oobfree[i].length; i++)
2488 chip->ecc.layout->oobavail +=
2489 chip->ecc.layout->oobfree[i].length;
2490
2491 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002492 * Set the number of read / write steps for one page depending on ECC
2493 * mode
2494 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002495 chip->ecc.steps = mtd->writesize / chip->ecc.size;
2496 if(chip->ecc.steps * chip->ecc.size != mtd->writesize) {
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002497 printk(KERN_WARNING "Invalid ecc parameters\n");
2498 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002499 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002500 chip->ecc.total = chip->ecc.steps * chip->ecc.bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002501
Thomas Gleixner29072b92006-09-28 15:38:36 +02002502 /*
2503 * Allow subpage writes up to ecc.steps. Not possible for MLC
2504 * FLASH.
2505 */
2506 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) &&
2507 !(chip->cellinfo & NAND_CI_CELLTYPE_MSK)) {
2508 switch(chip->ecc.steps) {
2509 case 2:
2510 mtd->subpage_sft = 1;
2511 break;
2512 case 4:
2513 case 8:
2514 mtd->subpage_sft = 2;
2515 break;
2516 }
2517 }
2518 chip->subpagesize = mtd->writesize >> mtd->subpage_sft;
2519
Thomas Gleixner04bbd0e2006-05-25 09:45:29 +02002520 /* Initialize state */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002521 chip->state = FL_READY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522
2523 /* De-select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002524 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002525
2526 /* Invalidate the pagebuffer reference */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002527 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002528
2529 /* Fill in remaining MTD driver data */
2530 mtd->type = MTD_NANDFLASH;
Joern Engel5fa43392006-05-22 23:18:29 +02002531 mtd->flags = MTD_CAP_NANDFLASH;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532 mtd->ecctype = MTD_ECC_SW;
2533 mtd->erase = nand_erase;
2534 mtd->point = NULL;
2535 mtd->unpoint = NULL;
2536 mtd->read = nand_read;
2537 mtd->write = nand_write;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538 mtd->read_oob = nand_read_oob;
2539 mtd->write_oob = nand_write_oob;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540 mtd->sync = nand_sync;
2541 mtd->lock = NULL;
2542 mtd->unlock = NULL;
Vitaly Wool962034f2005-09-15 14:58:53 +01002543 mtd->suspend = nand_suspend;
2544 mtd->resume = nand_resume;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545 mtd->block_isbad = nand_block_isbad;
2546 mtd->block_markbad = nand_block_markbad;
2547
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002548 /* propagate ecc.layout to mtd_info */
2549 mtd->ecclayout = chip->ecc.layout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550
Thomas Gleixner0040bf32005-02-09 12:20:00 +00002551 /* Check, if we should skip the bad block table scan */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002552 if (chip->options & NAND_SKIP_BBTSCAN)
Thomas Gleixner0040bf32005-02-09 12:20:00 +00002553 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554
2555 /* Build bad block table */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002556 return chip->scan_bbt(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002557}
2558
David Woodhouse3b85c322006-09-25 17:06:53 +01002559/* module_text_address() isn't exported, and it's mostly a pointless
2560 test if this is a module _anyway_ -- they'd have to try _really_ hard
2561 to call us from in-kernel code if the core NAND support is modular. */
2562#ifdef MODULE
2563#define caller_is_module() (1)
2564#else
2565#define caller_is_module() \
2566 module_text_address((unsigned long)__builtin_return_address(0))
2567#endif
2568
2569/**
2570 * nand_scan - [NAND Interface] Scan for the NAND device
2571 * @mtd: MTD device structure
2572 * @maxchips: Number of chips to scan for
2573 *
2574 * This fills out all the uninitialized function pointers
2575 * with the defaults.
2576 * The flash ID is read and the mtd/chip structures are
2577 * filled with the appropriate values.
2578 * The mtd->owner field must be set to the module of the caller
2579 *
2580 */
2581int nand_scan(struct mtd_info *mtd, int maxchips)
2582{
2583 int ret;
2584
2585 /* Many callers got this wrong, so check for it for a while... */
2586 if (!mtd->owner && caller_is_module()) {
2587 printk(KERN_CRIT "nand_scan() called with NULL mtd->owner!\n");
2588 BUG();
2589 }
2590
2591 ret = nand_scan_ident(mtd, maxchips);
2592 if (!ret)
2593 ret = nand_scan_tail(mtd);
2594 return ret;
2595}
2596
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002598 * nand_release - [NAND Interface] Free resources held by the NAND device
Linus Torvalds1da177e2005-04-16 15:20:36 -07002599 * @mtd: MTD device structure
2600*/
David Woodhousee0c7d762006-05-13 18:07:53 +01002601void nand_release(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002603 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604
2605#ifdef CONFIG_MTD_PARTITIONS
2606 /* Deregister partitions */
David Woodhousee0c7d762006-05-13 18:07:53 +01002607 del_mtd_partitions(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002608#endif
2609 /* Deregister the device */
David Woodhousee0c7d762006-05-13 18:07:53 +01002610 del_mtd_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002611
Jesper Juhlfa671642005-11-07 01:01:27 -08002612 /* Free bad block table memory */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002613 kfree(chip->bbt);
David Woodhouse4bf63fc2006-09-25 17:08:04 +01002614 if (!(chip->options & NAND_OWN_BUFFERS))
2615 kfree(chip->buffers);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002616}
2617
David Woodhousee0c7d762006-05-13 18:07:53 +01002618EXPORT_SYMBOL_GPL(nand_scan);
David Woodhouse3b85c322006-09-25 17:06:53 +01002619EXPORT_SYMBOL_GPL(nand_scan_ident);
2620EXPORT_SYMBOL_GPL(nand_scan_tail);
David Woodhousee0c7d762006-05-13 18:07:53 +01002621EXPORT_SYMBOL_GPL(nand_release);
Richard Purdie8fe833c2006-03-31 02:31:14 -08002622
2623static int __init nand_base_init(void)
2624{
2625 led_trigger_register_simple("nand-disk", &nand_led_trigger);
2626 return 0;
2627}
2628
2629static void __exit nand_base_exit(void)
2630{
2631 led_trigger_unregister_simple(nand_led_trigger);
2632}
2633
2634module_init(nand_base_init);
2635module_exit(nand_base_exit);
2636
David Woodhousee0c7d762006-05-13 18:07:53 +01002637MODULE_LICENSE("GPL");
2638MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>, Thomas Gleixner <tglx@linutronix.de>");
2639MODULE_DESCRIPTION("Generic NAND flash driver code");