blob: b291e6c650530b16ab440de0259b892861ad94de [file] [log] [blame]
Zhang Wei173acc72008-03-01 07:42:48 -07001/*
2 * Freescale MPC85xx, MPC83xx DMA Engine support
3 *
Li Yange2c8e4252010-11-11 20:16:29 +08004 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved.
Zhang Wei173acc72008-03-01 07:42:48 -07005 *
6 * Author:
7 * Zhang Wei <wei.zhang@freescale.com>, Jul 2007
8 * Ebony Zhu <ebony.zhu@freescale.com>, May 2007
9 *
10 * Description:
11 * DMA engine driver for Freescale MPC8540 DMA controller, which is
12 * also fit for MPC8560, MPC8555, MPC8548, MPC8641, and etc.
Stefan Weilc2e07b32010-08-03 19:44:52 +020013 * The support for MPC8349 DMA controller is also added.
Zhang Wei173acc72008-03-01 07:42:48 -070014 *
Ira W. Snydera7aea372009-04-23 16:17:54 -070015 * This driver instructs the DMA controller to issue the PCI Read Multiple
16 * command for PCI read operations, instead of using the default PCI Read Line
17 * command. Please be aware that this setting may result in read pre-fetching
18 * on some platforms.
19 *
Zhang Wei173acc72008-03-01 07:42:48 -070020 * This is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2 of the License, or
23 * (at your option) any later version.
24 *
25 */
26
27#include <linux/init.h>
28#include <linux/module.h>
29#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Zhang Wei173acc72008-03-01 07:42:48 -070031#include <linux/interrupt.h>
32#include <linux/dmaengine.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
35#include <linux/dmapool.h>
Rob Herring5af50732013-09-17 14:28:33 -050036#include <linux/of_address.h>
37#include <linux/of_irq.h>
Zhang Wei173acc72008-03-01 07:42:48 -070038#include <linux/of_platform.h>
39
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000040#include "dmaengine.h"
Zhang Wei173acc72008-03-01 07:42:48 -070041#include "fsldma.h"
42
Ira Snyderb1584712011-03-03 07:54:55 +000043#define chan_dbg(chan, fmt, arg...) \
44 dev_dbg(chan->dev, "%s: " fmt, chan->name, ##arg)
45#define chan_err(chan, fmt, arg...) \
46 dev_err(chan->dev, "%s: " fmt, chan->name, ##arg)
Ira Snyderc14330412010-09-30 11:46:45 +000047
Ira Snyderb1584712011-03-03 07:54:55 +000048static const char msg_ld_oom[] = "No free memory for link descriptor";
Zhang Wei173acc72008-03-01 07:42:48 -070049
Ira Snydere8bd84d2011-03-03 07:54:54 +000050/*
51 * Register Helpers
52 */
Zhang Wei173acc72008-03-01 07:42:48 -070053
Ira Snydera1c03312010-01-06 13:34:05 +000054static void set_sr(struct fsldma_chan *chan, u32 val)
Zhang Wei173acc72008-03-01 07:42:48 -070055{
Ira Snydera1c03312010-01-06 13:34:05 +000056 DMA_OUT(chan, &chan->regs->sr, val, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070057}
58
Ira Snydera1c03312010-01-06 13:34:05 +000059static u32 get_sr(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -070060{
Ira Snydera1c03312010-01-06 13:34:05 +000061 return DMA_IN(chan, &chan->regs->sr, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070062}
63
Hongbo Zhangccdce9a2014-04-18 16:17:45 +080064static void set_mr(struct fsldma_chan *chan, u32 val)
65{
66 DMA_OUT(chan, &chan->regs->mr, val, 32);
67}
68
69static u32 get_mr(struct fsldma_chan *chan)
70{
71 return DMA_IN(chan, &chan->regs->mr, 32);
72}
73
Ira Snydera1c03312010-01-06 13:34:05 +000074static void set_cdar(struct fsldma_chan *chan, dma_addr_t addr)
Zhang Wei173acc72008-03-01 07:42:48 -070075{
Ira Snydera1c03312010-01-06 13:34:05 +000076 DMA_OUT(chan, &chan->regs->cdar, addr | FSL_DMA_SNEN, 64);
Zhang Wei173acc72008-03-01 07:42:48 -070077}
78
Ira Snydera1c03312010-01-06 13:34:05 +000079static dma_addr_t get_cdar(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -070080{
Ira Snydera1c03312010-01-06 13:34:05 +000081 return DMA_IN(chan, &chan->regs->cdar, 64) & ~FSL_DMA_SNEN;
Zhang Wei173acc72008-03-01 07:42:48 -070082}
83
Hongbo Zhangccdce9a2014-04-18 16:17:45 +080084static void set_bcr(struct fsldma_chan *chan, u32 val)
85{
86 DMA_OUT(chan, &chan->regs->bcr, val, 32);
87}
88
Ira Snydera1c03312010-01-06 13:34:05 +000089static u32 get_bcr(struct fsldma_chan *chan)
Zhang Weif79abb62008-03-18 18:45:00 -070090{
Ira Snydera1c03312010-01-06 13:34:05 +000091 return DMA_IN(chan, &chan->regs->bcr, 32);
Zhang Weif79abb62008-03-18 18:45:00 -070092}
93
Ira Snydere8bd84d2011-03-03 07:54:54 +000094/*
95 * Descriptor Helpers
96 */
97
Zhang Wei173acc72008-03-01 07:42:48 -070098static void set_desc_cnt(struct fsldma_chan *chan,
99 struct fsl_dma_ld_hw *hw, u32 count)
Zhang Wei173acc72008-03-01 07:42:48 -0700100{
Zhang Wei173acc72008-03-01 07:42:48 -0700101 hw->count = CPU_TO_DMA(chan, count, 32);
Zhang Wei173acc72008-03-01 07:42:48 -0700102}
103
Zhang Wei173acc72008-03-01 07:42:48 -0700104static void set_desc_src(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000105 struct fsl_dma_ld_hw *hw, dma_addr_t src)
Zhang Wei173acc72008-03-01 07:42:48 -0700106{
Zhang Wei173acc72008-03-01 07:42:48 -0700107 u64 snoop_bits;
Dan Williams900325a2009-03-02 15:33:46 -0700108
Zhang Wei173acc72008-03-01 07:42:48 -0700109 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
110 ? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0;
111 hw->src_addr = CPU_TO_DMA(chan, snoop_bits | src, 64);
Zhang Wei173acc72008-03-01 07:42:48 -0700112}
113
Zhang Wei173acc72008-03-01 07:42:48 -0700114static void set_desc_dst(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000115 struct fsl_dma_ld_hw *hw, dma_addr_t dst)
Zhang Wei173acc72008-03-01 07:42:48 -0700116{
117 u64 snoop_bits;
118
119 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
120 ? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0;
121 hw->dst_addr = CPU_TO_DMA(chan, snoop_bits | dst, 64);
122}
123
124static void set_desc_next(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000125 struct fsl_dma_ld_hw *hw, dma_addr_t next)
Zhang Wei173acc72008-03-01 07:42:48 -0700126{
127 u64 snoop_bits;
128
129 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
130 ? FSL_DMA_SNEN : 0;
131 hw->next_ln_addr = CPU_TO_DMA(chan, snoop_bits | next, 64);
132}
133
Ira Snyder31f43062011-03-03 07:54:57 +0000134static void set_ld_eol(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
Zhang Wei173acc72008-03-01 07:42:48 -0700135{
Ira Snyder776c8942009-05-15 11:33:20 -0700136 u64 snoop_bits;
137
Ira Snydera1c03312010-01-06 13:34:05 +0000138 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
Ira Snyder776c8942009-05-15 11:33:20 -0700139 ? FSL_DMA_SNEN : 0;
140
Ira Snydera1c03312010-01-06 13:34:05 +0000141 desc->hw.next_ln_addr = CPU_TO_DMA(chan,
142 DMA_TO_CPU(chan, desc->hw.next_ln_addr, 64) | FSL_DMA_EOL
Ira Snyder776c8942009-05-15 11:33:20 -0700143 | snoop_bits, 64);
Zhang Wei173acc72008-03-01 07:42:48 -0700144}
145
Ira Snydere8bd84d2011-03-03 07:54:54 +0000146/*
147 * DMA Engine Hardware Control Helpers
148 */
Zhang Wei173acc72008-03-01 07:42:48 -0700149
Ira Snydere8bd84d2011-03-03 07:54:54 +0000150static void dma_init(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700151{
Ira Snydere8bd84d2011-03-03 07:54:54 +0000152 /* Reset the channel */
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800153 set_mr(chan, 0);
Zhang Wei173acc72008-03-01 07:42:48 -0700154
Ira Snydere8bd84d2011-03-03 07:54:54 +0000155 switch (chan->feature & FSL_DMA_IP_MASK) {
156 case FSL_DMA_IP_85XX:
157 /* Set the channel to below modes:
158 * EIE - Error interrupt enable
Ira Snydere8bd84d2011-03-03 07:54:54 +0000159 * EOLNIE - End of links interrupt enable
160 * BWC - Bandwidth sharing among channels
161 */
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800162 set_mr(chan, FSL_DMA_MR_BWC | FSL_DMA_MR_EIE
163 | FSL_DMA_MR_EOLNIE);
Ira Snydere8bd84d2011-03-03 07:54:54 +0000164 break;
165 case FSL_DMA_IP_83XX:
166 /* Set the channel to below modes:
167 * EOTIE - End-of-transfer interrupt enable
168 * PRC_RM - PCI read multiple
169 */
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800170 set_mr(chan, FSL_DMA_MR_EOTIE | FSL_DMA_MR_PRC_RM);
Ira Snydere8bd84d2011-03-03 07:54:54 +0000171 break;
172 }
Zhang Wei173acc72008-03-01 07:42:48 -0700173}
174
175static int dma_is_idle(struct fsldma_chan *chan)
176{
177 u32 sr = get_sr(chan);
178 return (!(sr & FSL_DMA_SR_CB)) || (sr & FSL_DMA_SR_CH);
179}
180
Ira Snyderf04cd402011-03-03 07:54:58 +0000181/*
182 * Start the DMA controller
183 *
184 * Preconditions:
185 * - the CDAR register must point to the start descriptor
186 * - the MRn[CS] bit must be cleared
187 */
Zhang Wei173acc72008-03-01 07:42:48 -0700188static void dma_start(struct fsldma_chan *chan)
189{
190 u32 mode;
191
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800192 mode = get_mr(chan);
Zhang Wei173acc72008-03-01 07:42:48 -0700193
Ira Snyderf04cd402011-03-03 07:54:58 +0000194 if (chan->feature & FSL_DMA_CHAN_PAUSE_EXT) {
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800195 set_bcr(chan, 0);
Ira Snyderf04cd402011-03-03 07:54:58 +0000196 mode |= FSL_DMA_MR_EMP_EN;
197 } else {
198 mode &= ~FSL_DMA_MR_EMP_EN;
Zhang Wei173acc72008-03-01 07:42:48 -0700199 }
200
Ira Snyderf04cd402011-03-03 07:54:58 +0000201 if (chan->feature & FSL_DMA_CHAN_START_EXT) {
Zhang Wei173acc72008-03-01 07:42:48 -0700202 mode |= FSL_DMA_MR_EMS_EN;
Ira Snyderf04cd402011-03-03 07:54:58 +0000203 } else {
204 mode &= ~FSL_DMA_MR_EMS_EN;
Zhang Wei173acc72008-03-01 07:42:48 -0700205 mode |= FSL_DMA_MR_CS;
Ira Snyderf04cd402011-03-03 07:54:58 +0000206 }
Zhang Wei173acc72008-03-01 07:42:48 -0700207
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800208 set_mr(chan, mode);
Zhang Wei173acc72008-03-01 07:42:48 -0700209}
210
211static void dma_halt(struct fsldma_chan *chan)
212{
213 u32 mode;
214 int i;
215
Ira Snydera00ae342011-03-03 07:55:01 +0000216 /* read the mode register */
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800217 mode = get_mr(chan);
Ira Snydera00ae342011-03-03 07:55:01 +0000218
219 /*
220 * The 85xx controller supports channel abort, which will stop
221 * the current transfer. On 83xx, this bit is the transfer error
222 * mask bit, which should not be changed.
223 */
224 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
225 mode |= FSL_DMA_MR_CA;
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800226 set_mr(chan, mode);
Ira Snydera00ae342011-03-03 07:55:01 +0000227
228 mode &= ~FSL_DMA_MR_CA;
229 }
230
231 /* stop the DMA controller */
232 mode &= ~(FSL_DMA_MR_CS | FSL_DMA_MR_EMS_EN);
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800233 set_mr(chan, mode);
Zhang Wei173acc72008-03-01 07:42:48 -0700234
Ira Snydera00ae342011-03-03 07:55:01 +0000235 /* wait for the DMA controller to become idle */
Zhang Wei173acc72008-03-01 07:42:48 -0700236 for (i = 0; i < 100; i++) {
237 if (dma_is_idle(chan))
238 return;
239
240 udelay(10);
241 }
242
243 if (!dma_is_idle(chan))
Ira Snyderb1584712011-03-03 07:54:55 +0000244 chan_err(chan, "DMA halt timeout!\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700245}
246
Zhang Wei173acc72008-03-01 07:42:48 -0700247/**
248 * fsl_chan_set_src_loop_size - Set source address hold transfer size
Ira Snydera1c03312010-01-06 13:34:05 +0000249 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700250 * @size : Address loop size, 0 for disable loop
251 *
252 * The set source address hold transfer size. The source
253 * address hold or loop transfer size is when the DMA transfer
254 * data from source address (SA), if the loop size is 4, the DMA will
255 * read data from SA, SA + 1, SA + 2, SA + 3, then loop back to SA,
256 * SA + 1 ... and so on.
257 */
Ira Snydera1c03312010-01-06 13:34:05 +0000258static void fsl_chan_set_src_loop_size(struct fsldma_chan *chan, int size)
Zhang Wei173acc72008-03-01 07:42:48 -0700259{
Ira Snyder272ca652010-01-06 13:33:59 +0000260 u32 mode;
261
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800262 mode = get_mr(chan);
Ira Snyder272ca652010-01-06 13:33:59 +0000263
Zhang Wei173acc72008-03-01 07:42:48 -0700264 switch (size) {
265 case 0:
Ira Snyder272ca652010-01-06 13:33:59 +0000266 mode &= ~FSL_DMA_MR_SAHE;
Zhang Wei173acc72008-03-01 07:42:48 -0700267 break;
268 case 1:
269 case 2:
270 case 4:
271 case 8:
Ira Snyder272ca652010-01-06 13:33:59 +0000272 mode |= FSL_DMA_MR_SAHE | (__ilog2(size) << 14);
Zhang Wei173acc72008-03-01 07:42:48 -0700273 break;
274 }
Ira Snyder272ca652010-01-06 13:33:59 +0000275
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800276 set_mr(chan, mode);
Zhang Wei173acc72008-03-01 07:42:48 -0700277}
278
279/**
Ira Snyder738f5f72010-01-06 13:34:02 +0000280 * fsl_chan_set_dst_loop_size - Set destination address hold transfer size
Ira Snydera1c03312010-01-06 13:34:05 +0000281 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700282 * @size : Address loop size, 0 for disable loop
283 *
284 * The set destination address hold transfer size. The destination
285 * address hold or loop transfer size is when the DMA transfer
286 * data to destination address (TA), if the loop size is 4, the DMA will
287 * write data to TA, TA + 1, TA + 2, TA + 3, then loop back to TA,
288 * TA + 1 ... and so on.
289 */
Ira Snydera1c03312010-01-06 13:34:05 +0000290static void fsl_chan_set_dst_loop_size(struct fsldma_chan *chan, int size)
Zhang Wei173acc72008-03-01 07:42:48 -0700291{
Ira Snyder272ca652010-01-06 13:33:59 +0000292 u32 mode;
293
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800294 mode = get_mr(chan);
Ira Snyder272ca652010-01-06 13:33:59 +0000295
Zhang Wei173acc72008-03-01 07:42:48 -0700296 switch (size) {
297 case 0:
Ira Snyder272ca652010-01-06 13:33:59 +0000298 mode &= ~FSL_DMA_MR_DAHE;
Zhang Wei173acc72008-03-01 07:42:48 -0700299 break;
300 case 1:
301 case 2:
302 case 4:
303 case 8:
Ira Snyder272ca652010-01-06 13:33:59 +0000304 mode |= FSL_DMA_MR_DAHE | (__ilog2(size) << 16);
Zhang Wei173acc72008-03-01 07:42:48 -0700305 break;
306 }
Ira Snyder272ca652010-01-06 13:33:59 +0000307
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800308 set_mr(chan, mode);
Zhang Wei173acc72008-03-01 07:42:48 -0700309}
310
311/**
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700312 * fsl_chan_set_request_count - Set DMA Request Count for external control
Ira Snydera1c03312010-01-06 13:34:05 +0000313 * @chan : Freescale DMA channel
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700314 * @size : Number of bytes to transfer in a single request
315 *
316 * The Freescale DMA channel can be controlled by the external signal DREQ#.
317 * The DMA request count is how many bytes are allowed to transfer before
318 * pausing the channel, after which a new assertion of DREQ# resumes channel
319 * operation.
320 *
321 * A size of 0 disables external pause control. The maximum size is 1024.
322 */
Ira Snydera1c03312010-01-06 13:34:05 +0000323static void fsl_chan_set_request_count(struct fsldma_chan *chan, int size)
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700324{
Ira Snyder272ca652010-01-06 13:33:59 +0000325 u32 mode;
326
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700327 BUG_ON(size > 1024);
Ira Snyder272ca652010-01-06 13:33:59 +0000328
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800329 mode = get_mr(chan);
Ira Snyder272ca652010-01-06 13:33:59 +0000330 mode |= (__ilog2(size) << 24) & 0x0f000000;
331
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800332 set_mr(chan, mode);
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700333}
334
335/**
Zhang Wei173acc72008-03-01 07:42:48 -0700336 * fsl_chan_toggle_ext_pause - Toggle channel external pause status
Ira Snydera1c03312010-01-06 13:34:05 +0000337 * @chan : Freescale DMA channel
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700338 * @enable : 0 is disabled, 1 is enabled.
Zhang Wei173acc72008-03-01 07:42:48 -0700339 *
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700340 * The Freescale DMA channel can be controlled by the external signal DREQ#.
341 * The DMA Request Count feature should be used in addition to this feature
342 * to set the number of bytes to transfer before pausing the channel.
Zhang Wei173acc72008-03-01 07:42:48 -0700343 */
Ira Snydera1c03312010-01-06 13:34:05 +0000344static void fsl_chan_toggle_ext_pause(struct fsldma_chan *chan, int enable)
Zhang Wei173acc72008-03-01 07:42:48 -0700345{
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700346 if (enable)
Ira Snydera1c03312010-01-06 13:34:05 +0000347 chan->feature |= FSL_DMA_CHAN_PAUSE_EXT;
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700348 else
Ira Snydera1c03312010-01-06 13:34:05 +0000349 chan->feature &= ~FSL_DMA_CHAN_PAUSE_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700350}
351
352/**
353 * fsl_chan_toggle_ext_start - Toggle channel external start status
Ira Snydera1c03312010-01-06 13:34:05 +0000354 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700355 * @enable : 0 is disabled, 1 is enabled.
356 *
357 * If enable the external start, the channel can be started by an
358 * external DMA start pin. So the dma_start() does not start the
359 * transfer immediately. The DMA channel will wait for the
360 * control pin asserted.
361 */
Ira Snydera1c03312010-01-06 13:34:05 +0000362static void fsl_chan_toggle_ext_start(struct fsldma_chan *chan, int enable)
Zhang Wei173acc72008-03-01 07:42:48 -0700363{
364 if (enable)
Ira Snydera1c03312010-01-06 13:34:05 +0000365 chan->feature |= FSL_DMA_CHAN_START_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700366 else
Ira Snydera1c03312010-01-06 13:34:05 +0000367 chan->feature &= ~FSL_DMA_CHAN_START_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700368}
369
Ira Snyder31f43062011-03-03 07:54:57 +0000370static void append_ld_queue(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000371{
372 struct fsl_desc_sw *tail = to_fsl_desc(chan->ld_pending.prev);
373
374 if (list_empty(&chan->ld_pending))
375 goto out_splice;
376
377 /*
378 * Add the hardware descriptor to the chain of hardware descriptors
379 * that already exists in memory.
380 *
381 * This will un-set the EOL bit of the existing transaction, and the
382 * last link in this transaction will become the EOL descriptor.
383 */
384 set_desc_next(chan, &tail->hw, desc->async_tx.phys);
385
386 /*
387 * Add the software descriptor and all children to the list
388 * of pending transactions
389 */
390out_splice:
391 list_splice_tail_init(&desc->tx_list, &chan->ld_pending);
392}
393
Zhang Wei173acc72008-03-01 07:42:48 -0700394static dma_cookie_t fsl_dma_tx_submit(struct dma_async_tx_descriptor *tx)
395{
Ira Snydera1c03312010-01-06 13:34:05 +0000396 struct fsldma_chan *chan = to_fsl_chan(tx->chan);
Dan Williamseda34232009-09-08 17:53:02 -0700397 struct fsl_desc_sw *desc = tx_to_fsl_desc(tx);
398 struct fsl_desc_sw *child;
Dan Williamsbbc76562013-12-09 11:16:00 -0800399 dma_cookie_t cookie = -EINVAL;
Zhang Wei173acc72008-03-01 07:42:48 -0700400
Hongbo Zhang2baff572014-05-21 16:03:01 +0800401 spin_lock_bh(&chan->desc_lock);
Zhang Wei173acc72008-03-01 07:42:48 -0700402
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000403 /*
404 * assign cookies to all of the software descriptors
405 * that make up this transaction
406 */
Dan Williamseda34232009-09-08 17:53:02 -0700407 list_for_each_entry(child, &desc->tx_list, node) {
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000408 cookie = dma_cookie_assign(&child->async_tx);
Ira Snyderbcfb7462009-05-15 14:27:16 -0700409 }
410
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000411 /* put this transaction onto the tail of the pending queue */
Ira Snydera1c03312010-01-06 13:34:05 +0000412 append_ld_queue(chan, desc);
Zhang Wei173acc72008-03-01 07:42:48 -0700413
Hongbo Zhang2baff572014-05-21 16:03:01 +0800414 spin_unlock_bh(&chan->desc_lock);
Zhang Wei173acc72008-03-01 07:42:48 -0700415
416 return cookie;
417}
418
419/**
Hongbo Zhang86d19a52014-04-18 16:17:47 +0800420 * fsl_dma_free_descriptor - Free descriptor from channel's DMA pool.
421 * @chan : Freescale DMA channel
422 * @desc: descriptor to be freed
423 */
424static void fsl_dma_free_descriptor(struct fsldma_chan *chan,
425 struct fsl_desc_sw *desc)
426{
427 list_del(&desc->node);
428 chan_dbg(chan, "LD %p free\n", desc);
429 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
430}
431
432/**
Zhang Wei173acc72008-03-01 07:42:48 -0700433 * fsl_dma_alloc_descriptor - Allocate descriptor from channel's DMA pool.
Ira Snydera1c03312010-01-06 13:34:05 +0000434 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700435 *
436 * Return - The descriptor allocated. NULL for failed.
437 */
Ira Snyder31f43062011-03-03 07:54:57 +0000438static struct fsl_desc_sw *fsl_dma_alloc_descriptor(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700439{
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000440 struct fsl_desc_sw *desc;
Zhang Wei173acc72008-03-01 07:42:48 -0700441 dma_addr_t pdesc;
Zhang Wei173acc72008-03-01 07:42:48 -0700442
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000443 desc = dma_pool_alloc(chan->desc_pool, GFP_ATOMIC, &pdesc);
444 if (!desc) {
Ira Snyderb1584712011-03-03 07:54:55 +0000445 chan_dbg(chan, "out of memory for link descriptor\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000446 return NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700447 }
448
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000449 memset(desc, 0, sizeof(*desc));
450 INIT_LIST_HEAD(&desc->tx_list);
451 dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
452 desc->async_tx.tx_submit = fsl_dma_tx_submit;
453 desc->async_tx.phys = pdesc;
454
Ira Snyder0ab09c32011-03-03 07:54:56 +0000455 chan_dbg(chan, "LD %p allocated\n", desc);
Ira Snyder0ab09c32011-03-03 07:54:56 +0000456
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000457 return desc;
Zhang Wei173acc72008-03-01 07:42:48 -0700458}
459
Zhang Wei173acc72008-03-01 07:42:48 -0700460/**
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800461 * fsl_chan_xfer_ld_queue - transfer any pending transactions
462 * @chan : Freescale DMA channel
463 *
464 * HARDWARE STATE: idle
465 * LOCKING: must hold chan->desc_lock
466 */
467static void fsl_chan_xfer_ld_queue(struct fsldma_chan *chan)
468{
469 struct fsl_desc_sw *desc;
470
471 /*
472 * If the list of pending descriptors is empty, then we
473 * don't need to do any work at all
474 */
475 if (list_empty(&chan->ld_pending)) {
476 chan_dbg(chan, "no pending LDs\n");
477 return;
478 }
479
480 /*
481 * The DMA controller is not idle, which means that the interrupt
482 * handler will start any queued transactions when it runs after
483 * this transaction finishes
484 */
485 if (!chan->idle) {
486 chan_dbg(chan, "DMA controller still busy\n");
487 return;
488 }
489
490 /*
491 * If there are some link descriptors which have not been
492 * transferred, we need to start the controller
493 */
494
495 /*
496 * Move all elements from the queue of pending transactions
497 * onto the list of running transactions
498 */
499 chan_dbg(chan, "idle, starting controller\n");
500 desc = list_first_entry(&chan->ld_pending, struct fsl_desc_sw, node);
501 list_splice_tail_init(&chan->ld_pending, &chan->ld_running);
502
503 /*
504 * The 85xx DMA controller doesn't clear the channel start bit
505 * automatically at the end of a transfer. Therefore we must clear
506 * it in software before starting the transfer.
507 */
508 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
509 u32 mode;
510
511 mode = get_mr(chan);
512 mode &= ~FSL_DMA_MR_CS;
513 set_mr(chan, mode);
514 }
515
516 /*
517 * Program the descriptor's address into the DMA controller,
518 * then start the DMA transaction
519 */
520 set_cdar(chan, desc->async_tx.phys);
521 get_cdar(chan);
522
523 dma_start(chan);
524 chan->idle = false;
525}
526
527/**
528 * fsldma_cleanup_descriptor - cleanup and free a single link descriptor
529 * @chan: Freescale DMA channel
530 * @desc: descriptor to cleanup and free
531 *
532 * This function is used on a descriptor which has been executed by the DMA
533 * controller. It will run any callbacks, submit any dependencies, and then
534 * free the descriptor.
535 */
536static void fsldma_cleanup_descriptor(struct fsldma_chan *chan,
537 struct fsl_desc_sw *desc)
538{
539 struct dma_async_tx_descriptor *txd = &desc->async_tx;
540
541 /* Run the link descriptor callback function */
542 if (txd->callback) {
543 chan_dbg(chan, "LD %p callback\n", desc);
544 txd->callback(txd->callback_param);
545 }
546
547 /* Run any dependencies */
548 dma_run_dependencies(txd);
549
550 dma_descriptor_unmap(txd);
551 chan_dbg(chan, "LD %p free\n", desc);
552 dma_pool_free(chan->desc_pool, desc, txd->phys);
553}
554
555/**
Zhang Wei173acc72008-03-01 07:42:48 -0700556 * fsl_dma_alloc_chan_resources - Allocate resources for DMA channel.
Ira Snydera1c03312010-01-06 13:34:05 +0000557 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700558 *
559 * This function will create a dma pool for descriptor allocation.
560 *
561 * Return - The number of descriptors allocated.
562 */
Ira Snydera1c03312010-01-06 13:34:05 +0000563static int fsl_dma_alloc_chan_resources(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700564{
Ira Snydera1c03312010-01-06 13:34:05 +0000565 struct fsldma_chan *chan = to_fsl_chan(dchan);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700566
567 /* Has this channel already been allocated? */
Ira Snydera1c03312010-01-06 13:34:05 +0000568 if (chan->desc_pool)
Timur Tabi77cd62e2008-09-26 17:00:11 -0700569 return 1;
Zhang Wei173acc72008-03-01 07:42:48 -0700570
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000571 /*
572 * We need the descriptor to be aligned to 32bytes
Zhang Wei173acc72008-03-01 07:42:48 -0700573 * for meeting FSL DMA specification requirement.
574 */
Ira Snyderb1584712011-03-03 07:54:55 +0000575 chan->desc_pool = dma_pool_create(chan->name, chan->dev,
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000576 sizeof(struct fsl_desc_sw),
577 __alignof__(struct fsl_desc_sw), 0);
Ira Snydera1c03312010-01-06 13:34:05 +0000578 if (!chan->desc_pool) {
Ira Snyderb1584712011-03-03 07:54:55 +0000579 chan_err(chan, "unable to allocate descriptor pool\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000580 return -ENOMEM;
Zhang Wei173acc72008-03-01 07:42:48 -0700581 }
582
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000583 /* there is at least one descriptor free to be allocated */
Zhang Wei173acc72008-03-01 07:42:48 -0700584 return 1;
585}
586
587/**
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000588 * fsldma_free_desc_list - Free all descriptors in a queue
589 * @chan: Freescae DMA channel
590 * @list: the list to free
591 *
592 * LOCKING: must hold chan->desc_lock
593 */
594static void fsldma_free_desc_list(struct fsldma_chan *chan,
595 struct list_head *list)
596{
597 struct fsl_desc_sw *desc, *_desc;
598
Hongbo Zhang86d19a52014-04-18 16:17:47 +0800599 list_for_each_entry_safe(desc, _desc, list, node)
600 fsl_dma_free_descriptor(chan, desc);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000601}
602
603static void fsldma_free_desc_list_reverse(struct fsldma_chan *chan,
604 struct list_head *list)
605{
606 struct fsl_desc_sw *desc, *_desc;
607
Hongbo Zhang86d19a52014-04-18 16:17:47 +0800608 list_for_each_entry_safe_reverse(desc, _desc, list, node)
609 fsl_dma_free_descriptor(chan, desc);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000610}
611
612/**
Zhang Wei173acc72008-03-01 07:42:48 -0700613 * fsl_dma_free_chan_resources - Free all resources of the channel.
Ira Snydera1c03312010-01-06 13:34:05 +0000614 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700615 */
Ira Snydera1c03312010-01-06 13:34:05 +0000616static void fsl_dma_free_chan_resources(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700617{
Ira Snydera1c03312010-01-06 13:34:05 +0000618 struct fsldma_chan *chan = to_fsl_chan(dchan);
Zhang Wei173acc72008-03-01 07:42:48 -0700619
Ira Snyderb1584712011-03-03 07:54:55 +0000620 chan_dbg(chan, "free all channel resources\n");
Hongbo Zhang2baff572014-05-21 16:03:01 +0800621 spin_lock_bh(&chan->desc_lock);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000622 fsldma_free_desc_list(chan, &chan->ld_pending);
623 fsldma_free_desc_list(chan, &chan->ld_running);
Hongbo Zhang2baff572014-05-21 16:03:01 +0800624 spin_unlock_bh(&chan->desc_lock);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700625
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000626 dma_pool_destroy(chan->desc_pool);
Ira Snydera1c03312010-01-06 13:34:05 +0000627 chan->desc_pool = NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700628}
629
Zhang Wei2187c262008-03-13 17:45:28 -0700630static struct dma_async_tx_descriptor *
Ira Snyder31f43062011-03-03 07:54:57 +0000631fsl_dma_prep_memcpy(struct dma_chan *dchan,
632 dma_addr_t dma_dst, dma_addr_t dma_src,
Zhang Wei173acc72008-03-01 07:42:48 -0700633 size_t len, unsigned long flags)
634{
Ira Snydera1c03312010-01-06 13:34:05 +0000635 struct fsldma_chan *chan;
Zhang Wei173acc72008-03-01 07:42:48 -0700636 struct fsl_desc_sw *first = NULL, *prev = NULL, *new;
637 size_t copy;
Zhang Wei173acc72008-03-01 07:42:48 -0700638
Ira Snydera1c03312010-01-06 13:34:05 +0000639 if (!dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700640 return NULL;
641
642 if (!len)
643 return NULL;
644
Ira Snydera1c03312010-01-06 13:34:05 +0000645 chan = to_fsl_chan(dchan);
Zhang Wei173acc72008-03-01 07:42:48 -0700646
647 do {
648
649 /* Allocate the link descriptor from DMA pool */
Ira Snydera1c03312010-01-06 13:34:05 +0000650 new = fsl_dma_alloc_descriptor(chan);
Zhang Wei173acc72008-03-01 07:42:48 -0700651 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000652 chan_err(chan, "%s\n", msg_ld_oom);
Ira Snyder2e077f82009-05-15 09:59:46 -0700653 goto fail;
Zhang Wei173acc72008-03-01 07:42:48 -0700654 }
Zhang Wei173acc72008-03-01 07:42:48 -0700655
Zhang Wei56822842008-03-13 10:45:27 -0700656 copy = min(len, (size_t)FSL_DMA_BCR_MAX_CNT);
Zhang Wei173acc72008-03-01 07:42:48 -0700657
Ira Snydera1c03312010-01-06 13:34:05 +0000658 set_desc_cnt(chan, &new->hw, copy);
659 set_desc_src(chan, &new->hw, dma_src);
660 set_desc_dst(chan, &new->hw, dma_dst);
Zhang Wei173acc72008-03-01 07:42:48 -0700661
662 if (!first)
663 first = new;
664 else
Ira Snydera1c03312010-01-06 13:34:05 +0000665 set_desc_next(chan, &prev->hw, new->async_tx.phys);
Zhang Wei173acc72008-03-01 07:42:48 -0700666
667 new->async_tx.cookie = 0;
Dan Williams636bdea2008-04-17 20:17:26 -0700668 async_tx_ack(&new->async_tx);
Zhang Wei173acc72008-03-01 07:42:48 -0700669
670 prev = new;
671 len -= copy;
672 dma_src += copy;
Ira Snyder738f5f72010-01-06 13:34:02 +0000673 dma_dst += copy;
Zhang Wei173acc72008-03-01 07:42:48 -0700674
675 /* Insert the link descriptor to the LD ring */
Dan Williamseda34232009-09-08 17:53:02 -0700676 list_add_tail(&new->node, &first->tx_list);
Zhang Wei173acc72008-03-01 07:42:48 -0700677 } while (len);
678
Dan Williams636bdea2008-04-17 20:17:26 -0700679 new->async_tx.flags = flags; /* client is in control of this ack */
Zhang Wei173acc72008-03-01 07:42:48 -0700680 new->async_tx.cookie = -EBUSY;
681
Ira Snyder31f43062011-03-03 07:54:57 +0000682 /* Set End-of-link to the last link descriptor of new list */
Ira Snydera1c03312010-01-06 13:34:05 +0000683 set_ld_eol(chan, new);
Zhang Wei173acc72008-03-01 07:42:48 -0700684
Ira Snyder2e077f82009-05-15 09:59:46 -0700685 return &first->async_tx;
686
687fail:
688 if (!first)
689 return NULL;
690
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000691 fsldma_free_desc_list_reverse(chan, &first->tx_list);
Ira Snyder2e077f82009-05-15 09:59:46 -0700692 return NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700693}
694
Ira Snyderc14330412010-09-30 11:46:45 +0000695static struct dma_async_tx_descriptor *fsl_dma_prep_sg(struct dma_chan *dchan,
696 struct scatterlist *dst_sg, unsigned int dst_nents,
697 struct scatterlist *src_sg, unsigned int src_nents,
698 unsigned long flags)
699{
700 struct fsl_desc_sw *first = NULL, *prev = NULL, *new = NULL;
701 struct fsldma_chan *chan = to_fsl_chan(dchan);
702 size_t dst_avail, src_avail;
703 dma_addr_t dst, src;
704 size_t len;
705
706 /* basic sanity checks */
707 if (dst_nents == 0 || src_nents == 0)
708 return NULL;
709
710 if (dst_sg == NULL || src_sg == NULL)
711 return NULL;
712
713 /*
714 * TODO: should we check that both scatterlists have the same
715 * TODO: number of bytes in total? Is that really an error?
716 */
717
718 /* get prepared for the loop */
719 dst_avail = sg_dma_len(dst_sg);
720 src_avail = sg_dma_len(src_sg);
721
722 /* run until we are out of scatterlist entries */
723 while (true) {
724
725 /* create the largest transaction possible */
726 len = min_t(size_t, src_avail, dst_avail);
727 len = min_t(size_t, len, FSL_DMA_BCR_MAX_CNT);
728 if (len == 0)
729 goto fetch;
730
731 dst = sg_dma_address(dst_sg) + sg_dma_len(dst_sg) - dst_avail;
732 src = sg_dma_address(src_sg) + sg_dma_len(src_sg) - src_avail;
733
734 /* allocate and populate the descriptor */
735 new = fsl_dma_alloc_descriptor(chan);
736 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000737 chan_err(chan, "%s\n", msg_ld_oom);
Ira Snyderc14330412010-09-30 11:46:45 +0000738 goto fail;
739 }
Ira Snyderc14330412010-09-30 11:46:45 +0000740
741 set_desc_cnt(chan, &new->hw, len);
742 set_desc_src(chan, &new->hw, src);
743 set_desc_dst(chan, &new->hw, dst);
744
745 if (!first)
746 first = new;
747 else
748 set_desc_next(chan, &prev->hw, new->async_tx.phys);
749
750 new->async_tx.cookie = 0;
751 async_tx_ack(&new->async_tx);
752 prev = new;
753
754 /* Insert the link descriptor to the LD ring */
755 list_add_tail(&new->node, &first->tx_list);
756
757 /* update metadata */
758 dst_avail -= len;
759 src_avail -= len;
760
761fetch:
762 /* fetch the next dst scatterlist entry */
763 if (dst_avail == 0) {
764
765 /* no more entries: we're done */
766 if (dst_nents == 0)
767 break;
768
769 /* fetch the next entry: if there are no more: done */
770 dst_sg = sg_next(dst_sg);
771 if (dst_sg == NULL)
772 break;
773
774 dst_nents--;
775 dst_avail = sg_dma_len(dst_sg);
776 }
777
778 /* fetch the next src scatterlist entry */
779 if (src_avail == 0) {
780
781 /* no more entries: we're done */
782 if (src_nents == 0)
783 break;
784
785 /* fetch the next entry: if there are no more: done */
786 src_sg = sg_next(src_sg);
787 if (src_sg == NULL)
788 break;
789
790 src_nents--;
791 src_avail = sg_dma_len(src_sg);
792 }
793 }
794
795 new->async_tx.flags = flags; /* client is in control of this ack */
796 new->async_tx.cookie = -EBUSY;
797
798 /* Set End-of-link to the last link descriptor of new list */
799 set_ld_eol(chan, new);
800
801 return &first->async_tx;
802
803fail:
804 if (!first)
805 return NULL;
806
807 fsldma_free_desc_list_reverse(chan, &first->tx_list);
808 return NULL;
809}
810
Zhang Wei173acc72008-03-01 07:42:48 -0700811/**
Ira Snyderbbea0b62009-09-08 17:53:04 -0700812 * fsl_dma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction
813 * @chan: DMA channel
814 * @sgl: scatterlist to transfer to/from
815 * @sg_len: number of entries in @scatterlist
816 * @direction: DMA direction
817 * @flags: DMAEngine flags
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500818 * @context: transaction context (ignored)
Ira Snyderbbea0b62009-09-08 17:53:04 -0700819 *
820 * Prepare a set of descriptors for a DMA_SLAVE transaction. Following the
821 * DMA_SLAVE API, this gets the device-specific information from the
822 * chan->private variable.
823 */
824static struct dma_async_tx_descriptor *fsl_dma_prep_slave_sg(
Ira Snydera1c03312010-01-06 13:34:05 +0000825 struct dma_chan *dchan, struct scatterlist *sgl, unsigned int sg_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500826 enum dma_transfer_direction direction, unsigned long flags,
827 void *context)
Ira Snyderbbea0b62009-09-08 17:53:04 -0700828{
Ira Snyderbbea0b62009-09-08 17:53:04 -0700829 /*
Ira Snyder968f19a2010-09-30 11:46:46 +0000830 * This operation is not supported on the Freescale DMA controller
Ira Snyderbbea0b62009-09-08 17:53:04 -0700831 *
Ira Snyder968f19a2010-09-30 11:46:46 +0000832 * However, we need to provide the function pointer to allow the
833 * device_control() method to work.
Ira Snyderbbea0b62009-09-08 17:53:04 -0700834 */
Ira Snyderbbea0b62009-09-08 17:53:04 -0700835 return NULL;
836}
837
Linus Walleijc3635c72010-03-26 16:44:01 -0700838static int fsl_dma_device_control(struct dma_chan *dchan,
Linus Walleij05827632010-05-17 16:30:42 -0700839 enum dma_ctrl_cmd cmd, unsigned long arg)
Ira Snyderbbea0b62009-09-08 17:53:04 -0700840{
Ira Snyder968f19a2010-09-30 11:46:46 +0000841 struct dma_slave_config *config;
Ira Snydera1c03312010-01-06 13:34:05 +0000842 struct fsldma_chan *chan;
Ira Snyder968f19a2010-09-30 11:46:46 +0000843 int size;
Linus Walleijc3635c72010-03-26 16:44:01 -0700844
Ira Snydera1c03312010-01-06 13:34:05 +0000845 if (!dchan)
Linus Walleijc3635c72010-03-26 16:44:01 -0700846 return -EINVAL;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700847
Ira Snydera1c03312010-01-06 13:34:05 +0000848 chan = to_fsl_chan(dchan);
Ira Snyderbbea0b62009-09-08 17:53:04 -0700849
Ira Snyder968f19a2010-09-30 11:46:46 +0000850 switch (cmd) {
851 case DMA_TERMINATE_ALL:
Hongbo Zhang2baff572014-05-21 16:03:01 +0800852 spin_lock_bh(&chan->desc_lock);
Ira Snyderf04cd402011-03-03 07:54:58 +0000853
Ira Snyder968f19a2010-09-30 11:46:46 +0000854 /* Halt the DMA engine */
855 dma_halt(chan);
Ira Snyderbbea0b62009-09-08 17:53:04 -0700856
Ira Snyder968f19a2010-09-30 11:46:46 +0000857 /* Remove and free all of the descriptors in the LD queue */
858 fsldma_free_desc_list(chan, &chan->ld_pending);
859 fsldma_free_desc_list(chan, &chan->ld_running);
Ira Snyderf04cd402011-03-03 07:54:58 +0000860 chan->idle = true;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700861
Hongbo Zhang2baff572014-05-21 16:03:01 +0800862 spin_unlock_bh(&chan->desc_lock);
Ira Snyder968f19a2010-09-30 11:46:46 +0000863 return 0;
864
865 case DMA_SLAVE_CONFIG:
866 config = (struct dma_slave_config *)arg;
867
868 /* make sure the channel supports setting burst size */
869 if (!chan->set_request_count)
870 return -ENXIO;
871
872 /* we set the controller burst size depending on direction */
Vinod Kouldb8196d2011-10-13 22:34:23 +0530873 if (config->direction == DMA_MEM_TO_DEV)
Ira Snyder968f19a2010-09-30 11:46:46 +0000874 size = config->dst_addr_width * config->dst_maxburst;
875 else
876 size = config->src_addr_width * config->src_maxburst;
877
878 chan->set_request_count(chan, size);
879 return 0;
880
881 case FSLDMA_EXTERNAL_START:
882
883 /* make sure the channel supports external start */
884 if (!chan->toggle_ext_start)
885 return -ENXIO;
886
887 chan->toggle_ext_start(chan, arg);
888 return 0;
889
890 default:
891 return -ENXIO;
892 }
Linus Walleijc3635c72010-03-26 16:44:01 -0700893
894 return 0;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700895}
896
897/**
Zhang Wei173acc72008-03-01 07:42:48 -0700898 * fsl_dma_memcpy_issue_pending - Issue the DMA start command
Ira Snydera1c03312010-01-06 13:34:05 +0000899 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700900 */
Ira Snydera1c03312010-01-06 13:34:05 +0000901static void fsl_dma_memcpy_issue_pending(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700902{
Ira Snydera1c03312010-01-06 13:34:05 +0000903 struct fsldma_chan *chan = to_fsl_chan(dchan);
Ira Snyderdc8d4092011-03-03 07:55:00 +0000904
Hongbo Zhang2baff572014-05-21 16:03:01 +0800905 spin_lock_bh(&chan->desc_lock);
Ira Snydera1c03312010-01-06 13:34:05 +0000906 fsl_chan_xfer_ld_queue(chan);
Hongbo Zhang2baff572014-05-21 16:03:01 +0800907 spin_unlock_bh(&chan->desc_lock);
Zhang Wei173acc72008-03-01 07:42:48 -0700908}
909
Zhang Wei173acc72008-03-01 07:42:48 -0700910/**
Linus Walleij07934482010-03-26 16:50:49 -0700911 * fsl_tx_status - Determine the DMA status
Ira Snydera1c03312010-01-06 13:34:05 +0000912 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700913 */
Linus Walleij07934482010-03-26 16:50:49 -0700914static enum dma_status fsl_tx_status(struct dma_chan *dchan,
Zhang Wei173acc72008-03-01 07:42:48 -0700915 dma_cookie_t cookie,
Linus Walleij07934482010-03-26 16:50:49 -0700916 struct dma_tx_state *txstate)
Zhang Wei173acc72008-03-01 07:42:48 -0700917{
Andy Shevchenko9b0b0bd2013-05-27 15:14:35 +0300918 return dma_cookie_status(dchan, cookie, txstate);
Zhang Wei173acc72008-03-01 07:42:48 -0700919}
920
Ira Snyderd3f620b2010-01-06 13:34:04 +0000921/*----------------------------------------------------------------------------*/
922/* Interrupt Handling */
923/*----------------------------------------------------------------------------*/
924
Ira Snydere7a29152010-01-06 13:34:03 +0000925static irqreturn_t fsldma_chan_irq(int irq, void *data)
Zhang Wei173acc72008-03-01 07:42:48 -0700926{
Ira Snydera1c03312010-01-06 13:34:05 +0000927 struct fsldma_chan *chan = data;
Ira Snydera1c03312010-01-06 13:34:05 +0000928 u32 stat;
Zhang Wei173acc72008-03-01 07:42:48 -0700929
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000930 /* save and clear the status register */
Ira Snydera1c03312010-01-06 13:34:05 +0000931 stat = get_sr(chan);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000932 set_sr(chan, stat);
Ira Snyderb1584712011-03-03 07:54:55 +0000933 chan_dbg(chan, "irq: stat = 0x%x\n", stat);
Zhang Wei173acc72008-03-01 07:42:48 -0700934
Ira Snyderf04cd402011-03-03 07:54:58 +0000935 /* check that this was really our device */
Zhang Wei173acc72008-03-01 07:42:48 -0700936 stat &= ~(FSL_DMA_SR_CB | FSL_DMA_SR_CH);
937 if (!stat)
938 return IRQ_NONE;
939
940 if (stat & FSL_DMA_SR_TE)
Ira Snyderb1584712011-03-03 07:54:55 +0000941 chan_err(chan, "Transfer Error!\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700942
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000943 /*
944 * Programming Error
Zhang Weif79abb62008-03-18 18:45:00 -0700945 * The DMA_INTERRUPT async_tx is a NULL transfer, which will
Masanari Iidad73111c2012-08-04 23:37:53 +0900946 * trigger a PE interrupt.
Zhang Weif79abb62008-03-18 18:45:00 -0700947 */
948 if (stat & FSL_DMA_SR_PE) {
Ira Snyderb1584712011-03-03 07:54:55 +0000949 chan_dbg(chan, "irq: Programming Error INT\n");
Zhang Weif79abb62008-03-18 18:45:00 -0700950 stat &= ~FSL_DMA_SR_PE;
Ira Snyderf04cd402011-03-03 07:54:58 +0000951 if (get_bcr(chan) != 0)
952 chan_err(chan, "Programming Error!\n");
Zhang Wei1c629792008-04-17 20:17:25 -0700953 }
954
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000955 /*
956 * For MPC8349, EOCDI event need to update cookie
Zhang Wei1c629792008-04-17 20:17:25 -0700957 * and start the next transfer if it exist.
958 */
959 if (stat & FSL_DMA_SR_EOCDI) {
Ira Snyderb1584712011-03-03 07:54:55 +0000960 chan_dbg(chan, "irq: End-of-Chain link INT\n");
Zhang Wei1c629792008-04-17 20:17:25 -0700961 stat &= ~FSL_DMA_SR_EOCDI;
Zhang Wei173acc72008-03-01 07:42:48 -0700962 }
963
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000964 /*
965 * If it current transfer is the end-of-transfer,
Zhang Wei173acc72008-03-01 07:42:48 -0700966 * we should clear the Channel Start bit for
967 * prepare next transfer.
968 */
Zhang Wei1c629792008-04-17 20:17:25 -0700969 if (stat & FSL_DMA_SR_EOLNI) {
Ira Snyderb1584712011-03-03 07:54:55 +0000970 chan_dbg(chan, "irq: End-of-link INT\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700971 stat &= ~FSL_DMA_SR_EOLNI;
Zhang Wei173acc72008-03-01 07:42:48 -0700972 }
973
Ira Snyderf04cd402011-03-03 07:54:58 +0000974 /* check that the DMA controller is really idle */
975 if (!dma_is_idle(chan))
976 chan_err(chan, "irq: controller not idle!\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700977
Ira Snyderf04cd402011-03-03 07:54:58 +0000978 /* check that we handled all of the bits */
979 if (stat)
980 chan_err(chan, "irq: unhandled sr 0x%08x\n", stat);
981
982 /*
983 * Schedule the tasklet to handle all cleanup of the current
984 * transaction. It will start a new transaction if there is
985 * one pending.
986 */
Ira Snydera1c03312010-01-06 13:34:05 +0000987 tasklet_schedule(&chan->tasklet);
Ira Snyderf04cd402011-03-03 07:54:58 +0000988 chan_dbg(chan, "irq: Exit\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700989 return IRQ_HANDLED;
990}
991
Zhang Wei173acc72008-03-01 07:42:48 -0700992static void dma_do_tasklet(unsigned long data)
993{
Ira Snydera1c03312010-01-06 13:34:05 +0000994 struct fsldma_chan *chan = (struct fsldma_chan *)data;
Ira Snyderdc8d4092011-03-03 07:55:00 +0000995 struct fsl_desc_sw *desc, *_desc;
996 LIST_HEAD(ld_cleanup);
Ira Snyderf04cd402011-03-03 07:54:58 +0000997
998 chan_dbg(chan, "tasklet entry\n");
999
Hongbo Zhang2baff572014-05-21 16:03:01 +08001000 spin_lock_bh(&chan->desc_lock);
Ira Snyderdc8d4092011-03-03 07:55:00 +00001001
1002 /* update the cookie if we have some descriptors to cleanup */
1003 if (!list_empty(&chan->ld_running)) {
1004 dma_cookie_t cookie;
1005
1006 desc = to_fsl_desc(chan->ld_running.prev);
1007 cookie = desc->async_tx.cookie;
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +00001008 dma_cookie_complete(&desc->async_tx);
Ira Snyderdc8d4092011-03-03 07:55:00 +00001009
Ira Snyderdc8d4092011-03-03 07:55:00 +00001010 chan_dbg(chan, "completed_cookie=%d\n", cookie);
1011 }
1012
1013 /*
1014 * move the descriptors to a temporary list so we can drop the lock
1015 * during the entire cleanup operation
1016 */
1017 list_splice_tail_init(&chan->ld_running, &ld_cleanup);
1018
1019 /* the hardware is now idle and ready for more */
Ira Snyderf04cd402011-03-03 07:54:58 +00001020 chan->idle = true;
Ira Snyderdc8d4092011-03-03 07:55:00 +00001021
1022 /*
1023 * Start any pending transactions automatically
1024 *
1025 * In the ideal case, we keep the DMA controller busy while we go
1026 * ahead and free the descriptors below.
1027 */
1028 fsl_chan_xfer_ld_queue(chan);
Hongbo Zhang2baff572014-05-21 16:03:01 +08001029 spin_unlock_bh(&chan->desc_lock);
Ira Snyderf04cd402011-03-03 07:54:58 +00001030
Ira Snyderdc8d4092011-03-03 07:55:00 +00001031 /* Run the callback for each descriptor, in order */
1032 list_for_each_entry_safe(desc, _desc, &ld_cleanup, node) {
1033
1034 /* Remove from the list of transactions */
1035 list_del(&desc->node);
1036
1037 /* Run all cleanup for this descriptor */
1038 fsldma_cleanup_descriptor(chan, desc);
1039 }
1040
Ira Snyderf04cd402011-03-03 07:54:58 +00001041 chan_dbg(chan, "tasklet exit\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001042}
1043
Ira Snyderd3f620b2010-01-06 13:34:04 +00001044static irqreturn_t fsldma_ctrl_irq(int irq, void *data)
1045{
1046 struct fsldma_device *fdev = data;
1047 struct fsldma_chan *chan;
1048 unsigned int handled = 0;
1049 u32 gsr, mask;
1050 int i;
1051
1052 gsr = (fdev->feature & FSL_DMA_BIG_ENDIAN) ? in_be32(fdev->regs)
1053 : in_le32(fdev->regs);
1054 mask = 0xff000000;
1055 dev_dbg(fdev->dev, "IRQ: gsr 0x%.8x\n", gsr);
1056
1057 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1058 chan = fdev->chan[i];
1059 if (!chan)
1060 continue;
1061
1062 if (gsr & mask) {
1063 dev_dbg(fdev->dev, "IRQ: chan %d\n", chan->id);
1064 fsldma_chan_irq(irq, chan);
1065 handled++;
1066 }
1067
1068 gsr &= ~mask;
1069 mask >>= 8;
1070 }
1071
1072 return IRQ_RETVAL(handled);
1073}
1074
1075static void fsldma_free_irqs(struct fsldma_device *fdev)
1076{
1077 struct fsldma_chan *chan;
1078 int i;
1079
1080 if (fdev->irq != NO_IRQ) {
1081 dev_dbg(fdev->dev, "free per-controller IRQ\n");
1082 free_irq(fdev->irq, fdev);
1083 return;
1084 }
1085
1086 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1087 chan = fdev->chan[i];
1088 if (chan && chan->irq != NO_IRQ) {
Ira Snyderb1584712011-03-03 07:54:55 +00001089 chan_dbg(chan, "free per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001090 free_irq(chan->irq, chan);
1091 }
1092 }
1093}
1094
1095static int fsldma_request_irqs(struct fsldma_device *fdev)
1096{
1097 struct fsldma_chan *chan;
1098 int ret;
1099 int i;
1100
1101 /* if we have a per-controller IRQ, use that */
1102 if (fdev->irq != NO_IRQ) {
1103 dev_dbg(fdev->dev, "request per-controller IRQ\n");
1104 ret = request_irq(fdev->irq, fsldma_ctrl_irq, IRQF_SHARED,
1105 "fsldma-controller", fdev);
1106 return ret;
1107 }
1108
1109 /* no per-controller IRQ, use the per-channel IRQs */
1110 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1111 chan = fdev->chan[i];
1112 if (!chan)
1113 continue;
1114
1115 if (chan->irq == NO_IRQ) {
Ira Snyderb1584712011-03-03 07:54:55 +00001116 chan_err(chan, "interrupts property missing in device tree\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001117 ret = -ENODEV;
1118 goto out_unwind;
1119 }
1120
Ira Snyderb1584712011-03-03 07:54:55 +00001121 chan_dbg(chan, "request per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001122 ret = request_irq(chan->irq, fsldma_chan_irq, IRQF_SHARED,
1123 "fsldma-chan", chan);
1124 if (ret) {
Ira Snyderb1584712011-03-03 07:54:55 +00001125 chan_err(chan, "unable to request per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001126 goto out_unwind;
1127 }
1128 }
1129
1130 return 0;
1131
1132out_unwind:
1133 for (/* none */; i >= 0; i--) {
1134 chan = fdev->chan[i];
1135 if (!chan)
1136 continue;
1137
1138 if (chan->irq == NO_IRQ)
1139 continue;
1140
1141 free_irq(chan->irq, chan);
1142 }
1143
1144 return ret;
1145}
1146
Ira Snydera4f56d42010-01-06 13:34:01 +00001147/*----------------------------------------------------------------------------*/
1148/* OpenFirmware Subsystem */
1149/*----------------------------------------------------------------------------*/
1150
Bill Pemberton463a1f82012-11-19 13:22:55 -05001151static int fsl_dma_chan_probe(struct fsldma_device *fdev,
Timur Tabi77cd62e2008-09-26 17:00:11 -07001152 struct device_node *node, u32 feature, const char *compatible)
Zhang Wei173acc72008-03-01 07:42:48 -07001153{
Ira Snydera1c03312010-01-06 13:34:05 +00001154 struct fsldma_chan *chan;
Ira Snyder4ce0e952010-01-06 13:34:00 +00001155 struct resource res;
Zhang Wei173acc72008-03-01 07:42:48 -07001156 int err;
1157
Zhang Wei173acc72008-03-01 07:42:48 -07001158 /* alloc channel */
Ira Snydera1c03312010-01-06 13:34:05 +00001159 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
1160 if (!chan) {
Ira Snydere7a29152010-01-06 13:34:03 +00001161 dev_err(fdev->dev, "no free memory for DMA channels!\n");
1162 err = -ENOMEM;
1163 goto out_return;
Zhang Wei173acc72008-03-01 07:42:48 -07001164 }
1165
Ira Snydere7a29152010-01-06 13:34:03 +00001166 /* ioremap registers for use */
Ira Snydera1c03312010-01-06 13:34:05 +00001167 chan->regs = of_iomap(node, 0);
1168 if (!chan->regs) {
Ira Snydere7a29152010-01-06 13:34:03 +00001169 dev_err(fdev->dev, "unable to ioremap registers\n");
1170 err = -ENOMEM;
Ira Snydera1c03312010-01-06 13:34:05 +00001171 goto out_free_chan;
Ira Snydere7a29152010-01-06 13:34:03 +00001172 }
1173
Ira Snyder4ce0e952010-01-06 13:34:00 +00001174 err = of_address_to_resource(node, 0, &res);
Zhang Wei173acc72008-03-01 07:42:48 -07001175 if (err) {
Ira Snydere7a29152010-01-06 13:34:03 +00001176 dev_err(fdev->dev, "unable to find 'reg' property\n");
1177 goto out_iounmap_regs;
Zhang Wei173acc72008-03-01 07:42:48 -07001178 }
1179
Ira Snydera1c03312010-01-06 13:34:05 +00001180 chan->feature = feature;
Zhang Wei173acc72008-03-01 07:42:48 -07001181 if (!fdev->feature)
Ira Snydera1c03312010-01-06 13:34:05 +00001182 fdev->feature = chan->feature;
Zhang Wei173acc72008-03-01 07:42:48 -07001183
Ira Snydere7a29152010-01-06 13:34:03 +00001184 /*
1185 * If the DMA device's feature is different than the feature
1186 * of its channels, report the bug
Zhang Wei173acc72008-03-01 07:42:48 -07001187 */
Ira Snydera1c03312010-01-06 13:34:05 +00001188 WARN_ON(fdev->feature != chan->feature);
Zhang Wei173acc72008-03-01 07:42:48 -07001189
Ira Snydera1c03312010-01-06 13:34:05 +00001190 chan->dev = fdev->dev;
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001191 chan->id = (res.start & 0xfff) < 0x300 ?
1192 ((res.start - 0x100) & 0xfff) >> 7 :
1193 ((res.start - 0x200) & 0xfff) >> 7;
Ira Snydera1c03312010-01-06 13:34:05 +00001194 if (chan->id >= FSL_DMA_MAX_CHANS_PER_DEVICE) {
Ira Snydere7a29152010-01-06 13:34:03 +00001195 dev_err(fdev->dev, "too many channels for device\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001196 err = -EINVAL;
Ira Snydere7a29152010-01-06 13:34:03 +00001197 goto out_iounmap_regs;
Zhang Wei173acc72008-03-01 07:42:48 -07001198 }
Zhang Wei173acc72008-03-01 07:42:48 -07001199
Ira Snydera1c03312010-01-06 13:34:05 +00001200 fdev->chan[chan->id] = chan;
1201 tasklet_init(&chan->tasklet, dma_do_tasklet, (unsigned long)chan);
Ira Snyderb1584712011-03-03 07:54:55 +00001202 snprintf(chan->name, sizeof(chan->name), "chan%d", chan->id);
Ira Snydere7a29152010-01-06 13:34:03 +00001203
1204 /* Initialize the channel */
Ira Snydera1c03312010-01-06 13:34:05 +00001205 dma_init(chan);
Zhang Wei173acc72008-03-01 07:42:48 -07001206
1207 /* Clear cdar registers */
Ira Snydera1c03312010-01-06 13:34:05 +00001208 set_cdar(chan, 0);
Zhang Wei173acc72008-03-01 07:42:48 -07001209
Ira Snydera1c03312010-01-06 13:34:05 +00001210 switch (chan->feature & FSL_DMA_IP_MASK) {
Zhang Wei173acc72008-03-01 07:42:48 -07001211 case FSL_DMA_IP_85XX:
Ira Snydera1c03312010-01-06 13:34:05 +00001212 chan->toggle_ext_pause = fsl_chan_toggle_ext_pause;
Zhang Wei173acc72008-03-01 07:42:48 -07001213 case FSL_DMA_IP_83XX:
Ira Snydera1c03312010-01-06 13:34:05 +00001214 chan->toggle_ext_start = fsl_chan_toggle_ext_start;
1215 chan->set_src_loop_size = fsl_chan_set_src_loop_size;
1216 chan->set_dst_loop_size = fsl_chan_set_dst_loop_size;
1217 chan->set_request_count = fsl_chan_set_request_count;
Zhang Wei173acc72008-03-01 07:42:48 -07001218 }
1219
Ira Snydera1c03312010-01-06 13:34:05 +00001220 spin_lock_init(&chan->desc_lock);
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001221 INIT_LIST_HEAD(&chan->ld_pending);
1222 INIT_LIST_HEAD(&chan->ld_running);
Ira Snyderf04cd402011-03-03 07:54:58 +00001223 chan->idle = true;
Zhang Wei173acc72008-03-01 07:42:48 -07001224
Ira Snydera1c03312010-01-06 13:34:05 +00001225 chan->common.device = &fdev->common;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001226 dma_cookie_init(&chan->common);
Zhang Wei173acc72008-03-01 07:42:48 -07001227
Ira Snyderd3f620b2010-01-06 13:34:04 +00001228 /* find the IRQ line, if it exists in the device tree */
Ira Snydera1c03312010-01-06 13:34:05 +00001229 chan->irq = irq_of_parse_and_map(node, 0);
Ira Snyderd3f620b2010-01-06 13:34:04 +00001230
Zhang Wei173acc72008-03-01 07:42:48 -07001231 /* Add the channel to DMA device channel list */
Ira Snydera1c03312010-01-06 13:34:05 +00001232 list_add_tail(&chan->common.device_node, &fdev->common.channels);
Zhang Wei173acc72008-03-01 07:42:48 -07001233 fdev->common.chancnt++;
1234
Ira Snydera1c03312010-01-06 13:34:05 +00001235 dev_info(fdev->dev, "#%d (%s), irq %d\n", chan->id, compatible,
1236 chan->irq != NO_IRQ ? chan->irq : fdev->irq);
Zhang Wei173acc72008-03-01 07:42:48 -07001237
1238 return 0;
Li Yang51ee87f2008-05-29 23:25:45 -07001239
Ira Snydere7a29152010-01-06 13:34:03 +00001240out_iounmap_regs:
Ira Snydera1c03312010-01-06 13:34:05 +00001241 iounmap(chan->regs);
1242out_free_chan:
1243 kfree(chan);
Ira Snydere7a29152010-01-06 13:34:03 +00001244out_return:
Zhang Wei173acc72008-03-01 07:42:48 -07001245 return err;
1246}
1247
Ira Snydera1c03312010-01-06 13:34:05 +00001248static void fsl_dma_chan_remove(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -07001249{
Ira Snydera1c03312010-01-06 13:34:05 +00001250 irq_dispose_mapping(chan->irq);
1251 list_del(&chan->common.device_node);
1252 iounmap(chan->regs);
1253 kfree(chan);
Zhang Wei173acc72008-03-01 07:42:48 -07001254}
1255
Bill Pemberton463a1f82012-11-19 13:22:55 -05001256static int fsldma_of_probe(struct platform_device *op)
Zhang Wei173acc72008-03-01 07:42:48 -07001257{
Ira Snydera4f56d42010-01-06 13:34:01 +00001258 struct fsldma_device *fdev;
Timur Tabi77cd62e2008-09-26 17:00:11 -07001259 struct device_node *child;
Ira Snydere7a29152010-01-06 13:34:03 +00001260 int err;
Zhang Wei173acc72008-03-01 07:42:48 -07001261
Ira Snydera4f56d42010-01-06 13:34:01 +00001262 fdev = kzalloc(sizeof(*fdev), GFP_KERNEL);
Zhang Wei173acc72008-03-01 07:42:48 -07001263 if (!fdev) {
Ira Snydere7a29152010-01-06 13:34:03 +00001264 dev_err(&op->dev, "No enough memory for 'priv'\n");
1265 err = -ENOMEM;
1266 goto out_return;
Zhang Wei173acc72008-03-01 07:42:48 -07001267 }
Ira Snydere7a29152010-01-06 13:34:03 +00001268
1269 fdev->dev = &op->dev;
Zhang Wei173acc72008-03-01 07:42:48 -07001270 INIT_LIST_HEAD(&fdev->common.channels);
1271
Ira Snydere7a29152010-01-06 13:34:03 +00001272 /* ioremap the registers for use */
Grant Likely61c7a082010-04-13 16:12:29 -07001273 fdev->regs = of_iomap(op->dev.of_node, 0);
Ira Snydere7a29152010-01-06 13:34:03 +00001274 if (!fdev->regs) {
1275 dev_err(&op->dev, "unable to ioremap registers\n");
1276 err = -ENOMEM;
1277 goto out_free_fdev;
Zhang Wei173acc72008-03-01 07:42:48 -07001278 }
1279
Ira Snyderd3f620b2010-01-06 13:34:04 +00001280 /* map the channel IRQ if it exists, but don't hookup the handler yet */
Grant Likely61c7a082010-04-13 16:12:29 -07001281 fdev->irq = irq_of_parse_and_map(op->dev.of_node, 0);
Ira Snyderd3f620b2010-01-06 13:34:04 +00001282
Zhang Wei173acc72008-03-01 07:42:48 -07001283 dma_cap_set(DMA_MEMCPY, fdev->common.cap_mask);
Ira Snyderc14330412010-09-30 11:46:45 +00001284 dma_cap_set(DMA_SG, fdev->common.cap_mask);
Ira Snyderbbea0b62009-09-08 17:53:04 -07001285 dma_cap_set(DMA_SLAVE, fdev->common.cap_mask);
Zhang Wei173acc72008-03-01 07:42:48 -07001286 fdev->common.device_alloc_chan_resources = fsl_dma_alloc_chan_resources;
1287 fdev->common.device_free_chan_resources = fsl_dma_free_chan_resources;
Zhang Wei173acc72008-03-01 07:42:48 -07001288 fdev->common.device_prep_dma_memcpy = fsl_dma_prep_memcpy;
Ira Snyderc14330412010-09-30 11:46:45 +00001289 fdev->common.device_prep_dma_sg = fsl_dma_prep_sg;
Linus Walleij07934482010-03-26 16:50:49 -07001290 fdev->common.device_tx_status = fsl_tx_status;
Zhang Wei173acc72008-03-01 07:42:48 -07001291 fdev->common.device_issue_pending = fsl_dma_memcpy_issue_pending;
Ira Snyderbbea0b62009-09-08 17:53:04 -07001292 fdev->common.device_prep_slave_sg = fsl_dma_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001293 fdev->common.device_control = fsl_dma_device_control;
Ira Snydere7a29152010-01-06 13:34:03 +00001294 fdev->common.dev = &op->dev;
Zhang Wei173acc72008-03-01 07:42:48 -07001295
Li Yange2c8e4252010-11-11 20:16:29 +08001296 dma_set_mask(&(op->dev), DMA_BIT_MASK(36));
1297
Jingoo Handd3daca2013-05-24 10:10:13 +09001298 platform_set_drvdata(op, fdev);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001299
Ira Snydere7a29152010-01-06 13:34:03 +00001300 /*
1301 * We cannot use of_platform_bus_probe() because there is no
1302 * of_platform_bus_remove(). Instead, we manually instantiate every DMA
Timur Tabi77cd62e2008-09-26 17:00:11 -07001303 * channel object.
1304 */
Grant Likely61c7a082010-04-13 16:12:29 -07001305 for_each_child_of_node(op->dev.of_node, child) {
Ira Snydere7a29152010-01-06 13:34:03 +00001306 if (of_device_is_compatible(child, "fsl,eloplus-dma-channel")) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001307 fsl_dma_chan_probe(fdev, child,
1308 FSL_DMA_IP_85XX | FSL_DMA_BIG_ENDIAN,
1309 "fsl,eloplus-dma-channel");
Ira Snydere7a29152010-01-06 13:34:03 +00001310 }
1311
1312 if (of_device_is_compatible(child, "fsl,elo-dma-channel")) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001313 fsl_dma_chan_probe(fdev, child,
1314 FSL_DMA_IP_83XX | FSL_DMA_LITTLE_ENDIAN,
1315 "fsl,elo-dma-channel");
Ira Snydere7a29152010-01-06 13:34:03 +00001316 }
Timur Tabi77cd62e2008-09-26 17:00:11 -07001317 }
Zhang Wei173acc72008-03-01 07:42:48 -07001318
Ira Snyderd3f620b2010-01-06 13:34:04 +00001319 /*
1320 * Hookup the IRQ handler(s)
1321 *
1322 * If we have a per-controller interrupt, we prefer that to the
1323 * per-channel interrupts to reduce the number of shared interrupt
1324 * handlers on the same IRQ line
1325 */
1326 err = fsldma_request_irqs(fdev);
1327 if (err) {
1328 dev_err(fdev->dev, "unable to request IRQs\n");
1329 goto out_free_fdev;
1330 }
1331
Zhang Wei173acc72008-03-01 07:42:48 -07001332 dma_async_device_register(&fdev->common);
1333 return 0;
1334
Ira Snydere7a29152010-01-06 13:34:03 +00001335out_free_fdev:
Ira Snyderd3f620b2010-01-06 13:34:04 +00001336 irq_dispose_mapping(fdev->irq);
Zhang Wei173acc72008-03-01 07:42:48 -07001337 kfree(fdev);
Ira Snydere7a29152010-01-06 13:34:03 +00001338out_return:
Zhang Wei173acc72008-03-01 07:42:48 -07001339 return err;
1340}
1341
Grant Likely2dc11582010-08-06 09:25:50 -06001342static int fsldma_of_remove(struct platform_device *op)
Timur Tabi77cd62e2008-09-26 17:00:11 -07001343{
Ira Snydera4f56d42010-01-06 13:34:01 +00001344 struct fsldma_device *fdev;
Timur Tabi77cd62e2008-09-26 17:00:11 -07001345 unsigned int i;
1346
Jingoo Handd3daca2013-05-24 10:10:13 +09001347 fdev = platform_get_drvdata(op);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001348 dma_async_device_unregister(&fdev->common);
1349
Ira Snyderd3f620b2010-01-06 13:34:04 +00001350 fsldma_free_irqs(fdev);
1351
Ira Snydere7a29152010-01-06 13:34:03 +00001352 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001353 if (fdev->chan[i])
1354 fsl_dma_chan_remove(fdev->chan[i]);
Ira Snydere7a29152010-01-06 13:34:03 +00001355 }
Timur Tabi77cd62e2008-09-26 17:00:11 -07001356
Ira Snydere7a29152010-01-06 13:34:03 +00001357 iounmap(fdev->regs);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001358 kfree(fdev);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001359
1360 return 0;
1361}
1362
Márton Németh4b1cf1f2010-02-02 23:41:06 -07001363static const struct of_device_id fsldma_of_ids[] = {
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001364 { .compatible = "fsl,elo3-dma", },
Kumar Gala049c9d42008-03-31 11:13:21 -05001365 { .compatible = "fsl,eloplus-dma", },
1366 { .compatible = "fsl,elo-dma", },
Zhang Wei173acc72008-03-01 07:42:48 -07001367 {}
1368};
1369
Ira W. Snyder8faa7cf2011-04-07 10:33:03 -07001370static struct platform_driver fsldma_of_driver = {
Grant Likely40182942010-04-13 16:13:02 -07001371 .driver = {
1372 .name = "fsl-elo-dma",
1373 .owner = THIS_MODULE,
1374 .of_match_table = fsldma_of_ids,
1375 },
1376 .probe = fsldma_of_probe,
1377 .remove = fsldma_of_remove,
Zhang Wei173acc72008-03-01 07:42:48 -07001378};
1379
Ira Snydera4f56d42010-01-06 13:34:01 +00001380/*----------------------------------------------------------------------------*/
1381/* Module Init / Exit */
1382/*----------------------------------------------------------------------------*/
1383
1384static __init int fsldma_init(void)
Zhang Wei173acc72008-03-01 07:42:48 -07001385{
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001386 pr_info("Freescale Elo series DMA driver\n");
Grant Likely00006122011-02-22 19:59:54 -07001387 return platform_driver_register(&fsldma_of_driver);
Zhang Wei173acc72008-03-01 07:42:48 -07001388}
1389
Ira Snydera4f56d42010-01-06 13:34:01 +00001390static void __exit fsldma_exit(void)
Timur Tabi77cd62e2008-09-26 17:00:11 -07001391{
Grant Likely00006122011-02-22 19:59:54 -07001392 platform_driver_unregister(&fsldma_of_driver);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001393}
1394
Ira Snydera4f56d42010-01-06 13:34:01 +00001395subsys_initcall(fsldma_init);
1396module_exit(fsldma_exit);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001397
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001398MODULE_DESCRIPTION("Freescale Elo series DMA driver");
Timur Tabi77cd62e2008-09-26 17:00:11 -07001399MODULE_LICENSE("GPL");