blob: 3539171d8a9887df8b6903eb071f5d72b665ca84 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090013#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Bjorn Helgaas5a21d702012-02-23 20:18:59 -070018static LIST_HEAD(pci_host_bridges);
19
Linus Torvalds1da177e2005-04-16 15:20:36 -070020/* Ugh. Need to stop exporting this to modules. */
21LIST_HEAD(pci_root_buses);
22EXPORT_SYMBOL(pci_root_buses);
23
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080024
25static int find_anything(struct device *dev, void *data)
26{
27 return 1;
28}
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070030/*
31 * Some device drivers need know if pci is initiated.
32 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080033 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070034 */
35int no_pci_devices(void)
36{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080037 struct device *dev;
38 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070039
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080040 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
41 no_devices = (dev == NULL);
42 put_device(dev);
43 return no_devices;
44}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070045EXPORT_SYMBOL(no_pci_devices);
46
Bjorn Helgaas5a21d702012-02-23 20:18:59 -070047static struct pci_host_bridge *pci_host_bridge(struct pci_dev *dev)
48{
49 struct pci_bus *bus;
50 struct pci_host_bridge *bridge;
51
52 bus = dev->bus;
53 while (bus->parent)
54 bus = bus->parent;
55
56 list_for_each_entry(bridge, &pci_host_bridges, list) {
57 if (bridge->bus == bus)
58 return bridge;
59 }
60
61 return NULL;
62}
63
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -070064static bool resource_contains(struct resource *res1, struct resource *res2)
65{
66 return res1->start <= res2->start && res1->end >= res2->end;
67}
68
69void pci_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
70 struct resource *res)
71{
72 struct pci_host_bridge *bridge = pci_host_bridge(dev);
73 struct pci_host_bridge_window *window;
74 resource_size_t offset = 0;
75
76 list_for_each_entry(window, &bridge->windows, list) {
77 if (resource_type(res) != resource_type(window->res))
78 continue;
79
80 if (resource_contains(window->res, res)) {
81 offset = window->offset;
82 break;
83 }
84 }
85
86 region->start = res->start - offset;
87 region->end = res->end - offset;
88}
89
90static bool region_contains(struct pci_bus_region *region1,
91 struct pci_bus_region *region2)
92{
93 return region1->start <= region2->start && region1->end >= region2->end;
94}
95
96void pci_bus_to_resource(struct pci_dev *dev, struct resource *res,
97 struct pci_bus_region *region)
98{
99 struct pci_host_bridge *bridge = pci_host_bridge(dev);
100 struct pci_host_bridge_window *window;
101 struct pci_bus_region bus_region;
102 resource_size_t offset = 0;
103
104 list_for_each_entry(window, &bridge->windows, list) {
105 if (resource_type(res) != resource_type(window->res))
106 continue;
107
108 bus_region.start = window->res->start - window->offset;
109 bus_region.end = window->res->end - window->offset;
110
111 if (region_contains(&bus_region, region)) {
112 offset = window->offset;
113 break;
114 }
115 }
116
117 res->start = region->start + offset;
118 res->end = region->end + offset;
119}
120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 * PCI Bus Class
123 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400124static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400126 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
128 if (pci_bus->bridge)
129 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700130 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000131 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 kfree(pci_bus);
133}
134
135static struct class pcibus_class = {
136 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400137 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -0700138 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139};
140
141static int __init pcibus_class_init(void)
142{
143 return class_register(&pcibus_class);
144}
145postcore_initcall(pcibus_class_init);
146
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400147static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800148{
149 u64 size = mask & maxbase; /* Find the significant bits */
150 if (!size)
151 return 0;
152
153 /* Get the lowest of them to find the decode size, and
154 from that the extent. */
155 size = (size & ~(size-1)) - 1;
156
157 /* base == maxbase can be valid only if the BAR has
158 already been programmed with all 1s. */
159 if (base == maxbase && ((base | size) & mask) != mask)
160 return 0;
161
162 return size;
163}
164
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600165static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800166{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600167 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600168 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600169
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400170 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600171 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
172 flags |= IORESOURCE_IO;
173 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400174 }
175
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600176 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
177 flags |= IORESOURCE_MEM;
178 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
179 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400180
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600181 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
182 switch (mem_type) {
183 case PCI_BASE_ADDRESS_MEM_TYPE_32:
184 break;
185 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
186 dev_info(&dev->dev, "1M mem BAR treated as 32-bit BAR\n");
187 break;
188 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600189 flags |= IORESOURCE_MEM_64;
190 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600191 default:
192 dev_warn(&dev->dev,
193 "mem unknown type %x treated as 32-bit BAR\n",
194 mem_type);
195 break;
196 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600197 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400198}
199
Yu Zhao0b400c72008-11-22 02:40:40 +0800200/**
201 * pci_read_base - read a PCI BAR
202 * @dev: the PCI device
203 * @type: type of the BAR
204 * @res: resource buffer to be filled in
205 * @pos: BAR position in the config space
206 *
207 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400208 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800209int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400210 struct resource *res, unsigned int pos)
211{
212 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700213 u16 orig_cmd;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700214 struct pci_bus_region region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400215
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200216 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400217
Jacob Pan253d2e52010-07-16 10:19:22 -0700218 if (!dev->mmio_always_on) {
219 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
220 pci_write_config_word(dev, PCI_COMMAND,
221 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
222 }
223
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400224 res->name = pci_name(dev);
225
226 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200227 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400228 pci_read_config_dword(dev, pos, &sz);
229 pci_write_config_dword(dev, pos, l);
230
Jacob Pan253d2e52010-07-16 10:19:22 -0700231 if (!dev->mmio_always_on)
232 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
233
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400234 /*
235 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600236 * If the BAR isn't implemented, all bits must be 0. If it's a
237 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
238 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400239 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600240 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400241 goto fail;
242
243 /*
244 * I don't know how l can have all bits set. Copied from old code.
245 * Maybe it fixes a bug on some ancient platform.
246 */
247 if (l == 0xffffffff)
248 l = 0;
249
250 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600251 res->flags = decode_bar(dev, l);
252 res->flags |= IORESOURCE_SIZEALIGN;
253 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400254 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700255 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400256 } else {
257 l &= PCI_BASE_ADDRESS_MEM_MASK;
258 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
259 }
260 } else {
261 res->flags |= (l & IORESOURCE_ROM_ENABLE);
262 l &= PCI_ROM_ADDRESS_MASK;
263 mask = (u32)PCI_ROM_ADDRESS_MASK;
264 }
265
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600266 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400267 u64 l64 = l;
268 u64 sz64 = sz;
269 u64 mask64 = mask | (u64)~0 << 32;
270
271 pci_read_config_dword(dev, pos + 4, &l);
272 pci_write_config_dword(dev, pos + 4, ~0);
273 pci_read_config_dword(dev, pos + 4, &sz);
274 pci_write_config_dword(dev, pos + 4, l);
275
276 l64 |= ((u64)l << 32);
277 sz64 |= ((u64)sz << 32);
278
279 sz64 = pci_size(l64, sz64, mask64);
280
281 if (!sz64)
282 goto fail;
283
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400284 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700285 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
286 pos);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400287 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600288 }
289
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600290 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400291 /* Address above 32-bit boundary; disable the BAR */
292 pci_write_config_dword(dev, pos, 0);
293 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700294 region.start = 0;
295 region.end = sz64;
296 pci_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400297 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700298 region.start = l64;
299 region.end = l64 + sz64;
300 pci_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600301 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600302 pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400303 }
304 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600305 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400306
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600307 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400308 goto fail;
309
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700310 region.start = l;
311 region.end = l + sz;
312 pci_bus_to_resource(dev, res, &region);
Vincent Legollf393d9b2008-10-12 12:26:12 +0200313
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600314 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400315 }
316
317 out:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600318 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400319 fail:
320 res->flags = 0;
321 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800322}
323
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
325{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400326 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400328 for (pos = 0; pos < howmany; pos++) {
329 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400331 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400333
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400335 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400337 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
338 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
339 IORESOURCE_SIZEALIGN;
340 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 }
342}
343
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700344static void __devinit pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345{
346 struct pci_dev *dev = child->self;
347 u8 io_base_lo, io_limit_lo;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700349 struct pci_bus_region region;
350 struct resource *res, res2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 res = child->resource[0];
353 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
354 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
355 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
356 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
357
358 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
359 u16 io_base_hi, io_limit_hi;
360 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
361 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
362 base |= (io_base_hi << 16);
363 limit |= (io_limit_hi << 16);
364 }
365
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800366 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700368 region.start = base;
369 region.end = limit + 0xfff;
370 pci_bus_to_resource(dev, &res2, &region);
Daniel Yeisley9d265122005-12-05 07:06:43 -0500371 if (!res->start)
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700372 res->start = res2.start;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500373 if (!res->end)
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700374 res->end = res2.end;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600375 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700377}
378
379static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
380{
381 struct pci_dev *dev = child->self;
382 u16 mem_base_lo, mem_limit_lo;
383 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700384 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700385 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
387 res = child->resource[1];
388 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
389 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
390 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
391 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800392 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700394 region.start = base;
395 region.end = limit + 0xfffff;
396 pci_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600397 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700399}
400
401static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
402{
403 struct pci_dev *dev = child->self;
404 u16 mem_base_lo, mem_limit_lo;
405 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700406 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700407 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
409 res = child->resource[2];
410 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
411 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
412 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
413 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
414
415 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
416 u32 mem_base_hi, mem_limit_hi;
417 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
418 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
419
420 /*
421 * Some bridges set the base > limit by default, and some
422 * (broken) BIOSes do not initialize them. If we find
423 * this, just assume they are not being used.
424 */
425 if (mem_base_hi <= mem_limit_hi) {
426#if BITS_PER_LONG == 64
427 base |= ((long) mem_base_hi) << 32;
428 limit |= ((long) mem_limit_hi) << 32;
429#else
430 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600431 dev_err(&dev->dev, "can't handle 64-bit "
432 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 return;
434 }
435#endif
436 }
437 }
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800438 if (base && base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700439 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
440 IORESOURCE_MEM | IORESOURCE_PREFETCH;
441 if (res->flags & PCI_PREF_RANGE_TYPE_64)
442 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700443 region.start = base;
444 region.end = limit + 0xfffff;
445 pci_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600446 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 }
448}
449
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700450void __devinit pci_read_bridge_bases(struct pci_bus *child)
451{
452 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700453 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700454 int i;
455
456 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
457 return;
458
459 dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n",
460 child->secondary, child->subordinate,
461 dev->transparent ? " (subtractive decode)" : "");
462
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700463 pci_bus_remove_resources(child);
464 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
465 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
466
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700467 pci_read_bridge_io(child);
468 pci_read_bridge_mmio(child);
469 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700470
471 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700472 pci_bus_for_each_resource(child->parent, res, i) {
473 if (res) {
474 pci_bus_add_resource(child, res,
475 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700476 dev_printk(KERN_DEBUG, &dev->dev,
477 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700478 res);
479 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700480 }
481 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700482}
483
Sam Ravnborg96bde062007-03-26 21:53:30 -0800484static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485{
486 struct pci_bus *b;
487
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100488 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 INIT_LIST_HEAD(&b->node);
491 INIT_LIST_HEAD(&b->children);
492 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600493 INIT_LIST_HEAD(&b->slots);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700494 INIT_LIST_HEAD(&b->resources);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500495 b->max_bus_speed = PCI_SPEED_UNKNOWN;
496 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 }
498 return b;
499}
500
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500501static unsigned char pcix_bus_speed[] = {
502 PCI_SPEED_UNKNOWN, /* 0 */
503 PCI_SPEED_66MHz_PCIX, /* 1 */
504 PCI_SPEED_100MHz_PCIX, /* 2 */
505 PCI_SPEED_133MHz_PCIX, /* 3 */
506 PCI_SPEED_UNKNOWN, /* 4 */
507 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
508 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
509 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
510 PCI_SPEED_UNKNOWN, /* 8 */
511 PCI_SPEED_66MHz_PCIX_266, /* 9 */
512 PCI_SPEED_100MHz_PCIX_266, /* A */
513 PCI_SPEED_133MHz_PCIX_266, /* B */
514 PCI_SPEED_UNKNOWN, /* C */
515 PCI_SPEED_66MHz_PCIX_533, /* D */
516 PCI_SPEED_100MHz_PCIX_533, /* E */
517 PCI_SPEED_133MHz_PCIX_533 /* F */
518};
519
Matthew Wilcox3749c512009-12-13 08:11:32 -0500520static unsigned char pcie_link_speed[] = {
521 PCI_SPEED_UNKNOWN, /* 0 */
522 PCIE_SPEED_2_5GT, /* 1 */
523 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500524 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500525 PCI_SPEED_UNKNOWN, /* 4 */
526 PCI_SPEED_UNKNOWN, /* 5 */
527 PCI_SPEED_UNKNOWN, /* 6 */
528 PCI_SPEED_UNKNOWN, /* 7 */
529 PCI_SPEED_UNKNOWN, /* 8 */
530 PCI_SPEED_UNKNOWN, /* 9 */
531 PCI_SPEED_UNKNOWN, /* A */
532 PCI_SPEED_UNKNOWN, /* B */
533 PCI_SPEED_UNKNOWN, /* C */
534 PCI_SPEED_UNKNOWN, /* D */
535 PCI_SPEED_UNKNOWN, /* E */
536 PCI_SPEED_UNKNOWN /* F */
537};
538
539void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
540{
541 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
542}
543EXPORT_SYMBOL_GPL(pcie_update_link_speed);
544
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500545static unsigned char agp_speeds[] = {
546 AGP_UNKNOWN,
547 AGP_1X,
548 AGP_2X,
549 AGP_4X,
550 AGP_8X
551};
552
553static enum pci_bus_speed agp_speed(int agp3, int agpstat)
554{
555 int index = 0;
556
557 if (agpstat & 4)
558 index = 3;
559 else if (agpstat & 2)
560 index = 2;
561 else if (agpstat & 1)
562 index = 1;
563 else
564 goto out;
565
566 if (agp3) {
567 index += 2;
568 if (index == 5)
569 index = 0;
570 }
571
572 out:
573 return agp_speeds[index];
574}
575
576
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500577static void pci_set_bus_speed(struct pci_bus *bus)
578{
579 struct pci_dev *bridge = bus->self;
580 int pos;
581
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500582 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
583 if (!pos)
584 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
585 if (pos) {
586 u32 agpstat, agpcmd;
587
588 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
589 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
590
591 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
592 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
593 }
594
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500595 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
596 if (pos) {
597 u16 status;
598 enum pci_bus_speed max;
599 pci_read_config_word(bridge, pos + 2, &status);
600
601 if (status & 0x8000) {
602 max = PCI_SPEED_133MHz_PCIX_533;
603 } else if (status & 0x4000) {
604 max = PCI_SPEED_133MHz_PCIX_266;
605 } else if (status & 0x0002) {
606 if (((status >> 12) & 0x3) == 2) {
607 max = PCI_SPEED_133MHz_PCIX_ECC;
608 } else {
609 max = PCI_SPEED_133MHz_PCIX;
610 }
611 } else {
612 max = PCI_SPEED_66MHz_PCIX;
613 }
614
615 bus->max_bus_speed = max;
616 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
617
618 return;
619 }
620
621 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
622 if (pos) {
623 u32 linkcap;
624 u16 linksta;
625
626 pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
627 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
628
629 pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
630 pcie_update_link_speed(bus, linksta);
631 }
632}
633
634
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700635static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
636 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637{
638 struct pci_bus *child;
639 int i;
640
641 /*
642 * Allocate a new bus, and inherit stuff from the parent..
643 */
644 child = pci_alloc_bus();
645 if (!child)
646 return NULL;
647
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 child->parent = parent;
649 child->ops = parent->ops;
650 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200651 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400653 /* initialize some portions of the bus device, but don't register it
654 * now as the parent is not properly set up yet. This device will get
655 * registered later in pci_bus_add_devices()
656 */
657 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100658 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659
660 /*
661 * Set up the primary, secondary and subordinate
662 * bus numbers.
663 */
664 child->number = child->secondary = busnr;
665 child->primary = parent->secondary;
666 child->subordinate = 0xff;
667
Yu Zhao3789fa82008-11-22 02:41:07 +0800668 if (!bridge)
669 return child;
670
671 child->self = bridge;
672 child->bridge = get_device(&bridge->dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000673 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500674 pci_set_bus_speed(child);
675
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800677 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
679 child->resource[i]->name = child->name;
680 }
681 bridge->subordinate = child;
682
683 return child;
684}
685
Sam Ravnborg451124a2008-02-02 22:33:43 +0100686struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687{
688 struct pci_bus *child;
689
690 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700691 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800692 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800694 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700695 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 return child;
697}
698
Sam Ravnborg96bde062007-03-26 21:53:30 -0800699static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700700{
701 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700702
703 /* Attempts to fix that up are really dangerous unless
704 we're going to re-assign all bus numbers. */
705 if (!pcibios_assign_all_busses())
706 return;
707
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700708 while (parent->parent && parent->subordinate < max) {
709 parent->subordinate = max;
710 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
711 parent = parent->parent;
712 }
713}
714
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715/*
716 * If it's a bridge, configure it and scan the bus behind it.
717 * For CardBus bridges, we don't scan behind as the devices will
718 * be handled by the bridge driver itself.
719 *
720 * We need to process bridges in two passes -- first we scan those
721 * already configured by the BIOS and after we are done with all of
722 * them, we proceed to assigning numbers to the remaining buses in
723 * order to avoid overlaps between old and new bus numbers.
724 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100725int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726{
727 struct pci_bus *child;
728 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100729 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600731 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100732 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733
734 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600735 primary = buses & 0xFF;
736 secondary = (buses >> 8) & 0xFF;
737 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600739 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
740 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100742 if (!primary && (primary != bus->number) && secondary && subordinate) {
743 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
744 primary = bus->number;
745 }
746
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100747 /* Check if setup is sensible at all */
748 if (!pass &&
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600749 (primary != bus->number || secondary <= bus->number)) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100750 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
751 broken = 1;
752 }
753
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 /* Disable MasterAbortMode during probing to avoid reporting
755 of bus errors (in some architectures) */
756 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
757 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
758 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
759
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600760 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
761 !is_cardbus && !broken) {
762 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 /*
764 * Bus already configured by firmware, process it in the first
765 * pass and just note the configuration.
766 */
767 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000768 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
770 /*
771 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600772 * don't re-add it. This can happen with the i450NX chipset.
773 *
774 * However, we continue to descend down the hierarchy and
775 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600777 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600778 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600779 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600780 if (!child)
781 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600782 child->primary = primary;
783 child->subordinate = subordinate;
Alex Chiang74710de2009-03-20 14:56:10 -0600784 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 }
786
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 cmax = pci_scan_child_bus(child);
788 if (cmax > max)
789 max = cmax;
790 if (child->subordinate > max)
791 max = child->subordinate;
792 } else {
793 /*
794 * We need to assign a number to this bus which we always
795 * do in the second pass.
796 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700797 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100798 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700799 /* Temporarily disable forwarding of the
800 configuration cycles on all bridges in
801 this bus segment to avoid possible
802 conflicts in the second pass between two
803 bridges programmed with overlapping
804 bus ranges. */
805 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
806 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000807 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700808 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
810 /* Clear errors */
811 pci_write_config_word(dev, PCI_STATUS, 0xffff);
812
Rajesh Shahcc574502005-04-28 00:25:47 -0700813 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800814 * This can happen when a bridge is hot-plugged, so in
815 * this case we only re-scan this bus. */
816 child = pci_find_bus(pci_domain_nr(bus), max+1);
817 if (!child) {
818 child = pci_add_new_bus(bus, dev, ++max);
819 if (!child)
820 goto out;
821 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 buses = (buses & 0xff000000)
823 | ((unsigned int)(child->primary) << 0)
824 | ((unsigned int)(child->secondary) << 8)
825 | ((unsigned int)(child->subordinate) << 16);
826
827 /*
828 * yenta.c forces a secondary latency timer of 176.
829 * Copy that behaviour here.
830 */
831 if (is_cardbus) {
832 buses &= ~0xff000000;
833 buses |= CARDBUS_LATENCY_TIMER << 24;
834 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100835
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 /*
837 * We need to blast all three values with a single write.
838 */
839 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
840
841 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700842 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700843 /*
844 * Adjust subordinate busnr in parent buses.
845 * We do this before scanning for children because
846 * some devices may not be detected if the bios
847 * was lazy.
848 */
849 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 /* Now we can scan all subordinate buses... */
851 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800852 /*
853 * now fix it up again since we have found
854 * the real value of max.
855 */
856 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 } else {
858 /*
859 * For CardBus bridges, we leave 4 bus numbers
860 * as cards with a PCI-to-PCI bridge can be
861 * inserted later.
862 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100863 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
864 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700865 if (pci_find_bus(pci_domain_nr(bus),
866 max+i+1))
867 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100868 while (parent->parent) {
869 if ((!pcibios_assign_all_busses()) &&
870 (parent->subordinate > max) &&
871 (parent->subordinate <= max+i)) {
872 j = 1;
873 }
874 parent = parent->parent;
875 }
876 if (j) {
877 /*
878 * Often, there are two cardbus bridges
879 * -- try to leave one valid bus number
880 * for each one.
881 */
882 i /= 2;
883 break;
884 }
885 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700886 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700887 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 }
889 /*
890 * Set the subordinate bus number to its real value.
891 */
892 child->subordinate = max;
893 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
894 }
895
Gary Hadecb3576f2008-02-08 14:00:52 -0800896 sprintf(child->name,
897 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
898 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200900 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100901 while (bus->parent) {
902 if ((child->subordinate > bus->subordinate) ||
903 (child->number > bus->subordinate) ||
904 (child->number < bus->number) ||
905 (child->subordinate < bus->number)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700906 dev_info(&child->dev, "[bus %02x-%02x] %s "
907 "hidden behind%s bridge %s [bus %02x-%02x]\n",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200908 child->number, child->subordinate,
909 (bus->number > child->subordinate &&
910 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800911 "wholly" : "partially",
912 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700913 dev_name(&bus->dev),
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200914 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100915 }
916 bus = bus->parent;
917 }
918
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000919out:
920 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
921
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 return max;
923}
924
925/*
926 * Read interrupt line and base address registers.
927 * The architecture-dependent code can tweak these, of course.
928 */
929static void pci_read_irq(struct pci_dev *dev)
930{
931 unsigned char irq;
932
933 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800934 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 if (irq)
936 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
937 dev->irq = irq;
938}
939
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000940void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800941{
942 int pos;
943 u16 reg16;
944
945 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
946 if (!pos)
947 return;
948 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900949 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800950 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
951 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
Jon Masonb03e7492011-07-20 15:20:54 -0500952 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
953 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800954}
955
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000956void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700957{
958 int pos;
959 u16 reg16;
960 u32 reg32;
961
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900962 pos = pci_pcie_cap(pdev);
Eric W. Biederman28760482009-09-09 14:09:24 -0700963 if (!pos)
964 return;
965 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
966 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
967 return;
968 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
969 if (reg32 & PCI_EXP_SLTCAP_HPC)
970 pdev->is_hotplug_bridge = 1;
971}
972
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200973#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800974
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975/**
976 * pci_setup_device - fill in class and map information of a device
977 * @dev: the device structure to fill
978 *
979 * Initialize the device structure with information about the device's
980 * vendor,class,memory and IO-space addresses,IRQ lines etc.
981 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800982 * Returns 0 on success and negative if unknown type of device (not normal,
983 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800985int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986{
987 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800988 u8 hdr_type;
989 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500990 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700991 struct pci_bus_region region;
992 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +0800993
994 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
995 return -EIO;
996
997 dev->sysdata = dev->bus->sysdata;
998 dev->dev.parent = dev->bus->bridge;
999 dev->dev.bus = &pci_bus_type;
1000 dev->hdr_type = hdr_type & 0x7f;
1001 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001002 dev->error_state = pci_channel_io_normal;
1003 set_pcie_port_type(dev);
1004
1005 list_for_each_entry(slot, &dev->bus->slots, list)
1006 if (PCI_SLOT(dev->devfn) == slot->number)
1007 dev->slot = slot;
1008
1009 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1010 set this higher, assuming the system even supports it. */
1011 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001013 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1014 dev->bus->number, PCI_SLOT(dev->devfn),
1015 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016
1017 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001018 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001019 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001021 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1022 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023
Yu Zhao853346e2009-03-21 22:05:11 +08001024 /* need to have dev->class ready */
1025 dev->cfg_size = pci_cfg_space_size(dev);
1026
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001028 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029
1030 /* Early fixups, before probing the BARs */
1031 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001032 /* device class may be changed after fixup */
1033 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034
1035 switch (dev->hdr_type) { /* header type */
1036 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1037 if (class == PCI_CLASS_BRIDGE_PCI)
1038 goto bad;
1039 pci_read_irq(dev);
1040 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1041 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1042 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001043
1044 /*
1045 * Do the ugly legacy mode stuff here rather than broken chip
1046 * quirk code. Legacy mode ATA controllers have fixed
1047 * addresses. These are not always echoed in BAR0-3, and
1048 * BAR0-3 in a few cases contain junk!
1049 */
1050 if (class == PCI_CLASS_STORAGE_IDE) {
1051 u8 progif;
1052 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1053 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001054 region.start = 0x1F0;
1055 region.end = 0x1F7;
1056 res = &dev->resource[0];
1057 res->flags = LEGACY_IO_RESOURCE;
1058 pci_bus_to_resource(dev, res, &region);
1059 region.start = 0x3F6;
1060 region.end = 0x3F6;
1061 res = &dev->resource[1];
1062 res->flags = LEGACY_IO_RESOURCE;
1063 pci_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001064 }
1065 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001066 region.start = 0x170;
1067 region.end = 0x177;
1068 res = &dev->resource[2];
1069 res->flags = LEGACY_IO_RESOURCE;
1070 pci_bus_to_resource(dev, res, &region);
1071 region.start = 0x376;
1072 region.end = 0x376;
1073 res = &dev->resource[3];
1074 res->flags = LEGACY_IO_RESOURCE;
1075 pci_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001076 }
1077 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 break;
1079
1080 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1081 if (class != PCI_CLASS_BRIDGE_PCI)
1082 goto bad;
1083 /* The PCI-to-PCI bridge spec requires that subtractive
1084 decoding (i.e. transparent) bridge must have programming
1085 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001086 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 dev->transparent = ((dev->class & 0xff) == 1);
1088 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001089 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001090 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1091 if (pos) {
1092 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1093 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1094 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 break;
1096
1097 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1098 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1099 goto bad;
1100 pci_read_irq(dev);
1101 pci_read_bases(dev, 1, 0);
1102 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1103 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1104 break;
1105
1106 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001107 dev_err(&dev->dev, "unknown header type %02x, "
1108 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001109 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110
1111 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001112 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1113 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 dev->class = PCI_CLASS_NOT_DEFINED;
1115 }
1116
1117 /* We found a fine healthy device, go go go... */
1118 return 0;
1119}
1120
Zhao, Yu201de562008-10-13 19:49:55 +08001121static void pci_release_capabilities(struct pci_dev *dev)
1122{
1123 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001124 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001125 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001126}
1127
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128/**
1129 * pci_release_dev - free a pci device structure when all users of it are finished.
1130 * @dev: device that's been disconnected
1131 *
1132 * Will be called only by the device core when all users of this pci device are
1133 * done.
1134 */
1135static void pci_release_dev(struct device *dev)
1136{
1137 struct pci_dev *pci_dev;
1138
1139 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001140 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001141 pci_release_of_node(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 kfree(pci_dev);
1143}
1144
1145/**
1146 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001147 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 *
1149 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1150 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1151 * access it. Maybe we don't have a way to generate extended config space
1152 * accesses, or the device is behind a reverse Express bridge. So we try
1153 * reading the dword at 0x100 which must either be 0 or a valid extended
1154 * capability header.
1155 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001156int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001159 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160
Zhao, Yu557848c2008-10-13 19:18:07 +08001161 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 goto fail;
1163 if (status == 0xffffffff)
1164 goto fail;
1165
1166 return PCI_CFG_SPACE_EXP_SIZE;
1167
1168 fail:
1169 return PCI_CFG_SPACE_SIZE;
1170}
1171
Yinghai Lu57741a72008-02-15 01:32:50 -08001172int pci_cfg_space_size(struct pci_dev *dev)
1173{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001174 int pos;
1175 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001176 u16 class;
1177
1178 class = dev->class >> 8;
1179 if (class == PCI_CLASS_BRIDGE_HOST)
1180 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001181
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001182 pos = pci_pcie_cap(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001183 if (!pos) {
1184 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1185 if (!pos)
1186 goto fail;
1187
1188 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1189 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1190 goto fail;
1191 }
1192
1193 return pci_cfg_space_size_ext(dev);
1194
1195 fail:
1196 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001197}
1198
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199static void pci_release_bus_bridge_dev(struct device *dev)
1200{
1201 kfree(dev);
1202}
1203
Michael Ellerman65891212007-04-05 17:19:08 +10001204struct pci_dev *alloc_pci_dev(void)
1205{
1206 struct pci_dev *dev;
1207
1208 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1209 if (!dev)
1210 return NULL;
1211
Michael Ellerman65891212007-04-05 17:19:08 +10001212 INIT_LIST_HEAD(&dev->bus_list);
1213
1214 return dev;
1215}
1216EXPORT_SYMBOL(alloc_pci_dev);
1217
Yinghai Luefdc87d2012-01-27 10:55:10 -08001218bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1219 int crs_timeout)
1220{
1221 int delay = 1;
1222
1223 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1224 return false;
1225
1226 /* some broken boards return 0 or ~0 if a slot is empty: */
1227 if (*l == 0xffffffff || *l == 0x00000000 ||
1228 *l == 0x0000ffff || *l == 0xffff0000)
1229 return false;
1230
1231 /* Configuration request Retry Status */
1232 while (*l == 0xffff0001) {
1233 if (!crs_timeout)
1234 return false;
1235
1236 msleep(delay);
1237 delay *= 2;
1238 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1239 return false;
1240 /* Card hasn't responded in 60 seconds? Must be stuck. */
1241 if (delay > crs_timeout) {
1242 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1243 "responding\n", pci_domain_nr(bus),
1244 bus->number, PCI_SLOT(devfn),
1245 PCI_FUNC(devfn));
1246 return false;
1247 }
1248 }
1249
1250 return true;
1251}
1252EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1253
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254/*
1255 * Read the config data for a PCI device, sanity-check it
1256 * and fill in the dev structure...
1257 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001258static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259{
1260 struct pci_dev *dev;
1261 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262
Yinghai Luefdc87d2012-01-27 10:55:10 -08001263 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 return NULL;
1265
Michael Ellermanbab41e92007-04-05 17:19:09 +10001266 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 if (!dev)
1268 return NULL;
1269
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 dev->vendor = l & 0xffff;
1273 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001275 pci_set_of_node(dev);
1276
Yu Zhao480b93b2009-03-20 11:25:14 +08001277 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 kfree(dev);
1279 return NULL;
1280 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001281
1282 return dev;
1283}
1284
Zhao, Yu201de562008-10-13 19:49:55 +08001285static void pci_init_capabilities(struct pci_dev *dev)
1286{
1287 /* MSI/MSI-X list */
1288 pci_msi_init_pci_dev(dev);
1289
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001290 /* Buffers for saving PCIe and PCI-X capabilities */
1291 pci_allocate_cap_save_buffers(dev);
1292
Zhao, Yu201de562008-10-13 19:49:55 +08001293 /* Power Management */
1294 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001295 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001296
1297 /* Vital Product Data */
1298 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001299
1300 /* Alternative Routing-ID Forwarding */
1301 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001302
1303 /* Single Root I/O Virtualization */
1304 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001305
1306 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001307 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001308}
1309
Sam Ravnborg96bde062007-03-26 21:53:30 -08001310void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001311{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 device_initialize(&dev->dev);
1313 dev->dev.release = pci_release_dev;
1314 pci_dev_get(dev);
1315
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001317 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 dev->dev.coherent_dma_mask = 0xffffffffull;
1319
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001320 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001321 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001322
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 /* Fix up broken headers */
1324 pci_fixup_device(pci_fixup_header, dev);
1325
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001326 /* Clear the state_saved flag. */
1327 dev->state_saved = false;
1328
Zhao, Yu201de562008-10-13 19:49:55 +08001329 /* Initialize various capabilities */
1330 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001331
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 /*
1333 * Add the device to our list of discovered devices
1334 * and the bus list for fixup functions, etc.
1335 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001336 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001338 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001339}
1340
Sam Ravnborg451124a2008-02-02 22:33:43 +01001341struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001342{
1343 struct pci_dev *dev;
1344
Trent Piepho90bdb312009-03-20 14:56:00 -06001345 dev = pci_get_slot(bus, devfn);
1346 if (dev) {
1347 pci_dev_put(dev);
1348 return dev;
1349 }
1350
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001351 dev = pci_scan_device(bus, devfn);
1352 if (!dev)
1353 return NULL;
1354
1355 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356
1357 return dev;
1358}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001359EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001361static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1362{
1363 u16 cap;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001364 unsigned pos, next_fn;
1365
1366 if (!dev)
1367 return 0;
1368
1369 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001370 if (!pos)
1371 return 0;
1372 pci_read_config_word(dev, pos + 4, &cap);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001373 next_fn = cap >> 8;
1374 if (next_fn <= fn)
1375 return 0;
1376 return next_fn;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001377}
1378
1379static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1380{
1381 return (fn + 1) % 8;
1382}
1383
1384static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1385{
1386 return 0;
1387}
1388
1389static int only_one_child(struct pci_bus *bus)
1390{
1391 struct pci_dev *parent = bus->self;
1392 if (!parent || !pci_is_pcie(parent))
1393 return 0;
1394 if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
1395 parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
1396 return 1;
1397 return 0;
1398}
1399
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400/**
1401 * pci_scan_slot - scan a PCI slot on a bus for devices.
1402 * @bus: PCI bus to scan
1403 * @devfn: slot number to scan (must have zero function.)
1404 *
1405 * Scan a PCI slot on the specified PCI bus for devices, adding
1406 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001407 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001408 *
1409 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001411int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001413 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001414 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001415 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1416
1417 if (only_one_child(bus) && (devfn > 0))
1418 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001420 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001421 if (!dev)
1422 return 0;
1423 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001424 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001426 if (pci_ari_enabled(bus))
1427 next_fn = next_ari_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001428 else if (dev->multifunction)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001429 next_fn = next_trad_fn;
1430
1431 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1432 dev = pci_scan_single_device(bus, devfn + fn);
1433 if (dev) {
1434 if (!dev->is_added)
1435 nr++;
1436 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 }
1438 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001439
Shaohua Li149e1632008-07-23 10:32:31 +08001440 /* only one slot has pcie device */
1441 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001442 pcie_aspm_init_link_state(bus->self);
1443
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 return nr;
1445}
1446
Jon Masonb03e7492011-07-20 15:20:54 -05001447static int pcie_find_smpss(struct pci_dev *dev, void *data)
1448{
1449 u8 *smpss = data;
1450
1451 if (!pci_is_pcie(dev))
1452 return 0;
1453
1454 /* For PCIE hotplug enabled slots not connected directly to a
1455 * PCI-E root port, there can be problems when hotplugging
1456 * devices. This is due to the possibility of hotplugging a
1457 * device into the fabric with a smaller MPS that the devices
1458 * currently running have configured. Modifying the MPS on the
1459 * running devices could cause a fatal bus error due to an
1460 * incoming frame being larger than the newly configured MPS.
1461 * To work around this, the MPS for the entire fabric must be
1462 * set to the minimum size. Any devices hotplugged into this
1463 * fabric will have the minimum MPS set. If the PCI hotplug
1464 * slot is directly connected to the root port and there are not
1465 * other devices on the fabric (which seems to be the most
1466 * common case), then this is not an issue and MPS discovery
1467 * will occur as normal.
1468 */
1469 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
Benjamin Herrenschmidt1a4b1a42011-09-13 15:16:33 -03001470 (dev->bus->self &&
1471 dev->bus->self->pcie_type != PCI_EXP_TYPE_ROOT_PORT)))
Jon Masonb03e7492011-07-20 15:20:54 -05001472 *smpss = 0;
1473
1474 if (*smpss > dev->pcie_mpss)
1475 *smpss = dev->pcie_mpss;
1476
1477 return 0;
1478}
1479
1480static void pcie_write_mps(struct pci_dev *dev, int mps)
1481{
Jon Mason62f392e2011-10-14 14:56:14 -05001482 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001483
1484 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001485 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001486
Jon Mason62f392e2011-10-14 14:56:14 -05001487 if (dev->pcie_type != PCI_EXP_TYPE_ROOT_PORT && dev->bus->self)
1488 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001489 * downstream communication will never be larger than
1490 * the MRRS. So, the MPS only needs to be configured
1491 * for the upstream communication. This being the case,
1492 * walk from the top down and set the MPS of the child
1493 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001494 *
1495 * Configure the device MPS with the smaller of the
1496 * device MPSS or the bridge MPS (which is assumed to be
1497 * properly configured at this point to the largest
1498 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001499 */
Jon Mason62f392e2011-10-14 14:56:14 -05001500 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001501 }
1502
1503 rc = pcie_set_mps(dev, mps);
1504 if (rc)
1505 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1506}
1507
Jon Mason62f392e2011-10-14 14:56:14 -05001508static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001509{
Jon Mason62f392e2011-10-14 14:56:14 -05001510 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001511
Jon Masoned2888e2011-09-08 16:41:18 -05001512 /* In the "safe" case, do not configure the MRRS. There appear to be
1513 * issues with setting MRRS to 0 on a number of devices.
1514 */
Jon Masoned2888e2011-09-08 16:41:18 -05001515 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1516 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001517
Jon Masoned2888e2011-09-08 16:41:18 -05001518 /* For Max performance, the MRRS must be set to the largest supported
1519 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001520 * device or the bus can support. This should already be properly
1521 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001522 */
Jon Mason62f392e2011-10-14 14:56:14 -05001523 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001524
1525 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001526 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001527 * If the MRRS value provided is not acceptable (e.g., too large),
1528 * shrink the value until it is acceptable to the HW.
1529 */
1530 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1531 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001532 if (!rc)
1533 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001534
Jon Mason62f392e2011-10-14 14:56:14 -05001535 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001536 mrrs /= 2;
1537 }
Jon Mason62f392e2011-10-14 14:56:14 -05001538
1539 if (mrrs < 128)
1540 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1541 "safe value. If problems are experienced, try running "
1542 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001543}
1544
1545static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1546{
Jon Masona513a992011-10-14 14:56:16 -05001547 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001548
1549 if (!pci_is_pcie(dev))
1550 return 0;
1551
Jon Masona513a992011-10-14 14:56:16 -05001552 mps = 128 << *(u8 *)data;
1553 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001554
1555 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001556 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001557
Jon Masona513a992011-10-14 14:56:16 -05001558 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1559 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1560 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001561
1562 return 0;
1563}
1564
Jon Masona513a992011-10-14 14:56:16 -05001565/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001566 * parents then children fashion. If this changes, then this code will not
1567 * work as designed.
1568 */
1569void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1570{
Jon Mason5f39e672011-10-03 09:50:20 -05001571 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001572
Jon Masonb03e7492011-07-20 15:20:54 -05001573 if (!pci_is_pcie(bus->self))
1574 return;
1575
Jon Mason5f39e672011-10-03 09:50:20 -05001576 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1577 return;
1578
1579 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1580 * to be aware to the MPS of the destination. To work around this,
1581 * simply force the MPS of the entire system to the smallest possible.
1582 */
1583 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1584 smpss = 0;
1585
Jon Masonb03e7492011-07-20 15:20:54 -05001586 if (pcie_bus_config == PCIE_BUS_SAFE) {
Jon Mason5f39e672011-10-03 09:50:20 -05001587 smpss = mpss;
1588
Jon Masonb03e7492011-07-20 15:20:54 -05001589 pcie_find_smpss(bus->self, &smpss);
1590 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1591 }
1592
1593 pcie_bus_configure_set(bus->self, &smpss);
1594 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1595}
Jon Masondebc3b72011-08-02 00:01:18 -05001596EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001597
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001598unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599{
1600 unsigned int devfn, pass, max = bus->secondary;
1601 struct pci_dev *dev;
1602
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001603 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604
1605 /* Go find them, Rover! */
1606 for (devfn = 0; devfn < 0x100; devfn += 8)
1607 pci_scan_slot(bus, devfn);
1608
Yu Zhaoa28724b2009-03-20 11:25:13 +08001609 /* Reserve buses for SR-IOV capability. */
1610 max += pci_iov_bus_range(bus);
1611
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 /*
1613 * After performing arch-dependent fixup of the bus, look behind
1614 * all PCI-to-PCI bridges on this bus.
1615 */
Alex Chiang74710de2009-03-20 14:56:10 -06001616 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001617 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001618 pcibios_fixup_bus(bus);
1619 if (pci_is_root_bus(bus))
1620 bus->is_added = 1;
1621 }
1622
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623 for (pass=0; pass < 2; pass++)
1624 list_for_each_entry(dev, &bus->devices, bus_list) {
1625 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1626 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1627 max = pci_scan_bridge(bus, dev, max, pass);
1628 }
1629
1630 /*
1631 * We've scanned the bus and so we know all about what's on
1632 * the other side of any bridges that may be on this bus plus
1633 * any devices.
1634 *
1635 * Return how far we've got finding sub-buses.
1636 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001637 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638 return max;
1639}
1640
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001641struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1642 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001644 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001645 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001646 struct pci_bus *b, *b2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647 struct device *dev;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001648 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001649 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001650 resource_size_t offset;
1651 char bus_addr[64];
1652 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001654 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
1655 if (!bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 return NULL;
1657
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001658 b = pci_alloc_bus();
1659 if (!b)
1660 goto err_bus;
1661
Geert Uytterhoeven6a3b3e22009-03-15 20:14:37 +01001662 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001663 if (!dev)
1664 goto err_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665
1666 b->sysdata = sysdata;
1667 b->ops = ops;
1668
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001669 b2 = pci_find_bus(pci_domain_nr(b), bus);
1670 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001672 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 goto err_out;
1674 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001675
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 dev->parent = parent;
1677 dev->release = pci_release_bus_bridge_dev;
Kay Sievers1a927132008-10-30 02:17:49 +01001678 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679 error = device_register(dev);
1680 if (error)
1681 goto dev_reg_err;
1682 b->bridge = get_device(dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001683 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001684 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685
Yinghai Lu0d358f22008-02-19 03:20:41 -08001686 if (!parent)
1687 set_dev_node(b->bridge, pcibus_to_node(b));
1688
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001689 b->dev.class = &pcibus_class;
1690 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001691 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001692 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693 if (error)
1694 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695
1696 /* Create legacy_io and legacy_mem files for this bus */
1697 pci_create_legacy_files(b);
1698
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699 b->number = b->secondary = bus;
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001700
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001701 bridge->bus = b;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001702 INIT_LIST_HEAD(&bridge->windows);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001704 if (parent)
1705 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1706 else
1707 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1708
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001709 /* Add initial resources to the bus */
1710 list_for_each_entry_safe(window, n, resources, list) {
1711 list_move_tail(&window->list, &bridge->windows);
1712 res = window->res;
1713 offset = window->offset;
1714 pci_bus_add_resource(b, res, 0);
1715 if (offset) {
1716 if (resource_type(res) == IORESOURCE_IO)
1717 fmt = " (bus address [%#06llx-%#06llx])";
1718 else
1719 fmt = " (bus address [%#010llx-%#010llx])";
1720 snprintf(bus_addr, sizeof(bus_addr), fmt,
1721 (unsigned long long) (res->start - offset),
1722 (unsigned long long) (res->end - offset));
1723 } else
1724 bus_addr[0] = '\0';
1725 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001726 }
1727
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001728 down_write(&pci_bus_sem);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001729 list_add_tail(&bridge->list, &pci_host_bridges);
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001730 list_add_tail(&b->node, &pci_root_buses);
1731 up_write(&pci_bus_sem);
1732
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 return b;
1734
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735class_dev_reg_err:
1736 device_unregister(dev);
1737dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001738 down_write(&pci_bus_sem);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001739 list_del(&bridge->list);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001741 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742err_out:
1743 kfree(dev);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001744err_dev:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745 kfree(b);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001746err_bus:
1747 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748 return NULL;
1749}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001750
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001751struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
1752 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1753{
1754 struct pci_bus *b;
1755
1756 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1757 if (!b)
1758 return NULL;
1759
1760 b->subordinate = pci_scan_child_bus(b);
1761 pci_bus_add_devices(b);
1762 return b;
1763}
1764EXPORT_SYMBOL(pci_scan_root_bus);
1765
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001766/* Deprecated; use pci_scan_root_bus() instead */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001767struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001768 int bus, struct pci_ops *ops, void *sysdata)
1769{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001770 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001771 struct pci_bus *b;
1772
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001773 pci_add_resource(&resources, &ioport_resource);
1774 pci_add_resource(&resources, &iomem_resource);
1775 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001776 if (b)
1777 b->subordinate = pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001778 else
1779 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001780 return b;
1781}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782EXPORT_SYMBOL(pci_scan_bus_parented);
1783
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001784struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
1785 void *sysdata)
1786{
1787 LIST_HEAD(resources);
1788 struct pci_bus *b;
1789
1790 pci_add_resource(&resources, &ioport_resource);
1791 pci_add_resource(&resources, &iomem_resource);
1792 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1793 if (b) {
1794 b->subordinate = pci_scan_child_bus(b);
1795 pci_bus_add_devices(b);
1796 } else {
1797 pci_free_resource_list(&resources);
1798 }
1799 return b;
1800}
1801EXPORT_SYMBOL(pci_scan_bus);
1802
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001804/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001805 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1806 * @bridge: PCI bridge for the bus to scan
1807 *
1808 * Scan a PCI bus and child buses for new devices, add them,
1809 * and enable them, resizing bridge mmio/io resource if necessary
1810 * and possible. The caller must ensure the child devices are already
1811 * removed for resizing to occur.
1812 *
1813 * Returns the max number of subordinate bus discovered.
1814 */
1815unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1816{
1817 unsigned int max;
1818 struct pci_bus *bus = bridge->subordinate;
1819
1820 max = pci_scan_child_bus(bus);
1821
1822 pci_assign_unassigned_bridge_resources(bridge);
1823
1824 pci_bus_add_devices(bus);
1825
1826 return max;
1827}
1828
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830EXPORT_SYMBOL(pci_scan_slot);
1831EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1833#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001834
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001835static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001836{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001837 const struct pci_dev *a = to_pci_dev(d_a);
1838 const struct pci_dev *b = to_pci_dev(d_b);
1839
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001840 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1841 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1842
1843 if (a->bus->number < b->bus->number) return -1;
1844 else if (a->bus->number > b->bus->number) return 1;
1845
1846 if (a->devfn < b->devfn) return -1;
1847 else if (a->devfn > b->devfn) return 1;
1848
1849 return 0;
1850}
1851
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001852void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001853{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001854 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001855}