blob: d995e0e15d873265c1cc33b318b145195ff75a92 [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Mark Lorde12bef52008-03-31 19:33:56 -04004 * Copyright 2008: Marvell Corporation, all rights reserved.
Jeff Garzik8b260242005-11-12 12:32:50 -05005 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05006 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04007 *
8 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 */
24
Jeff Garzik4a05e202007-05-24 23:40:15 -040025/*
Mark Lord85afb932008-04-19 14:54:41 -040026 * sata_mv TODO list:
27 *
28 * --> Errata workaround for NCQ device errors.
29 *
30 * --> More errata workarounds for PCI-X.
31 *
32 * --> Complete a full errata audit for all chipsets to identify others.
33 *
34 * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it).
35 *
36 * --> Investigate problems with PCI Message Signalled Interrupts (MSI).
37 *
38 * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead.
39 *
40 * --> Develop a low-power-consumption strategy, and implement it.
41 *
42 * --> [Experiment, low priority] Investigate interrupt coalescing.
43 * Quite often, especially with PCI Message Signalled Interrupts (MSI),
44 * the overhead reduced by interrupt mitigation is quite often not
45 * worth the latency cost.
46 *
47 * --> [Experiment, Marvell value added] Is it possible to use target
48 * mode to cross-connect two Linux boxes with Marvell cards? If so,
49 * creating LibATA target mode support would be very interesting.
50 *
51 * Target mode, for those without docs, is the ability to directly
52 * connect two SATA ports.
53 */
Jeff Garzik4a05e202007-05-24 23:40:15 -040054
Brett Russ20f733e2005-09-01 18:26:17 -040055#include <linux/kernel.h>
56#include <linux/module.h>
57#include <linux/pci.h>
58#include <linux/init.h>
59#include <linux/blkdev.h>
60#include <linux/delay.h>
61#include <linux/interrupt.h>
Andrew Morton8d8b6002008-02-04 23:43:44 -080062#include <linux/dmapool.h>
Brett Russ20f733e2005-09-01 18:26:17 -040063#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050064#include <linux/device.h>
Saeed Bisharaf351b2d2008-02-01 18:08:03 -050065#include <linux/platform_device.h>
66#include <linux/ata_platform.h>
Lennert Buytenhek15a32632008-03-27 14:51:39 -040067#include <linux/mbus.h>
Brett Russ20f733e2005-09-01 18:26:17 -040068#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050069#include <scsi/scsi_cmnd.h>
Jeff Garzik6c087722007-10-12 00:16:23 -040070#include <scsi/scsi_device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040071#include <linux/libata.h>
Brett Russ20f733e2005-09-01 18:26:17 -040072
73#define DRV_NAME "sata_mv"
Mark Lord1fd2e1c2008-01-26 18:33:59 -050074#define DRV_VERSION "1.20"
Brett Russ20f733e2005-09-01 18:26:17 -040075
76enum {
77 /* BAR's are enumerated in terms of pci_resource_start() terms */
78 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
79 MV_IO_BAR = 2, /* offset 0x18: IO space */
80 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
81
82 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
83 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
84
85 MV_PCI_REG_BASE = 0,
86 MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
Mark Lord615ab952006-05-19 16:24:56 -040087 MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08),
88 MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88),
89 MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c),
90 MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc),
91 MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0),
92
Brett Russ20f733e2005-09-01 18:26:17 -040093 MV_SATAHC0_REG_BASE = 0x20000,
Mark Lord8e7decd2008-05-02 02:07:51 -040094 MV_FLASH_CTL_OFS = 0x1046c,
95 MV_GPIO_PORT_CTL_OFS = 0x104f0,
96 MV_RESET_CFG_OFS = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -040097
98 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
99 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
100 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
101 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
102
Brett Russ31961942005-09-30 01:36:00 -0400103 MV_MAX_Q_DEPTH = 32,
104 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
105
106 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
107 * CRPB needs alignment on a 256B boundary. Size == 256B
Brett Russ31961942005-09-30 01:36:00 -0400108 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
109 */
110 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
111 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
Mark Lordda2fa9b2008-01-26 18:32:45 -0500112 MV_MAX_SG_CT = 256,
Brett Russ31961942005-09-30 01:36:00 -0400113 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
Brett Russ31961942005-09-30 01:36:00 -0400114
Mark Lord352fab72008-04-19 14:43:42 -0400115 /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
Brett Russ20f733e2005-09-01 18:26:17 -0400116 MV_PORT_HC_SHIFT = 2,
Mark Lord352fab72008-04-19 14:43:42 -0400117 MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */
118 /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
119 MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */
Brett Russ20f733e2005-09-01 18:26:17 -0400120
121 /* Host Flags */
122 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
123 MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100124 /* SoC integrated controllers, no PCI interface */
Mark Lorde12bef52008-03-31 19:33:56 -0400125 MV_FLAG_SOC = (1 << 28),
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100126
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400127 MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400128 ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
129 ATA_FLAG_PIO_POLLING,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500130 MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE,
Brett Russ20f733e2005-09-01 18:26:17 -0400131
Brett Russ31961942005-09-30 01:36:00 -0400132 CRQB_FLAG_READ = (1 << 0),
133 CRQB_TAG_SHIFT = 1,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400134 CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */
Mark Lorde12bef52008-03-31 19:33:56 -0400135 CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400136 CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */
Brett Russ31961942005-09-30 01:36:00 -0400137 CRQB_CMD_ADDR_SHIFT = 8,
138 CRQB_CMD_CS = (0x2 << 11),
139 CRQB_CMD_LAST = (1 << 15),
140
141 CRPB_FLAG_STATUS_SHIFT = 8,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400142 CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */
143 CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */
Brett Russ31961942005-09-30 01:36:00 -0400144
145 EPRD_FLAG_END_OF_TBL = (1 << 31),
146
Brett Russ20f733e2005-09-01 18:26:17 -0400147 /* PCI interface registers */
148
Brett Russ31961942005-09-30 01:36:00 -0400149 PCI_COMMAND_OFS = 0xc00,
Mark Lord8e7decd2008-05-02 02:07:51 -0400150 PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */
Brett Russ31961942005-09-30 01:36:00 -0400151
Brett Russ20f733e2005-09-01 18:26:17 -0400152 PCI_MAIN_CMD_STS_OFS = 0xd30,
153 STOP_PCI_MASTER = (1 << 2),
154 PCI_MASTER_EMPTY = (1 << 3),
155 GLOB_SFT_RST = (1 << 4),
156
Mark Lord8e7decd2008-05-02 02:07:51 -0400157 MV_PCI_MODE_OFS = 0xd00,
158 MV_PCI_MODE_MASK = 0x30,
159
Jeff Garzik522479f2005-11-12 22:14:02 -0500160 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
161 MV_PCI_DISC_TIMER = 0xd04,
162 MV_PCI_MSI_TRIGGER = 0xc38,
163 MV_PCI_SERR_MASK = 0xc28,
Mark Lord8e7decd2008-05-02 02:07:51 -0400164 MV_PCI_XBAR_TMOUT_OFS = 0x1d04,
Jeff Garzik522479f2005-11-12 22:14:02 -0500165 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
166 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
167 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
168 MV_PCI_ERR_COMMAND = 0x1d50,
169
Mark Lord02a121d2007-12-01 13:07:22 -0500170 PCI_IRQ_CAUSE_OFS = 0x1d58,
171 PCI_IRQ_MASK_OFS = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400172 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
173
Mark Lord02a121d2007-12-01 13:07:22 -0500174 PCIE_IRQ_CAUSE_OFS = 0x1900,
175 PCIE_IRQ_MASK_OFS = 0x1910,
Mark Lord646a4da2008-01-26 18:30:37 -0500176 PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */
Mark Lord02a121d2007-12-01 13:07:22 -0500177
Mark Lord7368f912008-04-25 11:24:24 -0400178 /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
179 PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
180 PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64,
181 SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
182 SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024,
Mark Lord352fab72008-04-19 14:43:42 -0400183 ERR_IRQ = (1 << 0), /* shift by port # */
184 DONE_IRQ = (1 << 1), /* shift by port # */
Brett Russ20f733e2005-09-01 18:26:17 -0400185 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
186 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
187 PCI_ERR = (1 << 18),
188 TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
189 TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500190 PORTS_0_3_COAL_DONE = (1 << 8),
191 PORTS_4_7_COAL_DONE = (1 << 17),
Brett Russ20f733e2005-09-01 18:26:17 -0400192 PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
193 GPIO_INT = (1 << 22),
194 SELF_INT = (1 << 23),
195 TWSI_INT = (1 << 24),
196 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500197 HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */
Mark Lorde12bef52008-03-31 19:33:56 -0400198 HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */
Jeff Garzik8b260242005-11-12 12:32:50 -0500199 HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE |
Mark Lordf9f7fe02008-04-19 14:44:42 -0400200 PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
Brett Russ20f733e2005-09-01 18:26:17 -0400201 PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
202 HC_MAIN_RSVD),
Jeff Garzikfb621e22007-02-25 04:19:45 -0500203 HC_MAIN_MASKED_IRQS_5 = (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
204 HC_MAIN_RSVD_5),
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500205 HC_MAIN_MASKED_IRQS_SOC = (PORTS_0_3_COAL_DONE | HC_MAIN_RSVD_SOC),
Brett Russ20f733e2005-09-01 18:26:17 -0400206
207 /* SATAHC registers */
208 HC_CFG_OFS = 0,
209
210 HC_IRQ_CAUSE_OFS = 0x14,
Mark Lord352fab72008-04-19 14:43:42 -0400211 DMA_IRQ = (1 << 0), /* shift by port # */
212 HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */
Brett Russ20f733e2005-09-01 18:26:17 -0400213 DEV_IRQ = (1 << 8), /* shift by port # */
214
215 /* Shadow block registers */
Brett Russ31961942005-09-30 01:36:00 -0400216 SHD_BLK_OFS = 0x100,
217 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
Brett Russ20f733e2005-09-01 18:26:17 -0400218
219 /* SATA registers */
220 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
221 SATA_ACTIVE_OFS = 0x350,
Mark Lord0c589122008-01-26 18:31:16 -0500222 SATA_FIS_IRQ_CAUSE_OFS = 0x364,
Mark Lord17c5aab2008-04-16 14:56:51 -0400223
Mark Lorde12bef52008-03-31 19:33:56 -0400224 LTMODE_OFS = 0x30c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400225 LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */
226
Jeff Garzik47c2b672005-11-12 21:13:17 -0500227 PHY_MODE3 = 0x310,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500228 PHY_MODE4 = 0x314,
229 PHY_MODE2 = 0x330,
Mark Lorde12bef52008-03-31 19:33:56 -0400230 SATA_IFCTL_OFS = 0x344,
Mark Lord8e7decd2008-05-02 02:07:51 -0400231 SATA_TESTCTL_OFS = 0x348,
Mark Lorde12bef52008-03-31 19:33:56 -0400232 SATA_IFSTAT_OFS = 0x34c,
233 VENDOR_UNIQUE_FIS_OFS = 0x35c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400234
Mark Lord8e7decd2008-05-02 02:07:51 -0400235 FISCFG_OFS = 0x360,
236 FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */
237 FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */
Mark Lord17c5aab2008-04-16 14:56:51 -0400238
Jeff Garzikc9d39132005-11-13 17:47:51 -0500239 MV5_PHY_MODE = 0x74,
Mark Lord8e7decd2008-05-02 02:07:51 -0400240 MV5_LTMODE_OFS = 0x30,
241 MV5_PHY_CTL_OFS = 0x0C,
242 SATA_INTERFACE_CFG_OFS = 0x050,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500243
244 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400245
246 /* Port registers */
247 EDMA_CFG_OFS = 0,
Mark Lord0c589122008-01-26 18:31:16 -0500248 EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */
249 EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */
250 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
251 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
252 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Mark Lorde12bef52008-03-31 19:33:56 -0400253 EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */
254 EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */
Brett Russ20f733e2005-09-01 18:26:17 -0400255
256 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
257 EDMA_ERR_IRQ_MASK_OFS = 0xc,
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400258 EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */
259 EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */
260 EDMA_ERR_DEV = (1 << 2), /* device error */
261 EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */
262 EDMA_ERR_DEV_CON = (1 << 4), /* device connected */
263 EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400264 EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */
265 EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400266 EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400267 EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400268 EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */
269 EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */
270 EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */
271 EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */
Mark Lord646a4da2008-01-26 18:30:37 -0500272
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400273 EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500274 EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */
275 EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */
276 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */
277 EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */
278
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400279 EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500280
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400281 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500282 EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */
283 EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */
284 EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */
285 EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */
286 EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */
287
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400288 EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500289
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400290 EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400291 EDMA_ERR_OVERRUN_5 = (1 << 5),
292 EDMA_ERR_UNDERRUN_5 = (1 << 6),
Mark Lord646a4da2008-01-26 18:30:37 -0500293
294 EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 |
295 EDMA_ERR_LNK_CTRL_RX_1 |
296 EDMA_ERR_LNK_CTRL_RX_3 |
Mark Lord85afb932008-04-19 14:54:41 -0400297 EDMA_ERR_LNK_CTRL_TX,
Mark Lord646a4da2008-01-26 18:30:37 -0500298
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400299 EDMA_EH_FREEZE = EDMA_ERR_D_PAR |
300 EDMA_ERR_PRD_PAR |
301 EDMA_ERR_DEV_DCON |
302 EDMA_ERR_DEV_CON |
303 EDMA_ERR_SERR |
304 EDMA_ERR_SELF_DIS |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400305 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400306 EDMA_ERR_CRPB_PAR |
307 EDMA_ERR_INTRL_PAR |
308 EDMA_ERR_IORDY |
309 EDMA_ERR_LNK_CTRL_RX_2 |
310 EDMA_ERR_LNK_DATA_RX |
311 EDMA_ERR_LNK_DATA_TX |
312 EDMA_ERR_TRANS_PROTO,
Mark Lorde12bef52008-03-31 19:33:56 -0400313
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400314 EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR |
315 EDMA_ERR_PRD_PAR |
316 EDMA_ERR_DEV_DCON |
317 EDMA_ERR_DEV_CON |
318 EDMA_ERR_OVERRUN_5 |
319 EDMA_ERR_UNDERRUN_5 |
320 EDMA_ERR_SELF_DIS_5 |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400321 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400322 EDMA_ERR_CRPB_PAR |
323 EDMA_ERR_INTRL_PAR |
324 EDMA_ERR_IORDY,
Brett Russ20f733e2005-09-01 18:26:17 -0400325
Brett Russ31961942005-09-30 01:36:00 -0400326 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
327 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400328
329 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
330 EDMA_REQ_Q_PTR_SHIFT = 5,
331
332 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
333 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
334 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400335 EDMA_RSP_Q_PTR_SHIFT = 3,
336
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400337 EDMA_CMD_OFS = 0x28, /* EDMA command register */
338 EDMA_EN = (1 << 0), /* enable EDMA */
339 EDMA_DS = (1 << 1), /* disable EDMA; self-negated */
Mark Lord8e7decd2008-05-02 02:07:51 -0400340 EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */
Brett Russ20f733e2005-09-01 18:26:17 -0400341
Mark Lord8e7decd2008-05-02 02:07:51 -0400342 EDMA_STATUS_OFS = 0x30, /* EDMA engine status */
343 EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */
344 EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */
345
346 EDMA_IORDY_TMOUT_OFS = 0x34,
347 EDMA_ARB_CFG_OFS = 0x38,
348
349 EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500350
Mark Lord352fab72008-04-19 14:43:42 -0400351 GEN_II_NCQ_MAX_SECTORS = 256, /* max sects/io on Gen2 w/NCQ */
352
Brett Russ31961942005-09-30 01:36:00 -0400353 /* Host private flags (hp_flags) */
354 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500355 MV_HP_ERRATA_50XXB0 = (1 << 1),
356 MV_HP_ERRATA_50XXB2 = (1 << 2),
357 MV_HP_ERRATA_60X1B2 = (1 << 3),
358 MV_HP_ERRATA_60X1C0 = (1 << 4),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500359 MV_HP_ERRATA_XX42A0 = (1 << 5),
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400360 MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */
361 MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */
362 MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */
Mark Lord02a121d2007-12-01 13:07:22 -0500363 MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */
Mark Lord616d4a92008-05-02 02:08:32 -0400364 MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */
Brett Russ20f733e2005-09-01 18:26:17 -0400365
Brett Russ31961942005-09-30 01:36:00 -0400366 /* Port private flags (pp_flags) */
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400367 MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */
Mark Lord72109162008-01-26 18:31:33 -0500368 MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */
Mark Lord00f42ea2008-05-02 02:11:45 -0400369 MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */
Brett Russ31961942005-09-30 01:36:00 -0400370};
371
Jeff Garzikee9ccdf2007-07-12 15:51:22 -0400372#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
373#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
Jeff Garzike4e7b892006-01-31 12:18:41 -0500374#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
Mark Lord8e7decd2008-05-02 02:07:51 -0400375#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100376#define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC))
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500377
Lennert Buytenhek15a32632008-03-27 14:51:39 -0400378#define WINDOW_CTRL(i) (0x20030 + ((i) << 4))
379#define WINDOW_BASE(i) (0x20034 + ((i) << 4))
380
Jeff Garzik095fec82005-11-12 09:50:49 -0500381enum {
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400382 /* DMA boundary 0xffff is required by the s/g splitting
383 * we need on /length/ in mv_fill-sg().
384 */
385 MV_DMA_BOUNDARY = 0xffffU,
Jeff Garzik095fec82005-11-12 09:50:49 -0500386
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400387 /* mask of register bits containing lower 32 bits
388 * of EDMA request queue DMA address
389 */
Jeff Garzik095fec82005-11-12 09:50:49 -0500390 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
391
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400392 /* ditto, for response queue */
Jeff Garzik095fec82005-11-12 09:50:49 -0500393 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
394};
395
Jeff Garzik522479f2005-11-12 22:14:02 -0500396enum chip_type {
397 chip_504x,
398 chip_508x,
399 chip_5080,
400 chip_604x,
401 chip_608x,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500402 chip_6042,
403 chip_7042,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500404 chip_soc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500405};
406
Brett Russ31961942005-09-30 01:36:00 -0400407/* Command ReQuest Block: 32B */
408struct mv_crqb {
Mark Lorde1469872006-05-22 19:02:03 -0400409 __le32 sg_addr;
410 __le32 sg_addr_hi;
411 __le16 ctrl_flags;
412 __le16 ata_cmd[11];
Brett Russ31961942005-09-30 01:36:00 -0400413};
414
Jeff Garzike4e7b892006-01-31 12:18:41 -0500415struct mv_crqb_iie {
Mark Lorde1469872006-05-22 19:02:03 -0400416 __le32 addr;
417 __le32 addr_hi;
418 __le32 flags;
419 __le32 len;
420 __le32 ata_cmd[4];
Jeff Garzike4e7b892006-01-31 12:18:41 -0500421};
422
Brett Russ31961942005-09-30 01:36:00 -0400423/* Command ResPonse Block: 8B */
424struct mv_crpb {
Mark Lorde1469872006-05-22 19:02:03 -0400425 __le16 id;
426 __le16 flags;
427 __le32 tmstmp;
Brett Russ31961942005-09-30 01:36:00 -0400428};
429
430/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
431struct mv_sg {
Mark Lorde1469872006-05-22 19:02:03 -0400432 __le32 addr;
433 __le32 flags_size;
434 __le32 addr_hi;
435 __le32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400436};
437
438struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400439 struct mv_crqb *crqb;
440 dma_addr_t crqb_dma;
441 struct mv_crpb *crpb;
442 dma_addr_t crpb_dma;
Mark Lordeb73d552008-01-29 13:24:00 -0500443 struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH];
444 dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400445
446 unsigned int req_idx;
447 unsigned int resp_idx;
448
Brett Russ31961942005-09-30 01:36:00 -0400449 u32 pp_flags;
Brett Russ20f733e2005-09-01 18:26:17 -0400450};
451
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500452struct mv_port_signal {
453 u32 amps;
454 u32 pre;
455};
456
Mark Lord02a121d2007-12-01 13:07:22 -0500457struct mv_host_priv {
458 u32 hp_flags;
459 struct mv_port_signal signal[8];
460 const struct mv_hw_ops *ops;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500461 int n_ports;
462 void __iomem *base;
Mark Lord7368f912008-04-25 11:24:24 -0400463 void __iomem *main_irq_cause_addr;
464 void __iomem *main_irq_mask_addr;
Mark Lord02a121d2007-12-01 13:07:22 -0500465 u32 irq_cause_ofs;
466 u32 irq_mask_ofs;
467 u32 unmask_all_irqs;
Mark Lordda2fa9b2008-01-26 18:32:45 -0500468 /*
469 * These consistent DMA memory pools give us guaranteed
470 * alignment for hardware-accessed data structures,
471 * and less memory waste in accomplishing the alignment.
472 */
473 struct dma_pool *crqb_pool;
474 struct dma_pool *crpb_pool;
475 struct dma_pool *sg_tbl_pool;
Mark Lord02a121d2007-12-01 13:07:22 -0500476};
477
Jeff Garzik47c2b672005-11-12 21:13:17 -0500478struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500479 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
480 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500481 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
482 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
483 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500484 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
485 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500486 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100487 void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500488};
489
Tejun Heoda3dbb12007-07-16 14:29:40 +0900490static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
491static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
492static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
493static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Brett Russ31961942005-09-30 01:36:00 -0400494static int mv_port_start(struct ata_port *ap);
495static void mv_port_stop(struct ata_port *ap);
Mark Lord3e4a1392008-05-02 02:10:02 -0400496static int mv_qc_defer(struct ata_queued_cmd *qc);
Brett Russ31961942005-09-30 01:36:00 -0400497static void mv_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500498static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900499static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900500static int mv_hardreset(struct ata_link *link, unsigned int *class,
501 unsigned long deadline);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400502static void mv_eh_freeze(struct ata_port *ap);
503static void mv_eh_thaw(struct ata_port *ap);
Mark Lordf2738272008-01-26 18:32:29 -0500504static void mv6_dev_config(struct ata_device *dev);
Brett Russ20f733e2005-09-01 18:26:17 -0400505
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500506static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
507 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500508static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
509static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
510 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500511static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
512 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500513static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100514static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500515
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500516static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
517 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500518static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
519static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
520 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500521static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
522 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500523static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500524static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
525 void __iomem *mmio);
526static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
527 void __iomem *mmio);
528static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
529 void __iomem *mmio, unsigned int n_hc);
530static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
531 void __iomem *mmio);
532static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100533static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400534static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500535 unsigned int port_no);
Mark Lorde12bef52008-03-31 19:33:56 -0400536static int mv_stop_edma(struct ata_port *ap);
Mark Lordb5624682008-03-31 19:34:40 -0400537static int mv_stop_edma_engine(void __iomem *port_mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400538static void mv_edma_cfg(struct ata_port *ap, int want_ncq);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500539
Mark Lorde49856d2008-04-16 14:59:07 -0400540static void mv_pmp_select(struct ata_port *ap, int pmp);
541static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
542 unsigned long deadline);
543static int mv_softreset(struct ata_link *link, unsigned int *class,
544 unsigned long deadline);
Brett Russ20f733e2005-09-01 18:26:17 -0400545
Mark Lordeb73d552008-01-29 13:24:00 -0500546/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
547 * because we have to allow room for worst case splitting of
548 * PRDs for 64K boundaries in mv_fill_sg().
549 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400550static struct scsi_host_template mv5_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900551 ATA_BASE_SHT(DRV_NAME),
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400552 .sg_tablesize = MV_MAX_SG_CT / 2,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400553 .dma_boundary = MV_DMA_BOUNDARY,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400554};
555
556static struct scsi_host_template mv6_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900557 ATA_NCQ_SHT(DRV_NAME),
Mark Lord138bfdd2008-01-26 18:33:18 -0500558 .can_queue = MV_MAX_Q_DEPTH - 1,
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400559 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400560 .dma_boundary = MV_DMA_BOUNDARY,
Brett Russ20f733e2005-09-01 18:26:17 -0400561};
562
Tejun Heo029cfd62008-03-25 12:22:49 +0900563static struct ata_port_operations mv5_ops = {
564 .inherits = &ata_sff_port_ops,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500565
Mark Lord3e4a1392008-05-02 02:10:02 -0400566 .qc_defer = mv_qc_defer,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500567 .qc_prep = mv_qc_prep,
568 .qc_issue = mv_qc_issue,
569
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400570 .freeze = mv_eh_freeze,
571 .thaw = mv_eh_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900572 .hardreset = mv_hardreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900573 .error_handler = ata_std_error_handler, /* avoid SFF EH */
Tejun Heo029cfd62008-03-25 12:22:49 +0900574 .post_internal_cmd = ATA_OP_NULL,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400575
Jeff Garzikc9d39132005-11-13 17:47:51 -0500576 .scr_read = mv5_scr_read,
577 .scr_write = mv5_scr_write,
578
579 .port_start = mv_port_start,
580 .port_stop = mv_port_stop,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500581};
582
Tejun Heo029cfd62008-03-25 12:22:49 +0900583static struct ata_port_operations mv6_ops = {
584 .inherits = &mv5_ops,
Mark Lordf2738272008-01-26 18:32:29 -0500585 .dev_config = mv6_dev_config,
Brett Russ20f733e2005-09-01 18:26:17 -0400586 .scr_read = mv_scr_read,
587 .scr_write = mv_scr_write,
588
Mark Lorde49856d2008-04-16 14:59:07 -0400589 .pmp_hardreset = mv_pmp_hardreset,
590 .pmp_softreset = mv_softreset,
591 .softreset = mv_softreset,
592 .error_handler = sata_pmp_error_handler,
Brett Russ20f733e2005-09-01 18:26:17 -0400593};
594
Tejun Heo029cfd62008-03-25 12:22:49 +0900595static struct ata_port_operations mv_iie_ops = {
596 .inherits = &mv6_ops,
597 .dev_config = ATA_OP_NULL,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500598 .qc_prep = mv_qc_prep_iie,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500599};
600
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100601static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400602 { /* chip_504x */
Jeff Garzikcca39742006-08-24 03:19:22 -0400603 .flags = MV_COMMON_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400604 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400605 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500606 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400607 },
608 { /* chip_508x */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400609 .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400610 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400611 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500612 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400613 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500614 { /* chip_5080 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400615 .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500616 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400617 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500618 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500619 },
Brett Russ20f733e2005-09-01 18:26:17 -0400620 { /* chip_604x */
Mark Lord138bfdd2008-01-26 18:33:18 -0500621 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400622 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500623 ATA_FLAG_NCQ,
Brett Russ31961942005-09-30 01:36:00 -0400624 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400625 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500626 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400627 },
628 { /* chip_608x */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400629 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400630 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500631 ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400632 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400633 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500634 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400635 },
Jeff Garzike4e7b892006-01-31 12:18:41 -0500636 { /* chip_6042 */
Mark Lord138bfdd2008-01-26 18:33:18 -0500637 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400638 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500639 ATA_FLAG_NCQ,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500640 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400641 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500642 .port_ops = &mv_iie_ops,
643 },
644 { /* chip_7042 */
Mark Lord138bfdd2008-01-26 18:33:18 -0500645 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400646 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500647 ATA_FLAG_NCQ,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500648 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400649 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500650 .port_ops = &mv_iie_ops,
651 },
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500652 { /* chip_soc */
Mark Lord02c1f322008-04-16 14:58:13 -0400653 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400654 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord02c1f322008-04-16 14:58:13 -0400655 ATA_FLAG_NCQ | MV_FLAG_SOC,
Mark Lord17c5aab2008-04-16 14:56:51 -0400656 .pio_mask = 0x1f, /* pio0-4 */
657 .udma_mask = ATA_UDMA6,
658 .port_ops = &mv_iie_ops,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500659 },
Brett Russ20f733e2005-09-01 18:26:17 -0400660};
661
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500662static const struct pci_device_id mv_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400663 { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
664 { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
665 { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
666 { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
Alan Coxcfbf7232007-07-09 14:38:41 +0100667 /* RocketRAID 1740/174x have different identifiers */
668 { PCI_VDEVICE(TTI, 0x1740), chip_508x },
669 { PCI_VDEVICE(TTI, 0x1742), chip_508x },
Brett Russ20f733e2005-09-01 18:26:17 -0400670
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400671 { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
672 { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
673 { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
674 { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
675 { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
Jeff Garzik29179532005-11-11 08:08:03 -0500676
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400677 { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
678
Florian Attenbergerd9f9c6b2007-07-02 17:09:29 +0200679 /* Adaptec 1430SA */
680 { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
681
Mark Lord02a121d2007-12-01 13:07:22 -0500682 /* Marvell 7042 support */
Morrison, Tom6a3d5862007-03-06 02:38:10 -0800683 { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
684
Mark Lord02a121d2007-12-01 13:07:22 -0500685 /* Highpoint RocketRAID PCIe series */
686 { PCI_VDEVICE(TTI, 0x2300), chip_7042 },
687 { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
688
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400689 { } /* terminate list */
Brett Russ20f733e2005-09-01 18:26:17 -0400690};
691
Jeff Garzik47c2b672005-11-12 21:13:17 -0500692static const struct mv_hw_ops mv5xxx_ops = {
693 .phy_errata = mv5_phy_errata,
694 .enable_leds = mv5_enable_leds,
695 .read_preamp = mv5_read_preamp,
696 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500697 .reset_flash = mv5_reset_flash,
698 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500699};
700
701static const struct mv_hw_ops mv6xxx_ops = {
702 .phy_errata = mv6_phy_errata,
703 .enable_leds = mv6_enable_leds,
704 .read_preamp = mv6_read_preamp,
705 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500706 .reset_flash = mv6_reset_flash,
707 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500708};
709
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500710static const struct mv_hw_ops mv_soc_ops = {
711 .phy_errata = mv6_phy_errata,
712 .enable_leds = mv_soc_enable_leds,
713 .read_preamp = mv_soc_read_preamp,
714 .reset_hc = mv_soc_reset_hc,
715 .reset_flash = mv_soc_reset_flash,
716 .reset_bus = mv_soc_reset_bus,
717};
718
Brett Russ20f733e2005-09-01 18:26:17 -0400719/*
720 * Functions
721 */
722
723static inline void writelfl(unsigned long data, void __iomem *addr)
724{
725 writel(data, addr);
726 (void) readl(addr); /* flush to avoid PCI posted write */
727}
728
Jeff Garzikc9d39132005-11-13 17:47:51 -0500729static inline unsigned int mv_hc_from_port(unsigned int port)
730{
731 return port >> MV_PORT_HC_SHIFT;
732}
733
734static inline unsigned int mv_hardport_from_port(unsigned int port)
735{
736 return port & MV_PORT_MASK;
737}
738
Mark Lord1cfd19a2008-04-19 15:05:50 -0400739/*
740 * Consolidate some rather tricky bit shift calculations.
741 * This is hot-path stuff, so not a function.
742 * Simple code, with two return values, so macro rather than inline.
743 *
744 * port is the sole input, in range 0..7.
Mark Lord7368f912008-04-25 11:24:24 -0400745 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
746 * hardport is the other output, in range 0..3.
Mark Lord1cfd19a2008-04-19 15:05:50 -0400747 *
748 * Note that port and hardport may be the same variable in some cases.
749 */
750#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \
751{ \
752 shift = mv_hc_from_port(port) * HC_SHIFT; \
753 hardport = mv_hardport_from_port(port); \
754 shift += hardport * 2; \
755}
756
Mark Lord352fab72008-04-19 14:43:42 -0400757static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
758{
759 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
760}
761
Jeff Garzikc9d39132005-11-13 17:47:51 -0500762static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
763 unsigned int port)
764{
765 return mv_hc_base(base, mv_hc_from_port(port));
766}
767
Brett Russ20f733e2005-09-01 18:26:17 -0400768static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
769{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500770 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500771 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500772 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400773}
774
Mark Lorde12bef52008-03-31 19:33:56 -0400775static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
776{
777 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
778 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
779
780 return hc_mmio + ofs;
781}
782
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500783static inline void __iomem *mv_host_base(struct ata_host *host)
784{
785 struct mv_host_priv *hpriv = host->private_data;
786 return hpriv->base;
787}
788
Brett Russ20f733e2005-09-01 18:26:17 -0400789static inline void __iomem *mv_ap_base(struct ata_port *ap)
790{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500791 return mv_port_base(mv_host_base(ap->host), ap->port_no);
Brett Russ20f733e2005-09-01 18:26:17 -0400792}
793
Jeff Garzikcca39742006-08-24 03:19:22 -0400794static inline int mv_get_hc_count(unsigned long port_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400795{
Jeff Garzikcca39742006-08-24 03:19:22 -0400796 return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400797}
798
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400799static void mv_set_edma_ptrs(void __iomem *port_mmio,
800 struct mv_host_priv *hpriv,
801 struct mv_port_priv *pp)
802{
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400803 u32 index;
804
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400805 /*
806 * initialize request queue
807 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400808 pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
809 index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400810
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400811 WARN_ON(pp->crqb_dma & 0x3ff);
812 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400813 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400814 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
815
816 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400817 writelfl((pp->crqb_dma & 0xffffffff) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400818 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
819 else
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400820 writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400821
822 /*
823 * initialize response queue
824 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400825 pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
826 index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400827
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400828 WARN_ON(pp->crpb_dma & 0xff);
829 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
830
831 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400832 writelfl((pp->crpb_dma & 0xffffffff) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400833 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
834 else
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400835 writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400836
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400837 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400838 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400839}
840
Brett Russ05b308e2005-10-05 17:08:53 -0400841/**
842 * mv_start_dma - Enable eDMA engine
843 * @base: port base address
844 * @pp: port private data
845 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900846 * Verify the local cache of the eDMA state is accurate with a
847 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400848 *
849 * LOCKING:
850 * Inherited from caller.
851 */
Mark Lord0c589122008-01-26 18:31:16 -0500852static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
Mark Lord72109162008-01-26 18:31:33 -0500853 struct mv_port_priv *pp, u8 protocol)
Brett Russ31961942005-09-30 01:36:00 -0400854{
Mark Lord72109162008-01-26 18:31:33 -0500855 int want_ncq = (protocol == ATA_PROT_NCQ);
856
857 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
858 int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
859 if (want_ncq != using_ncq)
Mark Lordb5624682008-03-31 19:34:40 -0400860 mv_stop_edma(ap);
Mark Lord72109162008-01-26 18:31:33 -0500861 }
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400862 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
Mark Lord0c589122008-01-26 18:31:16 -0500863 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord352fab72008-04-19 14:43:42 -0400864 int hardport = mv_hardport_from_port(ap->port_no);
Mark Lord0c589122008-01-26 18:31:16 -0500865 void __iomem *hc_mmio = mv_hc_base_from_port(
Mark Lord352fab72008-04-19 14:43:42 -0400866 mv_host_base(ap->host), hardport);
Mark Lord0c589122008-01-26 18:31:16 -0500867 u32 hc_irq_cause, ipending;
868
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400869 /* clear EDMA event indicators, if any */
Mark Lordf630d562008-01-26 18:31:00 -0500870 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400871
Mark Lord0c589122008-01-26 18:31:16 -0500872 /* clear EDMA interrupt indicator, if any */
873 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lord352fab72008-04-19 14:43:42 -0400874 ipending = (DEV_IRQ | DMA_IRQ) << hardport;
Mark Lord0c589122008-01-26 18:31:16 -0500875 if (hc_irq_cause & ipending) {
876 writelfl(hc_irq_cause & ~ipending,
877 hc_mmio + HC_IRQ_CAUSE_OFS);
878 }
879
Mark Lorde12bef52008-03-31 19:33:56 -0400880 mv_edma_cfg(ap, want_ncq);
Mark Lord0c589122008-01-26 18:31:16 -0500881
882 /* clear FIS IRQ Cause */
883 writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
884
Mark Lordf630d562008-01-26 18:31:00 -0500885 mv_set_edma_ptrs(port_mmio, hpriv, pp);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400886
Mark Lordf630d562008-01-26 18:31:00 -0500887 writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
Brett Russafb0edd2005-10-05 17:08:42 -0400888 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
889 }
Brett Russ31961942005-09-30 01:36:00 -0400890}
891
Mark Lord9b2c4e02008-05-02 02:09:14 -0400892static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
893{
894 void __iomem *port_mmio = mv_ap_base(ap);
895 const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
896 const int per_loop = 5, timeout = (15 * 1000 / per_loop);
897 int i;
898
899 /*
900 * Wait for the EDMA engine to finish transactions in progress.
901 */
902 for (i = 0; i < timeout; ++i) {
903 u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
904 if ((edma_stat & empty_idle) == empty_idle)
905 break;
906 udelay(per_loop);
907 }
908 /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
909}
910
Brett Russ05b308e2005-10-05 17:08:53 -0400911/**
Mark Lorde12bef52008-03-31 19:33:56 -0400912 * mv_stop_edma_engine - Disable eDMA engine
Mark Lordb5624682008-03-31 19:34:40 -0400913 * @port_mmio: io base address
Brett Russ05b308e2005-10-05 17:08:53 -0400914 *
915 * LOCKING:
916 * Inherited from caller.
917 */
Mark Lordb5624682008-03-31 19:34:40 -0400918static int mv_stop_edma_engine(void __iomem *port_mmio)
Brett Russ31961942005-09-30 01:36:00 -0400919{
Mark Lordb5624682008-03-31 19:34:40 -0400920 int i;
Brett Russ31961942005-09-30 01:36:00 -0400921
Mark Lordb5624682008-03-31 19:34:40 -0400922 /* Disable eDMA. The disable bit auto clears. */
923 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -0500924
Mark Lordb5624682008-03-31 19:34:40 -0400925 /* Wait for the chip to confirm eDMA is off. */
926 for (i = 10000; i > 0; i--) {
927 u32 reg = readl(port_mmio + EDMA_CMD_OFS);
Jeff Garzik4537deb2007-07-12 14:30:19 -0400928 if (!(reg & EDMA_EN))
Mark Lordb5624682008-03-31 19:34:40 -0400929 return 0;
930 udelay(10);
Brett Russ31961942005-09-30 01:36:00 -0400931 }
Mark Lordb5624682008-03-31 19:34:40 -0400932 return -EIO;
Brett Russ31961942005-09-30 01:36:00 -0400933}
934
Mark Lorde12bef52008-03-31 19:33:56 -0400935static int mv_stop_edma(struct ata_port *ap)
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400936{
Mark Lordb5624682008-03-31 19:34:40 -0400937 void __iomem *port_mmio = mv_ap_base(ap);
938 struct mv_port_priv *pp = ap->private_data;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400939
Mark Lordb5624682008-03-31 19:34:40 -0400940 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
941 return 0;
942 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Mark Lord9b2c4e02008-05-02 02:09:14 -0400943 mv_wait_for_edma_empty_idle(ap);
Mark Lordb5624682008-03-31 19:34:40 -0400944 if (mv_stop_edma_engine(port_mmio)) {
945 ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
946 return -EIO;
947 }
948 return 0;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400949}
950
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400951#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -0400952static void mv_dump_mem(void __iomem *start, unsigned bytes)
953{
Brett Russ31961942005-09-30 01:36:00 -0400954 int b, w;
955 for (b = 0; b < bytes; ) {
956 DPRINTK("%p: ", start + b);
957 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400958 printk("%08x ", readl(start + b));
Brett Russ31961942005-09-30 01:36:00 -0400959 b += sizeof(u32);
960 }
961 printk("\n");
962 }
Brett Russ31961942005-09-30 01:36:00 -0400963}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400964#endif
965
Brett Russ31961942005-09-30 01:36:00 -0400966static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
967{
968#ifdef ATA_DEBUG
969 int b, w;
970 u32 dw;
971 for (b = 0; b < bytes; ) {
972 DPRINTK("%02x: ", b);
973 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400974 (void) pci_read_config_dword(pdev, b, &dw);
975 printk("%08x ", dw);
Brett Russ31961942005-09-30 01:36:00 -0400976 b += sizeof(u32);
977 }
978 printk("\n");
979 }
980#endif
981}
982static void mv_dump_all_regs(void __iomem *mmio_base, int port,
983 struct pci_dev *pdev)
984{
985#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -0500986 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -0400987 port >> MV_PORT_HC_SHIFT);
988 void __iomem *port_base;
989 int start_port, num_ports, p, start_hc, num_hcs, hc;
990
991 if (0 > port) {
992 start_hc = start_port = 0;
993 num_ports = 8; /* shld be benign for 4 port devs */
994 num_hcs = 2;
995 } else {
996 start_hc = port >> MV_PORT_HC_SHIFT;
997 start_port = port;
998 num_ports = num_hcs = 1;
999 }
Jeff Garzik8b260242005-11-12 12:32:50 -05001000 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -04001001 num_ports > 1 ? num_ports - 1 : start_port);
1002
1003 if (NULL != pdev) {
1004 DPRINTK("PCI config space regs:\n");
1005 mv_dump_pci_cfg(pdev, 0x68);
1006 }
1007 DPRINTK("PCI regs:\n");
1008 mv_dump_mem(mmio_base+0xc00, 0x3c);
1009 mv_dump_mem(mmio_base+0xd00, 0x34);
1010 mv_dump_mem(mmio_base+0xf00, 0x4);
1011 mv_dump_mem(mmio_base+0x1d00, 0x6c);
1012 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
Dan Alonid220c372006-04-10 23:20:22 -07001013 hc_base = mv_hc_base(mmio_base, hc);
Brett Russ31961942005-09-30 01:36:00 -04001014 DPRINTK("HC regs (HC %i):\n", hc);
1015 mv_dump_mem(hc_base, 0x1c);
1016 }
1017 for (p = start_port; p < start_port + num_ports; p++) {
1018 port_base = mv_port_base(mmio_base, p);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001019 DPRINTK("EDMA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001020 mv_dump_mem(port_base, 0x54);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001021 DPRINTK("SATA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001022 mv_dump_mem(port_base+0x300, 0x60);
1023 }
1024#endif
1025}
1026
Brett Russ20f733e2005-09-01 18:26:17 -04001027static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1028{
1029 unsigned int ofs;
1030
1031 switch (sc_reg_in) {
1032 case SCR_STATUS:
1033 case SCR_CONTROL:
1034 case SCR_ERROR:
1035 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1036 break;
1037 case SCR_ACTIVE:
1038 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
1039 break;
1040 default:
1041 ofs = 0xffffffffU;
1042 break;
1043 }
1044 return ofs;
1045}
1046
Tejun Heoda3dbb12007-07-16 14:29:40 +09001047static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Brett Russ20f733e2005-09-01 18:26:17 -04001048{
1049 unsigned int ofs = mv_scr_offset(sc_reg_in);
1050
Tejun Heoda3dbb12007-07-16 14:29:40 +09001051 if (ofs != 0xffffffffU) {
1052 *val = readl(mv_ap_base(ap) + ofs);
1053 return 0;
1054 } else
1055 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001056}
1057
Tejun Heoda3dbb12007-07-16 14:29:40 +09001058static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Brett Russ20f733e2005-09-01 18:26:17 -04001059{
1060 unsigned int ofs = mv_scr_offset(sc_reg_in);
1061
Tejun Heoda3dbb12007-07-16 14:29:40 +09001062 if (ofs != 0xffffffffU) {
Brett Russ20f733e2005-09-01 18:26:17 -04001063 writelfl(val, mv_ap_base(ap) + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001064 return 0;
1065 } else
1066 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001067}
1068
Mark Lordf2738272008-01-26 18:32:29 -05001069static void mv6_dev_config(struct ata_device *adev)
1070{
1071 /*
Mark Lorde49856d2008-04-16 14:59:07 -04001072 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1073 *
1074 * Gen-II does not support NCQ over a port multiplier
1075 * (no FIS-based switching).
1076 *
Mark Lordf2738272008-01-26 18:32:29 -05001077 * We don't have hob_nsect when doing NCQ commands on Gen-II.
1078 * See mv_qc_prep() for more info.
1079 */
Mark Lorde49856d2008-04-16 14:59:07 -04001080 if (adev->flags & ATA_DFLAG_NCQ) {
Mark Lord352fab72008-04-19 14:43:42 -04001081 if (sata_pmp_attached(adev->link->ap)) {
Mark Lorde49856d2008-04-16 14:59:07 -04001082 adev->flags &= ~ATA_DFLAG_NCQ;
Mark Lord352fab72008-04-19 14:43:42 -04001083 ata_dev_printk(adev, KERN_INFO,
1084 "NCQ disabled for command-based switching\n");
1085 } else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) {
1086 adev->max_sectors = GEN_II_NCQ_MAX_SECTORS;
1087 ata_dev_printk(adev, KERN_INFO,
1088 "max_sectors limited to %u for NCQ\n",
1089 adev->max_sectors);
1090 }
Mark Lorde49856d2008-04-16 14:59:07 -04001091 }
Mark Lordf2738272008-01-26 18:32:29 -05001092}
1093
Mark Lord3e4a1392008-05-02 02:10:02 -04001094static int mv_qc_defer(struct ata_queued_cmd *qc)
1095{
1096 struct ata_link *link = qc->dev->link;
1097 struct ata_port *ap = link->ap;
1098 struct mv_port_priv *pp = ap->private_data;
1099
1100 /*
1101 * If the port is completely idle, then allow the new qc.
1102 */
1103 if (ap->nr_active_links == 0)
1104 return 0;
1105
1106 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1107 /*
1108 * The port is operating in host queuing mode (EDMA).
1109 * It can accomodate a new qc if the qc protocol
1110 * is compatible with the current host queue mode.
1111 */
1112 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
1113 /*
1114 * The host queue (EDMA) is in NCQ mode.
1115 * If the new qc is also an NCQ command,
1116 * then allow the new qc.
1117 */
1118 if (qc->tf.protocol == ATA_PROT_NCQ)
1119 return 0;
1120 } else {
1121 /*
1122 * The host queue (EDMA) is in non-NCQ, DMA mode.
1123 * If the new qc is also a non-NCQ, DMA command,
1124 * then allow the new qc.
1125 */
1126 if (qc->tf.protocol == ATA_PROT_DMA)
1127 return 0;
1128 }
1129 }
1130 return ATA_DEFER_PORT;
1131}
1132
Mark Lord00f42ea2008-05-02 02:11:45 -04001133static void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs)
Mark Lorde49856d2008-04-16 14:59:07 -04001134{
Mark Lord00f42ea2008-05-02 02:11:45 -04001135 u32 new_fiscfg, old_fiscfg;
1136 u32 new_ltmode, old_ltmode;
1137 u32 new_haltcond, old_haltcond;
1138
1139 old_fiscfg = readl(port_mmio + FISCFG_OFS);
1140 old_ltmode = readl(port_mmio + LTMODE_OFS);
1141 old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);
1142
1143 new_fiscfg = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
1144 new_ltmode = old_ltmode & ~LTMODE_BIT8;
1145 new_haltcond = old_haltcond | EDMA_ERR_DEV;
1146
1147 if (want_fbs) {
1148 new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC;
1149 new_ltmode = old_ltmode | LTMODE_BIT8;
Mark Lorde49856d2008-04-16 14:59:07 -04001150 }
Mark Lord00f42ea2008-05-02 02:11:45 -04001151
Mark Lord8e7decd2008-05-02 02:07:51 -04001152 if (new_fiscfg != old_fiscfg)
1153 writelfl(new_fiscfg, port_mmio + FISCFG_OFS);
Mark Lorde49856d2008-04-16 14:59:07 -04001154 if (new_ltmode != old_ltmode)
1155 writelfl(new_ltmode, port_mmio + LTMODE_OFS);
Mark Lord00f42ea2008-05-02 02:11:45 -04001156 if (new_haltcond != old_haltcond)
1157 writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS);
Mark Lord0c589122008-01-26 18:31:16 -05001158}
Jeff Garzike4e7b892006-01-31 12:18:41 -05001159
Mark Lorddd2890f2008-05-02 02:10:56 -04001160static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1161{
1162 struct mv_host_priv *hpriv = ap->host->private_data;
1163 u32 old, new;
1164
1165 /* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1166 old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
1167 if (want_ncq)
1168 new = old | (1 << 22);
1169 else
1170 new = old & ~(1 << 22);
1171 if (new != old)
1172 writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
1173}
1174
Mark Lorde12bef52008-03-31 19:33:56 -04001175static void mv_edma_cfg(struct ata_port *ap, int want_ncq)
Jeff Garzike4e7b892006-01-31 12:18:41 -05001176{
1177 u32 cfg;
Mark Lorde12bef52008-03-31 19:33:56 -04001178 struct mv_port_priv *pp = ap->private_data;
1179 struct mv_host_priv *hpriv = ap->host->private_data;
1180 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001181
1182 /* set up non-NCQ EDMA configuration */
1183 cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */
Mark Lord00f42ea2008-05-02 02:11:45 -04001184 pp->pp_flags &= ~MV_PP_FLAG_FBS_EN;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001185
1186 if (IS_GEN_I(hpriv))
1187 cfg |= (1 << 8); /* enab config burst size mask */
1188
Mark Lorddd2890f2008-05-02 02:10:56 -04001189 else if (IS_GEN_II(hpriv)) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05001190 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
Mark Lorddd2890f2008-05-02 02:10:56 -04001191 mv_60x1_errata_sata25(ap, want_ncq);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001192
Mark Lorddd2890f2008-05-02 02:10:56 -04001193 } else if (IS_GEN_IIE(hpriv)) {
Mark Lord00f42ea2008-05-02 02:11:45 -04001194 int want_fbs = sata_pmp_attached(ap);
1195 /*
1196 * Possible future enhancement:
1197 *
1198 * The chip can use FBS with non-NCQ, if we allow it,
1199 * But first we need to have the error handling in place
1200 * for this mode (datasheet section 7.3.15.4.2.3).
1201 * So disallow non-NCQ FBS for now.
1202 */
1203 want_fbs &= want_ncq;
1204
1205 mv_config_fbs(port_mmio, want_ncq, want_fbs);
1206
1207 if (want_fbs) {
1208 pp->pp_flags |= MV_PP_FLAG_FBS_EN;
1209 cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
1210 }
1211
Jeff Garzike728eab2007-02-25 02:53:41 -05001212 cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */
1213 cfg |= (1 << 22); /* enab 4-entry host queue cache */
Mark Lord616d4a92008-05-02 02:08:32 -04001214 if (HAS_PCI(ap->host))
1215 cfg |= (1 << 18); /* enab early completion */
1216 if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1217 cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001218 }
1219
Mark Lord72109162008-01-26 18:31:33 -05001220 if (want_ncq) {
1221 cfg |= EDMA_CFG_NCQ;
1222 pp->pp_flags |= MV_PP_FLAG_NCQ_EN;
1223 } else
1224 pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;
1225
Jeff Garzike4e7b892006-01-31 12:18:41 -05001226 writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1227}
1228
Mark Lordda2fa9b2008-01-26 18:32:45 -05001229static void mv_port_free_dma_mem(struct ata_port *ap)
1230{
1231 struct mv_host_priv *hpriv = ap->host->private_data;
1232 struct mv_port_priv *pp = ap->private_data;
Mark Lordeb73d552008-01-29 13:24:00 -05001233 int tag;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001234
1235 if (pp->crqb) {
1236 dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1237 pp->crqb = NULL;
1238 }
1239 if (pp->crpb) {
1240 dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1241 pp->crpb = NULL;
1242 }
Mark Lordeb73d552008-01-29 13:24:00 -05001243 /*
1244 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1245 * For later hardware, we have one unique sg_tbl per NCQ tag.
1246 */
1247 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1248 if (pp->sg_tbl[tag]) {
1249 if (tag == 0 || !IS_GEN_I(hpriv))
1250 dma_pool_free(hpriv->sg_tbl_pool,
1251 pp->sg_tbl[tag],
1252 pp->sg_tbl_dma[tag]);
1253 pp->sg_tbl[tag] = NULL;
1254 }
Mark Lordda2fa9b2008-01-26 18:32:45 -05001255 }
1256}
1257
Brett Russ05b308e2005-10-05 17:08:53 -04001258/**
1259 * mv_port_start - Port specific init/start routine.
1260 * @ap: ATA channel to manipulate
1261 *
1262 * Allocate and point to DMA memory, init port private memory,
1263 * zero indices.
1264 *
1265 * LOCKING:
1266 * Inherited from caller.
1267 */
Brett Russ31961942005-09-30 01:36:00 -04001268static int mv_port_start(struct ata_port *ap)
1269{
Jeff Garzikcca39742006-08-24 03:19:22 -04001270 struct device *dev = ap->host->dev;
1271 struct mv_host_priv *hpriv = ap->host->private_data;
Brett Russ31961942005-09-30 01:36:00 -04001272 struct mv_port_priv *pp;
James Bottomleydde20202008-02-19 11:36:56 +01001273 int tag;
Brett Russ31961942005-09-30 01:36:00 -04001274
Tejun Heo24dc5f32007-01-20 16:00:28 +09001275 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001276 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001277 return -ENOMEM;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001278 ap->private_data = pp;
Brett Russ31961942005-09-30 01:36:00 -04001279
Mark Lordda2fa9b2008-01-26 18:32:45 -05001280 pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1281 if (!pp->crqb)
1282 return -ENOMEM;
1283 memset(pp->crqb, 0, MV_CRQB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001284
Mark Lordda2fa9b2008-01-26 18:32:45 -05001285 pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1286 if (!pp->crpb)
1287 goto out_port_free_dma_mem;
1288 memset(pp->crpb, 0, MV_CRPB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001289
Mark Lordeb73d552008-01-29 13:24:00 -05001290 /*
1291 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1292 * For later hardware, we need one unique sg_tbl per NCQ tag.
1293 */
1294 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1295 if (tag == 0 || !IS_GEN_I(hpriv)) {
1296 pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1297 GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1298 if (!pp->sg_tbl[tag])
1299 goto out_port_free_dma_mem;
1300 } else {
1301 pp->sg_tbl[tag] = pp->sg_tbl[0];
1302 pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1303 }
1304 }
Brett Russ31961942005-09-30 01:36:00 -04001305 return 0;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001306
1307out_port_free_dma_mem:
1308 mv_port_free_dma_mem(ap);
1309 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -04001310}
1311
Brett Russ05b308e2005-10-05 17:08:53 -04001312/**
1313 * mv_port_stop - Port specific cleanup/stop routine.
1314 * @ap: ATA channel to manipulate
1315 *
1316 * Stop DMA, cleanup port memory.
1317 *
1318 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001319 * This routine uses the host lock to protect the DMA stop.
Brett Russ05b308e2005-10-05 17:08:53 -04001320 */
Brett Russ31961942005-09-30 01:36:00 -04001321static void mv_port_stop(struct ata_port *ap)
1322{
Mark Lorde12bef52008-03-31 19:33:56 -04001323 mv_stop_edma(ap);
Mark Lordda2fa9b2008-01-26 18:32:45 -05001324 mv_port_free_dma_mem(ap);
Brett Russ31961942005-09-30 01:36:00 -04001325}
1326
Brett Russ05b308e2005-10-05 17:08:53 -04001327/**
1328 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1329 * @qc: queued command whose SG list to source from
1330 *
1331 * Populate the SG list and mark the last entry.
1332 *
1333 * LOCKING:
1334 * Inherited from caller.
1335 */
Jeff Garzik6c087722007-10-12 00:16:23 -04001336static void mv_fill_sg(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001337{
1338 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001339 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001340 struct mv_sg *mv_sg, *last_sg = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001341 unsigned int si;
Brett Russ31961942005-09-30 01:36:00 -04001342
Mark Lordeb73d552008-01-29 13:24:00 -05001343 mv_sg = pp->sg_tbl[qc->tag];
Tejun Heoff2aeb12007-12-05 16:43:11 +09001344 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikd88184f2007-02-26 01:26:06 -05001345 dma_addr_t addr = sg_dma_address(sg);
1346 u32 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -04001347
Olof Johansson4007b492007-10-02 20:45:27 -05001348 while (sg_len) {
1349 u32 offset = addr & 0xffff;
1350 u32 len = sg_len;
Brett Russ31961942005-09-30 01:36:00 -04001351
Olof Johansson4007b492007-10-02 20:45:27 -05001352 if ((offset + sg_len > 0x10000))
1353 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001354
Olof Johansson4007b492007-10-02 20:45:27 -05001355 mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1356 mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
Jeff Garzik6c087722007-10-12 00:16:23 -04001357 mv_sg->flags_size = cpu_to_le32(len & 0xffff);
Olof Johansson4007b492007-10-02 20:45:27 -05001358
1359 sg_len -= len;
1360 addr += len;
1361
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001362 last_sg = mv_sg;
Olof Johansson4007b492007-10-02 20:45:27 -05001363 mv_sg++;
Olof Johansson4007b492007-10-02 20:45:27 -05001364 }
Brett Russ31961942005-09-30 01:36:00 -04001365 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001366
1367 if (likely(last_sg))
1368 last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
Brett Russ31961942005-09-30 01:36:00 -04001369}
1370
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001371static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
Brett Russ31961942005-09-30 01:36:00 -04001372{
Mark Lord559eeda2006-05-19 16:40:15 -04001373 u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
Brett Russ31961942005-09-30 01:36:00 -04001374 (last ? CRQB_CMD_LAST : 0);
Mark Lord559eeda2006-05-19 16:40:15 -04001375 *cmdw = cpu_to_le16(tmp);
Brett Russ31961942005-09-30 01:36:00 -04001376}
1377
Brett Russ05b308e2005-10-05 17:08:53 -04001378/**
1379 * mv_qc_prep - Host specific command preparation.
1380 * @qc: queued command to prepare
1381 *
1382 * This routine simply redirects to the general purpose routine
1383 * if command is not DMA. Else, it handles prep of the CRQB
1384 * (command request block), does some sanity checking, and calls
1385 * the SG load routine.
1386 *
1387 * LOCKING:
1388 * Inherited from caller.
1389 */
Brett Russ31961942005-09-30 01:36:00 -04001390static void mv_qc_prep(struct ata_queued_cmd *qc)
1391{
1392 struct ata_port *ap = qc->ap;
1393 struct mv_port_priv *pp = ap->private_data;
Mark Lorde1469872006-05-22 19:02:03 -04001394 __le16 *cw;
Brett Russ31961942005-09-30 01:36:00 -04001395 struct ata_taskfile *tf;
1396 u16 flags = 0;
Mark Lorda6432432006-05-19 16:36:36 -04001397 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001398
Mark Lord138bfdd2008-01-26 18:33:18 -05001399 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1400 (qc->tf.protocol != ATA_PROT_NCQ))
Brett Russ31961942005-09-30 01:36:00 -04001401 return;
Brett Russ20f733e2005-09-01 18:26:17 -04001402
Brett Russ31961942005-09-30 01:36:00 -04001403 /* Fill in command request block
1404 */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001405 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
Brett Russ31961942005-09-30 01:36:00 -04001406 flags |= CRQB_FLAG_READ;
Tejun Heobeec7db2006-02-11 19:11:13 +09001407 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Brett Russ31961942005-09-30 01:36:00 -04001408 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001409 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001410
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001411 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001412 in_index = pp->req_idx;
Brett Russ31961942005-09-30 01:36:00 -04001413
Mark Lorda6432432006-05-19 16:36:36 -04001414 pp->crqb[in_index].sg_addr =
Mark Lordeb73d552008-01-29 13:24:00 -05001415 cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
Mark Lorda6432432006-05-19 16:36:36 -04001416 pp->crqb[in_index].sg_addr_hi =
Mark Lordeb73d552008-01-29 13:24:00 -05001417 cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Mark Lorda6432432006-05-19 16:36:36 -04001418 pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1419
1420 cw = &pp->crqb[in_index].ata_cmd[0];
Brett Russ31961942005-09-30 01:36:00 -04001421 tf = &qc->tf;
1422
1423 /* Sadly, the CRQB cannot accomodate all registers--there are
1424 * only 11 bytes...so we must pick and choose required
1425 * registers based on the command. So, we drop feature and
1426 * hob_feature for [RW] DMA commands, but they are needed for
1427 * NCQ. NCQ will drop hob_nsect.
1428 */
1429 switch (tf->command) {
1430 case ATA_CMD_READ:
1431 case ATA_CMD_READ_EXT:
1432 case ATA_CMD_WRITE:
1433 case ATA_CMD_WRITE_EXT:
Jens Axboec15d85c2006-02-15 15:59:25 +01001434 case ATA_CMD_WRITE_FUA_EXT:
Brett Russ31961942005-09-30 01:36:00 -04001435 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1436 break;
Brett Russ31961942005-09-30 01:36:00 -04001437 case ATA_CMD_FPDMA_READ:
1438 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05001439 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04001440 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1441 break;
Brett Russ31961942005-09-30 01:36:00 -04001442 default:
1443 /* The only other commands EDMA supports in non-queued and
1444 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1445 * of which are defined/used by Linux. If we get here, this
1446 * driver needs work.
1447 *
1448 * FIXME: modify libata to give qc_prep a return value and
1449 * return error here.
1450 */
1451 BUG_ON(tf->command);
1452 break;
1453 }
1454 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1455 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1456 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1457 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1458 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1459 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1460 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1461 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1462 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1463
Jeff Garzike4e7b892006-01-31 12:18:41 -05001464 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
Brett Russ31961942005-09-30 01:36:00 -04001465 return;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001466 mv_fill_sg(qc);
1467}
1468
1469/**
1470 * mv_qc_prep_iie - Host specific command preparation.
1471 * @qc: queued command to prepare
1472 *
1473 * This routine simply redirects to the general purpose routine
1474 * if command is not DMA. Else, it handles prep of the CRQB
1475 * (command request block), does some sanity checking, and calls
1476 * the SG load routine.
1477 *
1478 * LOCKING:
1479 * Inherited from caller.
1480 */
1481static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1482{
1483 struct ata_port *ap = qc->ap;
1484 struct mv_port_priv *pp = ap->private_data;
1485 struct mv_crqb_iie *crqb;
1486 struct ata_taskfile *tf;
Mark Lorda6432432006-05-19 16:36:36 -04001487 unsigned in_index;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001488 u32 flags = 0;
1489
Mark Lord138bfdd2008-01-26 18:33:18 -05001490 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1491 (qc->tf.protocol != ATA_PROT_NCQ))
Jeff Garzike4e7b892006-01-31 12:18:41 -05001492 return;
1493
Mark Lorde12bef52008-03-31 19:33:56 -04001494 /* Fill in Gen IIE command request block */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001495 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1496 flags |= CRQB_FLAG_READ;
1497
Tejun Heobeec7db2006-02-11 19:11:13 +09001498 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001499 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lord8c0aeb42008-01-26 18:31:48 -05001500 flags |= qc->tag << CRQB_HOSTQ_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001501 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001502
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001503 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001504 in_index = pp->req_idx;
Mark Lorda6432432006-05-19 16:36:36 -04001505
1506 crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
Mark Lordeb73d552008-01-29 13:24:00 -05001507 crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1508 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001509 crqb->flags = cpu_to_le32(flags);
1510
1511 tf = &qc->tf;
1512 crqb->ata_cmd[0] = cpu_to_le32(
1513 (tf->command << 16) |
1514 (tf->feature << 24)
1515 );
1516 crqb->ata_cmd[1] = cpu_to_le32(
1517 (tf->lbal << 0) |
1518 (tf->lbam << 8) |
1519 (tf->lbah << 16) |
1520 (tf->device << 24)
1521 );
1522 crqb->ata_cmd[2] = cpu_to_le32(
1523 (tf->hob_lbal << 0) |
1524 (tf->hob_lbam << 8) |
1525 (tf->hob_lbah << 16) |
1526 (tf->hob_feature << 24)
1527 );
1528 crqb->ata_cmd[3] = cpu_to_le32(
1529 (tf->nsect << 0) |
1530 (tf->hob_nsect << 8)
1531 );
1532
1533 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1534 return;
Brett Russ31961942005-09-30 01:36:00 -04001535 mv_fill_sg(qc);
1536}
1537
Brett Russ05b308e2005-10-05 17:08:53 -04001538/**
1539 * mv_qc_issue - Initiate a command to the host
1540 * @qc: queued command to start
1541 *
1542 * This routine simply redirects to the general purpose routine
1543 * if command is not DMA. Else, it sanity checks our local
1544 * caches of the request producer/consumer indices then enables
1545 * DMA and bumps the request producer index.
1546 *
1547 * LOCKING:
1548 * Inherited from caller.
1549 */
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001550static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001551{
Jeff Garzikc5d3e452007-07-11 18:30:50 -04001552 struct ata_port *ap = qc->ap;
1553 void __iomem *port_mmio = mv_ap_base(ap);
1554 struct mv_port_priv *pp = ap->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001555 u32 in_index;
Brett Russ31961942005-09-30 01:36:00 -04001556
Mark Lord138bfdd2008-01-26 18:33:18 -05001557 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1558 (qc->tf.protocol != ATA_PROT_NCQ)) {
Mark Lord17c5aab2008-04-16 14:56:51 -04001559 /*
1560 * We're about to send a non-EDMA capable command to the
Brett Russ31961942005-09-30 01:36:00 -04001561 * port. Turn off EDMA so there won't be problems accessing
1562 * shadow block, etc registers.
1563 */
Mark Lordb5624682008-03-31 19:34:40 -04001564 mv_stop_edma(ap);
Mark Lorde49856d2008-04-16 14:59:07 -04001565 mv_pmp_select(ap, qc->dev->link->pmp);
Tejun Heo9363c382008-04-07 22:47:16 +09001566 return ata_sff_qc_issue(qc);
Brett Russ31961942005-09-30 01:36:00 -04001567 }
1568
Mark Lord72109162008-01-26 18:31:33 -05001569 mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001570
Mark Lordfcfb1f72008-04-19 15:06:40 -04001571 pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1572 in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001573
1574 /* and write the request in pointer to kick the EDMA to life */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001575 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
1576 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
Brett Russ31961942005-09-30 01:36:00 -04001577
1578 return 0;
1579}
1580
Mark Lord8f767f82008-04-19 14:53:07 -04001581static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
1582{
1583 struct mv_port_priv *pp = ap->private_data;
1584 struct ata_queued_cmd *qc;
1585
1586 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
1587 return NULL;
1588 qc = ata_qc_from_tag(ap, ap->link.active_tag);
1589 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1590 qc = NULL;
1591 return qc;
1592}
1593
1594static void mv_unexpected_intr(struct ata_port *ap)
1595{
1596 struct mv_port_priv *pp = ap->private_data;
1597 struct ata_eh_info *ehi = &ap->link.eh_info;
1598 char *when = "";
1599
1600 /*
1601 * We got a device interrupt from something that
1602 * was supposed to be using EDMA or polling.
1603 */
1604 ata_ehi_clear_desc(ehi);
1605 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1606 when = " while EDMA enabled";
1607 } else {
1608 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
1609 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1610 when = " while polling";
1611 }
1612 ata_ehi_push_desc(ehi, "unexpected device interrupt%s", when);
1613 ehi->err_mask |= AC_ERR_OTHER;
1614 ehi->action |= ATA_EH_RESET;
1615 ata_port_freeze(ap);
1616}
1617
Brett Russ05b308e2005-10-05 17:08:53 -04001618/**
Brett Russ05b308e2005-10-05 17:08:53 -04001619 * mv_err_intr - Handle error interrupts on the port
1620 * @ap: ATA channel to manipulate
Mark Lord8d073792008-04-19 15:07:49 -04001621 * @qc: affected command (non-NCQ), or NULL
Brett Russ05b308e2005-10-05 17:08:53 -04001622 *
Mark Lord8d073792008-04-19 15:07:49 -04001623 * Most cases require a full reset of the chip's state machine,
1624 * which also performs a COMRESET.
1625 * Also, if the port disabled DMA, update our cached copy to match.
Brett Russ05b308e2005-10-05 17:08:53 -04001626 *
1627 * LOCKING:
1628 * Inherited from caller.
1629 */
Mark Lord37b90462008-05-02 02:12:34 -04001630static void mv_err_intr(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04001631{
Brett Russ31961942005-09-30 01:36:00 -04001632 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001633 u32 edma_err_cause, eh_freeze_mask, serr = 0;
1634 struct mv_port_priv *pp = ap->private_data;
1635 struct mv_host_priv *hpriv = ap->host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001636 unsigned int action = 0, err_mask = 0;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001637 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lord37b90462008-05-02 02:12:34 -04001638 struct ata_queued_cmd *qc;
1639 int abort = 0;
Brett Russ20f733e2005-09-01 18:26:17 -04001640
Mark Lord8d073792008-04-19 15:07:49 -04001641 /*
Mark Lord37b90462008-05-02 02:12:34 -04001642 * Read and clear the SError and err_cause bits.
Mark Lord8d073792008-04-19 15:07:49 -04001643 */
Mark Lord37b90462008-05-02 02:12:34 -04001644 sata_scr_read(&ap->link, SCR_ERROR, &serr);
1645 sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1646
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001647 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Mark Lord8d073792008-04-19 15:07:49 -04001648 writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001649
Mark Lord37b90462008-05-02 02:12:34 -04001650 ata_port_printk(ap, KERN_INFO, "%s: err_cause=%08x pp_flags=0x%x\n",
1651 __func__, edma_err_cause, pp->pp_flags);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001652
Mark Lord37b90462008-05-02 02:12:34 -04001653 qc = mv_get_active_qc(ap);
1654 ata_ehi_clear_desc(ehi);
1655 ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
1656 edma_err_cause, pp->pp_flags);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001657 /*
Mark Lord352fab72008-04-19 14:43:42 -04001658 * All generations share these EDMA error cause bits:
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001659 */
Mark Lord37b90462008-05-02 02:12:34 -04001660 if (edma_err_cause & EDMA_ERR_DEV) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001661 err_mask |= AC_ERR_DEV;
Mark Lord37b90462008-05-02 02:12:34 -04001662 action |= ATA_EH_RESET;
1663 ata_ehi_push_desc(ehi, "dev error");
1664 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001665 if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Jeff Garzik6c1153e2007-07-13 15:20:15 -04001666 EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001667 EDMA_ERR_INTRL_PAR)) {
1668 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001669 action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001670 ata_ehi_push_desc(ehi, "parity error");
Brett Russafb0edd2005-10-05 17:08:42 -04001671 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001672 if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
1673 ata_ehi_hotplugged(ehi);
1674 ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
Tejun Heob64bbc32007-07-16 14:29:39 +09001675 "dev disconnect" : "dev connect");
Tejun Heocf480622008-01-24 00:05:14 +09001676 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001677 }
1678
Mark Lord352fab72008-04-19 14:43:42 -04001679 /*
1680 * Gen-I has a different SELF_DIS bit,
1681 * different FREEZE bits, and no SERR bit:
1682 */
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04001683 if (IS_GEN_I(hpriv)) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001684 eh_freeze_mask = EDMA_EH_FREEZE_5;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001685 if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001686 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001687 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001688 }
1689 } else {
1690 eh_freeze_mask = EDMA_EH_FREEZE;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001691 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001692 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001693 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001694 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001695 if (edma_err_cause & EDMA_ERR_SERR) {
Mark Lord8d073792008-04-19 15:07:49 -04001696 ata_ehi_push_desc(ehi, "SError=%08x", serr);
1697 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001698 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001699 }
1700 }
Brett Russ20f733e2005-09-01 18:26:17 -04001701
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001702 if (!err_mask) {
1703 err_mask = AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001704 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001705 }
1706
1707 ehi->serror |= serr;
1708 ehi->action |= action;
1709
1710 if (qc)
1711 qc->err_mask |= err_mask;
1712 else
1713 ehi->err_mask |= err_mask;
1714
Mark Lord37b90462008-05-02 02:12:34 -04001715 if (err_mask == AC_ERR_DEV) {
1716 /*
1717 * Cannot do ata_port_freeze() here,
1718 * because it would kill PIO access,
1719 * which is needed for further diagnosis.
1720 */
1721 mv_eh_freeze(ap);
1722 abort = 1;
1723 } else if (edma_err_cause & eh_freeze_mask) {
1724 /*
1725 * Note to self: ata_port_freeze() calls ata_port_abort()
1726 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001727 ata_port_freeze(ap);
Mark Lord37b90462008-05-02 02:12:34 -04001728 } else {
1729 abort = 1;
1730 }
1731
1732 if (abort) {
1733 if (qc)
1734 ata_link_abort(qc->dev->link);
1735 else
1736 ata_port_abort(ap);
1737 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001738}
1739
Mark Lordfcfb1f72008-04-19 15:06:40 -04001740static void mv_process_crpb_response(struct ata_port *ap,
1741 struct mv_crpb *response, unsigned int tag, int ncq_enabled)
1742{
1743 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
1744
1745 if (qc) {
1746 u8 ata_status;
1747 u16 edma_status = le16_to_cpu(response->flags);
1748 /*
1749 * edma_status from a response queue entry:
1750 * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
1751 * MSB is saved ATA status from command completion.
1752 */
1753 if (!ncq_enabled) {
1754 u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
1755 if (err_cause) {
1756 /*
1757 * Error will be seen/handled by mv_err_intr().
1758 * So do nothing at all here.
1759 */
1760 return;
1761 }
1762 }
1763 ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
Mark Lord37b90462008-05-02 02:12:34 -04001764 if (!ac_err_mask(ata_status))
1765 ata_qc_complete(qc);
1766 /* else: leave it for mv_err_intr() */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001767 } else {
1768 ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
1769 __func__, tag);
1770 }
1771}
1772
1773static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001774{
1775 void __iomem *port_mmio = mv_ap_base(ap);
1776 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001777 u32 in_index;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001778 bool work_done = false;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001779 int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001780
Mark Lordfcfb1f72008-04-19 15:06:40 -04001781 /* Get the hardware queue position index */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001782 in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
1783 >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1784
Mark Lordfcfb1f72008-04-19 15:06:40 -04001785 /* Process new responses from since the last time we looked */
1786 while (in_index != pp->resp_idx) {
Jeff Garzik6c1153e2007-07-13 15:20:15 -04001787 unsigned int tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001788 struct mv_crpb *response = &pp->crpb[pp->resp_idx];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001789
Mark Lordfcfb1f72008-04-19 15:06:40 -04001790 pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001791
Mark Lordfcfb1f72008-04-19 15:06:40 -04001792 if (IS_GEN_I(hpriv)) {
1793 /* 50xx: no NCQ, only one command active at a time */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001794 tag = ap->link.active_tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001795 } else {
1796 /* Gen II/IIE: get command tag from CRPB entry */
1797 tag = le16_to_cpu(response->id) & 0x1f;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001798 }
Mark Lordfcfb1f72008-04-19 15:06:40 -04001799 mv_process_crpb_response(ap, response, tag, ncq_enabled);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001800 work_done = true;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001801 }
1802
Mark Lord352fab72008-04-19 14:43:42 -04001803 /* Update the software queue position index in hardware */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001804 if (work_done)
1805 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
Mark Lordfcfb1f72008-04-19 15:06:40 -04001806 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001807 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001808}
1809
Brett Russ05b308e2005-10-05 17:08:53 -04001810/**
1811 * mv_host_intr - Handle all interrupts on the given host controller
Jeff Garzikcca39742006-08-24 03:19:22 -04001812 * @host: host specific structure
Mark Lord7368f912008-04-25 11:24:24 -04001813 * @main_irq_cause: Main interrupt cause register for the chip.
Brett Russ05b308e2005-10-05 17:08:53 -04001814 *
1815 * LOCKING:
1816 * Inherited from caller.
1817 */
Mark Lord7368f912008-04-25 11:24:24 -04001818static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
Brett Russ20f733e2005-09-01 18:26:17 -04001819{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05001820 struct mv_host_priv *hpriv = host->private_data;
Mark Lorda3718c12008-04-19 15:07:18 -04001821 void __iomem *mmio = hpriv->base, *hc_mmio = NULL;
1822 u32 hc_irq_cause = 0;
1823 unsigned int handled = 0, port;
Brett Russ20f733e2005-09-01 18:26:17 -04001824
Mark Lorda3718c12008-04-19 15:07:18 -04001825 for (port = 0; port < hpriv->n_ports; port++) {
Jeff Garzikcca39742006-08-24 03:19:22 -04001826 struct ata_port *ap = host->ports[port];
Yinghai Lu8f71efe2008-02-07 15:06:17 -08001827 struct mv_port_priv *pp;
Mark Lorda3718c12008-04-19 15:07:18 -04001828 unsigned int shift, hardport, port_cause;
1829 /*
1830 * When we move to the second hc, flag our cached
1831 * copies of hc_mmio (and hc_irq_cause) as invalid again.
1832 */
1833 if (port == MV_PORTS_PER_HC)
1834 hc_mmio = NULL;
1835 /*
1836 * Do nothing if port is not interrupting or is disabled:
1837 */
1838 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Mark Lord7368f912008-04-25 11:24:24 -04001839 port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
Mark Lorda3718c12008-04-19 15:07:18 -04001840 if (!port_cause || !ap || (ap->flags & ATA_FLAG_DISABLED))
Jeff Garzika2c91a82005-11-17 05:44:44 -05001841 continue;
Mark Lorda3718c12008-04-19 15:07:18 -04001842 /*
1843 * Each hc within the host has its own hc_irq_cause register.
1844 * We defer reading it until we know we need it, right now:
1845 *
1846 * FIXME later: we don't really need to read this register
1847 * (some logic changes required below if we go that way),
1848 * because it doesn't tell us anything new. But we do need
1849 * to write to it, outside the top of this loop,
1850 * to reset the interrupt triggers for next time.
1851 */
1852 if (!hc_mmio) {
1853 hc_mmio = mv_hc_base_from_port(mmio, port);
1854 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1855 writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
1856 handled = 1;
1857 }
Mark Lord8f767f82008-04-19 14:53:07 -04001858 /*
1859 * Process completed CRPB response(s) before other events.
1860 */
Mark Lorda3718c12008-04-19 15:07:18 -04001861 pp = ap->private_data;
Mark Lord8f767f82008-04-19 14:53:07 -04001862 if (hc_irq_cause & (DMA_IRQ << hardport)) {
1863 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN)
Mark Lordfcfb1f72008-04-19 15:06:40 -04001864 mv_process_crpb_entries(ap, pp);
Mark Lord8f767f82008-04-19 14:53:07 -04001865 }
1866 /*
1867 * Handle chip-reported errors, or continue on to handle PIO.
1868 */
1869 if (unlikely(port_cause & ERR_IRQ)) {
Mark Lord37b90462008-05-02 02:12:34 -04001870 mv_err_intr(ap);
Mark Lord8f767f82008-04-19 14:53:07 -04001871 } else if (hc_irq_cause & (DEV_IRQ << hardport)) {
1872 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
1873 struct ata_queued_cmd *qc = mv_get_active_qc(ap);
1874 if (qc) {
1875 ata_sff_host_intr(ap, qc);
1876 continue;
1877 }
1878 }
1879 mv_unexpected_intr(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001880 }
1881 }
Mark Lorda3718c12008-04-19 15:07:18 -04001882 return handled;
Brett Russ20f733e2005-09-01 18:26:17 -04001883}
1884
Mark Lorda3718c12008-04-19 15:07:18 -04001885static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001886{
Mark Lord02a121d2007-12-01 13:07:22 -05001887 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001888 struct ata_port *ap;
1889 struct ata_queued_cmd *qc;
1890 struct ata_eh_info *ehi;
1891 unsigned int i, err_mask, printed = 0;
1892 u32 err_cause;
1893
Mark Lord02a121d2007-12-01 13:07:22 -05001894 err_cause = readl(mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001895
1896 dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
1897 err_cause);
1898
1899 DPRINTK("All regs @ PCI error\n");
1900 mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
1901
Mark Lord02a121d2007-12-01 13:07:22 -05001902 writelfl(0, mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001903
1904 for (i = 0; i < host->n_ports; i++) {
1905 ap = host->ports[i];
Tejun Heo936fd732007-08-06 18:36:23 +09001906 if (!ata_link_offline(&ap->link)) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001907 ehi = &ap->link.eh_info;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001908 ata_ehi_clear_desc(ehi);
1909 if (!printed++)
1910 ata_ehi_push_desc(ehi,
1911 "PCI err cause 0x%08x", err_cause);
1912 err_mask = AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001913 ehi->action = ATA_EH_RESET;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001914 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001915 if (qc)
1916 qc->err_mask |= err_mask;
1917 else
1918 ehi->err_mask |= err_mask;
1919
1920 ata_port_freeze(ap);
1921 }
1922 }
Mark Lorda3718c12008-04-19 15:07:18 -04001923 return 1; /* handled */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001924}
1925
Brett Russ05b308e2005-10-05 17:08:53 -04001926/**
Jeff Garzikc5d3e452007-07-11 18:30:50 -04001927 * mv_interrupt - Main interrupt event handler
Brett Russ05b308e2005-10-05 17:08:53 -04001928 * @irq: unused
1929 * @dev_instance: private data; in this case the host structure
Brett Russ05b308e2005-10-05 17:08:53 -04001930 *
1931 * Read the read only register to determine if any host
1932 * controllers have pending interrupts. If so, call lower level
1933 * routine to handle. Also check for PCI errors which are only
1934 * reported here.
1935 *
Jeff Garzik8b260242005-11-12 12:32:50 -05001936 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001937 * This routine holds the host lock while processing pending
Brett Russ05b308e2005-10-05 17:08:53 -04001938 * interrupts.
1939 */
David Howells7d12e782006-10-05 14:55:46 +01001940static irqreturn_t mv_interrupt(int irq, void *dev_instance)
Brett Russ20f733e2005-09-01 18:26:17 -04001941{
Jeff Garzikcca39742006-08-24 03:19:22 -04001942 struct ata_host *host = dev_instance;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05001943 struct mv_host_priv *hpriv = host->private_data;
Mark Lorda3718c12008-04-19 15:07:18 -04001944 unsigned int handled = 0;
Mark Lord7368f912008-04-25 11:24:24 -04001945 u32 main_irq_cause, main_irq_mask;
Brett Russ20f733e2005-09-01 18:26:17 -04001946
Mark Lord646a4da2008-01-26 18:30:37 -05001947 spin_lock(&host->lock);
Mark Lord7368f912008-04-25 11:24:24 -04001948 main_irq_cause = readl(hpriv->main_irq_cause_addr);
1949 main_irq_mask = readl(hpriv->main_irq_mask_addr);
Mark Lord352fab72008-04-19 14:43:42 -04001950 /*
1951 * Deal with cases where we either have nothing pending, or have read
1952 * a bogus register value which can indicate HW removal or PCI fault.
Brett Russ20f733e2005-09-01 18:26:17 -04001953 */
Mark Lord7368f912008-04-25 11:24:24 -04001954 if ((main_irq_cause & main_irq_mask) && (main_irq_cause != 0xffffffffU)) {
1955 if (unlikely((main_irq_cause & PCI_ERR) && HAS_PCI(host)))
Mark Lorda3718c12008-04-19 15:07:18 -04001956 handled = mv_pci_error(host, hpriv->base);
1957 else
Mark Lord7368f912008-04-25 11:24:24 -04001958 handled = mv_host_intr(host, main_irq_cause);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001959 }
Jeff Garzikcca39742006-08-24 03:19:22 -04001960 spin_unlock(&host->lock);
Brett Russ20f733e2005-09-01 18:26:17 -04001961 return IRQ_RETVAL(handled);
1962}
1963
Jeff Garzikc9d39132005-11-13 17:47:51 -05001964static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
1965{
1966 unsigned int ofs;
1967
1968 switch (sc_reg_in) {
1969 case SCR_STATUS:
1970 case SCR_ERROR:
1971 case SCR_CONTROL:
1972 ofs = sc_reg_in * sizeof(u32);
1973 break;
1974 default:
1975 ofs = 0xffffffffU;
1976 break;
1977 }
1978 return ofs;
1979}
1980
Tejun Heoda3dbb12007-07-16 14:29:40 +09001981static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05001982{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05001983 struct mv_host_priv *hpriv = ap->host->private_data;
1984 void __iomem *mmio = hpriv->base;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001985 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001986 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1987
Tejun Heoda3dbb12007-07-16 14:29:40 +09001988 if (ofs != 0xffffffffU) {
1989 *val = readl(addr + ofs);
1990 return 0;
1991 } else
1992 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001993}
1994
Tejun Heoda3dbb12007-07-16 14:29:40 +09001995static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05001996{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05001997 struct mv_host_priv *hpriv = ap->host->private_data;
1998 void __iomem *mmio = hpriv->base;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001999 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002000 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2001
Tejun Heoda3dbb12007-07-16 14:29:40 +09002002 if (ofs != 0xffffffffU) {
Tejun Heo0d5ff562007-02-01 15:06:36 +09002003 writelfl(val, addr + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09002004 return 0;
2005 } else
2006 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002007}
2008
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002009static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik522479f2005-11-12 22:14:02 -05002010{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002011 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzik522479f2005-11-12 22:14:02 -05002012 int early_5080;
2013
Auke Kok44c10132007-06-08 15:46:36 -07002014 early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
Jeff Garzik522479f2005-11-12 22:14:02 -05002015
2016 if (!early_5080) {
2017 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2018 tmp |= (1 << 0);
2019 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2020 }
2021
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002022 mv_reset_pci_bus(host, mmio);
Jeff Garzik522479f2005-11-12 22:14:02 -05002023}
2024
2025static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2026{
Mark Lord8e7decd2008-05-02 02:07:51 -04002027 writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002028}
2029
Jeff Garzik47c2b672005-11-12 21:13:17 -05002030static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002031 void __iomem *mmio)
2032{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002033 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
2034 u32 tmp;
2035
2036 tmp = readl(phy_mmio + MV5_PHY_MODE);
2037
2038 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
2039 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002040}
2041
Jeff Garzik47c2b672005-11-12 21:13:17 -05002042static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002043{
Jeff Garzik522479f2005-11-12 22:14:02 -05002044 u32 tmp;
2045
Mark Lord8e7decd2008-05-02 02:07:51 -04002046 writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002047
2048 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
2049
2050 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2051 tmp |= ~(1 << 0);
2052 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002053}
2054
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002055static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2056 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002057{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002058 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
2059 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
2060 u32 tmp;
2061 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
2062
2063 if (fix_apm_sq) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002064 tmp = readl(phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002065 tmp |= (1 << 19);
Mark Lord8e7decd2008-05-02 02:07:51 -04002066 writel(tmp, phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002067
Mark Lord8e7decd2008-05-02 02:07:51 -04002068 tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002069 tmp &= ~0x3;
2070 tmp |= 0x1;
Mark Lord8e7decd2008-05-02 02:07:51 -04002071 writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002072 }
2073
2074 tmp = readl(phy_mmio + MV5_PHY_MODE);
2075 tmp &= ~mask;
2076 tmp |= hpriv->signal[port].pre;
2077 tmp |= hpriv->signal[port].amps;
2078 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002079}
2080
Jeff Garzikc9d39132005-11-13 17:47:51 -05002081
2082#undef ZERO
2083#define ZERO(reg) writel(0, port_mmio + (reg))
2084static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
2085 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05002086{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002087 void __iomem *port_mmio = mv_port_base(mmio, port);
2088
Mark Lorde12bef52008-03-31 19:33:56 -04002089 mv_reset_channel(hpriv, mmio, port);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002090
2091 ZERO(0x028); /* command */
2092 writel(0x11f, port_mmio + EDMA_CFG_OFS);
2093 ZERO(0x004); /* timer */
2094 ZERO(0x008); /* irq err cause */
2095 ZERO(0x00c); /* irq err mask */
2096 ZERO(0x010); /* rq bah */
2097 ZERO(0x014); /* rq inp */
2098 ZERO(0x018); /* rq outp */
2099 ZERO(0x01c); /* respq bah */
2100 ZERO(0x024); /* respq outp */
2101 ZERO(0x020); /* respq inp */
2102 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002103 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002104}
2105#undef ZERO
2106
2107#define ZERO(reg) writel(0, hc_mmio + (reg))
2108static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2109 unsigned int hc)
2110{
2111 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2112 u32 tmp;
2113
2114 ZERO(0x00c);
2115 ZERO(0x010);
2116 ZERO(0x014);
2117 ZERO(0x018);
2118
2119 tmp = readl(hc_mmio + 0x20);
2120 tmp &= 0x1c1c1c1c;
2121 tmp |= 0x03030303;
2122 writel(tmp, hc_mmio + 0x20);
2123}
2124#undef ZERO
2125
2126static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2127 unsigned int n_hc)
2128{
2129 unsigned int hc, port;
2130
2131 for (hc = 0; hc < n_hc; hc++) {
2132 for (port = 0; port < MV_PORTS_PER_HC; port++)
2133 mv5_reset_hc_port(hpriv, mmio,
2134 (hc * MV_PORTS_PER_HC) + port);
2135
2136 mv5_reset_one_hc(hpriv, mmio, hc);
2137 }
2138
2139 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002140}
2141
Jeff Garzik101ffae2005-11-12 22:17:49 -05002142#undef ZERO
2143#define ZERO(reg) writel(0, mmio + (reg))
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002144static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002145{
Mark Lord02a121d2007-12-01 13:07:22 -05002146 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002147 u32 tmp;
2148
Mark Lord8e7decd2008-05-02 02:07:51 -04002149 tmp = readl(mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002150 tmp &= 0xff00ffff;
Mark Lord8e7decd2008-05-02 02:07:51 -04002151 writel(tmp, mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002152
2153 ZERO(MV_PCI_DISC_TIMER);
2154 ZERO(MV_PCI_MSI_TRIGGER);
Mark Lord8e7decd2008-05-02 02:07:51 -04002155 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
Mark Lord7368f912008-04-25 11:24:24 -04002156 ZERO(PCI_HC_MAIN_IRQ_MASK_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002157 ZERO(MV_PCI_SERR_MASK);
Mark Lord02a121d2007-12-01 13:07:22 -05002158 ZERO(hpriv->irq_cause_ofs);
2159 ZERO(hpriv->irq_mask_ofs);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002160 ZERO(MV_PCI_ERR_LOW_ADDRESS);
2161 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
2162 ZERO(MV_PCI_ERR_ATTRIBUTE);
2163 ZERO(MV_PCI_ERR_COMMAND);
2164}
2165#undef ZERO
2166
2167static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2168{
2169 u32 tmp;
2170
2171 mv5_reset_flash(hpriv, mmio);
2172
Mark Lord8e7decd2008-05-02 02:07:51 -04002173 tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002174 tmp &= 0x3;
2175 tmp |= (1 << 5) | (1 << 6);
Mark Lord8e7decd2008-05-02 02:07:51 -04002176 writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002177}
2178
2179/**
2180 * mv6_reset_hc - Perform the 6xxx global soft reset
2181 * @mmio: base address of the HBA
2182 *
2183 * This routine only applies to 6xxx parts.
2184 *
2185 * LOCKING:
2186 * Inherited from caller.
2187 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05002188static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2189 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002190{
2191 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2192 int i, rc = 0;
2193 u32 t;
2194
2195 /* Following procedure defined in PCI "main command and status
2196 * register" table.
2197 */
2198 t = readl(reg);
2199 writel(t | STOP_PCI_MASTER, reg);
2200
2201 for (i = 0; i < 1000; i++) {
2202 udelay(1);
2203 t = readl(reg);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002204 if (PCI_MASTER_EMPTY & t)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002205 break;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002206 }
2207 if (!(PCI_MASTER_EMPTY & t)) {
2208 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
2209 rc = 1;
2210 goto done;
2211 }
2212
2213 /* set reset */
2214 i = 5;
2215 do {
2216 writel(t | GLOB_SFT_RST, reg);
2217 t = readl(reg);
2218 udelay(1);
2219 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
2220
2221 if (!(GLOB_SFT_RST & t)) {
2222 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
2223 rc = 1;
2224 goto done;
2225 }
2226
2227 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
2228 i = 5;
2229 do {
2230 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
2231 t = readl(reg);
2232 udelay(1);
2233 } while ((GLOB_SFT_RST & t) && (i-- > 0));
2234
2235 if (GLOB_SFT_RST & t) {
2236 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
2237 rc = 1;
2238 }
2239done:
2240 return rc;
2241}
2242
Jeff Garzik47c2b672005-11-12 21:13:17 -05002243static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002244 void __iomem *mmio)
2245{
2246 void __iomem *port_mmio;
2247 u32 tmp;
2248
Mark Lord8e7decd2008-05-02 02:07:51 -04002249 tmp = readl(mmio + MV_RESET_CFG_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002250 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002251 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002252 hpriv->signal[idx].pre = 0x1 << 5;
2253 return;
2254 }
2255
2256 port_mmio = mv_port_base(mmio, idx);
2257 tmp = readl(port_mmio + PHY_MODE2);
2258
2259 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2260 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2261}
2262
Jeff Garzik47c2b672005-11-12 21:13:17 -05002263static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002264{
Mark Lord8e7decd2008-05-02 02:07:51 -04002265 writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002266}
2267
Jeff Garzikc9d39132005-11-13 17:47:51 -05002268static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002269 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002270{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002271 void __iomem *port_mmio = mv_port_base(mmio, port);
2272
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002273 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002274 int fix_phy_mode2 =
2275 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002276 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05002277 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2278 u32 m2, tmp;
2279
2280 if (fix_phy_mode2) {
2281 m2 = readl(port_mmio + PHY_MODE2);
2282 m2 &= ~(1 << 16);
2283 m2 |= (1 << 31);
2284 writel(m2, port_mmio + PHY_MODE2);
2285
2286 udelay(200);
2287
2288 m2 = readl(port_mmio + PHY_MODE2);
2289 m2 &= ~((1 << 16) | (1 << 31));
2290 writel(m2, port_mmio + PHY_MODE2);
2291
2292 udelay(200);
2293 }
2294
2295 /* who knows what this magic does */
2296 tmp = readl(port_mmio + PHY_MODE3);
2297 tmp &= ~0x7F800000;
2298 tmp |= 0x2A800000;
2299 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002300
2301 if (fix_phy_mode4) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002302 u32 m4;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002303
2304 m4 = readl(port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002305
2306 if (hp_flags & MV_HP_ERRATA_60X1B2)
Mark Lorde12bef52008-03-31 19:33:56 -04002307 tmp = readl(port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002308
Mark Lorde12bef52008-03-31 19:33:56 -04002309 /* workaround for errata FEr SATA#10 (part 1) */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002310 m4 = (m4 & ~(1 << 1)) | (1 << 0);
2311
2312 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002313
2314 if (hp_flags & MV_HP_ERRATA_60X1B2)
Mark Lorde12bef52008-03-31 19:33:56 -04002315 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002316 }
2317
2318 /* Revert values of pre-emphasis and signal amps to the saved ones */
2319 m2 = readl(port_mmio + PHY_MODE2);
2320
2321 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002322 m2 |= hpriv->signal[port].amps;
2323 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002324 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002325
Jeff Garzike4e7b892006-01-31 12:18:41 -05002326 /* according to mvSata 3.6.1, some IIE values are fixed */
2327 if (IS_GEN_IIE(hpriv)) {
2328 m2 &= ~0xC30FF01F;
2329 m2 |= 0x0000900F;
2330 }
2331
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002332 writel(m2, port_mmio + PHY_MODE2);
2333}
2334
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002335/* TODO: use the generic LED interface to configure the SATA Presence */
2336/* & Acitivy LEDs on the board */
2337static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
2338 void __iomem *mmio)
2339{
2340 return;
2341}
2342
2343static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
2344 void __iomem *mmio)
2345{
2346 void __iomem *port_mmio;
2347 u32 tmp;
2348
2349 port_mmio = mv_port_base(mmio, idx);
2350 tmp = readl(port_mmio + PHY_MODE2);
2351
2352 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2353 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2354}
2355
2356#undef ZERO
2357#define ZERO(reg) writel(0, port_mmio + (reg))
2358static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
2359 void __iomem *mmio, unsigned int port)
2360{
2361 void __iomem *port_mmio = mv_port_base(mmio, port);
2362
Mark Lorde12bef52008-03-31 19:33:56 -04002363 mv_reset_channel(hpriv, mmio, port);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002364
2365 ZERO(0x028); /* command */
2366 writel(0x101f, port_mmio + EDMA_CFG_OFS);
2367 ZERO(0x004); /* timer */
2368 ZERO(0x008); /* irq err cause */
2369 ZERO(0x00c); /* irq err mask */
2370 ZERO(0x010); /* rq bah */
2371 ZERO(0x014); /* rq inp */
2372 ZERO(0x018); /* rq outp */
2373 ZERO(0x01c); /* respq bah */
2374 ZERO(0x024); /* respq outp */
2375 ZERO(0x020); /* respq inp */
2376 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002377 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002378}
2379
2380#undef ZERO
2381
2382#define ZERO(reg) writel(0, hc_mmio + (reg))
2383static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
2384 void __iomem *mmio)
2385{
2386 void __iomem *hc_mmio = mv_hc_base(mmio, 0);
2387
2388 ZERO(0x00c);
2389 ZERO(0x010);
2390 ZERO(0x014);
2391
2392}
2393
2394#undef ZERO
2395
2396static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
2397 void __iomem *mmio, unsigned int n_hc)
2398{
2399 unsigned int port;
2400
2401 for (port = 0; port < hpriv->n_ports; port++)
2402 mv_soc_reset_hc_port(hpriv, mmio, port);
2403
2404 mv_soc_reset_one_hc(hpriv, mmio);
2405
2406 return 0;
2407}
2408
2409static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
2410 void __iomem *mmio)
2411{
2412 return;
2413}
2414
2415static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
2416{
2417 return;
2418}
2419
Mark Lord8e7decd2008-05-02 02:07:51 -04002420static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
Mark Lordb67a1062008-03-31 19:35:13 -04002421{
Mark Lord8e7decd2008-05-02 02:07:51 -04002422 u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002423
Mark Lord8e7decd2008-05-02 02:07:51 -04002424 ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */
Mark Lordb67a1062008-03-31 19:35:13 -04002425 if (want_gen2i)
Mark Lord8e7decd2008-05-02 02:07:51 -04002426 ifcfg |= (1 << 7); /* enable gen2i speed */
2427 writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002428}
2429
Mark Lorde12bef52008-03-31 19:33:56 -04002430static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -05002431 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04002432{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002433 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04002434
Mark Lord8e7decd2008-05-02 02:07:51 -04002435 /*
2436 * The datasheet warns against setting EDMA_RESET when EDMA is active
2437 * (but doesn't say what the problem might be). So we first try
2438 * to disable the EDMA engine before doing the EDMA_RESET operation.
2439 */
Mark Lord0d8be5c2008-04-16 14:56:12 -04002440 mv_stop_edma_engine(port_mmio);
Mark Lord8e7decd2008-05-02 02:07:51 -04002441 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002442
Mark Lordb67a1062008-03-31 19:35:13 -04002443 if (!IS_GEN_I(hpriv)) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002444 /* Enable 3.0gb/s link speed: this survives EDMA_RESET */
2445 mv_setup_ifcfg(port_mmio, 1);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002446 }
Mark Lordb67a1062008-03-31 19:35:13 -04002447 /*
Mark Lord8e7decd2008-05-02 02:07:51 -04002448 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
Mark Lordb67a1062008-03-31 19:35:13 -04002449 * link, and physical layers. It resets all SATA interface registers
2450 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
Brett Russ20f733e2005-09-01 18:26:17 -04002451 */
Mark Lord8e7decd2008-05-02 02:07:51 -04002452 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002453 udelay(25); /* allow reset propagation */
Brett Russ31961942005-09-30 01:36:00 -04002454 writelfl(0, port_mmio + EDMA_CMD_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002455
Jeff Garzikc9d39132005-11-13 17:47:51 -05002456 hpriv->ops->phy_errata(hpriv, mmio, port_no);
2457
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002458 if (IS_GEN_I(hpriv))
Jeff Garzikc9d39132005-11-13 17:47:51 -05002459 mdelay(1);
2460}
2461
Mark Lorde49856d2008-04-16 14:59:07 -04002462static void mv_pmp_select(struct ata_port *ap, int pmp)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002463{
Mark Lorde49856d2008-04-16 14:59:07 -04002464 if (sata_pmp_supported(ap)) {
2465 void __iomem *port_mmio = mv_ap_base(ap);
2466 u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
2467 int old = reg & 0xf;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002468
Mark Lorde49856d2008-04-16 14:59:07 -04002469 if (old != pmp) {
2470 reg = (reg & ~0xf) | pmp;
2471 writelfl(reg, port_mmio + SATA_IFCTL_OFS);
2472 }
Tejun Heoda3dbb12007-07-16 14:29:40 +09002473 }
Brett Russ20f733e2005-09-01 18:26:17 -04002474}
2475
Mark Lorde49856d2008-04-16 14:59:07 -04002476static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
2477 unsigned long deadline)
Jeff Garzik22374672005-11-17 10:59:48 -05002478{
Mark Lorde49856d2008-04-16 14:59:07 -04002479 mv_pmp_select(link->ap, sata_srst_pmp(link));
2480 return sata_std_hardreset(link, class, deadline);
2481}
Jeff Garzik0ea9e172007-07-13 17:06:45 -04002482
Mark Lorde49856d2008-04-16 14:59:07 -04002483static int mv_softreset(struct ata_link *link, unsigned int *class,
2484 unsigned long deadline)
2485{
2486 mv_pmp_select(link->ap, sata_srst_pmp(link));
2487 return ata_sff_softreset(link, class, deadline);
Jeff Garzik22374672005-11-17 10:59:48 -05002488}
2489
Tejun Heocc0680a2007-08-06 18:36:23 +09002490static int mv_hardreset(struct ata_link *link, unsigned int *class,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002491 unsigned long deadline)
2492{
Tejun Heocc0680a2007-08-06 18:36:23 +09002493 struct ata_port *ap = link->ap;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002494 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordb5624682008-03-31 19:34:40 -04002495 struct mv_port_priv *pp = ap->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002496 void __iomem *mmio = hpriv->base;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002497 int rc, attempts = 0, extra = 0;
2498 u32 sstatus;
2499 bool online;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002500
Mark Lorde12bef52008-03-31 19:33:56 -04002501 mv_reset_channel(hpriv, mmio, ap->port_no);
Mark Lordb5624682008-03-31 19:34:40 -04002502 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002503
Mark Lord0d8be5c2008-04-16 14:56:12 -04002504 /* Workaround for errata FEr SATA#10 (part 2) */
2505 do {
Mark Lord17c5aab2008-04-16 14:56:51 -04002506 const unsigned long *timing =
2507 sata_ehc_deb_timing(&link->eh_context);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002508
Mark Lord17c5aab2008-04-16 14:56:51 -04002509 rc = sata_link_hardreset(link, timing, deadline + extra,
2510 &online, NULL);
2511 if (rc)
Mark Lord0d8be5c2008-04-16 14:56:12 -04002512 return rc;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002513 sata_scr_read(link, SCR_STATUS, &sstatus);
2514 if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
2515 /* Force 1.5gb/s link speed and try again */
Mark Lord8e7decd2008-05-02 02:07:51 -04002516 mv_setup_ifcfg(mv_ap_base(ap), 0);
Mark Lord0d8be5c2008-04-16 14:56:12 -04002517 if (time_after(jiffies + HZ, deadline))
2518 extra = HZ; /* only extend it once, max */
2519 }
2520 } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002521
Mark Lord17c5aab2008-04-16 14:56:51 -04002522 return rc;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002523}
2524
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002525static void mv_eh_freeze(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04002526{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002527 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord1cfd19a2008-04-19 15:05:50 -04002528 unsigned int shift, hardport, port = ap->port_no;
Mark Lord7368f912008-04-25 11:24:24 -04002529 u32 main_irq_mask;
Brett Russ31961942005-09-30 01:36:00 -04002530
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002531 /* FIXME: handle coalescing completion events properly */
Brett Russ31961942005-09-30 01:36:00 -04002532
Mark Lord1cfd19a2008-04-19 15:05:50 -04002533 mv_stop_edma(ap);
2534 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Brett Russ31961942005-09-30 01:36:00 -04002535
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002536 /* disable assertion of portN err, done events */
Mark Lord7368f912008-04-25 11:24:24 -04002537 main_irq_mask = readl(hpriv->main_irq_mask_addr);
2538 main_irq_mask &= ~((DONE_IRQ | ERR_IRQ) << shift);
2539 writelfl(main_irq_mask, hpriv->main_irq_mask_addr);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002540}
2541
2542static void mv_eh_thaw(struct ata_port *ap)
2543{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002544 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord1cfd19a2008-04-19 15:05:50 -04002545 unsigned int shift, hardport, port = ap->port_no;
2546 void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002547 void __iomem *port_mmio = mv_ap_base(ap);
Mark Lord7368f912008-04-25 11:24:24 -04002548 u32 main_irq_mask, hc_irq_cause;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002549
2550 /* FIXME: handle coalescing completion events properly */
2551
Mark Lord1cfd19a2008-04-19 15:05:50 -04002552 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002553
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002554 /* clear EDMA errors on this port */
2555 writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2556
2557 /* clear pending irq events */
2558 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lord1cfd19a2008-04-19 15:05:50 -04002559 hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport);
2560 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002561
2562 /* enable assertion of portN err, done events */
Mark Lord7368f912008-04-25 11:24:24 -04002563 main_irq_mask = readl(hpriv->main_irq_mask_addr);
2564 main_irq_mask |= ((DONE_IRQ | ERR_IRQ) << shift);
2565 writelfl(main_irq_mask, hpriv->main_irq_mask_addr);
Brett Russ31961942005-09-30 01:36:00 -04002566}
2567
Brett Russ05b308e2005-10-05 17:08:53 -04002568/**
2569 * mv_port_init - Perform some early initialization on a single port.
2570 * @port: libata data structure storing shadow register addresses
2571 * @port_mmio: base address of the port
2572 *
2573 * Initialize shadow register mmio addresses, clear outstanding
2574 * interrupts on the port, and unmask interrupts for the future
2575 * start of the port.
2576 *
2577 * LOCKING:
2578 * Inherited from caller.
2579 */
Brett Russ31961942005-09-30 01:36:00 -04002580static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
2581{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002582 void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
Brett Russ31961942005-09-30 01:36:00 -04002583 unsigned serr_ofs;
2584
Jeff Garzik8b260242005-11-12 12:32:50 -05002585 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04002586 */
2587 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05002588 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04002589 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2590 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2591 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2592 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2593 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2594 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05002595 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04002596 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2597 /* special case: control/altstatus doesn't have ATA_REG_ address */
2598 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2599
2600 /* unused: */
Randy Dunlap8d9db2d2007-02-16 01:40:06 -08002601 port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
Brett Russ20f733e2005-09-01 18:26:17 -04002602
Brett Russ31961942005-09-30 01:36:00 -04002603 /* Clear any currently outstanding port interrupt conditions */
2604 serr_ofs = mv_scr_offset(SCR_ERROR);
2605 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2606 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2607
Mark Lord646a4da2008-01-26 18:30:37 -05002608 /* unmask all non-transient EDMA error interrupts */
2609 writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002610
Jeff Garzik8b260242005-11-12 12:32:50 -05002611 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Brett Russ31961942005-09-30 01:36:00 -04002612 readl(port_mmio + EDMA_CFG_OFS),
2613 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2614 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04002615}
2616
Mark Lord616d4a92008-05-02 02:08:32 -04002617static unsigned int mv_in_pcix_mode(struct ata_host *host)
2618{
2619 struct mv_host_priv *hpriv = host->private_data;
2620 void __iomem *mmio = hpriv->base;
2621 u32 reg;
2622
2623 if (!HAS_PCI(host) || !IS_PCIE(hpriv))
2624 return 0; /* not PCI-X capable */
2625 reg = readl(mmio + MV_PCI_MODE_OFS);
2626 if ((reg & MV_PCI_MODE_MASK) == 0)
2627 return 0; /* conventional PCI mode */
2628 return 1; /* chip is in PCI-X mode */
2629}
2630
2631static int mv_pci_cut_through_okay(struct ata_host *host)
2632{
2633 struct mv_host_priv *hpriv = host->private_data;
2634 void __iomem *mmio = hpriv->base;
2635 u32 reg;
2636
2637 if (!mv_in_pcix_mode(host)) {
2638 reg = readl(mmio + PCI_COMMAND_OFS);
2639 if (reg & PCI_COMMAND_MRDTRIG)
2640 return 0; /* not okay */
2641 }
2642 return 1; /* okay */
2643}
2644
Tejun Heo4447d352007-04-17 23:44:08 +09002645static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002646{
Tejun Heo4447d352007-04-17 23:44:08 +09002647 struct pci_dev *pdev = to_pci_dev(host->dev);
2648 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002649 u32 hp_flags = hpriv->hp_flags;
2650
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002651 switch (board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002652 case chip_5080:
2653 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002654 hp_flags |= MV_HP_GEN_I;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002655
Auke Kok44c10132007-06-08 15:46:36 -07002656 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002657 case 0x1:
2658 hp_flags |= MV_HP_ERRATA_50XXB0;
2659 break;
2660 case 0x3:
2661 hp_flags |= MV_HP_ERRATA_50XXB2;
2662 break;
2663 default:
2664 dev_printk(KERN_WARNING, &pdev->dev,
2665 "Applying 50XXB2 workarounds to unknown rev\n");
2666 hp_flags |= MV_HP_ERRATA_50XXB2;
2667 break;
2668 }
2669 break;
2670
2671 case chip_504x:
2672 case chip_508x:
2673 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002674 hp_flags |= MV_HP_GEN_I;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002675
Auke Kok44c10132007-06-08 15:46:36 -07002676 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002677 case 0x0:
2678 hp_flags |= MV_HP_ERRATA_50XXB0;
2679 break;
2680 case 0x3:
2681 hp_flags |= MV_HP_ERRATA_50XXB2;
2682 break;
2683 default:
2684 dev_printk(KERN_WARNING, &pdev->dev,
2685 "Applying B2 workarounds to unknown rev\n");
2686 hp_flags |= MV_HP_ERRATA_50XXB2;
2687 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002688 }
2689 break;
2690
2691 case chip_604x:
2692 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05002693 hpriv->ops = &mv6xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002694 hp_flags |= MV_HP_GEN_II;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002695
Auke Kok44c10132007-06-08 15:46:36 -07002696 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002697 case 0x7:
2698 hp_flags |= MV_HP_ERRATA_60X1B2;
2699 break;
2700 case 0x9:
2701 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002702 break;
2703 default:
2704 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05002705 "Applying B2 workarounds to unknown rev\n");
2706 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002707 break;
2708 }
2709 break;
2710
Jeff Garzike4e7b892006-01-31 12:18:41 -05002711 case chip_7042:
Mark Lord616d4a92008-05-02 02:08:32 -04002712 hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
Mark Lord306b30f2007-12-04 14:07:52 -05002713 if (pdev->vendor == PCI_VENDOR_ID_TTI &&
2714 (pdev->device == 0x2300 || pdev->device == 0x2310))
2715 {
Mark Lord4e520032007-12-11 12:58:05 -05002716 /*
2717 * Highpoint RocketRAID PCIe 23xx series cards:
2718 *
2719 * Unconfigured drives are treated as "Legacy"
2720 * by the BIOS, and it overwrites sector 8 with
2721 * a "Lgcy" metadata block prior to Linux boot.
2722 *
2723 * Configured drives (RAID or JBOD) leave sector 8
2724 * alone, but instead overwrite a high numbered
2725 * sector for the RAID metadata. This sector can
2726 * be determined exactly, by truncating the physical
2727 * drive capacity to a nice even GB value.
2728 *
2729 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
2730 *
2731 * Warn the user, lest they think we're just buggy.
2732 */
2733 printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
2734 " BIOS CORRUPTS DATA on all attached drives,"
2735 " regardless of if/how they are configured."
2736 " BEWARE!\n");
2737 printk(KERN_WARNING DRV_NAME ": For data safety, do not"
2738 " use sectors 8-9 on \"Legacy\" drives,"
2739 " and avoid the final two gigabytes on"
2740 " all RocketRAID BIOS initialized drives.\n");
Mark Lord306b30f2007-12-04 14:07:52 -05002741 }
Mark Lord8e7decd2008-05-02 02:07:51 -04002742 /* drop through */
Jeff Garzike4e7b892006-01-31 12:18:41 -05002743 case chip_6042:
2744 hpriv->ops = &mv6xxx_ops;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002745 hp_flags |= MV_HP_GEN_IIE;
Mark Lord616d4a92008-05-02 02:08:32 -04002746 if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
2747 hp_flags |= MV_HP_CUT_THROUGH;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002748
Auke Kok44c10132007-06-08 15:46:36 -07002749 switch (pdev->revision) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05002750 case 0x0:
2751 hp_flags |= MV_HP_ERRATA_XX42A0;
2752 break;
2753 case 0x1:
2754 hp_flags |= MV_HP_ERRATA_60X1C0;
2755 break;
2756 default:
2757 dev_printk(KERN_WARNING, &pdev->dev,
2758 "Applying 60X1C0 workarounds to unknown rev\n");
2759 hp_flags |= MV_HP_ERRATA_60X1C0;
2760 break;
2761 }
2762 break;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002763 case chip_soc:
2764 hpriv->ops = &mv_soc_ops;
2765 hp_flags |= MV_HP_ERRATA_60X1C0;
2766 break;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002767
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002768 default:
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002769 dev_printk(KERN_ERR, host->dev,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002770 "BUG: invalid board index %u\n", board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002771 return 1;
2772 }
2773
2774 hpriv->hp_flags = hp_flags;
Mark Lord02a121d2007-12-01 13:07:22 -05002775 if (hp_flags & MV_HP_PCIE) {
2776 hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS;
2777 hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS;
2778 hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS;
2779 } else {
2780 hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS;
2781 hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS;
2782 hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS;
2783 }
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002784
2785 return 0;
2786}
2787
Brett Russ05b308e2005-10-05 17:08:53 -04002788/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05002789 * mv_init_host - Perform some early initialization of the host.
Tejun Heo4447d352007-04-17 23:44:08 +09002790 * @host: ATA host to initialize
2791 * @board_idx: controller index
Brett Russ05b308e2005-10-05 17:08:53 -04002792 *
2793 * If possible, do an early global reset of the host. Then do
2794 * our port init and clear/unmask all/relevant host interrupts.
2795 *
2796 * LOCKING:
2797 * Inherited from caller.
2798 */
Tejun Heo4447d352007-04-17 23:44:08 +09002799static int mv_init_host(struct ata_host *host, unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04002800{
2801 int rc = 0, n_hc, port, hc;
Tejun Heo4447d352007-04-17 23:44:08 +09002802 struct mv_host_priv *hpriv = host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002803 void __iomem *mmio = hpriv->base;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002804
Tejun Heo4447d352007-04-17 23:44:08 +09002805 rc = mv_chip_id(host, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002806 if (rc)
Mark Lord352fab72008-04-19 14:43:42 -04002807 goto done;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002808
2809 if (HAS_PCI(host)) {
Mark Lord7368f912008-04-25 11:24:24 -04002810 hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
2811 hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002812 } else {
Mark Lord7368f912008-04-25 11:24:24 -04002813 hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
2814 hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002815 }
Mark Lord352fab72008-04-19 14:43:42 -04002816
2817 /* global interrupt mask: 0 == mask everything */
Mark Lord7368f912008-04-25 11:24:24 -04002818 writel(0, hpriv->main_irq_mask_addr);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002819
Tejun Heo4447d352007-04-17 23:44:08 +09002820 n_hc = mv_get_hc_count(host->ports[0]->flags);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002821
Tejun Heo4447d352007-04-17 23:44:08 +09002822 for (port = 0; port < host->n_ports; port++)
Jeff Garzik47c2b672005-11-12 21:13:17 -05002823 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002824
Jeff Garzikc9d39132005-11-13 17:47:51 -05002825 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002826 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04002827 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04002828
Jeff Garzik522479f2005-11-12 22:14:02 -05002829 hpriv->ops->reset_flash(hpriv, mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002830 hpriv->ops->reset_bus(host, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002831 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002832
Tejun Heo4447d352007-04-17 23:44:08 +09002833 for (port = 0; port < host->n_ports; port++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09002834 struct ata_port *ap = host->ports[port];
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002835 void __iomem *port_mmio = mv_port_base(mmio, port);
Tejun Heocbcdd872007-08-18 13:14:55 +09002836
2837 mv_port_init(&ap->ioaddr, port_mmio);
2838
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002839#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002840 if (HAS_PCI(host)) {
2841 unsigned int offset = port_mmio - mmio;
2842 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
2843 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
2844 }
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002845#endif
Brett Russ20f733e2005-09-01 18:26:17 -04002846 }
2847
2848 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04002849 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2850
2851 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
2852 "(before clear)=0x%08x\n", hc,
2853 readl(hc_mmio + HC_CFG_OFS),
2854 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
2855
2856 /* Clear any currently outstanding hc interrupt conditions */
2857 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002858 }
2859
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002860 if (HAS_PCI(host)) {
2861 /* Clear any currently outstanding host interrupt conditions */
2862 writelfl(0, mmio + hpriv->irq_cause_ofs);
Brett Russ31961942005-09-30 01:36:00 -04002863
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002864 /* and unmask interrupt generation for host regs */
2865 writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
2866 if (IS_GEN_I(hpriv))
2867 writelfl(~HC_MAIN_MASKED_IRQS_5,
Mark Lord7368f912008-04-25 11:24:24 -04002868 hpriv->main_irq_mask_addr);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002869 else
2870 writelfl(~HC_MAIN_MASKED_IRQS,
Mark Lord7368f912008-04-25 11:24:24 -04002871 hpriv->main_irq_mask_addr);
Jeff Garzikfb621e22007-02-25 04:19:45 -05002872
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002873 VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
2874 "PCI int cause/mask=0x%08x/0x%08x\n",
Mark Lord7368f912008-04-25 11:24:24 -04002875 readl(hpriv->main_irq_cause_addr),
2876 readl(hpriv->main_irq_mask_addr),
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002877 readl(mmio + hpriv->irq_cause_ofs),
2878 readl(mmio + hpriv->irq_mask_ofs));
2879 } else {
2880 writelfl(~HC_MAIN_MASKED_IRQS_SOC,
Mark Lord7368f912008-04-25 11:24:24 -04002881 hpriv->main_irq_mask_addr);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002882 VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x\n",
Mark Lord7368f912008-04-25 11:24:24 -04002883 readl(hpriv->main_irq_cause_addr),
2884 readl(hpriv->main_irq_mask_addr));
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002885 }
Brett Russ31961942005-09-30 01:36:00 -04002886done:
Brett Russ20f733e2005-09-01 18:26:17 -04002887 return rc;
2888}
2889
Byron Bradleyfbf14e22008-02-10 21:17:30 +00002890static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
2891{
2892 hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
2893 MV_CRQB_Q_SZ, 0);
2894 if (!hpriv->crqb_pool)
2895 return -ENOMEM;
2896
2897 hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
2898 MV_CRPB_Q_SZ, 0);
2899 if (!hpriv->crpb_pool)
2900 return -ENOMEM;
2901
2902 hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
2903 MV_SG_TBL_SZ, 0);
2904 if (!hpriv->sg_tbl_pool)
2905 return -ENOMEM;
2906
2907 return 0;
2908}
2909
Lennert Buytenhek15a32632008-03-27 14:51:39 -04002910static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
2911 struct mbus_dram_target_info *dram)
2912{
2913 int i;
2914
2915 for (i = 0; i < 4; i++) {
2916 writel(0, hpriv->base + WINDOW_CTRL(i));
2917 writel(0, hpriv->base + WINDOW_BASE(i));
2918 }
2919
2920 for (i = 0; i < dram->num_cs; i++) {
2921 struct mbus_dram_window *cs = dram->cs + i;
2922
2923 writel(((cs->size - 1) & 0xffff0000) |
2924 (cs->mbus_attr << 8) |
2925 (dram->mbus_dram_target_id << 4) | 1,
2926 hpriv->base + WINDOW_CTRL(i));
2927 writel(cs->base, hpriv->base + WINDOW_BASE(i));
2928 }
2929}
2930
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002931/**
2932 * mv_platform_probe - handle a positive probe of an soc Marvell
2933 * host
2934 * @pdev: platform device found
2935 *
2936 * LOCKING:
2937 * Inherited from caller.
2938 */
2939static int mv_platform_probe(struct platform_device *pdev)
2940{
2941 static int printed_version;
2942 const struct mv_sata_platform_data *mv_platform_data;
2943 const struct ata_port_info *ppi[] =
2944 { &mv_port_info[chip_soc], NULL };
2945 struct ata_host *host;
2946 struct mv_host_priv *hpriv;
2947 struct resource *res;
2948 int n_ports, rc;
2949
2950 if (!printed_version++)
2951 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2952
2953 /*
2954 * Simple resource validation ..
2955 */
2956 if (unlikely(pdev->num_resources != 2)) {
2957 dev_err(&pdev->dev, "invalid number of resources\n");
2958 return -EINVAL;
2959 }
2960
2961 /*
2962 * Get the register base first
2963 */
2964 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2965 if (res == NULL)
2966 return -EINVAL;
2967
2968 /* allocate host */
2969 mv_platform_data = pdev->dev.platform_data;
2970 n_ports = mv_platform_data->n_ports;
2971
2972 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
2973 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
2974
2975 if (!host || !hpriv)
2976 return -ENOMEM;
2977 host->private_data = hpriv;
2978 hpriv->n_ports = n_ports;
2979
2980 host->iomap = NULL;
Saeed Bisharaf1cb0ea2008-02-18 07:42:28 -11002981 hpriv->base = devm_ioremap(&pdev->dev, res->start,
2982 res->end - res->start + 1);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002983 hpriv->base -= MV_SATAHC0_REG_BASE;
2984
Lennert Buytenhek15a32632008-03-27 14:51:39 -04002985 /*
2986 * (Re-)program MBUS remapping windows if we are asked to.
2987 */
2988 if (mv_platform_data->dram != NULL)
2989 mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
2990
Byron Bradleyfbf14e22008-02-10 21:17:30 +00002991 rc = mv_create_dma_pools(hpriv, &pdev->dev);
2992 if (rc)
2993 return rc;
2994
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002995 /* initialize adapter */
2996 rc = mv_init_host(host, chip_soc);
2997 if (rc)
2998 return rc;
2999
3000 dev_printk(KERN_INFO, &pdev->dev,
3001 "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
3002 host->n_ports);
3003
3004 return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
3005 IRQF_SHARED, &mv6_sht);
3006}
3007
3008/*
3009 *
3010 * mv_platform_remove - unplug a platform interface
3011 * @pdev: platform device
3012 *
3013 * A platform bus SATA device has been unplugged. Perform the needed
3014 * cleanup. Also called on module unload for any active devices.
3015 */
3016static int __devexit mv_platform_remove(struct platform_device *pdev)
3017{
3018 struct device *dev = &pdev->dev;
3019 struct ata_host *host = dev_get_drvdata(dev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003020
3021 ata_host_detach(host);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003022 return 0;
3023}
3024
3025static struct platform_driver mv_platform_driver = {
3026 .probe = mv_platform_probe,
3027 .remove = __devexit_p(mv_platform_remove),
3028 .driver = {
3029 .name = DRV_NAME,
3030 .owner = THIS_MODULE,
3031 },
3032};
3033
3034
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003035#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003036static int mv_pci_init_one(struct pci_dev *pdev,
3037 const struct pci_device_id *ent);
3038
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003039
3040static struct pci_driver mv_pci_driver = {
3041 .name = DRV_NAME,
3042 .id_table = mv_pci_tbl,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003043 .probe = mv_pci_init_one,
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003044 .remove = ata_pci_remove_one,
3045};
3046
3047/*
3048 * module options
3049 */
3050static int msi; /* Use PCI msi; either zero (off, default) or non-zero */
3051
3052
3053/* move to PCI layer or libata core? */
3054static int pci_go_64(struct pci_dev *pdev)
3055{
3056 int rc;
3057
3058 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
3059 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3060 if (rc) {
3061 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3062 if (rc) {
3063 dev_printk(KERN_ERR, &pdev->dev,
3064 "64-bit DMA enable failed\n");
3065 return rc;
3066 }
3067 }
3068 } else {
3069 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3070 if (rc) {
3071 dev_printk(KERN_ERR, &pdev->dev,
3072 "32-bit DMA enable failed\n");
3073 return rc;
3074 }
3075 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3076 if (rc) {
3077 dev_printk(KERN_ERR, &pdev->dev,
3078 "32-bit consistent DMA enable failed\n");
3079 return rc;
3080 }
3081 }
3082
3083 return rc;
3084}
3085
Brett Russ05b308e2005-10-05 17:08:53 -04003086/**
3087 * mv_print_info - Dump key info to kernel log for perusal.
Tejun Heo4447d352007-04-17 23:44:08 +09003088 * @host: ATA host to print info about
Brett Russ05b308e2005-10-05 17:08:53 -04003089 *
3090 * FIXME: complete this.
3091 *
3092 * LOCKING:
3093 * Inherited from caller.
3094 */
Tejun Heo4447d352007-04-17 23:44:08 +09003095static void mv_print_info(struct ata_host *host)
Brett Russ31961942005-09-30 01:36:00 -04003096{
Tejun Heo4447d352007-04-17 23:44:08 +09003097 struct pci_dev *pdev = to_pci_dev(host->dev);
3098 struct mv_host_priv *hpriv = host->private_data;
Auke Kok44c10132007-06-08 15:46:36 -07003099 u8 scc;
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003100 const char *scc_s, *gen;
Brett Russ31961942005-09-30 01:36:00 -04003101
3102 /* Use this to determine the HW stepping of the chip so we know
3103 * what errata to workaround
3104 */
Brett Russ31961942005-09-30 01:36:00 -04003105 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
3106 if (scc == 0)
3107 scc_s = "SCSI";
3108 else if (scc == 0x01)
3109 scc_s = "RAID";
3110 else
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003111 scc_s = "?";
3112
3113 if (IS_GEN_I(hpriv))
3114 gen = "I";
3115 else if (IS_GEN_II(hpriv))
3116 gen = "II";
3117 else if (IS_GEN_IIE(hpriv))
3118 gen = "IIE";
3119 else
3120 gen = "?";
Brett Russ31961942005-09-30 01:36:00 -04003121
Jeff Garzika9524a72005-10-30 14:39:11 -05003122 dev_printk(KERN_INFO, &pdev->dev,
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003123 "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
3124 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04003125 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
3126}
3127
Brett Russ05b308e2005-10-05 17:08:53 -04003128/**
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003129 * mv_pci_init_one - handle a positive probe of a PCI Marvell host
Brett Russ05b308e2005-10-05 17:08:53 -04003130 * @pdev: PCI device found
3131 * @ent: PCI device ID entry for the matched host
3132 *
3133 * LOCKING:
3134 * Inherited from caller.
3135 */
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003136static int mv_pci_init_one(struct pci_dev *pdev,
3137 const struct pci_device_id *ent)
Brett Russ20f733e2005-09-01 18:26:17 -04003138{
Jeff Garzik2dcb4072007-10-19 06:42:56 -04003139 static int printed_version;
Brett Russ20f733e2005-09-01 18:26:17 -04003140 unsigned int board_idx = (unsigned int)ent->driver_data;
Tejun Heo4447d352007-04-17 23:44:08 +09003141 const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
3142 struct ata_host *host;
3143 struct mv_host_priv *hpriv;
3144 int n_ports, rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003145
Jeff Garzika9524a72005-10-30 14:39:11 -05003146 if (!printed_version++)
3147 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04003148
Tejun Heo4447d352007-04-17 23:44:08 +09003149 /* allocate host */
3150 n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
3151
3152 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3153 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3154 if (!host || !hpriv)
3155 return -ENOMEM;
3156 host->private_data = hpriv;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003157 hpriv->n_ports = n_ports;
Tejun Heo4447d352007-04-17 23:44:08 +09003158
3159 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09003160 rc = pcim_enable_device(pdev);
3161 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003162 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003163
Tejun Heo0d5ff562007-02-01 15:06:36 +09003164 rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
3165 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003166 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09003167 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003168 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09003169 host->iomap = pcim_iomap_table(pdev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003170 hpriv->base = host->iomap[MV_PRIMARY_BAR];
Brett Russ20f733e2005-09-01 18:26:17 -04003171
Jeff Garzikd88184f2007-02-26 01:26:06 -05003172 rc = pci_go_64(pdev);
3173 if (rc)
3174 return rc;
3175
Mark Lordda2fa9b2008-01-26 18:32:45 -05003176 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3177 if (rc)
3178 return rc;
3179
Brett Russ20f733e2005-09-01 18:26:17 -04003180 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09003181 rc = mv_init_host(host, board_idx);
Tejun Heo24dc5f32007-01-20 16:00:28 +09003182 if (rc)
3183 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003184
Brett Russ31961942005-09-30 01:36:00 -04003185 /* Enable interrupts */
Tejun Heo6a59dcf2007-02-24 15:12:31 +09003186 if (msi && pci_enable_msi(pdev))
Brett Russ31961942005-09-30 01:36:00 -04003187 pci_intx(pdev, 1);
Brett Russ20f733e2005-09-01 18:26:17 -04003188
Brett Russ31961942005-09-30 01:36:00 -04003189 mv_dump_pci_cfg(pdev, 0x68);
Tejun Heo4447d352007-04-17 23:44:08 +09003190 mv_print_info(host);
Brett Russ20f733e2005-09-01 18:26:17 -04003191
Tejun Heo4447d352007-04-17 23:44:08 +09003192 pci_set_master(pdev);
Jeff Garzikea8b4db2007-07-17 02:21:50 -04003193 pci_try_set_mwi(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09003194 return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
Jeff Garzikc5d3e452007-07-11 18:30:50 -04003195 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
Brett Russ20f733e2005-09-01 18:26:17 -04003196}
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003197#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003198
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003199static int mv_platform_probe(struct platform_device *pdev);
3200static int __devexit mv_platform_remove(struct platform_device *pdev);
3201
Brett Russ20f733e2005-09-01 18:26:17 -04003202static int __init mv_init(void)
3203{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003204 int rc = -ENODEV;
3205#ifdef CONFIG_PCI
3206 rc = pci_register_driver(&mv_pci_driver);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003207 if (rc < 0)
3208 return rc;
3209#endif
3210 rc = platform_driver_register(&mv_platform_driver);
3211
3212#ifdef CONFIG_PCI
3213 if (rc < 0)
3214 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003215#endif
3216 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003217}
3218
3219static void __exit mv_exit(void)
3220{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003221#ifdef CONFIG_PCI
Brett Russ20f733e2005-09-01 18:26:17 -04003222 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003223#endif
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003224 platform_driver_unregister(&mv_platform_driver);
Brett Russ20f733e2005-09-01 18:26:17 -04003225}
3226
3227MODULE_AUTHOR("Brett Russ");
3228MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
3229MODULE_LICENSE("GPL");
3230MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
3231MODULE_VERSION(DRV_VERSION);
Mark Lord17c5aab2008-04-16 14:56:51 -04003232MODULE_ALIAS("platform:" DRV_NAME);
Brett Russ20f733e2005-09-01 18:26:17 -04003233
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003234#ifdef CONFIG_PCI
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003235module_param(msi, int, 0444);
3236MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003237#endif
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003238
Brett Russ20f733e2005-09-01 18:26:17 -04003239module_init(mv_init);
3240module_exit(mv_exit);