blob: 7eaa4c87fec71c8dd792ccffc919b322711d91dd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040013#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090019#include <linux/errno.h>
20#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Jiang Liu3878eae2014-11-11 21:02:18 +080022#include <linux/irqdomain.h>
David Daneyb6eec9b2015-10-08 15:10:49 -070023#include <linux/of_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Linus Torvalds1da177e2005-04-16 15:20:36 -070027static int pci_msi_enable = 1;
Yijing Wang38737d82014-10-27 10:44:36 +080028int pci_msi_ignore_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Bjorn Helgaas527eee22013-04-17 17:44:48 -060030#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
31
Jiang Liu8e047ad2014-11-15 22:24:07 +080032#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
33static struct irq_domain *pci_msi_default_domain;
34static DEFINE_MUTEX(pci_msi_domain_lock);
35
36struct irq_domain * __weak arch_get_pci_msi_domain(struct pci_dev *dev)
37{
38 return pci_msi_default_domain;
39}
40
Marc Zyngier020c3122014-11-15 10:49:12 +000041static struct irq_domain *pci_msi_get_domain(struct pci_dev *dev)
42{
Marc Zyngierd8a1cb72015-07-28 14:46:14 +010043 struct irq_domain *domain;
Marc Zyngier020c3122014-11-15 10:49:12 +000044
Marc Zyngierd8a1cb72015-07-28 14:46:14 +010045 domain = dev_get_msi_domain(&dev->dev);
46 if (domain)
47 return domain;
Marc Zyngier020c3122014-11-15 10:49:12 +000048
Marc Zyngierd8a1cb72015-07-28 14:46:14 +010049 return arch_get_pci_msi_domain(dev);
Marc Zyngier020c3122014-11-15 10:49:12 +000050}
51
Jiang Liu8e047ad2014-11-15 22:24:07 +080052static int pci_msi_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
53{
54 struct irq_domain *domain;
55
Marc Zyngier020c3122014-11-15 10:49:12 +000056 domain = pci_msi_get_domain(dev);
Marc Zyngier3845d292015-12-04 10:28:14 -060057 if (domain && irq_domain_is_hierarchy(domain))
Jiang Liu8e047ad2014-11-15 22:24:07 +080058 return pci_msi_domain_alloc_irqs(domain, dev, nvec, type);
59
60 return arch_setup_msi_irqs(dev, nvec, type);
61}
62
63static void pci_msi_teardown_msi_irqs(struct pci_dev *dev)
64{
65 struct irq_domain *domain;
66
Marc Zyngier020c3122014-11-15 10:49:12 +000067 domain = pci_msi_get_domain(dev);
Marc Zyngier3845d292015-12-04 10:28:14 -060068 if (domain && irq_domain_is_hierarchy(domain))
Jiang Liu8e047ad2014-11-15 22:24:07 +080069 pci_msi_domain_free_irqs(domain, dev);
70 else
71 arch_teardown_msi_irqs(dev);
72}
73#else
74#define pci_msi_setup_msi_irqs arch_setup_msi_irqs
75#define pci_msi_teardown_msi_irqs arch_teardown_msi_irqs
76#endif
Bjorn Helgaas527eee22013-04-17 17:44:48 -060077
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010078/* Arch hooks */
79
Thomas Petazzoni4287d822013-08-09 22:27:06 +020080int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
81{
Lorenzo Pieralisi2291ec02015-08-03 22:04:06 -050082 struct msi_controller *chip = dev->bus->msi;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020083 int err;
84
85 if (!chip || !chip->setup_irq)
86 return -EINVAL;
87
88 err = chip->setup_irq(chip, dev, desc);
89 if (err < 0)
90 return err;
91
92 irq_set_chip_data(desc->irq, chip);
93
94 return 0;
Thomas Petazzoni4287d822013-08-09 22:27:06 +020095}
96
97void __weak arch_teardown_msi_irq(unsigned int irq)
98{
Yijing Wangc2791b82014-11-11 17:45:45 -070099 struct msi_controller *chip = irq_get_chip_data(irq);
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200100
101 if (!chip || !chip->teardown_irq)
102 return;
103
104 chip->teardown_irq(chip, irq);
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200105}
106
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200107int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100108{
Lucas Stach339e5b42015-09-18 13:58:34 -0500109 struct msi_controller *chip = dev->bus->msi;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100110 struct msi_desc *entry;
111 int ret;
112
Lucas Stach339e5b42015-09-18 13:58:34 -0500113 if (chip && chip->setup_irqs)
114 return chip->setup_irqs(chip, dev, nvec, type);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400115 /*
116 * If an architecture wants to support multiple MSI, it needs to
117 * override arch_setup_msi_irqs()
118 */
119 if (type == PCI_CAP_ID_MSI && nvec > 1)
120 return 1;
121
Jiang Liu5004e982015-07-09 16:00:41 +0800122 for_each_pci_msi_entry(entry, dev) {
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100123 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +1100124 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100125 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +1100126 if (ret > 0)
127 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100128 }
129
130 return 0;
131}
132
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200133/*
134 * We have a default implementation available as a separate non-weak
135 * function, as it is used by the Xen x86 PCI code
136 */
Thomas Gleixner1525bf02010-10-06 16:05:35 -0400137void default_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100138{
Jiang Liu63a7b172014-11-06 22:20:32 +0800139 int i;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100140 struct msi_desc *entry;
141
Jiang Liu5004e982015-07-09 16:00:41 +0800142 for_each_pci_msi_entry(entry, dev)
Jiang Liu63a7b172014-11-06 22:20:32 +0800143 if (entry->irq)
144 for (i = 0; i < entry->nvec_used; i++)
145 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100146}
147
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200148void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
149{
150 return default_teardown_msi_irqs(dev);
151}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500152
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800153static void default_restore_msi_irq(struct pci_dev *dev, int irq)
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500154{
155 struct msi_desc *entry;
156
157 entry = NULL;
158 if (dev->msix_enabled) {
Jiang Liu5004e982015-07-09 16:00:41 +0800159 for_each_pci_msi_entry(entry, dev) {
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500160 if (irq == entry->irq)
161 break;
162 }
163 } else if (dev->msi_enabled) {
164 entry = irq_get_msi_desc(irq);
165 }
166
167 if (entry)
Jiang Liu83a18912014-11-09 23:10:34 +0800168 __pci_write_msi_msg(entry, &entry->msg);
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500169}
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200170
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800171void __weak arch_restore_msi_irqs(struct pci_dev *dev)
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200172{
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800173 return default_restore_msi_irqs(dev);
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200174}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500175
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500176static inline __attribute_const__ u32 msi_mask(unsigned x)
177{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700178 /* Don't shift by >= width of type */
179 if (x >= 5)
180 return 0xffffffff;
181 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500182}
183
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600184/*
185 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
186 * mask all MSI interrupts by clearing the MSI enable bit does not work
187 * reliably as devices without an INTx disable bit will then generate a
188 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600189 */
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100190u32 __pci_msi_desc_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400192 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Yijing Wang38737d82014-10-27 10:44:36 +0800194 if (pci_msi_ignore_mask || !desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900195 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400196
197 mask_bits &= ~mask;
198 mask_bits |= flag;
Jiang Liue39758e2015-07-09 16:00:43 +0800199 pci_write_config_dword(msi_desc_to_pci_dev(desc), desc->mask_pos,
200 mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900201
202 return mask_bits;
203}
204
205static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
206{
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100207 desc->masked = __pci_msi_desc_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400208}
209
210/*
211 * This internal function does not flush PCI writes to the device.
212 * All users must ensure that they read from the device before either
213 * assuming that the device state is up to date, or returning out of this
214 * file. This saves a few milliseconds when initialising devices with lots
215 * of MSI-X interrupts.
216 */
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100217u32 __pci_msix_desc_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400218{
219 u32 mask_bits = desc->masked;
220 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900221 PCI_MSIX_ENTRY_VECTOR_CTRL;
Yijing Wang38737d82014-10-27 10:44:36 +0800222
223 if (pci_msi_ignore_mask)
224 return 0;
225
Sheng Yang8d805282010-11-11 15:46:55 +0800226 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
227 if (flag)
228 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400229 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900230
231 return mask_bits;
232}
233
234static void msix_mask_irq(struct msi_desc *desc, u32 flag)
235{
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100236 desc->masked = __pci_msix_desc_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400237}
238
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200239static void msi_set_mask_bit(struct irq_data *data, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400240{
Jiang Liuc391f262015-06-01 16:05:41 +0800241 struct msi_desc *desc = irq_data_get_msi_desc(data);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400242
243 if (desc->msi_attrib.is_msix) {
244 msix_mask_irq(desc, flag);
245 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400246 } else {
Yijing Wanga281b782014-07-08 10:08:55 +0800247 unsigned offset = data->irq - desc->irq;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400248 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400250}
251
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100252/**
253 * pci_msi_mask_irq - Generic irq chip callback to mask PCI/MSI interrupts
254 * @data: pointer to irqdata associated to that interrupt
255 */
256void pci_msi_mask_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400257{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200258 msi_set_mask_bit(data, 1);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400259}
260
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100261/**
262 * pci_msi_unmask_irq - Generic irq chip callback to unmask PCI/MSI interrupts
263 * @data: pointer to irqdata associated to that interrupt
264 */
265void pci_msi_unmask_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400266{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200267 msi_set_mask_bit(data, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268}
269
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800270void default_restore_msi_irqs(struct pci_dev *dev)
271{
272 struct msi_desc *entry;
273
Jiang Liu5004e982015-07-09 16:00:41 +0800274 for_each_pci_msi_entry(entry, dev)
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800275 default_restore_msi_irq(dev, entry->irq);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800276}
277
Jiang Liu891d4a42014-11-09 23:10:33 +0800278void __pci_read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700279{
Jiang Liue39758e2015-07-09 16:00:43 +0800280 struct pci_dev *dev = msi_desc_to_pci_dev(entry);
281
282 BUG_ON(dev->current_state != PCI_D0);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700283
Ben Hutchings30da5522010-07-23 14:56:28 +0100284 if (entry->msi_attrib.is_msix) {
285 void __iomem *base = entry->mask_base +
286 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
287
288 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
289 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
290 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
291 } else {
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600292 int pos = dev->msi_cap;
Ben Hutchings30da5522010-07-23 14:56:28 +0100293 u16 data;
294
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600295 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
296 &msg->address_lo);
Ben Hutchings30da5522010-07-23 14:56:28 +0100297 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600298 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
299 &msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600300 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100301 } else {
302 msg->address_hi = 0;
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600303 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100304 }
305 msg->data = data;
306 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700307}
308
Jiang Liu83a18912014-11-09 23:10:34 +0800309void __pci_write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800310{
Jiang Liue39758e2015-07-09 16:00:43 +0800311 struct pci_dev *dev = msi_desc_to_pci_dev(entry);
312
313 if (dev->current_state != PCI_D0) {
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100314 /* Don't touch the hardware now */
315 } else if (entry->msi_attrib.is_msix) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400316 void __iomem *base;
317 base = entry->mask_base +
318 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
319
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900320 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
321 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
322 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400323 } else {
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600324 int pos = dev->msi_cap;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400325 u16 msgctl;
326
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600327 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400328 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
329 msgctl |= entry->msi_attrib.multiple << 4;
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600330 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700331
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600332 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
333 msg->address_lo);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700334 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600335 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
336 msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600337 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
338 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700339 } else {
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600340 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
341 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700342 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700343 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700344 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700345}
346
Jiang Liu83a18912014-11-09 23:10:34 +0800347void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800348{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200349 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800350
Jiang Liu83a18912014-11-09 23:10:34 +0800351 __pci_write_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800352}
Jiang Liu83a18912014-11-09 23:10:34 +0800353EXPORT_SYMBOL_GPL(pci_write_msi_msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800354
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900355static void free_msi_irqs(struct pci_dev *dev)
356{
Jiang Liu5004e982015-07-09 16:00:41 +0800357 struct list_head *msi_list = dev_to_msi_list(&dev->dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900358 struct msi_desc *entry, *tmp;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800359 struct attribute **msi_attrs;
360 struct device_attribute *dev_attr;
Jiang Liu63a7b172014-11-06 22:20:32 +0800361 int i, count = 0;
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900362
Jiang Liu5004e982015-07-09 16:00:41 +0800363 for_each_pci_msi_entry(entry, dev)
Jiang Liu63a7b172014-11-06 22:20:32 +0800364 if (entry->irq)
365 for (i = 0; i < entry->nvec_used; i++)
366 BUG_ON(irq_has_action(entry->irq + i));
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900367
Jiang Liu8e047ad2014-11-15 22:24:07 +0800368 pci_msi_teardown_msi_irqs(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900369
Jiang Liu5004e982015-07-09 16:00:41 +0800370 list_for_each_entry_safe(entry, tmp, msi_list, list) {
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900371 if (entry->msi_attrib.is_msix) {
Jiang Liu5004e982015-07-09 16:00:41 +0800372 if (list_is_last(&entry->list, msi_list))
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900373 iounmap(entry->mask_base);
374 }
Neil Horman424eb392012-01-03 10:29:54 -0500375
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900376 list_del(&entry->list);
377 kfree(entry);
378 }
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800379
380 if (dev->msi_irq_groups) {
381 sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups);
382 msi_attrs = dev->msi_irq_groups[0]->attrs;
Alexei Starovoitovb701c0b2014-06-04 15:49:50 -0700383 while (msi_attrs[count]) {
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800384 dev_attr = container_of(msi_attrs[count],
385 struct device_attribute, attr);
386 kfree(dev_attr->attr.name);
387 kfree(dev_attr);
388 ++count;
389 }
390 kfree(msi_attrs);
391 kfree(dev->msi_irq_groups[0]);
392 kfree(dev->msi_irq_groups);
393 dev->msi_irq_groups = NULL;
394 }
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900395}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900396
David Millerba698ad2007-10-25 01:16:30 -0700397static void pci_intx_for_msi(struct pci_dev *dev, int enable)
398{
399 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
400 pci_intx(dev, enable);
401}
402
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100403static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800404{
Shaohua Li41017f02006-02-08 17:11:38 +0800405 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700406 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800407
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800408 if (!dev->msi_enabled)
409 return;
410
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200411 entry = irq_get_msi_desc(dev->irq);
Shaohua Li41017f02006-02-08 17:11:38 +0800412
David Millerba698ad2007-10-25 01:16:30 -0700413 pci_intx_for_msi(dev, 0);
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500414 pci_msi_set_enable(dev, 0);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800415 arch_restore_msi_irqs(dev);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700416
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600417 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Yijing Wang31ea5d42014-06-19 16:30:30 +0800418 msi_mask_irq(entry, msi_mask(entry->msi_attrib.multi_cap),
419 entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700420 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400421 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600422 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100423}
424
425static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800426{
Shaohua Li41017f02006-02-08 17:11:38 +0800427 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800428
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700429 if (!dev->msix_enabled)
430 return;
Jiang Liu5004e982015-07-09 16:00:41 +0800431 BUG_ON(list_empty(dev_to_msi_list(&dev->dev)));
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700432
Shaohua Li41017f02006-02-08 17:11:38 +0800433 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700434 pci_intx_for_msi(dev, 0);
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500435 pci_msix_clear_and_set_ctrl(dev, 0,
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800436 PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL);
Shaohua Li41017f02006-02-08 17:11:38 +0800437
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800438 arch_restore_msi_irqs(dev);
Jiang Liu5004e982015-07-09 16:00:41 +0800439 for_each_pci_msi_entry(entry, dev)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400440 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800441
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500442 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
Shaohua Li41017f02006-02-08 17:11:38 +0800443}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100444
445void pci_restore_msi_state(struct pci_dev *dev)
446{
447 __pci_restore_msi_state(dev);
448 __pci_restore_msix_state(dev);
449}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600450EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800451
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800452static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr,
Neil Hormanda8d1c82011-10-06 14:08:18 -0400453 char *buf)
454{
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800455 struct msi_desc *entry;
456 unsigned long irq;
457 int retval;
458
459 retval = kstrtoul(attr->attr.name, 10, &irq);
460 if (retval)
461 return retval;
462
Yijing Wange11ece52014-07-08 10:09:19 +0800463 entry = irq_get_msi_desc(irq);
464 if (entry)
465 return sprintf(buf, "%s\n",
466 entry->msi_attrib.is_msix ? "msix" : "msi");
467
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800468 return -ENODEV;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400469}
470
Neil Hormanda8d1c82011-10-06 14:08:18 -0400471static int populate_msi_sysfs(struct pci_dev *pdev)
472{
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800473 struct attribute **msi_attrs;
474 struct attribute *msi_attr;
475 struct device_attribute *msi_dev_attr;
476 struct attribute_group *msi_irq_group;
477 const struct attribute_group **msi_irq_groups;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400478 struct msi_desc *entry;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800479 int ret = -ENOMEM;
480 int num_msi = 0;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400481 int count = 0;
Romain Bezuta8676062015-09-24 01:31:16 +0200482 int i;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400483
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800484 /* Determine how many msi entries we have */
Jiang Liu5004e982015-07-09 16:00:41 +0800485 for_each_pci_msi_entry(entry, pdev)
Romain Bezuta8676062015-09-24 01:31:16 +0200486 num_msi += entry->nvec_used;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800487 if (!num_msi)
488 return 0;
489
490 /* Dynamically create the MSI attributes for the PCI device */
491 msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL);
492 if (!msi_attrs)
493 return -ENOMEM;
Jiang Liu5004e982015-07-09 16:00:41 +0800494 for_each_pci_msi_entry(entry, pdev) {
Romain Bezuta8676062015-09-24 01:31:16 +0200495 for (i = 0; i < entry->nvec_used; i++) {
496 msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL);
497 if (!msi_dev_attr)
498 goto error_attrs;
499 msi_attrs[count] = &msi_dev_attr->attr;
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700500
Romain Bezuta8676062015-09-24 01:31:16 +0200501 sysfs_attr_init(&msi_dev_attr->attr);
502 msi_dev_attr->attr.name = kasprintf(GFP_KERNEL, "%d",
503 entry->irq + i);
504 if (!msi_dev_attr->attr.name)
505 goto error_attrs;
506 msi_dev_attr->attr.mode = S_IRUGO;
507 msi_dev_attr->show = msi_mode_show;
508 ++count;
509 }
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800510 }
511
512 msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL);
513 if (!msi_irq_group)
514 goto error_attrs;
515 msi_irq_group->name = "msi_irqs";
516 msi_irq_group->attrs = msi_attrs;
517
518 msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL);
519 if (!msi_irq_groups)
520 goto error_irq_group;
521 msi_irq_groups[0] = msi_irq_group;
522
523 ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups);
524 if (ret)
525 goto error_irq_groups;
526 pdev->msi_irq_groups = msi_irq_groups;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400527
528 return 0;
529
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800530error_irq_groups:
531 kfree(msi_irq_groups);
532error_irq_group:
533 kfree(msi_irq_group);
534error_attrs:
535 count = 0;
536 msi_attr = msi_attrs[count];
537 while (msi_attr) {
538 msi_dev_attr = container_of(msi_attr, struct device_attribute, attr);
539 kfree(msi_attr->name);
540 kfree(msi_dev_attr);
541 ++count;
542 msi_attr = msi_attrs[count];
Neil Hormanda8d1c82011-10-06 14:08:18 -0400543 }
Greg Kroah-Hartman29237752014-02-13 10:47:35 -0700544 kfree(msi_attrs);
Neil Hormanda8d1c82011-10-06 14:08:18 -0400545 return ret;
546}
547
Jiang Liu63a7b172014-11-06 22:20:32 +0800548static struct msi_desc *msi_setup_entry(struct pci_dev *dev, int nvec)
Yijing Wangd873b4d2014-07-08 10:07:23 +0800549{
550 u16 control;
551 struct msi_desc *entry;
552
553 /* MSI Entry Initialization */
Jiang Liuaa48b6f2015-07-09 16:00:47 +0800554 entry = alloc_msi_entry(&dev->dev);
Yijing Wangd873b4d2014-07-08 10:07:23 +0800555 if (!entry)
556 return NULL;
557
558 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
559
560 entry->msi_attrib.is_msix = 0;
561 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
562 entry->msi_attrib.entry_nr = 0;
563 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
564 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Yijing Wangd873b4d2014-07-08 10:07:23 +0800565 entry->msi_attrib.multi_cap = (control & PCI_MSI_FLAGS_QMASK) >> 1;
Jiang Liu63a7b172014-11-06 22:20:32 +0800566 entry->msi_attrib.multiple = ilog2(__roundup_pow_of_two(nvec));
567 entry->nvec_used = nvec;
Yijing Wangd873b4d2014-07-08 10:07:23 +0800568
569 if (control & PCI_MSI_FLAGS_64BIT)
570 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
571 else
572 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;
573
574 /* Save the initial mask status */
575 if (entry->msi_attrib.maskbit)
576 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
577
578 return entry;
579}
580
Benjamin Herrenschmidtf144d142014-10-03 15:13:24 +1000581static int msi_verify_entries(struct pci_dev *dev)
582{
583 struct msi_desc *entry;
584
Jiang Liu5004e982015-07-09 16:00:41 +0800585 for_each_pci_msi_entry(entry, dev) {
Benjamin Herrenschmidtf144d142014-10-03 15:13:24 +1000586 if (!dev->no_64bit_msi || !entry->msg.address_hi)
587 continue;
588 dev_err(&dev->dev, "Device has broken 64-bit MSI but arch"
589 " tried to assign one above 4G\n");
590 return -EIO;
591 }
592 return 0;
593}
594
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595/**
596 * msi_capability_init - configure device's MSI capability structure
597 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400598 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400600 * Setup the MSI capability structure of the device with the requested
601 * number of interrupts. A return value of zero indicates the successful
602 * setup of an entry with the new MSI irq. A negative return value indicates
603 * an error, and a positive return value indicates the number of interrupts
604 * which could have been allocated.
605 */
606static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607{
608 struct msi_desc *entry;
Gavin Shanf4651362013-04-04 16:54:32 +0000609 int ret;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400610 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500612 pci_msi_set_enable(dev, 0); /* Disable MSI during set up */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600613
Jiang Liu63a7b172014-11-06 22:20:32 +0800614 entry = msi_setup_entry(dev, nvec);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700615 if (!entry)
616 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700617
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400618 /* All MSIs are unmasked by default, Mask them all */
Yijing Wang31ea5d42014-06-19 16:30:30 +0800619 mask = msi_mask(entry->msi_attrib.multi_cap);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400620 msi_mask_irq(entry, mask, mask);
621
Jiang Liu5004e982015-07-09 16:00:41 +0800622 list_add_tail(&entry->list, dev_to_msi_list(&dev->dev));
Michael Ellerman9c831332007-04-18 19:39:21 +1000623
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 /* Configure MSI capability structure */
Jiang Liu8e047ad2014-11-15 22:24:07 +0800625 ret = pci_msi_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000626 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900627 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900628 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000629 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500630 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700631
Benjamin Herrenschmidtf144d142014-10-03 15:13:24 +1000632 ret = msi_verify_entries(dev);
633 if (ret) {
634 msi_mask_irq(entry, mask, ~mask);
635 free_msi_irqs(dev);
636 return ret;
637 }
638
Neil Hormanda8d1c82011-10-06 14:08:18 -0400639 ret = populate_msi_sysfs(dev);
640 if (ret) {
641 msi_mask_irq(entry, mask, ~mask);
642 free_msi_irqs(dev);
643 return ret;
644 }
645
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700647 pci_intx_for_msi(dev, 0);
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500648 pci_msi_set_enable(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800649 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
Jiang Liu5f226992015-07-30 14:00:08 -0500651 pcibios_free_irq(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000652 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 return 0;
654}
655
Gavin Shan520fe9d2013-04-04 16:54:33 +0000656static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900657{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900658 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900659 u32 table_offset;
Yijing Wang6a878e52015-01-28 09:52:17 +0800660 unsigned long flags;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900661 u8 bir;
662
Bjorn Helgaas909094c2013-04-17 17:43:40 -0600663 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
664 &table_offset);
Bjorn Helgaas4d187602013-04-17 18:10:07 -0600665 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
Yijing Wang6a878e52015-01-28 09:52:17 +0800666 flags = pci_resource_flags(dev, bir);
667 if (!flags || (flags & IORESOURCE_UNSET))
668 return NULL;
669
Bjorn Helgaas4d187602013-04-17 18:10:07 -0600670 table_offset &= PCI_MSIX_TABLE_OFFSET;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900671 phys_addr = pci_resource_start(dev, bir) + table_offset;
672
673 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
674}
675
Gavin Shan520fe9d2013-04-04 16:54:33 +0000676static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
677 struct msix_entry *entries, int nvec)
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900678{
679 struct msi_desc *entry;
680 int i;
681
682 for (i = 0; i < nvec; i++) {
Jiang Liuaa48b6f2015-07-09 16:00:47 +0800683 entry = alloc_msi_entry(&dev->dev);
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900684 if (!entry) {
685 if (!i)
686 iounmap(base);
687 else
688 free_msi_irqs(dev);
689 /* No enough memory. Don't try again */
690 return -ENOMEM;
691 }
692
693 entry->msi_attrib.is_msix = 1;
694 entry->msi_attrib.is_64 = 1;
695 entry->msi_attrib.entry_nr = entries[i].entry;
696 entry->msi_attrib.default_irq = dev->irq;
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900697 entry->mask_base = base;
Jiang Liu63a7b172014-11-06 22:20:32 +0800698 entry->nvec_used = 1;
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900699
Jiang Liu5004e982015-07-09 16:00:41 +0800700 list_add_tail(&entry->list, dev_to_msi_list(&dev->dev));
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900701 }
702
703 return 0;
704}
705
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900706static void msix_program_entries(struct pci_dev *dev,
Gavin Shan520fe9d2013-04-04 16:54:33 +0000707 struct msix_entry *entries)
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900708{
709 struct msi_desc *entry;
710 int i = 0;
711
Jiang Liu5004e982015-07-09 16:00:41 +0800712 for_each_pci_msi_entry(entry, dev) {
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900713 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
714 PCI_MSIX_ENTRY_VECTOR_CTRL;
715
716 entries[i].vector = entry->irq;
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900717 entry->masked = readl(entry->mask_base + offset);
718 msix_mask_irq(entry, 1);
719 i++;
720 }
721}
722
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723/**
724 * msix_capability_init - configure device's MSI-X capability
725 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700726 * @entries: pointer to an array of struct msix_entry entries
727 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600729 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700730 * single MSI-X irq. A return of zero indicates the successful setup of
731 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 **/
733static int msix_capability_init(struct pci_dev *dev,
734 struct msix_entry *entries, int nvec)
735{
Gavin Shan520fe9d2013-04-04 16:54:33 +0000736 int ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900737 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 void __iomem *base;
739
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700740 /* Ensure MSI-X is disabled while it is set up */
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500741 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700742
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800743 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 /* Request & Map MSI-X table region */
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600745 base = msix_map_region(dev, msix_table_size(control));
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900746 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 return -ENOMEM;
748
Gavin Shan520fe9d2013-04-04 16:54:33 +0000749 ret = msix_setup_entries(dev, base, entries, nvec);
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900750 if (ret)
751 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000752
Jiang Liu8e047ad2014-11-15 22:24:07 +0800753 ret = pci_msi_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900754 if (ret)
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100755 goto out_avail;
Michael Ellerman9c831332007-04-18 19:39:21 +1000756
Benjamin Herrenschmidtf144d142014-10-03 15:13:24 +1000757 /* Check if all MSI entries honor device restrictions */
758 ret = msi_verify_entries(dev);
759 if (ret)
760 goto out_free;
761
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700762 /*
763 * Some devices require MSI-X to be enabled before we can touch the
764 * MSI-X registers. We need to mask all the vectors to prevent
765 * interrupts coming in before they're fully set up.
766 */
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500767 pci_msix_clear_and_set_ctrl(dev, 0,
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800768 PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700769
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900770 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700771
Neil Hormanda8d1c82011-10-06 14:08:18 -0400772 ret = populate_msi_sysfs(dev);
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100773 if (ret)
774 goto out_free;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400775
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700776 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700777 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800778 dev->msix_enabled = 1;
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500779 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600780
Jiang Liu5f226992015-07-30 14:00:08 -0500781 pcibios_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900783
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100784out_avail:
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900785 if (ret < 0) {
786 /*
787 * If we had some success, report the number of irqs
788 * we succeeded in setting up.
789 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900790 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900791 int avail = 0;
792
Jiang Liu5004e982015-07-09 16:00:41 +0800793 for_each_pci_msi_entry(entry, dev) {
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900794 if (entry->irq != 0)
795 avail++;
796 }
797 if (avail != 0)
798 ret = avail;
799 }
800
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100801out_free:
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900802 free_msi_irqs(dev);
803
804 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805}
806
807/**
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600808 * pci_msi_supported - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400809 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000810 * @nvec: how many MSIs have been requested ?
Brice Goglin24334a12006-08-31 01:55:07 -0400811 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700812 * Look at global flags, the device itself, and its parent buses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000813 * to determine if MSI/-X are supported for the device. If MSI/-X is
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600814 * supported return 1, else return 0.
Brice Goglin24334a12006-08-31 01:55:07 -0400815 **/
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600816static int pci_msi_supported(struct pci_dev *dev, int nvec)
Brice Goglin24334a12006-08-31 01:55:07 -0400817{
818 struct pci_bus *bus;
819
Brice Goglin0306ebf2006-10-05 10:24:31 +0200820 /* MSI must be globally enabled and supported by the device */
Alexander Gordeev27e20602014-09-23 14:25:11 -0600821 if (!pci_msi_enable)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600822 return 0;
Alexander Gordeev27e20602014-09-23 14:25:11 -0600823
824 if (!dev || dev->no_msi || dev->current_state != PCI_D0)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600825 return 0;
Brice Goglin24334a12006-08-31 01:55:07 -0400826
Michael Ellerman314e77b2007-04-05 17:19:12 +1000827 /*
828 * You can't ask to have 0 or less MSIs configured.
829 * a) it's stupid ..
830 * b) the list manipulation code assumes nvec >= 1.
831 */
832 if (nvec < 1)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600833 return 0;
Michael Ellerman314e77b2007-04-05 17:19:12 +1000834
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900835 /*
836 * Any bridge which does NOT route MSI transactions from its
837 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200838 * the secondary pci_bus.
839 * We expect only arch-specific PCI host bus controller driver
840 * or quirks for specific PCI bridges to be setting NO_MSI.
841 */
Brice Goglin24334a12006-08-31 01:55:07 -0400842 for (bus = dev->bus; bus; bus = bus->parent)
843 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600844 return 0;
Brice Goglin24334a12006-08-31 01:55:07 -0400845
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600846 return 1;
Brice Goglin24334a12006-08-31 01:55:07 -0400847}
848
849/**
Alexander Gordeevd1ac1d22013-12-30 08:28:13 +0100850 * pci_msi_vec_count - Return the number of MSI vectors a device can send
851 * @dev: device to report about
852 *
853 * This function returns the number of MSI vectors a device requested via
854 * Multiple Message Capable register. It returns a negative errno if the
855 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
856 * and returns a power of two, up to a maximum of 2^5 (32), according to the
857 * MSI specification.
858 **/
859int pci_msi_vec_count(struct pci_dev *dev)
860{
861 int ret;
862 u16 msgctl;
863
864 if (!dev->msi_cap)
865 return -EINVAL;
866
867 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
868 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
869
870 return ret;
871}
872EXPORT_SYMBOL(pci_msi_vec_count);
873
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400874void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400876 struct msi_desc *desc;
877 u32 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100879 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700880 return;
881
Jiang Liu5004e982015-07-09 16:00:41 +0800882 BUG_ON(list_empty(dev_to_msi_list(&dev->dev)));
Jiang Liu4a7cc832015-07-09 16:00:44 +0800883 desc = first_pci_msi_entry(dev);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600884
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500885 pci_msi_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700886 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800887 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700888
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900889 /* Return the device with MSI unmasked as initial states */
Yijing Wang31ea5d42014-06-19 16:30:30 +0800890 mask = msi_mask(desc->msi_attrib.multi_cap);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900891 /* Keep cached state to be restored */
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100892 __pci_msi_desc_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100893
894 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400895 dev->irq = desc->msi_attrib.default_irq;
Jiang Liu5f226992015-07-30 14:00:08 -0500896 pcibios_alloc_irq(dev);
Yinghai Lud52877c2008-04-23 14:58:09 -0700897}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400898
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900899void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700900{
Yinghai Lud52877c2008-04-23 14:58:09 -0700901 if (!pci_msi_enable || !dev || !dev->msi_enabled)
902 return;
903
904 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900905 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100907EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909/**
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100910 * pci_msix_vec_count - return the number of device's MSI-X table entries
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100911 * @dev: pointer to the pci_dev data structure of MSI-X device function
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100912 * This function returns the number of device's MSI-X table entries and
913 * therefore the number of MSI-X vectors device is capable of sending.
914 * It returns a negative errno if the device is not capable of sending MSI-X
915 * interrupts.
916 **/
917int pci_msix_vec_count(struct pci_dev *dev)
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100918{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100919 u16 control;
920
Gavin Shan520fe9d2013-04-04 16:54:33 +0000921 if (!dev->msix_cap)
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100922 return -EINVAL;
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100923
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600924 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600925 return msix_table_size(control);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100926}
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100927EXPORT_SYMBOL(pci_msix_vec_count);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100928
929/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 * pci_enable_msix - configure device's MSI-X capability structure
931 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700932 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700933 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 *
935 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700936 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 * MSI-X mode enabled on its hardware device function. A return of zero
938 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700939 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300941 * of irqs or MSI-X vectors available. Driver should use the returned value to
942 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900944int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945{
Bjorn Helgaas5ec09402014-09-23 14:38:28 -0600946 int nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700947 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600949 if (!pci_msi_supported(dev, nvec))
950 return -EINVAL;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000951
Alexander Gordeev27e20602014-09-23 14:25:11 -0600952 if (!entries)
953 return -EINVAL;
954
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100955 nr_entries = pci_msix_vec_count(dev);
956 if (nr_entries < 0)
957 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300959 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960
961 /* Check for any invalid entries */
962 for (i = 0; i < nvec; i++) {
963 if (entries[i].entry >= nr_entries)
964 return -EINVAL; /* invalid entry */
965 for (j = i + 1; j < nvec; j++) {
966 if (entries[i].entry == entries[j].entry)
967 return -EINVAL; /* duplicate entry */
968 }
969 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700970 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700971
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700972 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900973 if (dev->msi_enabled) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400974 dev_info(&dev->dev, "can't enable MSI-X (MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 return -EINVAL;
976 }
Bjorn Helgaas5ec09402014-09-23 14:38:28 -0600977 return msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100979EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900981void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100982{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900983 struct msi_desc *entry;
984
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100985 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700986 return;
987
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900988 /* Return the device with MSI-X masked as initial states */
Jiang Liu5004e982015-07-09 16:00:41 +0800989 for_each_pci_msi_entry(entry, dev) {
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900990 /* Keep cached states to be restored */
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100991 __pci_msix_desc_mask_irq(entry, 1);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900992 }
993
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500994 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
David Millerba698ad2007-10-25 01:16:30 -0700995 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800996 dev->msix_enabled = 0;
Jiang Liu5f226992015-07-30 14:00:08 -0500997 pcibios_alloc_irq(dev);
Yinghai Lud52877c2008-04-23 14:58:09 -0700998}
Hidetoshi Setoc9018512009-08-06 11:31:27 +0900999
Hidetoshi Seto500559a2009-08-10 10:14:15 +09001000void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -07001001{
1002 if (!pci_msi_enable || !dev || !dev->msix_enabled)
1003 return;
1004
1005 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +09001006 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007}
Michael Ellerman4cc086f2007-03-22 21:51:34 +11001008EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
Matthew Wilcox309e57d2006-03-05 22:33:34 -07001010void pci_no_msi(void)
1011{
1012 pci_msi_enable = 0;
1013}
Michael Ellermanc9953a72007-04-05 17:19:08 +10001014
Andrew Patterson07ae95f2008-11-10 15:31:05 -07001015/**
1016 * pci_msi_enabled - is MSI enabled?
1017 *
1018 * Returns true if MSI has not been disabled by the command-line option
1019 * pci=nomsi.
1020 **/
1021int pci_msi_enabled(void)
1022{
1023 return pci_msi_enable;
1024}
1025EXPORT_SYMBOL(pci_msi_enabled);
1026
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001027void pci_msi_init_pci_dev(struct pci_dev *dev)
1028{
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001029}
Alexander Gordeev302a2522013-12-30 08:28:16 +01001030
1031/**
1032 * pci_enable_msi_range - configure device's MSI capability structure
1033 * @dev: device to configure
1034 * @minvec: minimal number of interrupts to configure
1035 * @maxvec: maximum number of interrupts to configure
1036 *
1037 * This function tries to allocate a maximum possible number of interrupts in a
1038 * range between @minvec and @maxvec. It returns a negative errno if an error
1039 * occurs. If it succeeds, it returns the actual number of interrupts allocated
1040 * and updates the @dev's irq member to the lowest new interrupt number;
1041 * the other interrupt numbers allocated to this device are consecutive.
1042 **/
1043int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec)
1044{
Alexander Gordeev034cd972014-04-14 15:28:35 +02001045 int nvec;
Alexander Gordeev302a2522013-12-30 08:28:16 +01001046 int rc;
1047
Alexander Gordeeva06cd742014-09-23 12:45:58 -06001048 if (!pci_msi_supported(dev, minvec))
1049 return -EINVAL;
Alexander Gordeev034cd972014-04-14 15:28:35 +02001050
1051 WARN_ON(!!dev->msi_enabled);
1052
1053 /* Check whether driver already requested MSI-X irqs */
1054 if (dev->msix_enabled) {
1055 dev_info(&dev->dev,
1056 "can't enable MSI (MSI-X already enabled)\n");
1057 return -EINVAL;
1058 }
1059
Alexander Gordeev302a2522013-12-30 08:28:16 +01001060 if (maxvec < minvec)
1061 return -ERANGE;
1062
Alexander Gordeev034cd972014-04-14 15:28:35 +02001063 nvec = pci_msi_vec_count(dev);
1064 if (nvec < 0)
1065 return nvec;
1066 else if (nvec < minvec)
1067 return -EINVAL;
1068 else if (nvec > maxvec)
1069 nvec = maxvec;
1070
Alexander Gordeev302a2522013-12-30 08:28:16 +01001071 do {
Alexander Gordeev034cd972014-04-14 15:28:35 +02001072 rc = msi_capability_init(dev, nvec);
Alexander Gordeev302a2522013-12-30 08:28:16 +01001073 if (rc < 0) {
1074 return rc;
1075 } else if (rc > 0) {
1076 if (rc < minvec)
1077 return -ENOSPC;
1078 nvec = rc;
1079 }
1080 } while (rc);
1081
1082 return nvec;
1083}
1084EXPORT_SYMBOL(pci_enable_msi_range);
1085
1086/**
1087 * pci_enable_msix_range - configure device's MSI-X capability structure
1088 * @dev: pointer to the pci_dev data structure of MSI-X device function
1089 * @entries: pointer to an array of MSI-X entries
1090 * @minvec: minimum number of MSI-X irqs requested
1091 * @maxvec: maximum number of MSI-X irqs requested
1092 *
1093 * Setup the MSI-X capability structure of device function with a maximum
1094 * possible number of interrupts in the range between @minvec and @maxvec
1095 * upon its software driver call to request for MSI-X mode enabled on its
1096 * hardware device function. It returns a negative errno if an error occurs.
1097 * If it succeeds, it returns the actual number of interrupts allocated and
1098 * indicates the successful configuration of MSI-X capability structure
1099 * with new allocated MSI-X interrupts.
1100 **/
1101int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1102 int minvec, int maxvec)
1103{
1104 int nvec = maxvec;
1105 int rc;
1106
1107 if (maxvec < minvec)
1108 return -ERANGE;
1109
1110 do {
1111 rc = pci_enable_msix(dev, entries, nvec);
1112 if (rc < 0) {
1113 return rc;
1114 } else if (rc > 0) {
1115 if (rc < minvec)
1116 return -ENOSPC;
1117 nvec = rc;
1118 }
1119 } while (rc);
1120
1121 return nvec;
1122}
1123EXPORT_SYMBOL(pci_enable_msix_range);
Jiang Liu3878eae2014-11-11 21:02:18 +08001124
Jiang Liu25a98bd2015-07-09 16:00:45 +08001125struct pci_dev *msi_desc_to_pci_dev(struct msi_desc *desc)
1126{
1127 return to_pci_dev(desc->dev);
1128}
1129
Jiang Liuc179c9b2015-07-09 16:00:36 +08001130void *msi_desc_to_pci_sysdata(struct msi_desc *desc)
1131{
1132 struct pci_dev *dev = msi_desc_to_pci_dev(desc);
1133
1134 return dev->bus->sysdata;
1135}
1136EXPORT_SYMBOL_GPL(msi_desc_to_pci_sysdata);
1137
Jiang Liu3878eae2014-11-11 21:02:18 +08001138#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
1139/**
1140 * pci_msi_domain_write_msg - Helper to write MSI message to PCI config space
1141 * @irq_data: Pointer to interrupt data of the MSI interrupt
1142 * @msg: Pointer to the message
1143 */
1144void pci_msi_domain_write_msg(struct irq_data *irq_data, struct msi_msg *msg)
1145{
Jiang Liu507a8832015-06-01 16:05:42 +08001146 struct msi_desc *desc = irq_data_get_msi_desc(irq_data);
Jiang Liu3878eae2014-11-11 21:02:18 +08001147
1148 /*
1149 * For MSI-X desc->irq is always equal to irq_data->irq. For
1150 * MSI only the first interrupt of MULTI MSI passes the test.
1151 */
1152 if (desc->irq == irq_data->irq)
1153 __pci_write_msi_msg(desc, msg);
1154}
1155
1156/**
1157 * pci_msi_domain_calc_hwirq - Generate a unique ID for an MSI source
1158 * @dev: Pointer to the PCI device
1159 * @desc: Pointer to the msi descriptor
1160 *
1161 * The ID number is only used within the irqdomain.
1162 */
1163irq_hw_number_t pci_msi_domain_calc_hwirq(struct pci_dev *dev,
1164 struct msi_desc *desc)
1165{
1166 return (irq_hw_number_t)desc->msi_attrib.entry_nr |
1167 PCI_DEVID(dev->bus->number, dev->devfn) << 11 |
1168 (pci_domain_nr(dev->bus) & 0xFFFFFFFF) << 27;
1169}
1170
1171static inline bool pci_msi_desc_is_multi_msi(struct msi_desc *desc)
1172{
1173 return !desc->msi_attrib.is_msix && desc->nvec_used > 1;
1174}
1175
1176/**
1177 * pci_msi_domain_check_cap - Verify that @domain supports the capabilities for @dev
1178 * @domain: The interrupt domain to check
1179 * @info: The domain info for verification
1180 * @dev: The device to check
1181 *
1182 * Returns:
1183 * 0 if the functionality is supported
1184 * 1 if Multi MSI is requested, but the domain does not support it
1185 * -ENOTSUPP otherwise
1186 */
1187int pci_msi_domain_check_cap(struct irq_domain *domain,
1188 struct msi_domain_info *info, struct device *dev)
1189{
1190 struct msi_desc *desc = first_pci_msi_entry(to_pci_dev(dev));
1191
1192 /* Special handling to support pci_enable_msi_range() */
1193 if (pci_msi_desc_is_multi_msi(desc) &&
1194 !(info->flags & MSI_FLAG_MULTI_PCI_MSI))
1195 return 1;
1196 else if (desc->msi_attrib.is_msix && !(info->flags & MSI_FLAG_PCI_MSIX))
1197 return -ENOTSUPP;
1198
1199 return 0;
1200}
1201
1202static int pci_msi_domain_handle_error(struct irq_domain *domain,
1203 struct msi_desc *desc, int error)
1204{
1205 /* Special handling to support pci_enable_msi_range() */
1206 if (pci_msi_desc_is_multi_msi(desc) && error == -ENOSPC)
1207 return 1;
1208
1209 return error;
1210}
1211
1212#ifdef GENERIC_MSI_DOMAIN_OPS
1213static void pci_msi_domain_set_desc(msi_alloc_info_t *arg,
1214 struct msi_desc *desc)
1215{
1216 arg->desc = desc;
1217 arg->hwirq = pci_msi_domain_calc_hwirq(msi_desc_to_pci_dev(desc),
1218 desc);
1219}
1220#else
1221#define pci_msi_domain_set_desc NULL
1222#endif
1223
1224static struct msi_domain_ops pci_msi_domain_ops_default = {
1225 .set_desc = pci_msi_domain_set_desc,
1226 .msi_check = pci_msi_domain_check_cap,
1227 .handle_error = pci_msi_domain_handle_error,
1228};
1229
1230static void pci_msi_domain_update_dom_ops(struct msi_domain_info *info)
1231{
1232 struct msi_domain_ops *ops = info->ops;
1233
1234 if (ops == NULL) {
1235 info->ops = &pci_msi_domain_ops_default;
1236 } else {
1237 if (ops->set_desc == NULL)
1238 ops->set_desc = pci_msi_domain_set_desc;
1239 if (ops->msi_check == NULL)
1240 ops->msi_check = pci_msi_domain_check_cap;
1241 if (ops->handle_error == NULL)
1242 ops->handle_error = pci_msi_domain_handle_error;
1243 }
1244}
1245
1246static void pci_msi_domain_update_chip_ops(struct msi_domain_info *info)
1247{
1248 struct irq_chip *chip = info->chip;
1249
1250 BUG_ON(!chip);
1251 if (!chip->irq_write_msi_msg)
1252 chip->irq_write_msi_msg = pci_msi_domain_write_msg;
Marc Zyngier0701c532015-10-13 19:14:45 +01001253 if (!chip->irq_mask)
1254 chip->irq_mask = pci_msi_mask_irq;
1255 if (!chip->irq_unmask)
1256 chip->irq_unmask = pci_msi_unmask_irq;
Jiang Liu3878eae2014-11-11 21:02:18 +08001257}
1258
1259/**
Marc Zyngierbe5436c2015-10-13 12:51:44 +01001260 * pci_msi_create_irq_domain - Create a MSI interrupt domain
1261 * @fwnode: Optional fwnode of the interrupt controller
Jiang Liu3878eae2014-11-11 21:02:18 +08001262 * @info: MSI domain info
1263 * @parent: Parent irq domain
1264 *
1265 * Updates the domain and chip ops and creates a MSI interrupt domain.
1266 *
1267 * Returns:
1268 * A domain pointer or NULL in case of failure.
1269 */
Marc Zyngierbe5436c2015-10-13 12:51:44 +01001270struct irq_domain *pci_msi_create_irq_domain(struct fwnode_handle *fwnode,
Jiang Liu3878eae2014-11-11 21:02:18 +08001271 struct msi_domain_info *info,
1272 struct irq_domain *parent)
1273{
Marc Zyngier03808392015-07-28 14:46:09 +01001274 struct irq_domain *domain;
1275
Jiang Liu3878eae2014-11-11 21:02:18 +08001276 if (info->flags & MSI_FLAG_USE_DEF_DOM_OPS)
1277 pci_msi_domain_update_dom_ops(info);
1278 if (info->flags & MSI_FLAG_USE_DEF_CHIP_OPS)
1279 pci_msi_domain_update_chip_ops(info);
1280
Marc Zyngierbe5436c2015-10-13 12:51:44 +01001281 domain = msi_create_irq_domain(fwnode, info, parent);
Marc Zyngier03808392015-07-28 14:46:09 +01001282 if (!domain)
1283 return NULL;
1284
1285 domain->bus_token = DOMAIN_BUS_PCI_MSI;
1286 return domain;
Jiang Liu3878eae2014-11-11 21:02:18 +08001287}
1288
1289/**
1290 * pci_msi_domain_alloc_irqs - Allocate interrupts for @dev in @domain
1291 * @domain: The interrupt domain to allocate from
1292 * @dev: The device for which to allocate
1293 * @nvec: The number of interrupts to allocate
1294 * @type: Unused to allow simpler migration from the arch_XXX interfaces
1295 *
1296 * Returns:
1297 * A virtual interrupt number or an error code in case of failure
1298 */
1299int pci_msi_domain_alloc_irqs(struct irq_domain *domain, struct pci_dev *dev,
1300 int nvec, int type)
1301{
1302 return msi_domain_alloc_irqs(domain, &dev->dev, nvec);
1303}
1304
1305/**
1306 * pci_msi_domain_free_irqs - Free interrupts for @dev in @domain
1307 * @domain: The interrupt domain
1308 * @dev: The device for which to free interrupts
1309 */
1310void pci_msi_domain_free_irqs(struct irq_domain *domain, struct pci_dev *dev)
1311{
1312 msi_domain_free_irqs(domain, &dev->dev);
1313}
Jiang Liu8e047ad2014-11-15 22:24:07 +08001314
1315/**
1316 * pci_msi_create_default_irq_domain - Create a default MSI interrupt domain
Marc Zyngierbe5436c2015-10-13 12:51:44 +01001317 * @fwnode: Optional fwnode of the interrupt controller
Jiang Liu8e047ad2014-11-15 22:24:07 +08001318 * @info: MSI domain info
1319 * @parent: Parent irq domain
1320 *
1321 * Returns: A domain pointer or NULL in case of failure. If successful
1322 * the default PCI/MSI irqdomain pointer is updated.
1323 */
Marc Zyngierbe5436c2015-10-13 12:51:44 +01001324struct irq_domain *pci_msi_create_default_irq_domain(struct fwnode_handle *fwnode,
Jiang Liu8e047ad2014-11-15 22:24:07 +08001325 struct msi_domain_info *info, struct irq_domain *parent)
1326{
1327 struct irq_domain *domain;
1328
1329 mutex_lock(&pci_msi_domain_lock);
1330 if (pci_msi_default_domain) {
1331 pr_err("PCI: default irq domain for PCI MSI has already been created.\n");
1332 domain = NULL;
1333 } else {
Marc Zyngierbe5436c2015-10-13 12:51:44 +01001334 domain = pci_msi_create_irq_domain(fwnode, info, parent);
Jiang Liu8e047ad2014-11-15 22:24:07 +08001335 pci_msi_default_domain = domain;
1336 }
1337 mutex_unlock(&pci_msi_domain_lock);
1338
1339 return domain;
1340}
David Daneyb6eec9b2015-10-08 15:10:49 -07001341
1342static int get_msi_id_cb(struct pci_dev *pdev, u16 alias, void *data)
1343{
1344 u32 *pa = data;
1345
1346 *pa = alias;
1347 return 0;
1348}
1349/**
1350 * pci_msi_domain_get_msi_rid - Get the MSI requester id (RID)
1351 * @domain: The interrupt domain
1352 * @pdev: The PCI device.
1353 *
1354 * The RID for a device is formed from the alias, with a firmware
1355 * supplied mapping applied
1356 *
1357 * Returns: The RID.
1358 */
1359u32 pci_msi_domain_get_msi_rid(struct irq_domain *domain, struct pci_dev *pdev)
1360{
1361 struct device_node *of_node;
1362 u32 rid = 0;
1363
1364 pci_for_each_dma_alias(pdev, get_msi_id_cb, &rid);
1365
1366 of_node = irq_domain_get_of_node(domain);
1367 if (of_node)
1368 rid = of_msi_map_rid(&pdev->dev, of_node, rid);
1369
1370 return rid;
1371}
Marc Zyngier54fa97e2015-10-02 14:43:06 +01001372
1373/**
1374 * pci_msi_get_device_domain - Get the MSI domain for a given PCI device
1375 * @pdev: The PCI device
1376 *
1377 * Use the firmware data to find a device-specific MSI domain
1378 * (i.e. not one that is ste as a default).
1379 *
1380 * Returns: The coresponding MSI domain or NULL if none has been found.
1381 */
1382struct irq_domain *pci_msi_get_device_domain(struct pci_dev *pdev)
1383{
1384 u32 rid = 0;
1385
1386 pci_for_each_dma_alias(pdev, get_msi_id_cb, &rid);
1387 return of_msi_map_get_device_domain(&pdev->dev, rid);
1388}
Jiang Liu3878eae2014-11-11 21:02:18 +08001389#endif /* CONFIG_PCI_MSI_IRQ_DOMAIN */