blob: b6418fd5fe0dc49eb6c6fbfef7d30b918ba2e193 [file] [log] [blame]
Stephen Boyddd15ab82011-11-08 10:34:05 -08001/*
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08002 *
3 * Copyright (C) 2007 Google, Inc.
Stephen Boyd4312a7e2012-09-05 12:28:52 -07004 * Copyright (c) 2009-2012, The Linux Foundation. All rights reserved.
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
Stephen Boyd4a184072011-11-08 10:34:04 -080017#include <linux/clocksource.h>
18#include <linux/clockchips.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080019#include <linux/init.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080020#include <linux/interrupt.h>
21#include <linux/irq.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Stephen Boyd6e332162012-09-05 12:28:53 -070023#include <linux/of.h>
24#include <linux/of_address.h>
25#include <linux/of_irq.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070026#include <linux/sched_clock.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080027
28#include <asm/mach/time.h>
Stephen Boyd4a184072011-11-08 10:34:04 -080029#include <asm/localtimer.h>
Stephen Boydebf30dc2011-05-31 16:10:00 -070030
Stephen Boyd4312a7e2012-09-05 12:28:52 -070031#include "common.h"
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080032
Stephen Boyde25e3d12013-03-14 20:31:39 -070033#define TIMER_MATCH_VAL 0x0000
34#define TIMER_COUNT_VAL 0x0004
35#define TIMER_ENABLE 0x0008
36#define TIMER_ENABLE_CLR_ON_MATCH_EN BIT(1)
37#define TIMER_ENABLE_EN BIT(0)
38#define TIMER_CLEAR 0x000C
39#define DGT_CLK_CTL 0x10
40#define DGT_CLK_CTL_DIV_4 0x3
41#define TIMER_STS_GPT0_CLR_PEND BIT(10)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080042
43#define GPT_HZ 32768
Jeff Ohlstein672039f2010-10-05 15:23:57 -070044
Stephen Boyd2081a6b2011-11-08 10:34:08 -080045#define MSM_DGT_SHIFT 5
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080046
Stephen Boyd2a00c102011-11-08 10:34:07 -080047static void __iomem *event_base;
Stephen Boyde25e3d12013-03-14 20:31:39 -070048static void __iomem *sts_base;
Stephen Boyda850c3f2011-11-08 10:34:06 -080049
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080050static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
51{
Marc Zyngier28af6902011-07-22 12:52:37 +010052 struct clock_event_device *evt = *(struct clock_event_device **)dev_id;
Stephen Boyda850c3f2011-11-08 10:34:06 -080053 /* Stop the timer tick */
54 if (evt->mode == CLOCK_EVT_MODE_ONESHOT) {
Stephen Boyd2a00c102011-11-08 10:34:07 -080055 u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
Stephen Boyda850c3f2011-11-08 10:34:06 -080056 ctrl &= ~TIMER_ENABLE_EN;
Stephen Boyd2a00c102011-11-08 10:34:07 -080057 writel_relaxed(ctrl, event_base + TIMER_ENABLE);
Stephen Boyda850c3f2011-11-08 10:34:06 -080058 }
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080059 evt->event_handler(evt);
60 return IRQ_HANDLED;
61}
62
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080063static int msm_timer_set_next_event(unsigned long cycles,
64 struct clock_event_device *evt)
65{
Stephen Boyd2a00c102011-11-08 10:34:07 -080066 u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080067
Stephen Boyd4080d2d2013-03-14 20:31:37 -070068 ctrl &= ~TIMER_ENABLE_EN;
69 writel_relaxed(ctrl, event_base + TIMER_ENABLE);
70
71 writel_relaxed(ctrl, event_base + TIMER_CLEAR);
Stephen Boyd2a00c102011-11-08 10:34:07 -080072 writel_relaxed(cycles, event_base + TIMER_MATCH_VAL);
Stephen Boyde25e3d12013-03-14 20:31:39 -070073
74 if (sts_base)
75 while (readl_relaxed(sts_base) & TIMER_STS_GPT0_CLR_PEND)
76 cpu_relax();
77
Stephen Boyd2a00c102011-11-08 10:34:07 -080078 writel_relaxed(ctrl | TIMER_ENABLE_EN, event_base + TIMER_ENABLE);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080079 return 0;
80}
81
82static void msm_timer_set_mode(enum clock_event_mode mode,
83 struct clock_event_device *evt)
84{
Stephen Boyda850c3f2011-11-08 10:34:06 -080085 u32 ctrl;
86
Stephen Boyd2a00c102011-11-08 10:34:07 -080087 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
Stephen Boyda850c3f2011-11-08 10:34:06 -080088 ctrl &= ~(TIMER_ENABLE_EN | TIMER_ENABLE_CLR_ON_MATCH_EN);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080089
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080090 switch (mode) {
91 case CLOCK_EVT_MODE_RESUME:
92 case CLOCK_EVT_MODE_PERIODIC:
93 break;
94 case CLOCK_EVT_MODE_ONESHOT:
Stephen Boyda850c3f2011-11-08 10:34:06 -080095 /* Timer is enabled in set_next_event */
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080096 break;
97 case CLOCK_EVT_MODE_UNUSED:
98 case CLOCK_EVT_MODE_SHUTDOWN:
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080099 break;
100 }
Stephen Boyd2a00c102011-11-08 10:34:07 -0800101 writel_relaxed(ctrl, event_base + TIMER_ENABLE);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800102}
103
Stephen Boyd2a00c102011-11-08 10:34:07 -0800104static struct clock_event_device msm_clockevent = {
105 .name = "gp_timer",
106 .features = CLOCK_EVT_FEAT_ONESHOT,
Stephen Boyd2a00c102011-11-08 10:34:07 -0800107 .rating = 200,
108 .set_next_event = msm_timer_set_next_event,
109 .set_mode = msm_timer_set_mode,
110};
111
112static union {
113 struct clock_event_device *evt;
Stephen Boyd3b5909d2012-09-04 13:17:33 -0700114 struct clock_event_device * __percpu *percpu_evt;
Stephen Boyd2a00c102011-11-08 10:34:07 -0800115} msm_evt;
116
117static void __iomem *source_base;
118
Stephen Boydf8e56c42012-02-22 01:39:37 +0000119static notrace cycle_t msm_read_timer_count(struct clocksource *cs)
Stephen Boyd2a00c102011-11-08 10:34:07 -0800120{
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800121 return readl_relaxed(source_base + TIMER_COUNT_VAL);
122}
123
Stephen Boydf8e56c42012-02-22 01:39:37 +0000124static notrace cycle_t msm_read_timer_count_shift(struct clocksource *cs)
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800125{
Stephen Boyd2a00c102011-11-08 10:34:07 -0800126 /*
127 * Shift timer count down by a constant due to unreliable lower bits
128 * on some targets.
129 */
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800130 return msm_read_timer_count(cs) >> MSM_DGT_SHIFT;
Stephen Boyd2a00c102011-11-08 10:34:07 -0800131}
132
133static struct clocksource msm_clocksource = {
134 .name = "dg_timer",
135 .rating = 300,
136 .read = msm_read_timer_count,
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800137 .mask = CLOCKSOURCE_MASK(32),
Stephen Boyd2a00c102011-11-08 10:34:07 -0800138 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800139};
140
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000141#ifdef CONFIG_LOCAL_TIMERS
142static int __cpuinit msm_local_timer_setup(struct clock_event_device *evt)
143{
144 /* Use existing clock_event for cpu 0 */
145 if (!smp_processor_id())
146 return 0;
147
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000148 evt->irq = msm_clockevent.irq;
149 evt->name = "local_timer";
150 evt->features = msm_clockevent.features;
151 evt->rating = msm_clockevent.rating;
152 evt->set_mode = msm_timer_set_mode;
153 evt->set_next_event = msm_timer_set_next_event;
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000154
155 *__this_cpu_ptr(msm_evt.percpu_evt) = evt;
Shawn Guo838a2ae2013-01-12 11:50:05 +0000156 clockevents_config_and_register(evt, GPT_HZ, 4, 0xf0000000);
Stephen Boyd66a89502012-09-05 12:28:51 -0700157 enable_percpu_irq(evt->irq, IRQ_TYPE_EDGE_RISING);
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000158 return 0;
159}
160
161static void msm_local_timer_stop(struct clock_event_device *evt)
162{
163 evt->set_mode(CLOCK_EVT_MODE_UNUSED, evt);
164 disable_percpu_irq(evt->irq);
165}
166
167static struct local_timer_ops msm_local_timer_ops __cpuinitdata = {
168 .setup = msm_local_timer_setup,
169 .stop = msm_local_timer_stop,
170};
171#endif /* CONFIG_LOCAL_TIMERS */
172
Stephen Boydf8e56c42012-02-22 01:39:37 +0000173static notrace u32 msm_sched_clock_read(void)
174{
175 return msm_clocksource.read(&msm_clocksource);
176}
177
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700178static void __init msm_timer_init(u32 dgt_hz, int sched_bits, int irq,
179 bool percpu)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800180{
Stephen Boyd2a00c102011-11-08 10:34:07 -0800181 struct clock_event_device *ce = &msm_clockevent;
182 struct clocksource *cs = &msm_clocksource;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800183 int res;
184
Stephen Boyddd15ab82011-11-08 10:34:05 -0800185 ce->cpumask = cpumask_of(0);
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700186 ce->irq = irq;
David Brown8c27e6f2011-01-07 10:20:49 -0800187
Stephen Boyd27fdb572011-11-08 10:34:10 -0800188 clockevents_config_and_register(ce, GPT_HZ, 4, 0xffffffff);
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700189 if (percpu) {
Stephen Boyd2a00c102011-11-08 10:34:07 -0800190 msm_evt.percpu_evt = alloc_percpu(struct clock_event_device *);
191 if (!msm_evt.percpu_evt) {
Stephen Boyddd15ab82011-11-08 10:34:05 -0800192 pr_err("memory allocation failed for %s\n", ce->name);
193 goto err;
Marc Zyngier28af6902011-07-22 12:52:37 +0100194 }
Stephen Boyd2a00c102011-11-08 10:34:07 -0800195 *__this_cpu_ptr(msm_evt.percpu_evt) = ce;
Stephen Boyddd15ab82011-11-08 10:34:05 -0800196 res = request_percpu_irq(ce->irq, msm_timer_interrupt,
Stephen Boyd2a00c102011-11-08 10:34:07 -0800197 ce->name, msm_evt.percpu_evt);
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000198 if (!res) {
Stephen Boyd66a89502012-09-05 12:28:51 -0700199 enable_percpu_irq(ce->irq, IRQ_TYPE_EDGE_RISING);
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000200#ifdef CONFIG_LOCAL_TIMERS
201 local_timer_register(&msm_local_timer_ops);
202#endif
203 }
Stephen Boyddd15ab82011-11-08 10:34:05 -0800204 } else {
Stephen Boyd2a00c102011-11-08 10:34:07 -0800205 msm_evt.evt = ce;
Stephen Boyddd15ab82011-11-08 10:34:05 -0800206 res = request_irq(ce->irq, msm_timer_interrupt,
207 IRQF_TIMER | IRQF_NOBALANCING |
Stephen Boyd2a00c102011-11-08 10:34:07 -0800208 IRQF_TRIGGER_RISING, ce->name, &msm_evt.evt);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800209 }
Stephen Boyddd15ab82011-11-08 10:34:05 -0800210
211 if (res)
212 pr_err("request_irq failed for %s\n", ce->name);
Stephen Boyddd15ab82011-11-08 10:34:05 -0800213err:
Stephen Boyd2a00c102011-11-08 10:34:07 -0800214 writel_relaxed(TIMER_ENABLE_EN, source_base + TIMER_ENABLE);
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800215 res = clocksource_register_hz(cs, dgt_hz);
Stephen Boyddd15ab82011-11-08 10:34:05 -0800216 if (res)
Stephen Boyd2a00c102011-11-08 10:34:07 -0800217 pr_err("clocksource_register failed\n");
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700218 setup_sched_clock(msm_sched_clock_read, sched_bits, dgt_hz);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800219}
220
Stephen Boyd6e332162012-09-05 12:28:53 -0700221#ifdef CONFIG_OF
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700222static const struct of_device_id msm_timer_match[] __initconst = {
223 { .compatible = "qcom,kpss-timer" },
224 { .compatible = "qcom,scss-timer" },
Stephen Boyd6e332162012-09-05 12:28:53 -0700225 { },
226};
227
Stephen Warren6bb27d72012-11-08 12:40:59 -0700228void __init msm_dt_timer_init(void)
Stephen Boyd6e332162012-09-05 12:28:53 -0700229{
230 struct device_node *np;
231 u32 freq;
232 int irq;
233 struct resource res;
234 u32 percpu_offset;
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700235 void __iomem *base;
236 void __iomem *cpu0_base;
Stephen Boyd6e332162012-09-05 12:28:53 -0700237
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700238 np = of_find_matching_node(NULL, msm_timer_match);
Stephen Boyd6e332162012-09-05 12:28:53 -0700239 if (!np) {
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700240 pr_err("Can't find msm timer DT node\n");
Stephen Boyd6e332162012-09-05 12:28:53 -0700241 return;
242 }
243
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700244 base = of_iomap(np, 0);
245 if (!base) {
Stephen Boyd6e332162012-09-05 12:28:53 -0700246 pr_err("Failed to map event base\n");
247 return;
248 }
249
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700250 /* We use GPT0 for the clockevent */
251 irq = irq_of_parse_and_map(np, 1);
Stephen Boyd6e332162012-09-05 12:28:53 -0700252 if (irq <= 0) {
253 pr_err("Can't get irq\n");
254 return;
255 }
Stephen Boyd6e332162012-09-05 12:28:53 -0700256
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700257 /* We use CPU0's DGT for the clocksource */
Stephen Boyd6e332162012-09-05 12:28:53 -0700258 if (of_property_read_u32(np, "cpu-offset", &percpu_offset))
259 percpu_offset = 0;
260
261 if (of_address_to_resource(np, 0, &res)) {
262 pr_err("Failed to parse DGT resource\n");
263 return;
264 }
265
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700266 cpu0_base = ioremap(res.start + percpu_offset, resource_size(&res));
267 if (!cpu0_base) {
Stephen Boyd6e332162012-09-05 12:28:53 -0700268 pr_err("Failed to map source base\n");
269 return;
270 }
271
Stephen Boyd6e332162012-09-05 12:28:53 -0700272 if (of_property_read_u32(np, "clock-frequency", &freq)) {
273 pr_err("Unknown frequency\n");
274 return;
275 }
276 of_node_put(np);
277
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700278 event_base = base + 0x4;
Stephen Boyde25e3d12013-03-14 20:31:39 -0700279 sts_base = base + 0x88;
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700280 source_base = cpu0_base + 0x24;
281 freq /= 4;
282 writel_relaxed(DGT_CLK_CTL_DIV_4, source_base + DGT_CLK_CTL);
283
Stephen Boyd6e332162012-09-05 12:28:53 -0700284 msm_timer_init(freq, 32, irq, !!percpu_offset);
285}
Stephen Boyd6e332162012-09-05 12:28:53 -0700286#endif
287
Stephen Boyde25e3d12013-03-14 20:31:39 -0700288static int __init msm_timer_map(phys_addr_t addr, u32 event, u32 source,
289 u32 sts)
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700290{
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700291 void __iomem *base;
292
293 base = ioremap(addr, SZ_256);
294 if (!base) {
295 pr_err("Failed to map timer base\n");
296 return -ENOMEM;
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700297 }
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700298 event_base = base + event;
299 source_base = base + source;
Stephen Boyde25e3d12013-03-14 20:31:39 -0700300 if (sts)
301 sts_base = base + sts;
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700302
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700303 return 0;
304}
305
Stephen Warren6bb27d72012-11-08 12:40:59 -0700306void __init msm7x01_timer_init(void)
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700307{
308 struct clocksource *cs = &msm_clocksource;
309
Stephen Boyde25e3d12013-03-14 20:31:39 -0700310 if (msm_timer_map(0xc0100000, 0x0, 0x10, 0x0))
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700311 return;
312 cs->read = msm_read_timer_count_shift;
313 cs->mask = CLOCKSOURCE_MASK((32 - MSM_DGT_SHIFT));
314 /* 600 KHz */
315 msm_timer_init(19200000 >> MSM_DGT_SHIFT, 32 - MSM_DGT_SHIFT, 7,
316 false);
317}
318
Stephen Warren6bb27d72012-11-08 12:40:59 -0700319void __init msm7x30_timer_init(void)
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700320{
Stephen Boyde25e3d12013-03-14 20:31:39 -0700321 if (msm_timer_map(0xc0100000, 0x4, 0x24, 0x80))
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700322 return;
323 msm_timer_init(24576000 / 4, 32, 1, false);
324}
325
Stephen Warren6bb27d72012-11-08 12:40:59 -0700326void __init qsd8x50_timer_init(void)
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700327{
Stephen Boyde25e3d12013-03-14 20:31:39 -0700328 if (msm_timer_map(0xAC100000, 0x0, 0x10, 0x34))
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700329 return;
330 msm_timer_init(19200000 / 4, 32, 7, false);
331}