blob: 2424064c9cefa3ac75cb828e4f6300e720b631b2 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
26#include <linux/io.h>
27#include <linux/err.h>
28#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/seq_file.h>
30#include <linux/clk.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030031#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030032#include <linux/pm_runtime.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020033
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030034#include <video/omapdss.h>
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000035#include <plat/clock.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020037#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020038
Tomi Valkeinen559d6702009-11-03 11:23:50 +020039#define DSS_SZ_REGS SZ_512
40
41struct dss_reg {
42 u16 idx;
43};
44
45#define DSS_REG(idx) ((const struct dss_reg) { idx })
46
47#define DSS_REVISION DSS_REG(0x0000)
48#define DSS_SYSCONFIG DSS_REG(0x0010)
49#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020050#define DSS_CONTROL DSS_REG(0x0040)
51#define DSS_SDI_CONTROL DSS_REG(0x0044)
52#define DSS_PLL_CONTROL DSS_REG(0x0048)
53#define DSS_SDI_STATUS DSS_REG(0x005C)
54
55#define REG_GET(idx, start, end) \
56 FLD_GET(dss_read_reg(idx), start, end)
57
58#define REG_FLD_MOD(idx, val, start, end) \
59 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
60
61static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000062 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020063 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030064
Tomi Valkeinen559d6702009-11-03 11:23:50 +020065 struct clk *dpll4_m4_ck;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030066 struct clk *dss_clk;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020067
68 unsigned long cache_req_pck;
69 unsigned long cache_prate;
70 struct dss_clock_info cache_dss_cinfo;
71 struct dispc_clock_info cache_dispc_cinfo;
72
Archit Taneja5a8b5722011-05-12 17:26:29 +053073 enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
Archit Taneja89a35e52011-04-12 13:52:23 +053074 enum omap_dss_clk_source dispc_clk_source;
75 enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020076
Tomi Valkeinen559d6702009-11-03 11:23:50 +020077 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
78} dss;
79
Taneja, Archit235e7db2011-03-14 23:28:21 -050080static const char * const dss_generic_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +053081 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
82 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
83 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
Archit Taneja067a57e2011-03-02 11:57:25 +053084};
85
Tomi Valkeinen559d6702009-11-03 11:23:50 +020086static inline void dss_write_reg(const struct dss_reg idx, u32 val)
87{
88 __raw_writel(val, dss.base + idx.idx);
89}
90
91static inline u32 dss_read_reg(const struct dss_reg idx)
92{
93 return __raw_readl(dss.base + idx.idx);
94}
95
96#define SR(reg) \
97 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
98#define RR(reg) \
99 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
100
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300101static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200102{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300103 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200104
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200105 SR(CONTROL);
106
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200107 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
108 OMAP_DISPLAY_TYPE_SDI) {
109 SR(SDI_CONTROL);
110 SR(PLL_CONTROL);
111 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200112}
113
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300114static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200115{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300116 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200117
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200118 RR(CONTROL);
119
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200120 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
121 OMAP_DISPLAY_TYPE_SDI) {
122 RR(SDI_CONTROL);
123 RR(PLL_CONTROL);
124 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200125}
126
127#undef SR
128#undef RR
129
130void dss_sdi_init(u8 datapairs)
131{
132 u32 l;
133
134 BUG_ON(datapairs > 3 || datapairs < 1);
135
136 l = dss_read_reg(DSS_SDI_CONTROL);
137 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
138 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
139 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
140 dss_write_reg(DSS_SDI_CONTROL, l);
141
142 l = dss_read_reg(DSS_PLL_CONTROL);
143 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
144 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
145 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
146 dss_write_reg(DSS_PLL_CONTROL, l);
147}
148
149int dss_sdi_enable(void)
150{
151 unsigned long timeout;
152
153 dispc_pck_free_enable(1);
154
155 /* Reset SDI PLL */
156 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
157 udelay(1); /* wait 2x PCLK */
158
159 /* Lock SDI PLL */
160 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
161
162 /* Waiting for PLL lock request to complete */
163 timeout = jiffies + msecs_to_jiffies(500);
164 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
165 if (time_after_eq(jiffies, timeout)) {
166 DSSERR("PLL lock request timed out\n");
167 goto err1;
168 }
169 }
170
171 /* Clearing PLL_GO bit */
172 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
173
174 /* Waiting for PLL to lock */
175 timeout = jiffies + msecs_to_jiffies(500);
176 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
177 if (time_after_eq(jiffies, timeout)) {
178 DSSERR("PLL lock timed out\n");
179 goto err1;
180 }
181 }
182
183 dispc_lcd_enable_signal(1);
184
185 /* Waiting for SDI reset to complete */
186 timeout = jiffies + msecs_to_jiffies(500);
187 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
188 if (time_after_eq(jiffies, timeout)) {
189 DSSERR("SDI reset timed out\n");
190 goto err2;
191 }
192 }
193
194 return 0;
195
196 err2:
197 dispc_lcd_enable_signal(0);
198 err1:
199 /* Reset SDI PLL */
200 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
201
202 dispc_pck_free_enable(0);
203
204 return -ETIMEDOUT;
205}
206
207void dss_sdi_disable(void)
208{
209 dispc_lcd_enable_signal(0);
210
211 dispc_pck_free_enable(0);
212
213 /* Reset SDI PLL */
214 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
215}
216
Archit Taneja89a35e52011-04-12 13:52:23 +0530217const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530218{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500219 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530220}
221
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300222
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200223void dss_dump_clocks(struct seq_file *s)
224{
225 unsigned long dpll4_ck_rate;
226 unsigned long dpll4_m4_ck_rate;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500227 const char *fclk_name, *fclk_real_name;
228 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200229
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300230 if (dss_runtime_get())
231 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200232
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200233 seq_printf(s, "- DSS -\n");
234
Archit Taneja89a35e52011-04-12 13:52:23 +0530235 fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
236 fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300237 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200238
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500239 if (dss.dpll4_m4_ck) {
240 dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
241 dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
242
243 seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
244
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500245 if (cpu_is_omap3630() || cpu_is_omap44xx())
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500246 seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
247 fclk_name, fclk_real_name,
248 dpll4_ck_rate,
249 dpll4_ck_rate / dpll4_m4_ck_rate,
250 fclk_rate);
251 else
252 seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
253 fclk_name, fclk_real_name,
254 dpll4_ck_rate,
255 dpll4_ck_rate / dpll4_m4_ck_rate,
256 fclk_rate);
257 } else {
258 seq_printf(s, "%s (%s) = %lu\n",
259 fclk_name, fclk_real_name,
260 fclk_rate);
261 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200262
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300263 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200264}
265
266void dss_dump_regs(struct seq_file *s)
267{
268#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
269
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300270 if (dss_runtime_get())
271 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200272
273 DUMPREG(DSS_REVISION);
274 DUMPREG(DSS_SYSCONFIG);
275 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200276 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200277
278 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
279 OMAP_DISPLAY_TYPE_SDI) {
280 DUMPREG(DSS_SDI_CONTROL);
281 DUMPREG(DSS_PLL_CONTROL);
282 DUMPREG(DSS_SDI_STATUS);
283 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200284
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300285 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200286#undef DUMPREG
287}
288
Archit Taneja89a35e52011-04-12 13:52:23 +0530289void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200290{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530291 struct platform_device *dsidev;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200292 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600293 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200294
Taneja, Archit66534e82011-03-08 05:50:34 -0600295 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530296 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600297 b = 0;
298 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530299 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Archit66534e82011-03-08 05:50:34 -0600300 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530301 dsidev = dsi_get_dsidev_from_id(0);
302 dsi_wait_pll_hsdiv_dispc_active(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -0600303 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530304 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
305 b = 2;
306 dsidev = dsi_get_dsidev_from_id(1);
307 dsi_wait_pll_hsdiv_dispc_active(dsidev);
308 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600309 default:
310 BUG();
311 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300312
Taneja, Architea751592011-03-08 05:50:35 -0600313 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
314
315 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200316
317 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200318}
319
Archit Taneja5a8b5722011-05-12 17:26:29 +0530320void dss_select_dsi_clk_source(int dsi_module,
321 enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200322{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530323 struct platform_device *dsidev;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200324 int b;
325
Taneja, Archit66534e82011-03-08 05:50:34 -0600326 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530327 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600328 b = 0;
329 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530330 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530331 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600332 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530333 dsidev = dsi_get_dsidev_from_id(0);
334 dsi_wait_pll_hsdiv_dsi_active(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -0600335 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530336 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
337 BUG_ON(dsi_module != 1);
338 b = 1;
339 dsidev = dsi_get_dsidev_from_id(1);
340 dsi_wait_pll_hsdiv_dsi_active(dsidev);
341 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600342 default:
343 BUG();
344 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300345
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200346 REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
347
Archit Taneja5a8b5722011-05-12 17:26:29 +0530348 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200349}
350
Taneja, Architea751592011-03-08 05:50:35 -0600351void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530352 enum omap_dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600353{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530354 struct platform_device *dsidev;
Taneja, Architea751592011-03-08 05:50:35 -0600355 int b, ix, pos;
356
357 if (!dss_has_feature(FEAT_LCD_CLK_SRC))
358 return;
359
360 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530361 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Architea751592011-03-08 05:50:35 -0600362 b = 0;
363 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530364 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Architea751592011-03-08 05:50:35 -0600365 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
366 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530367 dsidev = dsi_get_dsidev_from_id(0);
368 dsi_wait_pll_hsdiv_dispc_active(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -0600369 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530370 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
371 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2);
372 b = 1;
373 dsidev = dsi_get_dsidev_from_id(1);
374 dsi_wait_pll_hsdiv_dispc_active(dsidev);
375 break;
Taneja, Architea751592011-03-08 05:50:35 -0600376 default:
377 BUG();
378 }
379
380 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
381 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
382
383 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
384 dss.lcd_clk_source[ix] = clk_src;
385}
386
Archit Taneja89a35e52011-04-12 13:52:23 +0530387enum omap_dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200388{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200389 return dss.dispc_clk_source;
390}
391
Archit Taneja5a8b5722011-05-12 17:26:29 +0530392enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200393{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530394 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200395}
396
Archit Taneja89a35e52011-04-12 13:52:23 +0530397enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600398{
Archit Taneja89976f22011-03-31 13:23:35 +0530399 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
400 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
401 return dss.lcd_clk_source[ix];
402 } else {
403 /* LCD_CLK source is the same as DISPC_FCLK source for
404 * OMAP2 and OMAP3 */
405 return dss.dispc_clk_source;
406 }
Taneja, Architea751592011-03-08 05:50:35 -0600407}
408
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200409/* calculate clock rates using dividers in cinfo */
410int dss_calc_clock_rates(struct dss_clock_info *cinfo)
411{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500412 if (dss.dpll4_m4_ck) {
413 unsigned long prate;
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500414 u16 fck_div_max = 16;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200415
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500416 if (cpu_is_omap3630() || cpu_is_omap44xx())
417 fck_div_max = 32;
418
419 if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500420 return -EINVAL;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200421
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500422 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200423
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500424 cinfo->fck = prate / cinfo->fck_div;
425 } else {
426 if (cinfo->fck_div != 0)
427 return -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300428 cinfo->fck = clk_get_rate(dss.dss_clk);
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500429 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200430
431 return 0;
432}
433
434int dss_set_clock_div(struct dss_clock_info *cinfo)
435{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500436 if (dss.dpll4_m4_ck) {
437 unsigned long prate;
438 int r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200439
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200440 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
441 DSSDBG("dpll4_m4 = %ld\n", prate);
442
443 r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
444 if (r)
445 return r;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500446 } else {
447 if (cinfo->fck_div != 0)
448 return -EINVAL;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200449 }
450
451 DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
452
453 return 0;
454}
455
456int dss_get_clock_div(struct dss_clock_info *cinfo)
457{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300458 cinfo->fck = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200459
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500460 if (dss.dpll4_m4_ck) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200461 unsigned long prate;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500462
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200463 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500464
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500465 if (cpu_is_omap3630() || cpu_is_omap44xx())
Kishore Yac01bb72010-04-25 16:27:19 +0530466 cinfo->fck_div = prate / (cinfo->fck);
467 else
468 cinfo->fck_div = prate / (cinfo->fck / 2);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200469 } else {
470 cinfo->fck_div = 0;
471 }
472
473 return 0;
474}
475
476unsigned long dss_get_dpll4_rate(void)
477{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500478 if (dss.dpll4_m4_ck)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200479 return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
480 else
481 return 0;
482}
483
484int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
485 struct dss_clock_info *dss_cinfo,
486 struct dispc_clock_info *dispc_cinfo)
487{
488 unsigned long prate;
489 struct dss_clock_info best_dss;
490 struct dispc_clock_info best_dispc;
491
Archit Taneja819d8072011-03-01 11:54:00 +0530492 unsigned long fck, max_dss_fck;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200493
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500494 u16 fck_div, fck_div_max = 16;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200495
496 int match = 0;
497 int min_fck_per_pck;
498
499 prate = dss_get_dpll4_rate();
500
Taneja, Archit31ef8232011-03-14 23:28:22 -0500501 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +0530502
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300503 fck = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200504 if (req_pck == dss.cache_req_pck &&
505 ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
506 dss.cache_dss_cinfo.fck == fck)) {
507 DSSDBG("dispc clock info found from cache.\n");
508 *dss_cinfo = dss.cache_dss_cinfo;
509 *dispc_cinfo = dss.cache_dispc_cinfo;
510 return 0;
511 }
512
513 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
514
515 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +0530516 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200517 DSSERR("Requested pixel clock not possible with the current "
518 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
519 "the constraint off.\n");
520 min_fck_per_pck = 0;
521 }
522
523retry:
524 memset(&best_dss, 0, sizeof(best_dss));
525 memset(&best_dispc, 0, sizeof(best_dispc));
526
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500527 if (dss.dpll4_m4_ck == NULL) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200528 struct dispc_clock_info cur_dispc;
529 /* XXX can we change the clock on omap2? */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300530 fck = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200531 fck_div = 1;
532
533 dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
534 match = 1;
535
536 best_dss.fck = fck;
537 best_dss.fck_div = fck_div;
538
539 best_dispc = cur_dispc;
540
541 goto found;
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500542 } else {
543 if (cpu_is_omap3630() || cpu_is_omap44xx())
544 fck_div_max = 32;
545
546 for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200547 struct dispc_clock_info cur_dispc;
548
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500549 if (fck_div_max == 32)
Kishore Yac01bb72010-04-25 16:27:19 +0530550 fck = prate / fck_div;
551 else
552 fck = prate / fck_div * 2;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200553
Archit Taneja819d8072011-03-01 11:54:00 +0530554 if (fck > max_dss_fck)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200555 continue;
556
557 if (min_fck_per_pck &&
558 fck < req_pck * min_fck_per_pck)
559 continue;
560
561 match = 1;
562
563 dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
564
565 if (abs(cur_dispc.pck - req_pck) <
566 abs(best_dispc.pck - req_pck)) {
567
568 best_dss.fck = fck;
569 best_dss.fck_div = fck_div;
570
571 best_dispc = cur_dispc;
572
573 if (cur_dispc.pck == req_pck)
574 goto found;
575 }
576 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200577 }
578
579found:
580 if (!match) {
581 if (min_fck_per_pck) {
582 DSSERR("Could not find suitable clock settings.\n"
583 "Turning FCK/PCK constraint off and"
584 "trying again.\n");
585 min_fck_per_pck = 0;
586 goto retry;
587 }
588
589 DSSERR("Could not find suitable clock settings.\n");
590
591 return -EINVAL;
592 }
593
594 if (dss_cinfo)
595 *dss_cinfo = best_dss;
596 if (dispc_cinfo)
597 *dispc_cinfo = best_dispc;
598
599 dss.cache_req_pck = req_pck;
600 dss.cache_prate = prate;
601 dss.cache_dss_cinfo = best_dss;
602 dss.cache_dispc_cinfo = best_dispc;
603
604 return 0;
605}
606
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200607void dss_set_venc_output(enum omap_dss_venc_type type)
608{
609 int l = 0;
610
611 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
612 l = 0;
613 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
614 l = 1;
615 else
616 BUG();
617
618 /* venc out selection. 0 = comp, 1 = svideo */
619 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
620}
621
622void dss_set_dac_pwrdn_bgz(bool enable)
623{
624 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
625}
626
Mythri P K7ed024a2011-03-09 16:31:38 +0530627void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
628{
629 REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
630}
631
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000632static int dss_get_clocks(void)
633{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300634 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000635 int r;
636
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300637 clk = clk_get(&dss.pdev->dev, "fck");
638 if (IS_ERR(clk)) {
639 DSSERR("can't get clock fck\n");
640 r = PTR_ERR(clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000641 goto err;
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600642 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000643
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300644 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000645
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300646 if (cpu_is_omap34xx()) {
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300647 clk = clk_get(NULL, "dpll4_m4_ck");
648 if (IS_ERR(clk)) {
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300649 DSSERR("Failed to get dpll4_m4_ck\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300650 r = PTR_ERR(clk);
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300651 goto err;
652 }
653 } else if (cpu_is_omap44xx()) {
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300654 clk = clk_get(NULL, "dpll_per_m5x2_ck");
655 if (IS_ERR(clk)) {
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300656 DSSERR("Failed to get dpll_per_m5x2_ck\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300657 r = PTR_ERR(clk);
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300658 goto err;
659 }
660 } else { /* omap24xx */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300661 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300662 }
663
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300664 dss.dpll4_m4_ck = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300665
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000666 return 0;
667
668err:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300669 if (dss.dss_clk)
670 clk_put(dss.dss_clk);
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300671 if (dss.dpll4_m4_ck)
672 clk_put(dss.dpll4_m4_ck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000673
674 return r;
675}
676
677static void dss_put_clocks(void)
678{
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300679 if (dss.dpll4_m4_ck)
680 clk_put(dss.dpll4_m4_ck);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300681 clk_put(dss.dss_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000682}
683
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300684int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000685{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300686 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000687
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300688 DSSDBG("dss_runtime_get\n");
689
690 r = pm_runtime_get_sync(&dss.pdev->dev);
691 WARN_ON(r < 0);
692 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000693}
694
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300695void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000696{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300697 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000698
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300699 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000700
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300701 r = pm_runtime_put(&dss.pdev->dev);
702 WARN_ON(r < 0);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000703}
704
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000705/* DEBUGFS */
706#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
707void dss_debug_dump_clocks(struct seq_file *s)
708{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000709 dss_dump_clocks(s);
710 dispc_dump_clocks(s);
711#ifdef CONFIG_OMAP2_DSS_DSI
712 dsi_dump_clocks(s);
713#endif
714}
715#endif
716
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000717/* DSS HW IP initialisation */
718static int omap_dsshw_probe(struct platform_device *pdev)
719{
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300720 struct resource *dss_mem;
721 u32 rev;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000722 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000723
724 dss.pdev = pdev;
725
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300726 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
727 if (!dss_mem) {
728 DSSERR("can't get IORESOURCE_MEM DSS\n");
729 r = -EINVAL;
730 goto err_ioremap;
731 }
732 dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
733 if (!dss.base) {
734 DSSERR("can't ioremap DSS\n");
735 r = -ENOMEM;
736 goto err_ioremap;
737 }
738
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000739 r = dss_get_clocks();
740 if (r)
741 goto err_clocks;
742
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300743 pm_runtime_enable(&pdev->dev);
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300744
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300745 r = dss_runtime_get();
746 if (r)
747 goto err_runtime_get;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300748
749 /* Select DPLL */
750 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
751
752#ifdef CONFIG_OMAP2_DSS_VENC
753 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
754 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
755 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
756#endif
757 dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
758 dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
759 dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
760 dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
761 dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000762
Tomi Valkeinen587b5e82011-03-02 12:47:54 +0200763 r = dpi_init();
764 if (r) {
765 DSSERR("Failed to initialize DPI\n");
766 goto err_dpi;
767 }
768
769 r = sdi_init();
770 if (r) {
771 DSSERR("Failed to initialize SDI\n");
772 goto err_sdi;
773 }
774
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300775 rev = dss_read_reg(DSS_REVISION);
776 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
777 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
778
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300779 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300780
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000781 return 0;
Tomi Valkeinen587b5e82011-03-02 12:47:54 +0200782err_sdi:
783 dpi_exit();
784err_dpi:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300785 dss_runtime_put();
786err_runtime_get:
787 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000788 dss_put_clocks();
789err_clocks:
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300790 iounmap(dss.base);
791err_ioremap:
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000792 return r;
793}
794
795static int omap_dsshw_remove(struct platform_device *pdev)
796{
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300797 dpi_exit();
798 sdi_exit();
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000799
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300800 iounmap(dss.base);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000801
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300802 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000803
804 dss_put_clocks();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300805
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000806 return 0;
807}
808
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300809static int dss_runtime_suspend(struct device *dev)
810{
811 dss_save_context();
812 clk_disable(dss.dss_clk);
813 return 0;
814}
815
816static int dss_runtime_resume(struct device *dev)
817{
818 clk_enable(dss.dss_clk);
Tomi Valkeinen39020712011-05-26 14:54:05 +0300819 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300820 return 0;
821}
822
823static const struct dev_pm_ops dss_pm_ops = {
824 .runtime_suspend = dss_runtime_suspend,
825 .runtime_resume = dss_runtime_resume,
826};
827
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000828static struct platform_driver omap_dsshw_driver = {
829 .probe = omap_dsshw_probe,
830 .remove = omap_dsshw_remove,
831 .driver = {
832 .name = "omapdss_dss",
833 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300834 .pm = &dss_pm_ops,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000835 },
836};
837
838int dss_init_platform_driver(void)
839{
840 return platform_driver_register(&omap_dsshw_driver);
841}
842
843void dss_uninit_platform_driver(void)
844{
845 return platform_driver_unregister(&omap_dsshw_driver);
846}