blob: 10f4c12e439e08f96d725816707c428193a899b5 [file] [log] [blame]
Rafał Miłecki74338742009-11-03 00:53:02 +01001/*
2 * Permission is hereby granted, free of charge, to any person obtaining a
3 * copy of this software and associated documentation files (the "Software"),
4 * to deal in the Software without restriction, including without limitation
5 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
6 * and/or sell copies of the Software, and to permit persons to whom the
7 * Software is furnished to do so, subject to the following conditions:
8 *
9 * The above copyright notice and this permission notice shall be included in
10 * all copies or substantial portions of the Software.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
15 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
16 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
17 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
18 * OTHER DEALINGS IN THE SOFTWARE.
19 *
20 * Authors: Rafał Miłecki <zajec5@gmail.com>
Alex Deucher56278a82009-12-28 13:58:44 -050021 * Alex Deucher <alexdeucher@gmail.com>
Rafał Miłecki74338742009-11-03 00:53:02 +010022 */
David Howells760285e2012-10-02 18:01:07 +010023#include <drm/drmP.h>
Rafał Miłecki74338742009-11-03 00:53:02 +010024#include "radeon.h"
Dave Airlief7352612010-02-18 15:58:36 +100025#include "avivod.h"
Alex Deucher8a83ec52011-04-12 14:49:23 -040026#include "atom.h"
Oleg Chernovskiy99736702014-12-08 00:10:45 +030027#include "r600_dpm.h"
Alex Deucherce8f5372010-05-07 15:10:16 -040028#include <linux/power_supply.h>
Alex Deucher21a81222010-07-02 12:58:16 -040029#include <linux/hwmon.h>
30#include <linux/hwmon-sysfs.h>
Rafał Miłecki74338742009-11-03 00:53:02 +010031
Rafał Miłeckic913e232009-12-22 23:02:16 +010032#define RADEON_IDLE_LOOP_MS 100
33#define RADEON_RECLOCK_DELAY_MS 200
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +010034#define RADEON_WAIT_VBLANK_TIMEOUT 200
Rafał Miłeckic913e232009-12-22 23:02:16 +010035
Rafał Miłeckif712d0c2010-06-07 18:29:44 -040036static const char *radeon_pm_state_type_name[5] = {
Alex Deuchereb2c27a2012-10-01 18:28:09 -040037 "",
Rafał Miłeckif712d0c2010-06-07 18:29:44 -040038 "Powersave",
39 "Battery",
40 "Balanced",
41 "Performance",
42};
43
Alex Deucherce8f5372010-05-07 15:10:16 -040044static void radeon_dynpm_idle_work_handler(struct work_struct *work);
Rafał Miłeckic913e232009-12-22 23:02:16 +010045static int radeon_debugfs_pm_init(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -040046static bool radeon_pm_in_vbl(struct radeon_device *rdev);
47static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
48static void radeon_pm_update_profile(struct radeon_device *rdev);
49static void radeon_pm_set_clocks(struct radeon_device *rdev);
50
Alex Deuchera4c9e2e2011-11-04 10:09:41 -040051int radeon_pm_get_type_index(struct radeon_device *rdev,
52 enum radeon_pm_state_type ps_type,
53 int instance)
54{
55 int i;
56 int found_instance = -1;
57
58 for (i = 0; i < rdev->pm.num_power_states; i++) {
59 if (rdev->pm.power_state[i].type == ps_type) {
60 found_instance++;
61 if (found_instance == instance)
62 return i;
63 }
64 }
65 /* return default if no match */
66 return rdev->pm.default_power_state_index;
67}
68
Alex Deucherc4917072012-07-31 17:14:35 -040069void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
Alex Deucherce8f5372010-05-07 15:10:16 -040070{
Alex Deucher1c71bda2013-09-09 19:11:52 -040071 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
72 mutex_lock(&rdev->pm.mutex);
73 if (power_supply_is_system_supplied() > 0)
74 rdev->pm.dpm.ac_power = true;
75 else
76 rdev->pm.dpm.ac_power = false;
Alex Deucher96682952014-06-18 14:23:46 -040077 if (rdev->family == CHIP_ARUBA) {
78 if (rdev->asic->dpm.enable_bapm)
79 radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power);
80 }
Alex Deucher1c71bda2013-09-09 19:11:52 -040081 mutex_unlock(&rdev->pm.mutex);
82 } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
Alex Deucherc4917072012-07-31 17:14:35 -040083 if (rdev->pm.profile == PM_PROFILE_AUTO) {
84 mutex_lock(&rdev->pm.mutex);
85 radeon_pm_update_profile(rdev);
86 radeon_pm_set_clocks(rdev);
87 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -040088 }
89 }
Alex Deucherce8f5372010-05-07 15:10:16 -040090}
Alex Deucherce8f5372010-05-07 15:10:16 -040091
92static void radeon_pm_update_profile(struct radeon_device *rdev)
93{
94 switch (rdev->pm.profile) {
95 case PM_PROFILE_DEFAULT:
96 rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
97 break;
98 case PM_PROFILE_AUTO:
99 if (power_supply_is_system_supplied() > 0) {
100 if (rdev->pm.active_crtc_count > 1)
101 rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
102 else
103 rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
104 } else {
105 if (rdev->pm.active_crtc_count > 1)
Alex Deucherc9e75b22010-06-02 17:56:01 -0400106 rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
Alex Deucherce8f5372010-05-07 15:10:16 -0400107 else
Alex Deucherc9e75b22010-06-02 17:56:01 -0400108 rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
Alex Deucherce8f5372010-05-07 15:10:16 -0400109 }
110 break;
111 case PM_PROFILE_LOW:
112 if (rdev->pm.active_crtc_count > 1)
113 rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
114 else
115 rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
116 break;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400117 case PM_PROFILE_MID:
118 if (rdev->pm.active_crtc_count > 1)
119 rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
120 else
121 rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
122 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400123 case PM_PROFILE_HIGH:
124 if (rdev->pm.active_crtc_count > 1)
125 rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
126 else
127 rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
128 break;
129 }
130
131 if (rdev->pm.active_crtc_count == 0) {
132 rdev->pm.requested_power_state_index =
133 rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
134 rdev->pm.requested_clock_mode_index =
135 rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
136 } else {
137 rdev->pm.requested_power_state_index =
138 rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
139 rdev->pm.requested_clock_mode_index =
140 rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
141 }
142}
Rafał Miłeckic913e232009-12-22 23:02:16 +0100143
Matthew Garrett5876dd22010-04-26 15:52:20 -0400144static void radeon_unmap_vram_bos(struct radeon_device *rdev)
145{
146 struct radeon_bo *bo, *n;
147
148 if (list_empty(&rdev->gem.objects))
149 return;
150
151 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
152 if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
153 ttm_bo_unmap_virtual(&bo->tbo);
154 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400155}
156
Alex Deucherce8f5372010-05-07 15:10:16 -0400157static void radeon_sync_with_vblank(struct radeon_device *rdev)
158{
159 if (rdev->pm.active_crtcs) {
160 rdev->pm.vblank_sync = false;
161 wait_event_timeout(
162 rdev->irq.vblank_queue, rdev->pm.vblank_sync,
163 msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
164 }
165}
166
167static void radeon_set_power_state(struct radeon_device *rdev)
168{
169 u32 sclk, mclk;
Alex Deucher92645872010-05-27 17:01:41 -0400170 bool misc_after = false;
Alex Deucherce8f5372010-05-07 15:10:16 -0400171
172 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
173 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
174 return;
175
176 if (radeon_gui_idle(rdev)) {
177 sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
178 clock_info[rdev->pm.requested_clock_mode_index].sclk;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500179 if (sclk > rdev->pm.default_sclk)
180 sclk = rdev->pm.default_sclk;
Alex Deucherce8f5372010-05-07 15:10:16 -0400181
Alex Deucher27810fb2012-10-01 19:25:11 -0400182 /* starting with BTC, there is one state that is used for both
183 * MH and SH. Difference is that we always use the high clock index for
Alex Deucher7ae764b2013-02-11 08:44:48 -0500184 * mclk and vddci.
Alex Deucher27810fb2012-10-01 19:25:11 -0400185 */
186 if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
187 (rdev->family >= CHIP_BARTS) &&
188 rdev->pm.active_crtc_count &&
189 ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
190 (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
191 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
192 clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
193 else
194 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
195 clock_info[rdev->pm.requested_clock_mode_index].mclk;
196
Alex Deucher9ace9f72011-01-06 21:19:26 -0500197 if (mclk > rdev->pm.default_mclk)
198 mclk = rdev->pm.default_mclk;
Alex Deucherce8f5372010-05-07 15:10:16 -0400199
Alex Deucher92645872010-05-27 17:01:41 -0400200 /* upvolt before raising clocks, downvolt after lowering clocks */
201 if (sclk < rdev->pm.current_sclk)
202 misc_after = true;
203
204 radeon_sync_with_vblank(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400205
206 if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Alex Deucherce8f5372010-05-07 15:10:16 -0400207 if (!radeon_pm_in_vbl(rdev))
208 return;
Alex Deucherce8f5372010-05-07 15:10:16 -0400209 }
210
Alex Deucher92645872010-05-27 17:01:41 -0400211 radeon_pm_prepare(rdev);
212
213 if (!misc_after)
214 /* voltage, pcie lanes, etc.*/
215 radeon_pm_misc(rdev);
216
217 /* set engine clock */
218 if (sclk != rdev->pm.current_sclk) {
219 radeon_pm_debug_check_in_vbl(rdev, false);
220 radeon_set_engine_clock(rdev, sclk);
221 radeon_pm_debug_check_in_vbl(rdev, true);
222 rdev->pm.current_sclk = sclk;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000223 DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
Alex Deucher92645872010-05-27 17:01:41 -0400224 }
225
226 /* set memory clock */
Alex Deucher798bcf72012-02-23 17:53:48 -0500227 if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
Alex Deucher92645872010-05-27 17:01:41 -0400228 radeon_pm_debug_check_in_vbl(rdev, false);
229 radeon_set_memory_clock(rdev, mclk);
230 radeon_pm_debug_check_in_vbl(rdev, true);
231 rdev->pm.current_mclk = mclk;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000232 DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
Alex Deucher92645872010-05-27 17:01:41 -0400233 }
234
235 if (misc_after)
236 /* voltage, pcie lanes, etc.*/
237 radeon_pm_misc(rdev);
238
239 radeon_pm_finish(rdev);
240
Alex Deucherce8f5372010-05-07 15:10:16 -0400241 rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
242 rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
243 } else
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000244 DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
Alex Deucherce8f5372010-05-07 15:10:16 -0400245}
246
247static void radeon_pm_set_clocks(struct radeon_device *rdev)
Alex Deuchera4248162010-04-24 14:50:23 -0400248{
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500249 int i, r;
Matthew Garrett2aba6312010-04-26 15:45:23 -0400250
Alex Deucher4e186b22010-08-13 10:53:35 -0400251 /* no need to take locks, etc. if nothing's going to change */
252 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
253 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
254 return;
255
Christian Königdb7fce32012-05-11 14:57:18 +0200256 down_write(&rdev->pm.mclk_lock);
Christian Königd6999bc2012-05-09 15:34:45 +0200257 mutex_lock(&rdev->ring_lock);
Alex Deucher4f3218c2010-04-29 16:14:02 -0400258
Alex Deucher95f5a3a2012-08-10 13:12:08 -0400259 /* wait for the rings to drain */
260 for (i = 0; i < RADEON_NUM_RINGS; i++) {
261 struct radeon_ring *ring = &rdev->ring[i];
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500262 if (!ring->ready) {
263 continue;
264 }
Christian König37615522014-02-18 15:58:31 +0100265 r = radeon_fence_wait_empty(rdev, i);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500266 if (r) {
267 /* needs a GPU reset dont reset here */
268 mutex_unlock(&rdev->ring_lock);
269 up_write(&rdev->pm.mclk_lock);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500270 return;
271 }
Alex Deucher4f3218c2010-04-29 16:14:02 -0400272 }
Alex Deucher95f5a3a2012-08-10 13:12:08 -0400273
Matthew Garrett5876dd22010-04-26 15:52:20 -0400274 radeon_unmap_vram_bos(rdev);
275
Alex Deucherce8f5372010-05-07 15:10:16 -0400276 if (rdev->irq.installed) {
Matthew Garrett2aba6312010-04-26 15:45:23 -0400277 for (i = 0; i < rdev->num_crtc; i++) {
278 if (rdev->pm.active_crtcs & (1 << i)) {
279 rdev->pm.req_vblank |= (1 << i);
280 drm_vblank_get(rdev->ddev, i);
281 }
282 }
283 }
Alex Deucher539d2412010-04-29 00:22:43 -0400284
Alex Deucherce8f5372010-05-07 15:10:16 -0400285 radeon_set_power_state(rdev);
Alex Deuchera4248162010-04-24 14:50:23 -0400286
Alex Deucherce8f5372010-05-07 15:10:16 -0400287 if (rdev->irq.installed) {
Matthew Garrett2aba6312010-04-26 15:45:23 -0400288 for (i = 0; i < rdev->num_crtc; i++) {
289 if (rdev->pm.req_vblank & (1 << i)) {
290 rdev->pm.req_vblank &= ~(1 << i);
291 drm_vblank_put(rdev->ddev, i);
292 }
293 }
294 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400295
Alex Deuchera4248162010-04-24 14:50:23 -0400296 /* update display watermarks based on new power state */
297 radeon_update_bandwidth_info(rdev);
298 if (rdev->pm.active_crtc_count)
299 radeon_bandwidth_update(rdev);
300
Alex Deucherce8f5372010-05-07 15:10:16 -0400301 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
Matthew Garrett2aba6312010-04-26 15:45:23 -0400302
Christian Königd6999bc2012-05-09 15:34:45 +0200303 mutex_unlock(&rdev->ring_lock);
Christian Königdb7fce32012-05-11 14:57:18 +0200304 up_write(&rdev->pm.mclk_lock);
Alex Deuchera4248162010-04-24 14:50:23 -0400305}
306
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400307static void radeon_pm_print_states(struct radeon_device *rdev)
308{
309 int i, j;
310 struct radeon_power_state *power_state;
311 struct radeon_pm_clock_info *clock_info;
312
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000313 DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400314 for (i = 0; i < rdev->pm.num_power_states; i++) {
315 power_state = &rdev->pm.power_state[i];
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000316 DRM_DEBUG_DRIVER("State %d: %s\n", i,
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400317 radeon_pm_state_type_name[power_state->type]);
318 if (i == rdev->pm.default_power_state_index)
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000319 DRM_DEBUG_DRIVER("\tDefault");
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400320 if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000321 DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400322 if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000323 DRM_DEBUG_DRIVER("\tSingle display only\n");
324 DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400325 for (j = 0; j < power_state->num_clock_modes; j++) {
326 clock_info = &(power_state->clock_info[j]);
327 if (rdev->flags & RADEON_IS_IGP)
Alex Deuchereb2c27a2012-10-01 18:28:09 -0400328 DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
329 j,
330 clock_info->sclk * 10);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400331 else
Alex Deuchereb2c27a2012-10-01 18:28:09 -0400332 DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
333 j,
334 clock_info->sclk * 10,
335 clock_info->mclk * 10,
336 clock_info->voltage.voltage);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400337 }
338 }
339}
340
Alex Deucherce8f5372010-05-07 15:10:16 -0400341static ssize_t radeon_get_pm_profile(struct device *dev,
342 struct device_attribute *attr,
343 char *buf)
Alex Deuchera4248162010-04-24 14:50:23 -0400344{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200345 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400346 struct radeon_device *rdev = ddev->dev_private;
Alex Deucherce8f5372010-05-07 15:10:16 -0400347 int cp = rdev->pm.profile;
Alex Deuchera4248162010-04-24 14:50:23 -0400348
Alex Deucherce8f5372010-05-07 15:10:16 -0400349 return snprintf(buf, PAGE_SIZE, "%s\n",
350 (cp == PM_PROFILE_AUTO) ? "auto" :
351 (cp == PM_PROFILE_LOW) ? "low" :
Daniel J Blueman12e27be2010-07-28 12:25:58 +0100352 (cp == PM_PROFILE_MID) ? "mid" :
Alex Deucherce8f5372010-05-07 15:10:16 -0400353 (cp == PM_PROFILE_HIGH) ? "high" : "default");
Alex Deuchera4248162010-04-24 14:50:23 -0400354}
355
Alex Deucherce8f5372010-05-07 15:10:16 -0400356static ssize_t radeon_set_pm_profile(struct device *dev,
357 struct device_attribute *attr,
358 const char *buf,
359 size_t count)
Alex Deuchera4248162010-04-24 14:50:23 -0400360{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200361 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400362 struct radeon_device *rdev = ddev->dev_private;
Alex Deuchera4248162010-04-24 14:50:23 -0400363
Alex Deucher4f2f2032014-05-19 19:21:29 -0400364 /* Can't set profile when the card is off */
365 if ((rdev->flags & RADEON_IS_PX) &&
366 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
367 return -EINVAL;
368
Alex Deuchera4248162010-04-24 14:50:23 -0400369 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400370 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
371 if (strncmp("default", buf, strlen("default")) == 0)
372 rdev->pm.profile = PM_PROFILE_DEFAULT;
373 else if (strncmp("auto", buf, strlen("auto")) == 0)
374 rdev->pm.profile = PM_PROFILE_AUTO;
375 else if (strncmp("low", buf, strlen("low")) == 0)
376 rdev->pm.profile = PM_PROFILE_LOW;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400377 else if (strncmp("mid", buf, strlen("mid")) == 0)
378 rdev->pm.profile = PM_PROFILE_MID;
Alex Deucherce8f5372010-05-07 15:10:16 -0400379 else if (strncmp("high", buf, strlen("high")) == 0)
380 rdev->pm.profile = PM_PROFILE_HIGH;
381 else {
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000382 count = -EINVAL;
Alex Deucherce8f5372010-05-07 15:10:16 -0400383 goto fail;
Alex Deuchera4248162010-04-24 14:50:23 -0400384 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400385 radeon_pm_update_profile(rdev);
386 radeon_pm_set_clocks(rdev);
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000387 } else
388 count = -EINVAL;
389
Alex Deucherce8f5372010-05-07 15:10:16 -0400390fail:
Alex Deuchera4248162010-04-24 14:50:23 -0400391 mutex_unlock(&rdev->pm.mutex);
392
393 return count;
394}
395
Alex Deucherce8f5372010-05-07 15:10:16 -0400396static ssize_t radeon_get_pm_method(struct device *dev,
397 struct device_attribute *attr,
398 char *buf)
Alex Deuchera4248162010-04-24 14:50:23 -0400399{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200400 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400401 struct radeon_device *rdev = ddev->dev_private;
Alex Deucherce8f5372010-05-07 15:10:16 -0400402 int pm = rdev->pm.pm_method;
Alex Deuchera4248162010-04-24 14:50:23 -0400403
404 return snprintf(buf, PAGE_SIZE, "%s\n",
Alex Deucherda321c82013-04-12 13:55:22 -0400405 (pm == PM_METHOD_DYNPM) ? "dynpm" :
406 (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
Alex Deuchera4248162010-04-24 14:50:23 -0400407}
408
Alex Deucherce8f5372010-05-07 15:10:16 -0400409static ssize_t radeon_set_pm_method(struct device *dev,
410 struct device_attribute *attr,
411 const char *buf,
412 size_t count)
Alex Deuchera4248162010-04-24 14:50:23 -0400413{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200414 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400415 struct radeon_device *rdev = ddev->dev_private;
Alex Deuchera4248162010-04-24 14:50:23 -0400416
Alex Deucher4f2f2032014-05-19 19:21:29 -0400417 /* Can't set method when the card is off */
418 if ((rdev->flags & RADEON_IS_PX) &&
419 (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
420 count = -EINVAL;
421 goto fail;
422 }
423
Alex Deucherda321c82013-04-12 13:55:22 -0400424 /* we don't support the legacy modes with dpm */
425 if (rdev->pm.pm_method == PM_METHOD_DPM) {
426 count = -EINVAL;
427 goto fail;
428 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400429
430 if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
Alex Deuchera4248162010-04-24 14:50:23 -0400431 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400432 rdev->pm.pm_method = PM_METHOD_DYNPM;
433 rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
434 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
Alex Deuchera4248162010-04-24 14:50:23 -0400435 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400436 } else if (strncmp("profile", buf, strlen("profile")) == 0) {
437 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400438 /* disable dynpm */
439 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
440 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000441 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucherce8f5372010-05-07 15:10:16 -0400442 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +0100443 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucherce8f5372010-05-07 15:10:16 -0400444 } else {
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000445 count = -EINVAL;
Alex Deucherce8f5372010-05-07 15:10:16 -0400446 goto fail;
447 }
448 radeon_pm_compute_clocks(rdev);
449fail:
Alex Deuchera4248162010-04-24 14:50:23 -0400450 return count;
451}
452
Alex Deucherda321c82013-04-12 13:55:22 -0400453static ssize_t radeon_get_dpm_state(struct device *dev,
454 struct device_attribute *attr,
455 char *buf)
456{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200457 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucherda321c82013-04-12 13:55:22 -0400458 struct radeon_device *rdev = ddev->dev_private;
459 enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
460
461 return snprintf(buf, PAGE_SIZE, "%s\n",
462 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
463 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
464}
465
466static ssize_t radeon_set_dpm_state(struct device *dev,
467 struct device_attribute *attr,
468 const char *buf,
469 size_t count)
470{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200471 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucherda321c82013-04-12 13:55:22 -0400472 struct radeon_device *rdev = ddev->dev_private;
473
474 mutex_lock(&rdev->pm.mutex);
475 if (strncmp("battery", buf, strlen("battery")) == 0)
476 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
477 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
478 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
479 else if (strncmp("performance", buf, strlen("performance")) == 0)
480 rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
481 else {
482 mutex_unlock(&rdev->pm.mutex);
483 count = -EINVAL;
484 goto fail;
485 }
486 mutex_unlock(&rdev->pm.mutex);
Pali Rohárb07a6572014-08-11 19:01:58 +0200487
488 /* Can't set dpm state when the card is off */
489 if (!(rdev->flags & RADEON_IS_PX) ||
490 (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
491 radeon_pm_compute_clocks(rdev);
492
Alex Deucherda321c82013-04-12 13:55:22 -0400493fail:
494 return count;
495}
496
Alex Deucher70d01a52013-07-02 18:38:02 -0400497static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
498 struct device_attribute *attr,
499 char *buf)
500{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200501 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucher70d01a52013-07-02 18:38:02 -0400502 struct radeon_device *rdev = ddev->dev_private;
503 enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
504
Alex Deucher4f2f2032014-05-19 19:21:29 -0400505 if ((rdev->flags & RADEON_IS_PX) &&
506 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
507 return snprintf(buf, PAGE_SIZE, "off\n");
508
Alex Deucher70d01a52013-07-02 18:38:02 -0400509 return snprintf(buf, PAGE_SIZE, "%s\n",
510 (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
511 (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
512}
513
514static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
515 struct device_attribute *attr,
516 const char *buf,
517 size_t count)
518{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200519 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucher70d01a52013-07-02 18:38:02 -0400520 struct radeon_device *rdev = ddev->dev_private;
521 enum radeon_dpm_forced_level level;
522 int ret = 0;
523
Alex Deucher4f2f2032014-05-19 19:21:29 -0400524 /* Can't force performance level when the card is off */
525 if ((rdev->flags & RADEON_IS_PX) &&
526 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
527 return -EINVAL;
528
Alex Deucher70d01a52013-07-02 18:38:02 -0400529 mutex_lock(&rdev->pm.mutex);
530 if (strncmp("low", buf, strlen("low")) == 0) {
531 level = RADEON_DPM_FORCED_LEVEL_LOW;
532 } else if (strncmp("high", buf, strlen("high")) == 0) {
533 level = RADEON_DPM_FORCED_LEVEL_HIGH;
534 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
535 level = RADEON_DPM_FORCED_LEVEL_AUTO;
536 } else {
Alex Deucher70d01a52013-07-02 18:38:02 -0400537 count = -EINVAL;
538 goto fail;
539 }
540 if (rdev->asic->dpm.force_performance_level) {
Alex Deucher0a17af372013-10-23 17:22:29 -0400541 if (rdev->pm.dpm.thermal_active) {
542 count = -EINVAL;
543 goto fail;
544 }
Alex Deucher70d01a52013-07-02 18:38:02 -0400545 ret = radeon_dpm_force_performance_level(rdev, level);
546 if (ret)
547 count = -EINVAL;
548 }
Alex Deucher70d01a52013-07-02 18:38:02 -0400549fail:
Alex Deucher0a17af372013-10-23 17:22:29 -0400550 mutex_unlock(&rdev->pm.mutex);
551
Alex Deucher70d01a52013-07-02 18:38:02 -0400552 return count;
553}
554
Oleg Chernovskiy99736702014-12-08 00:10:45 +0300555static ssize_t radeon_hwmon_get_pwm1_enable(struct device *dev,
556 struct device_attribute *attr,
557 char *buf)
558{
559 struct radeon_device *rdev = dev_get_drvdata(dev);
560 u32 pwm_mode = 0;
561
562 if (rdev->asic->dpm.fan_ctrl_get_mode)
563 pwm_mode = rdev->asic->dpm.fan_ctrl_get_mode(rdev);
564
565 /* never 0 (full-speed), fuse or smc-controlled always */
566 return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
567}
568
569static ssize_t radeon_hwmon_set_pwm1_enable(struct device *dev,
570 struct device_attribute *attr,
571 const char *buf,
572 size_t count)
573{
574 struct radeon_device *rdev = dev_get_drvdata(dev);
575 int err;
576 int value;
577
578 if(!rdev->asic->dpm.fan_ctrl_set_mode)
579 return -EINVAL;
580
581 err = kstrtoint(buf, 10, &value);
582 if (err)
583 return err;
584
Alex Deucher082452e2015-02-04 17:18:55 -0500585 switch (value) {
Oleg Chernovskiy99736702014-12-08 00:10:45 +0300586 case 1: /* manual, percent-based */
587 rdev->asic->dpm.fan_ctrl_set_mode(rdev, FDO_PWM_MODE_STATIC);
588 break;
589 default: /* disable */
590 rdev->asic->dpm.fan_ctrl_set_mode(rdev, 0);
591 break;
592 }
593
594 return count;
595}
596
597static ssize_t radeon_hwmon_get_pwm1_min(struct device *dev,
598 struct device_attribute *attr,
599 char *buf)
600{
601 return sprintf(buf, "%i\n", 0);
602}
603
604static ssize_t radeon_hwmon_get_pwm1_max(struct device *dev,
605 struct device_attribute *attr,
606 char *buf)
607{
Alex Deucher082452e2015-02-04 17:18:55 -0500608 return sprintf(buf, "%i\n", 255);
Oleg Chernovskiy99736702014-12-08 00:10:45 +0300609}
610
611static ssize_t radeon_hwmon_set_pwm1(struct device *dev,
612 struct device_attribute *attr,
613 const char *buf, size_t count)
614{
615 struct radeon_device *rdev = dev_get_drvdata(dev);
616 int err;
617 u32 value;
618
619 err = kstrtou32(buf, 10, &value);
620 if (err)
621 return err;
622
Alex Deucher082452e2015-02-04 17:18:55 -0500623 value = (value * 100) / 255;
624
Oleg Chernovskiy99736702014-12-08 00:10:45 +0300625 err = rdev->asic->dpm.set_fan_speed_percent(rdev, value);
626 if (err)
627 return err;
628
629 return count;
630}
631
632static ssize_t radeon_hwmon_get_pwm1(struct device *dev,
633 struct device_attribute *attr,
634 char *buf)
635{
636 struct radeon_device *rdev = dev_get_drvdata(dev);
637 int err;
638 u32 speed;
639
640 err = rdev->asic->dpm.get_fan_speed_percent(rdev, &speed);
641 if (err)
642 return err;
643
Alex Deucher082452e2015-02-04 17:18:55 -0500644 speed = (speed * 255) / 100;
645
Oleg Chernovskiy99736702014-12-08 00:10:45 +0300646 return sprintf(buf, "%i\n", speed);
647}
648
Alex Deucherce8f5372010-05-07 15:10:16 -0400649static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
650static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
Alex Deucherda321c82013-04-12 13:55:22 -0400651static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
Alex Deucher70d01a52013-07-02 18:38:02 -0400652static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
653 radeon_get_dpm_forced_performance_level,
654 radeon_set_dpm_forced_performance_level);
Alex Deuchera4248162010-04-24 14:50:23 -0400655
Alex Deucher21a81222010-07-02 12:58:16 -0400656static ssize_t radeon_hwmon_show_temp(struct device *dev,
657 struct device_attribute *attr,
658 char *buf)
659{
Guenter Roeckec39f642013-11-22 21:52:00 -0800660 struct radeon_device *rdev = dev_get_drvdata(dev);
Alex Deucher4f2f2032014-05-19 19:21:29 -0400661 struct drm_device *ddev = rdev->ddev;
Alex Deucher20d391d2011-02-01 16:12:34 -0500662 int temp;
Alex Deucher21a81222010-07-02 12:58:16 -0400663
Alex Deucher4f2f2032014-05-19 19:21:29 -0400664 /* Can't get temperature when the card is off */
665 if ((rdev->flags & RADEON_IS_PX) &&
666 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
667 return -EINVAL;
668
Alex Deucher6bd1c382013-06-21 14:38:03 -0400669 if (rdev->asic->pm.get_temperature)
670 temp = radeon_get_temperature(rdev);
671 else
Alex Deucher21a81222010-07-02 12:58:16 -0400672 temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400673
674 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
675}
676
Jean Delvare6ea4e842013-09-10 10:32:41 +0200677static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
678 struct device_attribute *attr,
679 char *buf)
680{
Sergey Senozhatskye4158f12013-12-13 02:25:57 +0300681 struct radeon_device *rdev = dev_get_drvdata(dev);
Jean Delvare6ea4e842013-09-10 10:32:41 +0200682 int hyst = to_sensor_dev_attr(attr)->index;
683 int temp;
684
685 if (hyst)
686 temp = rdev->pm.dpm.thermal.min_temp;
687 else
688 temp = rdev->pm.dpm.thermal.max_temp;
689
690 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
691}
692
Alex Deucher21a81222010-07-02 12:58:16 -0400693static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
Jean Delvare6ea4e842013-09-10 10:32:41 +0200694static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
695static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
Oleg Chernovskiy99736702014-12-08 00:10:45 +0300696static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1, radeon_hwmon_set_pwm1, 0);
697static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1_enable, radeon_hwmon_set_pwm1_enable, 0);
698static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, radeon_hwmon_get_pwm1_min, NULL, 0);
699static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, radeon_hwmon_get_pwm1_max, NULL, 0);
700
Alex Deucher21a81222010-07-02 12:58:16 -0400701
702static struct attribute *hwmon_attributes[] = {
703 &sensor_dev_attr_temp1_input.dev_attr.attr,
Jean Delvare6ea4e842013-09-10 10:32:41 +0200704 &sensor_dev_attr_temp1_crit.dev_attr.attr,
705 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
Oleg Chernovskiy99736702014-12-08 00:10:45 +0300706 &sensor_dev_attr_pwm1.dev_attr.attr,
707 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
708 &sensor_dev_attr_pwm1_min.dev_attr.attr,
709 &sensor_dev_attr_pwm1_max.dev_attr.attr,
Alex Deucher21a81222010-07-02 12:58:16 -0400710 NULL
711};
712
Jean Delvare6ea4e842013-09-10 10:32:41 +0200713static umode_t hwmon_attributes_visible(struct kobject *kobj,
714 struct attribute *attr, int index)
715{
716 struct device *dev = container_of(kobj, struct device, kobj);
Sergey Senozhatskye4158f12013-12-13 02:25:57 +0300717 struct radeon_device *rdev = dev_get_drvdata(dev);
Oleg Chernovskiy99736702014-12-08 00:10:45 +0300718 umode_t effective_mode = attr->mode;
Jean Delvare6ea4e842013-09-10 10:32:41 +0200719
720 /* Skip limit attributes if DPM is not enabled */
721 if (rdev->pm.pm_method != PM_METHOD_DPM &&
722 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
723 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
724 return 0;
725
Oleg Chernovskiy99736702014-12-08 00:10:45 +0300726 /* Skip fan attributes if fan is not present */
727 if (rdev->pm.no_fan &&
728 (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
729 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
730 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
731 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
732 return 0;
733
734 /* mask fan attributes if we have no bindings for this asic to expose */
735 if ((!rdev->asic->dpm.get_fan_speed_percent &&
736 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
737 (!rdev->asic->dpm.fan_ctrl_get_mode &&
738 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
739 effective_mode &= ~S_IRUGO;
740
741 if ((!rdev->asic->dpm.set_fan_speed_percent &&
742 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
743 (!rdev->asic->dpm.fan_ctrl_set_mode &&
744 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
745 effective_mode &= ~S_IWUSR;
746
747 /* hide max/min values if we can't both query and manage the fan */
748 if ((!rdev->asic->dpm.set_fan_speed_percent &&
749 !rdev->asic->dpm.get_fan_speed_percent) &&
750 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
751 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
752 return 0;
753
754 return effective_mode;
Jean Delvare6ea4e842013-09-10 10:32:41 +0200755}
756
Alex Deucher21a81222010-07-02 12:58:16 -0400757static const struct attribute_group hwmon_attrgroup = {
758 .attrs = hwmon_attributes,
Jean Delvare6ea4e842013-09-10 10:32:41 +0200759 .is_visible = hwmon_attributes_visible,
Alex Deucher21a81222010-07-02 12:58:16 -0400760};
761
Guenter Roeckec39f642013-11-22 21:52:00 -0800762static const struct attribute_group *hwmon_groups[] = {
763 &hwmon_attrgroup,
764 NULL
765};
766
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200767static int radeon_hwmon_init(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400768{
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200769 int err = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400770
771 switch (rdev->pm.int_thermal_type) {
772 case THERMAL_TYPE_RV6XX:
773 case THERMAL_TYPE_RV770:
774 case THERMAL_TYPE_EVERGREEN:
Alex Deucher457558e2011-05-25 17:49:54 -0400775 case THERMAL_TYPE_NI:
Alex Deuchere33df252010-11-22 17:56:32 -0500776 case THERMAL_TYPE_SUMO:
Alex Deucher1bd47d22012-03-20 17:18:10 -0400777 case THERMAL_TYPE_SI:
Alex Deucher286d9cc2013-06-21 15:50:47 -0400778 case THERMAL_TYPE_CI:
779 case THERMAL_TYPE_KV:
Alex Deucher6bd1c382013-06-21 14:38:03 -0400780 if (rdev->asic->pm.get_temperature == NULL)
Alex Deucher5d7486c2012-03-20 17:18:29 -0400781 return err;
Alex Deuchercb3e4e72014-04-15 12:44:32 -0400782 rdev->pm.int_hwmon_dev = hwmon_device_register_with_groups(rdev->dev,
783 "radeon", rdev,
784 hwmon_groups);
785 if (IS_ERR(rdev->pm.int_hwmon_dev)) {
786 err = PTR_ERR(rdev->pm.int_hwmon_dev);
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200787 dev_err(rdev->dev,
788 "Unable to register hwmon device: %d\n", err);
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200789 }
Alex Deucher21a81222010-07-02 12:58:16 -0400790 break;
791 default:
792 break;
793 }
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200794
795 return err;
Alex Deucher21a81222010-07-02 12:58:16 -0400796}
797
Alex Deuchercb3e4e72014-04-15 12:44:32 -0400798static void radeon_hwmon_fini(struct radeon_device *rdev)
799{
800 if (rdev->pm.int_hwmon_dev)
801 hwmon_device_unregister(rdev->pm.int_hwmon_dev);
802}
803
Alex Deucherda321c82013-04-12 13:55:22 -0400804static void radeon_dpm_thermal_work_handler(struct work_struct *work)
805{
806 struct radeon_device *rdev =
807 container_of(work, struct radeon_device,
808 pm.dpm.thermal.work);
809 /* switch to the thermal state */
810 enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
811
812 if (!rdev->pm.dpm_enabled)
813 return;
814
815 if (rdev->asic->pm.get_temperature) {
816 int temp = radeon_get_temperature(rdev);
817
818 if (temp < rdev->pm.dpm.thermal.min_temp)
819 /* switch back the user state */
820 dpm_state = rdev->pm.dpm.user_state;
821 } else {
822 if (rdev->pm.dpm.thermal.high_to_low)
823 /* switch back the user state */
824 dpm_state = rdev->pm.dpm.user_state;
825 }
Alex Deucher60320342013-07-24 14:59:48 -0400826 mutex_lock(&rdev->pm.mutex);
827 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
828 rdev->pm.dpm.thermal_active = true;
829 else
830 rdev->pm.dpm.thermal_active = false;
831 rdev->pm.dpm.state = dpm_state;
832 mutex_unlock(&rdev->pm.mutex);
833
834 radeon_pm_compute_clocks(rdev);
Alex Deucherda321c82013-04-12 13:55:22 -0400835}
836
Alex Deucher3899ca82015-03-18 17:05:10 -0400837static bool radeon_dpm_single_display(struct radeon_device *rdev)
Alex Deucherda321c82013-04-12 13:55:22 -0400838{
Alex Deucher48783062013-07-08 11:35:06 -0400839 bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
840 true : false;
841
842 /* check if the vblank period is too short to adjust the mclk */
843 if (single_display && rdev->asic->dpm.vblank_too_short) {
844 if (radeon_dpm_vblank_too_short(rdev))
845 single_display = false;
846 }
Alex Deucherda321c82013-04-12 13:55:22 -0400847
Alex Deucher951caa62015-02-18 00:59:45 -0500848 /* 120hz tends to be problematic even if they are under the
849 * vblank limit.
850 */
851 if (single_display && (r600_dpm_get_vrefresh(rdev) >= 120))
852 single_display = false;
853
Alex Deucher3899ca82015-03-18 17:05:10 -0400854 return single_display;
855}
856
857static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
858 enum radeon_pm_state_type dpm_state)
859{
860 int i;
861 struct radeon_ps *ps;
862 u32 ui_class;
863 bool single_display = radeon_dpm_single_display(rdev);
864
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400865 /* certain older asics have a separare 3D performance state,
866 * so try that first if the user selected performance
867 */
868 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
869 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
Alex Deucherda321c82013-04-12 13:55:22 -0400870 /* balanced states don't exist at the moment */
871 if (dpm_state == POWER_STATE_TYPE_BALANCED)
872 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
873
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400874restart_search:
Alex Deucherda321c82013-04-12 13:55:22 -0400875 /* Pick the best power state based on current conditions */
876 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
877 ps = &rdev->pm.dpm.ps[i];
878 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
879 switch (dpm_state) {
880 /* user states */
881 case POWER_STATE_TYPE_BATTERY:
882 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
883 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400884 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400885 return ps;
886 } else
887 return ps;
888 }
889 break;
890 case POWER_STATE_TYPE_BALANCED:
891 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
892 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400893 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400894 return ps;
895 } else
896 return ps;
897 }
898 break;
899 case POWER_STATE_TYPE_PERFORMANCE:
900 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
901 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400902 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400903 return ps;
904 } else
905 return ps;
906 }
907 break;
908 /* internal states */
909 case POWER_STATE_TYPE_INTERNAL_UVD:
Alex Deucherd4d32782013-06-11 17:55:39 -0400910 if (rdev->pm.dpm.uvd_ps)
911 return rdev->pm.dpm.uvd_ps;
912 else
913 break;
Alex Deucherda321c82013-04-12 13:55:22 -0400914 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
915 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
916 return ps;
917 break;
918 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
919 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
920 return ps;
921 break;
922 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
923 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
924 return ps;
925 break;
926 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
927 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
928 return ps;
929 break;
930 case POWER_STATE_TYPE_INTERNAL_BOOT:
931 return rdev->pm.dpm.boot_ps;
932 case POWER_STATE_TYPE_INTERNAL_THERMAL:
933 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
934 return ps;
935 break;
936 case POWER_STATE_TYPE_INTERNAL_ACPI:
937 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
938 return ps;
939 break;
940 case POWER_STATE_TYPE_INTERNAL_ULV:
941 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
942 return ps;
943 break;
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400944 case POWER_STATE_TYPE_INTERNAL_3DPERF:
945 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
946 return ps;
947 break;
Alex Deucherda321c82013-04-12 13:55:22 -0400948 default:
949 break;
950 }
951 }
952 /* use a fallback state if we didn't match */
953 switch (dpm_state) {
954 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
Alex Deucherce3537d2013-07-24 12:12:49 -0400955 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
956 goto restart_search;
Alex Deucherda321c82013-04-12 13:55:22 -0400957 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
958 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
959 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
Alex Deucherd4d32782013-06-11 17:55:39 -0400960 if (rdev->pm.dpm.uvd_ps) {
961 return rdev->pm.dpm.uvd_ps;
962 } else {
963 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
964 goto restart_search;
965 }
Alex Deucherda321c82013-04-12 13:55:22 -0400966 case POWER_STATE_TYPE_INTERNAL_THERMAL:
967 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
968 goto restart_search;
969 case POWER_STATE_TYPE_INTERNAL_ACPI:
970 dpm_state = POWER_STATE_TYPE_BATTERY;
971 goto restart_search;
972 case POWER_STATE_TYPE_BATTERY:
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400973 case POWER_STATE_TYPE_BALANCED:
974 case POWER_STATE_TYPE_INTERNAL_3DPERF:
Alex Deucherda321c82013-04-12 13:55:22 -0400975 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
976 goto restart_search;
977 default:
978 break;
979 }
980
981 return NULL;
982}
983
984static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
985{
986 int i;
987 struct radeon_ps *ps;
988 enum radeon_pm_state_type dpm_state;
Alex Deucher84dd1922013-01-16 12:52:04 -0500989 int ret;
Alex Deucher3899ca82015-03-18 17:05:10 -0400990 bool single_display = radeon_dpm_single_display(rdev);
Alex Deucherda321c82013-04-12 13:55:22 -0400991
992 /* if dpm init failed */
993 if (!rdev->pm.dpm_enabled)
994 return;
995
996 if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
997 /* add other state override checks here */
Alex Deucher8a227552013-06-21 15:12:57 -0400998 if ((!rdev->pm.dpm.thermal_active) &&
999 (!rdev->pm.dpm.uvd_active))
Alex Deucherda321c82013-04-12 13:55:22 -04001000 rdev->pm.dpm.state = rdev->pm.dpm.user_state;
1001 }
1002 dpm_state = rdev->pm.dpm.state;
1003
1004 ps = radeon_dpm_pick_power_state(rdev, dpm_state);
1005 if (ps)
Alex Deucher89c9bc52013-01-16 14:40:26 -05001006 rdev->pm.dpm.requested_ps = ps;
Alex Deucherda321c82013-04-12 13:55:22 -04001007 else
1008 return;
1009
Alex Deucherd22b7e42012-11-29 19:27:56 -05001010 /* no need to reprogram if nothing changed unless we are on BTC+ */
Alex Deucherda321c82013-04-12 13:55:22 -04001011 if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
Alex Deucherb62d6282013-08-20 20:29:05 -04001012 /* vce just modifies an existing state so force a change */
1013 if (ps->vce_active != rdev->pm.dpm.vce_active)
1014 goto force;
Alex Deucher3899ca82015-03-18 17:05:10 -04001015 /* user has made a display change (such as timing) */
1016 if (rdev->pm.dpm.single_display != single_display)
1017 goto force;
Alex Deucherd22b7e42012-11-29 19:27:56 -05001018 if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
1019 /* for pre-BTC and APUs if the num crtcs changed but state is the same,
1020 * all we need to do is update the display configuration.
1021 */
1022 if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
1023 /* update display watermarks based on new power state */
1024 radeon_bandwidth_update(rdev);
1025 /* update displays */
1026 radeon_dpm_display_configuration_changed(rdev);
1027 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
1028 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
1029 }
1030 return;
1031 } else {
1032 /* for BTC+ if the num crtcs hasn't changed and state is the same,
1033 * nothing to do, if the num crtcs is > 1 and state is the same,
1034 * update display configuration.
1035 */
1036 if (rdev->pm.dpm.new_active_crtcs ==
1037 rdev->pm.dpm.current_active_crtcs) {
1038 return;
1039 } else {
1040 if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
1041 (rdev->pm.dpm.new_active_crtc_count > 1)) {
1042 /* update display watermarks based on new power state */
1043 radeon_bandwidth_update(rdev);
1044 /* update displays */
1045 radeon_dpm_display_configuration_changed(rdev);
1046 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
1047 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
1048 return;
1049 }
1050 }
Alex Deucherda321c82013-04-12 13:55:22 -04001051 }
Alex Deucherda321c82013-04-12 13:55:22 -04001052 }
1053
Alex Deucherb62d6282013-08-20 20:29:05 -04001054force:
Alex Deucher033a37d2013-10-23 18:35:43 -04001055 if (radeon_dpm == 1) {
1056 printk("switching from power state:\n");
1057 radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
1058 printk("switching to power state:\n");
1059 radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
1060 }
Alex Deucherb62d6282013-08-20 20:29:05 -04001061
Alex Deucherda321c82013-04-12 13:55:22 -04001062 down_write(&rdev->pm.mclk_lock);
1063 mutex_lock(&rdev->ring_lock);
1064
Alex Deucherb62d6282013-08-20 20:29:05 -04001065 /* update whether vce is active */
1066 ps->vce_active = rdev->pm.dpm.vce_active;
1067
Alex Deucher89c9bc52013-01-16 14:40:26 -05001068 ret = radeon_dpm_pre_set_power_state(rdev);
1069 if (ret)
1070 goto done;
Alex Deucher84dd1922013-01-16 12:52:04 -05001071
Alex Deucherda321c82013-04-12 13:55:22 -04001072 /* update display watermarks based on new power state */
1073 radeon_bandwidth_update(rdev);
1074 /* update displays */
1075 radeon_dpm_display_configuration_changed(rdev);
1076
1077 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
1078 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
Alex Deucher3899ca82015-03-18 17:05:10 -04001079 rdev->pm.dpm.single_display = single_display;
Alex Deucherda321c82013-04-12 13:55:22 -04001080
1081 /* wait for the rings to drain */
1082 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1083 struct radeon_ring *ring = &rdev->ring[i];
1084 if (ring->ready)
Christian König37615522014-02-18 15:58:31 +01001085 radeon_fence_wait_empty(rdev, i);
Alex Deucherda321c82013-04-12 13:55:22 -04001086 }
1087
1088 /* program the new power state */
1089 radeon_dpm_set_power_state(rdev);
1090
1091 /* update current power state */
1092 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
1093
Alex Deucher89c9bc52013-01-16 14:40:26 -05001094 radeon_dpm_post_set_power_state(rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001095
Alex Deucher1cd8b212013-09-13 14:07:03 -04001096 if (rdev->asic->dpm.force_performance_level) {
Alex Deucher14ac88a2013-10-23 17:31:42 -04001097 if (rdev->pm.dpm.thermal_active) {
1098 enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
Alex Deucher1cd8b212013-09-13 14:07:03 -04001099 /* force low perf level for thermal */
1100 radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
Alex Deucher14ac88a2013-10-23 17:31:42 -04001101 /* save the user's level */
1102 rdev->pm.dpm.forced_level = level;
1103 } else {
1104 /* otherwise, user selected level */
1105 radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level);
1106 }
Alex Deucher60320342013-07-24 14:59:48 -04001107 }
1108
Alex Deucher84dd1922013-01-16 12:52:04 -05001109done:
Alex Deucherda321c82013-04-12 13:55:22 -04001110 mutex_unlock(&rdev->ring_lock);
1111 up_write(&rdev->pm.mclk_lock);
Alex Deucherda321c82013-04-12 13:55:22 -04001112}
1113
Alex Deucherce3537d2013-07-24 12:12:49 -04001114void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
1115{
1116 enum radeon_pm_state_type dpm_state;
1117
Alex Deucher9e9d9762013-07-31 18:13:23 -04001118 if (rdev->asic->dpm.powergate_uvd) {
Alex Deucherce3537d2013-07-24 12:12:49 -04001119 mutex_lock(&rdev->pm.mutex);
Christian König8158eb92014-01-10 16:05:05 +01001120 /* don't powergate anything if we
1121 have active but pause streams */
1122 enable |= rdev->pm.dpm.sd > 0;
1123 enable |= rdev->pm.dpm.hd > 0;
Alex Deucher9e9d9762013-07-31 18:13:23 -04001124 /* enable/disable UVD */
1125 radeon_dpm_powergate_uvd(rdev, !enable);
Alex Deucherce3537d2013-07-24 12:12:49 -04001126 mutex_unlock(&rdev->pm.mutex);
1127 } else {
Alex Deucher9e9d9762013-07-31 18:13:23 -04001128 if (enable) {
1129 mutex_lock(&rdev->pm.mutex);
1130 rdev->pm.dpm.uvd_active = true;
Alex Deucher0690a222014-06-07 11:31:25 -04001131 /* disable this for now */
1132#if 0
Alex Deucher9e9d9762013-07-31 18:13:23 -04001133 if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
1134 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
1135 else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
1136 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1137 else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
1138 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1139 else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
1140 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
1141 else
Alex Deucher0690a222014-06-07 11:31:25 -04001142#endif
Alex Deucher9e9d9762013-07-31 18:13:23 -04001143 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
1144 rdev->pm.dpm.state = dpm_state;
1145 mutex_unlock(&rdev->pm.mutex);
1146 } else {
1147 mutex_lock(&rdev->pm.mutex);
1148 rdev->pm.dpm.uvd_active = false;
1149 mutex_unlock(&rdev->pm.mutex);
1150 }
Alex Deucherce3537d2013-07-24 12:12:49 -04001151
Alex Deucher9e9d9762013-07-31 18:13:23 -04001152 radeon_pm_compute_clocks(rdev);
1153 }
Alex Deucherce3537d2013-07-24 12:12:49 -04001154}
1155
Alex Deucher03afe6f2013-08-23 11:56:26 -04001156void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable)
1157{
1158 if (enable) {
1159 mutex_lock(&rdev->pm.mutex);
1160 rdev->pm.dpm.vce_active = true;
1161 /* XXX select vce level based on ring/task */
1162 rdev->pm.dpm.vce_level = RADEON_VCE_LEVEL_AC_ALL;
1163 mutex_unlock(&rdev->pm.mutex);
1164 } else {
1165 mutex_lock(&rdev->pm.mutex);
1166 rdev->pm.dpm.vce_active = false;
1167 mutex_unlock(&rdev->pm.mutex);
1168 }
1169
1170 radeon_pm_compute_clocks(rdev);
1171}
1172
Alex Deucherda321c82013-04-12 13:55:22 -04001173static void radeon_pm_suspend_old(struct radeon_device *rdev)
Alex Deucher56278a82009-12-28 13:58:44 -05001174{
Alex Deucherce8f5372010-05-07 15:10:16 -04001175 mutex_lock(&rdev->pm.mutex);
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001176 if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001177 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
1178 rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001179 }
Alex Deucherce8f5372010-05-07 15:10:16 -04001180 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +01001181
1182 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucher56278a82009-12-28 13:58:44 -05001183}
1184
Alex Deucherda321c82013-04-12 13:55:22 -04001185static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
1186{
1187 mutex_lock(&rdev->pm.mutex);
1188 /* disable dpm */
1189 radeon_dpm_disable(rdev);
1190 /* reset the power state */
1191 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1192 rdev->pm.dpm_enabled = false;
1193 mutex_unlock(&rdev->pm.mutex);
1194}
1195
1196void radeon_pm_suspend(struct radeon_device *rdev)
1197{
1198 if (rdev->pm.pm_method == PM_METHOD_DPM)
1199 radeon_pm_suspend_dpm(rdev);
1200 else
1201 radeon_pm_suspend_old(rdev);
1202}
1203
1204static void radeon_pm_resume_old(struct radeon_device *rdev)
Rafał Miłeckid0d6cb82010-03-02 22:06:52 +01001205{
Alex Deuchered18a362011-01-06 21:19:32 -05001206 /* set up the default clocks if the MC ucode is loaded */
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001207 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucher36099182013-09-21 14:37:49 -04001208 (rdev->family <= CHIP_CAYMAN) &&
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001209 rdev->mc_fw) {
Alex Deuchered18a362011-01-06 21:19:32 -05001210 if (rdev->pm.default_vddc)
Alex Deucher8a83ec52011-04-12 14:49:23 -04001211 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1212 SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher2feea492011-04-12 14:49:24 -04001213 if (rdev->pm.default_vddci)
1214 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1215 SET_VOLTAGE_TYPE_ASIC_VDDCI);
Alex Deuchered18a362011-01-06 21:19:32 -05001216 if (rdev->pm.default_sclk)
1217 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1218 if (rdev->pm.default_mclk)
1219 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1220 }
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001221 /* asic init will reset the default power state */
1222 mutex_lock(&rdev->pm.mutex);
1223 rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
1224 rdev->pm.current_clock_mode_index = 0;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001225 rdev->pm.current_sclk = rdev->pm.default_sclk;
1226 rdev->pm.current_mclk = rdev->pm.default_mclk;
Michel Dänzer37016952014-01-08 11:40:20 +09001227 if (rdev->pm.power_state) {
1228 rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
1229 rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
1230 }
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001231 if (rdev->pm.pm_method == PM_METHOD_DYNPM
1232 && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
1233 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001234 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1235 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001236 }
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001237 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001238 radeon_pm_compute_clocks(rdev);
Rafał Miłeckid0d6cb82010-03-02 22:06:52 +01001239}
1240
Alex Deucherda321c82013-04-12 13:55:22 -04001241static void radeon_pm_resume_dpm(struct radeon_device *rdev)
Rafał Miłecki74338742009-11-03 00:53:02 +01001242{
Dave Airlie26481fb2010-05-18 19:00:14 +10001243 int ret;
Dan Carpenter0d18abe2010-08-09 21:59:42 +02001244
Alex Deucherda321c82013-04-12 13:55:22 -04001245 /* asic init will reset to the boot state */
1246 mutex_lock(&rdev->pm.mutex);
1247 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1248 radeon_dpm_setup_asic(rdev);
1249 ret = radeon_dpm_enable(rdev);
1250 mutex_unlock(&rdev->pm.mutex);
Alex Deuchere14cd2b2013-12-19 16:17:47 -05001251 if (ret)
1252 goto dpm_resume_fail;
Alex Deuchere14cd2b2013-12-19 16:17:47 -05001253 rdev->pm.dpm_enabled = true;
Alex Deuchere14cd2b2013-12-19 16:17:47 -05001254 return;
1255
1256dpm_resume_fail:
1257 DRM_ERROR("radeon: dpm resume failed\n");
1258 if ((rdev->family >= CHIP_BARTS) &&
1259 (rdev->family <= CHIP_CAYMAN) &&
1260 rdev->mc_fw) {
1261 if (rdev->pm.default_vddc)
1262 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1263 SET_VOLTAGE_TYPE_ASIC_VDDC);
1264 if (rdev->pm.default_vddci)
1265 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1266 SET_VOLTAGE_TYPE_ASIC_VDDCI);
1267 if (rdev->pm.default_sclk)
1268 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1269 if (rdev->pm.default_mclk)
1270 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
Alex Deucherda321c82013-04-12 13:55:22 -04001271 }
1272}
1273
1274void radeon_pm_resume(struct radeon_device *rdev)
1275{
1276 if (rdev->pm.pm_method == PM_METHOD_DPM)
1277 radeon_pm_resume_dpm(rdev);
1278 else
1279 radeon_pm_resume_old(rdev);
1280}
1281
1282static int radeon_pm_init_old(struct radeon_device *rdev)
1283{
1284 int ret;
1285
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001286 rdev->pm.profile = PM_PROFILE_DEFAULT;
Alex Deucherce8f5372010-05-07 15:10:16 -04001287 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1288 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1289 rdev->pm.dynpm_can_upclock = true;
1290 rdev->pm.dynpm_can_downclock = true;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001291 rdev->pm.default_sclk = rdev->clock.default_sclk;
1292 rdev->pm.default_mclk = rdev->clock.default_mclk;
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001293 rdev->pm.current_sclk = rdev->clock.default_sclk;
1294 rdev->pm.current_mclk = rdev->clock.default_mclk;
Alex Deucher21a81222010-07-02 12:58:16 -04001295 rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001296
Alex Deucher56278a82009-12-28 13:58:44 -05001297 if (rdev->bios) {
1298 if (rdev->is_atom_bios)
1299 radeon_atombios_get_power_modes(rdev);
1300 else
1301 radeon_combios_get_power_modes(rdev);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -04001302 radeon_pm_print_states(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -04001303 radeon_pm_init_profile(rdev);
Alex Deuchered18a362011-01-06 21:19:32 -05001304 /* set up the default clocks if the MC ucode is loaded */
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001305 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucher36099182013-09-21 14:37:49 -04001306 (rdev->family <= CHIP_CAYMAN) &&
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001307 rdev->mc_fw) {
Alex Deuchered18a362011-01-06 21:19:32 -05001308 if (rdev->pm.default_vddc)
Alex Deucher8a83ec52011-04-12 14:49:23 -04001309 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1310 SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4639dd22011-07-25 18:50:08 -04001311 if (rdev->pm.default_vddci)
1312 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1313 SET_VOLTAGE_TYPE_ASIC_VDDCI);
Alex Deuchered18a362011-01-06 21:19:32 -05001314 if (rdev->pm.default_sclk)
1315 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1316 if (rdev->pm.default_mclk)
1317 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1318 }
Alex Deucher56278a82009-12-28 13:58:44 -05001319 }
1320
Alex Deucher21a81222010-07-02 12:58:16 -04001321 /* set up the internal thermal sensor if applicable */
Dan Carpenter0d18abe2010-08-09 21:59:42 +02001322 ret = radeon_hwmon_init(rdev);
1323 if (ret)
1324 return ret;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001325
1326 INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
1327
Alex Deucherce8f5372010-05-07 15:10:16 -04001328 if (rdev->pm.num_power_states > 1) {
Alex Deucherce8f5372010-05-07 15:10:16 -04001329 /* where's the best place to put these? */
Dave Airlie26481fb2010-05-18 19:00:14 +10001330 ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1331 if (ret)
1332 DRM_ERROR("failed to create device file for power profile\n");
1333 ret = device_create_file(rdev->dev, &dev_attr_power_method);
1334 if (ret)
1335 DRM_ERROR("failed to create device file for power method\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001336
Alex Deucherce8f5372010-05-07 15:10:16 -04001337 if (radeon_debugfs_pm_init(rdev)) {
1338 DRM_ERROR("Failed to register debugfs file for PM!\n");
1339 }
1340
1341 DRM_INFO("radeon: power management initialized\n");
Rafał Miłecki74338742009-11-03 00:53:02 +01001342 }
1343
1344 return 0;
1345}
1346
Alex Deucherda321c82013-04-12 13:55:22 -04001347static void radeon_dpm_print_power_states(struct radeon_device *rdev)
1348{
1349 int i;
1350
1351 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
1352 printk("== power state %d ==\n", i);
1353 radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
1354 }
1355}
1356
1357static int radeon_pm_init_dpm(struct radeon_device *rdev)
1358{
1359 int ret;
1360
Alex Deucher1cd8b212013-09-13 14:07:03 -04001361 /* default to balanced state */
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001362 rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
1363 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
Alex Deucher1cd8b212013-09-13 14:07:03 -04001364 rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO;
Alex Deucherda321c82013-04-12 13:55:22 -04001365 rdev->pm.default_sclk = rdev->clock.default_sclk;
1366 rdev->pm.default_mclk = rdev->clock.default_mclk;
1367 rdev->pm.current_sclk = rdev->clock.default_sclk;
1368 rdev->pm.current_mclk = rdev->clock.default_mclk;
1369 rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1370
1371 if (rdev->bios && rdev->is_atom_bios)
1372 radeon_atombios_get_power_modes(rdev);
1373 else
1374 return -EINVAL;
1375
1376 /* set up the internal thermal sensor if applicable */
1377 ret = radeon_hwmon_init(rdev);
1378 if (ret)
1379 return ret;
1380
1381 INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
1382 mutex_lock(&rdev->pm.mutex);
1383 radeon_dpm_init(rdev);
1384 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
Alex Deucher033a37d2013-10-23 18:35:43 -04001385 if (radeon_dpm == 1)
1386 radeon_dpm_print_power_states(rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001387 radeon_dpm_setup_asic(rdev);
1388 ret = radeon_dpm_enable(rdev);
1389 mutex_unlock(&rdev->pm.mutex);
Alex Deuchere14cd2b2013-12-19 16:17:47 -05001390 if (ret)
1391 goto dpm_failed;
Alex Deucherda321c82013-04-12 13:55:22 -04001392 rdev->pm.dpm_enabled = true;
Alex Deucherda321c82013-04-12 13:55:22 -04001393
Alex Deucherbb5abf92013-12-18 13:39:58 -05001394 ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
1395 if (ret)
1396 DRM_ERROR("failed to create device file for dpm state\n");
1397 ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
1398 if (ret)
1399 DRM_ERROR("failed to create device file for dpm state\n");
1400 /* XXX: these are noops for dpm but are here for backwards compat */
1401 ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1402 if (ret)
1403 DRM_ERROR("failed to create device file for power profile\n");
1404 ret = device_create_file(rdev->dev, &dev_attr_power_method);
1405 if (ret)
1406 DRM_ERROR("failed to create device file for power method\n");
Alex Deucher1316b792013-06-28 09:28:39 -04001407
Alex Deucherbb5abf92013-12-18 13:39:58 -05001408 if (radeon_debugfs_pm_init(rdev)) {
1409 DRM_ERROR("Failed to register debugfs file for dpm!\n");
Alex Deucherda321c82013-04-12 13:55:22 -04001410 }
1411
Alex Deucherbb5abf92013-12-18 13:39:58 -05001412 DRM_INFO("radeon: dpm initialized\n");
1413
Alex Deucherda321c82013-04-12 13:55:22 -04001414 return 0;
Alex Deuchere14cd2b2013-12-19 16:17:47 -05001415
1416dpm_failed:
1417 rdev->pm.dpm_enabled = false;
1418 if ((rdev->family >= CHIP_BARTS) &&
1419 (rdev->family <= CHIP_CAYMAN) &&
1420 rdev->mc_fw) {
1421 if (rdev->pm.default_vddc)
1422 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1423 SET_VOLTAGE_TYPE_ASIC_VDDC);
1424 if (rdev->pm.default_vddci)
1425 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1426 SET_VOLTAGE_TYPE_ASIC_VDDCI);
1427 if (rdev->pm.default_sclk)
1428 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1429 if (rdev->pm.default_mclk)
1430 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1431 }
1432 DRM_ERROR("radeon: dpm initialization failed\n");
1433 return ret;
Alex Deucherda321c82013-04-12 13:55:22 -04001434}
1435
Alex Deucher4369a692015-01-08 10:46:33 -05001436struct radeon_dpm_quirk {
1437 u32 chip_vendor;
1438 u32 chip_device;
1439 u32 subsys_vendor;
1440 u32 subsys_device;
1441};
1442
1443/* cards with dpm stability problems */
1444static struct radeon_dpm_quirk radeon_dpm_quirk_list[] = {
1445 /* TURKS - https://bugs.launchpad.net/ubuntu/+source/linux/+bug/1386534 */
1446 { PCI_VENDOR_ID_ATI, 0x6759, 0x1682, 0x3195 },
1447 /* TURKS - https://bugzilla.kernel.org/show_bug.cgi?id=83731 */
1448 { PCI_VENDOR_ID_ATI, 0x6840, 0x1179, 0xfb81 },
1449 { 0, 0, 0, 0 },
1450};
1451
Alex Deucherda321c82013-04-12 13:55:22 -04001452int radeon_pm_init(struct radeon_device *rdev)
1453{
Alex Deucher4369a692015-01-08 10:46:33 -05001454 struct radeon_dpm_quirk *p = radeon_dpm_quirk_list;
1455 bool disable_dpm = false;
1456
1457 /* Apply dpm quirks */
1458 while (p && p->chip_device != 0) {
1459 if (rdev->pdev->vendor == p->chip_vendor &&
1460 rdev->pdev->device == p->chip_device &&
1461 rdev->pdev->subsystem_vendor == p->subsys_vendor &&
1462 rdev->pdev->subsystem_device == p->subsys_device) {
1463 disable_dpm = true;
1464 break;
1465 }
1466 ++p;
1467 }
1468
Alex Deucherda321c82013-04-12 13:55:22 -04001469 /* enable dpm on rv6xx+ */
1470 switch (rdev->family) {
Alex Deucher4a6369e2013-04-12 14:04:10 -04001471 case CHIP_RV610:
1472 case CHIP_RV630:
1473 case CHIP_RV620:
1474 case CHIP_RV635:
1475 case CHIP_RV670:
Alex Deucher9d670062013-04-12 13:59:22 -04001476 case CHIP_RS780:
1477 case CHIP_RS880:
Alex Deucher76e6dce2014-04-18 09:08:11 -04001478 case CHIP_RV770:
Alex Deucher8a53fa22013-08-07 16:09:08 -04001479 /* DPM requires the RLC, RV770+ dGPU requires SMC */
Alex Deucher761bfb92013-08-06 13:34:00 -04001480 if (!rdev->rlc_fw)
1481 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucher8a53fa22013-08-07 16:09:08 -04001482 else if ((rdev->family >= CHIP_RV770) &&
1483 (!(rdev->flags & RADEON_IS_IGP)) &&
1484 (!rdev->smc_fw))
1485 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucher761bfb92013-08-06 13:34:00 -04001486 else if (radeon_dpm == 1)
Alex Deucher9d670062013-04-12 13:59:22 -04001487 rdev->pm.pm_method = PM_METHOD_DPM;
1488 else
1489 rdev->pm.pm_method = PM_METHOD_PROFILE;
1490 break;
Alex Deucherab70b1d2013-11-01 15:16:02 -04001491 case CHIP_RV730:
1492 case CHIP_RV710:
1493 case CHIP_RV740:
Alex Deucher59f7a2f2013-11-01 15:11:34 -04001494 case CHIP_CEDAR:
1495 case CHIP_REDWOOD:
1496 case CHIP_JUNIPER:
1497 case CHIP_CYPRESS:
1498 case CHIP_HEMLOCK:
Alex Deucher5a16f762013-10-23 17:11:06 -04001499 case CHIP_PALM:
1500 case CHIP_SUMO:
1501 case CHIP_SUMO2:
Alex Deucherc08abf12014-07-14 12:01:40 -04001502 case CHIP_BARTS:
1503 case CHIP_TURKS:
1504 case CHIP_CAICOS:
Alex Deucher8f500af2014-07-07 17:13:37 -04001505 case CHIP_CAYMAN:
Alex Deucher3a118982013-11-14 10:21:29 -05001506 case CHIP_ARUBA:
Alex Deucher68bc7782013-10-23 17:14:06 -04001507 case CHIP_TAHITI:
1508 case CHIP_PITCAIRN:
1509 case CHIP_VERDE:
1510 case CHIP_OLAND:
1511 case CHIP_HAINAN:
Alex Deucher4f22dde2013-12-19 17:37:33 -05001512 case CHIP_BONAIRE:
Alex Deuchere308b1d2013-12-19 17:39:17 -05001513 case CHIP_KABINI:
1514 case CHIP_KAVERI:
Alex Deucher4f22dde2013-12-19 17:37:33 -05001515 case CHIP_HAWAII:
Samuel Li7d032a42014-04-30 18:40:51 -04001516 case CHIP_MULLINS:
Alex Deucher5a16f762013-10-23 17:11:06 -04001517 /* DPM requires the RLC, RV770+ dGPU requires SMC */
1518 if (!rdev->rlc_fw)
1519 rdev->pm.pm_method = PM_METHOD_PROFILE;
1520 else if ((rdev->family >= CHIP_RV770) &&
1521 (!(rdev->flags & RADEON_IS_IGP)) &&
1522 (!rdev->smc_fw))
1523 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucher4369a692015-01-08 10:46:33 -05001524 else if (disable_dpm && (radeon_dpm == -1))
1525 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucher5a16f762013-10-23 17:11:06 -04001526 else if (radeon_dpm == 0)
1527 rdev->pm.pm_method = PM_METHOD_PROFILE;
1528 else
1529 rdev->pm.pm_method = PM_METHOD_DPM;
1530 break;
Alex Deucherda321c82013-04-12 13:55:22 -04001531 default:
1532 /* default to profile method */
1533 rdev->pm.pm_method = PM_METHOD_PROFILE;
1534 break;
1535 }
1536
1537 if (rdev->pm.pm_method == PM_METHOD_DPM)
1538 return radeon_pm_init_dpm(rdev);
1539 else
1540 return radeon_pm_init_old(rdev);
1541}
1542
Alex Deucher914a8982013-12-19 11:37:22 -05001543int radeon_pm_late_init(struct radeon_device *rdev)
1544{
1545 int ret = 0;
1546
1547 if (rdev->pm.pm_method == PM_METHOD_DPM) {
1548 mutex_lock(&rdev->pm.mutex);
1549 ret = radeon_dpm_late_enable(rdev);
1550 mutex_unlock(&rdev->pm.mutex);
1551 }
1552 return ret;
1553}
1554
Alex Deucherda321c82013-04-12 13:55:22 -04001555static void radeon_pm_fini_old(struct radeon_device *rdev)
Alex Deucher29fb52c2010-03-11 10:01:17 -05001556{
Alex Deucherce8f5372010-05-07 15:10:16 -04001557 if (rdev->pm.num_power_states > 1) {
Alex Deuchera4248162010-04-24 14:50:23 -04001558 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001559 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1560 rdev->pm.profile = PM_PROFILE_DEFAULT;
1561 radeon_pm_update_profile(rdev);
1562 radeon_pm_set_clocks(rdev);
1563 } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Alex Deucherce8f5372010-05-07 15:10:16 -04001564 /* reset default clocks */
1565 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1566 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1567 radeon_pm_set_clocks(rdev);
1568 }
Alex Deuchera4248162010-04-24 14:50:23 -04001569 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +01001570
1571 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucher58e21df2010-03-22 13:31:08 -04001572
Alex Deucherce8f5372010-05-07 15:10:16 -04001573 device_remove_file(rdev->dev, &dev_attr_power_profile);
1574 device_remove_file(rdev->dev, &dev_attr_power_method);
Alex Deucherce8f5372010-05-07 15:10:16 -04001575 }
Alex Deuchera4248162010-04-24 14:50:23 -04001576
Alex Deuchercb3e4e72014-04-15 12:44:32 -04001577 radeon_hwmon_fini(rdev);
Fabian Frederick9c244872014-07-04 21:37:09 +02001578 kfree(rdev->pm.power_state);
Alex Deucher29fb52c2010-03-11 10:01:17 -05001579}
1580
Alex Deucherda321c82013-04-12 13:55:22 -04001581static void radeon_pm_fini_dpm(struct radeon_device *rdev)
1582{
1583 if (rdev->pm.num_power_states > 1) {
1584 mutex_lock(&rdev->pm.mutex);
1585 radeon_dpm_disable(rdev);
1586 mutex_unlock(&rdev->pm.mutex);
1587
1588 device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
Alex Deucher70d01a52013-07-02 18:38:02 -04001589 device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
Alex Deucherda321c82013-04-12 13:55:22 -04001590 /* XXX backwards compat */
1591 device_remove_file(rdev->dev, &dev_attr_power_profile);
1592 device_remove_file(rdev->dev, &dev_attr_power_method);
1593 }
1594 radeon_dpm_fini(rdev);
1595
Alex Deuchercb3e4e72014-04-15 12:44:32 -04001596 radeon_hwmon_fini(rdev);
Fabian Frederick9c244872014-07-04 21:37:09 +02001597 kfree(rdev->pm.power_state);
Alex Deucherda321c82013-04-12 13:55:22 -04001598}
1599
1600void radeon_pm_fini(struct radeon_device *rdev)
1601{
1602 if (rdev->pm.pm_method == PM_METHOD_DPM)
1603 radeon_pm_fini_dpm(rdev);
1604 else
1605 radeon_pm_fini_old(rdev);
1606}
1607
1608static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
Rafał Miłeckic913e232009-12-22 23:02:16 +01001609{
1610 struct drm_device *ddev = rdev->ddev;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001611 struct drm_crtc *crtc;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001612 struct radeon_crtc *radeon_crtc;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001613
Alex Deucherce8f5372010-05-07 15:10:16 -04001614 if (rdev->pm.num_power_states < 2)
1615 return;
1616
Rafał Miłeckic913e232009-12-22 23:02:16 +01001617 mutex_lock(&rdev->pm.mutex);
1618
1619 rdev->pm.active_crtcs = 0;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001620 rdev->pm.active_crtc_count = 0;
Alex Deucher3ed9a332014-04-15 12:44:33 -04001621 if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
1622 list_for_each_entry(crtc,
1623 &ddev->mode_config.crtc_list, head) {
1624 radeon_crtc = to_radeon_crtc(crtc);
1625 if (radeon_crtc->enabled) {
1626 rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
1627 rdev->pm.active_crtc_count++;
1628 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001629 }
1630 }
1631
Alex Deucherce8f5372010-05-07 15:10:16 -04001632 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1633 radeon_pm_update_profile(rdev);
1634 radeon_pm_set_clocks(rdev);
1635 } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1636 if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
1637 if (rdev->pm.active_crtc_count > 1) {
1638 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1639 cancel_delayed_work(&rdev->pm.dynpm_idle_work);
Alex Deucherd7311172010-05-03 01:13:14 -04001640
Alex Deucherce8f5372010-05-07 15:10:16 -04001641 rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
1642 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1643 radeon_pm_get_dynpm_state(rdev);
1644 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001645
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001646 DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001647 }
1648 } else if (rdev->pm.active_crtc_count == 1) {
1649 /* TODO: Increase clocks if needed for current mode */
Rafał Miłeckic913e232009-12-22 23:02:16 +01001650
Alex Deucherce8f5372010-05-07 15:10:16 -04001651 if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
1652 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1653 rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
1654 radeon_pm_get_dynpm_state(rdev);
1655 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001656
Tejun Heo32c87fc2011-01-03 14:49:32 +01001657 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1658 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Alex Deucherce8f5372010-05-07 15:10:16 -04001659 } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
1660 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001661 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1662 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001663 DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001664 }
1665 } else { /* count == 0 */
1666 if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
1667 cancel_delayed_work(&rdev->pm.dynpm_idle_work);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001668
Alex Deucherce8f5372010-05-07 15:10:16 -04001669 rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
1670 rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
1671 radeon_pm_get_dynpm_state(rdev);
1672 radeon_pm_set_clocks(rdev);
1673 }
1674 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001675 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001676 }
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001677
1678 mutex_unlock(&rdev->pm.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001679}
1680
Alex Deucherda321c82013-04-12 13:55:22 -04001681static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
1682{
1683 struct drm_device *ddev = rdev->ddev;
1684 struct drm_crtc *crtc;
1685 struct radeon_crtc *radeon_crtc;
1686
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001687 if (!rdev->pm.dpm_enabled)
1688 return;
1689
Alex Deucherda321c82013-04-12 13:55:22 -04001690 mutex_lock(&rdev->pm.mutex);
1691
Alex Deucher5ca302f2012-11-30 10:56:57 -05001692 /* update active crtc counts */
Alex Deucherda321c82013-04-12 13:55:22 -04001693 rdev->pm.dpm.new_active_crtcs = 0;
1694 rdev->pm.dpm.new_active_crtc_count = 0;
Alex Deucher3ed9a332014-04-15 12:44:33 -04001695 if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
1696 list_for_each_entry(crtc,
1697 &ddev->mode_config.crtc_list, head) {
1698 radeon_crtc = to_radeon_crtc(crtc);
1699 if (crtc->enabled) {
1700 rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
1701 rdev->pm.dpm.new_active_crtc_count++;
1702 }
Alex Deucherda321c82013-04-12 13:55:22 -04001703 }
1704 }
1705
Alex Deucher5ca302f2012-11-30 10:56:57 -05001706 /* update battery/ac status */
1707 if (power_supply_is_system_supplied() > 0)
1708 rdev->pm.dpm.ac_power = true;
1709 else
1710 rdev->pm.dpm.ac_power = false;
1711
Alex Deucherda321c82013-04-12 13:55:22 -04001712 radeon_dpm_change_power_state_locked(rdev);
1713
1714 mutex_unlock(&rdev->pm.mutex);
Alex Deucher8a227552013-06-21 15:12:57 -04001715
Alex Deucherda321c82013-04-12 13:55:22 -04001716}
1717
1718void radeon_pm_compute_clocks(struct radeon_device *rdev)
1719{
1720 if (rdev->pm.pm_method == PM_METHOD_DPM)
1721 radeon_pm_compute_clocks_dpm(rdev);
1722 else
1723 radeon_pm_compute_clocks_old(rdev);
1724}
1725
Alex Deucherce8f5372010-05-07 15:10:16 -04001726static bool radeon_pm_in_vbl(struct radeon_device *rdev)
Dave Airlief7352612010-02-18 15:58:36 +10001727{
Mario Kleiner75fa0b02010-10-05 19:57:37 -04001728 int crtc, vpos, hpos, vbl_status;
Dave Airlief7352612010-02-18 15:58:36 +10001729 bool in_vbl = true;
1730
Mario Kleiner75fa0b02010-10-05 19:57:37 -04001731 /* Iterate over all active crtc's. All crtc's must be in vblank,
1732 * otherwise return in_vbl == false.
1733 */
1734 for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
1735 if (rdev->pm.active_crtcs & (1 << crtc)) {
Ville Syrjälä3bb403b2015-09-14 22:43:44 +03001736 vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, 0,
1737 &vpos, &hpos, NULL, NULL,
1738 &rdev->mode_info.crtcs[crtc]->base.hwmode);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001739 if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
Daniel Vetter3d3cbd82014-09-10 17:36:11 +02001740 !(vbl_status & DRM_SCANOUTPOS_IN_VBLANK))
Dave Airlief7352612010-02-18 15:58:36 +10001741 in_vbl = false;
1742 }
1743 }
Matthew Garrettf81f2022010-04-28 12:13:06 -04001744
1745 return in_vbl;
1746}
1747
Alex Deucherce8f5372010-05-07 15:10:16 -04001748static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
Matthew Garrettf81f2022010-04-28 12:13:06 -04001749{
1750 u32 stat_crtc = 0;
1751 bool in_vbl = radeon_pm_in_vbl(rdev);
1752
Dave Airlief7352612010-02-18 15:58:36 +10001753 if (in_vbl == false)
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001754 DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
Alex Deucherbae6b5622010-04-22 13:38:05 -04001755 finish ? "exit" : "entry");
Dave Airlief7352612010-02-18 15:58:36 +10001756 return in_vbl;
1757}
Rafał Miłeckic913e232009-12-22 23:02:16 +01001758
Alex Deucherce8f5372010-05-07 15:10:16 -04001759static void radeon_dynpm_idle_work_handler(struct work_struct *work)
Rafał Miłeckic913e232009-12-22 23:02:16 +01001760{
1761 struct radeon_device *rdev;
Matthew Garrettd9932a32010-04-26 16:02:26 -04001762 int resched;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001763 rdev = container_of(work, struct radeon_device,
Alex Deucherce8f5372010-05-07 15:10:16 -04001764 pm.dynpm_idle_work.work);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001765
Matthew Garrettd9932a32010-04-26 16:02:26 -04001766 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001767 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001768 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001769 int not_processed = 0;
Alex Deucher74652802011-08-25 13:39:48 -04001770 int i;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001771
Alex Deucher74652802011-08-25 13:39:48 -04001772 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
Alex Deucher0ec06122012-06-14 15:54:57 -04001773 struct radeon_ring *ring = &rdev->ring[i];
1774
1775 if (ring->ready) {
1776 not_processed += radeon_fence_count_emitted(rdev, i);
1777 if (not_processed >= 3)
1778 break;
1779 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001780 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001781
1782 if (not_processed >= 3) { /* should upclock */
Alex Deucherce8f5372010-05-07 15:10:16 -04001783 if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
1784 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1785 } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1786 rdev->pm.dynpm_can_upclock) {
1787 rdev->pm.dynpm_planned_action =
1788 DYNPM_ACTION_UPCLOCK;
1789 rdev->pm.dynpm_action_timeout = jiffies +
Rafał Miłeckic913e232009-12-22 23:02:16 +01001790 msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1791 }
1792 } else if (not_processed == 0) { /* should downclock */
Alex Deucherce8f5372010-05-07 15:10:16 -04001793 if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
1794 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1795 } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1796 rdev->pm.dynpm_can_downclock) {
1797 rdev->pm.dynpm_planned_action =
1798 DYNPM_ACTION_DOWNCLOCK;
1799 rdev->pm.dynpm_action_timeout = jiffies +
Rafał Miłeckic913e232009-12-22 23:02:16 +01001800 msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1801 }
1802 }
1803
Alex Deucherd7311172010-05-03 01:13:14 -04001804 /* Note, radeon_pm_set_clocks is called with static_switch set
1805 * to false since we want to wait for vbl to avoid flicker.
1806 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001807 if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
1808 jiffies > rdev->pm.dynpm_action_timeout) {
1809 radeon_pm_get_dynpm_state(rdev);
1810 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001811 }
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001812
Tejun Heo32c87fc2011-01-03 14:49:32 +01001813 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1814 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Rafał Miłeckic913e232009-12-22 23:02:16 +01001815 }
1816 mutex_unlock(&rdev->pm.mutex);
Matthew Garrettd9932a32010-04-26 16:02:26 -04001817 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001818}
1819
Rafał Miłecki74338742009-11-03 00:53:02 +01001820/*
1821 * Debugfs info
1822 */
1823#if defined(CONFIG_DEBUG_FS)
1824
1825static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
1826{
1827 struct drm_info_node *node = (struct drm_info_node *) m->private;
1828 struct drm_device *dev = node->minor->dev;
1829 struct radeon_device *rdev = dev->dev_private;
Alex Deucher4f2f2032014-05-19 19:21:29 -04001830 struct drm_device *ddev = rdev->ddev;
Rafał Miłecki74338742009-11-03 00:53:02 +01001831
Alex Deucher4f2f2032014-05-19 19:21:29 -04001832 if ((rdev->flags & RADEON_IS_PX) &&
1833 (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
1834 seq_printf(m, "PX asic powered off\n");
1835 } else if (rdev->pm.dpm_enabled) {
Alex Deucher1316b792013-06-28 09:28:39 -04001836 mutex_lock(&rdev->pm.mutex);
1837 if (rdev->asic->dpm.debugfs_print_current_performance_level)
1838 radeon_dpm_debugfs_print_current_performance_level(rdev, m);
1839 else
Alex Deucher71375922013-07-02 09:11:39 -04001840 seq_printf(m, "Debugfs support not implemented for this asic\n");
Alex Deucher1316b792013-06-28 09:28:39 -04001841 mutex_unlock(&rdev->pm.mutex);
1842 } else {
1843 seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
1844 /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
1845 if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
1846 seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
1847 else
1848 seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
1849 seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
1850 if (rdev->asic->pm.get_memory_clock)
1851 seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
1852 if (rdev->pm.current_vddc)
1853 seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
1854 if (rdev->asic->pm.get_pcie_lanes)
1855 seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
1856 }
Rafał Miłecki74338742009-11-03 00:53:02 +01001857
1858 return 0;
1859}
1860
1861static struct drm_info_list radeon_pm_info_list[] = {
1862 {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
1863};
1864#endif
1865
Rafał Miłeckic913e232009-12-22 23:02:16 +01001866static int radeon_debugfs_pm_init(struct radeon_device *rdev)
Rafał Miłecki74338742009-11-03 00:53:02 +01001867{
1868#if defined(CONFIG_DEBUG_FS)
1869 return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
1870#else
1871 return 0;
1872#endif
1873}