blob: 807b89b4933f135909c0babdc610154cd8e4cf58 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include <drm/drmP.h>
27#include <drm/drm_crtc_helper.h>
28#include <drm/radeon_drm.h>
Ben Skeggs68adac52010-04-28 11:46:42 +100029#include <drm/drm_fixed.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "radeon.h"
31#include "atom.h"
32#include "atom-bits.h"
33
Jerome Glissec93bb852009-07-13 21:04:08 +020034static void atombios_overscan_setup(struct drm_crtc *crtc,
35 struct drm_display_mode *mode,
36 struct drm_display_mode *adjusted_mode)
37{
38 struct drm_device *dev = crtc->dev;
39 struct radeon_device *rdev = dev->dev_private;
40 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
41 SET_CRTC_OVERSCAN_PS_ALLOCATION args;
42 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
43 int a1, a2;
44
45 memset(&args, 0, sizeof(args));
46
Jerome Glissec93bb852009-07-13 21:04:08 +020047 args.ucCRTC = radeon_crtc->crtc_id;
48
49 switch (radeon_crtc->rmx_type) {
50 case RMX_CENTER:
Cédric Cano45894332011-02-11 19:45:37 -050051 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
52 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
53 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
54 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020055 break;
56 case RMX_ASPECT:
57 a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
58 a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
59
60 if (a1 > a2) {
Cédric Cano45894332011-02-11 19:45:37 -050061 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
62 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020063 } else if (a2 > a1) {
Alex Deucher942b0e92011-03-14 23:18:00 -040064 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
65 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020066 }
Jerome Glissec93bb852009-07-13 21:04:08 +020067 break;
68 case RMX_FULL:
69 default:
Cédric Cano45894332011-02-11 19:45:37 -050070 args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
71 args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
72 args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
73 args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
Jerome Glissec93bb852009-07-13 21:04:08 +020074 break;
75 }
Alex Deucher5b1714d2010-08-03 19:59:20 -040076 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glissec93bb852009-07-13 21:04:08 +020077}
78
79static void atombios_scaler_setup(struct drm_crtc *crtc)
80{
81 struct drm_device *dev = crtc->dev;
82 struct radeon_device *rdev = dev->dev_private;
83 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
84 ENABLE_SCALER_PS_ALLOCATION args;
85 int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
Dave Airlie4ce001a2009-08-13 16:32:14 +100086
Jerome Glissec93bb852009-07-13 21:04:08 +020087 /* fixme - fill in enc_priv for atom dac */
88 enum radeon_tv_std tv_std = TV_STD_NTSC;
Dave Airlie4ce001a2009-08-13 16:32:14 +100089 bool is_tv = false, is_cv = false;
90 struct drm_encoder *encoder;
Jerome Glissec93bb852009-07-13 21:04:08 +020091
92 if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
93 return;
94
Dave Airlie4ce001a2009-08-13 16:32:14 +100095 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
96 /* find tv std */
97 if (encoder->crtc == crtc) {
98 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
99 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
100 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
101 tv_std = tv_dac->tv_std;
102 is_tv = true;
103 }
104 }
105 }
106
Jerome Glissec93bb852009-07-13 21:04:08 +0200107 memset(&args, 0, sizeof(args));
108
109 args.ucScaler = radeon_crtc->crtc_id;
110
Dave Airlie4ce001a2009-08-13 16:32:14 +1000111 if (is_tv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200112 switch (tv_std) {
113 case TV_STD_NTSC:
114 default:
115 args.ucTVStandard = ATOM_TV_NTSC;
116 break;
117 case TV_STD_PAL:
118 args.ucTVStandard = ATOM_TV_PAL;
119 break;
120 case TV_STD_PAL_M:
121 args.ucTVStandard = ATOM_TV_PALM;
122 break;
123 case TV_STD_PAL_60:
124 args.ucTVStandard = ATOM_TV_PAL60;
125 break;
126 case TV_STD_NTSC_J:
127 args.ucTVStandard = ATOM_TV_NTSCJ;
128 break;
129 case TV_STD_SCART_PAL:
130 args.ucTVStandard = ATOM_TV_PAL; /* ??? */
131 break;
132 case TV_STD_SECAM:
133 args.ucTVStandard = ATOM_TV_SECAM;
134 break;
135 case TV_STD_PAL_CN:
136 args.ucTVStandard = ATOM_TV_PALCN;
137 break;
138 }
139 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000140 } else if (is_cv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200141 args.ucTVStandard = ATOM_TV_CV;
142 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
143 } else {
144 switch (radeon_crtc->rmx_type) {
145 case RMX_FULL:
146 args.ucEnable = ATOM_SCALER_EXPANSION;
147 break;
148 case RMX_CENTER:
149 args.ucEnable = ATOM_SCALER_CENTER;
150 break;
151 case RMX_ASPECT:
152 args.ucEnable = ATOM_SCALER_EXPANSION;
153 break;
154 default:
155 if (ASIC_IS_AVIVO(rdev))
156 args.ucEnable = ATOM_SCALER_DISABLE;
157 else
158 args.ucEnable = ATOM_SCALER_CENTER;
159 break;
160 }
161 }
162 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000163 if ((is_tv || is_cv)
164 && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
165 atom_rv515_force_tv_scaler(rdev, radeon_crtc);
Jerome Glissec93bb852009-07-13 21:04:08 +0200166 }
167}
168
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
170{
171 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
172 struct drm_device *dev = crtc->dev;
173 struct radeon_device *rdev = dev->dev_private;
174 int index =
175 GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
176 ENABLE_CRTC_PS_ALLOCATION args;
177
178 memset(&args, 0, sizeof(args));
179
180 args.ucCRTC = radeon_crtc->crtc_id;
181 args.ucEnable = lock;
182
183 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
184}
185
186static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
187{
188 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
189 struct drm_device *dev = crtc->dev;
190 struct radeon_device *rdev = dev->dev_private;
191 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
192 ENABLE_CRTC_PS_ALLOCATION args;
193
194 memset(&args, 0, sizeof(args));
195
196 args.ucCRTC = radeon_crtc->crtc_id;
197 args.ucEnable = state;
198
199 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
200}
201
202static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
203{
204 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
205 struct drm_device *dev = crtc->dev;
206 struct radeon_device *rdev = dev->dev_private;
207 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
208 ENABLE_CRTC_PS_ALLOCATION args;
209
210 memset(&args, 0, sizeof(args));
211
212 args.ucCRTC = radeon_crtc->crtc_id;
213 args.ucEnable = state;
214
215 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
216}
217
218static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
219{
220 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
221 struct drm_device *dev = crtc->dev;
222 struct radeon_device *rdev = dev->dev_private;
223 int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
224 BLANK_CRTC_PS_ALLOCATION args;
225
226 memset(&args, 0, sizeof(args));
227
228 args.ucCRTC = radeon_crtc->crtc_id;
229 args.ucBlanking = state;
230
231 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
232}
233
234void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
235{
236 struct drm_device *dev = crtc->dev;
237 struct radeon_device *rdev = dev->dev_private;
Alex Deucher500b7582009-12-02 11:46:52 -0500238 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239
240 switch (mode) {
241 case DRM_MODE_DPMS_ON:
Alex Deucherd7311172010-05-03 01:13:14 -0400242 radeon_crtc->enabled = true;
243 /* adjust pm to dpms changes BEFORE enabling crtcs */
244 radeon_pm_compute_clocks(rdev);
Alex Deucher37b43902010-02-09 12:04:43 -0500245 atombios_enable_crtc(crtc, ATOM_ENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200246 if (ASIC_IS_DCE3(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500247 atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
248 atombios_blank_crtc(crtc, ATOM_DISABLE);
Alex Deucher45f9a392010-03-24 13:55:51 -0400249 drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
Alex Deucher500b7582009-12-02 11:46:52 -0500250 radeon_crtc_load_lut(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200251 break;
252 case DRM_MODE_DPMS_STANDBY:
253 case DRM_MODE_DPMS_SUSPEND:
254 case DRM_MODE_DPMS_OFF:
Alex Deucher45f9a392010-03-24 13:55:51 -0400255 drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
Alex Deuchera93f3442010-12-20 11:22:29 -0500256 if (radeon_crtc->enabled)
257 atombios_blank_crtc(crtc, ATOM_ENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200258 if (ASIC_IS_DCE3(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500259 atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
260 atombios_enable_crtc(crtc, ATOM_DISABLE);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400261 radeon_crtc->enabled = false;
Alex Deucherd7311172010-05-03 01:13:14 -0400262 /* adjust pm to dpms changes AFTER disabling crtcs */
263 radeon_pm_compute_clocks(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200264 break;
265 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266}
267
268static void
269atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400270 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400272 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200273 struct drm_device *dev = crtc->dev;
274 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400275 SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400277 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400279 memset(&args, 0, sizeof(args));
Alex Deucher5b1714d2010-08-03 19:59:20 -0400280 args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400281 args.usH_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400282 cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
283 args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400284 args.usV_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400285 cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400286 args.usH_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400287 cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400288 args.usH_SyncWidth =
289 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
290 args.usV_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400291 cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400292 args.usV_SyncWidth =
293 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
Alex Deucher5b1714d2010-08-03 19:59:20 -0400294 args.ucH_Border = radeon_crtc->h_border;
295 args.ucV_Border = radeon_crtc->v_border;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400296
297 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
298 misc |= ATOM_VSYNC_POLARITY;
299 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
300 misc |= ATOM_HSYNC_POLARITY;
301 if (mode->flags & DRM_MODE_FLAG_CSYNC)
302 misc |= ATOM_COMPOSITESYNC;
303 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
304 misc |= ATOM_INTERLACE;
305 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
306 misc |= ATOM_DOUBLE_CLOCK_MODE;
307
308 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
309 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400311 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312}
313
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400314static void atombios_crtc_set_timing(struct drm_crtc *crtc,
315 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200316{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400317 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200318 struct drm_device *dev = crtc->dev;
319 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400320 SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400322 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200323
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400324 memset(&args, 0, sizeof(args));
325 args.usH_Total = cpu_to_le16(mode->crtc_htotal);
326 args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
327 args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
328 args.usH_SyncWidth =
329 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
330 args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
331 args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
332 args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
333 args.usV_SyncWidth =
334 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
335
Alex Deucher54bfe492010-09-03 15:52:53 -0400336 args.ucOverscanRight = radeon_crtc->h_border;
337 args.ucOverscanLeft = radeon_crtc->h_border;
338 args.ucOverscanBottom = radeon_crtc->v_border;
339 args.ucOverscanTop = radeon_crtc->v_border;
340
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400341 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
342 misc |= ATOM_VSYNC_POLARITY;
343 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
344 misc |= ATOM_HSYNC_POLARITY;
345 if (mode->flags & DRM_MODE_FLAG_CSYNC)
346 misc |= ATOM_COMPOSITESYNC;
347 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
348 misc |= ATOM_INTERLACE;
349 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
350 misc |= ATOM_DOUBLE_CLOCK_MODE;
351
352 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
353 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400355 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356}
357
Alex Deucher3fa47d92012-01-20 14:56:39 -0500358static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
Alex Deucherb7922102010-03-06 10:57:30 -0500359{
Alex Deucherb7922102010-03-06 10:57:30 -0500360 u32 ss_cntl;
361
362 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500363 switch (pll_id) {
Alex Deucherb7922102010-03-06 10:57:30 -0500364 case ATOM_PPLL1:
365 ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
366 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
367 WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
368 break;
369 case ATOM_PPLL2:
370 ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
371 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
372 WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
373 break;
374 case ATOM_DCPLL:
375 case ATOM_PPLL_INVALID:
376 return;
377 }
378 } else if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500379 switch (pll_id) {
Alex Deucherb7922102010-03-06 10:57:30 -0500380 case ATOM_PPLL1:
381 ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
382 ss_cntl &= ~1;
383 WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
384 break;
385 case ATOM_PPLL2:
386 ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
387 ss_cntl &= ~1;
388 WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
389 break;
390 case ATOM_DCPLL:
391 case ATOM_PPLL_INVALID:
392 return;
393 }
394 }
395}
396
397
Alex Deucher26b9fc32010-02-01 16:39:11 -0500398union atom_enable_ss {
Alex Deucherba032a52010-10-04 17:13:01 -0400399 ENABLE_LVDS_SS_PARAMETERS lvds_ss;
400 ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500401 ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
Alex Deucherba032a52010-10-04 17:13:01 -0400402 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500403 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500404};
405
Alex Deucher3fa47d92012-01-20 14:56:39 -0500406static void atombios_crtc_program_ss(struct radeon_device *rdev,
Alex Deucherba032a52010-10-04 17:13:01 -0400407 int enable,
408 int pll_id,
409 struct radeon_atom_ss *ss)
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400410{
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400411 int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
Alex Deucher26b9fc32010-02-01 16:39:11 -0500412 union atom_enable_ss args;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400413
Alex Deucher26b9fc32010-02-01 16:39:11 -0500414 memset(&args, 0, sizeof(args));
Alex Deucherba032a52010-10-04 17:13:01 -0400415
Alex Deuchera572eaa2011-01-06 21:19:16 -0500416 if (ASIC_IS_DCE5(rdev)) {
Cédric Cano45894332011-02-11 19:45:37 -0500417 args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400418 args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500419 switch (pll_id) {
420 case ATOM_PPLL1:
421 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
Cédric Cano45894332011-02-11 19:45:37 -0500422 args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
423 args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
Alex Deuchera572eaa2011-01-06 21:19:16 -0500424 break;
425 case ATOM_PPLL2:
426 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
Cédric Cano45894332011-02-11 19:45:37 -0500427 args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
428 args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
Alex Deuchera572eaa2011-01-06 21:19:16 -0500429 break;
430 case ATOM_DCPLL:
431 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
Cédric Cano45894332011-02-11 19:45:37 -0500432 args.v3.usSpreadSpectrumAmount = cpu_to_le16(0);
433 args.v3.usSpreadSpectrumStep = cpu_to_le16(0);
Alex Deuchera572eaa2011-01-06 21:19:16 -0500434 break;
435 case ATOM_PPLL_INVALID:
436 return;
437 }
Alex Deucherd0ae3e82011-05-23 14:06:20 -0400438 args.v3.ucEnable = enable;
Alex Deucher8e8e5232011-05-20 04:34:16 -0400439 if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK))
440 args.v3.ucEnable = ATOM_DISABLE;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500441 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400442 args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400443 args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400444 switch (pll_id) {
445 case ATOM_PPLL1:
446 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
Cédric Cano45894332011-02-11 19:45:37 -0500447 args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
448 args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
Alex Deucherba032a52010-10-04 17:13:01 -0400449 break;
450 case ATOM_PPLL2:
451 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
Cédric Cano45894332011-02-11 19:45:37 -0500452 args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
453 args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
Alex Deucherba032a52010-10-04 17:13:01 -0400454 break;
455 case ATOM_DCPLL:
456 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
Cédric Cano45894332011-02-11 19:45:37 -0500457 args.v2.usSpreadSpectrumAmount = cpu_to_le16(0);
458 args.v2.usSpreadSpectrumStep = cpu_to_le16(0);
Alex Deucherba032a52010-10-04 17:13:01 -0400459 break;
460 case ATOM_PPLL_INVALID:
461 return;
462 }
463 args.v2.ucEnable = enable;
Alex Deucher09cc6502011-10-12 18:44:33 -0400464 if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE41(rdev))
Alex Deucher8e8e5232011-05-20 04:34:16 -0400465 args.v2.ucEnable = ATOM_DISABLE;
Alex Deucherba032a52010-10-04 17:13:01 -0400466 } else if (ASIC_IS_DCE3(rdev)) {
467 args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400468 args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400469 args.v1.ucSpreadSpectrumStep = ss->step;
470 args.v1.ucSpreadSpectrumDelay = ss->delay;
471 args.v1.ucSpreadSpectrumRange = ss->range;
472 args.v1.ucPpll = pll_id;
473 args.v1.ucEnable = enable;
474 } else if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher8e8e5232011-05-20 04:34:16 -0400475 if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
476 (ss->type & ATOM_EXTERNAL_SS_MASK)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500477 atombios_disable_ss(rdev, pll_id);
Alex Deucherba032a52010-10-04 17:13:01 -0400478 return;
479 }
480 args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400481 args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400482 args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
483 args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
484 args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
485 args.lvds_ss_2.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400486 } else {
Alex Deucher8e8e5232011-05-20 04:34:16 -0400487 if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
488 (ss->type & ATOM_EXTERNAL_SS_MASK)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500489 atombios_disable_ss(rdev, pll_id);
Alex Deucherba032a52010-10-04 17:13:01 -0400490 return;
491 }
492 args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400493 args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400494 args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
495 args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
496 args.lvds_ss.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400497 }
Alex Deucher26b9fc32010-02-01 16:39:11 -0500498 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400499}
500
Alex Deucher4eaeca32010-01-19 17:32:27 -0500501union adjust_pixel_clock {
502 ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500503 ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500504};
505
506static u32 atombios_adjust_pll(struct drm_crtc *crtc,
507 struct drm_display_mode *mode,
Alex Deucherba032a52010-10-04 17:13:01 -0400508 struct radeon_pll *pll,
509 bool ss_enabled,
510 struct radeon_atom_ss *ss)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200511{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200512 struct drm_device *dev = crtc->dev;
513 struct radeon_device *rdev = dev->dev_private;
514 struct drm_encoder *encoder = NULL;
515 struct radeon_encoder *radeon_encoder = NULL;
Alex Deucherdf271be2011-05-20 04:34:15 -0400516 struct drm_connector *connector = NULL;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500517 u32 adjusted_clock = mode->clock;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500518 int encoder_mode = 0;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400519 u32 dp_clock = mode->clock;
520 int bpc = 8;
Alex Deucherfc103322010-01-19 17:16:10 -0500521
Alex Deucher4eaeca32010-01-19 17:32:27 -0500522 /* reset the pll flags */
523 pll->flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200524
525 if (ASIC_IS_AVIVO(rdev)) {
Alex Deuchereb1300b2009-07-13 11:09:56 -0400526 if ((rdev->family == CHIP_RS600) ||
527 (rdev->family == CHIP_RS690) ||
528 (rdev->family == CHIP_RS740))
Alex Deucher2ff776c2010-06-08 19:44:36 -0400529 pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
Alex Deucherfc103322010-01-19 17:16:10 -0500530 RADEON_PLL_PREFER_CLOSEST_LOWER);
Dave Airlie5480f722010-10-19 10:36:47 +1000531
532 if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
533 pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
534 else
535 pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Alex Deucher9bb09fa2011-04-07 10:31:25 -0400536
Alex Deucher5785e532011-04-19 15:24:59 -0400537 if (rdev->family < CHIP_RV770)
Alex Deucher9bb09fa2011-04-07 10:31:25 -0400538 pll->flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
Dave Airlie5480f722010-10-19 10:36:47 +1000539 } else {
Alex Deucherfc103322010-01-19 17:16:10 -0500540 pll->flags |= RADEON_PLL_LEGACY;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200541
Dave Airlie5480f722010-10-19 10:36:47 +1000542 if (mode->clock > 200000) /* range limits??? */
543 pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
544 else
545 pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000546 }
547
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200548 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
549 if (encoder->crtc == crtc) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500550 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherdf271be2011-05-20 04:34:15 -0400551 connector = radeon_get_connector_for_encoder(encoder);
Dave Airlie06e4cd62011-12-20 11:44:30 +0000552 if (connector && connector->display_info.bpc)
Alex Deucherdf271be2011-05-20 04:34:15 -0400553 bpc = connector->display_info.bpc;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500554 encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deuchereac4dff2011-05-20 04:34:22 -0400555 if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
Alex Deucher1d33e1f2011-10-31 08:58:47 -0400556 (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
Alex Deucherfbee67a2010-08-16 12:44:47 -0400557 if (connector) {
558 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
559 struct radeon_connector_atom_dig *dig_connector =
560 radeon_connector->con_priv;
561
562 dp_clock = dig_connector->dp_clock;
563 }
564 }
Alex Deucher5b40ddf2011-02-14 11:43:11 -0500565
Alex Deucherba032a52010-10-04 17:13:01 -0400566 /* use recommended ref_div for ss */
567 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
568 if (ss_enabled) {
569 if (ss->refdiv) {
570 pll->flags |= RADEON_PLL_USE_REF_DIV;
571 pll->reference_div = ss->refdiv;
Alex Deucher5b40ddf2011-02-14 11:43:11 -0500572 if (ASIC_IS_AVIVO(rdev))
573 pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deucherba032a52010-10-04 17:13:01 -0400574 }
575 }
576 }
Alex Deucher5b40ddf2011-02-14 11:43:11 -0500577
Alex Deucher4eaeca32010-01-19 17:32:27 -0500578 if (ASIC_IS_AVIVO(rdev)) {
579 /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
580 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
581 adjusted_clock = mode->clock * 2;
Alex Deucher48dfaae2010-09-29 11:37:41 -0400582 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Alex Deuchera1a4b232010-04-09 15:31:56 -0400583 pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
Alex Deucher5b40ddf2011-02-14 11:43:11 -0500584 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
585 pll->flags |= RADEON_PLL_IS_LCD;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500586 } else {
587 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
Alex Deucherfc103322010-01-19 17:16:10 -0500588 pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500589 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
Alex Deucherfc103322010-01-19 17:16:10 -0500590 pll->flags |= RADEON_PLL_USE_REF_DIV;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200591 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000592 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200593 }
594 }
595
Alex Deucher2606c882009-10-08 13:36:21 -0400596 /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
597 * accordingly based on the encoder/transmitter to work around
598 * special hw requirements.
599 */
600 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500601 union adjust_pixel_clock args;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500602 u8 frev, crev;
603 int index;
Alex Deucher2606c882009-10-08 13:36:21 -0400604
Alex Deucher2606c882009-10-08 13:36:21 -0400605 index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400606 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
607 &crev))
608 return adjusted_clock;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500609
610 memset(&args, 0, sizeof(args));
611
612 switch (frev) {
613 case 1:
614 switch (crev) {
615 case 1:
616 case 2:
617 args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
618 args.v1.ucTransmitterID = radeon_encoder->encoder_id;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500619 args.v1.ucEncodeMode = encoder_mode;
Alex Deucher8e8e5232011-05-20 04:34:16 -0400620 if (ss_enabled && ss->percentage)
Alex Deucherfbee67a2010-08-16 12:44:47 -0400621 args.v1.ucConfig |=
622 ADJUST_DISPLAY_CONFIG_SS_ENABLE;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500623
624 atom_execute_table(rdev->mode_info.atom_context,
625 index, (uint32_t *)&args);
626 adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
627 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500628 case 3:
629 args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
630 args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
631 args.v3.sInput.ucEncodeMode = encoder_mode;
632 args.v3.sInput.ucDispPllConfig = 0;
Alex Deucher8e8e5232011-05-20 04:34:16 -0400633 if (ss_enabled && ss->percentage)
Alex Deucherb526ce22011-01-20 23:35:58 +0000634 args.v3.sInput.ucDispPllConfig |=
635 DISPPLL_CONFIG_SS_ENABLE;
Alex Deucher996d5c52011-10-26 15:59:50 -0400636 if (ENCODER_MODE_IS_DP(encoder_mode)) {
Alex Deucherb4f15f82011-10-25 11:34:51 -0400637 args.v3.sInput.ucDispPllConfig |=
638 DISPPLL_CONFIG_COHERENT_MODE;
639 /* 16200 or 27000 */
640 args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
641 } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500642 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucherb4f15f82011-10-25 11:34:51 -0400643 if (encoder_mode == ATOM_ENCODER_MODE_HDMI)
644 /* deep color support */
645 args.v3.sInput.usPixelClock =
646 cpu_to_le16((mode->clock * bpc / 8) / 10);
647 if (dig->coherent_mode)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500648 args.v3.sInput.ucDispPllConfig |=
649 DISPPLL_CONFIG_COHERENT_MODE;
Alex Deucherb4f15f82011-10-25 11:34:51 -0400650 if (mode->clock > 165000)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500651 args.v3.sInput.ucDispPllConfig |=
Alex Deucherb4f15f82011-10-25 11:34:51 -0400652 DISPPLL_CONFIG_DUAL_LINK;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500653 }
Alex Deucher1d33e1f2011-10-31 08:58:47 -0400654 if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
655 ENCODER_OBJECT_ID_NONE)
656 args.v3.sInput.ucExtTransmitterID =
657 radeon_encoder_get_dp_bridge_encoder_id(encoder);
658 else
Alex Deuchercc9f67a2011-06-16 10:06:16 -0400659 args.v3.sInput.ucExtTransmitterID = 0;
660
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500661 atom_execute_table(rdev->mode_info.atom_context,
662 index, (uint32_t *)&args);
663 adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
664 if (args.v3.sOutput.ucRefDiv) {
Alex Deucher9f4283f2011-02-16 21:17:04 -0500665 pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500666 pll->flags |= RADEON_PLL_USE_REF_DIV;
667 pll->reference_div = args.v3.sOutput.ucRefDiv;
668 }
669 if (args.v3.sOutput.ucPostDiv) {
Alex Deucher9f4283f2011-02-16 21:17:04 -0500670 pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500671 pll->flags |= RADEON_PLL_USE_POST_DIV;
672 pll->post_div = args.v3.sOutput.ucPostDiv;
673 }
674 break;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500675 default:
676 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
677 return adjusted_clock;
678 }
679 break;
680 default:
681 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
682 return adjusted_clock;
683 }
Alex Deucherd56ef9c2009-10-27 12:11:09 -0400684 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500685 return adjusted_clock;
686}
687
688union set_pixel_clock {
689 SET_PIXEL_CLOCK_PS_ALLOCATION base;
690 PIXEL_CLOCK_PARAMETERS v1;
691 PIXEL_CLOCK_PARAMETERS_V2 v2;
692 PIXEL_CLOCK_PARAMETERS_V3 v3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500693 PIXEL_CLOCK_PARAMETERS_V5 v5;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500694 PIXEL_CLOCK_PARAMETERS_V6 v6;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500695};
696
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500697/* on DCE5, make sure the voltage is high enough to support the
698 * required disp clk.
699 */
Alex Deucher3fa47d92012-01-20 14:56:39 -0500700static void atombios_crtc_set_dcpll(struct radeon_device *rdev,
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500701 u32 dispclk)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500702{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500703 u8 frev, crev;
704 int index;
705 union set_pixel_clock args;
706
707 memset(&args, 0, sizeof(args));
708
709 index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400710 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
711 &crev))
712 return;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500713
714 switch (frev) {
715 case 1:
716 switch (crev) {
717 case 5:
718 /* if the default dcpll clock is specified,
719 * SetPixelClock provides the dividers
720 */
721 args.v5.ucCRTC = ATOM_CRTC_INVALID;
Cédric Cano45894332011-02-11 19:45:37 -0500722 args.v5.usPixelClock = cpu_to_le16(dispclk);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500723 args.v5.ucPpll = ATOM_DCPLL;
724 break;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500725 case 6:
726 /* if the default dcpll clock is specified,
727 * SetPixelClock provides the dividers
728 */
Alex Deucher265aa6c2011-02-14 16:16:22 -0500729 args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500730 args.v6.ucPpll = ATOM_DCPLL;
731 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500732 default:
733 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
734 return;
735 }
736 break;
737 default:
738 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
739 return;
740 }
741 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
742}
743
Alex Deucher37f90032010-06-11 17:58:38 -0400744static void atombios_crtc_program_pll(struct drm_crtc *crtc,
Benjamin Herrenschmidtf1bece72011-07-13 16:28:15 +1000745 u32 crtc_id,
Alex Deucher37f90032010-06-11 17:58:38 -0400746 int pll_id,
747 u32 encoder_mode,
748 u32 encoder_id,
749 u32 clock,
750 u32 ref_div,
751 u32 fb_div,
752 u32 frac_fb_div,
Alex Deucherdf271be2011-05-20 04:34:15 -0400753 u32 post_div,
Alex Deucher8e8e5232011-05-20 04:34:16 -0400754 int bpc,
755 bool ss_enabled,
756 struct radeon_atom_ss *ss)
Alex Deucher37f90032010-06-11 17:58:38 -0400757{
758 struct drm_device *dev = crtc->dev;
759 struct radeon_device *rdev = dev->dev_private;
760 u8 frev, crev;
761 int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
762 union set_pixel_clock args;
763
764 memset(&args, 0, sizeof(args));
765
766 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
767 &crev))
768 return;
769
770 switch (frev) {
771 case 1:
772 switch (crev) {
773 case 1:
774 if (clock == ATOM_DISABLE)
775 return;
776 args.v1.usPixelClock = cpu_to_le16(clock / 10);
777 args.v1.usRefDiv = cpu_to_le16(ref_div);
778 args.v1.usFbDiv = cpu_to_le16(fb_div);
779 args.v1.ucFracFbDiv = frac_fb_div;
780 args.v1.ucPostDiv = post_div;
781 args.v1.ucPpll = pll_id;
782 args.v1.ucCRTC = crtc_id;
783 args.v1.ucRefDivSrc = 1;
784 break;
785 case 2:
786 args.v2.usPixelClock = cpu_to_le16(clock / 10);
787 args.v2.usRefDiv = cpu_to_le16(ref_div);
788 args.v2.usFbDiv = cpu_to_le16(fb_div);
789 args.v2.ucFracFbDiv = frac_fb_div;
790 args.v2.ucPostDiv = post_div;
791 args.v2.ucPpll = pll_id;
792 args.v2.ucCRTC = crtc_id;
793 args.v2.ucRefDivSrc = 1;
794 break;
795 case 3:
796 args.v3.usPixelClock = cpu_to_le16(clock / 10);
797 args.v3.usRefDiv = cpu_to_le16(ref_div);
798 args.v3.usFbDiv = cpu_to_le16(fb_div);
799 args.v3.ucFracFbDiv = frac_fb_div;
800 args.v3.ucPostDiv = post_div;
801 args.v3.ucPpll = pll_id;
802 args.v3.ucMiscInfo = (pll_id << 2);
Alex Deucher6f15c502011-05-20 12:36:12 -0400803 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
804 args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
Alex Deucher37f90032010-06-11 17:58:38 -0400805 args.v3.ucTransmitterId = encoder_id;
806 args.v3.ucEncoderMode = encoder_mode;
807 break;
808 case 5:
809 args.v5.ucCRTC = crtc_id;
810 args.v5.usPixelClock = cpu_to_le16(clock / 10);
811 args.v5.ucRefDiv = ref_div;
812 args.v5.usFbDiv = cpu_to_le16(fb_div);
813 args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
814 args.v5.ucPostDiv = post_div;
815 args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
Alex Deucher8e8e5232011-05-20 04:34:16 -0400816 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
817 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
Alex Deucherdf271be2011-05-20 04:34:15 -0400818 switch (bpc) {
819 case 8:
820 default:
821 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
822 break;
823 case 10:
824 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
825 break;
826 }
Alex Deucher37f90032010-06-11 17:58:38 -0400827 args.v5.ucTransmitterID = encoder_id;
828 args.v5.ucEncoderMode = encoder_mode;
829 args.v5.ucPpll = pll_id;
830 break;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500831 case 6:
Benjamin Herrenschmidtf1bece72011-07-13 16:28:15 +1000832 args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500833 args.v6.ucRefDiv = ref_div;
834 args.v6.usFbDiv = cpu_to_le16(fb_div);
835 args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
836 args.v6.ucPostDiv = post_div;
837 args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
Alex Deucher8e8e5232011-05-20 04:34:16 -0400838 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
839 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
Alex Deucherdf271be2011-05-20 04:34:15 -0400840 switch (bpc) {
841 case 8:
842 default:
843 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
844 break;
845 case 10:
846 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
847 break;
848 case 12:
849 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
850 break;
851 case 16:
852 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
853 break;
854 }
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500855 args.v6.ucTransmitterID = encoder_id;
856 args.v6.ucEncoderMode = encoder_mode;
857 args.v6.ucPpll = pll_id;
858 break;
Alex Deucher37f90032010-06-11 17:58:38 -0400859 default:
860 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
861 return;
862 }
863 break;
864 default:
865 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
866 return;
867 }
868
869 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
870}
871
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500872static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
Alex Deucher4eaeca32010-01-19 17:32:27 -0500873{
874 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
875 struct drm_device *dev = crtc->dev;
876 struct radeon_device *rdev = dev->dev_private;
877 struct drm_encoder *encoder = NULL;
878 struct radeon_encoder *radeon_encoder = NULL;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500879 u32 pll_clock = mode->clock;
880 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
881 struct radeon_pll *pll;
882 u32 adjusted_clock;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500883 int encoder_mode = 0;
Alex Deucherba032a52010-10-04 17:13:01 -0400884 struct radeon_atom_ss ss;
885 bool ss_enabled = false;
Alex Deucherdf271be2011-05-20 04:34:15 -0400886 int bpc = 8;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500887
Alex Deucher4eaeca32010-01-19 17:32:27 -0500888 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
889 if (encoder->crtc == crtc) {
890 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500891 encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500892 break;
893 }
894 }
895
896 if (!radeon_encoder)
897 return;
898
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500899 switch (radeon_crtc->pll_id) {
900 case ATOM_PPLL1:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500901 pll = &rdev->clock.p1pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500902 break;
903 case ATOM_PPLL2:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500904 pll = &rdev->clock.p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500905 break;
906 case ATOM_DCPLL:
907 case ATOM_PPLL_INVALID:
Stefan Richter921d98b2010-05-26 10:27:44 +1000908 default:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500909 pll = &rdev->clock.dcpll;
910 break;
911 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500912
Alex Deucherba032a52010-10-04 17:13:01 -0400913 if (radeon_encoder->active_device &
914 (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
915 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
916 struct drm_connector *connector =
917 radeon_get_connector_for_encoder(encoder);
918 struct radeon_connector *radeon_connector =
919 to_radeon_connector(connector);
920 struct radeon_connector_atom_dig *dig_connector =
921 radeon_connector->con_priv;
922 int dp_clock;
Alex Deucherdf271be2011-05-20 04:34:15 -0400923 bpc = connector->display_info.bpc;
Alex Deucherba032a52010-10-04 17:13:01 -0400924
925 switch (encoder_mode) {
Alex Deucher996d5c52011-10-26 15:59:50 -0400926 case ATOM_ENCODER_MODE_DP_MST:
Alex Deucherba032a52010-10-04 17:13:01 -0400927 case ATOM_ENCODER_MODE_DP:
928 /* DP/eDP */
929 dp_clock = dig_connector->dp_clock / 10;
Alex Deucher23077902011-05-20 12:36:11 -0400930 if (ASIC_IS_DCE4(rdev))
931 ss_enabled =
932 radeon_atombios_get_asic_ss_info(rdev, &ss,
933 ASIC_INTERNAL_SS_ON_DP,
934 dp_clock);
935 else {
936 if (dp_clock == 16200) {
Alex Deucherba032a52010-10-04 17:13:01 -0400937 ss_enabled =
938 radeon_atombios_get_ppll_ss_info(rdev, &ss,
Alex Deucher23077902011-05-20 12:36:11 -0400939 ATOM_DP_SS_ID2);
940 if (!ss_enabled)
Alex Deucherba032a52010-10-04 17:13:01 -0400941 ss_enabled =
942 radeon_atombios_get_ppll_ss_info(rdev, &ss,
943 ATOM_DP_SS_ID1);
Alex Deucher23077902011-05-20 12:36:11 -0400944 } else
945 ss_enabled =
946 radeon_atombios_get_ppll_ss_info(rdev, &ss,
947 ATOM_DP_SS_ID1);
Alex Deucherba032a52010-10-04 17:13:01 -0400948 }
949 break;
950 case ATOM_ENCODER_MODE_LVDS:
951 if (ASIC_IS_DCE4(rdev))
952 ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
953 dig->lcd_ss_id,
954 mode->clock / 10);
955 else
956 ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
957 dig->lcd_ss_id);
958 break;
959 case ATOM_ENCODER_MODE_DVI:
960 if (ASIC_IS_DCE4(rdev))
961 ss_enabled =
962 radeon_atombios_get_asic_ss_info(rdev, &ss,
963 ASIC_INTERNAL_SS_ON_TMDS,
964 mode->clock / 10);
965 break;
966 case ATOM_ENCODER_MODE_HDMI:
967 if (ASIC_IS_DCE4(rdev))
968 ss_enabled =
969 radeon_atombios_get_asic_ss_info(rdev, &ss,
970 ASIC_INTERNAL_SS_ON_HDMI,
971 mode->clock / 10);
972 break;
973 default:
974 break;
975 }
976 }
977
Alex Deucher4eaeca32010-01-19 17:32:27 -0500978 /* adjust pixel clock as needed */
Alex Deucherba032a52010-10-04 17:13:01 -0400979 adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
Alex Deucher2606c882009-10-08 13:36:21 -0400980
Alex Deucher64146f82011-03-22 01:46:12 -0400981 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
982 /* TV seems to prefer the legacy algo on some boards */
983 radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
984 &ref_div, &post_div);
985 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher619efb12011-01-31 16:48:53 -0500986 radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
987 &ref_div, &post_div);
988 else
989 radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
990 &ref_div, &post_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200991
Alex Deucher3fa47d92012-01-20 14:56:39 -0500992 atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
Alex Deucherba032a52010-10-04 17:13:01 -0400993
Alex Deucher37f90032010-06-11 17:58:38 -0400994 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
995 encoder_mode, radeon_encoder->encoder_id, mode->clock,
Alex Deucher8e8e5232011-05-20 04:34:16 -0400996 ref_div, fb_div, frac_fb_div, post_div, bpc, ss_enabled, &ss);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200997
Alex Deucherba032a52010-10-04 17:13:01 -0400998 if (ss_enabled) {
999 /* calculate ss amount and step size */
1000 if (ASIC_IS_DCE4(rdev)) {
1001 u32 step_size;
1002 u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
1003 ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
Alex Deucher8e8e5232011-05-20 04:34:16 -04001004 ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
Alex Deucherba032a52010-10-04 17:13:01 -04001005 ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
1006 if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
1007 step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
1008 (125 * 25 * pll->reference_freq / 100);
1009 else
1010 step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
1011 (125 * 25 * pll->reference_freq / 100);
1012 ss.step = step_size;
1013 }
1014
Alex Deucher3fa47d92012-01-20 14:56:39 -05001015 atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
Alex Deucherba032a52010-10-04 17:13:01 -04001016 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001017}
1018
Alex Deucherc9417bd2011-02-06 14:23:26 -05001019static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
1020 struct drm_framebuffer *fb,
1021 int x, int y, int atomic)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001022{
1023 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1024 struct drm_device *dev = crtc->dev;
1025 struct radeon_device *rdev = dev->dev_private;
1026 struct radeon_framebuffer *radeon_fb;
Chris Ball4dd19b02010-09-26 06:47:23 -05001027 struct drm_framebuffer *target_fb;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001028 struct drm_gem_object *obj;
1029 struct radeon_bo *rbo;
1030 uint64_t fb_location;
1031 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001032 u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
Alex Deucheradcfde52011-05-27 10:05:03 -04001033 u32 tmp, viewport_w, viewport_h;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001034 int r;
1035
1036 /* no fb bound */
Chris Ball4dd19b02010-09-26 06:47:23 -05001037 if (!atomic && !crtc->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001038 DRM_DEBUG_KMS("No FB bound\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001039 return 0;
1040 }
1041
Chris Ball4dd19b02010-09-26 06:47:23 -05001042 if (atomic) {
1043 radeon_fb = to_radeon_framebuffer(fb);
1044 target_fb = fb;
1045 }
1046 else {
1047 radeon_fb = to_radeon_framebuffer(crtc->fb);
1048 target_fb = crtc->fb;
1049 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001050
Chris Ball4dd19b02010-09-26 06:47:23 -05001051 /* If atomic, assume fb object is pinned & idle & fenced and
1052 * just update base pointers
1053 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001054 obj = radeon_fb->obj;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001055 rbo = gem_to_radeon_bo(obj);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001056 r = radeon_bo_reserve(rbo, false);
1057 if (unlikely(r != 0))
1058 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001059
1060 if (atomic)
1061 fb_location = radeon_bo_gpu_offset(rbo);
1062 else {
1063 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1064 if (unlikely(r != 0)) {
1065 radeon_bo_unreserve(rbo);
1066 return -EINVAL;
1067 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001068 }
Chris Ball4dd19b02010-09-26 06:47:23 -05001069
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001070 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1071 radeon_bo_unreserve(rbo);
1072
Chris Ball4dd19b02010-09-26 06:47:23 -05001073 switch (target_fb->bits_per_pixel) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001074 case 8:
1075 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
1076 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
1077 break;
1078 case 15:
1079 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1080 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
1081 break;
1082 case 16:
1083 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1084 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
Alex Deucherfa6bee42011-01-25 11:55:50 -05001085#ifdef __BIG_ENDIAN
1086 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1087#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001088 break;
1089 case 24:
1090 case 32:
1091 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1092 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
Alex Deucherfa6bee42011-01-25 11:55:50 -05001093#ifdef __BIG_ENDIAN
1094 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1095#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001096 break;
1097 default:
1098 DRM_ERROR("Unsupported screen depth %d\n",
Chris Ball4dd19b02010-09-26 06:47:23 -05001099 target_fb->bits_per_pixel);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001100 return -EINVAL;
1101 }
1102
Alex Deucher392e3722011-11-28 14:49:27 -05001103 if (tiling_flags & RADEON_TILING_MACRO) {
1104 if (rdev->family >= CHIP_CAYMAN)
1105 tmp = rdev->config.cayman.tile_config;
1106 else
1107 tmp = rdev->config.evergreen.tile_config;
1108
1109 switch ((tmp & 0xf0) >> 4) {
1110 case 0: /* 4 banks */
1111 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
1112 break;
1113 case 1: /* 8 banks */
1114 default:
1115 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
1116 break;
1117 case 2: /* 16 banks */
1118 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
1119 break;
1120 }
1121
1122 switch ((tmp & 0xf000) >> 12) {
1123 case 0: /* 1KB rows */
1124 default:
1125 fb_format |= EVERGREEN_GRPH_TILE_SPLIT(EVERGREEN_ADDR_SURF_TILE_SPLIT_1KB);
1126 break;
1127 case 1: /* 2KB rows */
1128 fb_format |= EVERGREEN_GRPH_TILE_SPLIT(EVERGREEN_ADDR_SURF_TILE_SPLIT_2KB);
1129 break;
1130 case 2: /* 4KB rows */
1131 fb_format |= EVERGREEN_GRPH_TILE_SPLIT(EVERGREEN_ADDR_SURF_TILE_SPLIT_4KB);
1132 break;
1133 }
1134
Alex Deucher97d66322010-05-20 12:12:48 -04001135 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
Alex Deucher392e3722011-11-28 14:49:27 -05001136 } else if (tiling_flags & RADEON_TILING_MICRO)
Alex Deucher97d66322010-05-20 12:12:48 -04001137 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
1138
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001139 switch (radeon_crtc->crtc_id) {
1140 case 0:
1141 WREG32(AVIVO_D1VGA_CONTROL, 0);
1142 break;
1143 case 1:
1144 WREG32(AVIVO_D2VGA_CONTROL, 0);
1145 break;
1146 case 2:
1147 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1148 break;
1149 case 3:
1150 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1151 break;
1152 case 4:
1153 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1154 break;
1155 case 5:
1156 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1157 break;
1158 default:
1159 break;
1160 }
1161
1162 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1163 upper_32_bits(fb_location));
1164 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1165 upper_32_bits(fb_location));
1166 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1167 (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1168 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1169 (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1170 WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
Alex Deucherfa6bee42011-01-25 11:55:50 -05001171 WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001172
1173 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1174 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1175 WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
1176 WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001177 WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1178 WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001179
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001180 fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001181 WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1182 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1183
1184 WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1185 crtc->mode.vdisplay);
1186 x &= ~3;
1187 y &= ~1;
1188 WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
1189 (x << 16) | y);
Alex Deucheradcfde52011-05-27 10:05:03 -04001190 viewport_w = crtc->mode.hdisplay;
1191 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001192 WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
Alex Deucheradcfde52011-05-27 10:05:03 -04001193 (viewport_w << 16) | viewport_h);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001194
Alex Deucherfb9674b2011-04-02 09:15:50 -04001195 /* pageflip setup */
1196 /* make sure flip is at vb rather than hb */
1197 tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
1198 tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
1199 WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
1200
1201 /* set pageflip to happen anywhere in vblank interval */
1202 WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
1203
Chris Ball4dd19b02010-09-26 06:47:23 -05001204 if (!atomic && fb && fb != crtc->fb) {
1205 radeon_fb = to_radeon_framebuffer(fb);
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001206 rbo = gem_to_radeon_bo(radeon_fb->obj);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001207 r = radeon_bo_reserve(rbo, false);
1208 if (unlikely(r != 0))
1209 return r;
1210 radeon_bo_unpin(rbo);
1211 radeon_bo_unreserve(rbo);
1212 }
1213
1214 /* Bytes per pixel may have changed */
1215 radeon_bandwidth_update(rdev);
1216
1217 return 0;
1218}
1219
Chris Ball4dd19b02010-09-26 06:47:23 -05001220static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
1221 struct drm_framebuffer *fb,
1222 int x, int y, int atomic)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001223{
1224 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1225 struct drm_device *dev = crtc->dev;
1226 struct radeon_device *rdev = dev->dev_private;
1227 struct radeon_framebuffer *radeon_fb;
1228 struct drm_gem_object *obj;
Jerome Glisse4c788672009-11-20 14:29:23 +01001229 struct radeon_bo *rbo;
Chris Ball4dd19b02010-09-26 06:47:23 -05001230 struct drm_framebuffer *target_fb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001231 uint64_t fb_location;
Dave Airliee024e112009-06-24 09:48:08 +10001232 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001233 u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
Alex Deucheradcfde52011-05-27 10:05:03 -04001234 u32 tmp, viewport_w, viewport_h;
Jerome Glisse4c788672009-11-20 14:29:23 +01001235 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001236
Jerome Glisse2de3b482009-11-17 14:08:55 -08001237 /* no fb bound */
Chris Ball4dd19b02010-09-26 06:47:23 -05001238 if (!atomic && !crtc->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001239 DRM_DEBUG_KMS("No FB bound\n");
Jerome Glisse2de3b482009-11-17 14:08:55 -08001240 return 0;
1241 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001242
Chris Ball4dd19b02010-09-26 06:47:23 -05001243 if (atomic) {
1244 radeon_fb = to_radeon_framebuffer(fb);
1245 target_fb = fb;
1246 }
1247 else {
1248 radeon_fb = to_radeon_framebuffer(crtc->fb);
1249 target_fb = crtc->fb;
1250 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001251
1252 obj = radeon_fb->obj;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001253 rbo = gem_to_radeon_bo(obj);
Jerome Glisse4c788672009-11-20 14:29:23 +01001254 r = radeon_bo_reserve(rbo, false);
1255 if (unlikely(r != 0))
1256 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001257
1258 /* If atomic, assume fb object is pinned & idle & fenced and
1259 * just update base pointers
1260 */
1261 if (atomic)
1262 fb_location = radeon_bo_gpu_offset(rbo);
1263 else {
1264 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1265 if (unlikely(r != 0)) {
1266 radeon_bo_unreserve(rbo);
1267 return -EINVAL;
1268 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001269 }
Jerome Glisse4c788672009-11-20 14:29:23 +01001270 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1271 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001272
Chris Ball4dd19b02010-09-26 06:47:23 -05001273 switch (target_fb->bits_per_pixel) {
Dave Airlie41456df2009-09-16 10:15:21 +10001274 case 8:
1275 fb_format =
1276 AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
1277 AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
1278 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001279 case 15:
1280 fb_format =
1281 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1282 AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
1283 break;
1284 case 16:
1285 fb_format =
1286 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1287 AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001288#ifdef __BIG_ENDIAN
1289 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1290#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001291 break;
1292 case 24:
1293 case 32:
1294 fb_format =
1295 AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1296 AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001297#ifdef __BIG_ENDIAN
1298 fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
1299#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001300 break;
1301 default:
1302 DRM_ERROR("Unsupported screen depth %d\n",
Chris Ball4dd19b02010-09-26 06:47:23 -05001303 target_fb->bits_per_pixel);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001304 return -EINVAL;
1305 }
1306
Alex Deucher40c4ac12010-05-20 12:04:59 -04001307 if (rdev->family >= CHIP_R600) {
1308 if (tiling_flags & RADEON_TILING_MACRO)
1309 fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
1310 else if (tiling_flags & RADEON_TILING_MICRO)
1311 fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
1312 } else {
1313 if (tiling_flags & RADEON_TILING_MACRO)
1314 fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
Dave Airliecf2f05d2009-12-08 15:45:13 +10001315
Alex Deucher40c4ac12010-05-20 12:04:59 -04001316 if (tiling_flags & RADEON_TILING_MICRO)
1317 fb_format |= AVIVO_D1GRPH_TILED;
1318 }
Dave Airliee024e112009-06-24 09:48:08 +10001319
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001320 if (radeon_crtc->crtc_id == 0)
1321 WREG32(AVIVO_D1VGA_CONTROL, 0);
1322 else
1323 WREG32(AVIVO_D2VGA_CONTROL, 0);
Alex Deucherc290dad2009-10-22 16:12:34 -04001324
1325 if (rdev->family >= CHIP_RV770) {
1326 if (radeon_crtc->crtc_id) {
Alex Deucher95347872010-09-01 17:20:42 -04001327 WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1328 WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001329 } else {
Alex Deucher95347872010-09-01 17:20:42 -04001330 WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1331 WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001332 }
1333 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001334 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1335 (u32) fb_location);
1336 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
1337 radeon_crtc->crtc_offset, (u32) fb_location);
1338 WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
Alex Deucherfa6bee42011-01-25 11:55:50 -05001339 if (rdev->family >= CHIP_R600)
1340 WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001341
1342 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1343 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1344 WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
1345 WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001346 WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1347 WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001348
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001349 fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001350 WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1351 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1352
1353 WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1354 crtc->mode.vdisplay);
1355 x &= ~3;
1356 y &= ~1;
1357 WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
1358 (x << 16) | y);
Alex Deucheradcfde52011-05-27 10:05:03 -04001359 viewport_w = crtc->mode.hdisplay;
1360 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001361 WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
Alex Deucheradcfde52011-05-27 10:05:03 -04001362 (viewport_w << 16) | viewport_h);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001363
Alex Deucherfb9674b2011-04-02 09:15:50 -04001364 /* pageflip setup */
1365 /* make sure flip is at vb rather than hb */
1366 tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
1367 tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
1368 WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
1369
1370 /* set pageflip to happen anywhere in vblank interval */
1371 WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
1372
Chris Ball4dd19b02010-09-26 06:47:23 -05001373 if (!atomic && fb && fb != crtc->fb) {
1374 radeon_fb = to_radeon_framebuffer(fb);
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001375 rbo = gem_to_radeon_bo(radeon_fb->obj);
Jerome Glisse4c788672009-11-20 14:29:23 +01001376 r = radeon_bo_reserve(rbo, false);
1377 if (unlikely(r != 0))
1378 return r;
1379 radeon_bo_unpin(rbo);
1380 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001381 }
Michel Dänzerf30f37d2009-10-08 10:44:09 +02001382
1383 /* Bytes per pixel may have changed */
1384 radeon_bandwidth_update(rdev);
1385
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001386 return 0;
1387}
1388
Alex Deucher54f088a2010-01-19 16:34:01 -05001389int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
1390 struct drm_framebuffer *old_fb)
1391{
1392 struct drm_device *dev = crtc->dev;
1393 struct radeon_device *rdev = dev->dev_private;
1394
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001395 if (ASIC_IS_DCE4(rdev))
Alex Deucherc9417bd2011-02-06 14:23:26 -05001396 return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001397 else if (ASIC_IS_AVIVO(rdev))
Chris Ball4dd19b02010-09-26 06:47:23 -05001398 return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucher54f088a2010-01-19 16:34:01 -05001399 else
Chris Ball4dd19b02010-09-26 06:47:23 -05001400 return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
1401}
1402
1403int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
1404 struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05001405 int x, int y, enum mode_set_atomic state)
Chris Ball4dd19b02010-09-26 06:47:23 -05001406{
1407 struct drm_device *dev = crtc->dev;
1408 struct radeon_device *rdev = dev->dev_private;
1409
1410 if (ASIC_IS_DCE4(rdev))
Alex Deucherc9417bd2011-02-06 14:23:26 -05001411 return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
Chris Ball4dd19b02010-09-26 06:47:23 -05001412 else if (ASIC_IS_AVIVO(rdev))
1413 return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
1414 else
1415 return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
Alex Deucher54f088a2010-01-19 16:34:01 -05001416}
1417
Alex Deucher615e0cb2010-01-20 16:22:53 -05001418/* properly set additional regs when using atombios */
1419static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
1420{
1421 struct drm_device *dev = crtc->dev;
1422 struct radeon_device *rdev = dev->dev_private;
1423 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1424 u32 disp_merge_cntl;
1425
1426 switch (radeon_crtc->crtc_id) {
1427 case 0:
1428 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
1429 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
1430 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
1431 break;
1432 case 1:
1433 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
1434 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
1435 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
1436 WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
1437 WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
1438 break;
1439 }
1440}
1441
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001442static int radeon_atom_pick_pll(struct drm_crtc *crtc)
1443{
1444 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1445 struct drm_device *dev = crtc->dev;
1446 struct radeon_device *rdev = dev->dev_private;
1447 struct drm_encoder *test_encoder;
1448 struct drm_crtc *test_crtc;
1449 uint32_t pll_in_use = 0;
1450
1451 if (ASIC_IS_DCE4(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001452 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1453 if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
Alex Deucher86a94de2011-05-20 04:34:17 -04001454 /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
1455 * depending on the asic:
1456 * DCE4: PPLL or ext clock
1457 * DCE5: DCPLL or ext clock
1458 *
1459 * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
1460 * PPLL/DCPLL programming and only program the DP DTO for the
1461 * crtc virtual pixel clock.
1462 */
Alex Deucher996d5c52011-10-26 15:59:50 -04001463 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_encoder))) {
Alex Deucher86a94de2011-05-20 04:34:17 -04001464 if (ASIC_IS_DCE5(rdev) || rdev->clock.dp_extclk)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001465 return ATOM_PPLL_INVALID;
1466 }
1467 }
1468 }
1469
1470 /* otherwise, pick one of the plls */
1471 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1472 struct radeon_crtc *radeon_test_crtc;
1473
1474 if (crtc == test_crtc)
1475 continue;
1476
1477 radeon_test_crtc = to_radeon_crtc(test_crtc);
1478 if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
1479 (radeon_test_crtc->pll_id <= ATOM_PPLL2))
1480 pll_in_use |= (1 << radeon_test_crtc->pll_id);
1481 }
1482 if (!(pll_in_use & 1))
1483 return ATOM_PPLL1;
1484 return ATOM_PPLL2;
1485 } else
1486 return radeon_crtc->crtc_id;
1487
1488}
1489
Alex Deucher3fa47d92012-01-20 14:56:39 -05001490void radeon_atom_dcpll_init(struct radeon_device *rdev)
1491{
1492 /* always set DCPLL */
1493 if (ASIC_IS_DCE4(rdev)) {
1494 struct radeon_atom_ss ss;
1495 bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
1496 ASIC_INTERNAL_SS_ON_DCPLL,
1497 rdev->clock.default_dispclk);
1498 if (ss_enabled)
1499 atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, &ss);
1500 /* XXX: DCE5, make sure voltage, dispclk is high enough */
1501 atombios_crtc_set_dcpll(rdev, rdev->clock.default_dispclk);
1502 if (ss_enabled)
1503 atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, &ss);
1504 }
1505
1506}
1507
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001508int atombios_crtc_mode_set(struct drm_crtc *crtc,
1509 struct drm_display_mode *mode,
1510 struct drm_display_mode *adjusted_mode,
1511 int x, int y, struct drm_framebuffer *old_fb)
1512{
1513 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1514 struct drm_device *dev = crtc->dev;
1515 struct radeon_device *rdev = dev->dev_private;
Alex Deucher54bfe492010-09-03 15:52:53 -04001516 struct drm_encoder *encoder;
1517 bool is_tvcv = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001518
Alex Deucher54bfe492010-09-03 15:52:53 -04001519 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1520 /* find tv std */
1521 if (encoder->crtc == crtc) {
1522 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1523 if (radeon_encoder->active_device &
1524 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
1525 is_tvcv = true;
1526 }
1527 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001528
1529 atombios_crtc_set_pll(crtc, adjusted_mode);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001530
Alex Deucher54bfe492010-09-03 15:52:53 -04001531 if (ASIC_IS_DCE4(rdev))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001532 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher54bfe492010-09-03 15:52:53 -04001533 else if (ASIC_IS_AVIVO(rdev)) {
1534 if (is_tvcv)
1535 atombios_crtc_set_timing(crtc, adjusted_mode);
1536 else
1537 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
1538 } else {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001539 atombios_crtc_set_timing(crtc, adjusted_mode);
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001540 if (radeon_crtc->crtc_id == 0)
1541 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher615e0cb2010-01-20 16:22:53 -05001542 radeon_legacy_atom_fixup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001543 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001544 atombios_crtc_set_base(crtc, x, y, old_fb);
Jerome Glissec93bb852009-07-13 21:04:08 +02001545 atombios_overscan_setup(crtc, mode, adjusted_mode);
1546 atombios_scaler_setup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001547 return 0;
1548}
1549
1550static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
1551 struct drm_display_mode *mode,
1552 struct drm_display_mode *adjusted_mode)
1553{
Jerome Glissec93bb852009-07-13 21:04:08 +02001554 if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
1555 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001556 return true;
1557}
1558
1559static void atombios_crtc_prepare(struct drm_crtc *crtc)
1560{
Alex Deucher267364a2010-03-08 17:10:41 -05001561 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1562
1563 /* pick pll */
1564 radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
1565
Alex Deucher37b43902010-02-09 12:04:43 -05001566 atombios_lock_crtc(crtc, ATOM_ENABLE);
Alex Deuchera348c842010-01-21 16:50:30 -05001567 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001568}
1569
1570static void atombios_crtc_commit(struct drm_crtc *crtc)
1571{
1572 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
Alex Deucher37b43902010-02-09 12:04:43 -05001573 atombios_lock_crtc(crtc, ATOM_DISABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001574}
1575
Alex Deucher37f90032010-06-11 17:58:38 -04001576static void atombios_crtc_disable(struct drm_crtc *crtc)
1577{
1578 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Alex Deucher8e8e5232011-05-20 04:34:16 -04001579 struct radeon_atom_ss ss;
1580
Alex Deucher37f90032010-06-11 17:58:38 -04001581 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
1582
1583 switch (radeon_crtc->pll_id) {
1584 case ATOM_PPLL1:
1585 case ATOM_PPLL2:
1586 /* disable the ppll */
1587 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
Alex Deucher8e8e5232011-05-20 04:34:16 -04001588 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
Alex Deucher37f90032010-06-11 17:58:38 -04001589 break;
1590 default:
1591 break;
1592 }
1593 radeon_crtc->pll_id = -1;
1594}
1595
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001596static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
1597 .dpms = atombios_crtc_dpms,
1598 .mode_fixup = atombios_crtc_mode_fixup,
1599 .mode_set = atombios_crtc_mode_set,
1600 .mode_set_base = atombios_crtc_set_base,
Chris Ball4dd19b02010-09-26 06:47:23 -05001601 .mode_set_base_atomic = atombios_crtc_set_base_atomic,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001602 .prepare = atombios_crtc_prepare,
1603 .commit = atombios_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10001604 .load_lut = radeon_crtc_load_lut,
Alex Deucher37f90032010-06-11 17:58:38 -04001605 .disable = atombios_crtc_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001606};
1607
1608void radeon_atombios_init_crtc(struct drm_device *dev,
1609 struct radeon_crtc *radeon_crtc)
1610{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001611 struct radeon_device *rdev = dev->dev_private;
1612
1613 if (ASIC_IS_DCE4(rdev)) {
1614 switch (radeon_crtc->crtc_id) {
1615 case 0:
1616 default:
Alex Deucher12d77982010-02-09 17:18:48 -05001617 radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001618 break;
1619 case 1:
Alex Deucher12d77982010-02-09 17:18:48 -05001620 radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001621 break;
1622 case 2:
Alex Deucher12d77982010-02-09 17:18:48 -05001623 radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001624 break;
1625 case 3:
Alex Deucher12d77982010-02-09 17:18:48 -05001626 radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001627 break;
1628 case 4:
Alex Deucher12d77982010-02-09 17:18:48 -05001629 radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001630 break;
1631 case 5:
Alex Deucher12d77982010-02-09 17:18:48 -05001632 radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001633 break;
1634 }
1635 } else {
1636 if (radeon_crtc->crtc_id == 1)
1637 radeon_crtc->crtc_offset =
1638 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
1639 else
1640 radeon_crtc->crtc_offset = 0;
1641 }
1642 radeon_crtc->pll_id = -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001643 drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
1644}