blob: daa51ac8522b7293c4dc5e3aa66b581c48390dbf [file] [log] [blame]
Alex Deucher8cc1a532013-04-09 12:41:24 -04001/*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef CIK_H
25#define CIK_H
26
27#define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
28
29#define CIK_RB_BITMAP_WIDTH_PER_SH 2
30
Alex Deucher1c491652013-04-09 12:45:26 -040031#define VGA_HDP_CONTROL 0x328
32#define VGA_MEMORY_DISABLE (1 << 4)
33
Alex Deucher8cc1a532013-04-09 12:41:24 -040034#define DMIF_ADDR_CALC 0xC00
35
Alex Deucher1c491652013-04-09 12:45:26 -040036#define SRBM_GFX_CNTL 0xE44
37#define PIPEID(x) ((x) << 0)
38#define MEID(x) ((x) << 2)
39#define VMID(x) ((x) << 4)
40#define QUEUEID(x) ((x) << 8)
41
Alex Deucher6f2043c2013-04-09 12:43:41 -040042#define SRBM_STATUS2 0xE4C
43#define SRBM_STATUS 0xE50
44
Alex Deucher21a93e12013-04-09 12:47:11 -040045#define SRBM_SOFT_RESET 0xE60
46#define SOFT_RESET_BIF (1 << 1)
47#define SOFT_RESET_R0PLL (1 << 4)
48#define SOFT_RESET_DC (1 << 5)
49#define SOFT_RESET_SDMA1 (1 << 6)
50#define SOFT_RESET_GRBM (1 << 8)
51#define SOFT_RESET_HDP (1 << 9)
52#define SOFT_RESET_IH (1 << 10)
53#define SOFT_RESET_MC (1 << 11)
54#define SOFT_RESET_ROM (1 << 14)
55#define SOFT_RESET_SEM (1 << 15)
56#define SOFT_RESET_VMC (1 << 17)
57#define SOFT_RESET_SDMA (1 << 20)
58#define SOFT_RESET_TST (1 << 21)
59#define SOFT_RESET_REGBB (1 << 22)
60#define SOFT_RESET_ORB (1 << 23)
61#define SOFT_RESET_VCE (1 << 24)
62
Alex Deucher1c491652013-04-09 12:45:26 -040063#define VM_L2_CNTL 0x1400
64#define ENABLE_L2_CACHE (1 << 0)
65#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
66#define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
67#define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
68#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
69#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
70#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
71#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
72#define VM_L2_CNTL2 0x1404
73#define INVALIDATE_ALL_L1_TLBS (1 << 0)
74#define INVALIDATE_L2_CACHE (1 << 1)
75#define INVALIDATE_CACHE_MODE(x) ((x) << 26)
76#define INVALIDATE_PTE_AND_PDE_CACHES 0
77#define INVALIDATE_ONLY_PTE_CACHES 1
78#define INVALIDATE_ONLY_PDE_CACHES 2
79#define VM_L2_CNTL3 0x1408
80#define BANK_SELECT(x) ((x) << 0)
81#define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
82#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
83#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
84#define VM_L2_STATUS 0x140C
85#define L2_BUSY (1 << 0)
86#define VM_CONTEXT0_CNTL 0x1410
87#define ENABLE_CONTEXT (1 << 0)
88#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
Alex Deuchera00024b2012-09-18 16:06:01 -040089#define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
Alex Deucher1c491652013-04-09 12:45:26 -040090#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
Alex Deuchera00024b2012-09-18 16:06:01 -040091#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
92#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
93#define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
94#define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
95#define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
96#define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
97#define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
98#define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
99#define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
100#define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
Alex Deucher1c491652013-04-09 12:45:26 -0400101#define VM_CONTEXT1_CNTL 0x1414
102#define VM_CONTEXT0_CNTL2 0x1430
103#define VM_CONTEXT1_CNTL2 0x1434
104#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
105#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
106#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
107#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
108#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
109#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
110#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
111#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
112
113#define VM_INVALIDATE_REQUEST 0x1478
114#define VM_INVALIDATE_RESPONSE 0x147c
115
Alex Deucher9d97c992012-09-06 14:24:48 -0400116#define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
117
118#define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
119
Alex Deucher1c491652013-04-09 12:45:26 -0400120#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
121#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
122
123#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
124#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
125#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
126#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
127#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
128#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
129#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
130#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
131#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
132#define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
133
134#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
135#define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
136
Alex Deucher8cc1a532013-04-09 12:41:24 -0400137#define MC_SHARED_CHMAP 0x2004
138#define NOOFCHAN_SHIFT 12
139#define NOOFCHAN_MASK 0x0000f000
140#define MC_SHARED_CHREMAP 0x2008
141
Alex Deucher1c491652013-04-09 12:45:26 -0400142#define CHUB_CONTROL 0x1864
143#define BYPASS_VM (1 << 0)
144
145#define MC_VM_FB_LOCATION 0x2024
146#define MC_VM_AGP_TOP 0x2028
147#define MC_VM_AGP_BOT 0x202C
148#define MC_VM_AGP_BASE 0x2030
149#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
150#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
151#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
152
153#define MC_VM_MX_L1_TLB_CNTL 0x2064
154#define ENABLE_L1_TLB (1 << 0)
155#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
156#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
157#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
158#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
159#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
160#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
161#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
162#define MC_VM_FB_OFFSET 0x2068
163
Alex Deucherbc8273f2012-06-29 19:44:04 -0400164#define MC_SHARED_BLACKOUT_CNTL 0x20ac
165
Alex Deucher8cc1a532013-04-09 12:41:24 -0400166#define MC_ARB_RAMCFG 0x2760
167#define NOOFBANK_SHIFT 0
168#define NOOFBANK_MASK 0x00000003
169#define NOOFRANK_SHIFT 2
170#define NOOFRANK_MASK 0x00000004
171#define NOOFROWS_SHIFT 3
172#define NOOFROWS_MASK 0x00000038
173#define NOOFCOLS_SHIFT 6
174#define NOOFCOLS_MASK 0x000000C0
175#define CHANSIZE_SHIFT 8
176#define CHANSIZE_MASK 0x00000100
177#define NOOFGROUPS_SHIFT 12
178#define NOOFGROUPS_MASK 0x00001000
179
Alex Deucherbc8273f2012-06-29 19:44:04 -0400180#define MC_SEQ_SUP_CNTL 0x28c8
181#define RUN_MASK (1 << 0)
182#define MC_SEQ_SUP_PGM 0x28cc
183
184#define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
185#define TRAIN_DONE_D0 (1 << 30)
186#define TRAIN_DONE_D1 (1 << 31)
187
188#define MC_IO_PAD_CNTL_D0 0x29d0
189#define MEM_FALL_OUT_CMD (1 << 8)
190
191#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
192#define MC_SEQ_IO_DEBUG_DATA 0x2a48
193
Alex Deucher8cc1a532013-04-09 12:41:24 -0400194#define HDP_HOST_PATH_CNTL 0x2C00
195#define HDP_NONSURFACE_BASE 0x2C04
196#define HDP_NONSURFACE_INFO 0x2C08
197#define HDP_NONSURFACE_SIZE 0x2C0C
198
199#define HDP_ADDR_CONFIG 0x2F48
200#define HDP_MISC_CNTL 0x2F4C
201#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
202
Alex Deuchera59781b2012-11-09 10:45:57 -0500203#define IH_RB_CNTL 0x3e00
204# define IH_RB_ENABLE (1 << 0)
205# define IH_RB_SIZE(x) ((x) << 1) /* log2 */
206# define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
207# define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
208# define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
209# define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
210# define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
211#define IH_RB_BASE 0x3e04
212#define IH_RB_RPTR 0x3e08
213#define IH_RB_WPTR 0x3e0c
214# define RB_OVERFLOW (1 << 0)
215# define WPTR_OFFSET_MASK 0x3fffc
216#define IH_RB_WPTR_ADDR_HI 0x3e10
217#define IH_RB_WPTR_ADDR_LO 0x3e14
218#define IH_CNTL 0x3e18
219# define ENABLE_INTR (1 << 0)
220# define IH_MC_SWAP(x) ((x) << 1)
221# define IH_MC_SWAP_NONE 0
222# define IH_MC_SWAP_16BIT 1
223# define IH_MC_SWAP_32BIT 2
224# define IH_MC_SWAP_64BIT 3
225# define RPTR_REARM (1 << 4)
226# define MC_WRREQ_CREDIT(x) ((x) << 15)
227# define MC_WR_CLEAN_CNT(x) ((x) << 20)
228# define MC_VMID(x) ((x) << 25)
229
Alex Deucher1c491652013-04-09 12:45:26 -0400230#define CONFIG_MEMSIZE 0x5428
231
Alex Deuchera59781b2012-11-09 10:45:57 -0500232#define INTERRUPT_CNTL 0x5468
233# define IH_DUMMY_RD_OVERRIDE (1 << 0)
234# define IH_DUMMY_RD_EN (1 << 1)
235# define IH_REQ_NONSNOOP_EN (1 << 3)
236# define GEN_IH_INT_EN (1 << 8)
237#define INTERRUPT_CNTL2 0x546c
238
Alex Deucher1c491652013-04-09 12:45:26 -0400239#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
240
Alex Deucher8cc1a532013-04-09 12:41:24 -0400241#define BIF_FB_EN 0x5490
242#define FB_READ_EN (1 << 0)
243#define FB_WRITE_EN (1 << 1)
244
Alex Deucher1c491652013-04-09 12:45:26 -0400245#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
246
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400247#define GPU_HDP_FLUSH_REQ 0x54DC
248#define GPU_HDP_FLUSH_DONE 0x54E0
249#define CP0 (1 << 0)
250#define CP1 (1 << 1)
251#define CP2 (1 << 2)
252#define CP3 (1 << 3)
253#define CP4 (1 << 4)
254#define CP5 (1 << 5)
255#define CP6 (1 << 6)
256#define CP7 (1 << 7)
257#define CP8 (1 << 8)
258#define CP9 (1 << 9)
259#define SDMA0 (1 << 10)
260#define SDMA1 (1 << 11)
261
Alex Deuchercd84a272012-07-20 17:13:13 -0400262/* 0x6b04, 0x7704, 0x10304, 0x10f04, 0x11b04, 0x12704 */
263#define LB_MEMORY_CTRL 0x6b04
264#define LB_MEMORY_SIZE(x) ((x) << 0)
265#define LB_MEMORY_CONFIG(x) ((x) << 20)
266
267#define DPG_WATERMARK_MASK_CONTROL 0x6cc8
268# define LATENCY_WATERMARK_MASK(x) ((x) << 8)
269#define DPG_PIPE_LATENCY_CONTROL 0x6ccc
270# define LATENCY_LOW_WATERMARK(x) ((x) << 0)
271# define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
272
Alex Deuchera59781b2012-11-09 10:45:57 -0500273/* 0x6b24, 0x7724, 0x10324, 0x10f24, 0x11b24, 0x12724 */
274#define LB_VLINE_STATUS 0x6b24
275# define VLINE_OCCURRED (1 << 0)
276# define VLINE_ACK (1 << 4)
277# define VLINE_STAT (1 << 12)
278# define VLINE_INTERRUPT (1 << 16)
279# define VLINE_INTERRUPT_TYPE (1 << 17)
280/* 0x6b2c, 0x772c, 0x1032c, 0x10f2c, 0x11b2c, 0x1272c */
281#define LB_VBLANK_STATUS 0x6b2c
282# define VBLANK_OCCURRED (1 << 0)
283# define VBLANK_ACK (1 << 4)
284# define VBLANK_STAT (1 << 12)
285# define VBLANK_INTERRUPT (1 << 16)
286# define VBLANK_INTERRUPT_TYPE (1 << 17)
287
288/* 0x6b20, 0x7720, 0x10320, 0x10f20, 0x11b20, 0x12720 */
289#define LB_INTERRUPT_MASK 0x6b20
290# define VBLANK_INTERRUPT_MASK (1 << 0)
291# define VLINE_INTERRUPT_MASK (1 << 4)
292# define VLINE2_INTERRUPT_MASK (1 << 8)
293
294#define DISP_INTERRUPT_STATUS 0x60f4
295# define LB_D1_VLINE_INTERRUPT (1 << 2)
296# define LB_D1_VBLANK_INTERRUPT (1 << 3)
297# define DC_HPD1_INTERRUPT (1 << 17)
298# define DC_HPD1_RX_INTERRUPT (1 << 18)
299# define DACA_AUTODETECT_INTERRUPT (1 << 22)
300# define DACB_AUTODETECT_INTERRUPT (1 << 23)
301# define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
302# define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
303#define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
304# define LB_D2_VLINE_INTERRUPT (1 << 2)
305# define LB_D2_VBLANK_INTERRUPT (1 << 3)
306# define DC_HPD2_INTERRUPT (1 << 17)
307# define DC_HPD2_RX_INTERRUPT (1 << 18)
308# define DISP_TIMER_INTERRUPT (1 << 24)
309#define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
310# define LB_D3_VLINE_INTERRUPT (1 << 2)
311# define LB_D3_VBLANK_INTERRUPT (1 << 3)
312# define DC_HPD3_INTERRUPT (1 << 17)
313# define DC_HPD3_RX_INTERRUPT (1 << 18)
314#define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
315# define LB_D4_VLINE_INTERRUPT (1 << 2)
316# define LB_D4_VBLANK_INTERRUPT (1 << 3)
317# define DC_HPD4_INTERRUPT (1 << 17)
318# define DC_HPD4_RX_INTERRUPT (1 << 18)
319#define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
320# define LB_D5_VLINE_INTERRUPT (1 << 2)
321# define LB_D5_VBLANK_INTERRUPT (1 << 3)
322# define DC_HPD5_INTERRUPT (1 << 17)
323# define DC_HPD5_RX_INTERRUPT (1 << 18)
324#define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
325# define LB_D6_VLINE_INTERRUPT (1 << 2)
326# define LB_D6_VBLANK_INTERRUPT (1 << 3)
327# define DC_HPD6_INTERRUPT (1 << 17)
328# define DC_HPD6_RX_INTERRUPT (1 << 18)
329#define DISP_INTERRUPT_STATUS_CONTINUE6 0x6780
330
331#define DAC_AUTODETECT_INT_CONTROL 0x67c8
332
333#define DC_HPD1_INT_STATUS 0x601c
334#define DC_HPD2_INT_STATUS 0x6028
335#define DC_HPD3_INT_STATUS 0x6034
336#define DC_HPD4_INT_STATUS 0x6040
337#define DC_HPD5_INT_STATUS 0x604c
338#define DC_HPD6_INT_STATUS 0x6058
339# define DC_HPDx_INT_STATUS (1 << 0)
340# define DC_HPDx_SENSE (1 << 1)
341# define DC_HPDx_SENSE_DELAYED (1 << 4)
342# define DC_HPDx_RX_INT_STATUS (1 << 8)
343
344#define DC_HPD1_INT_CONTROL 0x6020
345#define DC_HPD2_INT_CONTROL 0x602c
346#define DC_HPD3_INT_CONTROL 0x6038
347#define DC_HPD4_INT_CONTROL 0x6044
348#define DC_HPD5_INT_CONTROL 0x6050
349#define DC_HPD6_INT_CONTROL 0x605c
350# define DC_HPDx_INT_ACK (1 << 0)
351# define DC_HPDx_INT_POLARITY (1 << 8)
352# define DC_HPDx_INT_EN (1 << 16)
353# define DC_HPDx_RX_INT_ACK (1 << 20)
354# define DC_HPDx_RX_INT_EN (1 << 24)
355
356#define DC_HPD1_CONTROL 0x6024
357#define DC_HPD2_CONTROL 0x6030
358#define DC_HPD3_CONTROL 0x603c
359#define DC_HPD4_CONTROL 0x6048
360#define DC_HPD5_CONTROL 0x6054
361#define DC_HPD6_CONTROL 0x6060
362# define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
363# define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
364# define DC_HPDx_EN (1 << 28)
365
Alex Deucher8cc1a532013-04-09 12:41:24 -0400366#define GRBM_CNTL 0x8000
367#define GRBM_READ_TIMEOUT(x) ((x) << 0)
368
Alex Deucher6f2043c2013-04-09 12:43:41 -0400369#define GRBM_STATUS2 0x8008
370#define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
371#define ME0PIPE1_CF_RQ_PENDING (1 << 4)
372#define ME0PIPE1_PF_RQ_PENDING (1 << 5)
373#define ME1PIPE0_RQ_PENDING (1 << 6)
374#define ME1PIPE1_RQ_PENDING (1 << 7)
375#define ME1PIPE2_RQ_PENDING (1 << 8)
376#define ME1PIPE3_RQ_PENDING (1 << 9)
377#define ME2PIPE0_RQ_PENDING (1 << 10)
378#define ME2PIPE1_RQ_PENDING (1 << 11)
379#define ME2PIPE2_RQ_PENDING (1 << 12)
380#define ME2PIPE3_RQ_PENDING (1 << 13)
381#define RLC_RQ_PENDING (1 << 14)
382#define RLC_BUSY (1 << 24)
383#define TC_BUSY (1 << 25)
384#define CPF_BUSY (1 << 28)
385#define CPC_BUSY (1 << 29)
386#define CPG_BUSY (1 << 30)
387
388#define GRBM_STATUS 0x8010
389#define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
390#define SRBM_RQ_PENDING (1 << 5)
391#define ME0PIPE0_CF_RQ_PENDING (1 << 7)
392#define ME0PIPE0_PF_RQ_PENDING (1 << 8)
393#define GDS_DMA_RQ_PENDING (1 << 9)
394#define DB_CLEAN (1 << 12)
395#define CB_CLEAN (1 << 13)
396#define TA_BUSY (1 << 14)
397#define GDS_BUSY (1 << 15)
398#define WD_BUSY_NO_DMA (1 << 16)
399#define VGT_BUSY (1 << 17)
400#define IA_BUSY_NO_DMA (1 << 18)
401#define IA_BUSY (1 << 19)
402#define SX_BUSY (1 << 20)
403#define WD_BUSY (1 << 21)
404#define SPI_BUSY (1 << 22)
405#define BCI_BUSY (1 << 23)
406#define SC_BUSY (1 << 24)
407#define PA_BUSY (1 << 25)
408#define DB_BUSY (1 << 26)
409#define CP_COHERENCY_BUSY (1 << 28)
410#define CP_BUSY (1 << 29)
411#define CB_BUSY (1 << 30)
412#define GUI_ACTIVE (1 << 31)
413#define GRBM_STATUS_SE0 0x8014
414#define GRBM_STATUS_SE1 0x8018
415#define GRBM_STATUS_SE2 0x8038
416#define GRBM_STATUS_SE3 0x803C
417#define SE_DB_CLEAN (1 << 1)
418#define SE_CB_CLEAN (1 << 2)
419#define SE_BCI_BUSY (1 << 22)
420#define SE_VGT_BUSY (1 << 23)
421#define SE_PA_BUSY (1 << 24)
422#define SE_TA_BUSY (1 << 25)
423#define SE_SX_BUSY (1 << 26)
424#define SE_SPI_BUSY (1 << 27)
425#define SE_SC_BUSY (1 << 29)
426#define SE_DB_BUSY (1 << 30)
427#define SE_CB_BUSY (1 << 31)
428
429#define GRBM_SOFT_RESET 0x8020
430#define SOFT_RESET_CP (1 << 0) /* All CP blocks */
431#define SOFT_RESET_RLC (1 << 2) /* RLC */
432#define SOFT_RESET_GFX (1 << 16) /* GFX */
433#define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
434#define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
435#define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
436
Alex Deuchera59781b2012-11-09 10:45:57 -0500437#define GRBM_INT_CNTL 0x8060
438# define RDERR_INT_ENABLE (1 << 0)
439# define GUI_IDLE_INT_ENABLE (1 << 19)
440
Alex Deucher6f2043c2013-04-09 12:43:41 -0400441#define CP_MEC_CNTL 0x8234
442#define MEC_ME2_HALT (1 << 28)
443#define MEC_ME1_HALT (1 << 30)
444
Alex Deucher841cf442012-12-18 21:47:44 -0500445#define CP_MEC_CNTL 0x8234
446#define MEC_ME2_HALT (1 << 28)
447#define MEC_ME1_HALT (1 << 30)
448
Alex Deucher6f2043c2013-04-09 12:43:41 -0400449#define CP_ME_CNTL 0x86D8
450#define CP_CE_HALT (1 << 24)
451#define CP_PFP_HALT (1 << 26)
452#define CP_ME_HALT (1 << 28)
453
Alex Deucher841cf442012-12-18 21:47:44 -0500454#define CP_RB0_RPTR 0x8700
455#define CP_RB_WPTR_DELAY 0x8704
456
Alex Deucher8cc1a532013-04-09 12:41:24 -0400457#define CP_MEQ_THRESHOLDS 0x8764
458#define MEQ1_START(x) ((x) << 0)
459#define MEQ2_START(x) ((x) << 8)
460
461#define VGT_VTX_VECT_EJECT_REG 0x88B0
462
463#define VGT_CACHE_INVALIDATION 0x88C4
464#define CACHE_INVALIDATION(x) ((x) << 0)
465#define VC_ONLY 0
466#define TC_ONLY 1
467#define VC_AND_TC 2
468#define AUTO_INVLD_EN(x) ((x) << 6)
469#define NO_AUTO 0
470#define ES_AUTO 1
471#define GS_AUTO 2
472#define ES_AND_GS_AUTO 3
473
474#define VGT_GS_VERTEX_REUSE 0x88D4
475
476#define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
477#define INACTIVE_CUS_MASK 0xFFFF0000
478#define INACTIVE_CUS_SHIFT 16
479#define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
480
481#define PA_CL_ENHANCE 0x8A14
482#define CLIP_VTX_REORDER_ENA (1 << 0)
483#define NUM_CLIP_SEQ(x) ((x) << 1)
484
485#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
486#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
487#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
488
489#define PA_SC_FIFO_SIZE 0x8BCC
490#define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
491#define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
492#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
493#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
494
495#define PA_SC_ENHANCE 0x8BF0
496#define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
497#define DISABLE_PA_SC_GUIDANCE (1 << 13)
498
499#define SQ_CONFIG 0x8C00
500
Alex Deucher1c491652013-04-09 12:45:26 -0400501#define SH_MEM_BASES 0x8C28
502/* if PTR32, these are the bases for scratch and lds */
503#define PRIVATE_BASE(x) ((x) << 0) /* scratch */
504#define SHARED_BASE(x) ((x) << 16) /* LDS */
505#define SH_MEM_APE1_BASE 0x8C2C
506/* if PTR32, this is the base location of GPUVM */
507#define SH_MEM_APE1_LIMIT 0x8C30
508/* if PTR32, this is the upper limit of GPUVM */
509#define SH_MEM_CONFIG 0x8C34
510#define PTR32 (1 << 0)
511#define ALIGNMENT_MODE(x) ((x) << 2)
512#define SH_MEM_ALIGNMENT_MODE_DWORD 0
513#define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
514#define SH_MEM_ALIGNMENT_MODE_STRICT 2
515#define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
516#define DEFAULT_MTYPE(x) ((x) << 4)
517#define APE1_MTYPE(x) ((x) << 7)
518
Alex Deucher8cc1a532013-04-09 12:41:24 -0400519#define SX_DEBUG_1 0x9060
520
521#define SPI_CONFIG_CNTL 0x9100
522
523#define SPI_CONFIG_CNTL_1 0x913C
524#define VTX_DONE_DELAY(x) ((x) << 0)
525#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
526
527#define TA_CNTL_AUX 0x9508
528
529#define DB_DEBUG 0x9830
530#define DB_DEBUG2 0x9834
531#define DB_DEBUG3 0x9838
532
533#define CC_RB_BACKEND_DISABLE 0x98F4
534#define BACKEND_DISABLE(x) ((x) << 16)
535#define GB_ADDR_CONFIG 0x98F8
536#define NUM_PIPES(x) ((x) << 0)
537#define NUM_PIPES_MASK 0x00000007
538#define NUM_PIPES_SHIFT 0
539#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
540#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
541#define PIPE_INTERLEAVE_SIZE_SHIFT 4
542#define NUM_SHADER_ENGINES(x) ((x) << 12)
543#define NUM_SHADER_ENGINES_MASK 0x00003000
544#define NUM_SHADER_ENGINES_SHIFT 12
545#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
546#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
547#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
548#define ROW_SIZE(x) ((x) << 28)
549#define ROW_SIZE_MASK 0x30000000
550#define ROW_SIZE_SHIFT 28
551
552#define GB_TILE_MODE0 0x9910
553# define ARRAY_MODE(x) ((x) << 2)
554# define ARRAY_LINEAR_GENERAL 0
555# define ARRAY_LINEAR_ALIGNED 1
556# define ARRAY_1D_TILED_THIN1 2
557# define ARRAY_2D_TILED_THIN1 4
558# define ARRAY_PRT_TILED_THIN1 5
559# define ARRAY_PRT_2D_TILED_THIN1 6
560# define PIPE_CONFIG(x) ((x) << 6)
561# define ADDR_SURF_P2 0
562# define ADDR_SURF_P4_8x16 4
563# define ADDR_SURF_P4_16x16 5
564# define ADDR_SURF_P4_16x32 6
565# define ADDR_SURF_P4_32x32 7
566# define ADDR_SURF_P8_16x16_8x16 8
567# define ADDR_SURF_P8_16x32_8x16 9
568# define ADDR_SURF_P8_32x32_8x16 10
569# define ADDR_SURF_P8_16x32_16x16 11
570# define ADDR_SURF_P8_32x32_16x16 12
571# define ADDR_SURF_P8_32x32_16x32 13
572# define ADDR_SURF_P8_32x64_32x32 14
573# define TILE_SPLIT(x) ((x) << 11)
574# define ADDR_SURF_TILE_SPLIT_64B 0
575# define ADDR_SURF_TILE_SPLIT_128B 1
576# define ADDR_SURF_TILE_SPLIT_256B 2
577# define ADDR_SURF_TILE_SPLIT_512B 3
578# define ADDR_SURF_TILE_SPLIT_1KB 4
579# define ADDR_SURF_TILE_SPLIT_2KB 5
580# define ADDR_SURF_TILE_SPLIT_4KB 6
581# define MICRO_TILE_MODE_NEW(x) ((x) << 22)
582# define ADDR_SURF_DISPLAY_MICRO_TILING 0
583# define ADDR_SURF_THIN_MICRO_TILING 1
584# define ADDR_SURF_DEPTH_MICRO_TILING 2
585# define ADDR_SURF_ROTATED_MICRO_TILING 3
586# define SAMPLE_SPLIT(x) ((x) << 25)
587# define ADDR_SURF_SAMPLE_SPLIT_1 0
588# define ADDR_SURF_SAMPLE_SPLIT_2 1
589# define ADDR_SURF_SAMPLE_SPLIT_4 2
590# define ADDR_SURF_SAMPLE_SPLIT_8 3
591
592#define GB_MACROTILE_MODE0 0x9990
593# define BANK_WIDTH(x) ((x) << 0)
594# define ADDR_SURF_BANK_WIDTH_1 0
595# define ADDR_SURF_BANK_WIDTH_2 1
596# define ADDR_SURF_BANK_WIDTH_4 2
597# define ADDR_SURF_BANK_WIDTH_8 3
598# define BANK_HEIGHT(x) ((x) << 2)
599# define ADDR_SURF_BANK_HEIGHT_1 0
600# define ADDR_SURF_BANK_HEIGHT_2 1
601# define ADDR_SURF_BANK_HEIGHT_4 2
602# define ADDR_SURF_BANK_HEIGHT_8 3
603# define MACRO_TILE_ASPECT(x) ((x) << 4)
604# define ADDR_SURF_MACRO_ASPECT_1 0
605# define ADDR_SURF_MACRO_ASPECT_2 1
606# define ADDR_SURF_MACRO_ASPECT_4 2
607# define ADDR_SURF_MACRO_ASPECT_8 3
608# define NUM_BANKS(x) ((x) << 6)
609# define ADDR_SURF_2_BANK 0
610# define ADDR_SURF_4_BANK 1
611# define ADDR_SURF_8_BANK 2
612# define ADDR_SURF_16_BANK 3
613
614#define CB_HW_CONTROL 0x9A10
615
616#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
617#define BACKEND_DISABLE_MASK 0x00FF0000
618#define BACKEND_DISABLE_SHIFT 16
619
620#define TCP_CHAN_STEER_LO 0xac0c
621#define TCP_CHAN_STEER_HI 0xac10
622
Alex Deucher1c491652013-04-09 12:45:26 -0400623#define TC_CFG_L1_LOAD_POLICY0 0xAC68
624#define TC_CFG_L1_LOAD_POLICY1 0xAC6C
625#define TC_CFG_L1_STORE_POLICY 0xAC70
626#define TC_CFG_L2_LOAD_POLICY0 0xAC74
627#define TC_CFG_L2_LOAD_POLICY1 0xAC78
628#define TC_CFG_L2_STORE_POLICY0 0xAC7C
629#define TC_CFG_L2_STORE_POLICY1 0xAC80
630#define TC_CFG_L2_ATOMIC_POLICY 0xAC84
631#define TC_CFG_L1_VOLATILE 0xAC88
632#define TC_CFG_L2_VOLATILE 0xAC8C
633
Alex Deucher841cf442012-12-18 21:47:44 -0500634#define CP_RB0_BASE 0xC100
635#define CP_RB0_CNTL 0xC104
636#define RB_BUFSZ(x) ((x) << 0)
637#define RB_BLKSZ(x) ((x) << 8)
638#define BUF_SWAP_32BIT (2 << 16)
639#define RB_NO_UPDATE (1 << 27)
640#define RB_RPTR_WR_ENA (1 << 31)
641
642#define CP_RB0_RPTR_ADDR 0xC10C
643#define RB_RPTR_SWAP_32BIT (2 << 0)
644#define CP_RB0_RPTR_ADDR_HI 0xC110
645#define CP_RB0_WPTR 0xC114
646
647#define CP_DEVICE_ID 0xC12C
648#define CP_ENDIAN_SWAP 0xC140
649#define CP_RB_VMID 0xC144
650
651#define CP_PFP_UCODE_ADDR 0xC150
652#define CP_PFP_UCODE_DATA 0xC154
653#define CP_ME_RAM_RADDR 0xC158
654#define CP_ME_RAM_WADDR 0xC15C
655#define CP_ME_RAM_DATA 0xC160
656
657#define CP_CE_UCODE_ADDR 0xC168
658#define CP_CE_UCODE_DATA 0xC16C
659#define CP_MEC_ME1_UCODE_ADDR 0xC170
660#define CP_MEC_ME1_UCODE_DATA 0xC174
661#define CP_MEC_ME2_UCODE_ADDR 0xC178
662#define CP_MEC_ME2_UCODE_DATA 0xC17C
663
Alex Deucherf6796ca2012-11-09 10:44:08 -0500664#define CP_INT_CNTL_RING0 0xC1A8
665# define CNTX_BUSY_INT_ENABLE (1 << 19)
666# define CNTX_EMPTY_INT_ENABLE (1 << 20)
667# define PRIV_INSTR_INT_ENABLE (1 << 22)
668# define PRIV_REG_INT_ENABLE (1 << 23)
669# define TIME_STAMP_INT_ENABLE (1 << 26)
670# define CP_RINGID2_INT_ENABLE (1 << 29)
671# define CP_RINGID1_INT_ENABLE (1 << 30)
672# define CP_RINGID0_INT_ENABLE (1 << 31)
673
Alex Deuchera59781b2012-11-09 10:45:57 -0500674#define CP_INT_STATUS_RING0 0xC1B4
675# define PRIV_INSTR_INT_STAT (1 << 22)
676# define PRIV_REG_INT_STAT (1 << 23)
677# define TIME_STAMP_INT_STAT (1 << 26)
678# define CP_RINGID2_INT_STAT (1 << 29)
679# define CP_RINGID1_INT_STAT (1 << 30)
680# define CP_RINGID0_INT_STAT (1 << 31)
681
682#define CP_ME1_PIPE0_INT_CNTL 0xC214
683#define CP_ME1_PIPE1_INT_CNTL 0xC218
684#define CP_ME1_PIPE2_INT_CNTL 0xC21C
685#define CP_ME1_PIPE3_INT_CNTL 0xC220
686#define CP_ME2_PIPE0_INT_CNTL 0xC224
687#define CP_ME2_PIPE1_INT_CNTL 0xC228
688#define CP_ME2_PIPE2_INT_CNTL 0xC22C
689#define CP_ME2_PIPE3_INT_CNTL 0xC230
690# define DEQUEUE_REQUEST_INT_ENABLE (1 << 13)
691# define WRM_POLL_TIMEOUT_INT_ENABLE (1 << 17)
692# define PRIV_REG_INT_ENABLE (1 << 23)
693# define TIME_STAMP_INT_ENABLE (1 << 26)
694# define GENERIC2_INT_ENABLE (1 << 29)
695# define GENERIC1_INT_ENABLE (1 << 30)
696# define GENERIC0_INT_ENABLE (1 << 31)
697#define CP_ME1_PIPE0_INT_STATUS 0xC214
698#define CP_ME1_PIPE1_INT_STATUS 0xC218
699#define CP_ME1_PIPE2_INT_STATUS 0xC21C
700#define CP_ME1_PIPE3_INT_STATUS 0xC220
701#define CP_ME2_PIPE0_INT_STATUS 0xC224
702#define CP_ME2_PIPE1_INT_STATUS 0xC228
703#define CP_ME2_PIPE2_INT_STATUS 0xC22C
704#define CP_ME2_PIPE3_INT_STATUS 0xC230
705# define DEQUEUE_REQUEST_INT_STATUS (1 << 13)
706# define WRM_POLL_TIMEOUT_INT_STATUS (1 << 17)
707# define PRIV_REG_INT_STATUS (1 << 23)
708# define TIME_STAMP_INT_STATUS (1 << 26)
709# define GENERIC2_INT_STATUS (1 << 29)
710# define GENERIC1_INT_STATUS (1 << 30)
711# define GENERIC0_INT_STATUS (1 << 31)
712
Alex Deucher841cf442012-12-18 21:47:44 -0500713#define CP_MAX_CONTEXT 0xC2B8
714
715#define CP_RB0_BASE_HI 0xC2C4
716
Alex Deucherf6796ca2012-11-09 10:44:08 -0500717#define RLC_CNTL 0xC300
718# define RLC_ENABLE (1 << 0)
719
720#define RLC_MC_CNTL 0xC30C
721
722#define RLC_LB_CNTR_MAX 0xC348
723
724#define RLC_LB_CNTL 0xC364
725
726#define RLC_LB_CNTR_INIT 0xC36C
727
728#define RLC_SAVE_AND_RESTORE_BASE 0xC374
729#define RLC_DRIVER_DMA_STATUS 0xC378
730
731#define RLC_GPM_UCODE_ADDR 0xC388
732#define RLC_GPM_UCODE_DATA 0xC38C
Alex Deucher44fa3462012-12-18 22:17:00 -0500733#define RLC_GPU_CLOCK_COUNT_LSB 0xC390
734#define RLC_GPU_CLOCK_COUNT_MSB 0xC394
735#define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC398
Alex Deucherf6796ca2012-11-09 10:44:08 -0500736#define RLC_UCODE_CNTL 0xC39C
737
738#define RLC_CGCG_CGLS_CTRL 0xC424
739
740#define RLC_LB_INIT_CU_MASK 0xC43C
741
742#define RLC_LB_PARAMS 0xC444
743
744#define RLC_SERDES_CU_MASTER_BUSY 0xC484
745#define RLC_SERDES_NONCU_MASTER_BUSY 0xC488
746# define SE_MASTER_BUSY_MASK 0x0000ffff
747# define GC_MASTER_BUSY (1 << 16)
748# define TC0_MASTER_BUSY (1 << 17)
749# define TC1_MASTER_BUSY (1 << 18)
750
751#define RLC_GPM_SCRATCH_ADDR 0xC4B0
752#define RLC_GPM_SCRATCH_DATA 0xC4B4
753
Alex Deucher8cc1a532013-04-09 12:41:24 -0400754#define PA_SC_RASTER_CONFIG 0x28350
755# define RASTER_CONFIG_RB_MAP_0 0
756# define RASTER_CONFIG_RB_MAP_1 1
757# define RASTER_CONFIG_RB_MAP_2 2
758# define RASTER_CONFIG_RB_MAP_3 3
759
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400760#define VGT_EVENT_INITIATOR 0x28a90
761# define SAMPLE_STREAMOUTSTATS1 (1 << 0)
762# define SAMPLE_STREAMOUTSTATS2 (2 << 0)
763# define SAMPLE_STREAMOUTSTATS3 (3 << 0)
764# define CACHE_FLUSH_TS (4 << 0)
765# define CACHE_FLUSH (6 << 0)
766# define CS_PARTIAL_FLUSH (7 << 0)
767# define VGT_STREAMOUT_RESET (10 << 0)
768# define END_OF_PIPE_INCR_DE (11 << 0)
769# define END_OF_PIPE_IB_END (12 << 0)
770# define RST_PIX_CNT (13 << 0)
771# define VS_PARTIAL_FLUSH (15 << 0)
772# define PS_PARTIAL_FLUSH (16 << 0)
773# define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
774# define ZPASS_DONE (21 << 0)
775# define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
776# define PERFCOUNTER_START (23 << 0)
777# define PERFCOUNTER_STOP (24 << 0)
778# define PIPELINESTAT_START (25 << 0)
779# define PIPELINESTAT_STOP (26 << 0)
780# define PERFCOUNTER_SAMPLE (27 << 0)
781# define SAMPLE_PIPELINESTAT (30 << 0)
782# define SO_VGT_STREAMOUT_FLUSH (31 << 0)
783# define SAMPLE_STREAMOUTSTATS (32 << 0)
784# define RESET_VTX_CNT (33 << 0)
785# define VGT_FLUSH (36 << 0)
786# define BOTTOM_OF_PIPE_TS (40 << 0)
787# define DB_CACHE_FLUSH_AND_INV (42 << 0)
788# define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
789# define FLUSH_AND_INV_DB_META (44 << 0)
790# define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
791# define FLUSH_AND_INV_CB_META (46 << 0)
792# define CS_DONE (47 << 0)
793# define PS_DONE (48 << 0)
794# define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
795# define THREAD_TRACE_START (51 << 0)
796# define THREAD_TRACE_STOP (52 << 0)
797# define THREAD_TRACE_FLUSH (54 << 0)
798# define THREAD_TRACE_FINISH (55 << 0)
799# define PIXEL_PIPE_STAT_CONTROL (56 << 0)
800# define PIXEL_PIPE_STAT_DUMP (57 << 0)
801# define PIXEL_PIPE_STAT_RESET (58 << 0)
802
Alex Deucher841cf442012-12-18 21:47:44 -0500803#define SCRATCH_REG0 0x30100
804#define SCRATCH_REG1 0x30104
805#define SCRATCH_REG2 0x30108
806#define SCRATCH_REG3 0x3010C
807#define SCRATCH_REG4 0x30110
808#define SCRATCH_REG5 0x30114
809#define SCRATCH_REG6 0x30118
810#define SCRATCH_REG7 0x3011C
811
812#define SCRATCH_UMSK 0x30140
813#define SCRATCH_ADDR 0x30144
814
815#define CP_SEM_WAIT_TIMER 0x301BC
816
817#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
818
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400819#define CP_WAIT_REG_MEM_TIMEOUT 0x301D0
820
Alex Deucher8cc1a532013-04-09 12:41:24 -0400821#define GRBM_GFX_INDEX 0x30800
822#define INSTANCE_INDEX(x) ((x) << 0)
823#define SH_INDEX(x) ((x) << 8)
824#define SE_INDEX(x) ((x) << 16)
825#define SH_BROADCAST_WRITES (1 << 29)
826#define INSTANCE_BROADCAST_WRITES (1 << 30)
827#define SE_BROADCAST_WRITES (1 << 31)
828
829#define VGT_ESGS_RING_SIZE 0x30900
830#define VGT_GSVS_RING_SIZE 0x30904
831#define VGT_PRIMITIVE_TYPE 0x30908
832#define VGT_INDEX_TYPE 0x3090C
833
834#define VGT_NUM_INDICES 0x30930
835#define VGT_NUM_INSTANCES 0x30934
836#define VGT_TF_RING_SIZE 0x30938
837#define VGT_HS_OFFCHIP_PARAM 0x3093C
838#define VGT_TF_MEMORY_BASE 0x30940
839
840#define PA_SU_LINE_STIPPLE_VALUE 0x30a00
841#define PA_SC_LINE_STIPPLE_STATE 0x30a04
842
843#define SQC_CACHES 0x30d20
844
845#define CP_PERFMON_CNTL 0x36020
846
847#define CGTS_TCC_DISABLE 0x3c00c
848#define CGTS_USER_TCC_DISABLE 0x3c010
849#define TCC_DISABLE_MASK 0xFFFF0000
850#define TCC_DISABLE_SHIFT 16
851
Alex Deucherf6796ca2012-11-09 10:44:08 -0500852#define CB_CGTT_SCLK_CTRL 0x3c2a0
853
Alex Deucher841cf442012-12-18 21:47:44 -0500854/*
855 * PM4
856 */
857#define PACKET_TYPE0 0
858#define PACKET_TYPE1 1
859#define PACKET_TYPE2 2
860#define PACKET_TYPE3 3
861
862#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
863#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
864#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
865#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
866#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
867 (((reg) >> 2) & 0xFFFF) | \
868 ((n) & 0x3FFF) << 16)
869#define CP_PACKET2 0x80000000
870#define PACKET2_PAD_SHIFT 0
871#define PACKET2_PAD_MASK (0x3fffffff << 0)
872
873#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
874
875#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
876 (((op) & 0xFF) << 8) | \
877 ((n) & 0x3FFF) << 16)
878
879#define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
880
881/* Packet 3 types */
882#define PACKET3_NOP 0x10
883#define PACKET3_SET_BASE 0x11
884#define PACKET3_BASE_INDEX(x) ((x) << 0)
885#define CE_PARTITION_BASE 3
886#define PACKET3_CLEAR_STATE 0x12
887#define PACKET3_INDEX_BUFFER_SIZE 0x13
888#define PACKET3_DISPATCH_DIRECT 0x15
889#define PACKET3_DISPATCH_INDIRECT 0x16
890#define PACKET3_ATOMIC_GDS 0x1D
891#define PACKET3_ATOMIC_MEM 0x1E
892#define PACKET3_OCCLUSION_QUERY 0x1F
893#define PACKET3_SET_PREDICATION 0x20
894#define PACKET3_REG_RMW 0x21
895#define PACKET3_COND_EXEC 0x22
896#define PACKET3_PRED_EXEC 0x23
897#define PACKET3_DRAW_INDIRECT 0x24
898#define PACKET3_DRAW_INDEX_INDIRECT 0x25
899#define PACKET3_INDEX_BASE 0x26
900#define PACKET3_DRAW_INDEX_2 0x27
901#define PACKET3_CONTEXT_CONTROL 0x28
902#define PACKET3_INDEX_TYPE 0x2A
903#define PACKET3_DRAW_INDIRECT_MULTI 0x2C
904#define PACKET3_DRAW_INDEX_AUTO 0x2D
905#define PACKET3_NUM_INSTANCES 0x2F
906#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
907#define PACKET3_INDIRECT_BUFFER_CONST 0x33
908#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
909#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
910#define PACKET3_DRAW_PREAMBLE 0x36
911#define PACKET3_WRITE_DATA 0x37
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400912#define WRITE_DATA_DST_SEL(x) ((x) << 8)
913 /* 0 - register
914 * 1 - memory (sync - via GRBM)
915 * 2 - gl2
916 * 3 - gds
917 * 4 - reserved
918 * 5 - memory (async - direct)
919 */
920#define WR_ONE_ADDR (1 << 16)
921#define WR_CONFIRM (1 << 20)
922#define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
923 /* 0 - LRU
924 * 1 - Stream
925 */
926#define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
927 /* 0 - me
928 * 1 - pfp
929 * 2 - ce
930 */
Alex Deucher841cf442012-12-18 21:47:44 -0500931#define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
932#define PACKET3_MEM_SEMAPHORE 0x39
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400933# define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
934# define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
935# define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
936# define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
937# define PACKET3_SEM_SEL_WAIT (0x7 << 29)
Alex Deucher841cf442012-12-18 21:47:44 -0500938#define PACKET3_COPY_DW 0x3B
939#define PACKET3_WAIT_REG_MEM 0x3C
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400940#define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
941 /* 0 - always
942 * 1 - <
943 * 2 - <=
944 * 3 - ==
945 * 4 - !=
946 * 5 - >=
947 * 6 - >
948 */
949#define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
950 /* 0 - reg
951 * 1 - mem
952 */
953#define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
954 /* 0 - wait_reg_mem
955 * 1 - wr_wait_wr_reg
956 */
957#define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
958 /* 0 - me
959 * 1 - pfp
960 */
Alex Deucher841cf442012-12-18 21:47:44 -0500961#define PACKET3_INDIRECT_BUFFER 0x3F
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400962#define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
963#define INDIRECT_BUFFER_VALID (1 << 23)
964#define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
965 /* 0 - LRU
966 * 1 - Stream
967 * 2 - Bypass
968 */
Alex Deucher841cf442012-12-18 21:47:44 -0500969#define PACKET3_COPY_DATA 0x40
970#define PACKET3_PFP_SYNC_ME 0x42
971#define PACKET3_SURFACE_SYNC 0x43
972# define PACKET3_DEST_BASE_0_ENA (1 << 0)
973# define PACKET3_DEST_BASE_1_ENA (1 << 1)
974# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
975# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
976# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
977# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
978# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
979# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
980# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
981# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
982# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
983# define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
984# define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
985# define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
986# define PACKET3_DEST_BASE_2_ENA (1 << 19)
987# define PACKET3_DEST_BASE_3_ENA (1 << 21)
988# define PACKET3_TCL1_ACTION_ENA (1 << 22)
989# define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
990# define PACKET3_CB_ACTION_ENA (1 << 25)
991# define PACKET3_DB_ACTION_ENA (1 << 26)
992# define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
993# define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
994# define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
995#define PACKET3_COND_WRITE 0x45
996#define PACKET3_EVENT_WRITE 0x46
997#define EVENT_TYPE(x) ((x) << 0)
998#define EVENT_INDEX(x) ((x) << 8)
999 /* 0 - any non-TS event
1000 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
1001 * 2 - SAMPLE_PIPELINESTAT
1002 * 3 - SAMPLE_STREAMOUTSTAT*
1003 * 4 - *S_PARTIAL_FLUSH
1004 * 5 - EOP events
1005 * 6 - EOS events
1006 */
1007#define PACKET3_EVENT_WRITE_EOP 0x47
1008#define EOP_TCL1_VOL_ACTION_EN (1 << 12)
1009#define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
1010#define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
1011#define EOP_TCL1_ACTION_EN (1 << 16)
1012#define EOP_TC_ACTION_EN (1 << 17) /* L2 */
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001013#define EOP_CACHE_POLICY(x) ((x) << 25)
Alex Deucher841cf442012-12-18 21:47:44 -05001014 /* 0 - LRU
1015 * 1 - Stream
1016 * 2 - Bypass
1017 */
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001018#define EOP_TCL2_VOLATILE (1 << 27)
Alex Deucher841cf442012-12-18 21:47:44 -05001019#define DATA_SEL(x) ((x) << 29)
1020 /* 0 - discard
1021 * 1 - send low 32bit data
1022 * 2 - send 64bit data
1023 * 3 - send 64bit GPU counter value
1024 * 4 - send 64bit sys counter value
1025 */
1026#define INT_SEL(x) ((x) << 24)
1027 /* 0 - none
1028 * 1 - interrupt only (DATA_SEL = 0)
1029 * 2 - interrupt when data write is confirmed
1030 */
1031#define DST_SEL(x) ((x) << 16)
1032 /* 0 - MC
1033 * 1 - TC/L2
1034 */
1035#define PACKET3_EVENT_WRITE_EOS 0x48
1036#define PACKET3_RELEASE_MEM 0x49
1037#define PACKET3_PREAMBLE_CNTL 0x4A
1038# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1039# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
1040#define PACKET3_DMA_DATA 0x50
1041#define PACKET3_AQUIRE_MEM 0x58
1042#define PACKET3_REWIND 0x59
1043#define PACKET3_LOAD_UCONFIG_REG 0x5E
1044#define PACKET3_LOAD_SH_REG 0x5F
1045#define PACKET3_LOAD_CONFIG_REG 0x60
1046#define PACKET3_LOAD_CONTEXT_REG 0x61
1047#define PACKET3_SET_CONFIG_REG 0x68
1048#define PACKET3_SET_CONFIG_REG_START 0x00008000
1049#define PACKET3_SET_CONFIG_REG_END 0x0000b000
1050#define PACKET3_SET_CONTEXT_REG 0x69
1051#define PACKET3_SET_CONTEXT_REG_START 0x00028000
1052#define PACKET3_SET_CONTEXT_REG_END 0x00029000
1053#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1054#define PACKET3_SET_SH_REG 0x76
1055#define PACKET3_SET_SH_REG_START 0x0000b000
1056#define PACKET3_SET_SH_REG_END 0x0000c000
1057#define PACKET3_SET_SH_REG_OFFSET 0x77
1058#define PACKET3_SET_QUEUE_REG 0x78
1059#define PACKET3_SET_UCONFIG_REG 0x79
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001060#define PACKET3_SET_UCONFIG_REG_START 0x00030000
1061#define PACKET3_SET_UCONFIG_REG_END 0x00031000
Alex Deucher841cf442012-12-18 21:47:44 -05001062#define PACKET3_SCRATCH_RAM_WRITE 0x7D
1063#define PACKET3_SCRATCH_RAM_READ 0x7E
1064#define PACKET3_LOAD_CONST_RAM 0x80
1065#define PACKET3_WRITE_CONST_RAM 0x81
1066#define PACKET3_DUMP_CONST_RAM 0x83
1067#define PACKET3_INCREMENT_CE_COUNTER 0x84
1068#define PACKET3_INCREMENT_DE_COUNTER 0x85
1069#define PACKET3_WAIT_ON_CE_COUNTER 0x86
1070#define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001071#define PACKET3_SWITCH_BUFFER 0x8B
Alex Deucher841cf442012-12-18 21:47:44 -05001072
Alex Deucher21a93e12013-04-09 12:47:11 -04001073/* SDMA - first instance at 0xd000, second at 0xd800 */
1074#define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
1075#define SDMA1_REGISTER_OFFSET 0x800 /* not a register */
1076
1077#define SDMA0_UCODE_ADDR 0xD000
1078#define SDMA0_UCODE_DATA 0xD004
1079
1080#define SDMA0_CNTL 0xD010
1081# define TRAP_ENABLE (1 << 0)
1082# define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
1083# define SEM_WAIT_INT_ENABLE (1 << 2)
1084# define DATA_SWAP_ENABLE (1 << 3)
1085# define FENCE_SWAP_ENABLE (1 << 4)
1086# define AUTO_CTXSW_ENABLE (1 << 18)
1087# define CTXEMPTY_INT_ENABLE (1 << 28)
1088
1089#define SDMA0_TILING_CONFIG 0xD018
1090
1091#define SDMA0_SEM_INCOMPLETE_TIMER_CNTL 0xD020
1092#define SDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0xD024
1093
1094#define SDMA0_STATUS_REG 0xd034
1095# define SDMA_IDLE (1 << 0)
1096
1097#define SDMA0_ME_CNTL 0xD048
1098# define SDMA_HALT (1 << 0)
1099
1100#define SDMA0_GFX_RB_CNTL 0xD200
1101# define SDMA_RB_ENABLE (1 << 0)
1102# define SDMA_RB_SIZE(x) ((x) << 1) /* log2 */
1103# define SDMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
1104# define SDMA_RPTR_WRITEBACK_ENABLE (1 << 12)
1105# define SDMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
1106# define SDMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
1107#define SDMA0_GFX_RB_BASE 0xD204
1108#define SDMA0_GFX_RB_BASE_HI 0xD208
1109#define SDMA0_GFX_RB_RPTR 0xD20C
1110#define SDMA0_GFX_RB_WPTR 0xD210
1111
1112#define SDMA0_GFX_RB_RPTR_ADDR_HI 0xD220
1113#define SDMA0_GFX_RB_RPTR_ADDR_LO 0xD224
1114#define SDMA0_GFX_IB_CNTL 0xD228
1115# define SDMA_IB_ENABLE (1 << 0)
1116# define SDMA_IB_SWAP_ENABLE (1 << 4)
1117# define SDMA_SWITCH_INSIDE_IB (1 << 8)
1118# define SDMA_CMD_VMID(x) ((x) << 16)
1119
1120#define SDMA0_GFX_VIRTUAL_ADDR 0xD29C
1121#define SDMA0_GFX_APE1_CNTL 0xD2A0
1122
1123#define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \
1124 (((sub_op) & 0xFF) << 8) | \
1125 (((op) & 0xFF) << 0))
1126/* sDMA opcodes */
1127#define SDMA_OPCODE_NOP 0
1128#define SDMA_OPCODE_COPY 1
1129# define SDMA_COPY_SUB_OPCODE_LINEAR 0
1130# define SDMA_COPY_SUB_OPCODE_TILED 1
1131# define SDMA_COPY_SUB_OPCODE_SOA 3
1132# define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4
1133# define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5
1134# define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6
1135#define SDMA_OPCODE_WRITE 2
1136# define SDMA_WRITE_SUB_OPCODE_LINEAR 0
1137# define SDMA_WRTIE_SUB_OPCODE_TILED 1
1138#define SDMA_OPCODE_INDIRECT_BUFFER 4
1139#define SDMA_OPCODE_FENCE 5
1140#define SDMA_OPCODE_TRAP 6
1141#define SDMA_OPCODE_SEMAPHORE 7
1142# define SDMA_SEMAPHORE_EXTRA_O (1 << 13)
1143 /* 0 - increment
1144 * 1 - write 1
1145 */
1146# define SDMA_SEMAPHORE_EXTRA_S (1 << 14)
1147 /* 0 - wait
1148 * 1 - signal
1149 */
1150# define SDMA_SEMAPHORE_EXTRA_M (1 << 15)
1151 /* mailbox */
1152#define SDMA_OPCODE_POLL_REG_MEM 8
1153# define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10)
1154 /* 0 - wait_reg_mem
1155 * 1 - wr_wait_wr_reg
1156 */
1157# define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12)
1158 /* 0 - always
1159 * 1 - <
1160 * 2 - <=
1161 * 3 - ==
1162 * 4 - !=
1163 * 5 - >=
1164 * 6 - >
1165 */
1166# define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15)
1167 /* 0 = register
1168 * 1 = memory
1169 */
1170#define SDMA_OPCODE_COND_EXEC 9
1171#define SDMA_OPCODE_CONSTANT_FILL 11
1172# define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14)
1173 /* 0 = byte fill
1174 * 2 = DW fill
1175 */
1176#define SDMA_OPCODE_GENERATE_PTE_PDE 12
1177#define SDMA_OPCODE_TIMESTAMP 13
1178# define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0
1179# define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1
1180# define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2
1181#define SDMA_OPCODE_SRBM_WRITE 14
1182# define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12)
1183 /* byte mask */
1184
Alex Deucher8cc1a532013-04-09 12:41:24 -04001185#endif