blob: b3af3c94c0bf15e212497ddbd75ec42c615116a4 [file] [log] [blame]
Linus Walleij8d318a52010-03-30 15:33:42 +02001/*
Per Forlind49278e2010-12-20 18:31:38 +01002 * Copyright (C) Ericsson AB 2007-2008
3 * Copyright (C) ST-Ericsson SA 2008-2010
Per Forlin661385f2010-10-06 09:05:28 +00004 * Author: Per Forlin <per.forlin@stericsson.com> for ST-Ericsson
Jonas Aaberg767a9672010-08-09 12:08:34 +00005 * Author: Jonas Aaberg <jonas.aberg@stericsson.com> for ST-Ericsson
Linus Walleij8d318a52010-03-30 15:33:42 +02006 * License terms: GNU General Public License (GPL) version 2
Linus Walleij8d318a52010-03-30 15:33:42 +02007 */
8
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +00009#include <linux/dma-mapping.h>
Linus Walleij8d318a52010-03-30 15:33:42 +020010#include <linux/kernel.h>
11#include <linux/slab.h>
Paul Gortmakerf492b212011-07-31 16:17:36 -040012#include <linux/export.h>
Linus Walleij8d318a52010-03-30 15:33:42 +020013#include <linux/dmaengine.h>
14#include <linux/platform_device.h>
15#include <linux/clk.h>
16#include <linux/delay.h>
Guennadi Liakhovetskic95905a2013-09-18 09:33:08 +020017#include <linux/log2.h>
Narayanan G7fb3e752011-11-17 17:26:41 +053018#include <linux/pm.h>
19#include <linux/pm_runtime.h>
Jonas Aaberg698e4732010-08-09 12:08:56 +000020#include <linux/err.h>
Lee Jones1814a172013-05-03 15:32:11 +010021#include <linux/of.h>
Lee Jonesfa332de2013-05-03 15:32:12 +010022#include <linux/of_dma.h>
Linus Walleijf4b89762011-06-27 11:33:46 +020023#include <linux/amba/bus.h>
Linus Walleij15e4b782012-04-12 18:12:43 +020024#include <linux/regulator/consumer.h>
Linus Walleij865fab62012-10-18 14:20:16 +020025#include <linux/platform_data/dma-ste-dma40.h>
Linus Walleij8d318a52010-03-30 15:33:42 +020026
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000027#include "dmaengine.h"
Linus Walleij8d318a52010-03-30 15:33:42 +020028#include "ste_dma40_ll.h"
29
30#define D40_NAME "dma40"
31
32#define D40_PHY_CHAN -1
33
34/* For masking out/in 2 bit channel positions */
35#define D40_CHAN_POS(chan) (2 * (chan / 2))
36#define D40_CHAN_POS_MASK(chan) (0x3 << D40_CHAN_POS(chan))
37
38/* Maximum iterations taken before giving up suspending a channel */
39#define D40_SUSPEND_MAX_IT 500
40
Narayanan G7fb3e752011-11-17 17:26:41 +053041/* Milliseconds */
42#define DMA40_AUTOSUSPEND_DELAY 100
43
Linus Walleij508849a2010-06-20 21:26:07 +000044/* Hardware requirement on LCLA alignment */
45#define LCLA_ALIGNMENT 0x40000
Jonas Aaberg698e4732010-08-09 12:08:56 +000046
47/* Max number of links per event group */
48#define D40_LCLA_LINK_PER_EVENT_GRP 128
49#define D40_LCLA_END D40_LCLA_LINK_PER_EVENT_GRP
50
Lee Jonesdb72da92013-05-03 15:32:03 +010051/* Max number of logical channels per physical channel */
52#define D40_MAX_LOG_CHAN_PER_PHY 32
53
Linus Walleij508849a2010-06-20 21:26:07 +000054/* Attempts before giving up to trying to get pages that are aligned */
55#define MAX_LCLA_ALLOC_ATTEMPTS 256
56
57/* Bit markings for allocation map */
Lee Jones8a3b6e12013-05-15 10:51:52 +010058#define D40_ALLOC_FREE BIT(31)
59#define D40_ALLOC_PHY BIT(30)
Linus Walleij8d318a52010-03-30 15:33:42 +020060#define D40_ALLOC_LOG_FREE 0
61
Lee Jonesa7dacb62013-05-15 10:51:59 +010062#define D40_MEMCPY_MAX_CHANS 8
63
Lee Jones664a57e2013-05-03 15:31:53 +010064/* Reserved event lines for memcpy only. */
Linus Walleija2acaa22013-05-03 21:46:09 +020065#define DB8500_DMA_MEMCPY_EV_0 51
66#define DB8500_DMA_MEMCPY_EV_1 56
67#define DB8500_DMA_MEMCPY_EV_2 57
68#define DB8500_DMA_MEMCPY_EV_3 58
69#define DB8500_DMA_MEMCPY_EV_4 59
70#define DB8500_DMA_MEMCPY_EV_5 60
71
72static int dma40_memcpy_channels[] = {
73 DB8500_DMA_MEMCPY_EV_0,
74 DB8500_DMA_MEMCPY_EV_1,
75 DB8500_DMA_MEMCPY_EV_2,
76 DB8500_DMA_MEMCPY_EV_3,
77 DB8500_DMA_MEMCPY_EV_4,
78 DB8500_DMA_MEMCPY_EV_5,
79};
Lee Jones664a57e2013-05-03 15:31:53 +010080
Lee Jones29027a12013-05-03 15:31:54 +010081/* Default configuration for physcial memcpy */
Fabio Baltierib4a1ccd2013-06-20 11:17:39 +020082static struct stedma40_chan_cfg dma40_memcpy_conf_phy = {
Lee Jones29027a12013-05-03 15:31:54 +010083 .mode = STEDMA40_MODE_PHYSICAL,
Lee Jones2c2b62d2013-05-15 10:51:54 +010084 .dir = DMA_MEM_TO_MEM,
Lee Jones29027a12013-05-03 15:31:54 +010085
Lee Jones43f2e1a2013-05-15 11:51:57 +020086 .src_info.data_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Lee Jones29027a12013-05-03 15:31:54 +010087 .src_info.psize = STEDMA40_PSIZE_PHY_1,
88 .src_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL,
89
Lee Jones43f2e1a2013-05-15 11:51:57 +020090 .dst_info.data_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Lee Jones29027a12013-05-03 15:31:54 +010091 .dst_info.psize = STEDMA40_PSIZE_PHY_1,
92 .dst_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL,
93};
94
95/* Default configuration for logical memcpy */
Fabio Baltierib4a1ccd2013-06-20 11:17:39 +020096static struct stedma40_chan_cfg dma40_memcpy_conf_log = {
Lee Jones29027a12013-05-03 15:31:54 +010097 .mode = STEDMA40_MODE_LOGICAL,
Lee Jones2c2b62d2013-05-15 10:51:54 +010098 .dir = DMA_MEM_TO_MEM,
Lee Jones29027a12013-05-03 15:31:54 +010099
Lee Jones43f2e1a2013-05-15 11:51:57 +0200100 .src_info.data_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Lee Jones29027a12013-05-03 15:31:54 +0100101 .src_info.psize = STEDMA40_PSIZE_LOG_1,
102 .src_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL,
103
Lee Jones43f2e1a2013-05-15 11:51:57 +0200104 .dst_info.data_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Lee Jones29027a12013-05-03 15:31:54 +0100105 .dst_info.psize = STEDMA40_PSIZE_LOG_1,
106 .dst_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL,
107};
108
Linus Walleij8d318a52010-03-30 15:33:42 +0200109/**
110 * enum 40_command - The different commands and/or statuses.
111 *
112 * @D40_DMA_STOP: DMA channel command STOP or status STOPPED,
113 * @D40_DMA_RUN: The DMA channel is RUNNING of the command RUN.
114 * @D40_DMA_SUSPEND_REQ: Request the DMA to SUSPEND as soon as possible.
115 * @D40_DMA_SUSPENDED: The DMA channel is SUSPENDED.
116 */
117enum d40_command {
118 D40_DMA_STOP = 0,
119 D40_DMA_RUN = 1,
120 D40_DMA_SUSPEND_REQ = 2,
121 D40_DMA_SUSPENDED = 3
122};
123
Narayanan G7fb3e752011-11-17 17:26:41 +0530124/*
Narayanan G1bdae6f2012-02-09 12:41:37 +0530125 * enum d40_events - The different Event Enables for the event lines.
126 *
127 * @D40_DEACTIVATE_EVENTLINE: De-activate Event line, stopping the logical chan.
128 * @D40_ACTIVATE_EVENTLINE: Activate the Event line, to start a logical chan.
129 * @D40_SUSPEND_REQ_EVENTLINE: Requesting for suspending a event line.
130 * @D40_ROUND_EVENTLINE: Status check for event line.
131 */
132
133enum d40_events {
134 D40_DEACTIVATE_EVENTLINE = 0,
135 D40_ACTIVATE_EVENTLINE = 1,
136 D40_SUSPEND_REQ_EVENTLINE = 2,
137 D40_ROUND_EVENTLINE = 3
138};
139
140/*
Narayanan G7fb3e752011-11-17 17:26:41 +0530141 * These are the registers that has to be saved and later restored
142 * when the DMA hw is powered off.
143 * TODO: Add save/restore of D40_DREG_GCC on dma40 v3 or later, if that works.
144 */
145static u32 d40_backup_regs[] = {
146 D40_DREG_LCPA,
147 D40_DREG_LCLA,
148 D40_DREG_PRMSE,
149 D40_DREG_PRMSO,
150 D40_DREG_PRMOE,
151 D40_DREG_PRMOO,
152};
153
154#define BACKUP_REGS_SZ ARRAY_SIZE(d40_backup_regs)
155
Tong Liu3cb645d2012-09-26 10:07:30 +0000156/*
157 * since 9540 and 8540 has the same HW revision
158 * use v4a for 9540 or ealier
159 * use v4b for 8540 or later
160 * HW revision:
161 * DB8500ed has revision 0
162 * DB8500v1 has revision 2
163 * DB8500v2 has revision 3
164 * AP9540v1 has revision 4
165 * DB8540v1 has revision 4
166 * TODO: Check if all these registers have to be saved/restored on dma40 v4a
167 */
168static u32 d40_backup_regs_v4a[] = {
Narayanan G7fb3e752011-11-17 17:26:41 +0530169 D40_DREG_PSEG1,
170 D40_DREG_PSEG2,
171 D40_DREG_PSEG3,
172 D40_DREG_PSEG4,
173 D40_DREG_PCEG1,
174 D40_DREG_PCEG2,
175 D40_DREG_PCEG3,
176 D40_DREG_PCEG4,
177 D40_DREG_RSEG1,
178 D40_DREG_RSEG2,
179 D40_DREG_RSEG3,
180 D40_DREG_RSEG4,
181 D40_DREG_RCEG1,
182 D40_DREG_RCEG2,
183 D40_DREG_RCEG3,
184 D40_DREG_RCEG4,
185};
186
Tong Liu3cb645d2012-09-26 10:07:30 +0000187#define BACKUP_REGS_SZ_V4A ARRAY_SIZE(d40_backup_regs_v4a)
188
189static u32 d40_backup_regs_v4b[] = {
190 D40_DREG_CPSEG1,
191 D40_DREG_CPSEG2,
192 D40_DREG_CPSEG3,
193 D40_DREG_CPSEG4,
194 D40_DREG_CPSEG5,
195 D40_DREG_CPCEG1,
196 D40_DREG_CPCEG2,
197 D40_DREG_CPCEG3,
198 D40_DREG_CPCEG4,
199 D40_DREG_CPCEG5,
200 D40_DREG_CRSEG1,
201 D40_DREG_CRSEG2,
202 D40_DREG_CRSEG3,
203 D40_DREG_CRSEG4,
204 D40_DREG_CRSEG5,
205 D40_DREG_CRCEG1,
206 D40_DREG_CRCEG2,
207 D40_DREG_CRCEG3,
208 D40_DREG_CRCEG4,
209 D40_DREG_CRCEG5,
210};
211
212#define BACKUP_REGS_SZ_V4B ARRAY_SIZE(d40_backup_regs_v4b)
Narayanan G7fb3e752011-11-17 17:26:41 +0530213
214static u32 d40_backup_regs_chan[] = {
215 D40_CHAN_REG_SSCFG,
216 D40_CHAN_REG_SSELT,
217 D40_CHAN_REG_SSPTR,
218 D40_CHAN_REG_SSLNK,
219 D40_CHAN_REG_SDCFG,
220 D40_CHAN_REG_SDELT,
221 D40_CHAN_REG_SDPTR,
222 D40_CHAN_REG_SDLNK,
223};
224
Lee Jones84b3da12013-05-03 15:31:58 +0100225#define BACKUP_REGS_SZ_MAX ((BACKUP_REGS_SZ_V4A > BACKUP_REGS_SZ_V4B) ? \
226 BACKUP_REGS_SZ_V4A : BACKUP_REGS_SZ_V4B)
227
Linus Walleij8d318a52010-03-30 15:33:42 +0200228/**
Tong Liu3cb645d2012-09-26 10:07:30 +0000229 * struct d40_interrupt_lookup - lookup table for interrupt handler
230 *
231 * @src: Interrupt mask register.
232 * @clr: Interrupt clear register.
233 * @is_error: true if this is an error interrupt.
234 * @offset: start delta in the lookup_log_chans in d40_base. If equals to
235 * D40_PHY_CHAN, the lookup_phy_chans shall be used instead.
236 */
237struct d40_interrupt_lookup {
238 u32 src;
239 u32 clr;
240 bool is_error;
241 int offset;
242};
243
244
245static struct d40_interrupt_lookup il_v4a[] = {
246 {D40_DREG_LCTIS0, D40_DREG_LCICR0, false, 0},
247 {D40_DREG_LCTIS1, D40_DREG_LCICR1, false, 32},
248 {D40_DREG_LCTIS2, D40_DREG_LCICR2, false, 64},
249 {D40_DREG_LCTIS3, D40_DREG_LCICR3, false, 96},
250 {D40_DREG_LCEIS0, D40_DREG_LCICR0, true, 0},
251 {D40_DREG_LCEIS1, D40_DREG_LCICR1, true, 32},
252 {D40_DREG_LCEIS2, D40_DREG_LCICR2, true, 64},
253 {D40_DREG_LCEIS3, D40_DREG_LCICR3, true, 96},
254 {D40_DREG_PCTIS, D40_DREG_PCICR, false, D40_PHY_CHAN},
255 {D40_DREG_PCEIS, D40_DREG_PCICR, true, D40_PHY_CHAN},
256};
257
258static struct d40_interrupt_lookup il_v4b[] = {
259 {D40_DREG_CLCTIS1, D40_DREG_CLCICR1, false, 0},
260 {D40_DREG_CLCTIS2, D40_DREG_CLCICR2, false, 32},
261 {D40_DREG_CLCTIS3, D40_DREG_CLCICR3, false, 64},
262 {D40_DREG_CLCTIS4, D40_DREG_CLCICR4, false, 96},
263 {D40_DREG_CLCTIS5, D40_DREG_CLCICR5, false, 128},
264 {D40_DREG_CLCEIS1, D40_DREG_CLCICR1, true, 0},
265 {D40_DREG_CLCEIS2, D40_DREG_CLCICR2, true, 32},
266 {D40_DREG_CLCEIS3, D40_DREG_CLCICR3, true, 64},
267 {D40_DREG_CLCEIS4, D40_DREG_CLCICR4, true, 96},
268 {D40_DREG_CLCEIS5, D40_DREG_CLCICR5, true, 128},
269 {D40_DREG_CPCTIS, D40_DREG_CPCICR, false, D40_PHY_CHAN},
270 {D40_DREG_CPCEIS, D40_DREG_CPCICR, true, D40_PHY_CHAN},
271};
272
273/**
274 * struct d40_reg_val - simple lookup struct
275 *
276 * @reg: The register.
277 * @val: The value that belongs to the register in reg.
278 */
279struct d40_reg_val {
280 unsigned int reg;
281 unsigned int val;
282};
283
284static __initdata struct d40_reg_val dma_init_reg_v4a[] = {
285 /* Clock every part of the DMA block from start */
286 { .reg = D40_DREG_GCC, .val = D40_DREG_GCC_ENABLE_ALL},
287
288 /* Interrupts on all logical channels */
289 { .reg = D40_DREG_LCMIS0, .val = 0xFFFFFFFF},
290 { .reg = D40_DREG_LCMIS1, .val = 0xFFFFFFFF},
291 { .reg = D40_DREG_LCMIS2, .val = 0xFFFFFFFF},
292 { .reg = D40_DREG_LCMIS3, .val = 0xFFFFFFFF},
293 { .reg = D40_DREG_LCICR0, .val = 0xFFFFFFFF},
294 { .reg = D40_DREG_LCICR1, .val = 0xFFFFFFFF},
295 { .reg = D40_DREG_LCICR2, .val = 0xFFFFFFFF},
296 { .reg = D40_DREG_LCICR3, .val = 0xFFFFFFFF},
297 { .reg = D40_DREG_LCTIS0, .val = 0xFFFFFFFF},
298 { .reg = D40_DREG_LCTIS1, .val = 0xFFFFFFFF},
299 { .reg = D40_DREG_LCTIS2, .val = 0xFFFFFFFF},
300 { .reg = D40_DREG_LCTIS3, .val = 0xFFFFFFFF}
301};
302static __initdata struct d40_reg_val dma_init_reg_v4b[] = {
303 /* Clock every part of the DMA block from start */
304 { .reg = D40_DREG_GCC, .val = D40_DREG_GCC_ENABLE_ALL},
305
306 /* Interrupts on all logical channels */
307 { .reg = D40_DREG_CLCMIS1, .val = 0xFFFFFFFF},
308 { .reg = D40_DREG_CLCMIS2, .val = 0xFFFFFFFF},
309 { .reg = D40_DREG_CLCMIS3, .val = 0xFFFFFFFF},
310 { .reg = D40_DREG_CLCMIS4, .val = 0xFFFFFFFF},
311 { .reg = D40_DREG_CLCMIS5, .val = 0xFFFFFFFF},
312 { .reg = D40_DREG_CLCICR1, .val = 0xFFFFFFFF},
313 { .reg = D40_DREG_CLCICR2, .val = 0xFFFFFFFF},
314 { .reg = D40_DREG_CLCICR3, .val = 0xFFFFFFFF},
315 { .reg = D40_DREG_CLCICR4, .val = 0xFFFFFFFF},
316 { .reg = D40_DREG_CLCICR5, .val = 0xFFFFFFFF},
317 { .reg = D40_DREG_CLCTIS1, .val = 0xFFFFFFFF},
318 { .reg = D40_DREG_CLCTIS2, .val = 0xFFFFFFFF},
319 { .reg = D40_DREG_CLCTIS3, .val = 0xFFFFFFFF},
320 { .reg = D40_DREG_CLCTIS4, .val = 0xFFFFFFFF},
321 { .reg = D40_DREG_CLCTIS5, .val = 0xFFFFFFFF}
322};
323
324/**
Linus Walleij8d318a52010-03-30 15:33:42 +0200325 * struct d40_lli_pool - Structure for keeping LLIs in memory
326 *
327 * @base: Pointer to memory area when the pre_alloc_lli's are not large
328 * enough, IE bigger than the most common case, 1 dst and 1 src. NULL if
329 * pre_alloc_lli is used.
Rabin Vincentb00f9382011-01-25 11:18:15 +0100330 * @dma_addr: DMA address, if mapped
Linus Walleij8d318a52010-03-30 15:33:42 +0200331 * @size: The size in bytes of the memory at base or the size of pre_alloc_lli.
332 * @pre_alloc_lli: Pre allocated area for the most common case of transfers,
333 * one buffer to one buffer.
334 */
335struct d40_lli_pool {
336 void *base;
Linus Walleij508849a2010-06-20 21:26:07 +0000337 int size;
Rabin Vincentb00f9382011-01-25 11:18:15 +0100338 dma_addr_t dma_addr;
Linus Walleij8d318a52010-03-30 15:33:42 +0200339 /* Space for dst and src, plus an extra for padding */
Linus Walleij508849a2010-06-20 21:26:07 +0000340 u8 pre_alloc_lli[3 * sizeof(struct d40_phy_lli)];
Linus Walleij8d318a52010-03-30 15:33:42 +0200341};
342
343/**
344 * struct d40_desc - A descriptor is one DMA job.
345 *
346 * @lli_phy: LLI settings for physical channel. Both src and dst=
347 * points into the lli_pool, to base if lli_len > 1 or to pre_alloc_lli if
348 * lli_len equals one.
349 * @lli_log: Same as above but for logical channels.
350 * @lli_pool: The pool with two entries pre-allocated.
Per Friden941b77a2010-06-20 21:24:45 +0000351 * @lli_len: Number of llis of current descriptor.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300352 * @lli_current: Number of transferred llis.
Jonas Aaberg698e4732010-08-09 12:08:56 +0000353 * @lcla_alloc: Number of LCLA entries allocated.
Linus Walleij8d318a52010-03-30 15:33:42 +0200354 * @txd: DMA engine struct. Used for among other things for communication
355 * during a transfer.
356 * @node: List entry.
Linus Walleij8d318a52010-03-30 15:33:42 +0200357 * @is_in_client_list: true if the client owns this descriptor.
Narayanan G7fb3e752011-11-17 17:26:41 +0530358 * @cyclic: true if this is a cyclic job
Linus Walleij8d318a52010-03-30 15:33:42 +0200359 *
360 * This descriptor is used for both logical and physical transfers.
361 */
Linus Walleij8d318a52010-03-30 15:33:42 +0200362struct d40_desc {
363 /* LLI physical */
364 struct d40_phy_lli_bidir lli_phy;
365 /* LLI logical */
366 struct d40_log_lli_bidir lli_log;
367
368 struct d40_lli_pool lli_pool;
Per Friden941b77a2010-06-20 21:24:45 +0000369 int lli_len;
Jonas Aaberg698e4732010-08-09 12:08:56 +0000370 int lli_current;
371 int lcla_alloc;
Linus Walleij8d318a52010-03-30 15:33:42 +0200372
373 struct dma_async_tx_descriptor txd;
374 struct list_head node;
375
Linus Walleij8d318a52010-03-30 15:33:42 +0200376 bool is_in_client_list;
Rabin Vincent0c842b52011-01-25 11:18:35 +0100377 bool cyclic;
Linus Walleij8d318a52010-03-30 15:33:42 +0200378};
379
380/**
381 * struct d40_lcla_pool - LCLA pool settings and data.
382 *
Linus Walleij508849a2010-06-20 21:26:07 +0000383 * @base: The virtual address of LCLA. 18 bit aligned.
384 * @base_unaligned: The orignal kmalloc pointer, if kmalloc is used.
385 * This pointer is only there for clean-up on error.
386 * @pages: The number of pages needed for all physical channels.
387 * Only used later for clean-up on error
Linus Walleij8d318a52010-03-30 15:33:42 +0200388 * @lock: Lock to protect the content in this struct.
Jonas Aaberg698e4732010-08-09 12:08:56 +0000389 * @alloc_map: big map over which LCLA entry is own by which job.
Linus Walleij8d318a52010-03-30 15:33:42 +0200390 */
391struct d40_lcla_pool {
392 void *base;
Rabin Vincent026cbc42011-01-25 11:18:14 +0100393 dma_addr_t dma_addr;
Linus Walleij508849a2010-06-20 21:26:07 +0000394 void *base_unaligned;
395 int pages;
Linus Walleij8d318a52010-03-30 15:33:42 +0200396 spinlock_t lock;
Jonas Aaberg698e4732010-08-09 12:08:56 +0000397 struct d40_desc **alloc_map;
Linus Walleij8d318a52010-03-30 15:33:42 +0200398};
399
400/**
401 * struct d40_phy_res - struct for handling eventlines mapped to physical
402 * channels.
403 *
404 * @lock: A lock protection this entity.
Narayanan G7fb3e752011-11-17 17:26:41 +0530405 * @reserved: True if used by secure world or otherwise.
Linus Walleij8d318a52010-03-30 15:33:42 +0200406 * @num: The physical channel number of this entity.
407 * @allocated_src: Bit mapped to show which src event line's are mapped to
408 * this physical channel. Can also be free or physically allocated.
409 * @allocated_dst: Same as for src but is dst.
410 * allocated_dst and allocated_src uses the D40_ALLOC* defines as well as
Jonas Aaberg767a9672010-08-09 12:08:34 +0000411 * event line number.
Fabio Baltieri74070482012-12-18 12:25:14 +0100412 * @use_soft_lli: To mark if the linked lists of channel are managed by SW.
Linus Walleij8d318a52010-03-30 15:33:42 +0200413 */
414struct d40_phy_res {
415 spinlock_t lock;
Narayanan G7fb3e752011-11-17 17:26:41 +0530416 bool reserved;
Linus Walleij8d318a52010-03-30 15:33:42 +0200417 int num;
418 u32 allocated_src;
419 u32 allocated_dst;
Fabio Baltieri74070482012-12-18 12:25:14 +0100420 bool use_soft_lli;
Linus Walleij8d318a52010-03-30 15:33:42 +0200421};
422
423struct d40_base;
424
425/**
426 * struct d40_chan - Struct that describes a channel.
427 *
428 * @lock: A spinlock to protect this struct.
429 * @log_num: The logical number, if any of this channel.
Linus Walleij8d318a52010-03-30 15:33:42 +0200430 * @pending_tx: The number of pending transfers. Used between interrupt handler
431 * and tasklet.
432 * @busy: Set to true when transfer is ongoing on this channel.
Jonas Aaberg2a614342010-06-20 21:25:24 +0000433 * @phy_chan: Pointer to physical channel which this instance runs on. If this
434 * point is NULL, then the channel is not allocated.
Linus Walleij8d318a52010-03-30 15:33:42 +0200435 * @chan: DMA engine handle.
436 * @tasklet: Tasklet that gets scheduled from interrupt context to complete a
437 * transfer and call client callback.
438 * @client: Cliented owned descriptor list.
Per Forlinda063d22011-08-29 13:33:32 +0200439 * @pending_queue: Submitted jobs, to be issued by issue_pending()
Linus Walleij8d318a52010-03-30 15:33:42 +0200440 * @active: Active descriptor.
Fabio Baltieri4226dd82012-12-13 13:46:16 +0100441 * @done: Completed jobs
Linus Walleij8d318a52010-03-30 15:33:42 +0200442 * @queue: Queued jobs.
Per Forlin82babbb362011-08-29 13:33:35 +0200443 * @prepare_queue: Prepared jobs.
Linus Walleij8d318a52010-03-30 15:33:42 +0200444 * @dma_cfg: The client configuration of this dma channel.
Rabin Vincentce2ca122010-10-12 13:00:49 +0000445 * @configured: whether the dma_cfg configuration is valid
Linus Walleij8d318a52010-03-30 15:33:42 +0200446 * @base: Pointer to the device instance struct.
447 * @src_def_cfg: Default cfg register setting for src.
448 * @dst_def_cfg: Default cfg register setting for dst.
449 * @log_def: Default logical channel settings.
Linus Walleij8d318a52010-03-30 15:33:42 +0200450 * @lcpa: Pointer to dst and src lcpa settings.
om prakashae752bf2011-06-27 11:33:31 +0200451 * @runtime_addr: runtime configured address.
452 * @runtime_direction: runtime configured direction.
Linus Walleij8d318a52010-03-30 15:33:42 +0200453 *
454 * This struct can either "be" a logical or a physical channel.
455 */
456struct d40_chan {
457 spinlock_t lock;
458 int log_num;
Linus Walleij8d318a52010-03-30 15:33:42 +0200459 int pending_tx;
460 bool busy;
461 struct d40_phy_res *phy_chan;
462 struct dma_chan chan;
463 struct tasklet_struct tasklet;
464 struct list_head client;
Per Forlina8f30672011-06-26 23:29:52 +0200465 struct list_head pending_queue;
Linus Walleij8d318a52010-03-30 15:33:42 +0200466 struct list_head active;
Fabio Baltieri4226dd82012-12-13 13:46:16 +0100467 struct list_head done;
Linus Walleij8d318a52010-03-30 15:33:42 +0200468 struct list_head queue;
Per Forlin82babbb362011-08-29 13:33:35 +0200469 struct list_head prepare_queue;
Linus Walleij8d318a52010-03-30 15:33:42 +0200470 struct stedma40_chan_cfg dma_cfg;
Rabin Vincentce2ca122010-10-12 13:00:49 +0000471 bool configured;
Linus Walleij8d318a52010-03-30 15:33:42 +0200472 struct d40_base *base;
473 /* Default register configurations */
474 u32 src_def_cfg;
475 u32 dst_def_cfg;
476 struct d40_def_lcsp log_def;
Linus Walleij8d318a52010-03-30 15:33:42 +0200477 struct d40_log_lli_full *lcpa;
Linus Walleij95e14002010-08-04 13:37:45 +0200478 /* Runtime reconfiguration */
479 dma_addr_t runtime_addr;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530480 enum dma_transfer_direction runtime_direction;
Linus Walleij8d318a52010-03-30 15:33:42 +0200481};
482
483/**
Tong Liu3cb645d2012-09-26 10:07:30 +0000484 * struct d40_gen_dmac - generic values to represent u8500/u8540 DMA
485 * controller
486 *
487 * @backup: the pointer to the registers address array for backup
488 * @backup_size: the size of the registers address array for backup
489 * @realtime_en: the realtime enable register
490 * @realtime_clear: the realtime clear register
491 * @high_prio_en: the high priority enable register
492 * @high_prio_clear: the high priority clear register
493 * @interrupt_en: the interrupt enable register
494 * @interrupt_clear: the interrupt clear register
495 * @il: the pointer to struct d40_interrupt_lookup
496 * @il_size: the size of d40_interrupt_lookup array
497 * @init_reg: the pointer to the struct d40_reg_val
498 * @init_reg_size: the size of d40_reg_val array
499 */
500struct d40_gen_dmac {
501 u32 *backup;
502 u32 backup_size;
503 u32 realtime_en;
504 u32 realtime_clear;
505 u32 high_prio_en;
506 u32 high_prio_clear;
507 u32 interrupt_en;
508 u32 interrupt_clear;
509 struct d40_interrupt_lookup *il;
510 u32 il_size;
511 struct d40_reg_val *init_reg;
512 u32 init_reg_size;
513};
514
515/**
Linus Walleij8d318a52010-03-30 15:33:42 +0200516 * struct d40_base - The big global struct, one for each probe'd instance.
517 *
518 * @interrupt_lock: Lock used to make sure one interrupt is handle a time.
519 * @execmd_lock: Lock for execute command usage since several channels share
520 * the same physical register.
521 * @dev: The device structure.
522 * @virtbase: The virtual base address of the DMA's register.
Linus Walleijf4185592010-06-22 18:06:42 -0700523 * @rev: silicon revision detected.
Linus Walleij8d318a52010-03-30 15:33:42 +0200524 * @clk: Pointer to the DMA clock structure.
525 * @phy_start: Physical memory start of the DMA registers.
526 * @phy_size: Size of the DMA register map.
527 * @irq: The IRQ number.
Lee Jonesa7dacb62013-05-15 10:51:59 +0100528 * @num_memcpy_chans: The number of channels used for memcpy (mem-to-mem
529 * transfers).
Linus Walleij8d318a52010-03-30 15:33:42 +0200530 * @num_phy_chans: The number of physical channels. Read from HW. This
531 * is the number of available channels for this driver, not counting "Secure
532 * mode" allocated physical channels.
533 * @num_log_chans: The number of logical channels. Calculated from
534 * num_phy_chans.
535 * @dma_both: dma_device channels that can do both memcpy and slave transfers.
536 * @dma_slave: dma_device channels that can do only do slave transfers.
537 * @dma_memcpy: dma_device channels that can do only do memcpy transfers.
Narayanan G7fb3e752011-11-17 17:26:41 +0530538 * @phy_chans: Room for all possible physical channels in system.
Linus Walleij8d318a52010-03-30 15:33:42 +0200539 * @log_chans: Room for all possible logical channels in system.
540 * @lookup_log_chans: Used to map interrupt number to logical channel. Points
541 * to log_chans entries.
542 * @lookup_phy_chans: Used to map interrupt number to physical channel. Points
543 * to phy_chans entries.
544 * @plat_data: Pointer to provided platform_data which is the driver
545 * configuration.
Narayanan G28c7a192011-11-22 13:56:55 +0530546 * @lcpa_regulator: Pointer to hold the regulator for the esram bank for lcla.
Linus Walleij8d318a52010-03-30 15:33:42 +0200547 * @phy_res: Vector containing all physical channels.
548 * @lcla_pool: lcla pool settings and data.
549 * @lcpa_base: The virtual mapped address of LCPA.
550 * @phy_lcpa: The physical address of the LCPA.
551 * @lcpa_size: The size of the LCPA area.
Jonas Aabergc675b1b2010-06-20 21:25:08 +0000552 * @desc_slab: cache for descriptors.
Narayanan G7fb3e752011-11-17 17:26:41 +0530553 * @reg_val_backup: Here the values of some hardware registers are stored
554 * before the DMA is powered off. They are restored when the power is back on.
Tong Liu3cb645d2012-09-26 10:07:30 +0000555 * @reg_val_backup_v4: Backup of registers that only exits on dma40 v3 and
556 * later
Narayanan G7fb3e752011-11-17 17:26:41 +0530557 * @reg_val_backup_chan: Backup data for standard channel parameter registers.
558 * @gcc_pwr_off_mask: Mask to maintain the channels that can be turned off.
Tong Liu3cb645d2012-09-26 10:07:30 +0000559 * @gen_dmac: the struct for generic registers values to represent u8500/8540
560 * DMA controller
Linus Walleij8d318a52010-03-30 15:33:42 +0200561 */
562struct d40_base {
563 spinlock_t interrupt_lock;
564 spinlock_t execmd_lock;
565 struct device *dev;
566 void __iomem *virtbase;
Linus Walleijf4185592010-06-22 18:06:42 -0700567 u8 rev:4;
Linus Walleij8d318a52010-03-30 15:33:42 +0200568 struct clk *clk;
569 phys_addr_t phy_start;
570 resource_size_t phy_size;
571 int irq;
Lee Jonesa7dacb62013-05-15 10:51:59 +0100572 int num_memcpy_chans;
Linus Walleij8d318a52010-03-30 15:33:42 +0200573 int num_phy_chans;
574 int num_log_chans;
Per Forlinb96710e2011-10-18 18:39:47 +0200575 struct device_dma_parameters dma_parms;
Linus Walleij8d318a52010-03-30 15:33:42 +0200576 struct dma_device dma_both;
577 struct dma_device dma_slave;
578 struct dma_device dma_memcpy;
579 struct d40_chan *phy_chans;
580 struct d40_chan *log_chans;
581 struct d40_chan **lookup_log_chans;
582 struct d40_chan **lookup_phy_chans;
583 struct stedma40_platform_data *plat_data;
Narayanan G28c7a192011-11-22 13:56:55 +0530584 struct regulator *lcpa_regulator;
Linus Walleij8d318a52010-03-30 15:33:42 +0200585 /* Physical half channels */
586 struct d40_phy_res *phy_res;
587 struct d40_lcla_pool lcla_pool;
588 void *lcpa_base;
589 dma_addr_t phy_lcpa;
590 resource_size_t lcpa_size;
Jonas Aabergc675b1b2010-06-20 21:25:08 +0000591 struct kmem_cache *desc_slab;
Narayanan G7fb3e752011-11-17 17:26:41 +0530592 u32 reg_val_backup[BACKUP_REGS_SZ];
Lee Jones84b3da12013-05-03 15:31:58 +0100593 u32 reg_val_backup_v4[BACKUP_REGS_SZ_MAX];
Narayanan G7fb3e752011-11-17 17:26:41 +0530594 u32 *reg_val_backup_chan;
595 u16 gcc_pwr_off_mask;
Tong Liu3cb645d2012-09-26 10:07:30 +0000596 struct d40_gen_dmac gen_dmac;
Linus Walleij8d318a52010-03-30 15:33:42 +0200597};
598
Rabin Vincent262d2912011-01-25 11:18:05 +0100599static struct device *chan2dev(struct d40_chan *d40c)
600{
601 return &d40c->chan.dev->device;
602}
603
Rabin Vincent724a8572011-01-25 11:18:08 +0100604static bool chan_is_physical(struct d40_chan *chan)
605{
606 return chan->log_num == D40_PHY_CHAN;
607}
608
609static bool chan_is_logical(struct d40_chan *chan)
610{
611 return !chan_is_physical(chan);
612}
613
Rabin Vincent8ca84682011-01-25 11:18:07 +0100614static void __iomem *chan_base(struct d40_chan *chan)
615{
616 return chan->base->virtbase + D40_DREG_PCBASE +
617 chan->phy_chan->num * D40_DREG_PCDELTA;
618}
619
Rabin Vincent6db5a8b2011-01-25 11:18:09 +0100620#define d40_err(dev, format, arg...) \
621 dev_err(dev, "[%s] " format, __func__, ## arg)
622
623#define chan_err(d40c, format, arg...) \
624 d40_err(chan2dev(d40c), format, ## arg)
625
Rabin Vincentb00f9382011-01-25 11:18:15 +0100626static int d40_pool_lli_alloc(struct d40_chan *d40c, struct d40_desc *d40d,
Rabin Vincentdbd88782011-01-25 11:18:19 +0100627 int lli_len)
Linus Walleij8d318a52010-03-30 15:33:42 +0200628{
Rabin Vincentdbd88782011-01-25 11:18:19 +0100629 bool is_log = chan_is_logical(d40c);
Linus Walleij8d318a52010-03-30 15:33:42 +0200630 u32 align;
631 void *base;
632
633 if (is_log)
634 align = sizeof(struct d40_log_lli);
635 else
636 align = sizeof(struct d40_phy_lli);
637
638 if (lli_len == 1) {
639 base = d40d->lli_pool.pre_alloc_lli;
640 d40d->lli_pool.size = sizeof(d40d->lli_pool.pre_alloc_lli);
641 d40d->lli_pool.base = NULL;
642 } else {
Rabin Vincent594ece42011-01-25 11:18:12 +0100643 d40d->lli_pool.size = lli_len * 2 * align;
Linus Walleij8d318a52010-03-30 15:33:42 +0200644
645 base = kmalloc(d40d->lli_pool.size + align, GFP_NOWAIT);
646 d40d->lli_pool.base = base;
647
648 if (d40d->lli_pool.base == NULL)
649 return -ENOMEM;
650 }
651
652 if (is_log) {
Rabin Vincentd924aba2011-01-25 11:18:16 +0100653 d40d->lli_log.src = PTR_ALIGN(base, align);
Rabin Vincent594ece42011-01-25 11:18:12 +0100654 d40d->lli_log.dst = d40d->lli_log.src + lli_len;
Rabin Vincentb00f9382011-01-25 11:18:15 +0100655
656 d40d->lli_pool.dma_addr = 0;
Linus Walleij8d318a52010-03-30 15:33:42 +0200657 } else {
Rabin Vincentd924aba2011-01-25 11:18:16 +0100658 d40d->lli_phy.src = PTR_ALIGN(base, align);
Rabin Vincent594ece42011-01-25 11:18:12 +0100659 d40d->lli_phy.dst = d40d->lli_phy.src + lli_len;
Rabin Vincentb00f9382011-01-25 11:18:15 +0100660
661 d40d->lli_pool.dma_addr = dma_map_single(d40c->base->dev,
662 d40d->lli_phy.src,
663 d40d->lli_pool.size,
664 DMA_TO_DEVICE);
665
666 if (dma_mapping_error(d40c->base->dev,
667 d40d->lli_pool.dma_addr)) {
668 kfree(d40d->lli_pool.base);
669 d40d->lli_pool.base = NULL;
670 d40d->lli_pool.dma_addr = 0;
671 return -ENOMEM;
672 }
Linus Walleij8d318a52010-03-30 15:33:42 +0200673 }
674
675 return 0;
676}
677
Rabin Vincentb00f9382011-01-25 11:18:15 +0100678static void d40_pool_lli_free(struct d40_chan *d40c, struct d40_desc *d40d)
Linus Walleij8d318a52010-03-30 15:33:42 +0200679{
Rabin Vincentb00f9382011-01-25 11:18:15 +0100680 if (d40d->lli_pool.dma_addr)
681 dma_unmap_single(d40c->base->dev, d40d->lli_pool.dma_addr,
682 d40d->lli_pool.size, DMA_TO_DEVICE);
683
Linus Walleij8d318a52010-03-30 15:33:42 +0200684 kfree(d40d->lli_pool.base);
685 d40d->lli_pool.base = NULL;
686 d40d->lli_pool.size = 0;
687 d40d->lli_log.src = NULL;
688 d40d->lli_log.dst = NULL;
689 d40d->lli_phy.src = NULL;
690 d40d->lli_phy.dst = NULL;
Linus Walleij8d318a52010-03-30 15:33:42 +0200691}
692
Jonas Aaberg698e4732010-08-09 12:08:56 +0000693static int d40_lcla_alloc_one(struct d40_chan *d40c,
694 struct d40_desc *d40d)
695{
696 unsigned long flags;
697 int i;
698 int ret = -EINVAL;
Jonas Aaberg698e4732010-08-09 12:08:56 +0000699
700 spin_lock_irqsave(&d40c->base->lcla_pool.lock, flags);
701
Jonas Aaberg698e4732010-08-09 12:08:56 +0000702 /*
703 * Allocate both src and dst at the same time, therefore the half
704 * start on 1 since 0 can't be used since zero is used as end marker.
705 */
706 for (i = 1 ; i < D40_LCLA_LINK_PER_EVENT_GRP / 2; i++) {
Fabio Baltieri7ce529e2012-12-18 16:59:09 +0100707 int idx = d40c->phy_chan->num * D40_LCLA_LINK_PER_EVENT_GRP + i;
708
709 if (!d40c->base->lcla_pool.alloc_map[idx]) {
710 d40c->base->lcla_pool.alloc_map[idx] = d40d;
Jonas Aaberg698e4732010-08-09 12:08:56 +0000711 d40d->lcla_alloc++;
712 ret = i;
713 break;
714 }
715 }
716
717 spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags);
718
719 return ret;
720}
721
722static int d40_lcla_free_all(struct d40_chan *d40c,
723 struct d40_desc *d40d)
724{
725 unsigned long flags;
726 int i;
727 int ret = -EINVAL;
728
Rabin Vincent724a8572011-01-25 11:18:08 +0100729 if (chan_is_physical(d40c))
Jonas Aaberg698e4732010-08-09 12:08:56 +0000730 return 0;
731
732 spin_lock_irqsave(&d40c->base->lcla_pool.lock, flags);
733
734 for (i = 1 ; i < D40_LCLA_LINK_PER_EVENT_GRP / 2; i++) {
Fabio Baltieri7ce529e2012-12-18 16:59:09 +0100735 int idx = d40c->phy_chan->num * D40_LCLA_LINK_PER_EVENT_GRP + i;
736
737 if (d40c->base->lcla_pool.alloc_map[idx] == d40d) {
738 d40c->base->lcla_pool.alloc_map[idx] = NULL;
Jonas Aaberg698e4732010-08-09 12:08:56 +0000739 d40d->lcla_alloc--;
740 if (d40d->lcla_alloc == 0) {
741 ret = 0;
742 break;
743 }
744 }
745 }
746
747 spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags);
748
749 return ret;
750
751}
752
Linus Walleij8d318a52010-03-30 15:33:42 +0200753static void d40_desc_remove(struct d40_desc *d40d)
754{
755 list_del(&d40d->node);
756}
757
758static struct d40_desc *d40_desc_get(struct d40_chan *d40c)
759{
Rabin Vincenta2c15fa2010-10-06 08:20:37 +0000760 struct d40_desc *desc = NULL;
Linus Walleij8d318a52010-03-30 15:33:42 +0200761
762 if (!list_empty(&d40c->client)) {
Rabin Vincenta2c15fa2010-10-06 08:20:37 +0000763 struct d40_desc *d;
764 struct d40_desc *_d;
765
Narayanan G7fb3e752011-11-17 17:26:41 +0530766 list_for_each_entry_safe(d, _d, &d40c->client, node) {
Linus Walleij8d318a52010-03-30 15:33:42 +0200767 if (async_tx_test_ack(&d->txd)) {
Linus Walleij8d318a52010-03-30 15:33:42 +0200768 d40_desc_remove(d);
Rabin Vincenta2c15fa2010-10-06 08:20:37 +0000769 desc = d;
770 memset(desc, 0, sizeof(*desc));
Jonas Aabergc675b1b2010-06-20 21:25:08 +0000771 break;
Linus Walleij8d318a52010-03-30 15:33:42 +0200772 }
Narayanan G7fb3e752011-11-17 17:26:41 +0530773 }
Linus Walleij8d318a52010-03-30 15:33:42 +0200774 }
Rabin Vincenta2c15fa2010-10-06 08:20:37 +0000775
776 if (!desc)
777 desc = kmem_cache_zalloc(d40c->base->desc_slab, GFP_NOWAIT);
778
779 if (desc)
780 INIT_LIST_HEAD(&desc->node);
781
782 return desc;
Linus Walleij8d318a52010-03-30 15:33:42 +0200783}
784
785static void d40_desc_free(struct d40_chan *d40c, struct d40_desc *d40d)
786{
Jonas Aaberg698e4732010-08-09 12:08:56 +0000787
Rabin Vincentb00f9382011-01-25 11:18:15 +0100788 d40_pool_lli_free(d40c, d40d);
Jonas Aaberg698e4732010-08-09 12:08:56 +0000789 d40_lcla_free_all(d40c, d40d);
Jonas Aabergc675b1b2010-06-20 21:25:08 +0000790 kmem_cache_free(d40c->base->desc_slab, d40d);
Linus Walleij8d318a52010-03-30 15:33:42 +0200791}
792
793static void d40_desc_submit(struct d40_chan *d40c, struct d40_desc *desc)
794{
795 list_add_tail(&desc->node, &d40c->active);
796}
797
Rabin Vincent1c4b0922011-01-25 11:18:24 +0100798static void d40_phy_lli_load(struct d40_chan *chan, struct d40_desc *desc)
799{
800 struct d40_phy_lli *lli_dst = desc->lli_phy.dst;
801 struct d40_phy_lli *lli_src = desc->lli_phy.src;
802 void __iomem *base = chan_base(chan);
803
804 writel(lli_src->reg_cfg, base + D40_CHAN_REG_SSCFG);
805 writel(lli_src->reg_elt, base + D40_CHAN_REG_SSELT);
806 writel(lli_src->reg_ptr, base + D40_CHAN_REG_SSPTR);
807 writel(lli_src->reg_lnk, base + D40_CHAN_REG_SSLNK);
808
809 writel(lli_dst->reg_cfg, base + D40_CHAN_REG_SDCFG);
810 writel(lli_dst->reg_elt, base + D40_CHAN_REG_SDELT);
811 writel(lli_dst->reg_ptr, base + D40_CHAN_REG_SDPTR);
812 writel(lli_dst->reg_lnk, base + D40_CHAN_REG_SDLNK);
813}
814
Fabio Baltieri4226dd82012-12-13 13:46:16 +0100815static void d40_desc_done(struct d40_chan *d40c, struct d40_desc *desc)
816{
817 list_add_tail(&desc->node, &d40c->done);
818}
819
Rabin Vincente65889c2011-01-25 11:18:31 +0100820static void d40_log_lli_to_lcxa(struct d40_chan *chan, struct d40_desc *desc)
821{
822 struct d40_lcla_pool *pool = &chan->base->lcla_pool;
823 struct d40_log_lli_bidir *lli = &desc->lli_log;
824 int lli_current = desc->lli_current;
825 int lli_len = desc->lli_len;
Rabin Vincent0c842b52011-01-25 11:18:35 +0100826 bool cyclic = desc->cyclic;
Rabin Vincente65889c2011-01-25 11:18:31 +0100827 int curr_lcla = -EINVAL;
Rabin Vincent0c842b52011-01-25 11:18:35 +0100828 int first_lcla = 0;
Narayanan G28c7a192011-11-22 13:56:55 +0530829 bool use_esram_lcla = chan->base->plat_data->use_esram_lcla;
Rabin Vincent0c842b52011-01-25 11:18:35 +0100830 bool linkback;
Rabin Vincente65889c2011-01-25 11:18:31 +0100831
Rabin Vincent0c842b52011-01-25 11:18:35 +0100832 /*
833 * We may have partially running cyclic transfers, in case we did't get
834 * enough LCLA entries.
835 */
836 linkback = cyclic && lli_current == 0;
837
838 /*
839 * For linkback, we need one LCLA even with only one link, because we
840 * can't link back to the one in LCPA space
841 */
842 if (linkback || (lli_len - lli_current > 1)) {
Fabio Baltieri74070482012-12-18 12:25:14 +0100843 /*
844 * If the channel is expected to use only soft_lli don't
845 * allocate a lcla. This is to avoid a HW issue that exists
846 * in some controller during a peripheral to memory transfer
847 * that uses linked lists.
848 */
849 if (!(chan->phy_chan->use_soft_lli &&
Lee Jones2c2b62d2013-05-15 10:51:54 +0100850 chan->dma_cfg.dir == DMA_DEV_TO_MEM))
Fabio Baltieri74070482012-12-18 12:25:14 +0100851 curr_lcla = d40_lcla_alloc_one(chan, desc);
852
Rabin Vincent0c842b52011-01-25 11:18:35 +0100853 first_lcla = curr_lcla;
854 }
Rabin Vincente65889c2011-01-25 11:18:31 +0100855
Rabin Vincent0c842b52011-01-25 11:18:35 +0100856 /*
857 * For linkback, we normally load the LCPA in the loop since we need to
858 * link it to the second LCLA and not the first. However, if we
859 * couldn't even get a first LCLA, then we have to run in LCPA and
860 * reload manually.
861 */
862 if (!linkback || curr_lcla == -EINVAL) {
863 unsigned int flags = 0;
Rabin Vincente65889c2011-01-25 11:18:31 +0100864
Rabin Vincent0c842b52011-01-25 11:18:35 +0100865 if (curr_lcla == -EINVAL)
866 flags |= LLI_TERM_INT;
867
868 d40_log_lli_lcpa_write(chan->lcpa,
869 &lli->dst[lli_current],
870 &lli->src[lli_current],
871 curr_lcla,
872 flags);
873 lli_current++;
874 }
Rabin Vincent6045f0b2011-01-25 11:18:32 +0100875
876 if (curr_lcla < 0)
Markus Elfring4d8673a2016-09-17 16:39:06 +0200877 goto set_current;
Rabin Vincent6045f0b2011-01-25 11:18:32 +0100878
Rabin Vincente65889c2011-01-25 11:18:31 +0100879 for (; lli_current < lli_len; lli_current++) {
880 unsigned int lcla_offset = chan->phy_chan->num * 1024 +
881 8 * curr_lcla * 2;
882 struct d40_log_lli *lcla = pool->base + lcla_offset;
Rabin Vincent0c842b52011-01-25 11:18:35 +0100883 unsigned int flags = 0;
Rabin Vincente65889c2011-01-25 11:18:31 +0100884 int next_lcla;
885
886 if (lli_current + 1 < lli_len)
887 next_lcla = d40_lcla_alloc_one(chan, desc);
888 else
Rabin Vincent0c842b52011-01-25 11:18:35 +0100889 next_lcla = linkback ? first_lcla : -EINVAL;
Rabin Vincente65889c2011-01-25 11:18:31 +0100890
Rabin Vincent0c842b52011-01-25 11:18:35 +0100891 if (cyclic || next_lcla == -EINVAL)
892 flags |= LLI_TERM_INT;
893
894 if (linkback && curr_lcla == first_lcla) {
895 /* First link goes in both LCPA and LCLA */
896 d40_log_lli_lcpa_write(chan->lcpa,
897 &lli->dst[lli_current],
898 &lli->src[lli_current],
899 next_lcla, flags);
900 }
901
902 /*
903 * One unused LCLA in the cyclic case if the very first
904 * next_lcla fails...
905 */
Rabin Vincente65889c2011-01-25 11:18:31 +0100906 d40_log_lli_lcla_write(lcla,
907 &lli->dst[lli_current],
908 &lli->src[lli_current],
Rabin Vincent0c842b52011-01-25 11:18:35 +0100909 next_lcla, flags);
Rabin Vincente65889c2011-01-25 11:18:31 +0100910
Narayanan G28c7a192011-11-22 13:56:55 +0530911 /*
912 * Cache maintenance is not needed if lcla is
913 * mapped in esram
914 */
915 if (!use_esram_lcla) {
916 dma_sync_single_range_for_device(chan->base->dev,
917 pool->dma_addr, lcla_offset,
918 2 * sizeof(struct d40_log_lli),
919 DMA_TO_DEVICE);
920 }
Rabin Vincente65889c2011-01-25 11:18:31 +0100921 curr_lcla = next_lcla;
922
Rabin Vincent0c842b52011-01-25 11:18:35 +0100923 if (curr_lcla == -EINVAL || curr_lcla == first_lcla) {
Rabin Vincente65889c2011-01-25 11:18:31 +0100924 lli_current++;
925 break;
926 }
927 }
Markus Elfring4d8673a2016-09-17 16:39:06 +0200928 set_current:
Rabin Vincente65889c2011-01-25 11:18:31 +0100929 desc->lli_current = lli_current;
930}
931
Jonas Aaberg698e4732010-08-09 12:08:56 +0000932static void d40_desc_load(struct d40_chan *d40c, struct d40_desc *d40d)
933{
Rabin Vincent724a8572011-01-25 11:18:08 +0100934 if (chan_is_physical(d40c)) {
Rabin Vincent1c4b0922011-01-25 11:18:24 +0100935 d40_phy_lli_load(d40c, d40d);
Jonas Aaberg698e4732010-08-09 12:08:56 +0000936 d40d->lli_current = d40d->lli_len;
Rabin Vincente65889c2011-01-25 11:18:31 +0100937 } else
938 d40_log_lli_to_lcxa(d40c, d40d);
Jonas Aaberg698e4732010-08-09 12:08:56 +0000939}
940
Linus Walleij8d318a52010-03-30 15:33:42 +0200941static struct d40_desc *d40_first_active_get(struct d40_chan *d40c)
942{
943 struct d40_desc *d;
944
945 if (list_empty(&d40c->active))
946 return NULL;
947
948 d = list_first_entry(&d40c->active,
949 struct d40_desc,
950 node);
951 return d;
952}
953
Per Forlin74043682011-08-29 13:33:34 +0200954/* remove desc from current queue and add it to the pending_queue */
Linus Walleij8d318a52010-03-30 15:33:42 +0200955static void d40_desc_queue(struct d40_chan *d40c, struct d40_desc *desc)
956{
Per Forlin74043682011-08-29 13:33:34 +0200957 d40_desc_remove(desc);
958 desc->is_in_client_list = false;
Per Forlina8f30672011-06-26 23:29:52 +0200959 list_add_tail(&desc->node, &d40c->pending_queue);
960}
961
962static struct d40_desc *d40_first_pending(struct d40_chan *d40c)
963{
964 struct d40_desc *d;
965
966 if (list_empty(&d40c->pending_queue))
967 return NULL;
968
969 d = list_first_entry(&d40c->pending_queue,
970 struct d40_desc,
971 node);
972 return d;
Linus Walleij8d318a52010-03-30 15:33:42 +0200973}
974
975static struct d40_desc *d40_first_queued(struct d40_chan *d40c)
976{
977 struct d40_desc *d;
978
979 if (list_empty(&d40c->queue))
980 return NULL;
981
982 d = list_first_entry(&d40c->queue,
983 struct d40_desc,
984 node);
985 return d;
986}
987
Fabio Baltieri4226dd82012-12-13 13:46:16 +0100988static struct d40_desc *d40_first_done(struct d40_chan *d40c)
989{
990 if (list_empty(&d40c->done))
991 return NULL;
992
993 return list_first_entry(&d40c->done, struct d40_desc, node);
994}
995
Per Forlind49278e2010-12-20 18:31:38 +0100996static int d40_psize_2_burst_size(bool is_log, int psize)
997{
998 if (is_log) {
999 if (psize == STEDMA40_PSIZE_LOG_1)
1000 return 1;
1001 } else {
1002 if (psize == STEDMA40_PSIZE_PHY_1)
1003 return 1;
1004 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001005
Per Forlind49278e2010-12-20 18:31:38 +01001006 return 2 << psize;
1007}
1008
1009/*
1010 * The dma only supports transmitting packages up to
Lee Jones43f2e1a2013-05-15 11:51:57 +02001011 * STEDMA40_MAX_SEG_SIZE * data_width, where data_width is stored in Bytes.
1012 *
1013 * Calculate the total number of dma elements required to send the entire sg list.
Per Forlind49278e2010-12-20 18:31:38 +01001014 */
1015static int d40_size_2_dmalen(int size, u32 data_width1, u32 data_width2)
1016{
1017 int dmalen;
1018 u32 max_w = max(data_width1, data_width2);
1019 u32 min_w = min(data_width1, data_width2);
Lee Jones43f2e1a2013-05-15 11:51:57 +02001020 u32 seg_max = ALIGN(STEDMA40_MAX_SEG_SIZE * min_w, max_w);
Per Forlind49278e2010-12-20 18:31:38 +01001021
1022 if (seg_max > STEDMA40_MAX_SEG_SIZE)
Lee Jones43f2e1a2013-05-15 11:51:57 +02001023 seg_max -= max_w;
Per Forlind49278e2010-12-20 18:31:38 +01001024
Lee Jones43f2e1a2013-05-15 11:51:57 +02001025 if (!IS_ALIGNED(size, max_w))
Per Forlind49278e2010-12-20 18:31:38 +01001026 return -EINVAL;
1027
1028 if (size <= seg_max)
1029 dmalen = 1;
1030 else {
1031 dmalen = size / seg_max;
1032 if (dmalen * seg_max < size)
1033 dmalen++;
1034 }
1035 return dmalen;
1036}
1037
1038static int d40_sg_2_dmalen(struct scatterlist *sgl, int sg_len,
1039 u32 data_width1, u32 data_width2)
1040{
1041 struct scatterlist *sg;
1042 int i;
1043 int len = 0;
1044 int ret;
1045
1046 for_each_sg(sgl, sg, sg_len, i) {
1047 ret = d40_size_2_dmalen(sg_dma_len(sg),
1048 data_width1, data_width2);
1049 if (ret < 0)
1050 return ret;
1051 len += ret;
1052 }
1053 return len;
1054}
1055
Narayanan G1bdae6f2012-02-09 12:41:37 +05301056static int __d40_execute_command_phy(struct d40_chan *d40c,
1057 enum d40_command command)
Linus Walleij8d318a52010-03-30 15:33:42 +02001058{
Jonas Aaberg767a9672010-08-09 12:08:34 +00001059 u32 status;
1060 int i;
Linus Walleij8d318a52010-03-30 15:33:42 +02001061 void __iomem *active_reg;
1062 int ret = 0;
1063 unsigned long flags;
Jonas Aaberg1d392a72010-06-20 21:26:01 +00001064 u32 wmask;
Linus Walleij8d318a52010-03-30 15:33:42 +02001065
Narayanan G1bdae6f2012-02-09 12:41:37 +05301066 if (command == D40_DMA_STOP) {
1067 ret = __d40_execute_command_phy(d40c, D40_DMA_SUSPEND_REQ);
1068 if (ret)
1069 return ret;
1070 }
1071
Linus Walleij8d318a52010-03-30 15:33:42 +02001072 spin_lock_irqsave(&d40c->base->execmd_lock, flags);
1073
1074 if (d40c->phy_chan->num % 2 == 0)
1075 active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
1076 else
1077 active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
1078
1079 if (command == D40_DMA_SUSPEND_REQ) {
1080 status = (readl(active_reg) &
1081 D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
1082 D40_CHAN_POS(d40c->phy_chan->num);
1083
1084 if (status == D40_DMA_SUSPENDED || status == D40_DMA_STOP)
Markus Elfringb140ea02016-09-17 16:28:54 +02001085 goto unlock;
Linus Walleij8d318a52010-03-30 15:33:42 +02001086 }
1087
Jonas Aaberg1d392a72010-06-20 21:26:01 +00001088 wmask = 0xffffffff & ~(D40_CHAN_POS_MASK(d40c->phy_chan->num));
1089 writel(wmask | (command << D40_CHAN_POS(d40c->phy_chan->num)),
1090 active_reg);
Linus Walleij8d318a52010-03-30 15:33:42 +02001091
1092 if (command == D40_DMA_SUSPEND_REQ) {
1093
1094 for (i = 0 ; i < D40_SUSPEND_MAX_IT; i++) {
1095 status = (readl(active_reg) &
1096 D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
1097 D40_CHAN_POS(d40c->phy_chan->num);
1098
1099 cpu_relax();
1100 /*
1101 * Reduce the number of bus accesses while
1102 * waiting for the DMA to suspend.
1103 */
1104 udelay(3);
1105
1106 if (status == D40_DMA_STOP ||
1107 status == D40_DMA_SUSPENDED)
1108 break;
1109 }
1110
1111 if (i == D40_SUSPEND_MAX_IT) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01001112 chan_err(d40c,
1113 "unable to suspend the chl %d (log: %d) status %x\n",
1114 d40c->phy_chan->num, d40c->log_num,
Linus Walleij8d318a52010-03-30 15:33:42 +02001115 status);
1116 dump_stack();
1117 ret = -EBUSY;
1118 }
1119
1120 }
Markus Elfringb140ea02016-09-17 16:28:54 +02001121 unlock:
Linus Walleij8d318a52010-03-30 15:33:42 +02001122 spin_unlock_irqrestore(&d40c->base->execmd_lock, flags);
1123 return ret;
1124}
1125
1126static void d40_term_all(struct d40_chan *d40c)
1127{
1128 struct d40_desc *d40d;
Per Forlin74043682011-08-29 13:33:34 +02001129 struct d40_desc *_d;
Linus Walleij8d318a52010-03-30 15:33:42 +02001130
Fabio Baltieri4226dd82012-12-13 13:46:16 +01001131 /* Release completed descriptors */
1132 while ((d40d = d40_first_done(d40c))) {
1133 d40_desc_remove(d40d);
1134 d40_desc_free(d40c, d40d);
1135 }
1136
Linus Walleij8d318a52010-03-30 15:33:42 +02001137 /* Release active descriptors */
1138 while ((d40d = d40_first_active_get(d40c))) {
1139 d40_desc_remove(d40d);
Linus Walleij8d318a52010-03-30 15:33:42 +02001140 d40_desc_free(d40c, d40d);
1141 }
1142
1143 /* Release queued descriptors waiting for transfer */
1144 while ((d40d = d40_first_queued(d40c))) {
1145 d40_desc_remove(d40d);
Linus Walleij8d318a52010-03-30 15:33:42 +02001146 d40_desc_free(d40c, d40d);
1147 }
1148
Per Forlina8f30672011-06-26 23:29:52 +02001149 /* Release pending descriptors */
1150 while ((d40d = d40_first_pending(d40c))) {
1151 d40_desc_remove(d40d);
1152 d40_desc_free(d40c, d40d);
1153 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001154
Per Forlin74043682011-08-29 13:33:34 +02001155 /* Release client owned descriptors */
1156 if (!list_empty(&d40c->client))
1157 list_for_each_entry_safe(d40d, _d, &d40c->client, node) {
1158 d40_desc_remove(d40d);
1159 d40_desc_free(d40c, d40d);
1160 }
1161
Per Forlin82babbb362011-08-29 13:33:35 +02001162 /* Release descriptors in prepare queue */
1163 if (!list_empty(&d40c->prepare_queue))
1164 list_for_each_entry_safe(d40d, _d,
1165 &d40c->prepare_queue, node) {
1166 d40_desc_remove(d40d);
1167 d40_desc_free(d40c, d40d);
1168 }
Per Forlin74043682011-08-29 13:33:34 +02001169
Linus Walleij8d318a52010-03-30 15:33:42 +02001170 d40c->pending_tx = 0;
Linus Walleij8d318a52010-03-30 15:33:42 +02001171}
1172
Narayanan G1bdae6f2012-02-09 12:41:37 +05301173static void __d40_config_set_event(struct d40_chan *d40c,
1174 enum d40_events event_type, u32 event,
1175 int reg)
Rabin Vincent262d2912011-01-25 11:18:05 +01001176{
Rabin Vincent8ca84682011-01-25 11:18:07 +01001177 void __iomem *addr = chan_base(d40c) + reg;
Rabin Vincent262d2912011-01-25 11:18:05 +01001178 int tries;
Narayanan G1bdae6f2012-02-09 12:41:37 +05301179 u32 status;
Rabin Vincent262d2912011-01-25 11:18:05 +01001180
Narayanan G1bdae6f2012-02-09 12:41:37 +05301181 switch (event_type) {
1182
1183 case D40_DEACTIVATE_EVENTLINE:
1184
Rabin Vincent262d2912011-01-25 11:18:05 +01001185 writel((D40_DEACTIVATE_EVENTLINE << D40_EVENTLINE_POS(event))
1186 | ~D40_EVENTLINE_MASK(event), addr);
Narayanan G1bdae6f2012-02-09 12:41:37 +05301187 break;
Rabin Vincent262d2912011-01-25 11:18:05 +01001188
Narayanan G1bdae6f2012-02-09 12:41:37 +05301189 case D40_SUSPEND_REQ_EVENTLINE:
1190 status = (readl(addr) & D40_EVENTLINE_MASK(event)) >>
1191 D40_EVENTLINE_POS(event);
1192
1193 if (status == D40_DEACTIVATE_EVENTLINE ||
1194 status == D40_SUSPEND_REQ_EVENTLINE)
1195 break;
1196
1197 writel((D40_SUSPEND_REQ_EVENTLINE << D40_EVENTLINE_POS(event))
1198 | ~D40_EVENTLINE_MASK(event), addr);
1199
1200 for (tries = 0 ; tries < D40_SUSPEND_MAX_IT; tries++) {
1201
1202 status = (readl(addr) & D40_EVENTLINE_MASK(event)) >>
1203 D40_EVENTLINE_POS(event);
1204
1205 cpu_relax();
1206 /*
1207 * Reduce the number of bus accesses while
1208 * waiting for the DMA to suspend.
1209 */
1210 udelay(3);
1211
1212 if (status == D40_DEACTIVATE_EVENTLINE)
1213 break;
1214 }
1215
1216 if (tries == D40_SUSPEND_MAX_IT) {
1217 chan_err(d40c,
1218 "unable to stop the event_line chl %d (log: %d)"
1219 "status %x\n", d40c->phy_chan->num,
1220 d40c->log_num, status);
1221 }
1222 break;
1223
1224 case D40_ACTIVATE_EVENTLINE:
Rabin Vincent262d2912011-01-25 11:18:05 +01001225 /*
1226 * The hardware sometimes doesn't register the enable when src and dst
1227 * event lines are active on the same logical channel. Retry to ensure
1228 * it does. Usually only one retry is sufficient.
1229 */
Narayanan G1bdae6f2012-02-09 12:41:37 +05301230 tries = 100;
1231 while (--tries) {
1232 writel((D40_ACTIVATE_EVENTLINE <<
1233 D40_EVENTLINE_POS(event)) |
1234 ~D40_EVENTLINE_MASK(event), addr);
Rabin Vincent262d2912011-01-25 11:18:05 +01001235
Narayanan G1bdae6f2012-02-09 12:41:37 +05301236 if (readl(addr) & D40_EVENTLINE_MASK(event))
1237 break;
1238 }
1239
1240 if (tries != 99)
1241 dev_dbg(chan2dev(d40c),
1242 "[%s] workaround enable S%cLNK (%d tries)\n",
1243 __func__, reg == D40_CHAN_REG_SSLNK ? 'S' : 'D',
1244 100 - tries);
1245
1246 WARN_ON(!tries);
1247 break;
1248
1249 case D40_ROUND_EVENTLINE:
1250 BUG();
1251 break;
1252
Rabin Vincent262d2912011-01-25 11:18:05 +01001253 }
Rabin Vincent262d2912011-01-25 11:18:05 +01001254}
1255
Narayanan G1bdae6f2012-02-09 12:41:37 +05301256static void d40_config_set_event(struct d40_chan *d40c,
1257 enum d40_events event_type)
Linus Walleij8d318a52010-03-30 15:33:42 +02001258{
Lee Jones26955c07d2013-05-03 15:31:56 +01001259 u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dev_type);
1260
Linus Walleij8d318a52010-03-30 15:33:42 +02001261 /* Enable event line connected to device (or memcpy) */
Lee Jones2c2b62d2013-05-15 10:51:54 +01001262 if ((d40c->dma_cfg.dir == DMA_DEV_TO_MEM) ||
1263 (d40c->dma_cfg.dir == DMA_DEV_TO_DEV))
Narayanan G1bdae6f2012-02-09 12:41:37 +05301264 __d40_config_set_event(d40c, event_type, event,
Rabin Vincent262d2912011-01-25 11:18:05 +01001265 D40_CHAN_REG_SSLNK);
Rabin Vincent262d2912011-01-25 11:18:05 +01001266
Lee Jones2c2b62d2013-05-15 10:51:54 +01001267 if (d40c->dma_cfg.dir != DMA_DEV_TO_MEM)
Narayanan G1bdae6f2012-02-09 12:41:37 +05301268 __d40_config_set_event(d40c, event_type, event,
Rabin Vincent262d2912011-01-25 11:18:05 +01001269 D40_CHAN_REG_SDLNK);
Linus Walleij8d318a52010-03-30 15:33:42 +02001270}
1271
Jonas Aaberga5ebca42010-05-18 00:41:09 +02001272static u32 d40_chan_has_events(struct d40_chan *d40c)
Linus Walleij8d318a52010-03-30 15:33:42 +02001273{
Rabin Vincent8ca84682011-01-25 11:18:07 +01001274 void __iomem *chanbase = chan_base(d40c);
Jonas Aabergbe8cb7d2010-08-09 12:07:44 +00001275 u32 val;
Linus Walleij8d318a52010-03-30 15:33:42 +02001276
Rabin Vincent8ca84682011-01-25 11:18:07 +01001277 val = readl(chanbase + D40_CHAN_REG_SSLNK);
1278 val |= readl(chanbase + D40_CHAN_REG_SDLNK);
Linus Walleij8d318a52010-03-30 15:33:42 +02001279
Jonas Aaberga5ebca42010-05-18 00:41:09 +02001280 return val;
Linus Walleij8d318a52010-03-30 15:33:42 +02001281}
1282
Narayanan G1bdae6f2012-02-09 12:41:37 +05301283static int
1284__d40_execute_command_log(struct d40_chan *d40c, enum d40_command command)
1285{
1286 unsigned long flags;
1287 int ret = 0;
1288 u32 active_status;
1289 void __iomem *active_reg;
1290
1291 if (d40c->phy_chan->num % 2 == 0)
1292 active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
1293 else
1294 active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
1295
1296
1297 spin_lock_irqsave(&d40c->phy_chan->lock, flags);
1298
1299 switch (command) {
1300 case D40_DMA_STOP:
1301 case D40_DMA_SUSPEND_REQ:
1302
1303 active_status = (readl(active_reg) &
1304 D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
1305 D40_CHAN_POS(d40c->phy_chan->num);
1306
1307 if (active_status == D40_DMA_RUN)
1308 d40_config_set_event(d40c, D40_SUSPEND_REQ_EVENTLINE);
1309 else
1310 d40_config_set_event(d40c, D40_DEACTIVATE_EVENTLINE);
1311
1312 if (!d40_chan_has_events(d40c) && (command == D40_DMA_STOP))
1313 ret = __d40_execute_command_phy(d40c, command);
1314
1315 break;
1316
1317 case D40_DMA_RUN:
1318
1319 d40_config_set_event(d40c, D40_ACTIVATE_EVENTLINE);
1320 ret = __d40_execute_command_phy(d40c, command);
1321 break;
1322
1323 case D40_DMA_SUSPENDED:
1324 BUG();
1325 break;
1326 }
1327
1328 spin_unlock_irqrestore(&d40c->phy_chan->lock, flags);
1329 return ret;
1330}
1331
1332static int d40_channel_execute_command(struct d40_chan *d40c,
1333 enum d40_command command)
1334{
1335 if (chan_is_logical(d40c))
1336 return __d40_execute_command_log(d40c, command);
1337 else
1338 return __d40_execute_command_phy(d40c, command);
1339}
1340
Rabin Vincent20a5b6d2010-10-12 13:00:52 +00001341static u32 d40_get_prmo(struct d40_chan *d40c)
1342{
1343 static const unsigned int phy_map[] = {
1344 [STEDMA40_PCHAN_BASIC_MODE]
1345 = D40_DREG_PRMO_PCHAN_BASIC,
1346 [STEDMA40_PCHAN_MODULO_MODE]
1347 = D40_DREG_PRMO_PCHAN_MODULO,
1348 [STEDMA40_PCHAN_DOUBLE_DST_MODE]
1349 = D40_DREG_PRMO_PCHAN_DOUBLE_DST,
1350 };
1351 static const unsigned int log_map[] = {
1352 [STEDMA40_LCHAN_SRC_PHY_DST_LOG]
1353 = D40_DREG_PRMO_LCHAN_SRC_PHY_DST_LOG,
1354 [STEDMA40_LCHAN_SRC_LOG_DST_PHY]
1355 = D40_DREG_PRMO_LCHAN_SRC_LOG_DST_PHY,
1356 [STEDMA40_LCHAN_SRC_LOG_DST_LOG]
1357 = D40_DREG_PRMO_LCHAN_SRC_LOG_DST_LOG,
1358 };
1359
Rabin Vincent724a8572011-01-25 11:18:08 +01001360 if (chan_is_physical(d40c))
Rabin Vincent20a5b6d2010-10-12 13:00:52 +00001361 return phy_map[d40c->dma_cfg.mode_opt];
1362 else
1363 return log_map[d40c->dma_cfg.mode_opt];
1364}
1365
Jonas Aabergb55912c2010-08-09 12:08:02 +00001366static void d40_config_write(struct d40_chan *d40c)
Linus Walleij8d318a52010-03-30 15:33:42 +02001367{
1368 u32 addr_base;
1369 u32 var;
Linus Walleij8d318a52010-03-30 15:33:42 +02001370
1371 /* Odd addresses are even addresses + 4 */
1372 addr_base = (d40c->phy_chan->num % 2) * 4;
1373 /* Setup channel mode to logical or physical */
Rabin Vincent724a8572011-01-25 11:18:08 +01001374 var = ((u32)(chan_is_logical(d40c)) + 1) <<
Linus Walleij8d318a52010-03-30 15:33:42 +02001375 D40_CHAN_POS(d40c->phy_chan->num);
1376 writel(var, d40c->base->virtbase + D40_DREG_PRMSE + addr_base);
1377
1378 /* Setup operational mode option register */
Rabin Vincent20a5b6d2010-10-12 13:00:52 +00001379 var = d40_get_prmo(d40c) << D40_CHAN_POS(d40c->phy_chan->num);
Linus Walleij8d318a52010-03-30 15:33:42 +02001380
1381 writel(var, d40c->base->virtbase + D40_DREG_PRMOE + addr_base);
1382
Rabin Vincent724a8572011-01-25 11:18:08 +01001383 if (chan_is_logical(d40c)) {
Rabin Vincent8ca84682011-01-25 11:18:07 +01001384 int lidx = (d40c->phy_chan->num << D40_SREG_ELEM_LOG_LIDX_POS)
1385 & D40_SREG_ELEM_LOG_LIDX_MASK;
1386 void __iomem *chanbase = chan_base(d40c);
1387
Linus Walleij8d318a52010-03-30 15:33:42 +02001388 /* Set default config for CFG reg */
Rabin Vincent8ca84682011-01-25 11:18:07 +01001389 writel(d40c->src_def_cfg, chanbase + D40_CHAN_REG_SSCFG);
1390 writel(d40c->dst_def_cfg, chanbase + D40_CHAN_REG_SDCFG);
Linus Walleij8d318a52010-03-30 15:33:42 +02001391
Jonas Aabergb55912c2010-08-09 12:08:02 +00001392 /* Set LIDX for lcla */
Rabin Vincent8ca84682011-01-25 11:18:07 +01001393 writel(lidx, chanbase + D40_CHAN_REG_SSELT);
1394 writel(lidx, chanbase + D40_CHAN_REG_SDELT);
Rabin Vincente9f3a492011-12-28 11:27:40 +05301395
1396 /* Clear LNK which will be used by d40_chan_has_events() */
1397 writel(0, chanbase + D40_CHAN_REG_SSLNK);
1398 writel(0, chanbase + D40_CHAN_REG_SDLNK);
Linus Walleij8d318a52010-03-30 15:33:42 +02001399 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001400}
1401
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001402static u32 d40_residue(struct d40_chan *d40c)
1403{
1404 u32 num_elt;
1405
Rabin Vincent724a8572011-01-25 11:18:08 +01001406 if (chan_is_logical(d40c))
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001407 num_elt = (readl(&d40c->lcpa->lcsp2) & D40_MEM_LCSP2_ECNT_MASK)
1408 >> D40_MEM_LCSP2_ECNT_POS;
Rabin Vincent8ca84682011-01-25 11:18:07 +01001409 else {
1410 u32 val = readl(chan_base(d40c) + D40_CHAN_REG_SDELT);
1411 num_elt = (val & D40_SREG_ELEM_PHY_ECNT_MASK)
1412 >> D40_SREG_ELEM_PHY_ECNT_POS;
1413 }
1414
Lee Jones43f2e1a2013-05-15 11:51:57 +02001415 return num_elt * d40c->dma_cfg.dst_info.data_width;
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001416}
1417
1418static bool d40_tx_is_linked(struct d40_chan *d40c)
1419{
1420 bool is_link;
1421
Rabin Vincent724a8572011-01-25 11:18:08 +01001422 if (chan_is_logical(d40c))
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001423 is_link = readl(&d40c->lcpa->lcsp3) & D40_MEM_LCSP3_DLOS_MASK;
1424 else
Rabin Vincent8ca84682011-01-25 11:18:07 +01001425 is_link = readl(chan_base(d40c) + D40_CHAN_REG_SDLNK)
1426 & D40_SREG_LNK_PHYS_LNK_MASK;
1427
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001428 return is_link;
1429}
1430
Maxime Ripard6f5bad02014-11-17 14:42:36 +01001431static int d40_pause(struct dma_chan *chan)
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001432{
Maxime Ripard6f5bad02014-11-17 14:42:36 +01001433 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001434 int res = 0;
1435 unsigned long flags;
1436
Maxime Ripard6f5bad02014-11-17 14:42:36 +01001437 if (d40c->phy_chan == NULL) {
1438 chan_err(d40c, "Channel is not allocated!\n");
1439 return -EINVAL;
1440 }
1441
Jonas Aaberg3ac012a2010-08-09 12:09:12 +00001442 if (!d40c->busy)
1443 return 0;
1444
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001445 spin_lock_irqsave(&d40c->lock, flags);
Ulf Hansson80245212014-04-23 21:52:01 +02001446 pm_runtime_get_sync(d40c->base->dev);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001447
1448 res = d40_channel_execute_command(d40c, D40_DMA_SUSPEND_REQ);
Narayanan G1bdae6f2012-02-09 12:41:37 +05301449
Narayanan G7fb3e752011-11-17 17:26:41 +05301450 pm_runtime_mark_last_busy(d40c->base->dev);
1451 pm_runtime_put_autosuspend(d40c->base->dev);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001452 spin_unlock_irqrestore(&d40c->lock, flags);
1453 return res;
1454}
1455
Maxime Ripard6f5bad02014-11-17 14:42:36 +01001456static int d40_resume(struct dma_chan *chan)
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001457{
Maxime Ripard6f5bad02014-11-17 14:42:36 +01001458 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001459 int res = 0;
1460 unsigned long flags;
1461
Maxime Ripard6f5bad02014-11-17 14:42:36 +01001462 if (d40c->phy_chan == NULL) {
1463 chan_err(d40c, "Channel is not allocated!\n");
1464 return -EINVAL;
1465 }
1466
Jonas Aaberg3ac012a2010-08-09 12:09:12 +00001467 if (!d40c->busy)
1468 return 0;
1469
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001470 spin_lock_irqsave(&d40c->lock, flags);
Narayanan G7fb3e752011-11-17 17:26:41 +05301471 pm_runtime_get_sync(d40c->base->dev);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001472
1473 /* If bytes left to transfer or linked tx resume job */
Narayanan G1bdae6f2012-02-09 12:41:37 +05301474 if (d40_residue(d40c) || d40_tx_is_linked(d40c))
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001475 res = d40_channel_execute_command(d40c, D40_DMA_RUN);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001476
Narayanan G7fb3e752011-11-17 17:26:41 +05301477 pm_runtime_mark_last_busy(d40c->base->dev);
1478 pm_runtime_put_autosuspend(d40c->base->dev);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001479 spin_unlock_irqrestore(&d40c->lock, flags);
1480 return res;
1481}
1482
Linus Walleij8d318a52010-03-30 15:33:42 +02001483static dma_cookie_t d40_tx_submit(struct dma_async_tx_descriptor *tx)
1484{
1485 struct d40_chan *d40c = container_of(tx->chan,
1486 struct d40_chan,
1487 chan);
1488 struct d40_desc *d40d = container_of(tx, struct d40_desc, txd);
1489 unsigned long flags;
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00001490 dma_cookie_t cookie;
Linus Walleij8d318a52010-03-30 15:33:42 +02001491
1492 spin_lock_irqsave(&d40c->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00001493 cookie = dma_cookie_assign(tx);
Linus Walleij8d318a52010-03-30 15:33:42 +02001494 d40_desc_queue(d40c, d40d);
Linus Walleij8d318a52010-03-30 15:33:42 +02001495 spin_unlock_irqrestore(&d40c->lock, flags);
1496
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00001497 return cookie;
Linus Walleij8d318a52010-03-30 15:33:42 +02001498}
1499
1500static int d40_start(struct d40_chan *d40c)
1501{
Jonas Aaberg0c322692010-06-20 21:25:46 +00001502 return d40_channel_execute_command(d40c, D40_DMA_RUN);
Linus Walleij8d318a52010-03-30 15:33:42 +02001503}
1504
1505static struct d40_desc *d40_queue_start(struct d40_chan *d40c)
1506{
1507 struct d40_desc *d40d;
1508 int err;
1509
1510 /* Start queued jobs, if any */
1511 d40d = d40_first_queued(d40c);
1512
1513 if (d40d != NULL) {
Narayanan G1bdae6f2012-02-09 12:41:37 +05301514 if (!d40c->busy) {
Narayanan G7fb3e752011-11-17 17:26:41 +05301515 d40c->busy = true;
Narayanan G1bdae6f2012-02-09 12:41:37 +05301516 pm_runtime_get_sync(d40c->base->dev);
1517 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001518
1519 /* Remove from queue */
1520 d40_desc_remove(d40d);
1521
1522 /* Add to active queue */
1523 d40_desc_submit(d40c, d40d);
1524
Rabin Vincent7d83a852011-01-25 11:18:06 +01001525 /* Initiate DMA job */
1526 d40_desc_load(d40c, d40d);
Jonas Aaberg698e4732010-08-09 12:08:56 +00001527
Rabin Vincent7d83a852011-01-25 11:18:06 +01001528 /* Start dma job */
1529 err = d40_start(d40c);
Linus Walleij8d318a52010-03-30 15:33:42 +02001530
Rabin Vincent7d83a852011-01-25 11:18:06 +01001531 if (err)
1532 return NULL;
Linus Walleij8d318a52010-03-30 15:33:42 +02001533 }
1534
1535 return d40d;
1536}
1537
1538/* called from interrupt context */
1539static void dma_tc_handle(struct d40_chan *d40c)
1540{
1541 struct d40_desc *d40d;
1542
Linus Walleij8d318a52010-03-30 15:33:42 +02001543 /* Get first active entry from list */
1544 d40d = d40_first_active_get(d40c);
1545
1546 if (d40d == NULL)
1547 return;
1548
Rabin Vincent0c842b52011-01-25 11:18:35 +01001549 if (d40d->cyclic) {
1550 /*
1551 * If this was a paritially loaded list, we need to reloaded
1552 * it, and only when the list is completed. We need to check
1553 * for done because the interrupt will hit for every link, and
1554 * not just the last one.
1555 */
1556 if (d40d->lli_current < d40d->lli_len
1557 && !d40_tx_is_linked(d40c)
1558 && !d40_residue(d40c)) {
1559 d40_lcla_free_all(d40c, d40d);
1560 d40_desc_load(d40c, d40d);
1561 (void) d40_start(d40c);
Linus Walleij8d318a52010-03-30 15:33:42 +02001562
Rabin Vincent0c842b52011-01-25 11:18:35 +01001563 if (d40d->lli_current == d40d->lli_len)
1564 d40d->lli_current = 0;
1565 }
1566 } else {
1567 d40_lcla_free_all(d40c, d40d);
1568
1569 if (d40d->lli_current < d40d->lli_len) {
1570 d40_desc_load(d40c, d40d);
1571 /* Start dma job */
1572 (void) d40_start(d40c);
1573 return;
1574 }
1575
Rabin Vincent9ecb41b2013-05-27 16:03:40 +02001576 if (d40_queue_start(d40c) == NULL) {
Rabin Vincent0c842b52011-01-25 11:18:35 +01001577 d40c->busy = false;
Rabin Vincent9ecb41b2013-05-27 16:03:40 +02001578
1579 pm_runtime_mark_last_busy(d40c->base->dev);
1580 pm_runtime_put_autosuspend(d40c->base->dev);
1581 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001582
Fabio Baltieri7dd14522013-02-14 10:03:10 +01001583 d40_desc_remove(d40d);
1584 d40_desc_done(d40c, d40d);
1585 }
Fabio Baltieri4226dd82012-12-13 13:46:16 +01001586
Linus Walleij8d318a52010-03-30 15:33:42 +02001587 d40c->pending_tx++;
1588 tasklet_schedule(&d40c->tasklet);
1589
1590}
1591
1592static void dma_tasklet(unsigned long data)
1593{
1594 struct d40_chan *d40c = (struct d40_chan *) data;
Jonas Aaberg767a9672010-08-09 12:08:34 +00001595 struct d40_desc *d40d;
Linus Walleij8d318a52010-03-30 15:33:42 +02001596 unsigned long flags;
Linus Walleije9baa9d2014-02-13 10:39:01 +01001597 bool callback_active;
Linus Walleij8d318a52010-03-30 15:33:42 +02001598 dma_async_tx_callback callback;
1599 void *callback_param;
1600
1601 spin_lock_irqsave(&d40c->lock, flags);
1602
Fabio Baltieri4226dd82012-12-13 13:46:16 +01001603 /* Get first entry from the done list */
1604 d40d = d40_first_done(d40c);
1605 if (d40d == NULL) {
1606 /* Check if we have reached here for cyclic job */
1607 d40d = d40_first_active_get(d40c);
1608 if (d40d == NULL || !d40d->cyclic)
Markus Elfringd4cd2172016-09-17 16:23:43 +02001609 goto check_pending_tx;
Fabio Baltieri4226dd82012-12-13 13:46:16 +01001610 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001611
Rabin Vincent0c842b52011-01-25 11:18:35 +01001612 if (!d40d->cyclic)
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +00001613 dma_cookie_complete(&d40d->txd);
Linus Walleij8d318a52010-03-30 15:33:42 +02001614
1615 /*
1616 * If terminating a channel pending_tx is set to zero.
1617 * This prevents any finished active jobs to return to the client.
1618 */
1619 if (d40c->pending_tx == 0) {
1620 spin_unlock_irqrestore(&d40c->lock, flags);
1621 return;
1622 }
1623
1624 /* Callback to client */
Linus Walleije9baa9d2014-02-13 10:39:01 +01001625 callback_active = !!(d40d->txd.flags & DMA_PREP_INTERRUPT);
Jonas Aaberg767a9672010-08-09 12:08:34 +00001626 callback = d40d->txd.callback;
1627 callback_param = d40d->txd.callback_param;
Linus Walleij8d318a52010-03-30 15:33:42 +02001628
Rabin Vincent0c842b52011-01-25 11:18:35 +01001629 if (!d40d->cyclic) {
1630 if (async_tx_test_ack(&d40d->txd)) {
Jonas Aaberg767a9672010-08-09 12:08:34 +00001631 d40_desc_remove(d40d);
Rabin Vincent0c842b52011-01-25 11:18:35 +01001632 d40_desc_free(d40c, d40d);
Fabio Baltierif26e03a2012-12-13 17:12:37 +01001633 } else if (!d40d->is_in_client_list) {
1634 d40_desc_remove(d40d);
1635 d40_lcla_free_all(d40c, d40d);
1636 list_add_tail(&d40d->node, &d40c->client);
1637 d40d->is_in_client_list = true;
Linus Walleij8d318a52010-03-30 15:33:42 +02001638 }
1639 }
1640
1641 d40c->pending_tx--;
1642
1643 if (d40c->pending_tx)
1644 tasklet_schedule(&d40c->tasklet);
1645
1646 spin_unlock_irqrestore(&d40c->lock, flags);
1647
Linus Walleije9baa9d2014-02-13 10:39:01 +01001648 if (callback_active && callback)
Linus Walleij8d318a52010-03-30 15:33:42 +02001649 callback(callback_param);
1650
1651 return;
Markus Elfringd4cd2172016-09-17 16:23:43 +02001652 check_pending_tx:
Narayanan G1bdae6f2012-02-09 12:41:37 +05301653 /* Rescue manouver if receiving double interrupts */
Linus Walleij8d318a52010-03-30 15:33:42 +02001654 if (d40c->pending_tx > 0)
1655 d40c->pending_tx--;
1656 spin_unlock_irqrestore(&d40c->lock, flags);
1657}
1658
1659static irqreturn_t d40_handle_interrupt(int irq, void *data)
1660{
Linus Walleij8d318a52010-03-30 15:33:42 +02001661 int i;
Linus Walleij8d318a52010-03-30 15:33:42 +02001662 u32 idx;
1663 u32 row;
1664 long chan = -1;
1665 struct d40_chan *d40c;
1666 unsigned long flags;
1667 struct d40_base *base = data;
Tong Liu3cb645d2012-09-26 10:07:30 +00001668 u32 regs[base->gen_dmac.il_size];
1669 struct d40_interrupt_lookup *il = base->gen_dmac.il;
1670 u32 il_size = base->gen_dmac.il_size;
Linus Walleij8d318a52010-03-30 15:33:42 +02001671
1672 spin_lock_irqsave(&base->interrupt_lock, flags);
1673
1674 /* Read interrupt status of both logical and physical channels */
Tong Liu3cb645d2012-09-26 10:07:30 +00001675 for (i = 0; i < il_size; i++)
Linus Walleij8d318a52010-03-30 15:33:42 +02001676 regs[i] = readl(base->virtbase + il[i].src);
1677
1678 for (;;) {
1679
1680 chan = find_next_bit((unsigned long *)regs,
Tong Liu3cb645d2012-09-26 10:07:30 +00001681 BITS_PER_LONG * il_size, chan + 1);
Linus Walleij8d318a52010-03-30 15:33:42 +02001682
1683 /* No more set bits found? */
Tong Liu3cb645d2012-09-26 10:07:30 +00001684 if (chan == BITS_PER_LONG * il_size)
Linus Walleij8d318a52010-03-30 15:33:42 +02001685 break;
1686
1687 row = chan / BITS_PER_LONG;
1688 idx = chan & (BITS_PER_LONG - 1);
1689
Linus Walleij8d318a52010-03-30 15:33:42 +02001690 if (il[row].offset == D40_PHY_CHAN)
1691 d40c = base->lookup_phy_chans[idx];
1692 else
1693 d40c = base->lookup_log_chans[il[row].offset + idx];
Fabio Baltieri53d6d682012-12-19 14:41:56 +01001694
1695 if (!d40c) {
1696 /*
1697 * No error because this can happen if something else
1698 * in the system is using the channel.
1699 */
1700 continue;
1701 }
1702
1703 /* ACK interrupt */
Lee Jones8a3b6e12013-05-15 10:51:52 +01001704 writel(BIT(idx), base->virtbase + il[row].clr);
Fabio Baltieri53d6d682012-12-19 14:41:56 +01001705
Linus Walleij8d318a52010-03-30 15:33:42 +02001706 spin_lock(&d40c->lock);
1707
1708 if (!il[row].is_error)
1709 dma_tc_handle(d40c);
1710 else
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01001711 d40_err(base->dev, "IRQ chan: %ld offset %d idx %d\n",
1712 chan, il[row].offset, idx);
Linus Walleij8d318a52010-03-30 15:33:42 +02001713
1714 spin_unlock(&d40c->lock);
1715 }
1716
1717 spin_unlock_irqrestore(&base->interrupt_lock, flags);
1718
1719 return IRQ_HANDLED;
1720}
1721
Linus Walleij8d318a52010-03-30 15:33:42 +02001722static int d40_validate_conf(struct d40_chan *d40c,
1723 struct stedma40_chan_cfg *conf)
1724{
1725 int res = 0;
Rabin Vincent38bdbf02010-10-12 13:00:51 +00001726 bool is_log = conf->mode == STEDMA40_MODE_LOGICAL;
Linus Walleij8d318a52010-03-30 15:33:42 +02001727
Linus Walleij0747c7ba2010-08-09 12:07:36 +00001728 if (!conf->dir) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01001729 chan_err(d40c, "Invalid direction.\n");
Linus Walleij0747c7ba2010-08-09 12:07:36 +00001730 res = -EINVAL;
1731 }
1732
Lee Jones26955c07d2013-05-03 15:31:56 +01001733 if ((is_log && conf->dev_type > d40c->base->num_log_chans) ||
1734 (!is_log && conf->dev_type > d40c->base->num_phy_chans) ||
1735 (conf->dev_type < 0)) {
1736 chan_err(d40c, "Invalid device type (%d)\n", conf->dev_type);
Linus Walleij0747c7ba2010-08-09 12:07:36 +00001737 res = -EINVAL;
1738 }
1739
Lee Jones2c2b62d2013-05-15 10:51:54 +01001740 if (conf->dir == DMA_DEV_TO_DEV) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001741 /*
1742 * DMAC HW supports it. Will be added to this driver,
1743 * in case any dma client requires it.
1744 */
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01001745 chan_err(d40c, "periph to periph not supported\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02001746 res = -EINVAL;
1747 }
1748
Per Forlind49278e2010-12-20 18:31:38 +01001749 if (d40_psize_2_burst_size(is_log, conf->src_info.psize) *
Lee Jones43f2e1a2013-05-15 11:51:57 +02001750 conf->src_info.data_width !=
Per Forlind49278e2010-12-20 18:31:38 +01001751 d40_psize_2_burst_size(is_log, conf->dst_info.psize) *
Lee Jones43f2e1a2013-05-15 11:51:57 +02001752 conf->dst_info.data_width) {
Per Forlind49278e2010-12-20 18:31:38 +01001753 /*
1754 * The DMAC hardware only supports
1755 * src (burst x width) == dst (burst x width)
1756 */
1757
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01001758 chan_err(d40c, "src (burst x width) != dst (burst x width)\n");
Per Forlind49278e2010-12-20 18:31:38 +01001759 res = -EINVAL;
1760 }
1761
Linus Walleij8d318a52010-03-30 15:33:42 +02001762 return res;
1763}
1764
Narayanan G5cd326f2011-11-30 19:20:42 +05301765static bool d40_alloc_mask_set(struct d40_phy_res *phy,
1766 bool is_src, int log_event_line, bool is_log,
1767 bool *first_user)
Linus Walleij8d318a52010-03-30 15:33:42 +02001768{
1769 unsigned long flags;
1770 spin_lock_irqsave(&phy->lock, flags);
Narayanan G5cd326f2011-11-30 19:20:42 +05301771
1772 *first_user = ((phy->allocated_src | phy->allocated_dst)
1773 == D40_ALLOC_FREE);
1774
Marcin Mielczarczyk4aed79b2010-05-18 00:41:21 +02001775 if (!is_log) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001776 /* Physical interrupts are masked per physical full channel */
1777 if (phy->allocated_src == D40_ALLOC_FREE &&
1778 phy->allocated_dst == D40_ALLOC_FREE) {
1779 phy->allocated_dst = D40_ALLOC_PHY;
1780 phy->allocated_src = D40_ALLOC_PHY;
Markus Elfring8eff80e2016-09-17 16:16:42 +02001781 goto found_unlock;
Linus Walleij8d318a52010-03-30 15:33:42 +02001782 } else
Markus Elfring8eff80e2016-09-17 16:16:42 +02001783 goto not_found_unlock;
Linus Walleij8d318a52010-03-30 15:33:42 +02001784 }
1785
1786 /* Logical channel */
1787 if (is_src) {
1788 if (phy->allocated_src == D40_ALLOC_PHY)
Markus Elfring8eff80e2016-09-17 16:16:42 +02001789 goto not_found_unlock;
Linus Walleij8d318a52010-03-30 15:33:42 +02001790
1791 if (phy->allocated_src == D40_ALLOC_FREE)
1792 phy->allocated_src = D40_ALLOC_LOG_FREE;
1793
Lee Jones8a3b6e12013-05-15 10:51:52 +01001794 if (!(phy->allocated_src & BIT(log_event_line))) {
1795 phy->allocated_src |= BIT(log_event_line);
Markus Elfring8eff80e2016-09-17 16:16:42 +02001796 goto found_unlock;
Linus Walleij8d318a52010-03-30 15:33:42 +02001797 } else
Markus Elfring8eff80e2016-09-17 16:16:42 +02001798 goto not_found_unlock;
Linus Walleij8d318a52010-03-30 15:33:42 +02001799 } else {
1800 if (phy->allocated_dst == D40_ALLOC_PHY)
Markus Elfring8eff80e2016-09-17 16:16:42 +02001801 goto not_found_unlock;
Linus Walleij8d318a52010-03-30 15:33:42 +02001802
1803 if (phy->allocated_dst == D40_ALLOC_FREE)
1804 phy->allocated_dst = D40_ALLOC_LOG_FREE;
1805
Lee Jones8a3b6e12013-05-15 10:51:52 +01001806 if (!(phy->allocated_dst & BIT(log_event_line))) {
1807 phy->allocated_dst |= BIT(log_event_line);
Markus Elfring8eff80e2016-09-17 16:16:42 +02001808 goto found_unlock;
1809 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001810 }
Markus Elfring8eff80e2016-09-17 16:16:42 +02001811 not_found_unlock:
Linus Walleij8d318a52010-03-30 15:33:42 +02001812 spin_unlock_irqrestore(&phy->lock, flags);
1813 return false;
Markus Elfring8eff80e2016-09-17 16:16:42 +02001814 found_unlock:
Linus Walleij8d318a52010-03-30 15:33:42 +02001815 spin_unlock_irqrestore(&phy->lock, flags);
1816 return true;
1817}
1818
1819static bool d40_alloc_mask_free(struct d40_phy_res *phy, bool is_src,
1820 int log_event_line)
1821{
1822 unsigned long flags;
1823 bool is_free = false;
1824
1825 spin_lock_irqsave(&phy->lock, flags);
1826 if (!log_event_line) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001827 phy->allocated_dst = D40_ALLOC_FREE;
1828 phy->allocated_src = D40_ALLOC_FREE;
1829 is_free = true;
Markus Elfringf19b8ee2016-09-17 16:10:41 +02001830 goto unlock;
Linus Walleij8d318a52010-03-30 15:33:42 +02001831 }
1832
1833 /* Logical channel */
1834 if (is_src) {
Lee Jones8a3b6e12013-05-15 10:51:52 +01001835 phy->allocated_src &= ~BIT(log_event_line);
Linus Walleij8d318a52010-03-30 15:33:42 +02001836 if (phy->allocated_src == D40_ALLOC_LOG_FREE)
1837 phy->allocated_src = D40_ALLOC_FREE;
1838 } else {
Lee Jones8a3b6e12013-05-15 10:51:52 +01001839 phy->allocated_dst &= ~BIT(log_event_line);
Linus Walleij8d318a52010-03-30 15:33:42 +02001840 if (phy->allocated_dst == D40_ALLOC_LOG_FREE)
1841 phy->allocated_dst = D40_ALLOC_FREE;
1842 }
1843
1844 is_free = ((phy->allocated_src | phy->allocated_dst) ==
1845 D40_ALLOC_FREE);
Markus Elfringf19b8ee2016-09-17 16:10:41 +02001846 unlock:
Linus Walleij8d318a52010-03-30 15:33:42 +02001847 spin_unlock_irqrestore(&phy->lock, flags);
1848
1849 return is_free;
1850}
1851
Narayanan G5cd326f2011-11-30 19:20:42 +05301852static int d40_allocate_channel(struct d40_chan *d40c, bool *first_phy_user)
Linus Walleij8d318a52010-03-30 15:33:42 +02001853{
Lee Jones26955c07d2013-05-03 15:31:56 +01001854 int dev_type = d40c->dma_cfg.dev_type;
Linus Walleij8d318a52010-03-30 15:33:42 +02001855 int event_group;
1856 int event_line;
1857 struct d40_phy_res *phys;
1858 int i;
1859 int j;
1860 int log_num;
Gerald Baezaf000df82012-11-08 14:39:07 +01001861 int num_phy_chans;
Linus Walleij8d318a52010-03-30 15:33:42 +02001862 bool is_src;
Rabin Vincent38bdbf02010-10-12 13:00:51 +00001863 bool is_log = d40c->dma_cfg.mode == STEDMA40_MODE_LOGICAL;
Linus Walleij8d318a52010-03-30 15:33:42 +02001864
1865 phys = d40c->base->phy_res;
Gerald Baezaf000df82012-11-08 14:39:07 +01001866 num_phy_chans = d40c->base->num_phy_chans;
Linus Walleij8d318a52010-03-30 15:33:42 +02001867
Lee Jones2c2b62d2013-05-15 10:51:54 +01001868 if (d40c->dma_cfg.dir == DMA_DEV_TO_MEM) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001869 log_num = 2 * dev_type;
1870 is_src = true;
Lee Jones2c2b62d2013-05-15 10:51:54 +01001871 } else if (d40c->dma_cfg.dir == DMA_MEM_TO_DEV ||
1872 d40c->dma_cfg.dir == DMA_MEM_TO_MEM) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001873 /* dst event lines are used for logical memcpy */
Linus Walleij8d318a52010-03-30 15:33:42 +02001874 log_num = 2 * dev_type + 1;
1875 is_src = false;
1876 } else
1877 return -EINVAL;
1878
1879 event_group = D40_TYPE_TO_GROUP(dev_type);
1880 event_line = D40_TYPE_TO_EVENT(dev_type);
1881
1882 if (!is_log) {
Lee Jones2c2b62d2013-05-15 10:51:54 +01001883 if (d40c->dma_cfg.dir == DMA_MEM_TO_MEM) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001884 /* Find physical half channel */
Gerald Baezaf000df82012-11-08 14:39:07 +01001885 if (d40c->dma_cfg.use_fixed_channel) {
1886 i = d40c->dma_cfg.phy_channel;
Marcin Mielczarczyk4aed79b2010-05-18 00:41:21 +02001887 if (d40_alloc_mask_set(&phys[i], is_src,
Narayanan G5cd326f2011-11-30 19:20:42 +05301888 0, is_log,
1889 first_phy_user))
Linus Walleij8d318a52010-03-30 15:33:42 +02001890 goto found_phy;
Gerald Baezaf000df82012-11-08 14:39:07 +01001891 } else {
1892 for (i = 0; i < num_phy_chans; i++) {
1893 if (d40_alloc_mask_set(&phys[i], is_src,
1894 0, is_log,
1895 first_phy_user))
1896 goto found_phy;
1897 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001898 }
1899 } else
1900 for (j = 0; j < d40c->base->num_phy_chans; j += 8) {
1901 int phy_num = j + event_group * 2;
1902 for (i = phy_num; i < phy_num + 2; i++) {
Linus Walleij508849a2010-06-20 21:26:07 +00001903 if (d40_alloc_mask_set(&phys[i],
1904 is_src,
1905 0,
Narayanan G5cd326f2011-11-30 19:20:42 +05301906 is_log,
1907 first_phy_user))
Linus Walleij8d318a52010-03-30 15:33:42 +02001908 goto found_phy;
1909 }
1910 }
1911 return -EINVAL;
1912found_phy:
1913 d40c->phy_chan = &phys[i];
1914 d40c->log_num = D40_PHY_CHAN;
1915 goto out;
1916 }
1917 if (dev_type == -1)
1918 return -EINVAL;
1919
1920 /* Find logical channel */
1921 for (j = 0; j < d40c->base->num_phy_chans; j += 8) {
1922 int phy_num = j + event_group * 2;
Narayanan G5cd326f2011-11-30 19:20:42 +05301923
1924 if (d40c->dma_cfg.use_fixed_channel) {
1925 i = d40c->dma_cfg.phy_channel;
1926
1927 if ((i != phy_num) && (i != phy_num + 1)) {
1928 dev_err(chan2dev(d40c),
1929 "invalid fixed phy channel %d\n", i);
1930 return -EINVAL;
1931 }
1932
1933 if (d40_alloc_mask_set(&phys[i], is_src, event_line,
1934 is_log, first_phy_user))
1935 goto found_log;
1936
1937 dev_err(chan2dev(d40c),
1938 "could not allocate fixed phy channel %d\n", i);
1939 return -EINVAL;
1940 }
1941
Linus Walleij8d318a52010-03-30 15:33:42 +02001942 /*
1943 * Spread logical channels across all available physical rather
1944 * than pack every logical channel at the first available phy
1945 * channels.
1946 */
1947 if (is_src) {
1948 for (i = phy_num; i < phy_num + 2; i++) {
1949 if (d40_alloc_mask_set(&phys[i], is_src,
Narayanan G5cd326f2011-11-30 19:20:42 +05301950 event_line, is_log,
1951 first_phy_user))
Linus Walleij8d318a52010-03-30 15:33:42 +02001952 goto found_log;
1953 }
1954 } else {
1955 for (i = phy_num + 1; i >= phy_num; i--) {
1956 if (d40_alloc_mask_set(&phys[i], is_src,
Narayanan G5cd326f2011-11-30 19:20:42 +05301957 event_line, is_log,
1958 first_phy_user))
Linus Walleij8d318a52010-03-30 15:33:42 +02001959 goto found_log;
1960 }
1961 }
1962 }
1963 return -EINVAL;
1964
1965found_log:
1966 d40c->phy_chan = &phys[i];
1967 d40c->log_num = log_num;
1968out:
1969
1970 if (is_log)
1971 d40c->base->lookup_log_chans[d40c->log_num] = d40c;
1972 else
1973 d40c->base->lookup_phy_chans[d40c->phy_chan->num] = d40c;
1974
1975 return 0;
1976
1977}
1978
Linus Walleij8d318a52010-03-30 15:33:42 +02001979static int d40_config_memcpy(struct d40_chan *d40c)
1980{
1981 dma_cap_mask_t cap = d40c->chan.device->cap_mask;
1982
1983 if (dma_has_cap(DMA_MEMCPY, cap) && !dma_has_cap(DMA_SLAVE, cap)) {
Lee Jones29027a12013-05-03 15:31:54 +01001984 d40c->dma_cfg = dma40_memcpy_conf_log;
Lee Jones26955c07d2013-05-03 15:31:56 +01001985 d40c->dma_cfg.dev_type = dma40_memcpy_channels[d40c->chan.chan_id];
Linus Walleij8d318a52010-03-30 15:33:42 +02001986
Lee Jones9b233f92013-05-15 10:51:26 +01001987 d40_log_cfg(&d40c->dma_cfg,
1988 &d40c->log_def.lcsp1, &d40c->log_def.lcsp3);
1989
Linus Walleij8d318a52010-03-30 15:33:42 +02001990 } else if (dma_has_cap(DMA_MEMCPY, cap) &&
1991 dma_has_cap(DMA_SLAVE, cap)) {
Lee Jones29027a12013-05-03 15:31:54 +01001992 d40c->dma_cfg = dma40_memcpy_conf_phy;
Lee Jones57e65ad2013-05-15 10:51:25 +01001993
1994 /* Generate interrrupt at end of transfer or relink. */
1995 d40c->dst_def_cfg |= BIT(D40_SREG_CFG_TIM_POS);
1996
1997 /* Generate interrupt on error. */
1998 d40c->src_def_cfg |= BIT(D40_SREG_CFG_EIM_POS);
1999 d40c->dst_def_cfg |= BIT(D40_SREG_CFG_EIM_POS);
2000
Linus Walleij8d318a52010-03-30 15:33:42 +02002001 } else {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002002 chan_err(d40c, "No memcpy\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002003 return -EINVAL;
2004 }
2005
2006 return 0;
2007}
2008
Linus Walleij8d318a52010-03-30 15:33:42 +02002009static int d40_free_dma(struct d40_chan *d40c)
2010{
2011
2012 int res = 0;
Lee Jones26955c07d2013-05-03 15:31:56 +01002013 u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dev_type);
Linus Walleij8d318a52010-03-30 15:33:42 +02002014 struct d40_phy_res *phy = d40c->phy_chan;
2015 bool is_src;
2016
2017 /* Terminate all queued and active transfers */
2018 d40_term_all(d40c);
2019
2020 if (phy == NULL) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002021 chan_err(d40c, "phy == null\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002022 return -EINVAL;
2023 }
2024
2025 if (phy->allocated_src == D40_ALLOC_FREE &&
2026 phy->allocated_dst == D40_ALLOC_FREE) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002027 chan_err(d40c, "channel already free\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002028 return -EINVAL;
2029 }
2030
Lee Jones2c2b62d2013-05-15 10:51:54 +01002031 if (d40c->dma_cfg.dir == DMA_MEM_TO_DEV ||
2032 d40c->dma_cfg.dir == DMA_MEM_TO_MEM)
Linus Walleij8d318a52010-03-30 15:33:42 +02002033 is_src = false;
Lee Jones2c2b62d2013-05-15 10:51:54 +01002034 else if (d40c->dma_cfg.dir == DMA_DEV_TO_MEM)
Linus Walleij8d318a52010-03-30 15:33:42 +02002035 is_src = true;
Lee Jones26955c07d2013-05-03 15:31:56 +01002036 else {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002037 chan_err(d40c, "Unknown direction\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002038 return -EINVAL;
2039 }
2040
Narayanan G7fb3e752011-11-17 17:26:41 +05302041 pm_runtime_get_sync(d40c->base->dev);
Linus Walleij8d318a52010-03-30 15:33:42 +02002042 res = d40_channel_execute_command(d40c, D40_DMA_STOP);
2043 if (res) {
Narayanan G1bdae6f2012-02-09 12:41:37 +05302044 chan_err(d40c, "stop failed\n");
Markus Elfringe714b472016-09-17 16:04:46 +02002045 goto mark_last_busy;
Linus Walleij8d318a52010-03-30 15:33:42 +02002046 }
Narayanan G7fb3e752011-11-17 17:26:41 +05302047
Narayanan G1bdae6f2012-02-09 12:41:37 +05302048 d40_alloc_mask_free(phy, is_src, chan_is_logical(d40c) ? event : 0);
2049
2050 if (chan_is_logical(d40c))
2051 d40c->base->lookup_log_chans[d40c->log_num] = NULL;
2052 else
2053 d40c->base->lookup_phy_chans[phy->num] = NULL;
2054
Narayanan G7fb3e752011-11-17 17:26:41 +05302055 if (d40c->busy) {
2056 pm_runtime_mark_last_busy(d40c->base->dev);
2057 pm_runtime_put_autosuspend(d40c->base->dev);
2058 }
2059
2060 d40c->busy = false;
Linus Walleij8d318a52010-03-30 15:33:42 +02002061 d40c->phy_chan = NULL;
Rabin Vincentce2ca122010-10-12 13:00:49 +00002062 d40c->configured = false;
Markus Elfringe714b472016-09-17 16:04:46 +02002063 mark_last_busy:
Narayanan G7fb3e752011-11-17 17:26:41 +05302064 pm_runtime_mark_last_busy(d40c->base->dev);
2065 pm_runtime_put_autosuspend(d40c->base->dev);
2066 return res;
Linus Walleij8d318a52010-03-30 15:33:42 +02002067}
2068
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002069static bool d40_is_paused(struct d40_chan *d40c)
2070{
Rabin Vincent8ca84682011-01-25 11:18:07 +01002071 void __iomem *chanbase = chan_base(d40c);
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002072 bool is_paused = false;
2073 unsigned long flags;
2074 void __iomem *active_reg;
2075 u32 status;
Lee Jones26955c07d2013-05-03 15:31:56 +01002076 u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dev_type);
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002077
2078 spin_lock_irqsave(&d40c->lock, flags);
2079
Rabin Vincent724a8572011-01-25 11:18:08 +01002080 if (chan_is_physical(d40c)) {
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002081 if (d40c->phy_chan->num % 2 == 0)
2082 active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
2083 else
2084 active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
2085
2086 status = (readl(active_reg) &
2087 D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
2088 D40_CHAN_POS(d40c->phy_chan->num);
2089 if (status == D40_DMA_SUSPENDED || status == D40_DMA_STOP)
2090 is_paused = true;
Markus Elfring5a5eecb2016-09-17 16:00:05 +02002091 goto unlock;
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002092 }
2093
Lee Jones2c2b62d2013-05-15 10:51:54 +01002094 if (d40c->dma_cfg.dir == DMA_MEM_TO_DEV ||
2095 d40c->dma_cfg.dir == DMA_MEM_TO_MEM) {
Rabin Vincent8ca84682011-01-25 11:18:07 +01002096 status = readl(chanbase + D40_CHAN_REG_SDLNK);
Lee Jones2c2b62d2013-05-15 10:51:54 +01002097 } else if (d40c->dma_cfg.dir == DMA_DEV_TO_MEM) {
Rabin Vincent8ca84682011-01-25 11:18:07 +01002098 status = readl(chanbase + D40_CHAN_REG_SSLNK);
Jonas Aaberg9dbfbd35c2010-08-09 12:08:41 +00002099 } else {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002100 chan_err(d40c, "Unknown direction\n");
Markus Elfring5a5eecb2016-09-17 16:00:05 +02002101 goto unlock;
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002102 }
Jonas Aaberg9dbfbd35c2010-08-09 12:08:41 +00002103
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002104 status = (status & D40_EVENTLINE_MASK(event)) >>
2105 D40_EVENTLINE_POS(event);
2106
2107 if (status != D40_DMA_RUN)
2108 is_paused = true;
Markus Elfring5a5eecb2016-09-17 16:00:05 +02002109 unlock:
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002110 spin_unlock_irqrestore(&d40c->lock, flags);
2111 return is_paused;
2112
2113}
2114
Linus Walleij8d318a52010-03-30 15:33:42 +02002115static u32 stedma40_residue(struct dma_chan *chan)
2116{
2117 struct d40_chan *d40c =
2118 container_of(chan, struct d40_chan, chan);
2119 u32 bytes_left;
2120 unsigned long flags;
2121
2122 spin_lock_irqsave(&d40c->lock, flags);
2123 bytes_left = d40_residue(d40c);
2124 spin_unlock_irqrestore(&d40c->lock, flags);
2125
2126 return bytes_left;
2127}
2128
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002129static int
2130d40_prep_sg_log(struct d40_chan *chan, struct d40_desc *desc,
2131 struct scatterlist *sg_src, struct scatterlist *sg_dst,
Rabin Vincent822c5672011-01-25 11:18:28 +01002132 unsigned int sg_len, dma_addr_t src_dev_addr,
2133 dma_addr_t dst_dev_addr)
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002134{
2135 struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
2136 struct stedma40_half_channel_info *src_info = &cfg->src_info;
2137 struct stedma40_half_channel_info *dst_info = &cfg->dst_info;
Rabin Vincent5ed04b82011-01-25 11:18:26 +01002138 int ret;
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002139
Rabin Vincent5ed04b82011-01-25 11:18:26 +01002140 ret = d40_log_sg_to_lli(sg_src, sg_len,
2141 src_dev_addr,
2142 desc->lli_log.src,
2143 chan->log_def.lcsp1,
2144 src_info->data_width,
2145 dst_info->data_width);
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002146
Rabin Vincent5ed04b82011-01-25 11:18:26 +01002147 ret = d40_log_sg_to_lli(sg_dst, sg_len,
2148 dst_dev_addr,
2149 desc->lli_log.dst,
2150 chan->log_def.lcsp3,
2151 dst_info->data_width,
2152 src_info->data_width);
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002153
Rabin Vincent5ed04b82011-01-25 11:18:26 +01002154 return ret < 0 ? ret : 0;
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002155}
2156
2157static int
2158d40_prep_sg_phy(struct d40_chan *chan, struct d40_desc *desc,
2159 struct scatterlist *sg_src, struct scatterlist *sg_dst,
Rabin Vincent822c5672011-01-25 11:18:28 +01002160 unsigned int sg_len, dma_addr_t src_dev_addr,
2161 dma_addr_t dst_dev_addr)
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002162{
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002163 struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
2164 struct stedma40_half_channel_info *src_info = &cfg->src_info;
2165 struct stedma40_half_channel_info *dst_info = &cfg->dst_info;
Rabin Vincent0c842b52011-01-25 11:18:35 +01002166 unsigned long flags = 0;
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002167 int ret;
2168
Rabin Vincent0c842b52011-01-25 11:18:35 +01002169 if (desc->cyclic)
2170 flags |= LLI_CYCLIC | LLI_TERM_INT;
2171
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002172 ret = d40_phy_sg_to_lli(sg_src, sg_len, src_dev_addr,
2173 desc->lli_phy.src,
2174 virt_to_phys(desc->lli_phy.src),
2175 chan->src_def_cfg,
Rabin Vincent0c842b52011-01-25 11:18:35 +01002176 src_info, dst_info, flags);
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002177
2178 ret = d40_phy_sg_to_lli(sg_dst, sg_len, dst_dev_addr,
2179 desc->lli_phy.dst,
2180 virt_to_phys(desc->lli_phy.dst),
2181 chan->dst_def_cfg,
Rabin Vincent0c842b52011-01-25 11:18:35 +01002182 dst_info, src_info, flags);
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002183
2184 dma_sync_single_for_device(chan->base->dev, desc->lli_pool.dma_addr,
2185 desc->lli_pool.size, DMA_TO_DEVICE);
2186
2187 return ret < 0 ? ret : 0;
2188}
2189
Rabin Vincent5f811582011-01-25 11:18:18 +01002190static struct d40_desc *
2191d40_prep_desc(struct d40_chan *chan, struct scatterlist *sg,
2192 unsigned int sg_len, unsigned long dma_flags)
2193{
Markus Elfring86145912016-09-17 15:54:12 +02002194 struct stedma40_chan_cfg *cfg;
Rabin Vincent5f811582011-01-25 11:18:18 +01002195 struct d40_desc *desc;
Rabin Vincentdbd88782011-01-25 11:18:19 +01002196 int ret;
Rabin Vincent5f811582011-01-25 11:18:18 +01002197
2198 desc = d40_desc_get(chan);
2199 if (!desc)
2200 return NULL;
2201
Markus Elfring86145912016-09-17 15:54:12 +02002202 cfg = &chan->dma_cfg;
Rabin Vincent5f811582011-01-25 11:18:18 +01002203 desc->lli_len = d40_sg_2_dmalen(sg, sg_len, cfg->src_info.data_width,
2204 cfg->dst_info.data_width);
2205 if (desc->lli_len < 0) {
2206 chan_err(chan, "Unaligned size\n");
Markus Elfring254e1252016-09-17 15:51:37 +02002207 goto free_desc;
Rabin Vincent5f811582011-01-25 11:18:18 +01002208 }
2209
Rabin Vincentdbd88782011-01-25 11:18:19 +01002210 ret = d40_pool_lli_alloc(chan, desc, desc->lli_len);
2211 if (ret < 0) {
2212 chan_err(chan, "Could not allocate lli\n");
Markus Elfring254e1252016-09-17 15:51:37 +02002213 goto free_desc;
Rabin Vincentdbd88782011-01-25 11:18:19 +01002214 }
2215
Rabin Vincent5f811582011-01-25 11:18:18 +01002216 desc->lli_current = 0;
2217 desc->txd.flags = dma_flags;
2218 desc->txd.tx_submit = d40_tx_submit;
2219
2220 dma_async_tx_descriptor_init(&desc->txd, &chan->chan);
2221
2222 return desc;
Markus Elfring254e1252016-09-17 15:51:37 +02002223 free_desc:
Rabin Vincentdbd88782011-01-25 11:18:19 +01002224 d40_desc_free(chan, desc);
2225 return NULL;
Rabin Vincent5f811582011-01-25 11:18:18 +01002226}
2227
Rabin Vincentcade1d32011-01-25 11:18:23 +01002228static struct dma_async_tx_descriptor *
2229d40_prep_sg(struct dma_chan *dchan, struct scatterlist *sg_src,
2230 struct scatterlist *sg_dst, unsigned int sg_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05302231 enum dma_transfer_direction direction, unsigned long dma_flags)
Rabin Vincentcade1d32011-01-25 11:18:23 +01002232{
2233 struct d40_chan *chan = container_of(dchan, struct d40_chan, chan);
Markus Elfring444fa142016-09-17 15:40:05 +02002234 dma_addr_t src_dev_addr;
2235 dma_addr_t dst_dev_addr;
Rabin Vincentcade1d32011-01-25 11:18:23 +01002236 struct d40_desc *desc;
2237 unsigned long flags;
2238 int ret;
2239
2240 if (!chan->phy_chan) {
2241 chan_err(chan, "Cannot prepare unallocated channel\n");
2242 return NULL;
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002243 }
2244
Rabin Vincentcade1d32011-01-25 11:18:23 +01002245 spin_lock_irqsave(&chan->lock, flags);
Linus Walleij8d318a52010-03-30 15:33:42 +02002246
Rabin Vincentcade1d32011-01-25 11:18:23 +01002247 desc = d40_prep_desc(chan, sg_src, sg_len, dma_flags);
2248 if (desc == NULL)
Markus Elfring78c6e1a2016-09-17 15:34:07 +02002249 goto unlock;
Linus Walleij8d318a52010-03-30 15:33:42 +02002250
Rabin Vincent0c842b52011-01-25 11:18:35 +01002251 if (sg_next(&sg_src[sg_len - 1]) == sg_src)
2252 desc->cyclic = true;
2253
Markus Elfring444fa142016-09-17 15:40:05 +02002254 src_dev_addr = 0;
2255 dst_dev_addr = 0;
Lee Jonesef9c89b32013-05-15 10:51:30 +01002256 if (direction == DMA_DEV_TO_MEM)
2257 src_dev_addr = chan->runtime_addr;
2258 else if (direction == DMA_MEM_TO_DEV)
2259 dst_dev_addr = chan->runtime_addr;
Rabin Vincentcade1d32011-01-25 11:18:23 +01002260
2261 if (chan_is_logical(chan))
2262 ret = d40_prep_sg_log(chan, desc, sg_src, sg_dst,
Rabin Vincent822c5672011-01-25 11:18:28 +01002263 sg_len, src_dev_addr, dst_dev_addr);
Rabin Vincentcade1d32011-01-25 11:18:23 +01002264 else
2265 ret = d40_prep_sg_phy(chan, desc, sg_src, sg_dst,
Rabin Vincent822c5672011-01-25 11:18:28 +01002266 sg_len, src_dev_addr, dst_dev_addr);
Rabin Vincentcade1d32011-01-25 11:18:23 +01002267
2268 if (ret) {
2269 chan_err(chan, "Failed to prepare %s sg job: %d\n",
2270 chan_is_logical(chan) ? "log" : "phy", ret);
Markus Elfring78c6e1a2016-09-17 15:34:07 +02002271 goto free_desc;
Linus Walleij8d318a52010-03-30 15:33:42 +02002272 }
2273
Per Forlin82babbb362011-08-29 13:33:35 +02002274 /*
2275 * add descriptor to the prepare queue in order to be able
2276 * to free them later in terminate_all
2277 */
2278 list_add_tail(&desc->node, &chan->prepare_queue);
2279
Rabin Vincentcade1d32011-01-25 11:18:23 +01002280 spin_unlock_irqrestore(&chan->lock, flags);
Linus Walleij8d318a52010-03-30 15:33:42 +02002281
Rabin Vincentcade1d32011-01-25 11:18:23 +01002282 return &desc->txd;
Markus Elfring78c6e1a2016-09-17 15:34:07 +02002283 free_desc:
2284 d40_desc_free(chan, desc);
2285 unlock:
Rabin Vincentcade1d32011-01-25 11:18:23 +01002286 spin_unlock_irqrestore(&chan->lock, flags);
Linus Walleij8d318a52010-03-30 15:33:42 +02002287 return NULL;
2288}
Linus Walleij8d318a52010-03-30 15:33:42 +02002289
2290bool stedma40_filter(struct dma_chan *chan, void *data)
2291{
2292 struct stedma40_chan_cfg *info = data;
2293 struct d40_chan *d40c =
2294 container_of(chan, struct d40_chan, chan);
2295 int err;
2296
2297 if (data) {
2298 err = d40_validate_conf(d40c, info);
2299 if (!err)
2300 d40c->dma_cfg = *info;
2301 } else
2302 err = d40_config_memcpy(d40c);
2303
Rabin Vincentce2ca122010-10-12 13:00:49 +00002304 if (!err)
2305 d40c->configured = true;
2306
Linus Walleij8d318a52010-03-30 15:33:42 +02002307 return err == 0;
2308}
2309EXPORT_SYMBOL(stedma40_filter);
2310
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002311static void __d40_set_prio_rt(struct d40_chan *d40c, int dev_type, bool src)
2312{
2313 bool realtime = d40c->dma_cfg.realtime;
2314 bool highprio = d40c->dma_cfg.high_priority;
Tong Liu3cb645d2012-09-26 10:07:30 +00002315 u32 rtreg;
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002316 u32 event = D40_TYPE_TO_EVENT(dev_type);
2317 u32 group = D40_TYPE_TO_GROUP(dev_type);
Lee Jones8a3b6e12013-05-15 10:51:52 +01002318 u32 bit = BIT(event);
Rabin Vincentccc3d692012-05-17 13:47:38 +05302319 u32 prioreg;
Tong Liu3cb645d2012-09-26 10:07:30 +00002320 struct d40_gen_dmac *dmac = &d40c->base->gen_dmac;
Rabin Vincentccc3d692012-05-17 13:47:38 +05302321
Tong Liu3cb645d2012-09-26 10:07:30 +00002322 rtreg = realtime ? dmac->realtime_en : dmac->realtime_clear;
Rabin Vincentccc3d692012-05-17 13:47:38 +05302323 /*
2324 * Due to a hardware bug, in some cases a logical channel triggered by
2325 * a high priority destination event line can generate extra packet
2326 * transactions.
2327 *
2328 * The workaround is to not set the high priority level for the
2329 * destination event lines that trigger logical channels.
2330 */
2331 if (!src && chan_is_logical(d40c))
2332 highprio = false;
2333
Tong Liu3cb645d2012-09-26 10:07:30 +00002334 prioreg = highprio ? dmac->high_prio_en : dmac->high_prio_clear;
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002335
2336 /* Destination event lines are stored in the upper halfword */
2337 if (!src)
2338 bit <<= 16;
2339
2340 writel(bit, d40c->base->virtbase + prioreg + group * 4);
2341 writel(bit, d40c->base->virtbase + rtreg + group * 4);
2342}
2343
2344static void d40_set_prio_realtime(struct d40_chan *d40c)
2345{
2346 if (d40c->base->rev < 3)
2347 return;
2348
Lee Jones2c2b62d2013-05-15 10:51:54 +01002349 if ((d40c->dma_cfg.dir == DMA_DEV_TO_MEM) ||
2350 (d40c->dma_cfg.dir == DMA_DEV_TO_DEV))
Lee Jones26955c07d2013-05-03 15:31:56 +01002351 __d40_set_prio_rt(d40c, d40c->dma_cfg.dev_type, true);
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002352
Lee Jones2c2b62d2013-05-15 10:51:54 +01002353 if ((d40c->dma_cfg.dir == DMA_MEM_TO_DEV) ||
2354 (d40c->dma_cfg.dir == DMA_DEV_TO_DEV))
Lee Jones26955c07d2013-05-03 15:31:56 +01002355 __d40_set_prio_rt(d40c, d40c->dma_cfg.dev_type, false);
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002356}
2357
Lee Jonesfa332de2013-05-03 15:32:12 +01002358#define D40_DT_FLAGS_MODE(flags) ((flags >> 0) & 0x1)
2359#define D40_DT_FLAGS_DIR(flags) ((flags >> 1) & 0x1)
2360#define D40_DT_FLAGS_BIG_ENDIAN(flags) ((flags >> 2) & 0x1)
2361#define D40_DT_FLAGS_FIXED_CHAN(flags) ((flags >> 3) & 0x1)
Lee Jonesbddd5a22013-11-19 11:07:41 +00002362#define D40_DT_FLAGS_HIGH_PRIO(flags) ((flags >> 4) & 0x1)
Lee Jonesfa332de2013-05-03 15:32:12 +01002363
2364static struct dma_chan *d40_xlate(struct of_phandle_args *dma_spec,
2365 struct of_dma *ofdma)
2366{
2367 struct stedma40_chan_cfg cfg;
2368 dma_cap_mask_t cap;
2369 u32 flags;
2370
2371 memset(&cfg, 0, sizeof(struct stedma40_chan_cfg));
2372
2373 dma_cap_zero(cap);
2374 dma_cap_set(DMA_SLAVE, cap);
2375
2376 cfg.dev_type = dma_spec->args[0];
2377 flags = dma_spec->args[2];
2378
2379 switch (D40_DT_FLAGS_MODE(flags)) {
2380 case 0: cfg.mode = STEDMA40_MODE_LOGICAL; break;
2381 case 1: cfg.mode = STEDMA40_MODE_PHYSICAL; break;
2382 }
2383
2384 switch (D40_DT_FLAGS_DIR(flags)) {
2385 case 0:
Lee Jones2c2b62d2013-05-15 10:51:54 +01002386 cfg.dir = DMA_MEM_TO_DEV;
Lee Jonesfa332de2013-05-03 15:32:12 +01002387 cfg.dst_info.big_endian = D40_DT_FLAGS_BIG_ENDIAN(flags);
2388 break;
2389 case 1:
Lee Jones2c2b62d2013-05-15 10:51:54 +01002390 cfg.dir = DMA_DEV_TO_MEM;
Lee Jonesfa332de2013-05-03 15:32:12 +01002391 cfg.src_info.big_endian = D40_DT_FLAGS_BIG_ENDIAN(flags);
2392 break;
2393 }
2394
2395 if (D40_DT_FLAGS_FIXED_CHAN(flags)) {
2396 cfg.phy_channel = dma_spec->args[1];
2397 cfg.use_fixed_channel = true;
2398 }
2399
Lee Jonesbddd5a22013-11-19 11:07:41 +00002400 if (D40_DT_FLAGS_HIGH_PRIO(flags))
2401 cfg.high_priority = true;
2402
Lee Jonesfa332de2013-05-03 15:32:12 +01002403 return dma_request_channel(cap, stedma40_filter, &cfg);
2404}
2405
Linus Walleij8d318a52010-03-30 15:33:42 +02002406/* DMA ENGINE functions */
2407static int d40_alloc_chan_resources(struct dma_chan *chan)
2408{
2409 int err;
2410 unsigned long flags;
2411 struct d40_chan *d40c =
2412 container_of(chan, struct d40_chan, chan);
Linus Walleijef1872e2010-06-20 21:24:52 +00002413 bool is_free_phy;
Linus Walleij8d318a52010-03-30 15:33:42 +02002414 spin_lock_irqsave(&d40c->lock, flags);
2415
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00002416 dma_cookie_init(chan);
Linus Walleij8d318a52010-03-30 15:33:42 +02002417
Rabin Vincentce2ca122010-10-12 13:00:49 +00002418 /* If no dma configuration is set use default configuration (memcpy) */
2419 if (!d40c->configured) {
Linus Walleij8d318a52010-03-30 15:33:42 +02002420 err = d40_config_memcpy(d40c);
Jonas Aabergff0b12b2010-06-20 21:25:15 +00002421 if (err) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002422 chan_err(d40c, "Failed to configure memcpy channel\n");
Markus Elfring8452b852016-09-17 15:15:15 +02002423 goto mark_last_busy;
Jonas Aabergff0b12b2010-06-20 21:25:15 +00002424 }
Linus Walleij8d318a52010-03-30 15:33:42 +02002425 }
2426
Narayanan G5cd326f2011-11-30 19:20:42 +05302427 err = d40_allocate_channel(d40c, &is_free_phy);
Linus Walleij8d318a52010-03-30 15:33:42 +02002428 if (err) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002429 chan_err(d40c, "Failed to allocate channel\n");
Narayanan G7fb3e752011-11-17 17:26:41 +05302430 d40c->configured = false;
Markus Elfring8452b852016-09-17 15:15:15 +02002431 goto mark_last_busy;
Linus Walleij8d318a52010-03-30 15:33:42 +02002432 }
2433
Narayanan G7fb3e752011-11-17 17:26:41 +05302434 pm_runtime_get_sync(d40c->base->dev);
Linus Walleijef1872e2010-06-20 21:24:52 +00002435
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002436 d40_set_prio_realtime(d40c);
2437
Rabin Vincent724a8572011-01-25 11:18:08 +01002438 if (chan_is_logical(d40c)) {
Lee Jones2c2b62d2013-05-15 10:51:54 +01002439 if (d40c->dma_cfg.dir == DMA_DEV_TO_MEM)
Linus Walleijef1872e2010-06-20 21:24:52 +00002440 d40c->lcpa = d40c->base->lcpa_base +
Lee Jones26955c07d2013-05-03 15:31:56 +01002441 d40c->dma_cfg.dev_type * D40_LCPA_CHAN_SIZE;
Linus Walleijef1872e2010-06-20 21:24:52 +00002442 else
2443 d40c->lcpa = d40c->base->lcpa_base +
Lee Jones26955c07d2013-05-03 15:31:56 +01002444 d40c->dma_cfg.dev_type *
Fabio Baltierif26e03a2012-12-13 17:12:37 +01002445 D40_LCPA_CHAN_SIZE + D40_LCPA_CHAN_DST_DELTA;
Lee Jones97782562013-05-15 10:51:24 +01002446
2447 /* Unmask the Global Interrupt Mask. */
2448 d40c->src_def_cfg |= BIT(D40_SREG_CFG_LOG_GIM_POS);
2449 d40c->dst_def_cfg |= BIT(D40_SREG_CFG_LOG_GIM_POS);
Linus Walleijef1872e2010-06-20 21:24:52 +00002450 }
2451
Narayanan G5cd326f2011-11-30 19:20:42 +05302452 dev_dbg(chan2dev(d40c), "allocated %s channel (phy %d%s)\n",
2453 chan_is_logical(d40c) ? "logical" : "physical",
2454 d40c->phy_chan->num,
2455 d40c->dma_cfg.use_fixed_channel ? ", fixed" : "");
2456
2457
Linus Walleijef1872e2010-06-20 21:24:52 +00002458 /*
2459 * Only write channel configuration to the DMA if the physical
2460 * resource is free. In case of multiple logical channels
2461 * on the same physical resource, only the first write is necessary.
2462 */
Jonas Aabergb55912c2010-08-09 12:08:02 +00002463 if (is_free_phy)
2464 d40_config_write(d40c);
Markus Elfring8452b852016-09-17 15:15:15 +02002465 mark_last_busy:
Narayanan G7fb3e752011-11-17 17:26:41 +05302466 pm_runtime_mark_last_busy(d40c->base->dev);
2467 pm_runtime_put_autosuspend(d40c->base->dev);
Linus Walleij8d318a52010-03-30 15:33:42 +02002468 spin_unlock_irqrestore(&d40c->lock, flags);
Jonas Aabergff0b12b2010-06-20 21:25:15 +00002469 return err;
Linus Walleij8d318a52010-03-30 15:33:42 +02002470}
2471
2472static void d40_free_chan_resources(struct dma_chan *chan)
2473{
2474 struct d40_chan *d40c =
2475 container_of(chan, struct d40_chan, chan);
2476 int err;
2477 unsigned long flags;
2478
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002479 if (d40c->phy_chan == NULL) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002480 chan_err(d40c, "Cannot free unallocated channel\n");
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002481 return;
2482 }
2483
Linus Walleij8d318a52010-03-30 15:33:42 +02002484 spin_lock_irqsave(&d40c->lock, flags);
2485
2486 err = d40_free_dma(d40c);
2487
2488 if (err)
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002489 chan_err(d40c, "Failed to free channel\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002490 spin_unlock_irqrestore(&d40c->lock, flags);
2491}
2492
2493static struct dma_async_tx_descriptor *d40_prep_memcpy(struct dma_chan *chan,
2494 dma_addr_t dst,
2495 dma_addr_t src,
2496 size_t size,
Jonas Aaberg2a614342010-06-20 21:25:24 +00002497 unsigned long dma_flags)
Linus Walleij8d318a52010-03-30 15:33:42 +02002498{
Rabin Vincent95944c62011-01-25 11:18:17 +01002499 struct scatterlist dst_sg;
2500 struct scatterlist src_sg;
Linus Walleij8d318a52010-03-30 15:33:42 +02002501
Rabin Vincent95944c62011-01-25 11:18:17 +01002502 sg_init_table(&dst_sg, 1);
2503 sg_init_table(&src_sg, 1);
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002504
Rabin Vincent95944c62011-01-25 11:18:17 +01002505 sg_dma_address(&dst_sg) = dst;
2506 sg_dma_address(&src_sg) = src;
Linus Walleij8d318a52010-03-30 15:33:42 +02002507
Rabin Vincent95944c62011-01-25 11:18:17 +01002508 sg_dma_len(&dst_sg) = size;
2509 sg_dma_len(&src_sg) = size;
Linus Walleij8d318a52010-03-30 15:33:42 +02002510
Stefan Agnerde6b6412015-03-22 00:51:08 +01002511 return d40_prep_sg(chan, &src_sg, &dst_sg, 1,
2512 DMA_MEM_TO_MEM, dma_flags);
Linus Walleij8d318a52010-03-30 15:33:42 +02002513}
2514
Ira Snyder0d688662010-09-30 11:46:47 +00002515static struct dma_async_tx_descriptor *
Rabin Vincentcade1d32011-01-25 11:18:23 +01002516d40_prep_memcpy_sg(struct dma_chan *chan,
2517 struct scatterlist *dst_sg, unsigned int dst_nents,
2518 struct scatterlist *src_sg, unsigned int src_nents,
2519 unsigned long dma_flags)
Ira Snyder0d688662010-09-30 11:46:47 +00002520{
2521 if (dst_nents != src_nents)
2522 return NULL;
2523
Stefan Agnerde6b6412015-03-22 00:51:08 +01002524 return d40_prep_sg(chan, src_sg, dst_sg, src_nents,
2525 DMA_MEM_TO_MEM, dma_flags);
Rabin Vincent00ac0342011-01-25 11:18:20 +01002526}
2527
Fabio Baltierif26e03a2012-12-13 17:12:37 +01002528static struct dma_async_tx_descriptor *
2529d40_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
2530 unsigned int sg_len, enum dma_transfer_direction direction,
2531 unsigned long dma_flags, void *context)
Linus Walleij8d318a52010-03-30 15:33:42 +02002532{
Andy Shevchenkoa725dcc2013-01-10 10:53:01 +02002533 if (!is_slave_direction(direction))
Rabin Vincent00ac0342011-01-25 11:18:20 +01002534 return NULL;
2535
Rabin Vincentcade1d32011-01-25 11:18:23 +01002536 return d40_prep_sg(chan, sgl, sgl, sg_len, direction, dma_flags);
Linus Walleij8d318a52010-03-30 15:33:42 +02002537}
2538
Rabin Vincent0c842b52011-01-25 11:18:35 +01002539static struct dma_async_tx_descriptor *
2540dma40_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t dma_addr,
2541 size_t buf_len, size_t period_len,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +02002542 enum dma_transfer_direction direction, unsigned long flags)
Rabin Vincent0c842b52011-01-25 11:18:35 +01002543{
2544 unsigned int periods = buf_len / period_len;
2545 struct dma_async_tx_descriptor *txd;
2546 struct scatterlist *sg;
2547 int i;
2548
Robert Marklund79ca7ec2011-06-27 11:33:24 +02002549 sg = kcalloc(periods + 1, sizeof(struct scatterlist), GFP_NOWAIT);
Sachin Kamat2ec7e2e2013-09-02 13:44:59 +05302550 if (!sg)
2551 return NULL;
2552
Rabin Vincent0c842b52011-01-25 11:18:35 +01002553 for (i = 0; i < periods; i++) {
2554 sg_dma_address(&sg[i]) = dma_addr;
2555 sg_dma_len(&sg[i]) = period_len;
2556 dma_addr += period_len;
2557 }
2558
2559 sg[periods].offset = 0;
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02002560 sg_dma_len(&sg[periods]) = 0;
Rabin Vincent0c842b52011-01-25 11:18:35 +01002561 sg[periods].page_link =
2562 ((unsigned long)sg | 0x01) & ~0x02;
2563
2564 txd = d40_prep_sg(chan, sg, sg, periods, direction,
2565 DMA_PREP_INTERRUPT);
2566
2567 kfree(sg);
2568
2569 return txd;
2570}
2571
Linus Walleij8d318a52010-03-30 15:33:42 +02002572static enum dma_status d40_tx_status(struct dma_chan *chan,
2573 dma_cookie_t cookie,
2574 struct dma_tx_state *txstate)
2575{
2576 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00002577 enum dma_status ret;
Linus Walleij8d318a52010-03-30 15:33:42 +02002578
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002579 if (d40c->phy_chan == NULL) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002580 chan_err(d40c, "Cannot read status of unallocated channel\n");
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002581 return -EINVAL;
2582 }
2583
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00002584 ret = dma_cookie_status(chan, cookie, txstate);
Peter Griffina90e56e2016-06-07 18:38:38 +01002585 if (ret != DMA_COMPLETE && txstate)
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00002586 dma_set_residue(txstate, stedma40_residue(chan));
Linus Walleij8d318a52010-03-30 15:33:42 +02002587
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002588 if (d40_is_paused(d40c))
2589 ret = DMA_PAUSED;
Linus Walleij8d318a52010-03-30 15:33:42 +02002590
2591 return ret;
2592}
2593
2594static void d40_issue_pending(struct dma_chan *chan)
2595{
2596 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
2597 unsigned long flags;
2598
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002599 if (d40c->phy_chan == NULL) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002600 chan_err(d40c, "Channel is not allocated!\n");
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002601 return;
2602 }
2603
Linus Walleij8d318a52010-03-30 15:33:42 +02002604 spin_lock_irqsave(&d40c->lock, flags);
2605
Per Forlina8f30672011-06-26 23:29:52 +02002606 list_splice_tail_init(&d40c->pending_queue, &d40c->queue);
2607
2608 /* Busy means that queued jobs are already being processed */
Linus Walleij8d318a52010-03-30 15:33:42 +02002609 if (!d40c->busy)
2610 (void) d40_queue_start(d40c);
2611
2612 spin_unlock_irqrestore(&d40c->lock, flags);
2613}
2614
Vinod Koul35e639d2014-12-08 11:27:08 +05302615static int d40_terminate_all(struct dma_chan *chan)
Narayanan G1bdae6f2012-02-09 12:41:37 +05302616{
2617 unsigned long flags;
2618 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
2619 int ret;
2620
Maxime Ripard6f5bad02014-11-17 14:42:36 +01002621 if (d40c->phy_chan == NULL) {
2622 chan_err(d40c, "Channel is not allocated!\n");
2623 return -EINVAL;
2624 }
2625
Narayanan G1bdae6f2012-02-09 12:41:37 +05302626 spin_lock_irqsave(&d40c->lock, flags);
2627
2628 pm_runtime_get_sync(d40c->base->dev);
2629 ret = d40_channel_execute_command(d40c, D40_DMA_STOP);
2630 if (ret)
2631 chan_err(d40c, "Failed to stop channel\n");
2632
2633 d40_term_all(d40c);
2634 pm_runtime_mark_last_busy(d40c->base->dev);
2635 pm_runtime_put_autosuspend(d40c->base->dev);
2636 if (d40c->busy) {
2637 pm_runtime_mark_last_busy(d40c->base->dev);
2638 pm_runtime_put_autosuspend(d40c->base->dev);
2639 }
2640 d40c->busy = false;
2641
2642 spin_unlock_irqrestore(&d40c->lock, flags);
Vinod Koul35e639d2014-12-08 11:27:08 +05302643 return 0;
Narayanan G1bdae6f2012-02-09 12:41:37 +05302644}
2645
Rabin Vincent98ca5282011-06-27 11:33:38 +02002646static int
2647dma40_config_to_halfchannel(struct d40_chan *d40c,
2648 struct stedma40_half_channel_info *info,
Rabin Vincent98ca5282011-06-27 11:33:38 +02002649 u32 maxburst)
2650{
Rabin Vincent98ca5282011-06-27 11:33:38 +02002651 int psize;
2652
Rabin Vincent98ca5282011-06-27 11:33:38 +02002653 if (chan_is_logical(d40c)) {
2654 if (maxburst >= 16)
2655 psize = STEDMA40_PSIZE_LOG_16;
2656 else if (maxburst >= 8)
2657 psize = STEDMA40_PSIZE_LOG_8;
2658 else if (maxburst >= 4)
2659 psize = STEDMA40_PSIZE_LOG_4;
2660 else
2661 psize = STEDMA40_PSIZE_LOG_1;
2662 } else {
2663 if (maxburst >= 16)
2664 psize = STEDMA40_PSIZE_PHY_16;
2665 else if (maxburst >= 8)
2666 psize = STEDMA40_PSIZE_PHY_8;
2667 else if (maxburst >= 4)
2668 psize = STEDMA40_PSIZE_PHY_4;
2669 else
2670 psize = STEDMA40_PSIZE_PHY_1;
2671 }
2672
Rabin Vincent98ca5282011-06-27 11:33:38 +02002673 info->psize = psize;
2674 info->flow_ctrl = STEDMA40_NO_FLOW_CTRL;
2675
2676 return 0;
2677}
2678
Linus Walleij95e14002010-08-04 13:37:45 +02002679/* Runtime reconfiguration extension */
Rabin Vincent98ca5282011-06-27 11:33:38 +02002680static int d40_set_runtime_config(struct dma_chan *chan,
2681 struct dma_slave_config *config)
Linus Walleij95e14002010-08-04 13:37:45 +02002682{
2683 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
2684 struct stedma40_chan_cfg *cfg = &d40c->dma_cfg;
Rabin Vincent98ca5282011-06-27 11:33:38 +02002685 enum dma_slave_buswidth src_addr_width, dst_addr_width;
Linus Walleij95e14002010-08-04 13:37:45 +02002686 dma_addr_t config_addr;
Rabin Vincent98ca5282011-06-27 11:33:38 +02002687 u32 src_maxburst, dst_maxburst;
2688 int ret;
2689
Maxime Ripard6f5bad02014-11-17 14:42:36 +01002690 if (d40c->phy_chan == NULL) {
2691 chan_err(d40c, "Channel is not allocated!\n");
2692 return -EINVAL;
2693 }
2694
Rabin Vincent98ca5282011-06-27 11:33:38 +02002695 src_addr_width = config->src_addr_width;
2696 src_maxburst = config->src_maxburst;
2697 dst_addr_width = config->dst_addr_width;
2698 dst_maxburst = config->dst_maxburst;
Linus Walleij95e14002010-08-04 13:37:45 +02002699
Vinod Kouldb8196d2011-10-13 22:34:23 +05302700 if (config->direction == DMA_DEV_TO_MEM) {
Linus Walleij95e14002010-08-04 13:37:45 +02002701 config_addr = config->src_addr;
Lee Jonesef9c89b32013-05-15 10:51:30 +01002702
Lee Jones2c2b62d2013-05-15 10:51:54 +01002703 if (cfg->dir != DMA_DEV_TO_MEM)
Linus Walleij95e14002010-08-04 13:37:45 +02002704 dev_dbg(d40c->base->dev,
2705 "channel was not configured for peripheral "
2706 "to memory transfer (%d) overriding\n",
2707 cfg->dir);
Lee Jones2c2b62d2013-05-15 10:51:54 +01002708 cfg->dir = DMA_DEV_TO_MEM;
Linus Walleij95e14002010-08-04 13:37:45 +02002709
Rabin Vincent98ca5282011-06-27 11:33:38 +02002710 /* Configure the memory side */
2711 if (dst_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
2712 dst_addr_width = src_addr_width;
2713 if (dst_maxburst == 0)
2714 dst_maxburst = src_maxburst;
Linus Walleij95e14002010-08-04 13:37:45 +02002715
Vinod Kouldb8196d2011-10-13 22:34:23 +05302716 } else if (config->direction == DMA_MEM_TO_DEV) {
Linus Walleij95e14002010-08-04 13:37:45 +02002717 config_addr = config->dst_addr;
Lee Jonesef9c89b32013-05-15 10:51:30 +01002718
Lee Jones2c2b62d2013-05-15 10:51:54 +01002719 if (cfg->dir != DMA_MEM_TO_DEV)
Linus Walleij95e14002010-08-04 13:37:45 +02002720 dev_dbg(d40c->base->dev,
2721 "channel was not configured for memory "
2722 "to peripheral transfer (%d) overriding\n",
2723 cfg->dir);
Lee Jones2c2b62d2013-05-15 10:51:54 +01002724 cfg->dir = DMA_MEM_TO_DEV;
Linus Walleij95e14002010-08-04 13:37:45 +02002725
Rabin Vincent98ca5282011-06-27 11:33:38 +02002726 /* Configure the memory side */
2727 if (src_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
2728 src_addr_width = dst_addr_width;
2729 if (src_maxburst == 0)
2730 src_maxburst = dst_maxburst;
Linus Walleij95e14002010-08-04 13:37:45 +02002731 } else {
2732 dev_err(d40c->base->dev,
2733 "unrecognized channel direction %d\n",
2734 config->direction);
Rabin Vincent98ca5282011-06-27 11:33:38 +02002735 return -EINVAL;
Linus Walleij95e14002010-08-04 13:37:45 +02002736 }
2737
Lee Jonesef9c89b32013-05-15 10:51:30 +01002738 if (config_addr <= 0) {
2739 dev_err(d40c->base->dev, "no address supplied\n");
2740 return -EINVAL;
2741 }
2742
Rabin Vincent98ca5282011-06-27 11:33:38 +02002743 if (src_maxburst * src_addr_width != dst_maxburst * dst_addr_width) {
Linus Walleij95e14002010-08-04 13:37:45 +02002744 dev_err(d40c->base->dev,
Rabin Vincent98ca5282011-06-27 11:33:38 +02002745 "src/dst width/maxburst mismatch: %d*%d != %d*%d\n",
2746 src_maxburst,
2747 src_addr_width,
2748 dst_maxburst,
2749 dst_addr_width);
2750 return -EINVAL;
Linus Walleij95e14002010-08-04 13:37:45 +02002751 }
2752
Per Forlin92bb6cd2011-10-13 12:11:36 +02002753 if (src_maxburst > 16) {
2754 src_maxburst = 16;
2755 dst_maxburst = src_maxburst * src_addr_width / dst_addr_width;
2756 } else if (dst_maxburst > 16) {
2757 dst_maxburst = 16;
2758 src_maxburst = dst_maxburst * dst_addr_width / src_addr_width;
2759 }
2760
Lee Jones43f2e1a2013-05-15 11:51:57 +02002761 /* Only valid widths are; 1, 2, 4 and 8. */
2762 if (src_addr_width <= DMA_SLAVE_BUSWIDTH_UNDEFINED ||
2763 src_addr_width > DMA_SLAVE_BUSWIDTH_8_BYTES ||
2764 dst_addr_width <= DMA_SLAVE_BUSWIDTH_UNDEFINED ||
2765 dst_addr_width > DMA_SLAVE_BUSWIDTH_8_BYTES ||
Guennadi Liakhovetskic95905a2013-09-18 09:33:08 +02002766 !is_power_of_2(src_addr_width) ||
2767 !is_power_of_2(dst_addr_width))
Lee Jones43f2e1a2013-05-15 11:51:57 +02002768 return -EINVAL;
2769
2770 cfg->src_info.data_width = src_addr_width;
2771 cfg->dst_info.data_width = dst_addr_width;
2772
Rabin Vincent98ca5282011-06-27 11:33:38 +02002773 ret = dma40_config_to_halfchannel(d40c, &cfg->src_info,
Rabin Vincent98ca5282011-06-27 11:33:38 +02002774 src_maxburst);
2775 if (ret)
2776 return ret;
Linus Walleij95e14002010-08-04 13:37:45 +02002777
Rabin Vincent98ca5282011-06-27 11:33:38 +02002778 ret = dma40_config_to_halfchannel(d40c, &cfg->dst_info,
Rabin Vincent98ca5282011-06-27 11:33:38 +02002779 dst_maxburst);
2780 if (ret)
2781 return ret;
Linus Walleij95e14002010-08-04 13:37:45 +02002782
Per Forlina59670a2010-10-06 09:05:27 +00002783 /* Fill in register values */
Rabin Vincent724a8572011-01-25 11:18:08 +01002784 if (chan_is_logical(d40c))
Per Forlina59670a2010-10-06 09:05:27 +00002785 d40_log_cfg(cfg, &d40c->log_def.lcsp1, &d40c->log_def.lcsp3);
2786 else
Lee Jones57e65ad2013-05-15 10:51:25 +01002787 d40_phy_cfg(cfg, &d40c->src_def_cfg, &d40c->dst_def_cfg);
Per Forlina59670a2010-10-06 09:05:27 +00002788
Linus Walleij95e14002010-08-04 13:37:45 +02002789 /* These settings will take precedence later */
2790 d40c->runtime_addr = config_addr;
2791 d40c->runtime_direction = config->direction;
2792 dev_dbg(d40c->base->dev,
Rabin Vincent98ca5282011-06-27 11:33:38 +02002793 "configured channel %s for %s, data width %d/%d, "
2794 "maxburst %d/%d elements, LE, no flow control\n",
Linus Walleij95e14002010-08-04 13:37:45 +02002795 dma_chan_name(chan),
Vinod Kouldb8196d2011-10-13 22:34:23 +05302796 (config->direction == DMA_DEV_TO_MEM) ? "RX" : "TX",
Rabin Vincent98ca5282011-06-27 11:33:38 +02002797 src_addr_width, dst_addr_width,
2798 src_maxburst, dst_maxburst);
2799
2800 return 0;
Linus Walleij95e14002010-08-04 13:37:45 +02002801}
2802
Linus Walleij8d318a52010-03-30 15:33:42 +02002803/* Initialization functions */
2804
2805static void __init d40_chan_init(struct d40_base *base, struct dma_device *dma,
2806 struct d40_chan *chans, int offset,
2807 int num_chans)
2808{
2809 int i = 0;
2810 struct d40_chan *d40c;
2811
2812 INIT_LIST_HEAD(&dma->channels);
2813
2814 for (i = offset; i < offset + num_chans; i++) {
2815 d40c = &chans[i];
2816 d40c->base = base;
2817 d40c->chan.device = dma;
2818
Linus Walleij8d318a52010-03-30 15:33:42 +02002819 spin_lock_init(&d40c->lock);
2820
2821 d40c->log_num = D40_PHY_CHAN;
2822
Fabio Baltieri4226dd82012-12-13 13:46:16 +01002823 INIT_LIST_HEAD(&d40c->done);
Linus Walleij8d318a52010-03-30 15:33:42 +02002824 INIT_LIST_HEAD(&d40c->active);
2825 INIT_LIST_HEAD(&d40c->queue);
Per Forlina8f30672011-06-26 23:29:52 +02002826 INIT_LIST_HEAD(&d40c->pending_queue);
Linus Walleij8d318a52010-03-30 15:33:42 +02002827 INIT_LIST_HEAD(&d40c->client);
Per Forlin82babbb362011-08-29 13:33:35 +02002828 INIT_LIST_HEAD(&d40c->prepare_queue);
Linus Walleij8d318a52010-03-30 15:33:42 +02002829
Linus Walleij8d318a52010-03-30 15:33:42 +02002830 tasklet_init(&d40c->tasklet, dma_tasklet,
2831 (unsigned long) d40c);
2832
2833 list_add_tail(&d40c->chan.device_node,
2834 &dma->channels);
2835 }
2836}
2837
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002838static void d40_ops_init(struct d40_base *base, struct dma_device *dev)
2839{
2840 if (dma_has_cap(DMA_SLAVE, dev->cap_mask))
2841 dev->device_prep_slave_sg = d40_prep_slave_sg;
2842
2843 if (dma_has_cap(DMA_MEMCPY, dev->cap_mask)) {
2844 dev->device_prep_dma_memcpy = d40_prep_memcpy;
2845
2846 /*
2847 * This controller can only access address at even
2848 * 32bit boundaries, i.e. 2^2
2849 */
Maxime Ripard77a68e52015-07-20 10:41:32 +02002850 dev->copy_align = DMAENGINE_ALIGN_4_BYTES;
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002851 }
2852
2853 if (dma_has_cap(DMA_SG, dev->cap_mask))
2854 dev->device_prep_dma_sg = d40_prep_memcpy_sg;
2855
Rabin Vincent0c842b52011-01-25 11:18:35 +01002856 if (dma_has_cap(DMA_CYCLIC, dev->cap_mask))
2857 dev->device_prep_dma_cyclic = dma40_prep_dma_cyclic;
2858
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002859 dev->device_alloc_chan_resources = d40_alloc_chan_resources;
2860 dev->device_free_chan_resources = d40_free_chan_resources;
2861 dev->device_issue_pending = d40_issue_pending;
2862 dev->device_tx_status = d40_tx_status;
Maxime Ripard6f5bad02014-11-17 14:42:36 +01002863 dev->device_config = d40_set_runtime_config;
2864 dev->device_pause = d40_pause;
2865 dev->device_resume = d40_resume;
2866 dev->device_terminate_all = d40_terminate_all;
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002867 dev->dev = base->dev;
2868}
2869
Linus Walleij8d318a52010-03-30 15:33:42 +02002870static int __init d40_dmaengine_init(struct d40_base *base,
2871 int num_reserved_chans)
2872{
2873 int err ;
2874
2875 d40_chan_init(base, &base->dma_slave, base->log_chans,
2876 0, base->num_log_chans);
2877
2878 dma_cap_zero(base->dma_slave.cap_mask);
2879 dma_cap_set(DMA_SLAVE, base->dma_slave.cap_mask);
Rabin Vincent0c842b52011-01-25 11:18:35 +01002880 dma_cap_set(DMA_CYCLIC, base->dma_slave.cap_mask);
Linus Walleij8d318a52010-03-30 15:33:42 +02002881
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002882 d40_ops_init(base, &base->dma_slave);
Linus Walleij8d318a52010-03-30 15:33:42 +02002883
2884 err = dma_async_device_register(&base->dma_slave);
2885
2886 if (err) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002887 d40_err(base->dev, "Failed to register slave channels\n");
Markus Elfringc9909932016-09-17 15:10:15 +02002888 goto exit;
Linus Walleij8d318a52010-03-30 15:33:42 +02002889 }
2890
2891 d40_chan_init(base, &base->dma_memcpy, base->log_chans,
Lee Jonesa7dacb62013-05-15 10:51:59 +01002892 base->num_log_chans, base->num_memcpy_chans);
Linus Walleij8d318a52010-03-30 15:33:42 +02002893
2894 dma_cap_zero(base->dma_memcpy.cap_mask);
2895 dma_cap_set(DMA_MEMCPY, base->dma_memcpy.cap_mask);
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002896 dma_cap_set(DMA_SG, base->dma_memcpy.cap_mask);
Linus Walleij8d318a52010-03-30 15:33:42 +02002897
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002898 d40_ops_init(base, &base->dma_memcpy);
Linus Walleij8d318a52010-03-30 15:33:42 +02002899
2900 err = dma_async_device_register(&base->dma_memcpy);
2901
2902 if (err) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002903 d40_err(base->dev,
Geliang Tang52984aa2015-10-18 23:31:10 +08002904 "Failed to register memcpy only channels\n");
Markus Elfringc9909932016-09-17 15:10:15 +02002905 goto unregister_slave;
Linus Walleij8d318a52010-03-30 15:33:42 +02002906 }
2907
2908 d40_chan_init(base, &base->dma_both, base->phy_chans,
2909 0, num_reserved_chans);
2910
2911 dma_cap_zero(base->dma_both.cap_mask);
2912 dma_cap_set(DMA_SLAVE, base->dma_both.cap_mask);
2913 dma_cap_set(DMA_MEMCPY, base->dma_both.cap_mask);
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002914 dma_cap_set(DMA_SG, base->dma_both.cap_mask);
Rabin Vincent0c842b52011-01-25 11:18:35 +01002915 dma_cap_set(DMA_CYCLIC, base->dma_slave.cap_mask);
Linus Walleij8d318a52010-03-30 15:33:42 +02002916
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002917 d40_ops_init(base, &base->dma_both);
Linus Walleij8d318a52010-03-30 15:33:42 +02002918 err = dma_async_device_register(&base->dma_both);
2919
2920 if (err) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002921 d40_err(base->dev,
2922 "Failed to register logical and physical capable channels\n");
Markus Elfringc9909932016-09-17 15:10:15 +02002923 goto unregister_memcpy;
Linus Walleij8d318a52010-03-30 15:33:42 +02002924 }
2925 return 0;
Markus Elfringc9909932016-09-17 15:10:15 +02002926 unregister_memcpy:
Linus Walleij8d318a52010-03-30 15:33:42 +02002927 dma_async_device_unregister(&base->dma_memcpy);
Markus Elfringc9909932016-09-17 15:10:15 +02002928 unregister_slave:
Linus Walleij8d318a52010-03-30 15:33:42 +02002929 dma_async_device_unregister(&base->dma_slave);
Markus Elfringc9909932016-09-17 15:10:15 +02002930 exit:
Linus Walleij8d318a52010-03-30 15:33:42 +02002931 return err;
2932}
2933
Narayanan G7fb3e752011-11-17 17:26:41 +05302934/* Suspend resume functionality */
Ulf Hansson123e4ca2014-04-23 21:52:03 +02002935#ifdef CONFIG_PM_SLEEP
2936static int dma40_suspend(struct device *dev)
Narayanan G7fb3e752011-11-17 17:26:41 +05302937{
Narayanan G28c7a192011-11-22 13:56:55 +05302938 struct platform_device *pdev = to_platform_device(dev);
2939 struct d40_base *base = platform_get_drvdata(pdev);
Ulf Hanssonc906a3e2014-04-23 21:52:04 +02002940 int ret;
2941
2942 ret = pm_runtime_force_suspend(dev);
2943 if (ret)
2944 return ret;
Narayanan G7fb3e752011-11-17 17:26:41 +05302945
Narayanan G28c7a192011-11-22 13:56:55 +05302946 if (base->lcpa_regulator)
2947 ret = regulator_disable(base->lcpa_regulator);
2948 return ret;
Narayanan G7fb3e752011-11-17 17:26:41 +05302949}
2950
Ulf Hansson123e4ca2014-04-23 21:52:03 +02002951static int dma40_resume(struct device *dev)
2952{
2953 struct platform_device *pdev = to_platform_device(dev);
2954 struct d40_base *base = platform_get_drvdata(pdev);
2955 int ret = 0;
2956
Ulf Hanssonc906a3e2014-04-23 21:52:04 +02002957 if (base->lcpa_regulator) {
Ulf Hansson123e4ca2014-04-23 21:52:03 +02002958 ret = regulator_enable(base->lcpa_regulator);
Ulf Hanssonc906a3e2014-04-23 21:52:04 +02002959 if (ret)
2960 return ret;
2961 }
Ulf Hansson123e4ca2014-04-23 21:52:03 +02002962
Ulf Hanssonc906a3e2014-04-23 21:52:04 +02002963 return pm_runtime_force_resume(dev);
Ulf Hansson123e4ca2014-04-23 21:52:03 +02002964}
2965#endif
2966
2967#ifdef CONFIG_PM
2968static void dma40_backup(void __iomem *baseaddr, u32 *backup,
2969 u32 *regaddr, int num, bool save)
2970{
2971 int i;
2972
2973 for (i = 0; i < num; i++) {
2974 void __iomem *addr = baseaddr + regaddr[i];
2975
2976 if (save)
2977 backup[i] = readl_relaxed(addr);
2978 else
2979 writel_relaxed(backup[i], addr);
2980 }
2981}
2982
2983static void d40_save_restore_registers(struct d40_base *base, bool save)
2984{
2985 int i;
2986
2987 /* Save/Restore channel specific registers */
2988 for (i = 0; i < base->num_phy_chans; i++) {
2989 void __iomem *addr;
2990 int idx;
2991
2992 if (base->phy_res[i].reserved)
2993 continue;
2994
2995 addr = base->virtbase + D40_DREG_PCBASE + i * D40_DREG_PCDELTA;
2996 idx = i * ARRAY_SIZE(d40_backup_regs_chan);
2997
2998 dma40_backup(addr, &base->reg_val_backup_chan[idx],
2999 d40_backup_regs_chan,
3000 ARRAY_SIZE(d40_backup_regs_chan),
3001 save);
3002 }
3003
3004 /* Save/Restore global registers */
3005 dma40_backup(base->virtbase, base->reg_val_backup,
3006 d40_backup_regs, ARRAY_SIZE(d40_backup_regs),
3007 save);
3008
3009 /* Save/Restore registers only existing on dma40 v3 and later */
3010 if (base->gen_dmac.backup)
3011 dma40_backup(base->virtbase, base->reg_val_backup_v4,
3012 base->gen_dmac.backup,
3013 base->gen_dmac.backup_size,
3014 save);
3015}
3016
Narayanan G7fb3e752011-11-17 17:26:41 +05303017static int dma40_runtime_suspend(struct device *dev)
3018{
3019 struct platform_device *pdev = to_platform_device(dev);
3020 struct d40_base *base = platform_get_drvdata(pdev);
3021
3022 d40_save_restore_registers(base, true);
3023
3024 /* Don't disable/enable clocks for v1 due to HW bugs */
3025 if (base->rev != 1)
3026 writel_relaxed(base->gcc_pwr_off_mask,
3027 base->virtbase + D40_DREG_GCC);
3028
3029 return 0;
3030}
3031
3032static int dma40_runtime_resume(struct device *dev)
3033{
3034 struct platform_device *pdev = to_platform_device(dev);
3035 struct d40_base *base = platform_get_drvdata(pdev);
3036
Ulf Hansson2dafca12014-04-23 21:52:02 +02003037 d40_save_restore_registers(base, false);
Narayanan G7fb3e752011-11-17 17:26:41 +05303038
3039 writel_relaxed(D40_DREG_GCC_ENABLE_ALL,
3040 base->virtbase + D40_DREG_GCC);
3041 return 0;
3042}
Ulf Hansson123e4ca2014-04-23 21:52:03 +02003043#endif
Narayanan G7fb3e752011-11-17 17:26:41 +05303044
3045static const struct dev_pm_ops dma40_pm_ops = {
Ulf Hansson673d3772014-05-07 11:03:57 +02003046 SET_LATE_SYSTEM_SLEEP_PM_OPS(dma40_suspend, dma40_resume)
Rafael J. Wysocki6ed23b82014-12-04 00:34:11 +01003047 SET_RUNTIME_PM_OPS(dma40_runtime_suspend,
Ulf Hansson123e4ca2014-04-23 21:52:03 +02003048 dma40_runtime_resume,
3049 NULL)
Narayanan G7fb3e752011-11-17 17:26:41 +05303050};
Narayanan G7fb3e752011-11-17 17:26:41 +05303051
Linus Walleij8d318a52010-03-30 15:33:42 +02003052/* Initialization functions. */
3053
3054static int __init d40_phy_res_init(struct d40_base *base)
3055{
3056 int i;
3057 int num_phy_chans_avail = 0;
3058 u32 val[2];
3059 int odd_even_bit = -2;
Narayanan G7fb3e752011-11-17 17:26:41 +05303060 int gcc = D40_DREG_GCC_ENA;
Linus Walleij8d318a52010-03-30 15:33:42 +02003061
3062 val[0] = readl(base->virtbase + D40_DREG_PRSME);
3063 val[1] = readl(base->virtbase + D40_DREG_PRSMO);
3064
3065 for (i = 0; i < base->num_phy_chans; i++) {
3066 base->phy_res[i].num = i;
3067 odd_even_bit += 2 * ((i % 2) == 0);
3068 if (((val[i % 2] >> odd_even_bit) & 3) == 1) {
3069 /* Mark security only channels as occupied */
3070 base->phy_res[i].allocated_src = D40_ALLOC_PHY;
3071 base->phy_res[i].allocated_dst = D40_ALLOC_PHY;
Narayanan G7fb3e752011-11-17 17:26:41 +05303072 base->phy_res[i].reserved = true;
3073 gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(i),
3074 D40_DREG_GCC_SRC);
3075 gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(i),
3076 D40_DREG_GCC_DST);
3077
3078
Linus Walleij8d318a52010-03-30 15:33:42 +02003079 } else {
3080 base->phy_res[i].allocated_src = D40_ALLOC_FREE;
3081 base->phy_res[i].allocated_dst = D40_ALLOC_FREE;
Narayanan G7fb3e752011-11-17 17:26:41 +05303082 base->phy_res[i].reserved = false;
Linus Walleij8d318a52010-03-30 15:33:42 +02003083 num_phy_chans_avail++;
3084 }
3085 spin_lock_init(&base->phy_res[i].lock);
3086 }
Jonas Aaberg6b7acd82010-06-20 21:26:59 +00003087
3088 /* Mark disabled channels as occupied */
3089 for (i = 0; base->plat_data->disabled_channels[i] != -1; i++) {
Rabin Vincentf57b4072010-10-06 08:20:35 +00003090 int chan = base->plat_data->disabled_channels[i];
3091
3092 base->phy_res[chan].allocated_src = D40_ALLOC_PHY;
3093 base->phy_res[chan].allocated_dst = D40_ALLOC_PHY;
Narayanan G7fb3e752011-11-17 17:26:41 +05303094 base->phy_res[chan].reserved = true;
3095 gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(chan),
3096 D40_DREG_GCC_SRC);
3097 gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(chan),
3098 D40_DREG_GCC_DST);
Rabin Vincentf57b4072010-10-06 08:20:35 +00003099 num_phy_chans_avail--;
Jonas Aaberg6b7acd82010-06-20 21:26:59 +00003100 }
3101
Fabio Baltieri74070482012-12-18 12:25:14 +01003102 /* Mark soft_lli channels */
3103 for (i = 0; i < base->plat_data->num_of_soft_lli_chans; i++) {
3104 int chan = base->plat_data->soft_lli_chans[i];
3105
3106 base->phy_res[chan].use_soft_lli = true;
3107 }
3108
Linus Walleij8d318a52010-03-30 15:33:42 +02003109 dev_info(base->dev, "%d of %d physical DMA channels available\n",
3110 num_phy_chans_avail, base->num_phy_chans);
3111
3112 /* Verify settings extended vs standard */
3113 val[0] = readl(base->virtbase + D40_DREG_PRTYP);
3114
3115 for (i = 0; i < base->num_phy_chans; i++) {
3116
3117 if (base->phy_res[i].allocated_src == D40_ALLOC_FREE &&
3118 (val[0] & 0x3) != 1)
3119 dev_info(base->dev,
3120 "[%s] INFO: channel %d is misconfigured (%d)\n",
3121 __func__, i, val[0] & 0x3);
3122
3123 val[0] = val[0] >> 2;
3124 }
3125
Narayanan G7fb3e752011-11-17 17:26:41 +05303126 /*
3127 * To keep things simple, Enable all clocks initially.
3128 * The clocks will get managed later post channel allocation.
3129 * The clocks for the event lines on which reserved channels exists
3130 * are not managed here.
3131 */
3132 writel(D40_DREG_GCC_ENABLE_ALL, base->virtbase + D40_DREG_GCC);
3133 base->gcc_pwr_off_mask = gcc;
3134
Linus Walleij8d318a52010-03-30 15:33:42 +02003135 return num_phy_chans_avail;
3136}
3137
3138static struct d40_base * __init d40_hw_detect_init(struct platform_device *pdev)
3139{
Jingoo Hand4adcc02013-07-30 17:09:11 +09003140 struct stedma40_platform_data *plat_data = dev_get_platdata(&pdev->dev);
Markus Elfring11f7a8d2016-09-17 14:34:18 +02003141 struct clk *clk;
3142 void __iomem *virtbase;
3143 struct resource *res;
3144 struct d40_base *base;
3145 int num_log_chans;
Linus Walleij8d318a52010-03-30 15:33:42 +02003146 int num_phy_chans;
Lee Jonesa7dacb62013-05-15 10:51:59 +01003147 int num_memcpy_chans;
Ulf Hanssonb707c6582012-08-23 13:41:58 +02003148 int clk_ret = -EINVAL;
Linus Walleij8d318a52010-03-30 15:33:42 +02003149 int i;
Linus Walleijf4b89762011-06-27 11:33:46 +02003150 u32 pid;
3151 u32 cid;
3152 u8 rev;
Linus Walleij8d318a52010-03-30 15:33:42 +02003153
3154 clk = clk_get(&pdev->dev, NULL);
Linus Walleij8d318a52010-03-30 15:33:42 +02003155 if (IS_ERR(clk)) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003156 d40_err(&pdev->dev, "No matching clock found\n");
Markus Elfringf4534ad2016-09-17 14:10:47 +02003157 goto check_prepare_enabled;
Linus Walleij8d318a52010-03-30 15:33:42 +02003158 }
3159
Ulf Hanssonb707c6582012-08-23 13:41:58 +02003160 clk_ret = clk_prepare_enable(clk);
3161 if (clk_ret) {
3162 d40_err(&pdev->dev, "Failed to prepare/enable clock\n");
Markus Elfringf4534ad2016-09-17 14:10:47 +02003163 goto disable_unprepare;
Ulf Hanssonb707c6582012-08-23 13:41:58 +02003164 }
Linus Walleij8d318a52010-03-30 15:33:42 +02003165
3166 /* Get IO for DMAC base address */
3167 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "base");
3168 if (!res)
Markus Elfringf4534ad2016-09-17 14:10:47 +02003169 goto disable_unprepare;
Linus Walleij8d318a52010-03-30 15:33:42 +02003170
3171 if (request_mem_region(res->start, resource_size(res),
3172 D40_NAME " I/O base") == NULL)
Markus Elfringf4534ad2016-09-17 14:10:47 +02003173 goto release_region;
Linus Walleij8d318a52010-03-30 15:33:42 +02003174
3175 virtbase = ioremap(res->start, resource_size(res));
3176 if (!virtbase)
Markus Elfringf4534ad2016-09-17 14:10:47 +02003177 goto release_region;
Linus Walleij8d318a52010-03-30 15:33:42 +02003178
Linus Walleijf4b89762011-06-27 11:33:46 +02003179 /* This is just a regular AMBA PrimeCell ID actually */
3180 for (pid = 0, i = 0; i < 4; i++)
3181 pid |= (readl(virtbase + resource_size(res) - 0x20 + 4 * i)
3182 & 255) << (i * 8);
3183 for (cid = 0, i = 0; i < 4; i++)
3184 cid |= (readl(virtbase + resource_size(res) - 0x10 + 4 * i)
3185 & 255) << (i * 8);
Linus Walleij8d318a52010-03-30 15:33:42 +02003186
Linus Walleijf4b89762011-06-27 11:33:46 +02003187 if (cid != AMBA_CID) {
3188 d40_err(&pdev->dev, "Unknown hardware! No PrimeCell ID\n");
Markus Elfringf4534ad2016-09-17 14:10:47 +02003189 goto unmap_io;
Linus Walleij8d318a52010-03-30 15:33:42 +02003190 }
Linus Walleijf4b89762011-06-27 11:33:46 +02003191 if (AMBA_MANF_BITS(pid) != AMBA_VENDOR_ST) {
3192 d40_err(&pdev->dev, "Unknown designer! Got %x wanted %x\n",
3193 AMBA_MANF_BITS(pid),
3194 AMBA_VENDOR_ST);
Markus Elfringf4534ad2016-09-17 14:10:47 +02003195 goto unmap_io;
Linus Walleijf4b89762011-06-27 11:33:46 +02003196 }
3197 /*
3198 * HW revision:
3199 * DB8500ed has revision 0
3200 * ? has revision 1
3201 * DB8500v1 has revision 2
3202 * DB8500v2 has revision 3
Gerald Baeza47db92f2012-09-21 21:21:37 +02003203 * AP9540v1 has revision 4
3204 * DB8540v1 has revision 4
Linus Walleijf4b89762011-06-27 11:33:46 +02003205 */
3206 rev = AMBA_REV_BITS(pid);
Lee Jones8b2fe9b2013-05-03 15:32:08 +01003207 if (rev < 2) {
3208 d40_err(&pdev->dev, "hardware revision: %d is not supported", rev);
Markus Elfringf4534ad2016-09-17 14:10:47 +02003209 goto unmap_io;
Lee Jones8b2fe9b2013-05-03 15:32:08 +01003210 }
Jonas Aaberg3ae02672010-08-09 12:08:18 +00003211
Gerald Baeza47db92f2012-09-21 21:21:37 +02003212 /* The number of physical channels on this HW */
3213 if (plat_data->num_of_phy_chans)
3214 num_phy_chans = plat_data->num_of_phy_chans;
3215 else
3216 num_phy_chans = 4 * (readl(virtbase + D40_DREG_ICFG) & 0x7) + 4;
3217
Lee Jonesa7dacb62013-05-15 10:51:59 +01003218 /* The number of channels used for memcpy */
3219 if (plat_data->num_of_memcpy_chans)
3220 num_memcpy_chans = plat_data->num_of_memcpy_chans;
3221 else
3222 num_memcpy_chans = ARRAY_SIZE(dma40_memcpy_channels);
3223
Lee Jonesdb72da92013-05-03 15:32:03 +01003224 num_log_chans = num_phy_chans * D40_MAX_LOG_CHAN_PER_PHY;
3225
Lee Jonesb2abb242013-05-03 15:32:09 +01003226 dev_info(&pdev->dev,
Fabio Estevam3a919d52013-08-21 21:34:02 -03003227 "hardware rev: %d @ %pa with %d physical and %d logical channels\n",
3228 rev, &res->start, num_phy_chans, num_log_chans);
Linus Walleij8d318a52010-03-30 15:33:42 +02003229
Linus Walleij8d318a52010-03-30 15:33:42 +02003230 base = kzalloc(ALIGN(sizeof(struct d40_base), 4) +
Lee Jonesa7dacb62013-05-15 10:51:59 +01003231 (num_phy_chans + num_log_chans + num_memcpy_chans) *
Linus Walleij8d318a52010-03-30 15:33:42 +02003232 sizeof(struct d40_chan), GFP_KERNEL);
3233
Peter Griffinaef94fe2016-06-07 18:38:41 +01003234 if (base == NULL)
Markus Elfringf4534ad2016-09-17 14:10:47 +02003235 goto unmap_io;
Linus Walleij8d318a52010-03-30 15:33:42 +02003236
Jonas Aaberg3ae02672010-08-09 12:08:18 +00003237 base->rev = rev;
Linus Walleij8d318a52010-03-30 15:33:42 +02003238 base->clk = clk;
Lee Jonesa7dacb62013-05-15 10:51:59 +01003239 base->num_memcpy_chans = num_memcpy_chans;
Linus Walleij8d318a52010-03-30 15:33:42 +02003240 base->num_phy_chans = num_phy_chans;
3241 base->num_log_chans = num_log_chans;
3242 base->phy_start = res->start;
3243 base->phy_size = resource_size(res);
3244 base->virtbase = virtbase;
3245 base->plat_data = plat_data;
3246 base->dev = &pdev->dev;
3247 base->phy_chans = ((void *)base) + ALIGN(sizeof(struct d40_base), 4);
3248 base->log_chans = &base->phy_chans[num_phy_chans];
3249
Tong Liu3cb645d2012-09-26 10:07:30 +00003250 if (base->plat_data->num_of_phy_chans == 14) {
3251 base->gen_dmac.backup = d40_backup_regs_v4b;
3252 base->gen_dmac.backup_size = BACKUP_REGS_SZ_V4B;
3253 base->gen_dmac.interrupt_en = D40_DREG_CPCMIS;
3254 base->gen_dmac.interrupt_clear = D40_DREG_CPCICR;
3255 base->gen_dmac.realtime_en = D40_DREG_CRSEG1;
3256 base->gen_dmac.realtime_clear = D40_DREG_CRCEG1;
3257 base->gen_dmac.high_prio_en = D40_DREG_CPSEG1;
3258 base->gen_dmac.high_prio_clear = D40_DREG_CPCEG1;
3259 base->gen_dmac.il = il_v4b;
3260 base->gen_dmac.il_size = ARRAY_SIZE(il_v4b);
3261 base->gen_dmac.init_reg = dma_init_reg_v4b;
3262 base->gen_dmac.init_reg_size = ARRAY_SIZE(dma_init_reg_v4b);
3263 } else {
3264 if (base->rev >= 3) {
3265 base->gen_dmac.backup = d40_backup_regs_v4a;
3266 base->gen_dmac.backup_size = BACKUP_REGS_SZ_V4A;
3267 }
3268 base->gen_dmac.interrupt_en = D40_DREG_PCMIS;
3269 base->gen_dmac.interrupt_clear = D40_DREG_PCICR;
3270 base->gen_dmac.realtime_en = D40_DREG_RSEG1;
3271 base->gen_dmac.realtime_clear = D40_DREG_RCEG1;
3272 base->gen_dmac.high_prio_en = D40_DREG_PSEG1;
3273 base->gen_dmac.high_prio_clear = D40_DREG_PCEG1;
3274 base->gen_dmac.il = il_v4a;
3275 base->gen_dmac.il_size = ARRAY_SIZE(il_v4a);
3276 base->gen_dmac.init_reg = dma_init_reg_v4a;
3277 base->gen_dmac.init_reg_size = ARRAY_SIZE(dma_init_reg_v4a);
3278 }
3279
Markus Elfringe349d4b2016-09-17 09:56:32 +02003280 base->phy_res = kcalloc(num_phy_chans,
3281 sizeof(*base->phy_res),
Linus Walleij8d318a52010-03-30 15:33:42 +02003282 GFP_KERNEL);
3283 if (!base->phy_res)
Markus Elfringf4534ad2016-09-17 14:10:47 +02003284 goto free_base;
Linus Walleij8d318a52010-03-30 15:33:42 +02003285
Markus Elfringe349d4b2016-09-17 09:56:32 +02003286 base->lookup_phy_chans = kcalloc(num_phy_chans,
3287 sizeof(*base->lookup_phy_chans),
Linus Walleij8d318a52010-03-30 15:33:42 +02003288 GFP_KERNEL);
3289 if (!base->lookup_phy_chans)
Markus Elfringf4534ad2016-09-17 14:10:47 +02003290 goto free_phy_res;
Linus Walleij8d318a52010-03-30 15:33:42 +02003291
Markus Elfringe349d4b2016-09-17 09:56:32 +02003292 base->lookup_log_chans = kcalloc(num_log_chans,
3293 sizeof(*base->lookup_log_chans),
Lee Jones8a59fed2013-05-03 15:32:04 +01003294 GFP_KERNEL);
3295 if (!base->lookup_log_chans)
Markus Elfringf4534ad2016-09-17 14:10:47 +02003296 goto free_phy_chans;
Jonas Aaberg698e4732010-08-09 12:08:56 +00003297
Markus Elfring28c01052016-09-17 11:44:55 +02003298 base->reg_val_backup_chan = kmalloc_array(base->num_phy_chans,
3299 sizeof(d40_backup_regs_chan),
3300 GFP_KERNEL);
Narayanan G7fb3e752011-11-17 17:26:41 +05303301 if (!base->reg_val_backup_chan)
Markus Elfringf4534ad2016-09-17 14:10:47 +02003302 goto free_log_chans;
Narayanan G7fb3e752011-11-17 17:26:41 +05303303
Markus Elfringe349d4b2016-09-17 09:56:32 +02003304 base->lcla_pool.alloc_map = kcalloc(num_phy_chans
3305 * D40_LCLA_LINK_PER_EVENT_GRP,
3306 sizeof(*base->lcla_pool.alloc_map),
3307 GFP_KERNEL);
Linus Walleij8d318a52010-03-30 15:33:42 +02003308 if (!base->lcla_pool.alloc_map)
Markus Elfringf4534ad2016-09-17 14:10:47 +02003309 goto free_backup_chan;
Linus Walleij8d318a52010-03-30 15:33:42 +02003310
Jonas Aabergc675b1b2010-06-20 21:25:08 +00003311 base->desc_slab = kmem_cache_create(D40_NAME, sizeof(struct d40_desc),
3312 0, SLAB_HWCACHE_ALIGN,
3313 NULL);
3314 if (base->desc_slab == NULL)
Markus Elfringf4534ad2016-09-17 14:10:47 +02003315 goto free_map;
Jonas Aabergc675b1b2010-06-20 21:25:08 +00003316
Linus Walleij8d318a52010-03-30 15:33:42 +02003317 return base;
Markus Elfringf4534ad2016-09-17 14:10:47 +02003318 free_map:
3319 kfree(base->lcla_pool.alloc_map);
3320 free_backup_chan:
3321 kfree(base->reg_val_backup_chan);
3322 free_log_chans:
3323 kfree(base->lookup_log_chans);
3324 free_phy_chans:
3325 kfree(base->lookup_phy_chans);
3326 free_phy_res:
3327 kfree(base->phy_res);
3328 free_base:
3329 kfree(base);
3330 unmap_io:
3331 iounmap(virtbase);
3332 release_region:
3333 release_mem_region(res->start, resource_size(res));
3334 check_prepare_enabled:
Ulf Hanssonb707c6582012-08-23 13:41:58 +02003335 if (!clk_ret)
Markus Elfringf4534ad2016-09-17 14:10:47 +02003336 disable_unprepare:
Ulf Hanssonb707c6582012-08-23 13:41:58 +02003337 clk_disable_unprepare(clk);
3338 if (!IS_ERR(clk))
Linus Walleij8d318a52010-03-30 15:33:42 +02003339 clk_put(clk);
Linus Walleij8d318a52010-03-30 15:33:42 +02003340 return NULL;
3341}
3342
3343static void __init d40_hw_init(struct d40_base *base)
3344{
3345
Linus Walleij8d318a52010-03-30 15:33:42 +02003346 int i;
3347 u32 prmseo[2] = {0, 0};
3348 u32 activeo[2] = {0xFFFFFFFF, 0xFFFFFFFF};
3349 u32 pcmis = 0;
3350 u32 pcicr = 0;
Tong Liu3cb645d2012-09-26 10:07:30 +00003351 struct d40_reg_val *dma_init_reg = base->gen_dmac.init_reg;
3352 u32 reg_size = base->gen_dmac.init_reg_size;
Linus Walleij8d318a52010-03-30 15:33:42 +02003353
Tong Liu3cb645d2012-09-26 10:07:30 +00003354 for (i = 0; i < reg_size; i++)
Linus Walleij8d318a52010-03-30 15:33:42 +02003355 writel(dma_init_reg[i].val,
3356 base->virtbase + dma_init_reg[i].reg);
3357
3358 /* Configure all our dma channels to default settings */
3359 for (i = 0; i < base->num_phy_chans; i++) {
3360
3361 activeo[i % 2] = activeo[i % 2] << 2;
3362
3363 if (base->phy_res[base->num_phy_chans - i - 1].allocated_src
3364 == D40_ALLOC_PHY) {
3365 activeo[i % 2] |= 3;
3366 continue;
3367 }
3368
3369 /* Enable interrupt # */
3370 pcmis = (pcmis << 1) | 1;
3371
3372 /* Clear interrupt # */
3373 pcicr = (pcicr << 1) | 1;
3374
3375 /* Set channel to physical mode */
3376 prmseo[i % 2] = prmseo[i % 2] << 2;
3377 prmseo[i % 2] |= 1;
3378
3379 }
3380
3381 writel(prmseo[1], base->virtbase + D40_DREG_PRMSE);
3382 writel(prmseo[0], base->virtbase + D40_DREG_PRMSO);
3383 writel(activeo[1], base->virtbase + D40_DREG_ACTIVE);
3384 writel(activeo[0], base->virtbase + D40_DREG_ACTIVO);
3385
3386 /* Write which interrupt to enable */
Tong Liu3cb645d2012-09-26 10:07:30 +00003387 writel(pcmis, base->virtbase + base->gen_dmac.interrupt_en);
Linus Walleij8d318a52010-03-30 15:33:42 +02003388
3389 /* Write which interrupt to clear */
Tong Liu3cb645d2012-09-26 10:07:30 +00003390 writel(pcicr, base->virtbase + base->gen_dmac.interrupt_clear);
Linus Walleij8d318a52010-03-30 15:33:42 +02003391
Tong Liu3cb645d2012-09-26 10:07:30 +00003392 /* These are __initdata and cannot be accessed after init */
3393 base->gen_dmac.init_reg = NULL;
3394 base->gen_dmac.init_reg_size = 0;
Linus Walleij8d318a52010-03-30 15:33:42 +02003395}
3396
Linus Walleij508849a2010-06-20 21:26:07 +00003397static int __init d40_lcla_allocate(struct d40_base *base)
3398{
Rabin Vincent026cbc42011-01-25 11:18:14 +01003399 struct d40_lcla_pool *pool = &base->lcla_pool;
Linus Walleij508849a2010-06-20 21:26:07 +00003400 unsigned long *page_list;
3401 int i, j;
Markus Elfringabac5ba2016-09-17 08:24:46 +02003402 int ret;
Linus Walleij508849a2010-06-20 21:26:07 +00003403
3404 /*
3405 * This is somewhat ugly. We need 8192 bytes that are 18 bit aligned,
3406 * To full fill this hardware requirement without wasting 256 kb
3407 * we allocate pages until we get an aligned one.
3408 */
Markus Elfringcf80ecf2016-09-16 17:56:07 +02003409 page_list = kmalloc_array(MAX_LCLA_ALLOC_ATTEMPTS,
3410 sizeof(*page_list),
3411 GFP_KERNEL);
Markus Elfring2c7f2f22016-09-17 08:21:30 +02003412 if (!page_list)
3413 return -ENOMEM;
Linus Walleij508849a2010-06-20 21:26:07 +00003414
3415 /* Calculating how many pages that are required */
3416 base->lcla_pool.pages = SZ_1K * base->num_phy_chans / PAGE_SIZE;
3417
3418 for (i = 0; i < MAX_LCLA_ALLOC_ATTEMPTS; i++) {
3419 page_list[i] = __get_free_pages(GFP_KERNEL,
3420 base->lcla_pool.pages);
3421 if (!page_list[i]) {
3422
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003423 d40_err(base->dev, "Failed to allocate %d pages.\n",
3424 base->lcla_pool.pages);
Julia Lawall39375332014-11-22 15:39:19 +01003425 ret = -ENOMEM;
Linus Walleij508849a2010-06-20 21:26:07 +00003426
3427 for (j = 0; j < i; j++)
3428 free_pages(page_list[j], base->lcla_pool.pages);
Markus Elfringaae32ec2016-09-17 08:23:37 +02003429 goto free_page_list;
Linus Walleij508849a2010-06-20 21:26:07 +00003430 }
3431
3432 if ((virt_to_phys((void *)page_list[i]) &
3433 (LCLA_ALIGNMENT - 1)) == 0)
3434 break;
3435 }
3436
3437 for (j = 0; j < i; j++)
3438 free_pages(page_list[j], base->lcla_pool.pages);
3439
3440 if (i < MAX_LCLA_ALLOC_ATTEMPTS) {
3441 base->lcla_pool.base = (void *)page_list[i];
3442 } else {
Jonas Aaberg767a9672010-08-09 12:08:34 +00003443 /*
3444 * After many attempts and no succees with finding the correct
3445 * alignment, try with allocating a big buffer.
3446 */
Linus Walleij508849a2010-06-20 21:26:07 +00003447 dev_warn(base->dev,
3448 "[%s] Failed to get %d pages @ 18 bit align.\n",
3449 __func__, base->lcla_pool.pages);
3450 base->lcla_pool.base_unaligned = kmalloc(SZ_1K *
3451 base->num_phy_chans +
3452 LCLA_ALIGNMENT,
3453 GFP_KERNEL);
3454 if (!base->lcla_pool.base_unaligned) {
3455 ret = -ENOMEM;
Markus Elfringaae32ec2016-09-17 08:23:37 +02003456 goto free_page_list;
Linus Walleij508849a2010-06-20 21:26:07 +00003457 }
3458
3459 base->lcla_pool.base = PTR_ALIGN(base->lcla_pool.base_unaligned,
3460 LCLA_ALIGNMENT);
3461 }
3462
Rabin Vincent026cbc42011-01-25 11:18:14 +01003463 pool->dma_addr = dma_map_single(base->dev, pool->base,
3464 SZ_1K * base->num_phy_chans,
3465 DMA_TO_DEVICE);
3466 if (dma_mapping_error(base->dev, pool->dma_addr)) {
3467 pool->dma_addr = 0;
3468 ret = -ENOMEM;
Markus Elfringaae32ec2016-09-17 08:23:37 +02003469 goto free_page_list;
Rabin Vincent026cbc42011-01-25 11:18:14 +01003470 }
3471
Linus Walleij508849a2010-06-20 21:26:07 +00003472 writel(virt_to_phys(base->lcla_pool.base),
3473 base->virtbase + D40_DREG_LCLA);
Markus Elfringabac5ba2016-09-17 08:24:46 +02003474 ret = 0;
Markus Elfringaae32ec2016-09-17 08:23:37 +02003475 free_page_list:
Linus Walleij508849a2010-06-20 21:26:07 +00003476 kfree(page_list);
3477 return ret;
3478}
3479
Lee Jones1814a172013-05-03 15:32:11 +01003480static int __init d40_of_probe(struct platform_device *pdev,
3481 struct device_node *np)
3482{
3483 struct stedma40_platform_data *pdata;
Lee Jones499c2bc2013-05-15 10:52:02 +01003484 int num_phy = 0, num_memcpy = 0, num_disabled = 0;
Sachin Kamatcbbe13e2013-09-02 13:44:58 +05303485 const __be32 *list;
Lee Jones1814a172013-05-03 15:32:11 +01003486
Markus Elfring71660222016-09-17 08:28:05 +02003487 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
Lee Jones1814a172013-05-03 15:32:11 +01003488 if (!pdata)
3489 return -ENOMEM;
3490
Lee Jonesfd59f9e2013-05-15 10:52:01 +01003491 /* If absent this value will be obtained from h/w. */
3492 of_property_read_u32(np, "dma-channels", &num_phy);
3493 if (num_phy > 0)
3494 pdata->num_of_phy_chans = num_phy;
3495
Lee Jonesa7dacb62013-05-15 10:51:59 +01003496 list = of_get_property(np, "memcpy-channels", &num_memcpy);
3497 num_memcpy /= sizeof(*list);
3498
3499 if (num_memcpy > D40_MEMCPY_MAX_CHANS || num_memcpy <= 0) {
3500 d40_err(&pdev->dev,
3501 "Invalid number of memcpy channels specified (%d)\n",
3502 num_memcpy);
3503 return -EINVAL;
3504 }
3505 pdata->num_of_memcpy_chans = num_memcpy;
3506
3507 of_property_read_u32_array(np, "memcpy-channels",
3508 dma40_memcpy_channels,
3509 num_memcpy);
3510
Lee Jones499c2bc2013-05-15 10:52:02 +01003511 list = of_get_property(np, "disabled-channels", &num_disabled);
3512 num_disabled /= sizeof(*list);
3513
Dan Carpenter5be21902013-08-23 12:23:43 +03003514 if (num_disabled >= STEDMA40_MAX_PHYS || num_disabled < 0) {
Lee Jones499c2bc2013-05-15 10:52:02 +01003515 d40_err(&pdev->dev,
3516 "Invalid number of disabled channels specified (%d)\n",
3517 num_disabled);
3518 return -EINVAL;
3519 }
3520
3521 of_property_read_u32_array(np, "disabled-channels",
3522 pdata->disabled_channels,
3523 num_disabled);
3524 pdata->disabled_channels[num_disabled] = -1;
3525
Lee Jones1814a172013-05-03 15:32:11 +01003526 pdev->dev.platform_data = pdata;
3527
3528 return 0;
3529}
3530
Linus Walleij8d318a52010-03-30 15:33:42 +02003531static int __init d40_probe(struct platform_device *pdev)
3532{
Jingoo Hand4adcc02013-07-30 17:09:11 +09003533 struct stedma40_platform_data *plat_data = dev_get_platdata(&pdev->dev);
Lee Jones1814a172013-05-03 15:32:11 +01003534 struct device_node *np = pdev->dev.of_node;
Linus Walleij8d318a52010-03-30 15:33:42 +02003535 int ret = -ENOENT;
Markus Elfringa9bae062015-11-16 21:56:07 +01003536 struct d40_base *base;
Markus Elfringaeb89742015-11-16 22:00:28 +01003537 struct resource *res;
Linus Walleij8d318a52010-03-30 15:33:42 +02003538 int num_reserved_chans;
3539 u32 val;
3540
Lee Jones1814a172013-05-03 15:32:11 +01003541 if (!plat_data) {
3542 if (np) {
Dilek Uzulmezfe146472015-02-21 20:48:02 +02003543 if (d40_of_probe(pdev, np)) {
Lee Jones1814a172013-05-03 15:32:11 +01003544 ret = -ENOMEM;
Markus Elfringa9bae062015-11-16 21:56:07 +01003545 goto report_failure;
Lee Jones1814a172013-05-03 15:32:11 +01003546 }
3547 } else {
3548 d40_err(&pdev->dev, "No pdata or Device Tree provided\n");
Markus Elfringa9bae062015-11-16 21:56:07 +01003549 goto report_failure;
Lee Jones1814a172013-05-03 15:32:11 +01003550 }
3551 }
Linus Walleij8d318a52010-03-30 15:33:42 +02003552
Lee Jones1814a172013-05-03 15:32:11 +01003553 base = d40_hw_detect_init(pdev);
Linus Walleij8d318a52010-03-30 15:33:42 +02003554 if (!base)
Markus Elfringa9bae062015-11-16 21:56:07 +01003555 goto report_failure;
Linus Walleij8d318a52010-03-30 15:33:42 +02003556
3557 num_reserved_chans = d40_phy_res_init(base);
3558
3559 platform_set_drvdata(pdev, base);
3560
3561 spin_lock_init(&base->interrupt_lock);
3562 spin_lock_init(&base->execmd_lock);
3563
3564 /* Get IO for logical channel parameter address */
3565 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "lcpa");
3566 if (!res) {
3567 ret = -ENOENT;
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003568 d40_err(&pdev->dev, "No \"lcpa\" memory resource\n");
Markus Elfringd7b7ecc2016-09-17 14:50:53 +02003569 goto destroy_cache;
Linus Walleij8d318a52010-03-30 15:33:42 +02003570 }
3571 base->lcpa_size = resource_size(res);
3572 base->phy_lcpa = res->start;
3573
3574 if (request_mem_region(res->start, resource_size(res),
3575 D40_NAME " I/O lcpa") == NULL) {
3576 ret = -EBUSY;
Fabio Estevam3a919d52013-08-21 21:34:02 -03003577 d40_err(&pdev->dev, "Failed to request LCPA region %pR\n", res);
Markus Elfringd7b7ecc2016-09-17 14:50:53 +02003578 goto destroy_cache;
Linus Walleij8d318a52010-03-30 15:33:42 +02003579 }
3580
3581 /* We make use of ESRAM memory for this. */
3582 val = readl(base->virtbase + D40_DREG_LCPA);
3583 if (res->start != val && val != 0) {
3584 dev_warn(&pdev->dev,
Fabio Estevam3a919d52013-08-21 21:34:02 -03003585 "[%s] Mismatch LCPA dma 0x%x, def %pa\n",
3586 __func__, val, &res->start);
Linus Walleij8d318a52010-03-30 15:33:42 +02003587 } else
3588 writel(res->start, base->virtbase + D40_DREG_LCPA);
3589
3590 base->lcpa_base = ioremap(res->start, resource_size(res));
3591 if (!base->lcpa_base) {
3592 ret = -ENOMEM;
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003593 d40_err(&pdev->dev, "Failed to ioremap LCPA region\n");
Markus Elfringd7b7ecc2016-09-17 14:50:53 +02003594 goto destroy_cache;
Linus Walleij8d318a52010-03-30 15:33:42 +02003595 }
Narayanan G28c7a192011-11-22 13:56:55 +05303596 /* If lcla has to be located in ESRAM we don't need to allocate */
3597 if (base->plat_data->use_esram_lcla) {
3598 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
3599 "lcla_esram");
3600 if (!res) {
3601 ret = -ENOENT;
3602 d40_err(&pdev->dev,
3603 "No \"lcla_esram\" memory resource\n");
Markus Elfringd7b7ecc2016-09-17 14:50:53 +02003604 goto destroy_cache;
Narayanan G28c7a192011-11-22 13:56:55 +05303605 }
3606 base->lcla_pool.base = ioremap(res->start,
3607 resource_size(res));
3608 if (!base->lcla_pool.base) {
3609 ret = -ENOMEM;
3610 d40_err(&pdev->dev, "Failed to ioremap LCLA region\n");
Markus Elfringd7b7ecc2016-09-17 14:50:53 +02003611 goto destroy_cache;
Narayanan G28c7a192011-11-22 13:56:55 +05303612 }
3613 writel(res->start, base->virtbase + D40_DREG_LCLA);
Linus Walleij508849a2010-06-20 21:26:07 +00003614
Narayanan G28c7a192011-11-22 13:56:55 +05303615 } else {
3616 ret = d40_lcla_allocate(base);
3617 if (ret) {
3618 d40_err(&pdev->dev, "Failed to allocate LCLA area\n");
Markus Elfringd7b7ecc2016-09-17 14:50:53 +02003619 goto destroy_cache;
Narayanan G28c7a192011-11-22 13:56:55 +05303620 }
Linus Walleij8d318a52010-03-30 15:33:42 +02003621 }
3622
Linus Walleij8d318a52010-03-30 15:33:42 +02003623 spin_lock_init(&base->lcla_pool.lock);
3624
Linus Walleij8d318a52010-03-30 15:33:42 +02003625 base->irq = platform_get_irq(pdev, 0);
3626
3627 ret = request_irq(base->irq, d40_handle_interrupt, 0, D40_NAME, base);
Linus Walleij8d318a52010-03-30 15:33:42 +02003628 if (ret) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003629 d40_err(&pdev->dev, "No IRQ defined\n");
Markus Elfringd7b7ecc2016-09-17 14:50:53 +02003630 goto destroy_cache;
Linus Walleij8d318a52010-03-30 15:33:42 +02003631 }
3632
Narayanan G28c7a192011-11-22 13:56:55 +05303633 if (base->plat_data->use_esram_lcla) {
3634
3635 base->lcpa_regulator = regulator_get(base->dev, "lcla_esram");
3636 if (IS_ERR(base->lcpa_regulator)) {
3637 d40_err(&pdev->dev, "Failed to get lcpa_regulator\n");
Wei Yongjun8581bbc2013-05-31 09:50:07 +08003638 ret = PTR_ERR(base->lcpa_regulator);
Narayanan G28c7a192011-11-22 13:56:55 +05303639 base->lcpa_regulator = NULL;
Markus Elfringd7b7ecc2016-09-17 14:50:53 +02003640 goto destroy_cache;
Narayanan G28c7a192011-11-22 13:56:55 +05303641 }
3642
3643 ret = regulator_enable(base->lcpa_regulator);
3644 if (ret) {
3645 d40_err(&pdev->dev,
3646 "Failed to enable lcpa_regulator\n");
3647 regulator_put(base->lcpa_regulator);
3648 base->lcpa_regulator = NULL;
Markus Elfringd7b7ecc2016-09-17 14:50:53 +02003649 goto destroy_cache;
Narayanan G28c7a192011-11-22 13:56:55 +05303650 }
3651 }
3652
Ulf Hansson2dafca12014-04-23 21:52:02 +02003653 writel_relaxed(D40_DREG_GCC_ENABLE_ALL, base->virtbase + D40_DREG_GCC);
3654
3655 pm_runtime_irq_safe(base->dev);
3656 pm_runtime_set_autosuspend_delay(base->dev, DMA40_AUTOSUSPEND_DELAY);
3657 pm_runtime_use_autosuspend(base->dev);
3658 pm_runtime_mark_last_busy(base->dev);
3659 pm_runtime_set_active(base->dev);
3660 pm_runtime_enable(base->dev);
3661
Wei Yongjun8581bbc2013-05-31 09:50:07 +08003662 ret = d40_dmaengine_init(base, num_reserved_chans);
3663 if (ret)
Markus Elfringd7b7ecc2016-09-17 14:50:53 +02003664 goto destroy_cache;
Linus Walleij8d318a52010-03-30 15:33:42 +02003665
Per Forlinb96710e2011-10-18 18:39:47 +02003666 base->dev->dma_parms = &base->dma_parms;
Wei Yongjun8581bbc2013-05-31 09:50:07 +08003667 ret = dma_set_max_seg_size(base->dev, STEDMA40_MAX_SEG_SIZE);
3668 if (ret) {
Per Forlinb96710e2011-10-18 18:39:47 +02003669 d40_err(&pdev->dev, "Failed to set dma max seg size\n");
Markus Elfringd7b7ecc2016-09-17 14:50:53 +02003670 goto destroy_cache;
Per Forlinb96710e2011-10-18 18:39:47 +02003671 }
3672
Linus Walleij8d318a52010-03-30 15:33:42 +02003673 d40_hw_init(base);
3674
Lee Jonesfa332de2013-05-03 15:32:12 +01003675 if (np) {
Wei Yongjun8581bbc2013-05-31 09:50:07 +08003676 ret = of_dma_controller_register(np, d40_xlate, NULL);
3677 if (ret)
Lee Jonesfa332de2013-05-03 15:32:12 +01003678 dev_err(&pdev->dev,
3679 "could not register of_dma_controller\n");
3680 }
3681
Linus Walleij8d318a52010-03-30 15:33:42 +02003682 dev_info(base->dev, "initialized\n");
3683 return 0;
Markus Elfringd7b7ecc2016-09-17 14:50:53 +02003684 destroy_cache:
Markus Elfringa9bae062015-11-16 21:56:07 +01003685 kmem_cache_destroy(base->desc_slab);
3686 if (base->virtbase)
3687 iounmap(base->virtbase);
Rabin Vincent026cbc42011-01-25 11:18:14 +01003688
Markus Elfringa9bae062015-11-16 21:56:07 +01003689 if (base->lcla_pool.base && base->plat_data->use_esram_lcla) {
3690 iounmap(base->lcla_pool.base);
3691 base->lcla_pool.base = NULL;
Linus Walleij8d318a52010-03-30 15:33:42 +02003692 }
3693
Markus Elfringa9bae062015-11-16 21:56:07 +01003694 if (base->lcla_pool.dma_addr)
3695 dma_unmap_single(base->dev, base->lcla_pool.dma_addr,
3696 SZ_1K * base->num_phy_chans,
3697 DMA_TO_DEVICE);
3698
3699 if (!base->lcla_pool.base_unaligned && base->lcla_pool.base)
3700 free_pages((unsigned long)base->lcla_pool.base,
3701 base->lcla_pool.pages);
3702
3703 kfree(base->lcla_pool.base_unaligned);
3704
3705 if (base->phy_lcpa)
3706 release_mem_region(base->phy_lcpa,
3707 base->lcpa_size);
3708 if (base->phy_start)
3709 release_mem_region(base->phy_start,
3710 base->phy_size);
3711 if (base->clk) {
3712 clk_disable_unprepare(base->clk);
3713 clk_put(base->clk);
3714 }
3715
3716 if (base->lcpa_regulator) {
3717 regulator_disable(base->lcpa_regulator);
3718 regulator_put(base->lcpa_regulator);
3719 }
3720
3721 kfree(base->lcla_pool.alloc_map);
3722 kfree(base->lookup_log_chans);
3723 kfree(base->lookup_phy_chans);
3724 kfree(base->phy_res);
3725 kfree(base);
Markus Elfring876e0232016-09-17 14:36:26 +02003726 report_failure:
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003727 d40_err(&pdev->dev, "probe failed\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02003728 return ret;
3729}
3730
Lee Jones1814a172013-05-03 15:32:11 +01003731static const struct of_device_id d40_match[] = {
3732 { .compatible = "stericsson,dma40", },
3733 {}
3734};
3735
Linus Walleij8d318a52010-03-30 15:33:42 +02003736static struct platform_driver d40_driver = {
3737 .driver = {
Linus Walleij8d318a52010-03-30 15:33:42 +02003738 .name = D40_NAME,
Ulf Hansson123e4ca2014-04-23 21:52:03 +02003739 .pm = &dma40_pm_ops,
Lee Jones1814a172013-05-03 15:32:11 +01003740 .of_match_table = d40_match,
Linus Walleij8d318a52010-03-30 15:33:42 +02003741 },
3742};
3743
Rabin Vincentcb9ab2d2011-01-25 11:18:04 +01003744static int __init stedma40_init(void)
Linus Walleij8d318a52010-03-30 15:33:42 +02003745{
3746 return platform_driver_probe(&d40_driver, d40_probe);
3747}
Linus Walleija0eb2212011-05-18 14:18:57 +02003748subsys_initcall(stedma40_init);