blob: dd54fa727a613252eec16b1b6b39965439c020ef [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070017#include <linux/nl80211.h>
Sujith394cf0a2009-02-09 13:26:54 +053018#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019
20#define ATH_PCI_VERSION "0.1"
21
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022static char *dev_info = "ath9k";
23
24MODULE_AUTHOR("Atheros Communications");
25MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
26MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
27MODULE_LICENSE("Dual BSD/GPL");
28
Jouni Malinenb3bd89c2009-02-24 13:42:01 +020029static int modparam_nohwcrypt;
30module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
31MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
32
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080033/* We use the hw_value as an index into our private channel structure */
34
35#define CHAN2G(_freq, _idx) { \
36 .center_freq = (_freq), \
37 .hw_value = (_idx), \
38 .max_power = 30, \
39}
40
41#define CHAN5G(_freq, _idx) { \
42 .band = IEEE80211_BAND_5GHZ, \
43 .center_freq = (_freq), \
44 .hw_value = (_idx), \
45 .max_power = 30, \
46}
47
48/* Some 2 GHz radios are actually tunable on 2312-2732
49 * on 5 MHz steps, we support the channels which we know
50 * we have calibration data for all cards though to make
51 * this static */
52static struct ieee80211_channel ath9k_2ghz_chantable[] = {
53 CHAN2G(2412, 0), /* Channel 1 */
54 CHAN2G(2417, 1), /* Channel 2 */
55 CHAN2G(2422, 2), /* Channel 3 */
56 CHAN2G(2427, 3), /* Channel 4 */
57 CHAN2G(2432, 4), /* Channel 5 */
58 CHAN2G(2437, 5), /* Channel 6 */
59 CHAN2G(2442, 6), /* Channel 7 */
60 CHAN2G(2447, 7), /* Channel 8 */
61 CHAN2G(2452, 8), /* Channel 9 */
62 CHAN2G(2457, 9), /* Channel 10 */
63 CHAN2G(2462, 10), /* Channel 11 */
64 CHAN2G(2467, 11), /* Channel 12 */
65 CHAN2G(2472, 12), /* Channel 13 */
66 CHAN2G(2484, 13), /* Channel 14 */
67};
68
69/* Some 5 GHz radios are actually tunable on XXXX-YYYY
70 * on 5 MHz steps, we support the channels which we know
71 * we have calibration data for all cards though to make
72 * this static */
73static struct ieee80211_channel ath9k_5ghz_chantable[] = {
74 /* _We_ call this UNII 1 */
75 CHAN5G(5180, 14), /* Channel 36 */
76 CHAN5G(5200, 15), /* Channel 40 */
77 CHAN5G(5220, 16), /* Channel 44 */
78 CHAN5G(5240, 17), /* Channel 48 */
79 /* _We_ call this UNII 2 */
80 CHAN5G(5260, 18), /* Channel 52 */
81 CHAN5G(5280, 19), /* Channel 56 */
82 CHAN5G(5300, 20), /* Channel 60 */
83 CHAN5G(5320, 21), /* Channel 64 */
84 /* _We_ call this "Middle band" */
85 CHAN5G(5500, 22), /* Channel 100 */
86 CHAN5G(5520, 23), /* Channel 104 */
87 CHAN5G(5540, 24), /* Channel 108 */
88 CHAN5G(5560, 25), /* Channel 112 */
89 CHAN5G(5580, 26), /* Channel 116 */
90 CHAN5G(5600, 27), /* Channel 120 */
91 CHAN5G(5620, 28), /* Channel 124 */
92 CHAN5G(5640, 29), /* Channel 128 */
93 CHAN5G(5660, 30), /* Channel 132 */
94 CHAN5G(5680, 31), /* Channel 136 */
95 CHAN5G(5700, 32), /* Channel 140 */
96 /* _We_ call this UNII 3 */
97 CHAN5G(5745, 33), /* Channel 149 */
98 CHAN5G(5765, 34), /* Channel 153 */
99 CHAN5G(5785, 35), /* Channel 157 */
100 CHAN5G(5805, 36), /* Channel 161 */
101 CHAN5G(5825, 37), /* Channel 165 */
102};
103
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800104static void ath_cache_conf_rate(struct ath_softc *sc,
105 struct ieee80211_conf *conf)
Sujithff37e332008-11-24 12:07:55 +0530106{
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800107 switch (conf->channel->band) {
108 case IEEE80211_BAND_2GHZ:
109 if (conf_is_ht20(conf))
110 sc->cur_rate_table =
111 sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
112 else if (conf_is_ht40_minus(conf))
113 sc->cur_rate_table =
114 sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
115 else if (conf_is_ht40_plus(conf))
116 sc->cur_rate_table =
117 sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800118 else
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800119 sc->cur_rate_table =
120 sc->hw_rate_table[ATH9K_MODE_11G];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800121 break;
122 case IEEE80211_BAND_5GHZ:
123 if (conf_is_ht20(conf))
124 sc->cur_rate_table =
125 sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
126 else if (conf_is_ht40_minus(conf))
127 sc->cur_rate_table =
128 sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
129 else if (conf_is_ht40_plus(conf))
130 sc->cur_rate_table =
131 sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
132 else
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800133 sc->cur_rate_table =
134 sc->hw_rate_table[ATH9K_MODE_11A];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800135 break;
136 default:
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800137 BUG_ON(1);
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800138 break;
139 }
Sujithff37e332008-11-24 12:07:55 +0530140}
141
142static void ath_update_txpow(struct ath_softc *sc)
143{
Sujithcbe61d82009-02-09 13:27:12 +0530144 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530145 u32 txpow;
146
Sujith17d79042009-02-09 13:27:03 +0530147 if (sc->curtxpow != sc->config.txpowlimit) {
148 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
Sujithff37e332008-11-24 12:07:55 +0530149 /* read back in case value is clamped */
150 ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
Sujith17d79042009-02-09 13:27:03 +0530151 sc->curtxpow = txpow;
Sujithff37e332008-11-24 12:07:55 +0530152 }
153}
154
155static u8 parse_mpdudensity(u8 mpdudensity)
156{
157 /*
158 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
159 * 0 for no restriction
160 * 1 for 1/4 us
161 * 2 for 1/2 us
162 * 3 for 1 us
163 * 4 for 2 us
164 * 5 for 4 us
165 * 6 for 8 us
166 * 7 for 16 us
167 */
168 switch (mpdudensity) {
169 case 0:
170 return 0;
171 case 1:
172 case 2:
173 case 3:
174 /* Our lower layer calculations limit our precision to
175 1 microsecond */
176 return 1;
177 case 4:
178 return 2;
179 case 5:
180 return 4;
181 case 6:
182 return 8;
183 case 7:
184 return 16;
185 default:
186 return 0;
187 }
188}
189
190static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
191{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400192 const struct ath_rate_table *rate_table = NULL;
Sujithff37e332008-11-24 12:07:55 +0530193 struct ieee80211_supported_band *sband;
194 struct ieee80211_rate *rate;
195 int i, maxrates;
196
197 switch (band) {
198 case IEEE80211_BAND_2GHZ:
199 rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
200 break;
201 case IEEE80211_BAND_5GHZ:
202 rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
203 break;
204 default:
205 break;
206 }
207
208 if (rate_table == NULL)
209 return;
210
211 sband = &sc->sbands[band];
212 rate = sc->rates[band];
213
214 if (rate_table->rate_cnt > ATH_RATE_MAX)
215 maxrates = ATH_RATE_MAX;
216 else
217 maxrates = rate_table->rate_cnt;
218
219 for (i = 0; i < maxrates; i++) {
220 rate[i].bitrate = rate_table->info[i].ratekbps / 100;
221 rate[i].hw_value = rate_table->info[i].ratecode;
Sujithf46730d2009-01-27 13:51:03 +0530222 if (rate_table->info[i].short_preamble) {
223 rate[i].hw_value_short = rate_table->info[i].ratecode |
224 rate_table->info[i].short_preamble;
225 rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
226 }
Sujithff37e332008-11-24 12:07:55 +0530227 sband->n_bitrates++;
Sujithf46730d2009-01-27 13:51:03 +0530228
Sujith04bd4632008-11-28 22:18:05 +0530229 DPRINTF(sc, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
230 rate[i].bitrate / 10, rate[i].hw_value);
Sujithff37e332008-11-24 12:07:55 +0530231 }
232}
233
Sujithff37e332008-11-24 12:07:55 +0530234/*
235 * Set/change channels. If the channel is really being changed, it's done
236 * by reseting the chip. To accomplish this we must first cleanup any pending
237 * DMA, then restart stuff.
238*/
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200239int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
240 struct ath9k_channel *hchan)
Sujithff37e332008-11-24 12:07:55 +0530241{
Sujithcbe61d82009-02-09 13:27:12 +0530242 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530243 bool fastcc = true, stopped;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800244 struct ieee80211_channel *channel = hw->conf.channel;
245 int r;
Sujithff37e332008-11-24 12:07:55 +0530246
247 if (sc->sc_flags & SC_OP_INVALID)
248 return -EIO;
249
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530250 ath9k_ps_wakeup(sc);
251
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800252 /*
253 * This is only performed if the channel settings have
254 * actually changed.
255 *
256 * To switch channels clear any pending DMA operations;
257 * wait long enough for the RX fifo to drain, reset the
258 * hardware at the new frequency, and then re-enable
259 * the relevant bits of the h/w.
260 */
261 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +0530262 ath_drain_all_txq(sc, false);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800263 stopped = ath_stoprecv(sc);
Sujithff37e332008-11-24 12:07:55 +0530264
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800265 /* XXX: do not flush receive queue here. We don't want
266 * to flush data frames already in queue because of
267 * changing channel. */
Sujithff37e332008-11-24 12:07:55 +0530268
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800269 if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
270 fastcc = false;
Sujithff37e332008-11-24 12:07:55 +0530271
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800272 DPRINTF(sc, ATH_DBG_CONFIG,
273 "(%u MHz) -> (%u MHz), chanwidth: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530274 sc->sc_ah->curchan->channel,
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800275 channel->center_freq, sc->tx_chan_width);
Sujith99405f92008-11-24 12:08:35 +0530276
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800277 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800278
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800279 r = ath9k_hw_reset(ah, hchan, fastcc);
280 if (r) {
281 DPRINTF(sc, ATH_DBG_FATAL,
282 "Unable to reset channel (%u Mhz) "
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +0530283 "reset status %d\n",
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800284 channel->center_freq, r);
Sujithff37e332008-11-24 12:07:55 +0530285 spin_unlock_bh(&sc->sc_resetlock);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800286 return r;
Sujithff37e332008-11-24 12:07:55 +0530287 }
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800288 spin_unlock_bh(&sc->sc_resetlock);
289
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800290 sc->sc_flags &= ~SC_OP_FULL_RESET;
291
292 if (ath_startrecv(sc) != 0) {
293 DPRINTF(sc, ATH_DBG_FATAL,
294 "Unable to restart recv logic\n");
295 return -EIO;
296 }
297
298 ath_cache_conf_rate(sc, &hw->conf);
299 ath_update_txpow(sc);
Sujith17d79042009-02-09 13:27:03 +0530300 ath9k_hw_set_interrupts(ah, sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530301 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530302 return 0;
303}
304
305/*
306 * This routine performs the periodic noise floor calibration function
307 * that is used to adjust and optimize the chip performance. This
308 * takes environmental changes (location, temperature) into account.
309 * When the task is complete, it reschedules itself depending on the
310 * appropriate interval that was calculated.
311 */
312static void ath_ani_calibrate(unsigned long data)
313{
Sujith20977d32009-02-20 15:13:28 +0530314 struct ath_softc *sc = (struct ath_softc *)data;
315 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530316 bool longcal = false;
317 bool shortcal = false;
318 bool aniflag = false;
319 unsigned int timestamp = jiffies_to_msecs(jiffies);
Sujith20977d32009-02-20 15:13:28 +0530320 u32 cal_interval, short_cal_interval;
Sujithff37e332008-11-24 12:07:55 +0530321
Sujith20977d32009-02-20 15:13:28 +0530322 short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
323 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
Sujithff37e332008-11-24 12:07:55 +0530324
325 /*
326 * don't calibrate when we're scanning.
327 * we are most likely not on our home channel.
328 */
Sujith0c98de62009-03-03 10:16:45 +0530329 if (sc->sc_flags & SC_OP_SCANNING)
Sujith20977d32009-02-20 15:13:28 +0530330 goto set_timer;
Sujithff37e332008-11-24 12:07:55 +0530331
Jouni Malinen1ffc1c62009-05-19 17:01:39 +0300332 /* Only calibrate if awake */
333 if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
334 goto set_timer;
335
336 ath9k_ps_wakeup(sc);
337
Sujithff37e332008-11-24 12:07:55 +0530338 /* Long calibration runs independently of short calibration. */
Sujith17d79042009-02-09 13:27:03 +0530339 if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530340 longcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530341 DPRINTF(sc, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530342 sc->ani.longcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530343 }
344
Sujith17d79042009-02-09 13:27:03 +0530345 /* Short calibration applies only while caldone is false */
346 if (!sc->ani.caldone) {
Sujith20977d32009-02-20 15:13:28 +0530347 if ((timestamp - sc->ani.shortcal_timer) >= short_cal_interval) {
Sujithff37e332008-11-24 12:07:55 +0530348 shortcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530349 DPRINTF(sc, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530350 sc->ani.shortcal_timer = timestamp;
351 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530352 }
353 } else {
Sujith17d79042009-02-09 13:27:03 +0530354 if ((timestamp - sc->ani.resetcal_timer) >=
Sujithff37e332008-11-24 12:07:55 +0530355 ATH_RESTART_CALINTERVAL) {
Sujith17d79042009-02-09 13:27:03 +0530356 sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
357 if (sc->ani.caldone)
358 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530359 }
360 }
361
362 /* Verify whether we must check ANI */
Sujith20977d32009-02-20 15:13:28 +0530363 if ((timestamp - sc->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530364 aniflag = true;
Sujith17d79042009-02-09 13:27:03 +0530365 sc->ani.checkani_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530366 }
367
368 /* Skip all processing if there's nothing to do. */
369 if (longcal || shortcal || aniflag) {
370 /* Call ANI routine if necessary */
371 if (aniflag)
Sujith20977d32009-02-20 15:13:28 +0530372 ath9k_hw_ani_monitor(ah, &sc->nodestats, ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530373
374 /* Perform calibration if necessary */
375 if (longcal || shortcal) {
Sujith379f0442009-04-13 21:56:48 +0530376 sc->ani.caldone = ath9k_hw_calibrate(ah, ah->curchan,
377 sc->rx_chainmask, longcal);
Sujithff37e332008-11-24 12:07:55 +0530378
Sujith379f0442009-04-13 21:56:48 +0530379 if (longcal)
380 sc->ani.noise_floor = ath9k_hw_getchan_noise(ah,
381 ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530382
Sujith379f0442009-04-13 21:56:48 +0530383 DPRINTF(sc, ATH_DBG_ANI," calibrate chan %u/%x nf: %d\n",
384 ah->curchan->channel, ah->curchan->channelFlags,
385 sc->ani.noise_floor);
Sujithff37e332008-11-24 12:07:55 +0530386 }
387 }
388
Jouni Malinen1ffc1c62009-05-19 17:01:39 +0300389 ath9k_ps_restore(sc);
390
Sujith20977d32009-02-20 15:13:28 +0530391set_timer:
Sujithff37e332008-11-24 12:07:55 +0530392 /*
393 * Set timer interval based on previous results.
394 * The interval must be the shortest necessary to satisfy ANI,
395 * short calibration and long calibration.
396 */
Sujithaac92072008-12-02 18:37:54 +0530397 cal_interval = ATH_LONG_CALINTERVAL;
Sujith2660b812009-02-09 13:27:26 +0530398 if (sc->sc_ah->config.enable_ani)
Sujithaac92072008-12-02 18:37:54 +0530399 cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
Sujith17d79042009-02-09 13:27:03 +0530400 if (!sc->ani.caldone)
Sujith20977d32009-02-20 15:13:28 +0530401 cal_interval = min(cal_interval, (u32)short_cal_interval);
Sujithff37e332008-11-24 12:07:55 +0530402
Sujith17d79042009-02-09 13:27:03 +0530403 mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
Sujithff37e332008-11-24 12:07:55 +0530404}
405
Sujith415f7382009-04-13 21:56:46 +0530406static void ath_start_ani(struct ath_softc *sc)
407{
408 unsigned long timestamp = jiffies_to_msecs(jiffies);
409
410 sc->ani.longcal_timer = timestamp;
411 sc->ani.shortcal_timer = timestamp;
412 sc->ani.checkani_timer = timestamp;
413
414 mod_timer(&sc->ani.timer,
415 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
416}
417
Sujithff37e332008-11-24 12:07:55 +0530418/*
419 * Update tx/rx chainmask. For legacy association,
420 * hard code chainmask to 1x1, for 11n association, use
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530421 * the chainmask configuration, for bt coexistence, use
422 * the chainmask configuration even in legacy mode.
Sujithff37e332008-11-24 12:07:55 +0530423 */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200424void ath_update_chainmask(struct ath_softc *sc, int is_ht)
Sujithff37e332008-11-24 12:07:55 +0530425{
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530426 if (is_ht ||
Sujith2660b812009-02-09 13:27:26 +0530427 (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)) {
428 sc->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
429 sc->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +0530430 } else {
Sujith17d79042009-02-09 13:27:03 +0530431 sc->tx_chainmask = 1;
432 sc->rx_chainmask = 1;
Sujithff37e332008-11-24 12:07:55 +0530433 }
434
Sujith04bd4632008-11-28 22:18:05 +0530435 DPRINTF(sc, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
Sujith17d79042009-02-09 13:27:03 +0530436 sc->tx_chainmask, sc->rx_chainmask);
Sujithff37e332008-11-24 12:07:55 +0530437}
438
439static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
440{
441 struct ath_node *an;
442
443 an = (struct ath_node *)sta->drv_priv;
444
Sujith87792ef2009-03-30 15:28:48 +0530445 if (sc->sc_flags & SC_OP_TXAGGR) {
Sujithff37e332008-11-24 12:07:55 +0530446 ath_tx_node_init(sc, an);
Sujith87792ef2009-03-30 15:28:48 +0530447 an->maxampdu = 1 << (IEEE80211_HTCAP_MAXRXAMPDU_FACTOR +
448 sta->ht_cap.ampdu_factor);
449 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
450 }
Sujithff37e332008-11-24 12:07:55 +0530451}
452
453static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
454{
455 struct ath_node *an = (struct ath_node *)sta->drv_priv;
456
457 if (sc->sc_flags & SC_OP_TXAGGR)
458 ath_tx_node_cleanup(sc, an);
459}
460
461static void ath9k_tasklet(unsigned long data)
462{
463 struct ath_softc *sc = (struct ath_softc *)data;
Sujith17d79042009-02-09 13:27:03 +0530464 u32 status = sc->intrstatus;
Sujithff37e332008-11-24 12:07:55 +0530465
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400466 ath9k_ps_wakeup(sc);
467
Sujithff37e332008-11-24 12:07:55 +0530468 if (status & ATH9K_INT_FATAL) {
Sujithff37e332008-11-24 12:07:55 +0530469 ath_reset(sc, false);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400470 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530471 return;
Sujithff37e332008-11-24 12:07:55 +0530472 }
473
Sujith063d8be2009-03-30 15:28:49 +0530474 if (status & (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
475 spin_lock_bh(&sc->rx.rxflushlock);
476 ath_rx_tasklet(sc, 0);
477 spin_unlock_bh(&sc->rx.rxflushlock);
478 }
479
480 if (status & ATH9K_INT_TX)
481 ath_tx_tasklet(sc);
482
Sujithff37e332008-11-24 12:07:55 +0530483 /* re-enable hardware interrupt */
Sujith17d79042009-02-09 13:27:03 +0530484 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400485 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530486}
487
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100488irqreturn_t ath_isr(int irq, void *dev)
Sujithff37e332008-11-24 12:07:55 +0530489{
Sujith063d8be2009-03-30 15:28:49 +0530490#define SCHED_INTR ( \
491 ATH9K_INT_FATAL | \
492 ATH9K_INT_RXORN | \
493 ATH9K_INT_RXEOL | \
494 ATH9K_INT_RX | \
495 ATH9K_INT_TX | \
496 ATH9K_INT_BMISS | \
497 ATH9K_INT_CST | \
498 ATH9K_INT_TSFOOR)
499
Sujithff37e332008-11-24 12:07:55 +0530500 struct ath_softc *sc = dev;
Sujithcbe61d82009-02-09 13:27:12 +0530501 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530502 enum ath9k_int status;
503 bool sched = false;
504
Sujith063d8be2009-03-30 15:28:49 +0530505 /*
506 * The hardware is not ready/present, don't
507 * touch anything. Note this can happen early
508 * on if the IRQ is shared.
509 */
510 if (sc->sc_flags & SC_OP_INVALID)
511 return IRQ_NONE;
Sujithff37e332008-11-24 12:07:55 +0530512
Sujithff37e332008-11-24 12:07:55 +0530513
Sujith063d8be2009-03-30 15:28:49 +0530514 /* shared irq, not for us */
Sujithff37e332008-11-24 12:07:55 +0530515
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400516 if (!ath9k_hw_intrpend(ah))
Sujith063d8be2009-03-30 15:28:49 +0530517 return IRQ_NONE;
Sujithff37e332008-11-24 12:07:55 +0530518
Sujith063d8be2009-03-30 15:28:49 +0530519 /*
520 * Figure out the reason(s) for the interrupt. Note
521 * that the hal returns a pseudo-ISR that may include
522 * bits we haven't explicitly enabled so we mask the
523 * value to insure we only process bits we requested.
524 */
525 ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
526 status &= sc->imask; /* discard unasked-for bits */
527
528 /*
529 * If there are no status bits set, then this interrupt was not
530 * for me (should have been caught above).
531 */
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400532 if (!status)
Sujith063d8be2009-03-30 15:28:49 +0530533 return IRQ_NONE;
Sujith063d8be2009-03-30 15:28:49 +0530534
535 /* Cache the status */
536 sc->intrstatus = status;
537
538 if (status & SCHED_INTR)
539 sched = true;
540
541 /*
542 * If a FATAL or RXORN interrupt is received, we have to reset the
543 * chip immediately.
544 */
545 if (status & (ATH9K_INT_FATAL | ATH9K_INT_RXORN))
546 goto chip_reset;
547
548 if (status & ATH9K_INT_SWBA)
549 tasklet_schedule(&sc->bcon_tasklet);
550
551 if (status & ATH9K_INT_TXURN)
552 ath9k_hw_updatetxtriglevel(ah, true);
553
554 if (status & ATH9K_INT_MIB) {
555 /*
556 * Disable interrupts until we service the MIB
557 * interrupt; otherwise it will continue to
558 * fire.
559 */
560 ath9k_hw_set_interrupts(ah, 0);
561 /*
562 * Let the hal handle the event. We assume
563 * it will clear whatever condition caused
564 * the interrupt.
565 */
566 ath9k_hw_procmibevent(ah, &sc->nodestats);
567 ath9k_hw_set_interrupts(ah, sc->imask);
568 }
569
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400570 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
571 if (status & ATH9K_INT_TIM_TIMER) {
Sujith063d8be2009-03-30 15:28:49 +0530572 /* Clear RxAbort bit so that we can
573 * receive frames */
574 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400575 ath9k_hw_setrxabort(sc->sc_ah, 0);
Sujith063d8be2009-03-30 15:28:49 +0530576 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
577 }
Sujith063d8be2009-03-30 15:28:49 +0530578
579chip_reset:
580
Sujith817e11d2008-12-07 21:42:44 +0530581 ath_debug_stat_interrupt(sc, status);
582
Sujithff37e332008-11-24 12:07:55 +0530583 if (sched) {
584 /* turn off every interrupt except SWBA */
Sujith17d79042009-02-09 13:27:03 +0530585 ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
Sujithff37e332008-11-24 12:07:55 +0530586 tasklet_schedule(&sc->intr_tq);
587 }
588
589 return IRQ_HANDLED;
Sujith063d8be2009-03-30 15:28:49 +0530590
591#undef SCHED_INTR
Sujithff37e332008-11-24 12:07:55 +0530592}
593
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700594static u32 ath_get_extchanmode(struct ath_softc *sc,
Sujith99405f92008-11-24 12:08:35 +0530595 struct ieee80211_channel *chan,
Sujith094d05d2008-12-12 11:57:43 +0530596 enum nl80211_channel_type channel_type)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700597{
598 u32 chanmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700599
600 switch (chan->band) {
601 case IEEE80211_BAND_2GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530602 switch(channel_type) {
603 case NL80211_CHAN_NO_HT:
604 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700605 chanmode = CHANNEL_G_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530606 break;
607 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700608 chanmode = CHANNEL_G_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530609 break;
610 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700611 chanmode = CHANNEL_G_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530612 break;
613 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700614 break;
615 case IEEE80211_BAND_5GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530616 switch(channel_type) {
617 case NL80211_CHAN_NO_HT:
618 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700619 chanmode = CHANNEL_A_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530620 break;
621 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700622 chanmode = CHANNEL_A_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530623 break;
624 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700625 chanmode = CHANNEL_A_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530626 break;
627 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700628 break;
629 default:
630 break;
631 }
632
633 return chanmode;
634}
635
Jouni Malinen6ace2892008-12-17 13:32:17 +0200636static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200637 struct ath9k_keyval *hk, const u8 *addr,
638 bool authenticator)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700639{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200640 const u8 *key_rxmic;
641 const u8 *key_txmic;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700642
Jouni Malinen6ace2892008-12-17 13:32:17 +0200643 key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
644 key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700645
646 if (addr == NULL) {
Jouni Malinend216aaa2009-03-03 13:11:53 +0200647 /*
648 * Group key installation - only two key cache entries are used
649 * regardless of splitmic capability since group key is only
650 * used either for TX or RX.
651 */
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200652 if (authenticator) {
653 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
654 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_mic));
655 } else {
656 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
657 memcpy(hk->kv_txmic, key_rxmic, sizeof(hk->kv_mic));
658 }
Jouni Malinend216aaa2009-03-03 13:11:53 +0200659 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700660 }
Sujith17d79042009-02-09 13:27:03 +0530661 if (!sc->splitmic) {
Jouni Malinend216aaa2009-03-03 13:11:53 +0200662 /* TX and RX keys share the same key cache entry. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700663 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
664 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
Jouni Malinend216aaa2009-03-03 13:11:53 +0200665 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700666 }
Jouni Malinend216aaa2009-03-03 13:11:53 +0200667
668 /* Separate key cache entries for TX and RX */
669
670 /* TX key goes at first index, RX key at +32. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700671 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
Jouni Malinend216aaa2009-03-03 13:11:53 +0200672 if (!ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, NULL)) {
673 /* TX MIC entry failed. No need to proceed further */
Sujithd8baa932009-03-30 15:28:25 +0530674 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530675 "Setting TX MIC Key Failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700676 return 0;
677 }
678
679 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
680 /* XXX delete tx key on failure? */
Jouni Malinend216aaa2009-03-03 13:11:53 +0200681 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix + 32, hk, addr);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200682}
683
684static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
685{
686 int i;
687
Sujith17d79042009-02-09 13:27:03 +0530688 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
689 if (test_bit(i, sc->keymap) ||
690 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200691 continue; /* At least one part of TKIP key allocated */
Sujith17d79042009-02-09 13:27:03 +0530692 if (sc->splitmic &&
693 (test_bit(i + 32, sc->keymap) ||
694 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200695 continue; /* At least one part of TKIP key allocated */
696
697 /* Found a free slot for a TKIP key */
698 return i;
699 }
700 return -1;
701}
702
703static int ath_reserve_key_cache_slot(struct ath_softc *sc)
704{
705 int i;
706
707 /* First, try to find slots that would not be available for TKIP. */
Sujith17d79042009-02-09 13:27:03 +0530708 if (sc->splitmic) {
709 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
710 if (!test_bit(i, sc->keymap) &&
711 (test_bit(i + 32, sc->keymap) ||
712 test_bit(i + 64, sc->keymap) ||
713 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200714 return i;
Sujith17d79042009-02-09 13:27:03 +0530715 if (!test_bit(i + 32, sc->keymap) &&
716 (test_bit(i, sc->keymap) ||
717 test_bit(i + 64, sc->keymap) ||
718 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200719 return i + 32;
Sujith17d79042009-02-09 13:27:03 +0530720 if (!test_bit(i + 64, sc->keymap) &&
721 (test_bit(i , sc->keymap) ||
722 test_bit(i + 32, sc->keymap) ||
723 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200724 return i + 64;
Sujith17d79042009-02-09 13:27:03 +0530725 if (!test_bit(i + 64 + 32, sc->keymap) &&
726 (test_bit(i, sc->keymap) ||
727 test_bit(i + 32, sc->keymap) ||
728 test_bit(i + 64, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200729 return i + 64 + 32;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200730 }
731 } else {
Sujith17d79042009-02-09 13:27:03 +0530732 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
733 if (!test_bit(i, sc->keymap) &&
734 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200735 return i;
Sujith17d79042009-02-09 13:27:03 +0530736 if (test_bit(i, sc->keymap) &&
737 !test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200738 return i + 64;
739 }
740 }
741
742 /* No partially used TKIP slots, pick any available slot */
Sujith17d79042009-02-09 13:27:03 +0530743 for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200744 /* Do not allow slots that could be needed for TKIP group keys
745 * to be used. This limitation could be removed if we know that
746 * TKIP will not be used. */
747 if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
748 continue;
Sujith17d79042009-02-09 13:27:03 +0530749 if (sc->splitmic) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200750 if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
751 continue;
752 if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
753 continue;
754 }
755
Sujith17d79042009-02-09 13:27:03 +0530756 if (!test_bit(i, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200757 return i; /* Found a free slot for a key */
758 }
759
760 /* No free slot found */
761 return -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700762}
763
764static int ath_key_config(struct ath_softc *sc,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200765 struct ieee80211_vif *vif,
Johannes Bergdc822b52008-12-29 12:55:09 +0100766 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700767 struct ieee80211_key_conf *key)
768{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700769 struct ath9k_keyval hk;
770 const u8 *mac = NULL;
771 int ret = 0;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200772 int idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700773
774 memset(&hk, 0, sizeof(hk));
775
776 switch (key->alg) {
777 case ALG_WEP:
778 hk.kv_type = ATH9K_CIPHER_WEP;
779 break;
780 case ALG_TKIP:
781 hk.kv_type = ATH9K_CIPHER_TKIP;
782 break;
783 case ALG_CCMP:
784 hk.kv_type = ATH9K_CIPHER_AES_CCM;
785 break;
786 default:
Jouni Malinenca470b22009-01-08 13:32:12 +0200787 return -EOPNOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700788 }
789
Jouni Malinen6ace2892008-12-17 13:32:17 +0200790 hk.kv_len = key->keylen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700791 memcpy(hk.kv_val, key->key, key->keylen);
792
Jouni Malinen6ace2892008-12-17 13:32:17 +0200793 if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
794 /* For now, use the default keys for broadcast keys. This may
795 * need to change with virtual interfaces. */
796 idx = key->keyidx;
797 } else if (key->keyidx) {
Johannes Bergdc822b52008-12-29 12:55:09 +0100798 if (WARN_ON(!sta))
799 return -EOPNOTSUPP;
800 mac = sta->addr;
801
Jouni Malinen6ace2892008-12-17 13:32:17 +0200802 if (vif->type != NL80211_IFTYPE_AP) {
803 /* Only keyidx 0 should be used with unicast key, but
804 * allow this for client mode for now. */
805 idx = key->keyidx;
806 } else
807 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700808 } else {
Johannes Bergdc822b52008-12-29 12:55:09 +0100809 if (WARN_ON(!sta))
810 return -EOPNOTSUPP;
811 mac = sta->addr;
812
Jouni Malinen6ace2892008-12-17 13:32:17 +0200813 if (key->alg == ALG_TKIP)
814 idx = ath_reserve_key_cache_slot_tkip(sc);
815 else
816 idx = ath_reserve_key_cache_slot(sc);
817 if (idx < 0)
Jouni Malinenca470b22009-01-08 13:32:12 +0200818 return -ENOSPC; /* no free key cache entries */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700819 }
820
821 if (key->alg == ALG_TKIP)
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200822 ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac,
823 vif->type == NL80211_IFTYPE_AP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700824 else
Jouni Malinend216aaa2009-03-03 13:11:53 +0200825 ret = ath9k_hw_set_keycache_entry(sc->sc_ah, idx, &hk, mac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700826
827 if (!ret)
828 return -EIO;
829
Sujith17d79042009-02-09 13:27:03 +0530830 set_bit(idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200831 if (key->alg == ALG_TKIP) {
Sujith17d79042009-02-09 13:27:03 +0530832 set_bit(idx + 64, sc->keymap);
833 if (sc->splitmic) {
834 set_bit(idx + 32, sc->keymap);
835 set_bit(idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200836 }
837 }
838
839 return idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700840}
841
842static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
843{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200844 ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
845 if (key->hw_key_idx < IEEE80211_WEP_NKID)
846 return;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700847
Sujith17d79042009-02-09 13:27:03 +0530848 clear_bit(key->hw_key_idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200849 if (key->alg != ALG_TKIP)
850 return;
851
Sujith17d79042009-02-09 13:27:03 +0530852 clear_bit(key->hw_key_idx + 64, sc->keymap);
853 if (sc->splitmic) {
854 clear_bit(key->hw_key_idx + 32, sc->keymap);
855 clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200856 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700857}
858
Sujitheb2599c2009-01-23 11:20:44 +0530859static void setup_ht_cap(struct ath_softc *sc,
860 struct ieee80211_sta_ht_cap *ht_info)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700861{
Sujith60653672008-08-14 13:28:02 +0530862#define ATH9K_HT_CAP_MAXRXAMPDU_65536 0x3 /* 2 ^ 16 */
863#define ATH9K_HT_CAP_MPDUDENSITY_8 0x6 /* 8 usec */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700864
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200865 ht_info->ht_supported = true;
866 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
867 IEEE80211_HT_CAP_SM_PS |
868 IEEE80211_HT_CAP_SGI_40 |
869 IEEE80211_HT_CAP_DSSSCCK40;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700870
Sujith60653672008-08-14 13:28:02 +0530871 ht_info->ampdu_factor = ATH9K_HT_CAP_MAXRXAMPDU_65536;
872 ht_info->ampdu_density = ATH9K_HT_CAP_MPDUDENSITY_8;
Sujitheb2599c2009-01-23 11:20:44 +0530873
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200874 /* set up supported mcs set */
875 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Sujitheb2599c2009-01-23 11:20:44 +0530876
Sujith17d79042009-02-09 13:27:03 +0530877 switch(sc->rx_chainmask) {
Sujitheb2599c2009-01-23 11:20:44 +0530878 case 1:
879 ht_info->mcs.rx_mask[0] = 0xff;
880 break;
Sujith3c457262009-01-27 10:55:31 +0530881 case 3:
Sujitheb2599c2009-01-23 11:20:44 +0530882 case 5:
883 case 7:
884 default:
885 ht_info->mcs.rx_mask[0] = 0xff;
886 ht_info->mcs.rx_mask[1] = 0xff;
887 break;
888 }
889
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200890 ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700891}
892
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530893static void ath9k_bss_assoc_info(struct ath_softc *sc,
Sujith5640b082008-10-29 10:16:06 +0530894 struct ieee80211_vif *vif,
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530895 struct ieee80211_bss_conf *bss_conf)
896{
Sujith17d79042009-02-09 13:27:03 +0530897 struct ath_vif *avp = (void *)vif->drv_priv;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530898
899 if (bss_conf->assoc) {
Sujith094d05d2008-12-12 11:57:43 +0530900 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
Sujith17d79042009-02-09 13:27:03 +0530901 bss_conf->aid, sc->curbssid);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530902
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530903 /* New association, store aid */
Colin McCabed97809d2008-12-01 13:38:55 -0800904 if (avp->av_opmode == NL80211_IFTYPE_STATION) {
Sujith17d79042009-02-09 13:27:03 +0530905 sc->curaid = bss_conf->aid;
Sujithba52da52009-02-09 13:27:10 +0530906 ath9k_hw_write_associd(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530907 }
908
909 /* Configure the beacon */
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200910 ath_beacon_config(sc, vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530911
912 /* Reset rssi stats */
Sujith17d79042009-02-09 13:27:03 +0530913 sc->nodestats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
914 sc->nodestats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
915 sc->nodestats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
916 sc->nodestats.ns_avgtxrate = ATH_RATE_DUMMY_MARKER;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530917
Sujith415f7382009-04-13 21:56:46 +0530918 ath_start_ani(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530919 } else {
Sujith1ffb0612009-03-30 15:28:46 +0530920 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info DISASSOC\n");
Sujith17d79042009-02-09 13:27:03 +0530921 sc->curaid = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530922 }
923}
924
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530925/********************************/
926/* LED functions */
927/********************************/
928
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530929static void ath_led_blink_work(struct work_struct *work)
930{
931 struct ath_softc *sc = container_of(work, struct ath_softc,
932 ath_led_blink_work.work);
933
934 if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
935 return;
Vasanthakumar Thiagarajan85067c02009-03-14 19:59:41 +0530936
937 if ((sc->led_on_duration == ATH_LED_ON_DURATION_IDLE) ||
938 (sc->led_off_duration == ATH_LED_OFF_DURATION_IDLE))
939 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
940 else
941 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
942 (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530943
944 queue_delayed_work(sc->hw->workqueue, &sc->ath_led_blink_work,
945 (sc->sc_flags & SC_OP_LED_ON) ?
946 msecs_to_jiffies(sc->led_off_duration) :
947 msecs_to_jiffies(sc->led_on_duration));
948
Vasanthakumar Thiagarajan85067c02009-03-14 19:59:41 +0530949 sc->led_on_duration = sc->led_on_cnt ?
950 max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25) :
951 ATH_LED_ON_DURATION_IDLE;
952 sc->led_off_duration = sc->led_off_cnt ?
953 max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10) :
954 ATH_LED_OFF_DURATION_IDLE;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530955 sc->led_on_cnt = sc->led_off_cnt = 0;
956 if (sc->sc_flags & SC_OP_LED_ON)
957 sc->sc_flags &= ~SC_OP_LED_ON;
958 else
959 sc->sc_flags |= SC_OP_LED_ON;
960}
961
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530962static void ath_led_brightness(struct led_classdev *led_cdev,
963 enum led_brightness brightness)
964{
965 struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
966 struct ath_softc *sc = led->sc;
967
968 switch (brightness) {
969 case LED_OFF:
970 if (led->led_type == ATH_LED_ASSOC ||
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530971 led->led_type == ATH_LED_RADIO) {
972 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
973 (led->led_type == ATH_LED_RADIO));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530974 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530975 if (led->led_type == ATH_LED_RADIO)
976 sc->sc_flags &= ~SC_OP_LED_ON;
977 } else {
978 sc->led_off_cnt++;
979 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530980 break;
981 case LED_FULL:
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530982 if (led->led_type == ATH_LED_ASSOC) {
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530983 sc->sc_flags |= SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530984 queue_delayed_work(sc->hw->workqueue,
985 &sc->ath_led_blink_work, 0);
986 } else if (led->led_type == ATH_LED_RADIO) {
987 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
988 sc->sc_flags |= SC_OP_LED_ON;
989 } else {
990 sc->led_on_cnt++;
991 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530992 break;
993 default:
994 break;
995 }
996}
997
998static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
999 char *trigger)
1000{
1001 int ret;
1002
1003 led->sc = sc;
1004 led->led_cdev.name = led->name;
1005 led->led_cdev.default_trigger = trigger;
1006 led->led_cdev.brightness_set = ath_led_brightness;
1007
1008 ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
1009 if (ret)
1010 DPRINTF(sc, ATH_DBG_FATAL,
1011 "Failed to register led:%s", led->name);
1012 else
1013 led->registered = 1;
1014 return ret;
1015}
1016
1017static void ath_unregister_led(struct ath_led *led)
1018{
1019 if (led->registered) {
1020 led_classdev_unregister(&led->led_cdev);
1021 led->registered = 0;
1022 }
1023}
1024
1025static void ath_deinit_leds(struct ath_softc *sc)
1026{
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301027 cancel_delayed_work_sync(&sc->ath_led_blink_work);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301028 ath_unregister_led(&sc->assoc_led);
1029 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1030 ath_unregister_led(&sc->tx_led);
1031 ath_unregister_led(&sc->rx_led);
1032 ath_unregister_led(&sc->radio_led);
1033 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1034}
1035
1036static void ath_init_leds(struct ath_softc *sc)
1037{
1038 char *trigger;
1039 int ret;
1040
1041 /* Configure gpio 1 for output */
1042 ath9k_hw_cfg_output(sc->sc_ah, ATH_LED_PIN,
1043 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1044 /* LED off, active low */
1045 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1046
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301047 INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);
1048
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301049 trigger = ieee80211_get_radio_led_name(sc->hw);
1050 snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001051 "ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301052 ret = ath_register_led(sc, &sc->radio_led, trigger);
1053 sc->radio_led.led_type = ATH_LED_RADIO;
1054 if (ret)
1055 goto fail;
1056
1057 trigger = ieee80211_get_assoc_led_name(sc->hw);
1058 snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001059 "ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301060 ret = ath_register_led(sc, &sc->assoc_led, trigger);
1061 sc->assoc_led.led_type = ATH_LED_ASSOC;
1062 if (ret)
1063 goto fail;
1064
1065 trigger = ieee80211_get_tx_led_name(sc->hw);
1066 snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001067 "ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301068 ret = ath_register_led(sc, &sc->tx_led, trigger);
1069 sc->tx_led.led_type = ATH_LED_TX;
1070 if (ret)
1071 goto fail;
1072
1073 trigger = ieee80211_get_rx_led_name(sc->hw);
1074 snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001075 "ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301076 ret = ath_register_led(sc, &sc->rx_led, trigger);
1077 sc->rx_led.led_type = ATH_LED_RX;
1078 if (ret)
1079 goto fail;
1080
1081 return;
1082
1083fail:
1084 ath_deinit_leds(sc);
1085}
1086
Jouni Malinen7ec3e512009-03-03 19:23:37 +02001087void ath_radio_enable(struct ath_softc *sc)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301088{
Sujithcbe61d82009-02-09 13:27:12 +05301089 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001090 struct ieee80211_channel *channel = sc->hw->conf.channel;
1091 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301092
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301093 ath9k_ps_wakeup(sc);
Sujithd2f5b3a2009-04-13 21:56:25 +05301094 ath9k_hw_configpcipowersave(ah, 0);
1095
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301096 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301097 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001098 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301099 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001100 "Unable to reset channel %u (%uMhz) ",
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301101 "reset status %d\n",
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001102 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301103 }
1104 spin_unlock_bh(&sc->sc_resetlock);
1105
1106 ath_update_txpow(sc);
1107 if (ath_startrecv(sc) != 0) {
1108 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301109 "Unable to restart recv logic\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301110 return;
1111 }
1112
1113 if (sc->sc_flags & SC_OP_BEACONS)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001114 ath_beacon_config(sc, NULL); /* restart beacons */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301115
1116 /* Re-Enable interrupts */
Sujith17d79042009-02-09 13:27:03 +05301117 ath9k_hw_set_interrupts(ah, sc->imask);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301118
1119 /* Enable LED */
1120 ath9k_hw_cfg_output(ah, ATH_LED_PIN,
1121 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1122 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 0);
1123
1124 ieee80211_wake_queues(sc->hw);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301125 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301126}
1127
Jouni Malinen7ec3e512009-03-03 19:23:37 +02001128void ath_radio_disable(struct ath_softc *sc)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301129{
Sujithcbe61d82009-02-09 13:27:12 +05301130 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001131 struct ieee80211_channel *channel = sc->hw->conf.channel;
1132 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301133
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301134 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301135 ieee80211_stop_queues(sc->hw);
1136
1137 /* Disable LED */
1138 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 1);
1139 ath9k_hw_cfg_gpio_input(ah, ATH_LED_PIN);
1140
1141 /* Disable interrupts */
1142 ath9k_hw_set_interrupts(ah, 0);
1143
Sujith043a0402009-01-16 21:38:47 +05301144 ath_drain_all_txq(sc, false); /* clear pending tx frames */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301145 ath_stoprecv(sc); /* turn off frame recv */
1146 ath_flushrecv(sc); /* flush recv queue */
1147
1148 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301149 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001150 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301151 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301152 "Unable to reset channel %u (%uMhz) "
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301153 "reset status %d\n",
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001154 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301155 }
1156 spin_unlock_bh(&sc->sc_resetlock);
1157
1158 ath9k_hw_phy_disable(ah);
Sujithd2f5b3a2009-04-13 21:56:25 +05301159 ath9k_hw_configpcipowersave(ah, 1);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301160 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301161 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301162}
1163
Gabor Juhos5077fd32009-03-06 11:17:55 +01001164#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1165
1166/*******************/
1167/* Rfkill */
1168/*******************/
1169
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301170static bool ath_is_rfkill_set(struct ath_softc *sc)
1171{
Sujithcbe61d82009-02-09 13:27:12 +05301172 struct ath_hw *ah = sc->sc_ah;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301173
Sujith2660b812009-02-09 13:27:26 +05301174 return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
1175 ah->rfkill_polarity;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301176}
1177
1178/* h/w rfkill poll function */
1179static void ath_rfkill_poll(struct work_struct *work)
1180{
1181 struct ath_softc *sc = container_of(work, struct ath_softc,
1182 rf_kill.rfkill_poll.work);
1183 bool radio_on;
1184
1185 if (sc->sc_flags & SC_OP_INVALID)
1186 return;
1187
1188 radio_on = !ath_is_rfkill_set(sc);
1189
1190 /*
1191 * enable/disable radio only when there is a
1192 * state change in RF switch
1193 */
1194 if (radio_on == !!(sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED)) {
1195 enum rfkill_state state;
1196
1197 if (sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED) {
1198 state = radio_on ? RFKILL_STATE_SOFT_BLOCKED
1199 : RFKILL_STATE_HARD_BLOCKED;
1200 } else if (radio_on) {
1201 ath_radio_enable(sc);
1202 state = RFKILL_STATE_UNBLOCKED;
1203 } else {
1204 ath_radio_disable(sc);
1205 state = RFKILL_STATE_HARD_BLOCKED;
1206 }
1207
1208 if (state == RFKILL_STATE_HARD_BLOCKED)
1209 sc->sc_flags |= SC_OP_RFKILL_HW_BLOCKED;
1210 else
1211 sc->sc_flags &= ~SC_OP_RFKILL_HW_BLOCKED;
1212
1213 rfkill_force_state(sc->rf_kill.rfkill, state);
1214 }
1215
1216 queue_delayed_work(sc->hw->workqueue, &sc->rf_kill.rfkill_poll,
1217 msecs_to_jiffies(ATH_RFKILL_POLL_INTERVAL));
1218}
1219
1220/* s/w rfkill handler */
1221static int ath_sw_toggle_radio(void *data, enum rfkill_state state)
1222{
1223 struct ath_softc *sc = data;
1224
1225 switch (state) {
1226 case RFKILL_STATE_SOFT_BLOCKED:
1227 if (!(sc->sc_flags & (SC_OP_RFKILL_HW_BLOCKED |
1228 SC_OP_RFKILL_SW_BLOCKED)))
1229 ath_radio_disable(sc);
1230 sc->sc_flags |= SC_OP_RFKILL_SW_BLOCKED;
1231 return 0;
1232 case RFKILL_STATE_UNBLOCKED:
1233 if ((sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED)) {
1234 sc->sc_flags &= ~SC_OP_RFKILL_SW_BLOCKED;
1235 if (sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED) {
1236 DPRINTF(sc, ATH_DBG_FATAL, "Can't turn on the"
Sujith04bd4632008-11-28 22:18:05 +05301237 "radio as it is disabled by h/w\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301238 return -EPERM;
1239 }
1240 ath_radio_enable(sc);
1241 }
1242 return 0;
1243 default:
1244 return -EINVAL;
1245 }
1246}
1247
1248/* Init s/w rfkill */
1249static int ath_init_sw_rfkill(struct ath_softc *sc)
1250{
1251 sc->rf_kill.rfkill = rfkill_allocate(wiphy_dev(sc->hw->wiphy),
1252 RFKILL_TYPE_WLAN);
1253 if (!sc->rf_kill.rfkill) {
1254 DPRINTF(sc, ATH_DBG_FATAL, "Failed to allocate rfkill\n");
1255 return -ENOMEM;
1256 }
1257
1258 snprintf(sc->rf_kill.rfkill_name, sizeof(sc->rf_kill.rfkill_name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001259 "ath9k-%s::rfkill", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301260 sc->rf_kill.rfkill->name = sc->rf_kill.rfkill_name;
1261 sc->rf_kill.rfkill->data = sc;
1262 sc->rf_kill.rfkill->toggle_radio = ath_sw_toggle_radio;
1263 sc->rf_kill.rfkill->state = RFKILL_STATE_UNBLOCKED;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301264
1265 return 0;
1266}
1267
1268/* Deinitialize rfkill */
1269static void ath_deinit_rfkill(struct ath_softc *sc)
1270{
Sujith2660b812009-02-09 13:27:26 +05301271 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301272 cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
1273
1274 if (sc->sc_flags & SC_OP_RFKILL_REGISTERED) {
1275 rfkill_unregister(sc->rf_kill.rfkill);
1276 sc->sc_flags &= ~SC_OP_RFKILL_REGISTERED;
1277 sc->rf_kill.rfkill = NULL;
1278 }
1279}
Sujith9c84b792008-10-29 10:17:13 +05301280
1281static int ath_start_rfkill_poll(struct ath_softc *sc)
1282{
Sujith2660b812009-02-09 13:27:26 +05301283 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Sujith9c84b792008-10-29 10:17:13 +05301284 queue_delayed_work(sc->hw->workqueue,
1285 &sc->rf_kill.rfkill_poll, 0);
1286
1287 if (!(sc->sc_flags & SC_OP_RFKILL_REGISTERED)) {
1288 if (rfkill_register(sc->rf_kill.rfkill)) {
1289 DPRINTF(sc, ATH_DBG_FATAL,
1290 "Unable to register rfkill\n");
1291 rfkill_free(sc->rf_kill.rfkill);
1292
1293 /* Deinitialize the device */
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001294 ath_cleanup(sc);
Sujith9c84b792008-10-29 10:17:13 +05301295 return -EIO;
1296 } else {
1297 sc->sc_flags |= SC_OP_RFKILL_REGISTERED;
1298 }
1299 }
1300
1301 return 0;
1302}
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301303#endif /* CONFIG_RFKILL */
1304
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001305void ath_cleanup(struct ath_softc *sc)
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001306{
1307 ath_detach(sc);
1308 free_irq(sc->irq, sc);
1309 ath_bus_cleanup(sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001310 kfree(sc->sec_wiphy);
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001311 ieee80211_free_hw(sc->hw);
1312}
1313
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001314void ath_detach(struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301315{
1316 struct ieee80211_hw *hw = sc->hw;
Sujith9c84b792008-10-29 10:17:13 +05301317 int i = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301318
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301319 ath9k_ps_wakeup(sc);
1320
Sujith04bd4632008-11-28 22:18:05 +05301321 DPRINTF(sc, ATH_DBG_CONFIG, "Detach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301322
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301323#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301324 ath_deinit_rfkill(sc);
1325#endif
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301326 ath_deinit_leds(sc);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001327 cancel_work_sync(&sc->chan_work);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +02001328 cancel_delayed_work_sync(&sc->wiphy_work);
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301329
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001330 for (i = 0; i < sc->num_sec_wiphy; i++) {
1331 struct ath_wiphy *aphy = sc->sec_wiphy[i];
1332 if (aphy == NULL)
1333 continue;
1334 sc->sec_wiphy[i] = NULL;
1335 ieee80211_unregister_hw(aphy->hw);
1336 ieee80211_free_hw(aphy->hw);
1337 }
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301338 ieee80211_unregister_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301339 ath_rx_cleanup(sc);
1340 ath_tx_cleanup(sc);
1341
Sujith9c84b792008-10-29 10:17:13 +05301342 tasklet_kill(&sc->intr_tq);
1343 tasklet_kill(&sc->bcon_tasklet);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301344
Sujith9c84b792008-10-29 10:17:13 +05301345 if (!(sc->sc_flags & SC_OP_INVALID))
1346 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301347
Sujith9c84b792008-10-29 10:17:13 +05301348 /* cleanup tx queues */
1349 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1350 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301351 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith9c84b792008-10-29 10:17:13 +05301352
1353 ath9k_hw_detach(sc->sc_ah);
Sujith826d2682008-11-28 22:20:23 +05301354 ath9k_exit_debug(sc);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301355 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301356}
1357
Bob Copelande3bb2492009-03-30 22:30:30 -04001358static int ath9k_reg_notifier(struct wiphy *wiphy,
1359 struct regulatory_request *request)
1360{
1361 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
1362 struct ath_wiphy *aphy = hw->priv;
1363 struct ath_softc *sc = aphy->sc;
1364 struct ath_regulatory *reg = &sc->sc_ah->regulatory;
1365
1366 return ath_reg_notifier_apply(wiphy, request, reg);
1367}
1368
Sujithff37e332008-11-24 12:07:55 +05301369static int ath_init(u16 devid, struct ath_softc *sc)
1370{
Sujithcbe61d82009-02-09 13:27:12 +05301371 struct ath_hw *ah = NULL;
Sujithff37e332008-11-24 12:07:55 +05301372 int status;
1373 int error = 0, i;
1374 int csz = 0;
1375
1376 /* XXX: hardware will not be ready until ath_open() being called */
1377 sc->sc_flags |= SC_OP_INVALID;
Sujith88b126a2008-11-28 22:19:02 +05301378
Sujith826d2682008-11-28 22:20:23 +05301379 if (ath9k_init_debug(sc) < 0)
1380 printk(KERN_ERR "Unable to create debugfs files\n");
Sujithff37e332008-11-24 12:07:55 +05301381
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001382 spin_lock_init(&sc->wiphy_lock);
Sujithff37e332008-11-24 12:07:55 +05301383 spin_lock_init(&sc->sc_resetlock);
Luis R. Rodriguez61584252009-03-12 18:18:49 -04001384 spin_lock_init(&sc->sc_serial_rw);
Sujithaa33de02008-12-18 11:40:16 +05301385 mutex_init(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05301386 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
Sujith9fc9ab02009-03-03 10:16:51 +05301387 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
Sujithff37e332008-11-24 12:07:55 +05301388 (unsigned long)sc);
1389
1390 /*
1391 * Cache line size is used to size and align various
1392 * structures used to communicate with the hardware.
1393 */
Gabor Juhos88d15702009-01-14 20:17:04 +01001394 ath_read_cachesize(sc, &csz);
Sujithff37e332008-11-24 12:07:55 +05301395 /* XXX assert csz is non-zero */
Sujith17d79042009-02-09 13:27:03 +05301396 sc->cachelsz = csz << 2; /* convert to bytes */
Sujithff37e332008-11-24 12:07:55 +05301397
Sujithcbe61d82009-02-09 13:27:12 +05301398 ah = ath9k_hw_attach(devid, sc, &status);
Sujithff37e332008-11-24 12:07:55 +05301399 if (ah == NULL) {
1400 DPRINTF(sc, ATH_DBG_FATAL,
Gabor Juhos295834f2008-12-29 21:07:42 +01001401 "Unable to attach hardware; HAL status %d\n", status);
Sujithff37e332008-11-24 12:07:55 +05301402 error = -ENXIO;
1403 goto bad;
1404 }
1405 sc->sc_ah = ah;
1406
1407 /* Get the hardware key cache size. */
Sujith2660b812009-02-09 13:27:26 +05301408 sc->keymax = ah->caps.keycache_size;
Sujith17d79042009-02-09 13:27:03 +05301409 if (sc->keymax > ATH_KEYMAX) {
Sujithd8baa932009-03-30 15:28:25 +05301410 DPRINTF(sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +05301411 "Warning, using only %u entries in %u key cache\n",
Sujith17d79042009-02-09 13:27:03 +05301412 ATH_KEYMAX, sc->keymax);
1413 sc->keymax = ATH_KEYMAX;
Sujithff37e332008-11-24 12:07:55 +05301414 }
1415
1416 /*
1417 * Reset the key cache since some parts do not
1418 * reset the contents on initial power up.
1419 */
Sujith17d79042009-02-09 13:27:03 +05301420 for (i = 0; i < sc->keymax; i++)
Sujithff37e332008-11-24 12:07:55 +05301421 ath9k_hw_keyreset(ah, (u16) i);
Sujithff37e332008-11-24 12:07:55 +05301422
Luis R. Rodriguez85efc862009-04-13 21:41:46 -04001423 error = ath_regd_init(&sc->sc_ah->regulatory, sc->hw->wiphy,
1424 ath9k_reg_notifier);
1425 if (error)
Sujithff37e332008-11-24 12:07:55 +05301426 goto bad;
1427
1428 /* default to MONITOR mode */
Sujith2660b812009-02-09 13:27:26 +05301429 sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
Colin McCabed97809d2008-12-01 13:38:55 -08001430
Sujithff37e332008-11-24 12:07:55 +05301431 /* Setup rate tables */
1432
1433 ath_rate_attach(sc);
1434 ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
1435 ath_setup_rates(sc, IEEE80211_BAND_5GHZ);
1436
1437 /*
1438 * Allocate hardware transmit queues: one queue for
1439 * beacon frames and one data queue for each QoS
1440 * priority. Note that the hal handles reseting
1441 * these queues at the needed time.
1442 */
Sujithb77f4832008-12-07 21:44:03 +05301443 sc->beacon.beaconq = ath_beaconq_setup(ah);
1444 if (sc->beacon.beaconq == -1) {
Sujithff37e332008-11-24 12:07:55 +05301445 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301446 "Unable to setup a beacon xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301447 error = -EIO;
1448 goto bad2;
1449 }
Sujithb77f4832008-12-07 21:44:03 +05301450 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
1451 if (sc->beacon.cabq == NULL) {
Sujithff37e332008-11-24 12:07:55 +05301452 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301453 "Unable to setup CAB xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301454 error = -EIO;
1455 goto bad2;
1456 }
1457
Sujith17d79042009-02-09 13:27:03 +05301458 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
Sujithff37e332008-11-24 12:07:55 +05301459 ath_cabq_update(sc);
1460
Sujithb77f4832008-12-07 21:44:03 +05301461 for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
1462 sc->tx.hwq_map[i] = -1;
Sujithff37e332008-11-24 12:07:55 +05301463
1464 /* Setup data queues */
1465 /* NB: ensure BK queue is the lowest priority h/w queue */
1466 if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
1467 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301468 "Unable to setup xmit queue for BK traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301469 error = -EIO;
1470 goto bad2;
1471 }
1472
1473 if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
1474 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301475 "Unable to setup xmit queue for BE traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301476 error = -EIO;
1477 goto bad2;
1478 }
1479 if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
1480 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301481 "Unable to setup xmit queue for VI traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301482 error = -EIO;
1483 goto bad2;
1484 }
1485 if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
1486 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301487 "Unable to setup xmit queue for VO traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301488 error = -EIO;
1489 goto bad2;
1490 }
1491
1492 /* Initializes the noise floor to a reasonable default value.
1493 * Later on this will be updated during ANI processing. */
1494
Sujith17d79042009-02-09 13:27:03 +05301495 sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
1496 setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
Sujithff37e332008-11-24 12:07:55 +05301497
1498 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1499 ATH9K_CIPHER_TKIP, NULL)) {
1500 /*
1501 * Whether we should enable h/w TKIP MIC.
1502 * XXX: if we don't support WME TKIP MIC, then we wouldn't
1503 * report WMM capable, so it's always safe to turn on
1504 * TKIP MIC in this case.
1505 */
1506 ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
1507 0, 1, NULL);
1508 }
1509
1510 /*
1511 * Check whether the separate key cache entries
1512 * are required to handle both tx+rx MIC keys.
1513 * With split mic keys the number of stations is limited
1514 * to 27 otherwise 59.
1515 */
1516 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1517 ATH9K_CIPHER_TKIP, NULL)
1518 && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1519 ATH9K_CIPHER_MIC, NULL)
1520 && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
1521 0, NULL))
Sujith17d79042009-02-09 13:27:03 +05301522 sc->splitmic = 1;
Sujithff37e332008-11-24 12:07:55 +05301523
1524 /* turn on mcast key search if possible */
1525 if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
1526 (void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
1527 1, NULL);
1528
Sujith17d79042009-02-09 13:27:03 +05301529 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Sujithff37e332008-11-24 12:07:55 +05301530
1531 /* 11n Capabilities */
Sujith2660b812009-02-09 13:27:26 +05301532 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujithff37e332008-11-24 12:07:55 +05301533 sc->sc_flags |= SC_OP_TXAGGR;
1534 sc->sc_flags |= SC_OP_RXAGGR;
1535 }
1536
Sujith2660b812009-02-09 13:27:26 +05301537 sc->tx_chainmask = ah->caps.tx_chainmask;
1538 sc->rx_chainmask = ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +05301539
1540 ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
Sujithb77f4832008-12-07 21:44:03 +05301541 sc->rx.defant = ath9k_hw_getdefantenna(ah);
Sujithff37e332008-11-24 12:07:55 +05301542
Jouni Malinen8ca21f02009-03-03 19:23:27 +02001543 if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
Sujithba52da52009-02-09 13:27:10 +05301544 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujithff37e332008-11-24 12:07:55 +05301545
Sujithb77f4832008-12-07 21:44:03 +05301546 sc->beacon.slottime = ATH9K_SLOT_TIME_9; /* default to short slot time */
Sujithff37e332008-11-24 12:07:55 +05301547
1548 /* initialize beacon slots */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001549 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001550 sc->beacon.bslot[i] = NULL;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001551 sc->beacon.bslot_aphy[i] = NULL;
1552 }
Sujithff37e332008-11-24 12:07:55 +05301553
Sujithff37e332008-11-24 12:07:55 +05301554 /* setup channels and rates */
1555
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001556 sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301557 sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
1558 sc->rates[IEEE80211_BAND_2GHZ];
1559 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001560 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
1561 ARRAY_SIZE(ath9k_2ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301562
Sujith2660b812009-02-09 13:27:26 +05301563 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001564 sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301565 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
1566 sc->rates[IEEE80211_BAND_5GHZ];
1567 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001568 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
1569 ARRAY_SIZE(ath9k_5ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301570 }
1571
Sujith2660b812009-02-09 13:27:26 +05301572 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301573 ath9k_hw_btcoex_enable(sc->sc_ah);
1574
Sujithff37e332008-11-24 12:07:55 +05301575 return 0;
1576bad2:
1577 /* cleanup tx queues */
1578 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1579 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301580 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujithff37e332008-11-24 12:07:55 +05301581bad:
1582 if (ah)
1583 ath9k_hw_detach(ah);
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301584 ath9k_exit_debug(sc);
Sujithff37e332008-11-24 12:07:55 +05301585
1586 return error;
1587}
1588
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001589void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301590{
Sujith9c84b792008-10-29 10:17:13 +05301591 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
1592 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
1593 IEEE80211_HW_SIGNAL_DBM |
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301594 IEEE80211_HW_AMPDU_AGGREGATION |
1595 IEEE80211_HW_SUPPORTS_PS |
Sujitheeee1322009-03-10 10:39:53 +05301596 IEEE80211_HW_PS_NULLFUNC_STACK |
1597 IEEE80211_HW_SPECTRUM_MGMT;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301598
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02001599 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001600 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
1601
Sujith9c84b792008-10-29 10:17:13 +05301602 hw->wiphy->interface_modes =
1603 BIT(NL80211_IFTYPE_AP) |
1604 BIT(NL80211_IFTYPE_STATION) |
Pat Erley9cb54122009-03-20 22:59:59 -04001605 BIT(NL80211_IFTYPE_ADHOC) |
1606 BIT(NL80211_IFTYPE_MESH_POINT);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301607
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301608 hw->queues = 4;
Sujithe63835b2008-11-18 09:07:53 +05301609 hw->max_rates = 4;
Sujith171387e2009-02-17 15:36:25 +05301610 hw->channel_change_time = 5000;
Jouni Malinen465ca842009-03-03 19:23:34 +02001611 hw->max_listen_interval = 10;
Sujithe63835b2008-11-18 09:07:53 +05301612 hw->max_rate_tries = ATH_11N_TXMAXTRY;
Sujith528f0c62008-10-29 10:14:26 +05301613 hw->sta_data_size = sizeof(struct ath_node);
Sujith17d79042009-02-09 13:27:03 +05301614 hw->vif_data_size = sizeof(struct ath_vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301615
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301616 hw->rate_control_algorithm = "ath9k_rate_control";
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301617
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001618 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
1619 &sc->sbands[IEEE80211_BAND_2GHZ];
1620 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
1621 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
1622 &sc->sbands[IEEE80211_BAND_5GHZ];
1623}
1624
1625int ath_attach(u16 devid, struct ath_softc *sc)
1626{
1627 struct ieee80211_hw *hw = sc->hw;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001628 int error = 0, i;
Bob Copeland3a702e42009-03-30 22:30:29 -04001629 struct ath_regulatory *reg;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001630
1631 DPRINTF(sc, ATH_DBG_CONFIG, "Attach ATH hw\n");
1632
1633 error = ath_init(devid, sc);
1634 if (error != 0)
1635 return error;
1636
Bob Copelandc02cf372009-03-30 22:30:28 -04001637 reg = &sc->sc_ah->regulatory;
1638
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001639 /* get mac address from hardware and set in mac80211 */
1640
1641 SET_IEEE80211_PERM_ADDR(hw, sc->sc_ah->macaddr);
1642
1643 ath_set_hw_capab(sc, hw);
1644
Sujith2660b812009-02-09 13:27:26 +05301645 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujitheb2599c2009-01-23 11:20:44 +05301646 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Sujith2660b812009-02-09 13:27:26 +05301647 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
Sujitheb2599c2009-01-23 11:20:44 +05301648 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
Sujith9c84b792008-10-29 10:17:13 +05301649 }
1650
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301651 /* initialize tx/rx engine */
1652 error = ath_tx_init(sc, ATH_TXBUF);
1653 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301654 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301655
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301656 error = ath_rx_init(sc, ATH_RXBUF);
1657 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301658 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301659
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301660#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301661 /* Initialze h/w Rfkill */
Sujith2660b812009-02-09 13:27:26 +05301662 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301663 INIT_DELAYED_WORK(&sc->rf_kill.rfkill_poll, ath_rfkill_poll);
1664
1665 /* Initialize s/w rfkill */
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301666 error = ath_init_sw_rfkill(sc);
1667 if (error)
1668 goto error_attach;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301669#endif
1670
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001671 INIT_WORK(&sc->chan_work, ath9k_wiphy_chan_work);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +02001672 INIT_DELAYED_WORK(&sc->wiphy_work, ath9k_wiphy_work);
1673 sc->wiphy_scheduler_int = msecs_to_jiffies(500);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001674
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301675 error = ieee80211_register_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301676
Bob Copeland3a702e42009-03-30 22:30:29 -04001677 if (!ath_is_world_regd(reg)) {
Bob Copelandc02cf372009-03-30 22:30:28 -04001678 error = regulatory_hint(hw->wiphy, reg->alpha2);
Luis R. Rodriguezfe33eb32009-02-21 00:04:30 -05001679 if (error)
1680 goto error_attach;
1681 }
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001682
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301683 /* Initialize LED control */
1684 ath_init_leds(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301685
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001686
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301687 return 0;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301688
1689error_attach:
1690 /* cleanup tx queues */
1691 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1692 if (ATH_TXQ_SETUP(sc, i))
1693 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1694
1695 ath9k_hw_detach(sc->sc_ah);
1696 ath9k_exit_debug(sc);
1697
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301698 return error;
1699}
1700
Sujithff37e332008-11-24 12:07:55 +05301701int ath_reset(struct ath_softc *sc, bool retry_tx)
1702{
Sujithcbe61d82009-02-09 13:27:12 +05301703 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -08001704 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001705 int r;
Sujithff37e332008-11-24 12:07:55 +05301706
1707 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +05301708 ath_drain_all_txq(sc, retry_tx);
Sujithff37e332008-11-24 12:07:55 +05301709 ath_stoprecv(sc);
1710 ath_flushrecv(sc);
1711
1712 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301713 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001714 if (r)
Sujithff37e332008-11-24 12:07:55 +05301715 DPRINTF(sc, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301716 "Unable to reset hardware; reset status %d\n", r);
Sujithff37e332008-11-24 12:07:55 +05301717 spin_unlock_bh(&sc->sc_resetlock);
1718
1719 if (ath_startrecv(sc) != 0)
Sujith04bd4632008-11-28 22:18:05 +05301720 DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujithff37e332008-11-24 12:07:55 +05301721
1722 /*
1723 * We may be doing a reset in response to a request
1724 * that changes the channel so update any state that
1725 * might change as a result.
1726 */
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08001727 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05301728
1729 ath_update_txpow(sc);
1730
1731 if (sc->sc_flags & SC_OP_BEACONS)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001732 ath_beacon_config(sc, NULL); /* restart beacons */
Sujithff37e332008-11-24 12:07:55 +05301733
Sujith17d79042009-02-09 13:27:03 +05301734 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05301735
1736 if (retry_tx) {
1737 int i;
1738 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1739 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05301740 spin_lock_bh(&sc->tx.txq[i].axq_lock);
1741 ath_txq_schedule(sc, &sc->tx.txq[i]);
1742 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
Sujithff37e332008-11-24 12:07:55 +05301743 }
1744 }
1745 }
1746
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001747 return r;
Sujithff37e332008-11-24 12:07:55 +05301748}
1749
1750/*
1751 * This function will allocate both the DMA descriptor structure, and the
1752 * buffers it contains. These are used to contain the descriptors used
1753 * by the system.
1754*/
1755int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
1756 struct list_head *head, const char *name,
1757 int nbuf, int ndesc)
1758{
1759#define DS2PHYS(_dd, _ds) \
1760 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
1761#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
1762#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
1763
1764 struct ath_desc *ds;
1765 struct ath_buf *bf;
1766 int i, bsize, error;
1767
Sujith04bd4632008-11-28 22:18:05 +05301768 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
1769 name, nbuf, ndesc);
Sujithff37e332008-11-24 12:07:55 +05301770
Senthil Balasubramanianb03a9db2009-03-06 11:24:09 +05301771 INIT_LIST_HEAD(head);
Sujithff37e332008-11-24 12:07:55 +05301772 /* ath_desc must be a multiple of DWORDs */
1773 if ((sizeof(struct ath_desc) % 4) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05301774 DPRINTF(sc, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
Sujithff37e332008-11-24 12:07:55 +05301775 ASSERT((sizeof(struct ath_desc) % 4) == 0);
1776 error = -ENOMEM;
1777 goto fail;
1778 }
1779
Sujithff37e332008-11-24 12:07:55 +05301780 dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
1781
1782 /*
1783 * Need additional DMA memory because we can't use
1784 * descriptors that cross the 4K page boundary. Assume
1785 * one skipped descriptor per 4K page.
1786 */
Sujith2660b812009-02-09 13:27:26 +05301787 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
Sujithff37e332008-11-24 12:07:55 +05301788 u32 ndesc_skipped =
1789 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
1790 u32 dma_len;
1791
1792 while (ndesc_skipped) {
1793 dma_len = ndesc_skipped * sizeof(struct ath_desc);
1794 dd->dd_desc_len += dma_len;
1795
1796 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
1797 };
1798 }
1799
1800 /* allocate descriptors */
Gabor Juhos7da3c552009-01-14 20:17:03 +01001801 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +05301802 &dd->dd_desc_paddr, GFP_KERNEL);
Sujithff37e332008-11-24 12:07:55 +05301803 if (dd->dd_desc == NULL) {
1804 error = -ENOMEM;
1805 goto fail;
1806 }
1807 ds = dd->dd_desc;
Sujith04bd4632008-11-28 22:18:05 +05301808 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Sujithae459af2009-03-30 15:28:40 +05301809 name, ds, (u32) dd->dd_desc_len,
Sujithff37e332008-11-24 12:07:55 +05301810 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
1811
1812 /* allocate buffers */
1813 bsize = sizeof(struct ath_buf) * nbuf;
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +05301814 bf = kzalloc(bsize, GFP_KERNEL);
Sujithff37e332008-11-24 12:07:55 +05301815 if (bf == NULL) {
1816 error = -ENOMEM;
1817 goto fail2;
1818 }
Sujithff37e332008-11-24 12:07:55 +05301819 dd->dd_bufptr = bf;
1820
Sujithff37e332008-11-24 12:07:55 +05301821 for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
1822 bf->bf_desc = ds;
1823 bf->bf_daddr = DS2PHYS(dd, ds);
1824
Sujith2660b812009-02-09 13:27:26 +05301825 if (!(sc->sc_ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +05301826 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
1827 /*
1828 * Skip descriptor addresses which can cause 4KB
1829 * boundary crossing (addr + length) with a 32 dword
1830 * descriptor fetch.
1831 */
1832 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
1833 ASSERT((caddr_t) bf->bf_desc <
1834 ((caddr_t) dd->dd_desc +
1835 dd->dd_desc_len));
1836
1837 ds += ndesc;
1838 bf->bf_desc = ds;
1839 bf->bf_daddr = DS2PHYS(dd, ds);
1840 }
1841 }
1842 list_add_tail(&bf->list, head);
1843 }
1844 return 0;
1845fail2:
Gabor Juhos7da3c552009-01-14 20:17:03 +01001846 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1847 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301848fail:
1849 memset(dd, 0, sizeof(*dd));
1850 return error;
1851#undef ATH_DESC_4KB_BOUND_CHECK
1852#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
1853#undef DS2PHYS
1854}
1855
1856void ath_descdma_cleanup(struct ath_softc *sc,
1857 struct ath_descdma *dd,
1858 struct list_head *head)
1859{
Gabor Juhos7da3c552009-01-14 20:17:03 +01001860 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1861 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301862
1863 INIT_LIST_HEAD(head);
1864 kfree(dd->dd_bufptr);
1865 memset(dd, 0, sizeof(*dd));
1866}
1867
1868int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
1869{
1870 int qnum;
1871
1872 switch (queue) {
1873 case 0:
Sujithb77f4832008-12-07 21:44:03 +05301874 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
Sujithff37e332008-11-24 12:07:55 +05301875 break;
1876 case 1:
Sujithb77f4832008-12-07 21:44:03 +05301877 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
Sujithff37e332008-11-24 12:07:55 +05301878 break;
1879 case 2:
Sujithb77f4832008-12-07 21:44:03 +05301880 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301881 break;
1882 case 3:
Sujithb77f4832008-12-07 21:44:03 +05301883 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
Sujithff37e332008-11-24 12:07:55 +05301884 break;
1885 default:
Sujithb77f4832008-12-07 21:44:03 +05301886 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301887 break;
1888 }
1889
1890 return qnum;
1891}
1892
1893int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
1894{
1895 int qnum;
1896
1897 switch (queue) {
1898 case ATH9K_WME_AC_VO:
1899 qnum = 0;
1900 break;
1901 case ATH9K_WME_AC_VI:
1902 qnum = 1;
1903 break;
1904 case ATH9K_WME_AC_BE:
1905 qnum = 2;
1906 break;
1907 case ATH9K_WME_AC_BK:
1908 qnum = 3;
1909 break;
1910 default:
1911 qnum = -1;
1912 break;
1913 }
1914
1915 return qnum;
1916}
1917
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001918/* XXX: Remove me once we don't depend on ath9k_channel for all
1919 * this redundant data */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001920void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
1921 struct ath9k_channel *ichan)
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001922{
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001923 struct ieee80211_channel *chan = hw->conf.channel;
1924 struct ieee80211_conf *conf = &hw->conf;
1925
1926 ichan->channel = chan->center_freq;
1927 ichan->chan = chan;
1928
1929 if (chan->band == IEEE80211_BAND_2GHZ) {
1930 ichan->chanmode = CHANNEL_G;
1931 ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM;
1932 } else {
1933 ichan->chanmode = CHANNEL_A;
1934 ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
1935 }
1936
1937 sc->tx_chan_width = ATH9K_HT_MACMODE_20;
1938
1939 if (conf_is_ht(conf)) {
1940 if (conf_is_ht40(conf))
1941 sc->tx_chan_width = ATH9K_HT_MACMODE_2040;
1942
1943 ichan->chanmode = ath_get_extchanmode(sc, chan,
1944 conf->channel_type);
1945 }
1946}
1947
Sujithff37e332008-11-24 12:07:55 +05301948/**********************/
1949/* mac80211 callbacks */
1950/**********************/
1951
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001952static int ath9k_start(struct ieee80211_hw *hw)
1953{
Jouni Malinenbce048d2009-03-03 19:23:28 +02001954 struct ath_wiphy *aphy = hw->priv;
1955 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001956 struct ieee80211_channel *curchan = hw->conf.channel;
Sujithff37e332008-11-24 12:07:55 +05301957 struct ath9k_channel *init_channel;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001958 int r, pos;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001959
Sujith04bd4632008-11-28 22:18:05 +05301960 DPRINTF(sc, ATH_DBG_CONFIG, "Starting driver with "
1961 "initial channel: %d MHz\n", curchan->center_freq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001962
Sujith141b38b2009-02-04 08:10:07 +05301963 mutex_lock(&sc->mutex);
1964
Jouni Malinen9580a222009-03-03 19:23:33 +02001965 if (ath9k_wiphy_started(sc)) {
1966 if (sc->chan_idx == curchan->hw_value) {
1967 /*
1968 * Already on the operational channel, the new wiphy
1969 * can be marked active.
1970 */
1971 aphy->state = ATH_WIPHY_ACTIVE;
1972 ieee80211_wake_queues(hw);
1973 } else {
1974 /*
1975 * Another wiphy is on another channel, start the new
1976 * wiphy in paused state.
1977 */
1978 aphy->state = ATH_WIPHY_PAUSED;
1979 ieee80211_stop_queues(hw);
1980 }
1981 mutex_unlock(&sc->mutex);
1982 return 0;
1983 }
1984 aphy->state = ATH_WIPHY_ACTIVE;
1985
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001986 /* setup initial channel */
1987
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001988 pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001989
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001990 sc->chan_idx = pos;
Sujith2660b812009-02-09 13:27:26 +05301991 init_channel = &sc->sc_ah->channels[pos];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001992 ath9k_update_ichannel(sc, hw, init_channel);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001993
Sujithff37e332008-11-24 12:07:55 +05301994 /* Reset SERDES registers */
1995 ath9k_hw_configpcipowersave(sc->sc_ah, 0);
1996
1997 /*
1998 * The basic interface to setting the hardware in a good
1999 * state is ``reset''. On return the hardware is known to
2000 * be powered up and with interrupts disabled. This must
2001 * be followed by initialization of the appropriate bits
2002 * and then setup of the interrupt mask.
2003 */
2004 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002005 r = ath9k_hw_reset(sc->sc_ah, init_channel, false);
2006 if (r) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002007 DPRINTF(sc, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05302008 "Unable to reset hardware; reset status %d "
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002009 "(freq %u MHz)\n", r,
2010 curchan->center_freq);
Sujithff37e332008-11-24 12:07:55 +05302011 spin_unlock_bh(&sc->sc_resetlock);
Sujith141b38b2009-02-04 08:10:07 +05302012 goto mutex_unlock;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002013 }
Sujithff37e332008-11-24 12:07:55 +05302014 spin_unlock_bh(&sc->sc_resetlock);
2015
2016 /*
2017 * This is needed only to setup initial state
2018 * but it's best done after a reset.
2019 */
2020 ath_update_txpow(sc);
2021
2022 /*
2023 * Setup the hardware after reset:
2024 * The receive engine is set going.
2025 * Frame transmit is handled entirely
2026 * in the frame output path; there's nothing to do
2027 * here except setup the interrupt mask.
2028 */
2029 if (ath_startrecv(sc) != 0) {
Sujith1ffb0612009-03-30 15:28:46 +05302030 DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujith141b38b2009-02-04 08:10:07 +05302031 r = -EIO;
2032 goto mutex_unlock;
Sujithff37e332008-11-24 12:07:55 +05302033 }
2034
2035 /* Setup our intr mask. */
Sujith17d79042009-02-09 13:27:03 +05302036 sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
Sujithff37e332008-11-24 12:07:55 +05302037 | ATH9K_INT_RXEOL | ATH9K_INT_RXORN
2038 | ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;
2039
Sujith2660b812009-02-09 13:27:26 +05302040 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
Sujith17d79042009-02-09 13:27:03 +05302041 sc->imask |= ATH9K_INT_GTT;
Sujithff37e332008-11-24 12:07:55 +05302042
Sujith2660b812009-02-09 13:27:26 +05302043 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
Sujith17d79042009-02-09 13:27:03 +05302044 sc->imask |= ATH9K_INT_CST;
Sujithff37e332008-11-24 12:07:55 +05302045
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08002046 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05302047
2048 sc->sc_flags &= ~SC_OP_INVALID;
2049
2050 /* Disable BMISS interrupt when we're not associated */
Sujith17d79042009-02-09 13:27:03 +05302051 sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
2052 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05302053
Jouni Malinenbce048d2009-03-03 19:23:28 +02002054 ieee80211_wake_queues(hw);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002055
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302056#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002057 r = ath_start_rfkill_poll(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302058#endif
Sujith141b38b2009-02-04 08:10:07 +05302059
2060mutex_unlock:
2061 mutex_unlock(&sc->mutex);
2062
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002063 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002064}
2065
2066static int ath9k_tx(struct ieee80211_hw *hw,
2067 struct sk_buff *skb)
2068{
Jouni Malinen147583c2008-08-11 14:01:50 +03002069 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jouni Malinenbce048d2009-03-03 19:23:28 +02002070 struct ath_wiphy *aphy = hw->priv;
2071 struct ath_softc *sc = aphy->sc;
Sujith528f0c62008-10-29 10:14:26 +05302072 struct ath_tx_control txctl;
2073 int hdrlen, padsize;
2074
Jouni Malinen8089cc42009-03-03 19:23:38 +02002075 if (aphy->state != ATH_WIPHY_ACTIVE && aphy->state != ATH_WIPHY_SCAN) {
Jouni Malinenee166a02009-03-03 19:23:36 +02002076 printk(KERN_DEBUG "ath9k: %s: TX in unexpected wiphy state "
2077 "%d\n", wiphy_name(hw->wiphy), aphy->state);
2078 goto exit;
2079 }
2080
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03002081 if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
2082 /*
2083 * We are using PS-Poll and mac80211 can request TX while in
2084 * power save mode. Need to wake up hardware for the TX to be
2085 * completed and if needed, also for RX of buffered frames.
2086 */
2087 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2088 ath9k_ps_wakeup(sc);
2089 ath9k_hw_setrxabort(sc->sc_ah, 0);
2090 if (ieee80211_is_pspoll(hdr->frame_control)) {
2091 DPRINTF(sc, ATH_DBG_PS, "Sending PS-Poll to pick a "
2092 "buffered frame\n");
2093 sc->sc_flags |= SC_OP_WAIT_FOR_PSPOLL_DATA;
2094 } else {
2095 DPRINTF(sc, ATH_DBG_PS, "Wake up to complete TX\n");
2096 sc->sc_flags |= SC_OP_WAIT_FOR_TX_ACK;
2097 }
2098 /*
2099 * The actual restore operation will happen only after
2100 * the sc_flags bit is cleared. We are just dropping
2101 * the ps_usecount here.
2102 */
2103 ath9k_ps_restore(sc);
2104 }
2105
Sujith528f0c62008-10-29 10:14:26 +05302106 memset(&txctl, 0, sizeof(struct ath_tx_control));
Jouni Malinen147583c2008-08-11 14:01:50 +03002107
2108 /*
2109 * As a temporary workaround, assign seq# here; this will likely need
2110 * to be cleaned up to work better with Beacon transmission and virtual
2111 * BSSes.
2112 */
2113 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
2114 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2115 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
Sujithb77f4832008-12-07 21:44:03 +05302116 sc->tx.seq_no += 0x10;
Jouni Malinen147583c2008-08-11 14:01:50 +03002117 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
Sujithb77f4832008-12-07 21:44:03 +05302118 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Jouni Malinen147583c2008-08-11 14:01:50 +03002119 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002120
2121 /* Add the padding after the header if this is not already done */
2122 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2123 if (hdrlen & 3) {
2124 padsize = hdrlen % 4;
2125 if (skb_headroom(skb) < padsize)
2126 return -1;
2127 skb_push(skb, padsize);
2128 memmove(skb->data, skb->data + padsize, hdrlen);
2129 }
2130
Sujith528f0c62008-10-29 10:14:26 +05302131 /* Check if a tx queue is available */
2132
2133 txctl.txq = ath_test_get_txq(sc, skb);
2134 if (!txctl.txq)
2135 goto exit;
2136
Sujith04bd4632008-11-28 22:18:05 +05302137 DPRINTF(sc, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002138
Jouni Malinenc52f33d2009-03-03 19:23:29 +02002139 if (ath_tx_start(hw, skb, &txctl) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05302140 DPRINTF(sc, ATH_DBG_XMIT, "TX failed\n");
Sujith528f0c62008-10-29 10:14:26 +05302141 goto exit;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002142 }
2143
2144 return 0;
Sujith528f0c62008-10-29 10:14:26 +05302145exit:
2146 dev_kfree_skb_any(skb);
2147 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002148}
2149
2150static void ath9k_stop(struct ieee80211_hw *hw)
2151{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002152 struct ath_wiphy *aphy = hw->priv;
2153 struct ath_softc *sc = aphy->sc;
Sujith9c84b792008-10-29 10:17:13 +05302154
Jouni Malinen9580a222009-03-03 19:23:33 +02002155 aphy->state = ATH_WIPHY_INACTIVE;
2156
Sujith9c84b792008-10-29 10:17:13 +05302157 if (sc->sc_flags & SC_OP_INVALID) {
Sujith04bd4632008-11-28 22:18:05 +05302158 DPRINTF(sc, ATH_DBG_ANY, "Device not present\n");
Sujith9c84b792008-10-29 10:17:13 +05302159 return;
2160 }
2161
Sujith141b38b2009-02-04 08:10:07 +05302162 mutex_lock(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05302163
Jouni Malinenbce048d2009-03-03 19:23:28 +02002164 ieee80211_stop_queues(hw);
Sujithff37e332008-11-24 12:07:55 +05302165
Jouni Malinen9580a222009-03-03 19:23:33 +02002166 if (ath9k_wiphy_started(sc)) {
2167 mutex_unlock(&sc->mutex);
2168 return; /* another wiphy still in use */
2169 }
2170
Sujithff37e332008-11-24 12:07:55 +05302171 /* make sure h/w will not generate any interrupt
2172 * before setting the invalid flag. */
2173 ath9k_hw_set_interrupts(sc->sc_ah, 0);
2174
2175 if (!(sc->sc_flags & SC_OP_INVALID)) {
Sujith043a0402009-01-16 21:38:47 +05302176 ath_drain_all_txq(sc, false);
Sujithff37e332008-11-24 12:07:55 +05302177 ath_stoprecv(sc);
2178 ath9k_hw_phy_disable(sc->sc_ah);
2179 } else
Sujithb77f4832008-12-07 21:44:03 +05302180 sc->rx.rxlink = NULL;
Sujithff37e332008-11-24 12:07:55 +05302181
2182#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302183 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Sujithff37e332008-11-24 12:07:55 +05302184 cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
2185#endif
2186 /* disable HAL and put h/w to sleep */
2187 ath9k_hw_disable(sc->sc_ah);
2188 ath9k_hw_configpcipowersave(sc->sc_ah, 1);
2189
2190 sc->sc_flags |= SC_OP_INVALID;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002191
Sujith141b38b2009-02-04 08:10:07 +05302192 mutex_unlock(&sc->mutex);
2193
Sujith04bd4632008-11-28 22:18:05 +05302194 DPRINTF(sc, ATH_DBG_CONFIG, "Driver halt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002195}
2196
2197static int ath9k_add_interface(struct ieee80211_hw *hw,
2198 struct ieee80211_if_init_conf *conf)
2199{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002200 struct ath_wiphy *aphy = hw->priv;
2201 struct ath_softc *sc = aphy->sc;
Sujith17d79042009-02-09 13:27:03 +05302202 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Colin McCabed97809d2008-12-01 13:38:55 -08002203 enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002204 int ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002205
Sujith141b38b2009-02-04 08:10:07 +05302206 mutex_lock(&sc->mutex);
2207
Jouni Malinen8ca21f02009-03-03 19:23:27 +02002208 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) &&
2209 sc->nvifs > 0) {
2210 ret = -ENOBUFS;
2211 goto out;
2212 }
2213
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002214 switch (conf->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002215 case NL80211_IFTYPE_STATION:
Colin McCabed97809d2008-12-01 13:38:55 -08002216 ic_opmode = NL80211_IFTYPE_STATION;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002217 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002218 case NL80211_IFTYPE_ADHOC:
Johannes Berg05c914f2008-09-11 00:01:58 +02002219 case NL80211_IFTYPE_AP:
Pat Erley9cb54122009-03-20 22:59:59 -04002220 case NL80211_IFTYPE_MESH_POINT:
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002221 if (sc->nbcnvifs >= ATH_BCBUF) {
2222 ret = -ENOBUFS;
2223 goto out;
2224 }
Pat Erley9cb54122009-03-20 22:59:59 -04002225 ic_opmode = conf->type;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002226 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002227 default:
2228 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302229 "Interface type %d not yet supported\n", conf->type);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002230 ret = -EOPNOTSUPP;
2231 goto out;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002232 }
2233
Sujith17d79042009-02-09 13:27:03 +05302234 DPRINTF(sc, ATH_DBG_CONFIG, "Attach a VIF of type: %d\n", ic_opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002235
Sujith17d79042009-02-09 13:27:03 +05302236 /* Set the VIF opmode */
Sujith5640b082008-10-29 10:16:06 +05302237 avp->av_opmode = ic_opmode;
2238 avp->av_bslot = -1;
2239
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002240 sc->nvifs++;
Jouni Malinen8ca21f02009-03-03 19:23:27 +02002241
2242 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
2243 ath9k_set_bssid_mask(hw);
2244
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002245 if (sc->nvifs > 1)
2246 goto out; /* skip global settings for secondary vif */
2247
Sujithb238e902009-03-03 10:16:56 +05302248 if (ic_opmode == NL80211_IFTYPE_AP) {
Sujith5640b082008-10-29 10:16:06 +05302249 ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
Sujithb238e902009-03-03 10:16:56 +05302250 sc->sc_flags |= SC_OP_TSF_RESET;
2251 }
Sujith5640b082008-10-29 10:16:06 +05302252
Sujith5640b082008-10-29 10:16:06 +05302253 /* Set the device opmode */
Sujith2660b812009-02-09 13:27:26 +05302254 sc->sc_ah->opmode = ic_opmode;
Sujith5640b082008-10-29 10:16:06 +05302255
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302256 /*
2257 * Enable MIB interrupts when there are hardware phy counters.
2258 * Note we only do this (at the moment) for station mode.
2259 */
Sujith4af9cf42009-02-12 10:06:47 +05302260 if ((conf->type == NL80211_IFTYPE_STATION) ||
Pat Erley9cb54122009-03-20 22:59:59 -04002261 (conf->type == NL80211_IFTYPE_ADHOC) ||
2262 (conf->type == NL80211_IFTYPE_MESH_POINT)) {
Sujith4af9cf42009-02-12 10:06:47 +05302263 if (ath9k_hw_phycounters(sc->sc_ah))
2264 sc->imask |= ATH9K_INT_MIB;
2265 sc->imask |= ATH9K_INT_TSFOOR;
2266 }
2267
Sujith17d79042009-02-09 13:27:03 +05302268 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302269
Sujith415f7382009-04-13 21:56:46 +05302270 if (conf->type == NL80211_IFTYPE_AP)
2271 ath_start_ani(sc);
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002272
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002273out:
Sujith141b38b2009-02-04 08:10:07 +05302274 mutex_unlock(&sc->mutex);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002275 return ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002276}
2277
2278static void ath9k_remove_interface(struct ieee80211_hw *hw,
2279 struct ieee80211_if_init_conf *conf)
2280{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002281 struct ath_wiphy *aphy = hw->priv;
2282 struct ath_softc *sc = aphy->sc;
Sujith17d79042009-02-09 13:27:03 +05302283 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002284 int i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002285
Sujith04bd4632008-11-28 22:18:05 +05302286 DPRINTF(sc, ATH_DBG_CONFIG, "Detach Interface\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002287
Sujith141b38b2009-02-04 08:10:07 +05302288 mutex_lock(&sc->mutex);
2289
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002290 /* Stop ANI */
Sujith17d79042009-02-09 13:27:03 +05302291 del_timer_sync(&sc->ani.timer);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002292
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002293 /* Reclaim beacon resources */
Pat Erley9cb54122009-03-20 22:59:59 -04002294 if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
2295 (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) ||
2296 (sc->sc_ah->opmode == NL80211_IFTYPE_MESH_POINT)) {
Sujithb77f4832008-12-07 21:44:03 +05302297 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002298 ath_beacon_return(sc, avp);
2299 }
2300
Sujith672840a2008-08-11 14:05:08 +05302301 sc->sc_flags &= ~SC_OP_BEACONS;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002302
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002303 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
2304 if (sc->beacon.bslot[i] == conf->vif) {
2305 printk(KERN_DEBUG "%s: vif had allocated beacon "
2306 "slot\n", __func__);
2307 sc->beacon.bslot[i] = NULL;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02002308 sc->beacon.bslot_aphy[i] = NULL;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002309 }
2310 }
2311
Sujith17d79042009-02-09 13:27:03 +05302312 sc->nvifs--;
Sujith141b38b2009-02-04 08:10:07 +05302313
2314 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002315}
2316
Johannes Berge8975582008-10-09 12:18:51 +02002317static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002318{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002319 struct ath_wiphy *aphy = hw->priv;
2320 struct ath_softc *sc = aphy->sc;
Johannes Berge8975582008-10-09 12:18:51 +02002321 struct ieee80211_conf *conf = &hw->conf;
Vivek Natarajan8782b412009-03-30 14:17:00 +05302322 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002323
Sujithaa33de02008-12-18 11:40:16 +05302324 mutex_lock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302325
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302326 if (changed & IEEE80211_CONF_CHANGE_PS) {
2327 if (conf->flags & IEEE80211_CONF_PS) {
Vivek Natarajan8782b412009-03-30 14:17:00 +05302328 if (!(ah->caps.hw_caps &
2329 ATH9K_HW_CAP_AUTOSLEEP)) {
2330 if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
2331 sc->imask |= ATH9K_INT_TIM_TIMER;
2332 ath9k_hw_set_interrupts(sc->sc_ah,
2333 sc->imask);
2334 }
2335 ath9k_hw_setrxabort(sc->sc_ah, 1);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302336 }
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302337 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
2338 } else {
2339 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vivek Natarajan8782b412009-03-30 14:17:00 +05302340 if (!(ah->caps.hw_caps &
2341 ATH9K_HW_CAP_AUTOSLEEP)) {
2342 ath9k_hw_setrxabort(sc->sc_ah, 0);
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03002343 sc->sc_flags &= ~(SC_OP_WAIT_FOR_BEACON |
2344 SC_OP_WAIT_FOR_CAB |
2345 SC_OP_WAIT_FOR_PSPOLL_DATA |
2346 SC_OP_WAIT_FOR_TX_ACK);
Vivek Natarajan8782b412009-03-30 14:17:00 +05302347 if (sc->imask & ATH9K_INT_TIM_TIMER) {
2348 sc->imask &= ~ATH9K_INT_TIM_TIMER;
2349 ath9k_hw_set_interrupts(sc->sc_ah,
2350 sc->imask);
2351 }
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302352 }
2353 }
2354 }
2355
Johannes Berg47979382009-01-07 10:13:27 +01002356 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
Sujith99405f92008-11-24 12:08:35 +05302357 struct ieee80211_channel *curchan = hw->conf.channel;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002358 int pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002359
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002360 aphy->chan_idx = pos;
2361 aphy->chan_is_ht = conf_is_ht(conf);
2362
Jouni Malinen8089cc42009-03-03 19:23:38 +02002363 if (aphy->state == ATH_WIPHY_SCAN ||
2364 aphy->state == ATH_WIPHY_ACTIVE)
2365 ath9k_wiphy_pause_all_forced(sc, aphy);
2366 else {
2367 /*
2368 * Do not change operational channel based on a paused
2369 * wiphy changes.
2370 */
2371 goto skip_chan_change;
2372 }
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002373
Sujith04bd4632008-11-28 22:18:05 +05302374 DPRINTF(sc, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
2375 curchan->center_freq);
Johannes Bergae5eb022008-10-14 16:58:37 +02002376
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002377 /* XXX: remove me eventualy */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002378 ath9k_update_ichannel(sc, hw, &sc->sc_ah->channels[pos]);
Sujithe11602b2008-11-27 09:46:27 +05302379
Luis R. Rodriguezecf70442008-12-23 15:58:43 -08002380 ath_update_chainmask(sc, conf_is_ht(conf));
Sujith86060f02009-01-07 14:25:29 +05302381
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002382 if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
Sujith04bd4632008-11-28 22:18:05 +05302383 DPRINTF(sc, ATH_DBG_FATAL, "Unable to set channel\n");
Sujithaa33de02008-12-18 11:40:16 +05302384 mutex_unlock(&sc->mutex);
Sujithe11602b2008-11-27 09:46:27 +05302385 return -EINVAL;
2386 }
Sujith094d05d2008-12-12 11:57:43 +05302387 }
Sujith86b89ee2008-08-07 10:54:57 +05302388
Jouni Malinen8089cc42009-03-03 19:23:38 +02002389skip_chan_change:
Luis R. Rodriguez5c020dc2008-10-22 13:28:45 -07002390 if (changed & IEEE80211_CONF_CHANGE_POWER)
Sujith17d79042009-02-09 13:27:03 +05302391 sc->config.txpowlimit = 2 * conf->power_level;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002392
Sujithaa33de02008-12-18 11:40:16 +05302393 mutex_unlock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302394
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002395 return 0;
2396}
2397
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002398#define SUPPORTED_FILTERS \
2399 (FIF_PROMISC_IN_BSS | \
2400 FIF_ALLMULTI | \
2401 FIF_CONTROL | \
2402 FIF_OTHER_BSS | \
2403 FIF_BCN_PRBRESP_PROMISC | \
2404 FIF_FCSFAIL)
2405
Sujith7dcfdcd2008-08-11 14:03:13 +05302406/* FIXME: sc->sc_full_reset ? */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002407static void ath9k_configure_filter(struct ieee80211_hw *hw,
2408 unsigned int changed_flags,
2409 unsigned int *total_flags,
2410 int mc_count,
2411 struct dev_mc_list *mclist)
2412{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002413 struct ath_wiphy *aphy = hw->priv;
2414 struct ath_softc *sc = aphy->sc;
Sujith7dcfdcd2008-08-11 14:03:13 +05302415 u32 rfilt;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002416
2417 changed_flags &= SUPPORTED_FILTERS;
2418 *total_flags &= SUPPORTED_FILTERS;
2419
Sujithb77f4832008-12-07 21:44:03 +05302420 sc->rx.rxfilter = *total_flags;
Sujith7dcfdcd2008-08-11 14:03:13 +05302421 rfilt = ath_calcrxfilter(sc);
2422 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
2423
Sujithb77f4832008-12-07 21:44:03 +05302424 DPRINTF(sc, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", sc->rx.rxfilter);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002425}
2426
2427static void ath9k_sta_notify(struct ieee80211_hw *hw,
2428 struct ieee80211_vif *vif,
2429 enum sta_notify_cmd cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02002430 struct ieee80211_sta *sta)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002431{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002432 struct ath_wiphy *aphy = hw->priv;
2433 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002434
2435 switch (cmd) {
2436 case STA_NOTIFY_ADD:
Sujith5640b082008-10-29 10:16:06 +05302437 ath_node_attach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002438 break;
2439 case STA_NOTIFY_REMOVE:
Sujithb5aa9bf2008-10-29 10:13:31 +05302440 ath_node_detach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002441 break;
2442 default:
2443 break;
2444 }
2445}
2446
Sujith141b38b2009-02-04 08:10:07 +05302447static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002448 const struct ieee80211_tx_queue_params *params)
2449{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002450 struct ath_wiphy *aphy = hw->priv;
2451 struct ath_softc *sc = aphy->sc;
Sujithea9880f2008-08-07 10:53:10 +05302452 struct ath9k_tx_queue_info qi;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002453 int ret = 0, qnum;
2454
2455 if (queue >= WME_NUM_AC)
2456 return 0;
2457
Sujith141b38b2009-02-04 08:10:07 +05302458 mutex_lock(&sc->mutex);
2459
Sujith1ffb0612009-03-30 15:28:46 +05302460 memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
2461
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002462 qi.tqi_aifs = params->aifs;
2463 qi.tqi_cwmin = params->cw_min;
2464 qi.tqi_cwmax = params->cw_max;
2465 qi.tqi_burstTime = params->txop;
2466 qnum = ath_get_hal_qnum(queue, sc);
2467
2468 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd4632008-11-28 22:18:05 +05302469 "Configure tx [queue/halq] [%d/%d], "
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002470 "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
Sujith04bd4632008-11-28 22:18:05 +05302471 queue, qnum, params->aifs, params->cw_min,
2472 params->cw_max, params->txop);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002473
2474 ret = ath_txq_update(sc, qnum, &qi);
2475 if (ret)
Sujith04bd4632008-11-28 22:18:05 +05302476 DPRINTF(sc, ATH_DBG_FATAL, "TXQ Update failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002477
Sujith141b38b2009-02-04 08:10:07 +05302478 mutex_unlock(&sc->mutex);
2479
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002480 return ret;
2481}
2482
2483static int ath9k_set_key(struct ieee80211_hw *hw,
2484 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002485 struct ieee80211_vif *vif,
2486 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002487 struct ieee80211_key_conf *key)
2488{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002489 struct ath_wiphy *aphy = hw->priv;
2490 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002491 int ret = 0;
2492
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02002493 if (modparam_nohwcrypt)
2494 return -ENOSPC;
2495
Sujith141b38b2009-02-04 08:10:07 +05302496 mutex_lock(&sc->mutex);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302497 ath9k_ps_wakeup(sc);
Sujithd8baa932009-03-30 15:28:25 +05302498 DPRINTF(sc, ATH_DBG_CONFIG, "Set HW Key\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002499
2500 switch (cmd) {
2501 case SET_KEY:
Jouni Malinen3f53dd62009-02-26 11:18:46 +02002502 ret = ath_key_config(sc, vif, sta, key);
Jouni Malinen6ace2892008-12-17 13:32:17 +02002503 if (ret >= 0) {
2504 key->hw_key_idx = ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002505 /* push IV and Michael MIC generation to stack */
2506 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
Senthil Balasubramanian1b961752008-09-01 19:45:21 +05302507 if (key->alg == ALG_TKIP)
2508 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002509 if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
2510 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
Jouni Malinen6ace2892008-12-17 13:32:17 +02002511 ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002512 }
2513 break;
2514 case DISABLE_KEY:
2515 ath_key_delete(sc, key);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002516 break;
2517 default:
2518 ret = -EINVAL;
2519 }
2520
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302521 ath9k_ps_restore(sc);
Sujith141b38b2009-02-04 08:10:07 +05302522 mutex_unlock(&sc->mutex);
2523
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002524 return ret;
2525}
2526
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002527static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
2528 struct ieee80211_vif *vif,
2529 struct ieee80211_bss_conf *bss_conf,
2530 u32 changed)
2531{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002532 struct ath_wiphy *aphy = hw->priv;
2533 struct ath_softc *sc = aphy->sc;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02002534 struct ath_hw *ah = sc->sc_ah;
2535 struct ath_vif *avp = (void *)vif->drv_priv;
2536 u32 rfilt = 0;
2537 int error, i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002538
Sujith141b38b2009-02-04 08:10:07 +05302539 mutex_lock(&sc->mutex);
2540
Johannes Berg2d0ddec2009-04-23 16:13:26 +02002541 /*
2542 * TODO: Need to decide which hw opmode to use for
2543 * multi-interface cases
2544 * XXX: This belongs into add_interface!
2545 */
2546 if (vif->type == NL80211_IFTYPE_AP &&
2547 ah->opmode != NL80211_IFTYPE_AP) {
2548 ah->opmode = NL80211_IFTYPE_STATION;
2549 ath9k_hw_setopmode(ah);
2550 memcpy(sc->curbssid, sc->sc_ah->macaddr, ETH_ALEN);
2551 sc->curaid = 0;
2552 ath9k_hw_write_associd(sc);
2553 /* Request full reset to get hw opmode changed properly */
2554 sc->sc_flags |= SC_OP_FULL_RESET;
2555 }
2556
2557 if ((changed & BSS_CHANGED_BSSID) &&
2558 !is_zero_ether_addr(bss_conf->bssid)) {
2559 switch (vif->type) {
2560 case NL80211_IFTYPE_STATION:
2561 case NL80211_IFTYPE_ADHOC:
2562 case NL80211_IFTYPE_MESH_POINT:
2563 /* Set BSSID */
2564 memcpy(sc->curbssid, bss_conf->bssid, ETH_ALEN);
2565 memcpy(avp->bssid, bss_conf->bssid, ETH_ALEN);
2566 sc->curaid = 0;
2567 ath9k_hw_write_associd(sc);
2568
2569 /* Set aggregation protection mode parameters */
2570 sc->config.ath_aggr_prot = 0;
2571
2572 DPRINTF(sc, ATH_DBG_CONFIG,
2573 "RX filter 0x%x bssid %pM aid 0x%x\n",
2574 rfilt, sc->curbssid, sc->curaid);
2575
2576 /* need to reconfigure the beacon */
2577 sc->sc_flags &= ~SC_OP_BEACONS ;
2578
2579 break;
2580 default:
2581 break;
2582 }
2583 }
2584
2585 if ((vif->type == NL80211_IFTYPE_ADHOC) ||
2586 (vif->type == NL80211_IFTYPE_AP) ||
2587 (vif->type == NL80211_IFTYPE_MESH_POINT)) {
2588 if ((changed & BSS_CHANGED_BEACON) ||
2589 (changed & BSS_CHANGED_BEACON_ENABLED &&
2590 bss_conf->enable_beacon)) {
2591 /*
2592 * Allocate and setup the beacon frame.
2593 *
2594 * Stop any previous beacon DMA. This may be
2595 * necessary, for example, when an ibss merge
2596 * causes reconfiguration; we may be called
2597 * with beacon transmission active.
2598 */
2599 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2600
2601 error = ath_beacon_alloc(aphy, vif);
2602 if (!error)
2603 ath_beacon_config(sc, vif);
2604 }
2605 }
2606
2607 /* Check for WLAN_CAPABILITY_PRIVACY ? */
2608 if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
2609 for (i = 0; i < IEEE80211_WEP_NKID; i++)
2610 if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
2611 ath9k_hw_keysetmac(sc->sc_ah,
2612 (u16)i,
2613 sc->curbssid);
2614 }
2615
2616 /* Only legacy IBSS for now */
2617 if (vif->type == NL80211_IFTYPE_ADHOC)
2618 ath_update_chainmask(sc, 0);
2619
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002620 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
Sujith04bd4632008-11-28 22:18:05 +05302621 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002622 bss_conf->use_short_preamble);
2623 if (bss_conf->use_short_preamble)
Sujith672840a2008-08-11 14:05:08 +05302624 sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002625 else
Sujith672840a2008-08-11 14:05:08 +05302626 sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002627 }
2628
2629 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
Sujith04bd4632008-11-28 22:18:05 +05302630 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002631 bss_conf->use_cts_prot);
2632 if (bss_conf->use_cts_prot &&
2633 hw->conf.channel->band != IEEE80211_BAND_5GHZ)
Sujith672840a2008-08-11 14:05:08 +05302634 sc->sc_flags |= SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002635 else
Sujith672840a2008-08-11 14:05:08 +05302636 sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002637 }
2638
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002639 if (changed & BSS_CHANGED_ASSOC) {
Sujith04bd4632008-11-28 22:18:05 +05302640 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002641 bss_conf->assoc);
Sujith5640b082008-10-29 10:16:06 +05302642 ath9k_bss_assoc_info(sc, vif, bss_conf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002643 }
Sujith141b38b2009-02-04 08:10:07 +05302644
Johannes Berg57c4d7b2009-04-23 16:10:04 +02002645 /*
2646 * The HW TSF has to be reset when the beacon interval changes.
2647 * We set the flag here, and ath_beacon_config_ap() would take this
2648 * into account when it gets called through the subsequent
2649 * config_interface() call - with IFCC_BEACON in the changed field.
2650 */
2651
2652 if (changed & BSS_CHANGED_BEACON_INT) {
2653 sc->sc_flags |= SC_OP_TSF_RESET;
2654 sc->beacon_interval = bss_conf->beacon_int;
2655 }
2656
Sujith141b38b2009-02-04 08:10:07 +05302657 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002658}
2659
2660static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
2661{
2662 u64 tsf;
Jouni Malinenbce048d2009-03-03 19:23:28 +02002663 struct ath_wiphy *aphy = hw->priv;
2664 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002665
Sujith141b38b2009-02-04 08:10:07 +05302666 mutex_lock(&sc->mutex);
2667 tsf = ath9k_hw_gettsf64(sc->sc_ah);
2668 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002669
2670 return tsf;
2671}
2672
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002673static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2674{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002675 struct ath_wiphy *aphy = hw->priv;
2676 struct ath_softc *sc = aphy->sc;
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002677
Sujith141b38b2009-02-04 08:10:07 +05302678 mutex_lock(&sc->mutex);
2679 ath9k_hw_settsf64(sc->sc_ah, tsf);
2680 mutex_unlock(&sc->mutex);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002681}
2682
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002683static void ath9k_reset_tsf(struct ieee80211_hw *hw)
2684{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002685 struct ath_wiphy *aphy = hw->priv;
2686 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002687
Sujith141b38b2009-02-04 08:10:07 +05302688 mutex_lock(&sc->mutex);
2689 ath9k_hw_reset_tsf(sc->sc_ah);
2690 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002691}
2692
2693static int ath9k_ampdu_action(struct ieee80211_hw *hw,
Sujith141b38b2009-02-04 08:10:07 +05302694 enum ieee80211_ampdu_mlme_action action,
2695 struct ieee80211_sta *sta,
2696 u16 tid, u16 *ssn)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002697{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002698 struct ath_wiphy *aphy = hw->priv;
2699 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002700 int ret = 0;
2701
2702 switch (action) {
2703 case IEEE80211_AMPDU_RX_START:
Sujithdca3edb2008-10-29 10:19:01 +05302704 if (!(sc->sc_flags & SC_OP_RXAGGR))
2705 ret = -ENOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002706 break;
2707 case IEEE80211_AMPDU_RX_STOP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002708 break;
2709 case IEEE80211_AMPDU_TX_START:
Sujithb5aa9bf2008-10-29 10:13:31 +05302710 ret = ath_tx_aggr_start(sc, sta, tid, ssn);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002711 if (ret < 0)
2712 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302713 "Unable to start TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002714 else
Johannes Berg17741cd2008-09-11 00:02:02 +02002715 ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002716 break;
2717 case IEEE80211_AMPDU_TX_STOP:
Sujithb5aa9bf2008-10-29 10:13:31 +05302718 ret = ath_tx_aggr_stop(sc, sta, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002719 if (ret < 0)
2720 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302721 "Unable to stop TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002722
Johannes Berg17741cd2008-09-11 00:02:02 +02002723 ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002724 break;
Johannes Bergb1720232009-03-23 17:28:39 +01002725 case IEEE80211_AMPDU_TX_OPERATIONAL:
Sujith8469cde2008-10-29 10:19:28 +05302726 ath_tx_aggr_resume(sc, sta, tid);
2727 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002728 default:
Sujith04bd4632008-11-28 22:18:05 +05302729 DPRINTF(sc, ATH_DBG_FATAL, "Unknown AMPDU action\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002730 }
2731
2732 return ret;
2733}
2734
Sujith0c98de62009-03-03 10:16:45 +05302735static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
2736{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002737 struct ath_wiphy *aphy = hw->priv;
2738 struct ath_softc *sc = aphy->sc;
Sujith0c98de62009-03-03 10:16:45 +05302739
Jouni Malinen8089cc42009-03-03 19:23:38 +02002740 if (ath9k_wiphy_scanning(sc)) {
2741 printk(KERN_DEBUG "ath9k: Two wiphys trying to scan at the "
2742 "same time\n");
2743 /*
2744 * Do not allow the concurrent scanning state for now. This
2745 * could be improved with scanning control moved into ath9k.
2746 */
2747 return;
2748 }
2749
2750 aphy->state = ATH_WIPHY_SCAN;
2751 ath9k_wiphy_pause_all_forced(sc, aphy);
2752
Sujith0c98de62009-03-03 10:16:45 +05302753 mutex_lock(&sc->mutex);
2754 sc->sc_flags |= SC_OP_SCANNING;
2755 mutex_unlock(&sc->mutex);
2756}
2757
2758static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
2759{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002760 struct ath_wiphy *aphy = hw->priv;
2761 struct ath_softc *sc = aphy->sc;
Sujith0c98de62009-03-03 10:16:45 +05302762
2763 mutex_lock(&sc->mutex);
Jouni Malinen8089cc42009-03-03 19:23:38 +02002764 aphy->state = ATH_WIPHY_ACTIVE;
Sujith0c98de62009-03-03 10:16:45 +05302765 sc->sc_flags &= ~SC_OP_SCANNING;
Sujith9c07a772009-04-13 21:56:36 +05302766 sc->sc_flags |= SC_OP_FULL_RESET;
Sujith0c98de62009-03-03 10:16:45 +05302767 mutex_unlock(&sc->mutex);
2768}
2769
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002770struct ieee80211_ops ath9k_ops = {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002771 .tx = ath9k_tx,
2772 .start = ath9k_start,
2773 .stop = ath9k_stop,
2774 .add_interface = ath9k_add_interface,
2775 .remove_interface = ath9k_remove_interface,
2776 .config = ath9k_config,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002777 .configure_filter = ath9k_configure_filter,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002778 .sta_notify = ath9k_sta_notify,
2779 .conf_tx = ath9k_conf_tx,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002780 .bss_info_changed = ath9k_bss_info_changed,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002781 .set_key = ath9k_set_key,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002782 .get_tsf = ath9k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002783 .set_tsf = ath9k_set_tsf,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002784 .reset_tsf = ath9k_reset_tsf,
Johannes Berg4233df62008-10-13 13:35:05 +02002785 .ampdu_action = ath9k_ampdu_action,
Sujith0c98de62009-03-03 10:16:45 +05302786 .sw_scan_start = ath9k_sw_scan_start,
2787 .sw_scan_complete = ath9k_sw_scan_complete,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002788};
2789
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002790static struct {
2791 u32 version;
2792 const char * name;
2793} ath_mac_bb_names[] = {
2794 { AR_SREV_VERSION_5416_PCI, "5416" },
2795 { AR_SREV_VERSION_5416_PCIE, "5418" },
2796 { AR_SREV_VERSION_9100, "9100" },
2797 { AR_SREV_VERSION_9160, "9160" },
2798 { AR_SREV_VERSION_9280, "9280" },
2799 { AR_SREV_VERSION_9285, "9285" }
2800};
2801
2802static struct {
2803 u16 version;
2804 const char * name;
2805} ath_rf_names[] = {
2806 { 0, "5133" },
2807 { AR_RAD5133_SREV_MAJOR, "5133" },
2808 { AR_RAD5122_SREV_MAJOR, "5122" },
2809 { AR_RAD2133_SREV_MAJOR, "2133" },
2810 { AR_RAD2122_SREV_MAJOR, "2122" }
2811};
2812
2813/*
2814 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2815 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002816const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002817ath_mac_bb_name(u32 mac_bb_version)
2818{
2819 int i;
2820
2821 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2822 if (ath_mac_bb_names[i].version == mac_bb_version) {
2823 return ath_mac_bb_names[i].name;
2824 }
2825 }
2826
2827 return "????";
2828}
2829
2830/*
2831 * Return the RF name. "????" is returned if the RF is unknown.
2832 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002833const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002834ath_rf_name(u16 rf_version)
2835{
2836 int i;
2837
2838 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2839 if (ath_rf_names[i].version == rf_version) {
2840 return ath_rf_names[i].name;
2841 }
2842 }
2843
2844 return "????";
2845}
2846
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002847static int __init ath9k_init(void)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002848{
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302849 int error;
2850
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302851 /* Register rate control algorithm */
2852 error = ath_rate_control_register();
2853 if (error != 0) {
2854 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002855 "ath9k: Unable to register rate control "
2856 "algorithm: %d\n",
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302857 error);
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002858 goto err_out;
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302859 }
2860
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002861 error = ath9k_debug_create_root();
2862 if (error) {
2863 printk(KERN_ERR
2864 "ath9k: Unable to create debugfs root: %d\n",
2865 error);
2866 goto err_rate_unregister;
2867 }
2868
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002869 error = ath_pci_init();
2870 if (error < 0) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002871 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002872 "ath9k: No PCI devices found, driver not installed.\n");
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002873 error = -ENODEV;
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002874 goto err_remove_root;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002875 }
2876
Gabor Juhos09329d32009-01-14 20:17:07 +01002877 error = ath_ahb_init();
2878 if (error < 0) {
2879 error = -ENODEV;
2880 goto err_pci_exit;
2881 }
2882
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002883 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002884
Gabor Juhos09329d32009-01-14 20:17:07 +01002885 err_pci_exit:
2886 ath_pci_exit();
2887
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002888 err_remove_root:
2889 ath9k_debug_remove_root();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002890 err_rate_unregister:
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302891 ath_rate_control_unregister();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002892 err_out:
2893 return error;
2894}
2895module_init(ath9k_init);
2896
2897static void __exit ath9k_exit(void)
2898{
Gabor Juhos09329d32009-01-14 20:17:07 +01002899 ath_ahb_exit();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002900 ath_pci_exit();
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002901 ath9k_debug_remove_root();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002902 ath_rate_control_unregister();
Sujith04bd4632008-11-28 22:18:05 +05302903 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002904}
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002905module_exit(ath9k_exit);