blob: 97cf83fa8555cc20528bf67bf6540872186e280b [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070017#include <linux/nl80211.h>
Sujith394cf0a2009-02-09 13:26:54 +053018#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019
20#define ATH_PCI_VERSION "0.1"
21
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022static char *dev_info = "ath9k";
23
24MODULE_AUTHOR("Atheros Communications");
25MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
26MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
27MODULE_LICENSE("Dual BSD/GPL");
28
Jouni Malinenb3bd89c2009-02-24 13:42:01 +020029static int modparam_nohwcrypt;
30module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
31MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
32
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080033/* We use the hw_value as an index into our private channel structure */
34
35#define CHAN2G(_freq, _idx) { \
36 .center_freq = (_freq), \
37 .hw_value = (_idx), \
38 .max_power = 30, \
39}
40
41#define CHAN5G(_freq, _idx) { \
42 .band = IEEE80211_BAND_5GHZ, \
43 .center_freq = (_freq), \
44 .hw_value = (_idx), \
45 .max_power = 30, \
46}
47
48/* Some 2 GHz radios are actually tunable on 2312-2732
49 * on 5 MHz steps, we support the channels which we know
50 * we have calibration data for all cards though to make
51 * this static */
52static struct ieee80211_channel ath9k_2ghz_chantable[] = {
53 CHAN2G(2412, 0), /* Channel 1 */
54 CHAN2G(2417, 1), /* Channel 2 */
55 CHAN2G(2422, 2), /* Channel 3 */
56 CHAN2G(2427, 3), /* Channel 4 */
57 CHAN2G(2432, 4), /* Channel 5 */
58 CHAN2G(2437, 5), /* Channel 6 */
59 CHAN2G(2442, 6), /* Channel 7 */
60 CHAN2G(2447, 7), /* Channel 8 */
61 CHAN2G(2452, 8), /* Channel 9 */
62 CHAN2G(2457, 9), /* Channel 10 */
63 CHAN2G(2462, 10), /* Channel 11 */
64 CHAN2G(2467, 11), /* Channel 12 */
65 CHAN2G(2472, 12), /* Channel 13 */
66 CHAN2G(2484, 13), /* Channel 14 */
67};
68
69/* Some 5 GHz radios are actually tunable on XXXX-YYYY
70 * on 5 MHz steps, we support the channels which we know
71 * we have calibration data for all cards though to make
72 * this static */
73static struct ieee80211_channel ath9k_5ghz_chantable[] = {
74 /* _We_ call this UNII 1 */
75 CHAN5G(5180, 14), /* Channel 36 */
76 CHAN5G(5200, 15), /* Channel 40 */
77 CHAN5G(5220, 16), /* Channel 44 */
78 CHAN5G(5240, 17), /* Channel 48 */
79 /* _We_ call this UNII 2 */
80 CHAN5G(5260, 18), /* Channel 52 */
81 CHAN5G(5280, 19), /* Channel 56 */
82 CHAN5G(5300, 20), /* Channel 60 */
83 CHAN5G(5320, 21), /* Channel 64 */
84 /* _We_ call this "Middle band" */
85 CHAN5G(5500, 22), /* Channel 100 */
86 CHAN5G(5520, 23), /* Channel 104 */
87 CHAN5G(5540, 24), /* Channel 108 */
88 CHAN5G(5560, 25), /* Channel 112 */
89 CHAN5G(5580, 26), /* Channel 116 */
90 CHAN5G(5600, 27), /* Channel 120 */
91 CHAN5G(5620, 28), /* Channel 124 */
92 CHAN5G(5640, 29), /* Channel 128 */
93 CHAN5G(5660, 30), /* Channel 132 */
94 CHAN5G(5680, 31), /* Channel 136 */
95 CHAN5G(5700, 32), /* Channel 140 */
96 /* _We_ call this UNII 3 */
97 CHAN5G(5745, 33), /* Channel 149 */
98 CHAN5G(5765, 34), /* Channel 153 */
99 CHAN5G(5785, 35), /* Channel 157 */
100 CHAN5G(5805, 36), /* Channel 161 */
101 CHAN5G(5825, 37), /* Channel 165 */
102};
103
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800104static void ath_cache_conf_rate(struct ath_softc *sc,
105 struct ieee80211_conf *conf)
Sujithff37e332008-11-24 12:07:55 +0530106{
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800107 switch (conf->channel->band) {
108 case IEEE80211_BAND_2GHZ:
109 if (conf_is_ht20(conf))
110 sc->cur_rate_table =
111 sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
112 else if (conf_is_ht40_minus(conf))
113 sc->cur_rate_table =
114 sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
115 else if (conf_is_ht40_plus(conf))
116 sc->cur_rate_table =
117 sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800118 else
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800119 sc->cur_rate_table =
120 sc->hw_rate_table[ATH9K_MODE_11G];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800121 break;
122 case IEEE80211_BAND_5GHZ:
123 if (conf_is_ht20(conf))
124 sc->cur_rate_table =
125 sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
126 else if (conf_is_ht40_minus(conf))
127 sc->cur_rate_table =
128 sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
129 else if (conf_is_ht40_plus(conf))
130 sc->cur_rate_table =
131 sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
132 else
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800133 sc->cur_rate_table =
134 sc->hw_rate_table[ATH9K_MODE_11A];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800135 break;
136 default:
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800137 BUG_ON(1);
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800138 break;
139 }
Sujithff37e332008-11-24 12:07:55 +0530140}
141
142static void ath_update_txpow(struct ath_softc *sc)
143{
Sujithcbe61d82009-02-09 13:27:12 +0530144 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530145 u32 txpow;
146
Sujith17d79042009-02-09 13:27:03 +0530147 if (sc->curtxpow != sc->config.txpowlimit) {
148 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
Sujithff37e332008-11-24 12:07:55 +0530149 /* read back in case value is clamped */
150 ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
Sujith17d79042009-02-09 13:27:03 +0530151 sc->curtxpow = txpow;
Sujithff37e332008-11-24 12:07:55 +0530152 }
153}
154
155static u8 parse_mpdudensity(u8 mpdudensity)
156{
157 /*
158 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
159 * 0 for no restriction
160 * 1 for 1/4 us
161 * 2 for 1/2 us
162 * 3 for 1 us
163 * 4 for 2 us
164 * 5 for 4 us
165 * 6 for 8 us
166 * 7 for 16 us
167 */
168 switch (mpdudensity) {
169 case 0:
170 return 0;
171 case 1:
172 case 2:
173 case 3:
174 /* Our lower layer calculations limit our precision to
175 1 microsecond */
176 return 1;
177 case 4:
178 return 2;
179 case 5:
180 return 4;
181 case 6:
182 return 8;
183 case 7:
184 return 16;
185 default:
186 return 0;
187 }
188}
189
190static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
191{
192 struct ath_rate_table *rate_table = NULL;
193 struct ieee80211_supported_band *sband;
194 struct ieee80211_rate *rate;
195 int i, maxrates;
196
197 switch (band) {
198 case IEEE80211_BAND_2GHZ:
199 rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
200 break;
201 case IEEE80211_BAND_5GHZ:
202 rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
203 break;
204 default:
205 break;
206 }
207
208 if (rate_table == NULL)
209 return;
210
211 sband = &sc->sbands[band];
212 rate = sc->rates[band];
213
214 if (rate_table->rate_cnt > ATH_RATE_MAX)
215 maxrates = ATH_RATE_MAX;
216 else
217 maxrates = rate_table->rate_cnt;
218
219 for (i = 0; i < maxrates; i++) {
220 rate[i].bitrate = rate_table->info[i].ratekbps / 100;
221 rate[i].hw_value = rate_table->info[i].ratecode;
Sujithf46730d2009-01-27 13:51:03 +0530222 if (rate_table->info[i].short_preamble) {
223 rate[i].hw_value_short = rate_table->info[i].ratecode |
224 rate_table->info[i].short_preamble;
225 rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
226 }
Sujithff37e332008-11-24 12:07:55 +0530227 sband->n_bitrates++;
Sujithf46730d2009-01-27 13:51:03 +0530228
Sujith04bd4632008-11-28 22:18:05 +0530229 DPRINTF(sc, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
230 rate[i].bitrate / 10, rate[i].hw_value);
Sujithff37e332008-11-24 12:07:55 +0530231 }
232}
233
Sujithff37e332008-11-24 12:07:55 +0530234/*
235 * Set/change channels. If the channel is really being changed, it's done
236 * by reseting the chip. To accomplish this we must first cleanup any pending
237 * DMA, then restart stuff.
238*/
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200239int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
240 struct ath9k_channel *hchan)
Sujithff37e332008-11-24 12:07:55 +0530241{
Sujithcbe61d82009-02-09 13:27:12 +0530242 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530243 bool fastcc = true, stopped;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800244 struct ieee80211_channel *channel = hw->conf.channel;
245 int r;
Sujithff37e332008-11-24 12:07:55 +0530246
247 if (sc->sc_flags & SC_OP_INVALID)
248 return -EIO;
249
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530250 ath9k_ps_wakeup(sc);
251
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800252 /*
253 * This is only performed if the channel settings have
254 * actually changed.
255 *
256 * To switch channels clear any pending DMA operations;
257 * wait long enough for the RX fifo to drain, reset the
258 * hardware at the new frequency, and then re-enable
259 * the relevant bits of the h/w.
260 */
261 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +0530262 ath_drain_all_txq(sc, false);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800263 stopped = ath_stoprecv(sc);
Sujithff37e332008-11-24 12:07:55 +0530264
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800265 /* XXX: do not flush receive queue here. We don't want
266 * to flush data frames already in queue because of
267 * changing channel. */
Sujithff37e332008-11-24 12:07:55 +0530268
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800269 if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
270 fastcc = false;
Sujithff37e332008-11-24 12:07:55 +0530271
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800272 DPRINTF(sc, ATH_DBG_CONFIG,
273 "(%u MHz) -> (%u MHz), chanwidth: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530274 sc->sc_ah->curchan->channel,
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800275 channel->center_freq, sc->tx_chan_width);
Sujith99405f92008-11-24 12:08:35 +0530276
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800277 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800278
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800279 r = ath9k_hw_reset(ah, hchan, fastcc);
280 if (r) {
281 DPRINTF(sc, ATH_DBG_FATAL,
282 "Unable to reset channel (%u Mhz) "
283 "reset status %u\n",
284 channel->center_freq, r);
Sujithff37e332008-11-24 12:07:55 +0530285 spin_unlock_bh(&sc->sc_resetlock);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800286 return r;
Sujithff37e332008-11-24 12:07:55 +0530287 }
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800288 spin_unlock_bh(&sc->sc_resetlock);
289
290 sc->sc_flags &= ~SC_OP_CHAINMASK_UPDATE;
291 sc->sc_flags &= ~SC_OP_FULL_RESET;
292
293 if (ath_startrecv(sc) != 0) {
294 DPRINTF(sc, ATH_DBG_FATAL,
295 "Unable to restart recv logic\n");
296 return -EIO;
297 }
298
299 ath_cache_conf_rate(sc, &hw->conf);
300 ath_update_txpow(sc);
Sujith17d79042009-02-09 13:27:03 +0530301 ath9k_hw_set_interrupts(ah, sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530302 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530303 return 0;
304}
305
306/*
307 * This routine performs the periodic noise floor calibration function
308 * that is used to adjust and optimize the chip performance. This
309 * takes environmental changes (location, temperature) into account.
310 * When the task is complete, it reschedules itself depending on the
311 * appropriate interval that was calculated.
312 */
313static void ath_ani_calibrate(unsigned long data)
314{
Sujith20977d32009-02-20 15:13:28 +0530315 struct ath_softc *sc = (struct ath_softc *)data;
316 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530317 bool longcal = false;
318 bool shortcal = false;
319 bool aniflag = false;
320 unsigned int timestamp = jiffies_to_msecs(jiffies);
Sujith20977d32009-02-20 15:13:28 +0530321 u32 cal_interval, short_cal_interval;
Sujithff37e332008-11-24 12:07:55 +0530322
Sujith20977d32009-02-20 15:13:28 +0530323 short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
324 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
Sujithff37e332008-11-24 12:07:55 +0530325
326 /*
327 * don't calibrate when we're scanning.
328 * we are most likely not on our home channel.
329 */
Sujith0c98de62009-03-03 10:16:45 +0530330 if (sc->sc_flags & SC_OP_SCANNING)
Sujith20977d32009-02-20 15:13:28 +0530331 goto set_timer;
Sujithff37e332008-11-24 12:07:55 +0530332
333 /* Long calibration runs independently of short calibration. */
Sujith17d79042009-02-09 13:27:03 +0530334 if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530335 longcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530336 DPRINTF(sc, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530337 sc->ani.longcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530338 }
339
Sujith17d79042009-02-09 13:27:03 +0530340 /* Short calibration applies only while caldone is false */
341 if (!sc->ani.caldone) {
Sujith20977d32009-02-20 15:13:28 +0530342 if ((timestamp - sc->ani.shortcal_timer) >= short_cal_interval) {
Sujithff37e332008-11-24 12:07:55 +0530343 shortcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530344 DPRINTF(sc, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530345 sc->ani.shortcal_timer = timestamp;
346 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530347 }
348 } else {
Sujith17d79042009-02-09 13:27:03 +0530349 if ((timestamp - sc->ani.resetcal_timer) >=
Sujithff37e332008-11-24 12:07:55 +0530350 ATH_RESTART_CALINTERVAL) {
Sujith17d79042009-02-09 13:27:03 +0530351 sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
352 if (sc->ani.caldone)
353 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530354 }
355 }
356
357 /* Verify whether we must check ANI */
Sujith20977d32009-02-20 15:13:28 +0530358 if ((timestamp - sc->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530359 aniflag = true;
Sujith17d79042009-02-09 13:27:03 +0530360 sc->ani.checkani_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530361 }
362
363 /* Skip all processing if there's nothing to do. */
364 if (longcal || shortcal || aniflag) {
365 /* Call ANI routine if necessary */
366 if (aniflag)
Sujith20977d32009-02-20 15:13:28 +0530367 ath9k_hw_ani_monitor(ah, &sc->nodestats, ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530368
369 /* Perform calibration if necessary */
370 if (longcal || shortcal) {
371 bool iscaldone = false;
372
Sujith2660b812009-02-09 13:27:26 +0530373 if (ath9k_hw_calibrate(ah, ah->curchan,
Sujith17d79042009-02-09 13:27:03 +0530374 sc->rx_chainmask, longcal,
Sujithff37e332008-11-24 12:07:55 +0530375 &iscaldone)) {
376 if (longcal)
Sujith17d79042009-02-09 13:27:03 +0530377 sc->ani.noise_floor =
Sujithff37e332008-11-24 12:07:55 +0530378 ath9k_hw_getchan_noise(ah,
Sujith2660b812009-02-09 13:27:26 +0530379 ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530380
381 DPRINTF(sc, ATH_DBG_ANI,
Sujith04bd4632008-11-28 22:18:05 +0530382 "calibrate chan %u/%x nf: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530383 ah->curchan->channel,
384 ah->curchan->channelFlags,
Sujith17d79042009-02-09 13:27:03 +0530385 sc->ani.noise_floor);
Sujithff37e332008-11-24 12:07:55 +0530386 } else {
387 DPRINTF(sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +0530388 "calibrate chan %u/%x failed\n",
Sujith2660b812009-02-09 13:27:26 +0530389 ah->curchan->channel,
390 ah->curchan->channelFlags);
Sujithff37e332008-11-24 12:07:55 +0530391 }
Sujith17d79042009-02-09 13:27:03 +0530392 sc->ani.caldone = iscaldone;
Sujithff37e332008-11-24 12:07:55 +0530393 }
394 }
395
Sujith20977d32009-02-20 15:13:28 +0530396set_timer:
Sujithff37e332008-11-24 12:07:55 +0530397 /*
398 * Set timer interval based on previous results.
399 * The interval must be the shortest necessary to satisfy ANI,
400 * short calibration and long calibration.
401 */
Sujithaac92072008-12-02 18:37:54 +0530402 cal_interval = ATH_LONG_CALINTERVAL;
Sujith2660b812009-02-09 13:27:26 +0530403 if (sc->sc_ah->config.enable_ani)
Sujithaac92072008-12-02 18:37:54 +0530404 cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
Sujith17d79042009-02-09 13:27:03 +0530405 if (!sc->ani.caldone)
Sujith20977d32009-02-20 15:13:28 +0530406 cal_interval = min(cal_interval, (u32)short_cal_interval);
Sujithff37e332008-11-24 12:07:55 +0530407
Sujith17d79042009-02-09 13:27:03 +0530408 mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
Sujithff37e332008-11-24 12:07:55 +0530409}
410
411/*
412 * Update tx/rx chainmask. For legacy association,
413 * hard code chainmask to 1x1, for 11n association, use
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530414 * the chainmask configuration, for bt coexistence, use
415 * the chainmask configuration even in legacy mode.
Sujithff37e332008-11-24 12:07:55 +0530416 */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200417void ath_update_chainmask(struct ath_softc *sc, int is_ht)
Sujithff37e332008-11-24 12:07:55 +0530418{
419 sc->sc_flags |= SC_OP_CHAINMASK_UPDATE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530420 if (is_ht ||
Sujith2660b812009-02-09 13:27:26 +0530421 (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)) {
422 sc->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
423 sc->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +0530424 } else {
Sujith17d79042009-02-09 13:27:03 +0530425 sc->tx_chainmask = 1;
426 sc->rx_chainmask = 1;
Sujithff37e332008-11-24 12:07:55 +0530427 }
428
Sujith04bd4632008-11-28 22:18:05 +0530429 DPRINTF(sc, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
Sujith17d79042009-02-09 13:27:03 +0530430 sc->tx_chainmask, sc->rx_chainmask);
Sujithff37e332008-11-24 12:07:55 +0530431}
432
433static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
434{
435 struct ath_node *an;
436
437 an = (struct ath_node *)sta->drv_priv;
438
439 if (sc->sc_flags & SC_OP_TXAGGR)
440 ath_tx_node_init(sc, an);
441
442 an->maxampdu = 1 << (IEEE80211_HTCAP_MAXRXAMPDU_FACTOR +
443 sta->ht_cap.ampdu_factor);
444 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
445}
446
447static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
448{
449 struct ath_node *an = (struct ath_node *)sta->drv_priv;
450
451 if (sc->sc_flags & SC_OP_TXAGGR)
452 ath_tx_node_cleanup(sc, an);
453}
454
455static void ath9k_tasklet(unsigned long data)
456{
457 struct ath_softc *sc = (struct ath_softc *)data;
Sujith17d79042009-02-09 13:27:03 +0530458 u32 status = sc->intrstatus;
Sujithff37e332008-11-24 12:07:55 +0530459
460 if (status & ATH9K_INT_FATAL) {
461 /* need a chip reset */
462 ath_reset(sc, false);
463 return;
464 } else {
465
466 if (status &
467 (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
Sujithb77f4832008-12-07 21:44:03 +0530468 spin_lock_bh(&sc->rx.rxflushlock);
Sujithff37e332008-11-24 12:07:55 +0530469 ath_rx_tasklet(sc, 0);
Sujithb77f4832008-12-07 21:44:03 +0530470 spin_unlock_bh(&sc->rx.rxflushlock);
Sujithff37e332008-11-24 12:07:55 +0530471 }
472 /* XXX: optimize this */
473 if (status & ATH9K_INT_TX)
474 ath_tx_tasklet(sc);
475 }
476
477 /* re-enable hardware interrupt */
Sujith17d79042009-02-09 13:27:03 +0530478 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +0530479}
480
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100481irqreturn_t ath_isr(int irq, void *dev)
Sujithff37e332008-11-24 12:07:55 +0530482{
483 struct ath_softc *sc = dev;
Sujithcbe61d82009-02-09 13:27:12 +0530484 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530485 enum ath9k_int status;
486 bool sched = false;
487
488 do {
489 if (sc->sc_flags & SC_OP_INVALID) {
490 /*
491 * The hardware is not ready/present, don't
492 * touch anything. Note this can happen early
493 * on if the IRQ is shared.
494 */
495 return IRQ_NONE;
496 }
497 if (!ath9k_hw_intrpend(ah)) { /* shared irq, not for us */
498 return IRQ_NONE;
499 }
500
501 /*
502 * Figure out the reason(s) for the interrupt. Note
503 * that the hal returns a pseudo-ISR that may include
504 * bits we haven't explicitly enabled so we mask the
505 * value to insure we only process bits we requested.
506 */
507 ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
508
Sujith17d79042009-02-09 13:27:03 +0530509 status &= sc->imask; /* discard unasked-for bits */
Sujithff37e332008-11-24 12:07:55 +0530510
511 /*
512 * If there are no status bits set, then this interrupt was not
513 * for me (should have been caught above).
514 */
515 if (!status)
516 return IRQ_NONE;
517
Sujith17d79042009-02-09 13:27:03 +0530518 sc->intrstatus = status;
Vivek Natarajan541d8dd2009-03-02 20:25:14 +0530519 ath9k_ps_wakeup(sc);
Sujithff37e332008-11-24 12:07:55 +0530520
521 if (status & ATH9K_INT_FATAL) {
522 /* need a chip reset */
523 sched = true;
524 } else if (status & ATH9K_INT_RXORN) {
525 /* need a chip reset */
526 sched = true;
527 } else {
528 if (status & ATH9K_INT_SWBA) {
529 /* schedule a tasklet for beacon handling */
530 tasklet_schedule(&sc->bcon_tasklet);
531 }
532 if (status & ATH9K_INT_RXEOL) {
533 /*
534 * NB: the hardware should re-read the link when
535 * RXE bit is written, but it doesn't work
536 * at least on older hardware revs.
537 */
538 sched = true;
539 }
540
541 if (status & ATH9K_INT_TXURN)
542 /* bump tx trigger level */
543 ath9k_hw_updatetxtriglevel(ah, true);
544 /* XXX: optimize this */
545 if (status & ATH9K_INT_RX)
546 sched = true;
547 if (status & ATH9K_INT_TX)
548 sched = true;
549 if (status & ATH9K_INT_BMISS)
550 sched = true;
551 /* carrier sense timeout */
552 if (status & ATH9K_INT_CST)
553 sched = true;
554 if (status & ATH9K_INT_MIB) {
555 /*
556 * Disable interrupts until we service the MIB
557 * interrupt; otherwise it will continue to
558 * fire.
559 */
560 ath9k_hw_set_interrupts(ah, 0);
561 /*
562 * Let the hal handle the event. We assume
563 * it will clear whatever condition caused
564 * the interrupt.
565 */
Sujith17d79042009-02-09 13:27:03 +0530566 ath9k_hw_procmibevent(ah, &sc->nodestats);
567 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +0530568 }
569 if (status & ATH9K_INT_TIM_TIMER) {
Sujith2660b812009-02-09 13:27:26 +0530570 if (!(ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +0530571 ATH9K_HW_CAP_AUTOSLEEP)) {
572 /* Clear RxAbort bit so that we can
573 * receive frames */
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530574 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
Sujithff37e332008-11-24 12:07:55 +0530575 ath9k_hw_setrxabort(ah, 0);
576 sched = true;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530577 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
Sujithff37e332008-11-24 12:07:55 +0530578 }
579 }
Sujith4af9cf42009-02-12 10:06:47 +0530580 if (status & ATH9K_INT_TSFOOR) {
581 /* FIXME: Handle this interrupt for power save */
582 sched = true;
583 }
Sujithff37e332008-11-24 12:07:55 +0530584 }
Vivek Natarajan541d8dd2009-03-02 20:25:14 +0530585 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530586 } while (0);
587
Sujith817e11d2008-12-07 21:42:44 +0530588 ath_debug_stat_interrupt(sc, status);
589
Sujithff37e332008-11-24 12:07:55 +0530590 if (sched) {
591 /* turn off every interrupt except SWBA */
Sujith17d79042009-02-09 13:27:03 +0530592 ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
Sujithff37e332008-11-24 12:07:55 +0530593 tasklet_schedule(&sc->intr_tq);
594 }
595
596 return IRQ_HANDLED;
597}
598
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700599static u32 ath_get_extchanmode(struct ath_softc *sc,
Sujith99405f92008-11-24 12:08:35 +0530600 struct ieee80211_channel *chan,
Sujith094d05d2008-12-12 11:57:43 +0530601 enum nl80211_channel_type channel_type)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700602{
603 u32 chanmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700604
605 switch (chan->band) {
606 case IEEE80211_BAND_2GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530607 switch(channel_type) {
608 case NL80211_CHAN_NO_HT:
609 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700610 chanmode = CHANNEL_G_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530611 break;
612 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700613 chanmode = CHANNEL_G_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530614 break;
615 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700616 chanmode = CHANNEL_G_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530617 break;
618 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700619 break;
620 case IEEE80211_BAND_5GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530621 switch(channel_type) {
622 case NL80211_CHAN_NO_HT:
623 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700624 chanmode = CHANNEL_A_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530625 break;
626 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700627 chanmode = CHANNEL_A_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530628 break;
629 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700630 chanmode = CHANNEL_A_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530631 break;
632 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700633 break;
634 default:
635 break;
636 }
637
638 return chanmode;
639}
640
Jouni Malinen6ace2892008-12-17 13:32:17 +0200641static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200642 struct ath9k_keyval *hk, const u8 *addr,
643 bool authenticator)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700644{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200645 const u8 *key_rxmic;
646 const u8 *key_txmic;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700647
Jouni Malinen6ace2892008-12-17 13:32:17 +0200648 key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
649 key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700650
651 if (addr == NULL) {
Jouni Malinend216aaa2009-03-03 13:11:53 +0200652 /*
653 * Group key installation - only two key cache entries are used
654 * regardless of splitmic capability since group key is only
655 * used either for TX or RX.
656 */
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200657 if (authenticator) {
658 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
659 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_mic));
660 } else {
661 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
662 memcpy(hk->kv_txmic, key_rxmic, sizeof(hk->kv_mic));
663 }
Jouni Malinend216aaa2009-03-03 13:11:53 +0200664 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700665 }
Sujith17d79042009-02-09 13:27:03 +0530666 if (!sc->splitmic) {
Jouni Malinend216aaa2009-03-03 13:11:53 +0200667 /* TX and RX keys share the same key cache entry. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700668 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
669 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
Jouni Malinend216aaa2009-03-03 13:11:53 +0200670 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700671 }
Jouni Malinend216aaa2009-03-03 13:11:53 +0200672
673 /* Separate key cache entries for TX and RX */
674
675 /* TX key goes at first index, RX key at +32. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700676 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
Jouni Malinend216aaa2009-03-03 13:11:53 +0200677 if (!ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, NULL)) {
678 /* TX MIC entry failed. No need to proceed further */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700679 DPRINTF(sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +0530680 "Setting TX MIC Key Failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700681 return 0;
682 }
683
684 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
685 /* XXX delete tx key on failure? */
Jouni Malinend216aaa2009-03-03 13:11:53 +0200686 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix + 32, hk, addr);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200687}
688
689static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
690{
691 int i;
692
Sujith17d79042009-02-09 13:27:03 +0530693 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
694 if (test_bit(i, sc->keymap) ||
695 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200696 continue; /* At least one part of TKIP key allocated */
Sujith17d79042009-02-09 13:27:03 +0530697 if (sc->splitmic &&
698 (test_bit(i + 32, sc->keymap) ||
699 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200700 continue; /* At least one part of TKIP key allocated */
701
702 /* Found a free slot for a TKIP key */
703 return i;
704 }
705 return -1;
706}
707
708static int ath_reserve_key_cache_slot(struct ath_softc *sc)
709{
710 int i;
711
712 /* First, try to find slots that would not be available for TKIP. */
Sujith17d79042009-02-09 13:27:03 +0530713 if (sc->splitmic) {
714 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
715 if (!test_bit(i, sc->keymap) &&
716 (test_bit(i + 32, sc->keymap) ||
717 test_bit(i + 64, sc->keymap) ||
718 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200719 return i;
Sujith17d79042009-02-09 13:27:03 +0530720 if (!test_bit(i + 32, sc->keymap) &&
721 (test_bit(i, sc->keymap) ||
722 test_bit(i + 64, sc->keymap) ||
723 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200724 return i + 32;
Sujith17d79042009-02-09 13:27:03 +0530725 if (!test_bit(i + 64, sc->keymap) &&
726 (test_bit(i , sc->keymap) ||
727 test_bit(i + 32, sc->keymap) ||
728 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200729 return i + 64;
Sujith17d79042009-02-09 13:27:03 +0530730 if (!test_bit(i + 64 + 32, sc->keymap) &&
731 (test_bit(i, sc->keymap) ||
732 test_bit(i + 32, sc->keymap) ||
733 test_bit(i + 64, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200734 return i + 64 + 32;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200735 }
736 } else {
Sujith17d79042009-02-09 13:27:03 +0530737 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
738 if (!test_bit(i, sc->keymap) &&
739 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200740 return i;
Sujith17d79042009-02-09 13:27:03 +0530741 if (test_bit(i, sc->keymap) &&
742 !test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200743 return i + 64;
744 }
745 }
746
747 /* No partially used TKIP slots, pick any available slot */
Sujith17d79042009-02-09 13:27:03 +0530748 for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200749 /* Do not allow slots that could be needed for TKIP group keys
750 * to be used. This limitation could be removed if we know that
751 * TKIP will not be used. */
752 if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
753 continue;
Sujith17d79042009-02-09 13:27:03 +0530754 if (sc->splitmic) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200755 if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
756 continue;
757 if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
758 continue;
759 }
760
Sujith17d79042009-02-09 13:27:03 +0530761 if (!test_bit(i, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200762 return i; /* Found a free slot for a key */
763 }
764
765 /* No free slot found */
766 return -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700767}
768
769static int ath_key_config(struct ath_softc *sc,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200770 struct ieee80211_vif *vif,
Johannes Bergdc822b52008-12-29 12:55:09 +0100771 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700772 struct ieee80211_key_conf *key)
773{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700774 struct ath9k_keyval hk;
775 const u8 *mac = NULL;
776 int ret = 0;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200777 int idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700778
779 memset(&hk, 0, sizeof(hk));
780
781 switch (key->alg) {
782 case ALG_WEP:
783 hk.kv_type = ATH9K_CIPHER_WEP;
784 break;
785 case ALG_TKIP:
786 hk.kv_type = ATH9K_CIPHER_TKIP;
787 break;
788 case ALG_CCMP:
789 hk.kv_type = ATH9K_CIPHER_AES_CCM;
790 break;
791 default:
Jouni Malinenca470b22009-01-08 13:32:12 +0200792 return -EOPNOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700793 }
794
Jouni Malinen6ace2892008-12-17 13:32:17 +0200795 hk.kv_len = key->keylen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700796 memcpy(hk.kv_val, key->key, key->keylen);
797
Jouni Malinen6ace2892008-12-17 13:32:17 +0200798 if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
799 /* For now, use the default keys for broadcast keys. This may
800 * need to change with virtual interfaces. */
801 idx = key->keyidx;
802 } else if (key->keyidx) {
Johannes Bergdc822b52008-12-29 12:55:09 +0100803 if (WARN_ON(!sta))
804 return -EOPNOTSUPP;
805 mac = sta->addr;
806
Jouni Malinen6ace2892008-12-17 13:32:17 +0200807 if (vif->type != NL80211_IFTYPE_AP) {
808 /* Only keyidx 0 should be used with unicast key, but
809 * allow this for client mode for now. */
810 idx = key->keyidx;
811 } else
812 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700813 } else {
Johannes Bergdc822b52008-12-29 12:55:09 +0100814 if (WARN_ON(!sta))
815 return -EOPNOTSUPP;
816 mac = sta->addr;
817
Jouni Malinen6ace2892008-12-17 13:32:17 +0200818 if (key->alg == ALG_TKIP)
819 idx = ath_reserve_key_cache_slot_tkip(sc);
820 else
821 idx = ath_reserve_key_cache_slot(sc);
822 if (idx < 0)
Jouni Malinenca470b22009-01-08 13:32:12 +0200823 return -ENOSPC; /* no free key cache entries */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700824 }
825
826 if (key->alg == ALG_TKIP)
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200827 ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac,
828 vif->type == NL80211_IFTYPE_AP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700829 else
Jouni Malinend216aaa2009-03-03 13:11:53 +0200830 ret = ath9k_hw_set_keycache_entry(sc->sc_ah, idx, &hk, mac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700831
832 if (!ret)
833 return -EIO;
834
Sujith17d79042009-02-09 13:27:03 +0530835 set_bit(idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200836 if (key->alg == ALG_TKIP) {
Sujith17d79042009-02-09 13:27:03 +0530837 set_bit(idx + 64, sc->keymap);
838 if (sc->splitmic) {
839 set_bit(idx + 32, sc->keymap);
840 set_bit(idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200841 }
842 }
843
844 return idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700845}
846
847static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
848{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200849 ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
850 if (key->hw_key_idx < IEEE80211_WEP_NKID)
851 return;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700852
Sujith17d79042009-02-09 13:27:03 +0530853 clear_bit(key->hw_key_idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200854 if (key->alg != ALG_TKIP)
855 return;
856
Sujith17d79042009-02-09 13:27:03 +0530857 clear_bit(key->hw_key_idx + 64, sc->keymap);
858 if (sc->splitmic) {
859 clear_bit(key->hw_key_idx + 32, sc->keymap);
860 clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200861 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700862}
863
Sujitheb2599c2009-01-23 11:20:44 +0530864static void setup_ht_cap(struct ath_softc *sc,
865 struct ieee80211_sta_ht_cap *ht_info)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700866{
Sujith60653672008-08-14 13:28:02 +0530867#define ATH9K_HT_CAP_MAXRXAMPDU_65536 0x3 /* 2 ^ 16 */
868#define ATH9K_HT_CAP_MPDUDENSITY_8 0x6 /* 8 usec */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700869
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200870 ht_info->ht_supported = true;
871 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
872 IEEE80211_HT_CAP_SM_PS |
873 IEEE80211_HT_CAP_SGI_40 |
874 IEEE80211_HT_CAP_DSSSCCK40;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700875
Sujith60653672008-08-14 13:28:02 +0530876 ht_info->ampdu_factor = ATH9K_HT_CAP_MAXRXAMPDU_65536;
877 ht_info->ampdu_density = ATH9K_HT_CAP_MPDUDENSITY_8;
Sujitheb2599c2009-01-23 11:20:44 +0530878
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200879 /* set up supported mcs set */
880 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Sujitheb2599c2009-01-23 11:20:44 +0530881
Sujith17d79042009-02-09 13:27:03 +0530882 switch(sc->rx_chainmask) {
Sujitheb2599c2009-01-23 11:20:44 +0530883 case 1:
884 ht_info->mcs.rx_mask[0] = 0xff;
885 break;
Sujith3c457262009-01-27 10:55:31 +0530886 case 3:
Sujitheb2599c2009-01-23 11:20:44 +0530887 case 5:
888 case 7:
889 default:
890 ht_info->mcs.rx_mask[0] = 0xff;
891 ht_info->mcs.rx_mask[1] = 0xff;
892 break;
893 }
894
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200895 ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700896}
897
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530898static void ath9k_bss_assoc_info(struct ath_softc *sc,
Sujith5640b082008-10-29 10:16:06 +0530899 struct ieee80211_vif *vif,
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530900 struct ieee80211_bss_conf *bss_conf)
901{
Sujith17d79042009-02-09 13:27:03 +0530902 struct ath_vif *avp = (void *)vif->drv_priv;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530903
904 if (bss_conf->assoc) {
Sujith094d05d2008-12-12 11:57:43 +0530905 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
Sujith17d79042009-02-09 13:27:03 +0530906 bss_conf->aid, sc->curbssid);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530907
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530908 /* New association, store aid */
Colin McCabed97809d2008-12-01 13:38:55 -0800909 if (avp->av_opmode == NL80211_IFTYPE_STATION) {
Sujith17d79042009-02-09 13:27:03 +0530910 sc->curaid = bss_conf->aid;
Sujithba52da52009-02-09 13:27:10 +0530911 ath9k_hw_write_associd(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530912 }
913
914 /* Configure the beacon */
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200915 ath_beacon_config(sc, vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530916
917 /* Reset rssi stats */
Sujith17d79042009-02-09 13:27:03 +0530918 sc->nodestats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
919 sc->nodestats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
920 sc->nodestats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
921 sc->nodestats.ns_avgtxrate = ATH_RATE_DUMMY_MARKER;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530922
Luis R. Rodriguez6f255422008-10-03 15:45:27 -0700923 /* Start ANI */
Sujith17d79042009-02-09 13:27:03 +0530924 mod_timer(&sc->ani.timer,
Sujith20977d32009-02-20 15:13:28 +0530925 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530926 } else {
Sujith04bd4632008-11-28 22:18:05 +0530927 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info DISSOC\n");
Sujith17d79042009-02-09 13:27:03 +0530928 sc->curaid = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530929 }
930}
931
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530932/********************************/
933/* LED functions */
934/********************************/
935
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530936static void ath_led_blink_work(struct work_struct *work)
937{
938 struct ath_softc *sc = container_of(work, struct ath_softc,
939 ath_led_blink_work.work);
940
941 if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
942 return;
Vasanthakumar Thiagarajan85067c02009-03-14 19:59:41 +0530943
944 if ((sc->led_on_duration == ATH_LED_ON_DURATION_IDLE) ||
945 (sc->led_off_duration == ATH_LED_OFF_DURATION_IDLE))
946 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
947 else
948 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
949 (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530950
951 queue_delayed_work(sc->hw->workqueue, &sc->ath_led_blink_work,
952 (sc->sc_flags & SC_OP_LED_ON) ?
953 msecs_to_jiffies(sc->led_off_duration) :
954 msecs_to_jiffies(sc->led_on_duration));
955
Vasanthakumar Thiagarajan85067c02009-03-14 19:59:41 +0530956 sc->led_on_duration = sc->led_on_cnt ?
957 max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25) :
958 ATH_LED_ON_DURATION_IDLE;
959 sc->led_off_duration = sc->led_off_cnt ?
960 max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10) :
961 ATH_LED_OFF_DURATION_IDLE;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530962 sc->led_on_cnt = sc->led_off_cnt = 0;
963 if (sc->sc_flags & SC_OP_LED_ON)
964 sc->sc_flags &= ~SC_OP_LED_ON;
965 else
966 sc->sc_flags |= SC_OP_LED_ON;
967}
968
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530969static void ath_led_brightness(struct led_classdev *led_cdev,
970 enum led_brightness brightness)
971{
972 struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
973 struct ath_softc *sc = led->sc;
974
975 switch (brightness) {
976 case LED_OFF:
977 if (led->led_type == ATH_LED_ASSOC ||
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530978 led->led_type == ATH_LED_RADIO) {
979 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
980 (led->led_type == ATH_LED_RADIO));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530981 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530982 if (led->led_type == ATH_LED_RADIO)
983 sc->sc_flags &= ~SC_OP_LED_ON;
984 } else {
985 sc->led_off_cnt++;
986 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530987 break;
988 case LED_FULL:
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530989 if (led->led_type == ATH_LED_ASSOC) {
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530990 sc->sc_flags |= SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530991 queue_delayed_work(sc->hw->workqueue,
992 &sc->ath_led_blink_work, 0);
993 } else if (led->led_type == ATH_LED_RADIO) {
994 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
995 sc->sc_flags |= SC_OP_LED_ON;
996 } else {
997 sc->led_on_cnt++;
998 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530999 break;
1000 default:
1001 break;
1002 }
1003}
1004
1005static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
1006 char *trigger)
1007{
1008 int ret;
1009
1010 led->sc = sc;
1011 led->led_cdev.name = led->name;
1012 led->led_cdev.default_trigger = trigger;
1013 led->led_cdev.brightness_set = ath_led_brightness;
1014
1015 ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
1016 if (ret)
1017 DPRINTF(sc, ATH_DBG_FATAL,
1018 "Failed to register led:%s", led->name);
1019 else
1020 led->registered = 1;
1021 return ret;
1022}
1023
1024static void ath_unregister_led(struct ath_led *led)
1025{
1026 if (led->registered) {
1027 led_classdev_unregister(&led->led_cdev);
1028 led->registered = 0;
1029 }
1030}
1031
1032static void ath_deinit_leds(struct ath_softc *sc)
1033{
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301034 cancel_delayed_work_sync(&sc->ath_led_blink_work);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301035 ath_unregister_led(&sc->assoc_led);
1036 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1037 ath_unregister_led(&sc->tx_led);
1038 ath_unregister_led(&sc->rx_led);
1039 ath_unregister_led(&sc->radio_led);
1040 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1041}
1042
1043static void ath_init_leds(struct ath_softc *sc)
1044{
1045 char *trigger;
1046 int ret;
1047
1048 /* Configure gpio 1 for output */
1049 ath9k_hw_cfg_output(sc->sc_ah, ATH_LED_PIN,
1050 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1051 /* LED off, active low */
1052 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1053
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301054 INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);
1055
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301056 trigger = ieee80211_get_radio_led_name(sc->hw);
1057 snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001058 "ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301059 ret = ath_register_led(sc, &sc->radio_led, trigger);
1060 sc->radio_led.led_type = ATH_LED_RADIO;
1061 if (ret)
1062 goto fail;
1063
1064 trigger = ieee80211_get_assoc_led_name(sc->hw);
1065 snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001066 "ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301067 ret = ath_register_led(sc, &sc->assoc_led, trigger);
1068 sc->assoc_led.led_type = ATH_LED_ASSOC;
1069 if (ret)
1070 goto fail;
1071
1072 trigger = ieee80211_get_tx_led_name(sc->hw);
1073 snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001074 "ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301075 ret = ath_register_led(sc, &sc->tx_led, trigger);
1076 sc->tx_led.led_type = ATH_LED_TX;
1077 if (ret)
1078 goto fail;
1079
1080 trigger = ieee80211_get_rx_led_name(sc->hw);
1081 snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001082 "ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301083 ret = ath_register_led(sc, &sc->rx_led, trigger);
1084 sc->rx_led.led_type = ATH_LED_RX;
1085 if (ret)
1086 goto fail;
1087
1088 return;
1089
1090fail:
1091 ath_deinit_leds(sc);
1092}
1093
Jouni Malinen7ec3e512009-03-03 19:23:37 +02001094void ath_radio_enable(struct ath_softc *sc)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301095{
Sujithcbe61d82009-02-09 13:27:12 +05301096 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001097 struct ieee80211_channel *channel = sc->hw->conf.channel;
1098 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301099
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301100 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301101 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001102
Sujith2660b812009-02-09 13:27:26 +05301103 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001104
1105 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301106 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001107 "Unable to reset channel %u (%uMhz) ",
1108 "reset status %u\n",
1109 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301110 }
1111 spin_unlock_bh(&sc->sc_resetlock);
1112
1113 ath_update_txpow(sc);
1114 if (ath_startrecv(sc) != 0) {
1115 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301116 "Unable to restart recv logic\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301117 return;
1118 }
1119
1120 if (sc->sc_flags & SC_OP_BEACONS)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001121 ath_beacon_config(sc, NULL); /* restart beacons */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301122
1123 /* Re-Enable interrupts */
Sujith17d79042009-02-09 13:27:03 +05301124 ath9k_hw_set_interrupts(ah, sc->imask);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301125
1126 /* Enable LED */
1127 ath9k_hw_cfg_output(ah, ATH_LED_PIN,
1128 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1129 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 0);
1130
1131 ieee80211_wake_queues(sc->hw);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301132 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301133}
1134
Jouni Malinen7ec3e512009-03-03 19:23:37 +02001135void ath_radio_disable(struct ath_softc *sc)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301136{
Sujithcbe61d82009-02-09 13:27:12 +05301137 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001138 struct ieee80211_channel *channel = sc->hw->conf.channel;
1139 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301140
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301141 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301142 ieee80211_stop_queues(sc->hw);
1143
1144 /* Disable LED */
1145 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 1);
1146 ath9k_hw_cfg_gpio_input(ah, ATH_LED_PIN);
1147
1148 /* Disable interrupts */
1149 ath9k_hw_set_interrupts(ah, 0);
1150
Sujith043a0402009-01-16 21:38:47 +05301151 ath_drain_all_txq(sc, false); /* clear pending tx frames */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301152 ath_stoprecv(sc); /* turn off frame recv */
1153 ath_flushrecv(sc); /* flush recv queue */
1154
1155 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301156 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001157 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301158 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301159 "Unable to reset channel %u (%uMhz) "
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001160 "reset status %u\n",
1161 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301162 }
1163 spin_unlock_bh(&sc->sc_resetlock);
1164
1165 ath9k_hw_phy_disable(ah);
1166 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301167 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301168}
1169
Gabor Juhos5077fd32009-03-06 11:17:55 +01001170#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1171
1172/*******************/
1173/* Rfkill */
1174/*******************/
1175
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301176static bool ath_is_rfkill_set(struct ath_softc *sc)
1177{
Sujithcbe61d82009-02-09 13:27:12 +05301178 struct ath_hw *ah = sc->sc_ah;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301179
Sujith2660b812009-02-09 13:27:26 +05301180 return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
1181 ah->rfkill_polarity;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301182}
1183
1184/* h/w rfkill poll function */
1185static void ath_rfkill_poll(struct work_struct *work)
1186{
1187 struct ath_softc *sc = container_of(work, struct ath_softc,
1188 rf_kill.rfkill_poll.work);
1189 bool radio_on;
1190
1191 if (sc->sc_flags & SC_OP_INVALID)
1192 return;
1193
1194 radio_on = !ath_is_rfkill_set(sc);
1195
1196 /*
1197 * enable/disable radio only when there is a
1198 * state change in RF switch
1199 */
1200 if (radio_on == !!(sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED)) {
1201 enum rfkill_state state;
1202
1203 if (sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED) {
1204 state = radio_on ? RFKILL_STATE_SOFT_BLOCKED
1205 : RFKILL_STATE_HARD_BLOCKED;
1206 } else if (radio_on) {
1207 ath_radio_enable(sc);
1208 state = RFKILL_STATE_UNBLOCKED;
1209 } else {
1210 ath_radio_disable(sc);
1211 state = RFKILL_STATE_HARD_BLOCKED;
1212 }
1213
1214 if (state == RFKILL_STATE_HARD_BLOCKED)
1215 sc->sc_flags |= SC_OP_RFKILL_HW_BLOCKED;
1216 else
1217 sc->sc_flags &= ~SC_OP_RFKILL_HW_BLOCKED;
1218
1219 rfkill_force_state(sc->rf_kill.rfkill, state);
1220 }
1221
1222 queue_delayed_work(sc->hw->workqueue, &sc->rf_kill.rfkill_poll,
1223 msecs_to_jiffies(ATH_RFKILL_POLL_INTERVAL));
1224}
1225
1226/* s/w rfkill handler */
1227static int ath_sw_toggle_radio(void *data, enum rfkill_state state)
1228{
1229 struct ath_softc *sc = data;
1230
1231 switch (state) {
1232 case RFKILL_STATE_SOFT_BLOCKED:
1233 if (!(sc->sc_flags & (SC_OP_RFKILL_HW_BLOCKED |
1234 SC_OP_RFKILL_SW_BLOCKED)))
1235 ath_radio_disable(sc);
1236 sc->sc_flags |= SC_OP_RFKILL_SW_BLOCKED;
1237 return 0;
1238 case RFKILL_STATE_UNBLOCKED:
1239 if ((sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED)) {
1240 sc->sc_flags &= ~SC_OP_RFKILL_SW_BLOCKED;
1241 if (sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED) {
1242 DPRINTF(sc, ATH_DBG_FATAL, "Can't turn on the"
Sujith04bd4632008-11-28 22:18:05 +05301243 "radio as it is disabled by h/w\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301244 return -EPERM;
1245 }
1246 ath_radio_enable(sc);
1247 }
1248 return 0;
1249 default:
1250 return -EINVAL;
1251 }
1252}
1253
1254/* Init s/w rfkill */
1255static int ath_init_sw_rfkill(struct ath_softc *sc)
1256{
1257 sc->rf_kill.rfkill = rfkill_allocate(wiphy_dev(sc->hw->wiphy),
1258 RFKILL_TYPE_WLAN);
1259 if (!sc->rf_kill.rfkill) {
1260 DPRINTF(sc, ATH_DBG_FATAL, "Failed to allocate rfkill\n");
1261 return -ENOMEM;
1262 }
1263
1264 snprintf(sc->rf_kill.rfkill_name, sizeof(sc->rf_kill.rfkill_name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001265 "ath9k-%s::rfkill", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301266 sc->rf_kill.rfkill->name = sc->rf_kill.rfkill_name;
1267 sc->rf_kill.rfkill->data = sc;
1268 sc->rf_kill.rfkill->toggle_radio = ath_sw_toggle_radio;
1269 sc->rf_kill.rfkill->state = RFKILL_STATE_UNBLOCKED;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301270
1271 return 0;
1272}
1273
1274/* Deinitialize rfkill */
1275static void ath_deinit_rfkill(struct ath_softc *sc)
1276{
Sujith2660b812009-02-09 13:27:26 +05301277 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301278 cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
1279
1280 if (sc->sc_flags & SC_OP_RFKILL_REGISTERED) {
1281 rfkill_unregister(sc->rf_kill.rfkill);
1282 sc->sc_flags &= ~SC_OP_RFKILL_REGISTERED;
1283 sc->rf_kill.rfkill = NULL;
1284 }
1285}
Sujith9c84b792008-10-29 10:17:13 +05301286
1287static int ath_start_rfkill_poll(struct ath_softc *sc)
1288{
Sujith2660b812009-02-09 13:27:26 +05301289 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Sujith9c84b792008-10-29 10:17:13 +05301290 queue_delayed_work(sc->hw->workqueue,
1291 &sc->rf_kill.rfkill_poll, 0);
1292
1293 if (!(sc->sc_flags & SC_OP_RFKILL_REGISTERED)) {
1294 if (rfkill_register(sc->rf_kill.rfkill)) {
1295 DPRINTF(sc, ATH_DBG_FATAL,
1296 "Unable to register rfkill\n");
1297 rfkill_free(sc->rf_kill.rfkill);
1298
1299 /* Deinitialize the device */
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001300 ath_cleanup(sc);
Sujith9c84b792008-10-29 10:17:13 +05301301 return -EIO;
1302 } else {
1303 sc->sc_flags |= SC_OP_RFKILL_REGISTERED;
1304 }
1305 }
1306
1307 return 0;
1308}
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301309#endif /* CONFIG_RFKILL */
1310
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001311void ath_cleanup(struct ath_softc *sc)
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001312{
1313 ath_detach(sc);
1314 free_irq(sc->irq, sc);
1315 ath_bus_cleanup(sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001316 kfree(sc->sec_wiphy);
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001317 ieee80211_free_hw(sc->hw);
1318}
1319
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001320void ath_detach(struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301321{
1322 struct ieee80211_hw *hw = sc->hw;
Sujith9c84b792008-10-29 10:17:13 +05301323 int i = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301324
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301325 ath9k_ps_wakeup(sc);
1326
Sujith04bd4632008-11-28 22:18:05 +05301327 DPRINTF(sc, ATH_DBG_CONFIG, "Detach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301328
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301329#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301330 ath_deinit_rfkill(sc);
1331#endif
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301332 ath_deinit_leds(sc);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001333 cancel_work_sync(&sc->chan_work);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +02001334 cancel_delayed_work_sync(&sc->wiphy_work);
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301335
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001336 for (i = 0; i < sc->num_sec_wiphy; i++) {
1337 struct ath_wiphy *aphy = sc->sec_wiphy[i];
1338 if (aphy == NULL)
1339 continue;
1340 sc->sec_wiphy[i] = NULL;
1341 ieee80211_unregister_hw(aphy->hw);
1342 ieee80211_free_hw(aphy->hw);
1343 }
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301344 ieee80211_unregister_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301345 ath_rx_cleanup(sc);
1346 ath_tx_cleanup(sc);
1347
Sujith9c84b792008-10-29 10:17:13 +05301348 tasklet_kill(&sc->intr_tq);
1349 tasklet_kill(&sc->bcon_tasklet);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301350
Sujith9c84b792008-10-29 10:17:13 +05301351 if (!(sc->sc_flags & SC_OP_INVALID))
1352 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301353
Sujith9c84b792008-10-29 10:17:13 +05301354 /* cleanup tx queues */
1355 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1356 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301357 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith9c84b792008-10-29 10:17:13 +05301358
1359 ath9k_hw_detach(sc->sc_ah);
Sujith826d2682008-11-28 22:20:23 +05301360 ath9k_exit_debug(sc);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301361 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301362}
1363
Sujithff37e332008-11-24 12:07:55 +05301364static int ath_init(u16 devid, struct ath_softc *sc)
1365{
Sujithcbe61d82009-02-09 13:27:12 +05301366 struct ath_hw *ah = NULL;
Sujithff37e332008-11-24 12:07:55 +05301367 int status;
1368 int error = 0, i;
1369 int csz = 0;
1370
1371 /* XXX: hardware will not be ready until ath_open() being called */
1372 sc->sc_flags |= SC_OP_INVALID;
Sujith88b126a2008-11-28 22:19:02 +05301373
Sujith826d2682008-11-28 22:20:23 +05301374 if (ath9k_init_debug(sc) < 0)
1375 printk(KERN_ERR "Unable to create debugfs files\n");
Sujithff37e332008-11-24 12:07:55 +05301376
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001377 spin_lock_init(&sc->wiphy_lock);
Sujithff37e332008-11-24 12:07:55 +05301378 spin_lock_init(&sc->sc_resetlock);
Luis R. Rodriguez61584252009-03-12 18:18:49 -04001379 spin_lock_init(&sc->sc_serial_rw);
Sujithaa33de02008-12-18 11:40:16 +05301380 mutex_init(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05301381 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
Sujith9fc9ab02009-03-03 10:16:51 +05301382 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
Sujithff37e332008-11-24 12:07:55 +05301383 (unsigned long)sc);
1384
1385 /*
1386 * Cache line size is used to size and align various
1387 * structures used to communicate with the hardware.
1388 */
Gabor Juhos88d15702009-01-14 20:17:04 +01001389 ath_read_cachesize(sc, &csz);
Sujithff37e332008-11-24 12:07:55 +05301390 /* XXX assert csz is non-zero */
Sujith17d79042009-02-09 13:27:03 +05301391 sc->cachelsz = csz << 2; /* convert to bytes */
Sujithff37e332008-11-24 12:07:55 +05301392
Sujithcbe61d82009-02-09 13:27:12 +05301393 ah = ath9k_hw_attach(devid, sc, &status);
Sujithff37e332008-11-24 12:07:55 +05301394 if (ah == NULL) {
1395 DPRINTF(sc, ATH_DBG_FATAL,
Gabor Juhos295834f2008-12-29 21:07:42 +01001396 "Unable to attach hardware; HAL status %d\n", status);
Sujithff37e332008-11-24 12:07:55 +05301397 error = -ENXIO;
1398 goto bad;
1399 }
1400 sc->sc_ah = ah;
1401
1402 /* Get the hardware key cache size. */
Sujith2660b812009-02-09 13:27:26 +05301403 sc->keymax = ah->caps.keycache_size;
Sujith17d79042009-02-09 13:27:03 +05301404 if (sc->keymax > ATH_KEYMAX) {
Sujithff37e332008-11-24 12:07:55 +05301405 DPRINTF(sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05301406 "Warning, using only %u entries in %u key cache\n",
Sujith17d79042009-02-09 13:27:03 +05301407 ATH_KEYMAX, sc->keymax);
1408 sc->keymax = ATH_KEYMAX;
Sujithff37e332008-11-24 12:07:55 +05301409 }
1410
1411 /*
1412 * Reset the key cache since some parts do not
1413 * reset the contents on initial power up.
1414 */
Sujith17d79042009-02-09 13:27:03 +05301415 for (i = 0; i < sc->keymax; i++)
Sujithff37e332008-11-24 12:07:55 +05301416 ath9k_hw_keyreset(ah, (u16) i);
Sujithff37e332008-11-24 12:07:55 +05301417
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001418 if (ath9k_regd_init(sc->sc_ah))
Sujithff37e332008-11-24 12:07:55 +05301419 goto bad;
1420
1421 /* default to MONITOR mode */
Sujith2660b812009-02-09 13:27:26 +05301422 sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
Colin McCabed97809d2008-12-01 13:38:55 -08001423
Sujithff37e332008-11-24 12:07:55 +05301424 /* Setup rate tables */
1425
1426 ath_rate_attach(sc);
1427 ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
1428 ath_setup_rates(sc, IEEE80211_BAND_5GHZ);
1429
1430 /*
1431 * Allocate hardware transmit queues: one queue for
1432 * beacon frames and one data queue for each QoS
1433 * priority. Note that the hal handles reseting
1434 * these queues at the needed time.
1435 */
Sujithb77f4832008-12-07 21:44:03 +05301436 sc->beacon.beaconq = ath_beaconq_setup(ah);
1437 if (sc->beacon.beaconq == -1) {
Sujithff37e332008-11-24 12:07:55 +05301438 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301439 "Unable to setup a beacon xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301440 error = -EIO;
1441 goto bad2;
1442 }
Sujithb77f4832008-12-07 21:44:03 +05301443 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
1444 if (sc->beacon.cabq == NULL) {
Sujithff37e332008-11-24 12:07:55 +05301445 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301446 "Unable to setup CAB xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301447 error = -EIO;
1448 goto bad2;
1449 }
1450
Sujith17d79042009-02-09 13:27:03 +05301451 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
Sujithff37e332008-11-24 12:07:55 +05301452 ath_cabq_update(sc);
1453
Sujithb77f4832008-12-07 21:44:03 +05301454 for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
1455 sc->tx.hwq_map[i] = -1;
Sujithff37e332008-11-24 12:07:55 +05301456
1457 /* Setup data queues */
1458 /* NB: ensure BK queue is the lowest priority h/w queue */
1459 if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
1460 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301461 "Unable to setup xmit queue for BK traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301462 error = -EIO;
1463 goto bad2;
1464 }
1465
1466 if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
1467 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301468 "Unable to setup xmit queue for BE traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301469 error = -EIO;
1470 goto bad2;
1471 }
1472 if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
1473 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301474 "Unable to setup xmit queue for VI traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301475 error = -EIO;
1476 goto bad2;
1477 }
1478 if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
1479 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301480 "Unable to setup xmit queue for VO traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301481 error = -EIO;
1482 goto bad2;
1483 }
1484
1485 /* Initializes the noise floor to a reasonable default value.
1486 * Later on this will be updated during ANI processing. */
1487
Sujith17d79042009-02-09 13:27:03 +05301488 sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
1489 setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
Sujithff37e332008-11-24 12:07:55 +05301490
1491 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1492 ATH9K_CIPHER_TKIP, NULL)) {
1493 /*
1494 * Whether we should enable h/w TKIP MIC.
1495 * XXX: if we don't support WME TKIP MIC, then we wouldn't
1496 * report WMM capable, so it's always safe to turn on
1497 * TKIP MIC in this case.
1498 */
1499 ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
1500 0, 1, NULL);
1501 }
1502
1503 /*
1504 * Check whether the separate key cache entries
1505 * are required to handle both tx+rx MIC keys.
1506 * With split mic keys the number of stations is limited
1507 * to 27 otherwise 59.
1508 */
1509 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1510 ATH9K_CIPHER_TKIP, NULL)
1511 && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1512 ATH9K_CIPHER_MIC, NULL)
1513 && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
1514 0, NULL))
Sujith17d79042009-02-09 13:27:03 +05301515 sc->splitmic = 1;
Sujithff37e332008-11-24 12:07:55 +05301516
1517 /* turn on mcast key search if possible */
1518 if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
1519 (void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
1520 1, NULL);
1521
Sujith17d79042009-02-09 13:27:03 +05301522 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Sujithff37e332008-11-24 12:07:55 +05301523
1524 /* 11n Capabilities */
Sujith2660b812009-02-09 13:27:26 +05301525 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujithff37e332008-11-24 12:07:55 +05301526 sc->sc_flags |= SC_OP_TXAGGR;
1527 sc->sc_flags |= SC_OP_RXAGGR;
1528 }
1529
Sujith2660b812009-02-09 13:27:26 +05301530 sc->tx_chainmask = ah->caps.tx_chainmask;
1531 sc->rx_chainmask = ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +05301532
1533 ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
Sujithb77f4832008-12-07 21:44:03 +05301534 sc->rx.defant = ath9k_hw_getdefantenna(ah);
Sujithff37e332008-11-24 12:07:55 +05301535
Jouni Malinen8ca21f02009-03-03 19:23:27 +02001536 if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
Sujithba52da52009-02-09 13:27:10 +05301537 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujithff37e332008-11-24 12:07:55 +05301538
Sujithb77f4832008-12-07 21:44:03 +05301539 sc->beacon.slottime = ATH9K_SLOT_TIME_9; /* default to short slot time */
Sujithff37e332008-11-24 12:07:55 +05301540
1541 /* initialize beacon slots */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001542 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001543 sc->beacon.bslot[i] = NULL;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001544 sc->beacon.bslot_aphy[i] = NULL;
1545 }
Sujithff37e332008-11-24 12:07:55 +05301546
1547 /* save MISC configurations */
Sujith17d79042009-02-09 13:27:03 +05301548 sc->config.swBeaconProcess = 1;
Sujithff37e332008-11-24 12:07:55 +05301549
Sujithff37e332008-11-24 12:07:55 +05301550 /* setup channels and rates */
1551
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001552 sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301553 sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
1554 sc->rates[IEEE80211_BAND_2GHZ];
1555 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001556 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
1557 ARRAY_SIZE(ath9k_2ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301558
Sujith2660b812009-02-09 13:27:26 +05301559 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001560 sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301561 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
1562 sc->rates[IEEE80211_BAND_5GHZ];
1563 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001564 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
1565 ARRAY_SIZE(ath9k_5ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301566 }
1567
Sujith2660b812009-02-09 13:27:26 +05301568 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301569 ath9k_hw_btcoex_enable(sc->sc_ah);
1570
Sujithff37e332008-11-24 12:07:55 +05301571 return 0;
1572bad2:
1573 /* cleanup tx queues */
1574 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1575 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301576 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujithff37e332008-11-24 12:07:55 +05301577bad:
1578 if (ah)
1579 ath9k_hw_detach(ah);
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301580 ath9k_exit_debug(sc);
Sujithff37e332008-11-24 12:07:55 +05301581
1582 return error;
1583}
1584
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001585void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301586{
Sujith9c84b792008-10-29 10:17:13 +05301587 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
1588 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
1589 IEEE80211_HW_SIGNAL_DBM |
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301590 IEEE80211_HW_AMPDU_AGGREGATION |
1591 IEEE80211_HW_SUPPORTS_PS |
Sujitheeee1322009-03-10 10:39:53 +05301592 IEEE80211_HW_PS_NULLFUNC_STACK |
1593 IEEE80211_HW_SPECTRUM_MGMT;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301594
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02001595 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001596 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
1597
Sujith9c84b792008-10-29 10:17:13 +05301598 hw->wiphy->interface_modes =
1599 BIT(NL80211_IFTYPE_AP) |
1600 BIT(NL80211_IFTYPE_STATION) |
Pat Erley9cb54122009-03-20 22:59:59 -04001601 BIT(NL80211_IFTYPE_ADHOC) |
1602 BIT(NL80211_IFTYPE_MESH_POINT);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301603
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001604 hw->wiphy->reg_notifier = ath9k_reg_notifier;
1605 hw->wiphy->strict_regulatory = true;
1606
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301607 hw->queues = 4;
Sujithe63835b2008-11-18 09:07:53 +05301608 hw->max_rates = 4;
Sujith171387e2009-02-17 15:36:25 +05301609 hw->channel_change_time = 5000;
Jouni Malinen465ca842009-03-03 19:23:34 +02001610 hw->max_listen_interval = 10;
Sujithe63835b2008-11-18 09:07:53 +05301611 hw->max_rate_tries = ATH_11N_TXMAXTRY;
Sujith528f0c62008-10-29 10:14:26 +05301612 hw->sta_data_size = sizeof(struct ath_node);
Sujith17d79042009-02-09 13:27:03 +05301613 hw->vif_data_size = sizeof(struct ath_vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301614
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301615 hw->rate_control_algorithm = "ath9k_rate_control";
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301616
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001617 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
1618 &sc->sbands[IEEE80211_BAND_2GHZ];
1619 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
1620 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
1621 &sc->sbands[IEEE80211_BAND_5GHZ];
1622}
1623
1624int ath_attach(u16 devid, struct ath_softc *sc)
1625{
1626 struct ieee80211_hw *hw = sc->hw;
1627 const struct ieee80211_regdomain *regd;
1628 int error = 0, i;
1629
1630 DPRINTF(sc, ATH_DBG_CONFIG, "Attach ATH hw\n");
1631
1632 error = ath_init(devid, sc);
1633 if (error != 0)
1634 return error;
1635
1636 /* get mac address from hardware and set in mac80211 */
1637
1638 SET_IEEE80211_PERM_ADDR(hw, sc->sc_ah->macaddr);
1639
1640 ath_set_hw_capab(sc, hw);
1641
Sujith2660b812009-02-09 13:27:26 +05301642 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujitheb2599c2009-01-23 11:20:44 +05301643 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Sujith2660b812009-02-09 13:27:26 +05301644 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
Sujitheb2599c2009-01-23 11:20:44 +05301645 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
Sujith9c84b792008-10-29 10:17:13 +05301646 }
1647
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301648 /* initialize tx/rx engine */
1649 error = ath_tx_init(sc, ATH_TXBUF);
1650 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301651 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301652
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301653 error = ath_rx_init(sc, ATH_RXBUF);
1654 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301655 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301656
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301657#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301658 /* Initialze h/w Rfkill */
Sujith2660b812009-02-09 13:27:26 +05301659 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301660 INIT_DELAYED_WORK(&sc->rf_kill.rfkill_poll, ath_rfkill_poll);
1661
1662 /* Initialize s/w rfkill */
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301663 error = ath_init_sw_rfkill(sc);
1664 if (error)
1665 goto error_attach;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301666#endif
1667
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001668 if (ath9k_is_world_regd(sc->sc_ah)) {
Bob Copeland191a99b2009-02-12 13:38:58 -05001669 /* Anything applied here (prior to wiphy registration) gets
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001670 * saved on the wiphy orig_* parameters */
Bob Copeland191a99b2009-02-12 13:38:58 -05001671 regd = ath9k_world_regdomain(sc->sc_ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001672 hw->wiphy->custom_regulatory = true;
1673 hw->wiphy->strict_regulatory = false;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001674 } else {
1675 /* This gets applied in the case of the absense of CRDA,
Bob Copeland191a99b2009-02-12 13:38:58 -05001676 * it's our own custom world regulatory domain, similar to
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001677 * cfg80211's but we enable passive scanning */
Bob Copeland191a99b2009-02-12 13:38:58 -05001678 regd = ath9k_default_world_regdomain();
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001679 }
Bob Copeland191a99b2009-02-12 13:38:58 -05001680 wiphy_apply_custom_regulatory(hw->wiphy, regd);
1681 ath9k_reg_apply_radar_flags(hw->wiphy);
Luis R. Rodriguez7db90f42009-03-09 22:07:41 -04001682 ath9k_reg_apply_world_flags(hw->wiphy, NL80211_REGDOM_SET_BY_DRIVER);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001683
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001684 INIT_WORK(&sc->chan_work, ath9k_wiphy_chan_work);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +02001685 INIT_DELAYED_WORK(&sc->wiphy_work, ath9k_wiphy_work);
1686 sc->wiphy_scheduler_int = msecs_to_jiffies(500);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001687
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301688 error = ieee80211_register_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301689
Luis R. Rodriguezfe33eb32009-02-21 00:04:30 -05001690 if (!ath9k_is_world_regd(sc->sc_ah)) {
1691 error = regulatory_hint(hw->wiphy,
1692 sc->sc_ah->regulatory.alpha2);
1693 if (error)
1694 goto error_attach;
1695 }
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001696
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301697 /* Initialize LED control */
1698 ath_init_leds(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301699
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001700
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301701 return 0;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301702
1703error_attach:
1704 /* cleanup tx queues */
1705 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1706 if (ATH_TXQ_SETUP(sc, i))
1707 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1708
1709 ath9k_hw_detach(sc->sc_ah);
1710 ath9k_exit_debug(sc);
1711
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301712 return error;
1713}
1714
Sujithff37e332008-11-24 12:07:55 +05301715int ath_reset(struct ath_softc *sc, bool retry_tx)
1716{
Sujithcbe61d82009-02-09 13:27:12 +05301717 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -08001718 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001719 int r;
Sujithff37e332008-11-24 12:07:55 +05301720
1721 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +05301722 ath_drain_all_txq(sc, retry_tx);
Sujithff37e332008-11-24 12:07:55 +05301723 ath_stoprecv(sc);
1724 ath_flushrecv(sc);
1725
1726 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301727 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001728 if (r)
Sujithff37e332008-11-24 12:07:55 +05301729 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001730 "Unable to reset hardware; reset status %u\n", r);
Sujithff37e332008-11-24 12:07:55 +05301731 spin_unlock_bh(&sc->sc_resetlock);
1732
1733 if (ath_startrecv(sc) != 0)
Sujith04bd4632008-11-28 22:18:05 +05301734 DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujithff37e332008-11-24 12:07:55 +05301735
1736 /*
1737 * We may be doing a reset in response to a request
1738 * that changes the channel so update any state that
1739 * might change as a result.
1740 */
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08001741 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05301742
1743 ath_update_txpow(sc);
1744
1745 if (sc->sc_flags & SC_OP_BEACONS)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001746 ath_beacon_config(sc, NULL); /* restart beacons */
Sujithff37e332008-11-24 12:07:55 +05301747
Sujith17d79042009-02-09 13:27:03 +05301748 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05301749
1750 if (retry_tx) {
1751 int i;
1752 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1753 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05301754 spin_lock_bh(&sc->tx.txq[i].axq_lock);
1755 ath_txq_schedule(sc, &sc->tx.txq[i]);
1756 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
Sujithff37e332008-11-24 12:07:55 +05301757 }
1758 }
1759 }
1760
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001761 return r;
Sujithff37e332008-11-24 12:07:55 +05301762}
1763
1764/*
1765 * This function will allocate both the DMA descriptor structure, and the
1766 * buffers it contains. These are used to contain the descriptors used
1767 * by the system.
1768*/
1769int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
1770 struct list_head *head, const char *name,
1771 int nbuf, int ndesc)
1772{
1773#define DS2PHYS(_dd, _ds) \
1774 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
1775#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
1776#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
1777
1778 struct ath_desc *ds;
1779 struct ath_buf *bf;
1780 int i, bsize, error;
1781
Sujith04bd4632008-11-28 22:18:05 +05301782 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
1783 name, nbuf, ndesc);
Sujithff37e332008-11-24 12:07:55 +05301784
Senthil Balasubramanianb03a9db2009-03-06 11:24:09 +05301785 INIT_LIST_HEAD(head);
Sujithff37e332008-11-24 12:07:55 +05301786 /* ath_desc must be a multiple of DWORDs */
1787 if ((sizeof(struct ath_desc) % 4) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05301788 DPRINTF(sc, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
Sujithff37e332008-11-24 12:07:55 +05301789 ASSERT((sizeof(struct ath_desc) % 4) == 0);
1790 error = -ENOMEM;
1791 goto fail;
1792 }
1793
1794 dd->dd_name = name;
1795 dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
1796
1797 /*
1798 * Need additional DMA memory because we can't use
1799 * descriptors that cross the 4K page boundary. Assume
1800 * one skipped descriptor per 4K page.
1801 */
Sujith2660b812009-02-09 13:27:26 +05301802 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
Sujithff37e332008-11-24 12:07:55 +05301803 u32 ndesc_skipped =
1804 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
1805 u32 dma_len;
1806
1807 while (ndesc_skipped) {
1808 dma_len = ndesc_skipped * sizeof(struct ath_desc);
1809 dd->dd_desc_len += dma_len;
1810
1811 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
1812 };
1813 }
1814
1815 /* allocate descriptors */
Gabor Juhos7da3c552009-01-14 20:17:03 +01001816 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +05301817 &dd->dd_desc_paddr, GFP_KERNEL);
Sujithff37e332008-11-24 12:07:55 +05301818 if (dd->dd_desc == NULL) {
1819 error = -ENOMEM;
1820 goto fail;
1821 }
1822 ds = dd->dd_desc;
Sujith04bd4632008-11-28 22:18:05 +05301823 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
1824 dd->dd_name, ds, (u32) dd->dd_desc_len,
Sujithff37e332008-11-24 12:07:55 +05301825 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
1826
1827 /* allocate buffers */
1828 bsize = sizeof(struct ath_buf) * nbuf;
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +05301829 bf = kzalloc(bsize, GFP_KERNEL);
Sujithff37e332008-11-24 12:07:55 +05301830 if (bf == NULL) {
1831 error = -ENOMEM;
1832 goto fail2;
1833 }
Sujithff37e332008-11-24 12:07:55 +05301834 dd->dd_bufptr = bf;
1835
Sujithff37e332008-11-24 12:07:55 +05301836 for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
1837 bf->bf_desc = ds;
1838 bf->bf_daddr = DS2PHYS(dd, ds);
1839
Sujith2660b812009-02-09 13:27:26 +05301840 if (!(sc->sc_ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +05301841 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
1842 /*
1843 * Skip descriptor addresses which can cause 4KB
1844 * boundary crossing (addr + length) with a 32 dword
1845 * descriptor fetch.
1846 */
1847 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
1848 ASSERT((caddr_t) bf->bf_desc <
1849 ((caddr_t) dd->dd_desc +
1850 dd->dd_desc_len));
1851
1852 ds += ndesc;
1853 bf->bf_desc = ds;
1854 bf->bf_daddr = DS2PHYS(dd, ds);
1855 }
1856 }
1857 list_add_tail(&bf->list, head);
1858 }
1859 return 0;
1860fail2:
Gabor Juhos7da3c552009-01-14 20:17:03 +01001861 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1862 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301863fail:
1864 memset(dd, 0, sizeof(*dd));
1865 return error;
1866#undef ATH_DESC_4KB_BOUND_CHECK
1867#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
1868#undef DS2PHYS
1869}
1870
1871void ath_descdma_cleanup(struct ath_softc *sc,
1872 struct ath_descdma *dd,
1873 struct list_head *head)
1874{
Gabor Juhos7da3c552009-01-14 20:17:03 +01001875 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1876 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301877
1878 INIT_LIST_HEAD(head);
1879 kfree(dd->dd_bufptr);
1880 memset(dd, 0, sizeof(*dd));
1881}
1882
1883int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
1884{
1885 int qnum;
1886
1887 switch (queue) {
1888 case 0:
Sujithb77f4832008-12-07 21:44:03 +05301889 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
Sujithff37e332008-11-24 12:07:55 +05301890 break;
1891 case 1:
Sujithb77f4832008-12-07 21:44:03 +05301892 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
Sujithff37e332008-11-24 12:07:55 +05301893 break;
1894 case 2:
Sujithb77f4832008-12-07 21:44:03 +05301895 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301896 break;
1897 case 3:
Sujithb77f4832008-12-07 21:44:03 +05301898 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
Sujithff37e332008-11-24 12:07:55 +05301899 break;
1900 default:
Sujithb77f4832008-12-07 21:44:03 +05301901 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301902 break;
1903 }
1904
1905 return qnum;
1906}
1907
1908int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
1909{
1910 int qnum;
1911
1912 switch (queue) {
1913 case ATH9K_WME_AC_VO:
1914 qnum = 0;
1915 break;
1916 case ATH9K_WME_AC_VI:
1917 qnum = 1;
1918 break;
1919 case ATH9K_WME_AC_BE:
1920 qnum = 2;
1921 break;
1922 case ATH9K_WME_AC_BK:
1923 qnum = 3;
1924 break;
1925 default:
1926 qnum = -1;
1927 break;
1928 }
1929
1930 return qnum;
1931}
1932
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001933/* XXX: Remove me once we don't depend on ath9k_channel for all
1934 * this redundant data */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001935void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
1936 struct ath9k_channel *ichan)
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001937{
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001938 struct ieee80211_channel *chan = hw->conf.channel;
1939 struct ieee80211_conf *conf = &hw->conf;
1940
1941 ichan->channel = chan->center_freq;
1942 ichan->chan = chan;
1943
1944 if (chan->band == IEEE80211_BAND_2GHZ) {
1945 ichan->chanmode = CHANNEL_G;
1946 ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM;
1947 } else {
1948 ichan->chanmode = CHANNEL_A;
1949 ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
1950 }
1951
1952 sc->tx_chan_width = ATH9K_HT_MACMODE_20;
1953
1954 if (conf_is_ht(conf)) {
1955 if (conf_is_ht40(conf))
1956 sc->tx_chan_width = ATH9K_HT_MACMODE_2040;
1957
1958 ichan->chanmode = ath_get_extchanmode(sc, chan,
1959 conf->channel_type);
1960 }
1961}
1962
Sujithff37e332008-11-24 12:07:55 +05301963/**********************/
1964/* mac80211 callbacks */
1965/**********************/
1966
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001967static int ath9k_start(struct ieee80211_hw *hw)
1968{
Jouni Malinenbce048d2009-03-03 19:23:28 +02001969 struct ath_wiphy *aphy = hw->priv;
1970 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001971 struct ieee80211_channel *curchan = hw->conf.channel;
Sujithff37e332008-11-24 12:07:55 +05301972 struct ath9k_channel *init_channel;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001973 int r, pos;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001974
Sujith04bd4632008-11-28 22:18:05 +05301975 DPRINTF(sc, ATH_DBG_CONFIG, "Starting driver with "
1976 "initial channel: %d MHz\n", curchan->center_freq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001977
Sujith141b38b2009-02-04 08:10:07 +05301978 mutex_lock(&sc->mutex);
1979
Jouni Malinen9580a222009-03-03 19:23:33 +02001980 if (ath9k_wiphy_started(sc)) {
1981 if (sc->chan_idx == curchan->hw_value) {
1982 /*
1983 * Already on the operational channel, the new wiphy
1984 * can be marked active.
1985 */
1986 aphy->state = ATH_WIPHY_ACTIVE;
1987 ieee80211_wake_queues(hw);
1988 } else {
1989 /*
1990 * Another wiphy is on another channel, start the new
1991 * wiphy in paused state.
1992 */
1993 aphy->state = ATH_WIPHY_PAUSED;
1994 ieee80211_stop_queues(hw);
1995 }
1996 mutex_unlock(&sc->mutex);
1997 return 0;
1998 }
1999 aphy->state = ATH_WIPHY_ACTIVE;
2000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002001 /* setup initial channel */
2002
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002003 pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002004
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002005 sc->chan_idx = pos;
Sujith2660b812009-02-09 13:27:26 +05302006 init_channel = &sc->sc_ah->channels[pos];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002007 ath9k_update_ichannel(sc, hw, init_channel);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002008
Sujithff37e332008-11-24 12:07:55 +05302009 /* Reset SERDES registers */
2010 ath9k_hw_configpcipowersave(sc->sc_ah, 0);
2011
2012 /*
2013 * The basic interface to setting the hardware in a good
2014 * state is ``reset''. On return the hardware is known to
2015 * be powered up and with interrupts disabled. This must
2016 * be followed by initialization of the appropriate bits
2017 * and then setup of the interrupt mask.
2018 */
2019 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002020 r = ath9k_hw_reset(sc->sc_ah, init_channel, false);
2021 if (r) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002022 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002023 "Unable to reset hardware; reset status %u "
2024 "(freq %u MHz)\n", r,
2025 curchan->center_freq);
Sujithff37e332008-11-24 12:07:55 +05302026 spin_unlock_bh(&sc->sc_resetlock);
Sujith141b38b2009-02-04 08:10:07 +05302027 goto mutex_unlock;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002028 }
Sujithff37e332008-11-24 12:07:55 +05302029 spin_unlock_bh(&sc->sc_resetlock);
2030
2031 /*
2032 * This is needed only to setup initial state
2033 * but it's best done after a reset.
2034 */
2035 ath_update_txpow(sc);
2036
2037 /*
2038 * Setup the hardware after reset:
2039 * The receive engine is set going.
2040 * Frame transmit is handled entirely
2041 * in the frame output path; there's nothing to do
2042 * here except setup the interrupt mask.
2043 */
2044 if (ath_startrecv(sc) != 0) {
2045 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302046 "Unable to start recv logic\n");
Sujith141b38b2009-02-04 08:10:07 +05302047 r = -EIO;
2048 goto mutex_unlock;
Sujithff37e332008-11-24 12:07:55 +05302049 }
2050
2051 /* Setup our intr mask. */
Sujith17d79042009-02-09 13:27:03 +05302052 sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
Sujithff37e332008-11-24 12:07:55 +05302053 | ATH9K_INT_RXEOL | ATH9K_INT_RXORN
2054 | ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;
2055
Sujith2660b812009-02-09 13:27:26 +05302056 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
Sujith17d79042009-02-09 13:27:03 +05302057 sc->imask |= ATH9K_INT_GTT;
Sujithff37e332008-11-24 12:07:55 +05302058
Sujith2660b812009-02-09 13:27:26 +05302059 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
Sujith17d79042009-02-09 13:27:03 +05302060 sc->imask |= ATH9K_INT_CST;
Sujithff37e332008-11-24 12:07:55 +05302061
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08002062 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05302063
2064 sc->sc_flags &= ~SC_OP_INVALID;
2065
2066 /* Disable BMISS interrupt when we're not associated */
Sujith17d79042009-02-09 13:27:03 +05302067 sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
2068 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05302069
Jouni Malinenbce048d2009-03-03 19:23:28 +02002070 ieee80211_wake_queues(hw);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002071
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302072#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002073 r = ath_start_rfkill_poll(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302074#endif
Sujith141b38b2009-02-04 08:10:07 +05302075
2076mutex_unlock:
2077 mutex_unlock(&sc->mutex);
2078
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002079 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002080}
2081
2082static int ath9k_tx(struct ieee80211_hw *hw,
2083 struct sk_buff *skb)
2084{
Jouni Malinen147583c2008-08-11 14:01:50 +03002085 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jouni Malinenbce048d2009-03-03 19:23:28 +02002086 struct ath_wiphy *aphy = hw->priv;
2087 struct ath_softc *sc = aphy->sc;
Sujith528f0c62008-10-29 10:14:26 +05302088 struct ath_tx_control txctl;
2089 int hdrlen, padsize;
2090
Jouni Malinen8089cc42009-03-03 19:23:38 +02002091 if (aphy->state != ATH_WIPHY_ACTIVE && aphy->state != ATH_WIPHY_SCAN) {
Jouni Malinenee166a02009-03-03 19:23:36 +02002092 printk(KERN_DEBUG "ath9k: %s: TX in unexpected wiphy state "
2093 "%d\n", wiphy_name(hw->wiphy), aphy->state);
2094 goto exit;
2095 }
2096
Sujith528f0c62008-10-29 10:14:26 +05302097 memset(&txctl, 0, sizeof(struct ath_tx_control));
Jouni Malinen147583c2008-08-11 14:01:50 +03002098
2099 /*
2100 * As a temporary workaround, assign seq# here; this will likely need
2101 * to be cleaned up to work better with Beacon transmission and virtual
2102 * BSSes.
2103 */
2104 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
2105 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2106 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
Sujithb77f4832008-12-07 21:44:03 +05302107 sc->tx.seq_no += 0x10;
Jouni Malinen147583c2008-08-11 14:01:50 +03002108 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
Sujithb77f4832008-12-07 21:44:03 +05302109 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Jouni Malinen147583c2008-08-11 14:01:50 +03002110 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002111
2112 /* Add the padding after the header if this is not already done */
2113 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2114 if (hdrlen & 3) {
2115 padsize = hdrlen % 4;
2116 if (skb_headroom(skb) < padsize)
2117 return -1;
2118 skb_push(skb, padsize);
2119 memmove(skb->data, skb->data + padsize, hdrlen);
2120 }
2121
Sujith528f0c62008-10-29 10:14:26 +05302122 /* Check if a tx queue is available */
2123
2124 txctl.txq = ath_test_get_txq(sc, skb);
2125 if (!txctl.txq)
2126 goto exit;
2127
Sujith04bd4632008-11-28 22:18:05 +05302128 DPRINTF(sc, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002129
Jouni Malinenc52f33d2009-03-03 19:23:29 +02002130 if (ath_tx_start(hw, skb, &txctl) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05302131 DPRINTF(sc, ATH_DBG_XMIT, "TX failed\n");
Sujith528f0c62008-10-29 10:14:26 +05302132 goto exit;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002133 }
2134
2135 return 0;
Sujith528f0c62008-10-29 10:14:26 +05302136exit:
2137 dev_kfree_skb_any(skb);
2138 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002139}
2140
2141static void ath9k_stop(struct ieee80211_hw *hw)
2142{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002143 struct ath_wiphy *aphy = hw->priv;
2144 struct ath_softc *sc = aphy->sc;
Sujith9c84b792008-10-29 10:17:13 +05302145
Jouni Malinen9580a222009-03-03 19:23:33 +02002146 aphy->state = ATH_WIPHY_INACTIVE;
2147
Sujith9c84b792008-10-29 10:17:13 +05302148 if (sc->sc_flags & SC_OP_INVALID) {
Sujith04bd4632008-11-28 22:18:05 +05302149 DPRINTF(sc, ATH_DBG_ANY, "Device not present\n");
Sujith9c84b792008-10-29 10:17:13 +05302150 return;
2151 }
2152
Sujith141b38b2009-02-04 08:10:07 +05302153 mutex_lock(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05302154
Jouni Malinenbce048d2009-03-03 19:23:28 +02002155 ieee80211_stop_queues(hw);
Sujithff37e332008-11-24 12:07:55 +05302156
Jouni Malinen9580a222009-03-03 19:23:33 +02002157 if (ath9k_wiphy_started(sc)) {
2158 mutex_unlock(&sc->mutex);
2159 return; /* another wiphy still in use */
2160 }
2161
Sujithff37e332008-11-24 12:07:55 +05302162 /* make sure h/w will not generate any interrupt
2163 * before setting the invalid flag. */
2164 ath9k_hw_set_interrupts(sc->sc_ah, 0);
2165
2166 if (!(sc->sc_flags & SC_OP_INVALID)) {
Sujith043a0402009-01-16 21:38:47 +05302167 ath_drain_all_txq(sc, false);
Sujithff37e332008-11-24 12:07:55 +05302168 ath_stoprecv(sc);
2169 ath9k_hw_phy_disable(sc->sc_ah);
2170 } else
Sujithb77f4832008-12-07 21:44:03 +05302171 sc->rx.rxlink = NULL;
Sujithff37e332008-11-24 12:07:55 +05302172
2173#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302174 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Sujithff37e332008-11-24 12:07:55 +05302175 cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
2176#endif
2177 /* disable HAL and put h/w to sleep */
2178 ath9k_hw_disable(sc->sc_ah);
2179 ath9k_hw_configpcipowersave(sc->sc_ah, 1);
2180
2181 sc->sc_flags |= SC_OP_INVALID;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002182
Sujith141b38b2009-02-04 08:10:07 +05302183 mutex_unlock(&sc->mutex);
2184
Sujith04bd4632008-11-28 22:18:05 +05302185 DPRINTF(sc, ATH_DBG_CONFIG, "Driver halt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002186}
2187
2188static int ath9k_add_interface(struct ieee80211_hw *hw,
2189 struct ieee80211_if_init_conf *conf)
2190{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002191 struct ath_wiphy *aphy = hw->priv;
2192 struct ath_softc *sc = aphy->sc;
Sujith17d79042009-02-09 13:27:03 +05302193 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Colin McCabed97809d2008-12-01 13:38:55 -08002194 enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002195 int ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002196
Sujith141b38b2009-02-04 08:10:07 +05302197 mutex_lock(&sc->mutex);
2198
Jouni Malinen8ca21f02009-03-03 19:23:27 +02002199 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) &&
2200 sc->nvifs > 0) {
2201 ret = -ENOBUFS;
2202 goto out;
2203 }
2204
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002205 switch (conf->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002206 case NL80211_IFTYPE_STATION:
Colin McCabed97809d2008-12-01 13:38:55 -08002207 ic_opmode = NL80211_IFTYPE_STATION;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002208 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002209 case NL80211_IFTYPE_ADHOC:
Johannes Berg05c914f2008-09-11 00:01:58 +02002210 case NL80211_IFTYPE_AP:
Pat Erley9cb54122009-03-20 22:59:59 -04002211 case NL80211_IFTYPE_MESH_POINT:
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002212 if (sc->nbcnvifs >= ATH_BCBUF) {
2213 ret = -ENOBUFS;
2214 goto out;
2215 }
Pat Erley9cb54122009-03-20 22:59:59 -04002216 ic_opmode = conf->type;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002217 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002218 default:
2219 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302220 "Interface type %d not yet supported\n", conf->type);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002221 ret = -EOPNOTSUPP;
2222 goto out;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002223 }
2224
Sujith17d79042009-02-09 13:27:03 +05302225 DPRINTF(sc, ATH_DBG_CONFIG, "Attach a VIF of type: %d\n", ic_opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002226
Sujith17d79042009-02-09 13:27:03 +05302227 /* Set the VIF opmode */
Sujith5640b082008-10-29 10:16:06 +05302228 avp->av_opmode = ic_opmode;
2229 avp->av_bslot = -1;
2230
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002231 sc->nvifs++;
Jouni Malinen8ca21f02009-03-03 19:23:27 +02002232
2233 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
2234 ath9k_set_bssid_mask(hw);
2235
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002236 if (sc->nvifs > 1)
2237 goto out; /* skip global settings for secondary vif */
2238
Sujithb238e902009-03-03 10:16:56 +05302239 if (ic_opmode == NL80211_IFTYPE_AP) {
Sujith5640b082008-10-29 10:16:06 +05302240 ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
Sujithb238e902009-03-03 10:16:56 +05302241 sc->sc_flags |= SC_OP_TSF_RESET;
2242 }
Sujith5640b082008-10-29 10:16:06 +05302243
Sujith5640b082008-10-29 10:16:06 +05302244 /* Set the device opmode */
Sujith2660b812009-02-09 13:27:26 +05302245 sc->sc_ah->opmode = ic_opmode;
Sujith5640b082008-10-29 10:16:06 +05302246
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302247 /*
2248 * Enable MIB interrupts when there are hardware phy counters.
2249 * Note we only do this (at the moment) for station mode.
2250 */
Sujith4af9cf42009-02-12 10:06:47 +05302251 if ((conf->type == NL80211_IFTYPE_STATION) ||
Pat Erley9cb54122009-03-20 22:59:59 -04002252 (conf->type == NL80211_IFTYPE_ADHOC) ||
2253 (conf->type == NL80211_IFTYPE_MESH_POINT)) {
Sujith4af9cf42009-02-12 10:06:47 +05302254 if (ath9k_hw_phycounters(sc->sc_ah))
2255 sc->imask |= ATH9K_INT_MIB;
2256 sc->imask |= ATH9K_INT_TSFOOR;
2257 }
2258
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302259 /*
2260 * Some hardware processes the TIM IE and fires an
2261 * interrupt when the TIM bit is set. For hardware
2262 * that does, if not overridden by configuration,
2263 * enable the TIM interrupt when operating as station.
2264 */
Sujith2660b812009-02-09 13:27:26 +05302265 if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ENHANCEDPM) &&
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302266 (conf->type == NL80211_IFTYPE_STATION) &&
Sujith17d79042009-02-09 13:27:03 +05302267 !sc->config.swBeaconProcess)
2268 sc->imask |= ATH9K_INT_TIM;
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302269
Sujith17d79042009-02-09 13:27:03 +05302270 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302271
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002272 if (conf->type == NL80211_IFTYPE_AP) {
2273 /* TODO: is this a suitable place to start ANI for AP mode? */
2274 /* Start ANI */
Sujith17d79042009-02-09 13:27:03 +05302275 mod_timer(&sc->ani.timer,
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002276 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
2277 }
2278
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002279out:
Sujith141b38b2009-02-04 08:10:07 +05302280 mutex_unlock(&sc->mutex);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002281 return ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002282}
2283
2284static void ath9k_remove_interface(struct ieee80211_hw *hw,
2285 struct ieee80211_if_init_conf *conf)
2286{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002287 struct ath_wiphy *aphy = hw->priv;
2288 struct ath_softc *sc = aphy->sc;
Sujith17d79042009-02-09 13:27:03 +05302289 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002290 int i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002291
Sujith04bd4632008-11-28 22:18:05 +05302292 DPRINTF(sc, ATH_DBG_CONFIG, "Detach Interface\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002293
Sujith141b38b2009-02-04 08:10:07 +05302294 mutex_lock(&sc->mutex);
2295
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002296 /* Stop ANI */
Sujith17d79042009-02-09 13:27:03 +05302297 del_timer_sync(&sc->ani.timer);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002298
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002299 /* Reclaim beacon resources */
Pat Erley9cb54122009-03-20 22:59:59 -04002300 if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
2301 (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) ||
2302 (sc->sc_ah->opmode == NL80211_IFTYPE_MESH_POINT)) {
Sujithb77f4832008-12-07 21:44:03 +05302303 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002304 ath_beacon_return(sc, avp);
2305 }
2306
Sujith672840a2008-08-11 14:05:08 +05302307 sc->sc_flags &= ~SC_OP_BEACONS;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002308
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002309 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
2310 if (sc->beacon.bslot[i] == conf->vif) {
2311 printk(KERN_DEBUG "%s: vif had allocated beacon "
2312 "slot\n", __func__);
2313 sc->beacon.bslot[i] = NULL;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02002314 sc->beacon.bslot_aphy[i] = NULL;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002315 }
2316 }
2317
Sujith17d79042009-02-09 13:27:03 +05302318 sc->nvifs--;
Sujith141b38b2009-02-04 08:10:07 +05302319
2320 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002321}
2322
Johannes Berge8975582008-10-09 12:18:51 +02002323static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002324{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002325 struct ath_wiphy *aphy = hw->priv;
2326 struct ath_softc *sc = aphy->sc;
Johannes Berge8975582008-10-09 12:18:51 +02002327 struct ieee80211_conf *conf = &hw->conf;
Vivek Natarajan8782b412009-03-30 14:17:00 +05302328 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002329
Sujithaa33de02008-12-18 11:40:16 +05302330 mutex_lock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302331
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302332 if (changed & IEEE80211_CONF_CHANGE_PS) {
2333 if (conf->flags & IEEE80211_CONF_PS) {
Vivek Natarajan8782b412009-03-30 14:17:00 +05302334 if (!(ah->caps.hw_caps &
2335 ATH9K_HW_CAP_AUTOSLEEP)) {
2336 if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
2337 sc->imask |= ATH9K_INT_TIM_TIMER;
2338 ath9k_hw_set_interrupts(sc->sc_ah,
2339 sc->imask);
2340 }
2341 ath9k_hw_setrxabort(sc->sc_ah, 1);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302342 }
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302343 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
2344 } else {
2345 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vivek Natarajan8782b412009-03-30 14:17:00 +05302346 if (!(ah->caps.hw_caps &
2347 ATH9K_HW_CAP_AUTOSLEEP)) {
2348 ath9k_hw_setrxabort(sc->sc_ah, 0);
2349 sc->sc_flags &= ~SC_OP_WAIT_FOR_BEACON;
2350 if (sc->imask & ATH9K_INT_TIM_TIMER) {
2351 sc->imask &= ~ATH9K_INT_TIM_TIMER;
2352 ath9k_hw_set_interrupts(sc->sc_ah,
2353 sc->imask);
2354 }
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302355 }
2356 }
2357 }
2358
Johannes Berg47979382009-01-07 10:13:27 +01002359 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
Sujith99405f92008-11-24 12:08:35 +05302360 struct ieee80211_channel *curchan = hw->conf.channel;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002361 int pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002362
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002363 aphy->chan_idx = pos;
2364 aphy->chan_is_ht = conf_is_ht(conf);
2365
Jouni Malinen8089cc42009-03-03 19:23:38 +02002366 if (aphy->state == ATH_WIPHY_SCAN ||
2367 aphy->state == ATH_WIPHY_ACTIVE)
2368 ath9k_wiphy_pause_all_forced(sc, aphy);
2369 else {
2370 /*
2371 * Do not change operational channel based on a paused
2372 * wiphy changes.
2373 */
2374 goto skip_chan_change;
2375 }
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002376
Sujith04bd4632008-11-28 22:18:05 +05302377 DPRINTF(sc, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
2378 curchan->center_freq);
Johannes Bergae5eb022008-10-14 16:58:37 +02002379
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002380 /* XXX: remove me eventualy */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002381 ath9k_update_ichannel(sc, hw, &sc->sc_ah->channels[pos]);
Sujithe11602b2008-11-27 09:46:27 +05302382
Luis R. Rodriguezecf70442008-12-23 15:58:43 -08002383 ath_update_chainmask(sc, conf_is_ht(conf));
Sujith86060f02009-01-07 14:25:29 +05302384
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002385 if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
Sujith04bd4632008-11-28 22:18:05 +05302386 DPRINTF(sc, ATH_DBG_FATAL, "Unable to set channel\n");
Sujithaa33de02008-12-18 11:40:16 +05302387 mutex_unlock(&sc->mutex);
Sujithe11602b2008-11-27 09:46:27 +05302388 return -EINVAL;
2389 }
Sujith094d05d2008-12-12 11:57:43 +05302390 }
Sujith86b89ee2008-08-07 10:54:57 +05302391
Jouni Malinen8089cc42009-03-03 19:23:38 +02002392skip_chan_change:
Luis R. Rodriguez5c020dc2008-10-22 13:28:45 -07002393 if (changed & IEEE80211_CONF_CHANGE_POWER)
Sujith17d79042009-02-09 13:27:03 +05302394 sc->config.txpowlimit = 2 * conf->power_level;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002395
Sujithb238e902009-03-03 10:16:56 +05302396 /*
2397 * The HW TSF has to be reset when the beacon interval changes.
2398 * We set the flag here, and ath_beacon_config_ap() would take this
2399 * into account when it gets called through the subsequent
2400 * config_interface() call - with IFCC_BEACON in the changed field.
2401 */
2402
2403 if (changed & IEEE80211_CONF_CHANGE_BEACON_INTERVAL)
2404 sc->sc_flags |= SC_OP_TSF_RESET;
2405
Sujithaa33de02008-12-18 11:40:16 +05302406 mutex_unlock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302407
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002408 return 0;
2409}
2410
2411static int ath9k_config_interface(struct ieee80211_hw *hw,
2412 struct ieee80211_vif *vif,
2413 struct ieee80211_if_conf *conf)
2414{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002415 struct ath_wiphy *aphy = hw->priv;
2416 struct ath_softc *sc = aphy->sc;
Sujithcbe61d82009-02-09 13:27:12 +05302417 struct ath_hw *ah = sc->sc_ah;
Sujith17d79042009-02-09 13:27:03 +05302418 struct ath_vif *avp = (void *)vif->drv_priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002419 u32 rfilt = 0;
2420 int error, i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002421
Sujith25549352009-03-03 10:16:57 +05302422 mutex_lock(&sc->mutex);
2423
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002424 /* TODO: Need to decide which hw opmode to use for multi-interface
2425 * cases */
Johannes Berg05c914f2008-09-11 00:01:58 +02002426 if (vif->type == NL80211_IFTYPE_AP &&
Sujith2660b812009-02-09 13:27:26 +05302427 ah->opmode != NL80211_IFTYPE_AP) {
2428 ah->opmode = NL80211_IFTYPE_STATION;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002429 ath9k_hw_setopmode(ah);
Sujithba52da52009-02-09 13:27:10 +05302430 memcpy(sc->curbssid, sc->sc_ah->macaddr, ETH_ALEN);
2431 sc->curaid = 0;
2432 ath9k_hw_write_associd(sc);
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002433 /* Request full reset to get hw opmode changed properly */
2434 sc->sc_flags |= SC_OP_FULL_RESET;
2435 }
2436
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002437 if ((conf->changed & IEEE80211_IFCC_BSSID) &&
2438 !is_zero_ether_addr(conf->bssid)) {
2439 switch (vif->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002440 case NL80211_IFTYPE_STATION:
2441 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04002442 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002443 /* Set BSSID */
Sujith17d79042009-02-09 13:27:03 +05302444 memcpy(sc->curbssid, conf->bssid, ETH_ALEN);
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02002445 memcpy(avp->bssid, conf->bssid, ETH_ALEN);
Sujith17d79042009-02-09 13:27:03 +05302446 sc->curaid = 0;
Sujithba52da52009-02-09 13:27:10 +05302447 ath9k_hw_write_associd(sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002448
2449 /* Set aggregation protection mode parameters */
Sujith17d79042009-02-09 13:27:03 +05302450 sc->config.ath_aggr_prot = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002451
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002452 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd4632008-11-28 22:18:05 +05302453 "RX filter 0x%x bssid %pM aid 0x%x\n",
Sujith17d79042009-02-09 13:27:03 +05302454 rfilt, sc->curbssid, sc->curaid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002455
2456 /* need to reconfigure the beacon */
Sujith672840a2008-08-11 14:05:08 +05302457 sc->sc_flags &= ~SC_OP_BEACONS ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002458
2459 break;
2460 default:
2461 break;
2462 }
2463 }
2464
Sujith1f7d6cb2009-01-27 10:55:54 +05302465 if ((vif->type == NL80211_IFTYPE_ADHOC) ||
Pat Erley9cb54122009-03-20 22:59:59 -04002466 (vif->type == NL80211_IFTYPE_AP) ||
2467 (vif->type == NL80211_IFTYPE_MESH_POINT)) {
Sujith1f7d6cb2009-01-27 10:55:54 +05302468 if ((conf->changed & IEEE80211_IFCC_BEACON) ||
2469 (conf->changed & IEEE80211_IFCC_BEACON_ENABLED &&
2470 conf->enable_beacon)) {
2471 /*
2472 * Allocate and setup the beacon frame.
2473 *
2474 * Stop any previous beacon DMA. This may be
2475 * necessary, for example, when an ibss merge
2476 * causes reconfiguration; we may be called
2477 * with beacon transmission active.
2478 */
2479 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002480
Jouni Malinenc52f33d2009-03-03 19:23:29 +02002481 error = ath_beacon_alloc(aphy, vif);
Sujith25549352009-03-03 10:16:57 +05302482 if (error != 0) {
2483 mutex_unlock(&sc->mutex);
Sujith1f7d6cb2009-01-27 10:55:54 +05302484 return error;
Sujith25549352009-03-03 10:16:57 +05302485 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002486
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002487 ath_beacon_config(sc, vif);
Sujith1f7d6cb2009-01-27 10:55:54 +05302488 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002489 }
2490
2491 /* Check for WLAN_CAPABILITY_PRIVACY ? */
Colin McCabed97809d2008-12-01 13:38:55 -08002492 if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002493 for (i = 0; i < IEEE80211_WEP_NKID; i++)
2494 if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
2495 ath9k_hw_keysetmac(sc->sc_ah,
2496 (u16)i,
Sujith17d79042009-02-09 13:27:03 +05302497 sc->curbssid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002498 }
2499
2500 /* Only legacy IBSS for now */
Johannes Berg05c914f2008-09-11 00:01:58 +02002501 if (vif->type == NL80211_IFTYPE_ADHOC)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002502 ath_update_chainmask(sc, 0);
2503
Sujith25549352009-03-03 10:16:57 +05302504 mutex_unlock(&sc->mutex);
2505
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002506 return 0;
2507}
2508
2509#define SUPPORTED_FILTERS \
2510 (FIF_PROMISC_IN_BSS | \
2511 FIF_ALLMULTI | \
2512 FIF_CONTROL | \
2513 FIF_OTHER_BSS | \
2514 FIF_BCN_PRBRESP_PROMISC | \
2515 FIF_FCSFAIL)
2516
Sujith7dcfdcd2008-08-11 14:03:13 +05302517/* FIXME: sc->sc_full_reset ? */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002518static void ath9k_configure_filter(struct ieee80211_hw *hw,
2519 unsigned int changed_flags,
2520 unsigned int *total_flags,
2521 int mc_count,
2522 struct dev_mc_list *mclist)
2523{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002524 struct ath_wiphy *aphy = hw->priv;
2525 struct ath_softc *sc = aphy->sc;
Sujith7dcfdcd2008-08-11 14:03:13 +05302526 u32 rfilt;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002527
2528 changed_flags &= SUPPORTED_FILTERS;
2529 *total_flags &= SUPPORTED_FILTERS;
2530
Sujithb77f4832008-12-07 21:44:03 +05302531 sc->rx.rxfilter = *total_flags;
Sujith7dcfdcd2008-08-11 14:03:13 +05302532 rfilt = ath_calcrxfilter(sc);
2533 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
2534
Sujithb77f4832008-12-07 21:44:03 +05302535 DPRINTF(sc, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", sc->rx.rxfilter);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002536}
2537
2538static void ath9k_sta_notify(struct ieee80211_hw *hw,
2539 struct ieee80211_vif *vif,
2540 enum sta_notify_cmd cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02002541 struct ieee80211_sta *sta)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002542{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002543 struct ath_wiphy *aphy = hw->priv;
2544 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002545
2546 switch (cmd) {
2547 case STA_NOTIFY_ADD:
Sujith5640b082008-10-29 10:16:06 +05302548 ath_node_attach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002549 break;
2550 case STA_NOTIFY_REMOVE:
Sujithb5aa9bf2008-10-29 10:13:31 +05302551 ath_node_detach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002552 break;
2553 default:
2554 break;
2555 }
2556}
2557
Sujith141b38b2009-02-04 08:10:07 +05302558static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002559 const struct ieee80211_tx_queue_params *params)
2560{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002561 struct ath_wiphy *aphy = hw->priv;
2562 struct ath_softc *sc = aphy->sc;
Sujithea9880f2008-08-07 10:53:10 +05302563 struct ath9k_tx_queue_info qi;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002564 int ret = 0, qnum;
2565
2566 if (queue >= WME_NUM_AC)
2567 return 0;
2568
Sujith141b38b2009-02-04 08:10:07 +05302569 mutex_lock(&sc->mutex);
2570
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002571 qi.tqi_aifs = params->aifs;
2572 qi.tqi_cwmin = params->cw_min;
2573 qi.tqi_cwmax = params->cw_max;
2574 qi.tqi_burstTime = params->txop;
2575 qnum = ath_get_hal_qnum(queue, sc);
2576
2577 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd4632008-11-28 22:18:05 +05302578 "Configure tx [queue/halq] [%d/%d], "
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002579 "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
Sujith04bd4632008-11-28 22:18:05 +05302580 queue, qnum, params->aifs, params->cw_min,
2581 params->cw_max, params->txop);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002582
2583 ret = ath_txq_update(sc, qnum, &qi);
2584 if (ret)
Sujith04bd4632008-11-28 22:18:05 +05302585 DPRINTF(sc, ATH_DBG_FATAL, "TXQ Update failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002586
Sujith141b38b2009-02-04 08:10:07 +05302587 mutex_unlock(&sc->mutex);
2588
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002589 return ret;
2590}
2591
2592static int ath9k_set_key(struct ieee80211_hw *hw,
2593 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002594 struct ieee80211_vif *vif,
2595 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002596 struct ieee80211_key_conf *key)
2597{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002598 struct ath_wiphy *aphy = hw->priv;
2599 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002600 int ret = 0;
2601
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02002602 if (modparam_nohwcrypt)
2603 return -ENOSPC;
2604
Sujith141b38b2009-02-04 08:10:07 +05302605 mutex_lock(&sc->mutex);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302606 ath9k_ps_wakeup(sc);
Sujith04bd4632008-11-28 22:18:05 +05302607 DPRINTF(sc, ATH_DBG_KEYCACHE, "Set HW Key\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002608
2609 switch (cmd) {
2610 case SET_KEY:
Jouni Malinen3f53dd62009-02-26 11:18:46 +02002611 ret = ath_key_config(sc, vif, sta, key);
Jouni Malinen6ace2892008-12-17 13:32:17 +02002612 if (ret >= 0) {
2613 key->hw_key_idx = ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002614 /* push IV and Michael MIC generation to stack */
2615 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
Senthil Balasubramanian1b961752008-09-01 19:45:21 +05302616 if (key->alg == ALG_TKIP)
2617 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002618 if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
2619 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
Jouni Malinen6ace2892008-12-17 13:32:17 +02002620 ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002621 }
2622 break;
2623 case DISABLE_KEY:
2624 ath_key_delete(sc, key);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002625 break;
2626 default:
2627 ret = -EINVAL;
2628 }
2629
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302630 ath9k_ps_restore(sc);
Sujith141b38b2009-02-04 08:10:07 +05302631 mutex_unlock(&sc->mutex);
2632
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002633 return ret;
2634}
2635
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002636static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
2637 struct ieee80211_vif *vif,
2638 struct ieee80211_bss_conf *bss_conf,
2639 u32 changed)
2640{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002641 struct ath_wiphy *aphy = hw->priv;
2642 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002643
Sujith141b38b2009-02-04 08:10:07 +05302644 mutex_lock(&sc->mutex);
2645
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002646 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
Sujith04bd4632008-11-28 22:18:05 +05302647 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002648 bss_conf->use_short_preamble);
2649 if (bss_conf->use_short_preamble)
Sujith672840a2008-08-11 14:05:08 +05302650 sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002651 else
Sujith672840a2008-08-11 14:05:08 +05302652 sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002653 }
2654
2655 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
Sujith04bd4632008-11-28 22:18:05 +05302656 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002657 bss_conf->use_cts_prot);
2658 if (bss_conf->use_cts_prot &&
2659 hw->conf.channel->band != IEEE80211_BAND_5GHZ)
Sujith672840a2008-08-11 14:05:08 +05302660 sc->sc_flags |= SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002661 else
Sujith672840a2008-08-11 14:05:08 +05302662 sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002663 }
2664
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002665 if (changed & BSS_CHANGED_ASSOC) {
Sujith04bd4632008-11-28 22:18:05 +05302666 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002667 bss_conf->assoc);
Sujith5640b082008-10-29 10:16:06 +05302668 ath9k_bss_assoc_info(sc, vif, bss_conf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002669 }
Sujith141b38b2009-02-04 08:10:07 +05302670
2671 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002672}
2673
2674static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
2675{
2676 u64 tsf;
Jouni Malinenbce048d2009-03-03 19:23:28 +02002677 struct ath_wiphy *aphy = hw->priv;
2678 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002679
Sujith141b38b2009-02-04 08:10:07 +05302680 mutex_lock(&sc->mutex);
2681 tsf = ath9k_hw_gettsf64(sc->sc_ah);
2682 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002683
2684 return tsf;
2685}
2686
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002687static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2688{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002689 struct ath_wiphy *aphy = hw->priv;
2690 struct ath_softc *sc = aphy->sc;
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002691
Sujith141b38b2009-02-04 08:10:07 +05302692 mutex_lock(&sc->mutex);
2693 ath9k_hw_settsf64(sc->sc_ah, tsf);
2694 mutex_unlock(&sc->mutex);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002695}
2696
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002697static void ath9k_reset_tsf(struct ieee80211_hw *hw)
2698{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002699 struct ath_wiphy *aphy = hw->priv;
2700 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002701
Sujith141b38b2009-02-04 08:10:07 +05302702 mutex_lock(&sc->mutex);
2703 ath9k_hw_reset_tsf(sc->sc_ah);
2704 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002705}
2706
2707static int ath9k_ampdu_action(struct ieee80211_hw *hw,
Sujith141b38b2009-02-04 08:10:07 +05302708 enum ieee80211_ampdu_mlme_action action,
2709 struct ieee80211_sta *sta,
2710 u16 tid, u16 *ssn)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002711{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002712 struct ath_wiphy *aphy = hw->priv;
2713 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002714 int ret = 0;
2715
2716 switch (action) {
2717 case IEEE80211_AMPDU_RX_START:
Sujithdca3edb2008-10-29 10:19:01 +05302718 if (!(sc->sc_flags & SC_OP_RXAGGR))
2719 ret = -ENOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002720 break;
2721 case IEEE80211_AMPDU_RX_STOP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002722 break;
2723 case IEEE80211_AMPDU_TX_START:
Sujithb5aa9bf2008-10-29 10:13:31 +05302724 ret = ath_tx_aggr_start(sc, sta, tid, ssn);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002725 if (ret < 0)
2726 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302727 "Unable to start TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002728 else
Johannes Berg17741cd2008-09-11 00:02:02 +02002729 ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002730 break;
2731 case IEEE80211_AMPDU_TX_STOP:
Sujithb5aa9bf2008-10-29 10:13:31 +05302732 ret = ath_tx_aggr_stop(sc, sta, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002733 if (ret < 0)
2734 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302735 "Unable to stop TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002736
Johannes Berg17741cd2008-09-11 00:02:02 +02002737 ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002738 break;
Johannes Bergb1720232009-03-23 17:28:39 +01002739 case IEEE80211_AMPDU_TX_OPERATIONAL:
Sujith8469cde2008-10-29 10:19:28 +05302740 ath_tx_aggr_resume(sc, sta, tid);
2741 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002742 default:
Sujith04bd4632008-11-28 22:18:05 +05302743 DPRINTF(sc, ATH_DBG_FATAL, "Unknown AMPDU action\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002744 }
2745
2746 return ret;
2747}
2748
Sujith0c98de62009-03-03 10:16:45 +05302749static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
2750{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002751 struct ath_wiphy *aphy = hw->priv;
2752 struct ath_softc *sc = aphy->sc;
Sujith0c98de62009-03-03 10:16:45 +05302753
Jouni Malinen8089cc42009-03-03 19:23:38 +02002754 if (ath9k_wiphy_scanning(sc)) {
2755 printk(KERN_DEBUG "ath9k: Two wiphys trying to scan at the "
2756 "same time\n");
2757 /*
2758 * Do not allow the concurrent scanning state for now. This
2759 * could be improved with scanning control moved into ath9k.
2760 */
2761 return;
2762 }
2763
2764 aphy->state = ATH_WIPHY_SCAN;
2765 ath9k_wiphy_pause_all_forced(sc, aphy);
2766
Sujith0c98de62009-03-03 10:16:45 +05302767 mutex_lock(&sc->mutex);
2768 sc->sc_flags |= SC_OP_SCANNING;
2769 mutex_unlock(&sc->mutex);
2770}
2771
2772static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
2773{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002774 struct ath_wiphy *aphy = hw->priv;
2775 struct ath_softc *sc = aphy->sc;
Sujith0c98de62009-03-03 10:16:45 +05302776
2777 mutex_lock(&sc->mutex);
Jouni Malinen8089cc42009-03-03 19:23:38 +02002778 aphy->state = ATH_WIPHY_ACTIVE;
Sujith0c98de62009-03-03 10:16:45 +05302779 sc->sc_flags &= ~SC_OP_SCANNING;
2780 mutex_unlock(&sc->mutex);
2781}
2782
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002783struct ieee80211_ops ath9k_ops = {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002784 .tx = ath9k_tx,
2785 .start = ath9k_start,
2786 .stop = ath9k_stop,
2787 .add_interface = ath9k_add_interface,
2788 .remove_interface = ath9k_remove_interface,
2789 .config = ath9k_config,
2790 .config_interface = ath9k_config_interface,
2791 .configure_filter = ath9k_configure_filter,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002792 .sta_notify = ath9k_sta_notify,
2793 .conf_tx = ath9k_conf_tx,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002794 .bss_info_changed = ath9k_bss_info_changed,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002795 .set_key = ath9k_set_key,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002796 .get_tsf = ath9k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002797 .set_tsf = ath9k_set_tsf,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002798 .reset_tsf = ath9k_reset_tsf,
Johannes Berg4233df62008-10-13 13:35:05 +02002799 .ampdu_action = ath9k_ampdu_action,
Sujith0c98de62009-03-03 10:16:45 +05302800 .sw_scan_start = ath9k_sw_scan_start,
2801 .sw_scan_complete = ath9k_sw_scan_complete,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002802};
2803
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002804static struct {
2805 u32 version;
2806 const char * name;
2807} ath_mac_bb_names[] = {
2808 { AR_SREV_VERSION_5416_PCI, "5416" },
2809 { AR_SREV_VERSION_5416_PCIE, "5418" },
2810 { AR_SREV_VERSION_9100, "9100" },
2811 { AR_SREV_VERSION_9160, "9160" },
2812 { AR_SREV_VERSION_9280, "9280" },
2813 { AR_SREV_VERSION_9285, "9285" }
2814};
2815
2816static struct {
2817 u16 version;
2818 const char * name;
2819} ath_rf_names[] = {
2820 { 0, "5133" },
2821 { AR_RAD5133_SREV_MAJOR, "5133" },
2822 { AR_RAD5122_SREV_MAJOR, "5122" },
2823 { AR_RAD2133_SREV_MAJOR, "2133" },
2824 { AR_RAD2122_SREV_MAJOR, "2122" }
2825};
2826
2827/*
2828 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2829 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002830const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002831ath_mac_bb_name(u32 mac_bb_version)
2832{
2833 int i;
2834
2835 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2836 if (ath_mac_bb_names[i].version == mac_bb_version) {
2837 return ath_mac_bb_names[i].name;
2838 }
2839 }
2840
2841 return "????";
2842}
2843
2844/*
2845 * Return the RF name. "????" is returned if the RF is unknown.
2846 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002847const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002848ath_rf_name(u16 rf_version)
2849{
2850 int i;
2851
2852 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2853 if (ath_rf_names[i].version == rf_version) {
2854 return ath_rf_names[i].name;
2855 }
2856 }
2857
2858 return "????";
2859}
2860
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002861static int __init ath9k_init(void)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002862{
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302863 int error;
2864
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302865 /* Register rate control algorithm */
2866 error = ath_rate_control_register();
2867 if (error != 0) {
2868 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002869 "ath9k: Unable to register rate control "
2870 "algorithm: %d\n",
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302871 error);
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002872 goto err_out;
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302873 }
2874
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002875 error = ath9k_debug_create_root();
2876 if (error) {
2877 printk(KERN_ERR
2878 "ath9k: Unable to create debugfs root: %d\n",
2879 error);
2880 goto err_rate_unregister;
2881 }
2882
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002883 error = ath_pci_init();
2884 if (error < 0) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002885 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002886 "ath9k: No PCI devices found, driver not installed.\n");
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002887 error = -ENODEV;
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002888 goto err_remove_root;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002889 }
2890
Gabor Juhos09329d32009-01-14 20:17:07 +01002891 error = ath_ahb_init();
2892 if (error < 0) {
2893 error = -ENODEV;
2894 goto err_pci_exit;
2895 }
2896
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002897 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002898
Gabor Juhos09329d32009-01-14 20:17:07 +01002899 err_pci_exit:
2900 ath_pci_exit();
2901
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002902 err_remove_root:
2903 ath9k_debug_remove_root();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002904 err_rate_unregister:
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302905 ath_rate_control_unregister();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002906 err_out:
2907 return error;
2908}
2909module_init(ath9k_init);
2910
2911static void __exit ath9k_exit(void)
2912{
Gabor Juhos09329d32009-01-14 20:17:07 +01002913 ath_ahb_exit();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002914 ath_pci_exit();
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002915 ath9k_debug_remove_root();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002916 ath_rate_control_unregister();
Sujith04bd4632008-11-28 22:18:05 +05302917 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002918}
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002919module_exit(ath9k_exit);