blob: 6413c5a08373fdfad23cb8bbd9758c08448b534b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040013#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090019#include <linux/errno.h>
20#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
Linus Torvalds1da177e2005-04-16 15:20:36 -070025static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Bjorn Helgaas527eee22013-04-17 17:44:48 -060027#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
28
29
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010030/* Arch hooks */
31
Thomas Petazzoni4287d822013-08-09 22:27:06 +020032int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
33{
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020034 struct msi_chip *chip = dev->bus->msi;
35 int err;
36
37 if (!chip || !chip->setup_irq)
38 return -EINVAL;
39
40 err = chip->setup_irq(chip, dev, desc);
41 if (err < 0)
42 return err;
43
44 irq_set_chip_data(desc->irq, chip);
45
46 return 0;
Thomas Petazzoni4287d822013-08-09 22:27:06 +020047}
48
49void __weak arch_teardown_msi_irq(unsigned int irq)
50{
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020051 struct msi_chip *chip = irq_get_chip_data(irq);
52
53 if (!chip || !chip->teardown_irq)
54 return;
55
56 chip->teardown_irq(chip, irq);
Thomas Petazzoni4287d822013-08-09 22:27:06 +020057}
58
Thomas Petazzoni4287d822013-08-09 22:27:06 +020059int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010060{
61 struct msi_desc *entry;
62 int ret;
63
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040064 /*
65 * If an architecture wants to support multiple MSI, it needs to
66 * override arch_setup_msi_irqs()
67 */
68 if (type == PCI_CAP_ID_MSI && nvec > 1)
69 return 1;
70
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010071 list_for_each_entry(entry, &dev->msi_list, list) {
72 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110073 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010074 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110075 if (ret > 0)
76 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010077 }
78
79 return 0;
80}
81
Thomas Petazzoni4287d822013-08-09 22:27:06 +020082/*
83 * We have a default implementation available as a separate non-weak
84 * function, as it is used by the Xen x86 PCI code
85 */
Thomas Gleixner1525bf02010-10-06 16:05:35 -040086void default_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010087{
88 struct msi_desc *entry;
89
90 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040091 int i, nvec;
92 if (entry->irq == 0)
93 continue;
Alexander Gordeev65f6ae62013-05-13 11:05:48 +020094 if (entry->nvec_used)
95 nvec = entry->nvec_used;
96 else
97 nvec = 1 << entry->msi_attrib.multiple;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040098 for (i = 0; i < nvec; i++)
99 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100100 }
101}
102
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200103void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
104{
105 return default_teardown_msi_irqs(dev);
106}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500107
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800108static void default_restore_msi_irq(struct pci_dev *dev, int irq)
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500109{
110 struct msi_desc *entry;
111
112 entry = NULL;
113 if (dev->msix_enabled) {
114 list_for_each_entry(entry, &dev->msi_list, list) {
115 if (irq == entry->irq)
116 break;
117 }
118 } else if (dev->msi_enabled) {
119 entry = irq_get_msi_desc(irq);
120 }
121
122 if (entry)
Yijing Wang56b72b42014-09-29 18:35:16 -0600123 __write_msi_msg(entry, &entry->msg);
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500124}
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200125
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800126void __weak arch_restore_msi_irqs(struct pci_dev *dev)
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200127{
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800128 return default_restore_msi_irqs(dev);
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200129}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500130
Gavin Shane375b562013-04-04 16:54:30 +0000131static void msi_set_enable(struct pci_dev *dev, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800132{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800133 u16 control;
134
Gavin Shane375b562013-04-04 16:54:30 +0000135 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600136 control &= ~PCI_MSI_FLAGS_ENABLE;
137 if (enable)
138 control |= PCI_MSI_FLAGS_ENABLE;
Gavin Shane375b562013-04-04 16:54:30 +0000139 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +0900140}
141
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800142static void msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800143{
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800144 u16 ctrl;
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800145
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800146 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
147 ctrl &= ~clear;
148 ctrl |= set;
149 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800150}
151
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500152static inline __attribute_const__ u32 msi_mask(unsigned x)
153{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700154 /* Don't shift by >= width of type */
155 if (x >= 5)
156 return 0xffffffff;
157 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500158}
159
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600160/*
161 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
162 * mask all MSI interrupts by clearing the MSI enable bit does not work
163 * reliably as devices without an INTx disable bit will then generate a
164 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600165 */
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500166u32 default_msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400168 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400170 if (!desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900171 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400172
173 mask_bits &= ~mask;
174 mask_bits |= flag;
175 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900176
177 return mask_bits;
178}
179
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500180__weak u32 arch_msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
181{
182 return default_msi_mask_irq(desc, mask, flag);
183}
184
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900185static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
186{
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500187 desc->masked = arch_msi_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400188}
189
190/*
191 * This internal function does not flush PCI writes to the device.
192 * All users must ensure that they read from the device before either
193 * assuming that the device state is up to date, or returning out of this
194 * file. This saves a few milliseconds when initialising devices with lots
195 * of MSI-X interrupts.
196 */
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500197u32 default_msix_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400198{
199 u32 mask_bits = desc->masked;
200 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900201 PCI_MSIX_ENTRY_VECTOR_CTRL;
Sheng Yang8d805282010-11-11 15:46:55 +0800202 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
203 if (flag)
204 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400205 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900206
207 return mask_bits;
208}
209
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500210__weak u32 arch_msix_mask_irq(struct msi_desc *desc, u32 flag)
211{
212 return default_msix_mask_irq(desc, flag);
213}
214
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900215static void msix_mask_irq(struct msi_desc *desc, u32 flag)
216{
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500217 desc->masked = arch_msix_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400218}
219
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200220static void msi_set_mask_bit(struct irq_data *data, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400221{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200222 struct msi_desc *desc = irq_data_get_msi(data);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400223
224 if (desc->msi_attrib.is_msix) {
225 msix_mask_irq(desc, flag);
226 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400227 } else {
Yijing Wanga281b782014-07-08 10:08:55 +0800228 unsigned offset = data->irq - desc->irq;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400229 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400231}
232
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200233void mask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400234{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200235 msi_set_mask_bit(data, 1);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400236}
237
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200238void unmask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400239{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200240 msi_set_mask_bit(data, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241}
242
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800243void default_restore_msi_irqs(struct pci_dev *dev)
244{
245 struct msi_desc *entry;
246
247 list_for_each_entry(entry, &dev->msi_list, list) {
248 default_restore_msi_irq(dev, entry->irq);
249 }
250}
251
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200252void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700253{
Ben Hutchings30da5522010-07-23 14:56:28 +0100254 BUG_ON(entry->dev->current_state != PCI_D0);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700255
Ben Hutchings30da5522010-07-23 14:56:28 +0100256 if (entry->msi_attrib.is_msix) {
257 void __iomem *base = entry->mask_base +
258 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
259
260 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
261 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
262 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
263 } else {
264 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600265 int pos = dev->msi_cap;
Ben Hutchings30da5522010-07-23 14:56:28 +0100266 u16 data;
267
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600268 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
269 &msg->address_lo);
Ben Hutchings30da5522010-07-23 14:56:28 +0100270 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600271 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
272 &msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600273 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100274 } else {
275 msg->address_hi = 0;
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600276 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100277 }
278 msg->data = data;
279 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700280}
281
Yinghai Lu3145e942008-12-05 18:58:34 -0800282void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700283{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200284 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800285
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200286 __read_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800287}
288
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200289void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Ben Hutchings30da5522010-07-23 14:56:28 +0100290{
Ben Hutchings30da5522010-07-23 14:56:28 +0100291 /* Assert that the cache is valid, assuming that
292 * valid messages are not all-zeroes. */
293 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
294 entry->msg.data));
295
296 *msg = entry->msg;
297}
298
299void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
300{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200301 struct msi_desc *entry = irq_get_msi_desc(irq);
Ben Hutchings30da5522010-07-23 14:56:28 +0100302
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200303 __get_cached_msi_msg(entry, msg);
Ben Hutchings30da5522010-07-23 14:56:28 +0100304}
305
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200306void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800307{
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100308 if (entry->dev->current_state != PCI_D0) {
309 /* Don't touch the hardware now */
310 } else if (entry->msi_attrib.is_msix) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400311 void __iomem *base;
312 base = entry->mask_base +
313 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
314
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900315 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
316 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
317 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400318 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700319 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600320 int pos = dev->msi_cap;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400321 u16 msgctl;
322
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600323 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400324 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
325 msgctl |= entry->msi_attrib.multiple << 4;
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600326 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700327
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600328 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
329 msg->address_lo);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700330 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600331 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
332 msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600333 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
334 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700335 } else {
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600336 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
337 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700338 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700339 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700340 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700341}
342
Yinghai Lu3145e942008-12-05 18:58:34 -0800343void write_msi_msg(unsigned int irq, struct msi_msg *msg)
344{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200345 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800346
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200347 __write_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800348}
349
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900350static void free_msi_irqs(struct pci_dev *dev)
351{
352 struct msi_desc *entry, *tmp;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800353 struct attribute **msi_attrs;
354 struct device_attribute *dev_attr;
355 int count = 0;
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900356
357 list_for_each_entry(entry, &dev->msi_list, list) {
358 int i, nvec;
359 if (!entry->irq)
360 continue;
Alexander Gordeev65f6ae62013-05-13 11:05:48 +0200361 if (entry->nvec_used)
362 nvec = entry->nvec_used;
363 else
364 nvec = 1 << entry->msi_attrib.multiple;
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900365 for (i = 0; i < nvec; i++)
366 BUG_ON(irq_has_action(entry->irq + i));
367 }
368
369 arch_teardown_msi_irqs(dev);
370
371 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
372 if (entry->msi_attrib.is_msix) {
373 if (list_is_last(&entry->list, &dev->msi_list))
374 iounmap(entry->mask_base);
375 }
Neil Horman424eb392012-01-03 10:29:54 -0500376
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900377 list_del(&entry->list);
378 kfree(entry);
379 }
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800380
381 if (dev->msi_irq_groups) {
382 sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups);
383 msi_attrs = dev->msi_irq_groups[0]->attrs;
Alexei Starovoitovb701c0b2014-06-04 15:49:50 -0700384 while (msi_attrs[count]) {
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800385 dev_attr = container_of(msi_attrs[count],
386 struct device_attribute, attr);
387 kfree(dev_attr->attr.name);
388 kfree(dev_attr);
389 ++count;
390 }
391 kfree(msi_attrs);
392 kfree(dev->msi_irq_groups[0]);
393 kfree(dev->msi_irq_groups);
394 dev->msi_irq_groups = NULL;
395 }
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900396}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900397
Matthew Wilcox379f5322009-03-17 08:54:07 -0400398static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400400 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
401 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 return NULL;
403
Matthew Wilcox379f5322009-03-17 08:54:07 -0400404 INIT_LIST_HEAD(&desc->list);
405 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
Matthew Wilcox379f5322009-03-17 08:54:07 -0400407 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408}
409
David Millerba698ad2007-10-25 01:16:30 -0700410static void pci_intx_for_msi(struct pci_dev *dev, int enable)
411{
412 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
413 pci_intx(dev, enable);
414}
415
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100416static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800417{
Shaohua Li41017f02006-02-08 17:11:38 +0800418 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700419 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800420
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800421 if (!dev->msi_enabled)
422 return;
423
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200424 entry = irq_get_msi_desc(dev->irq);
Shaohua Li41017f02006-02-08 17:11:38 +0800425
David Millerba698ad2007-10-25 01:16:30 -0700426 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000427 msi_set_enable(dev, 0);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800428 arch_restore_msi_irqs(dev);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700429
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600430 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Yijing Wang31ea5d42014-06-19 16:30:30 +0800431 msi_mask_irq(entry, msi_mask(entry->msi_attrib.multi_cap),
432 entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700433 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400434 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600435 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100436}
437
438static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800439{
Shaohua Li41017f02006-02-08 17:11:38 +0800440 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800441
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700442 if (!dev->msix_enabled)
443 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700444 BUG_ON(list_empty(&dev->msi_list));
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700445
Shaohua Li41017f02006-02-08 17:11:38 +0800446 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700447 pci_intx_for_msi(dev, 0);
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800448 msix_clear_and_set_ctrl(dev, 0,
449 PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL);
Shaohua Li41017f02006-02-08 17:11:38 +0800450
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800451 arch_restore_msi_irqs(dev);
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000452 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400453 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800454 }
Shaohua Li41017f02006-02-08 17:11:38 +0800455
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800456 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
Shaohua Li41017f02006-02-08 17:11:38 +0800457}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100458
459void pci_restore_msi_state(struct pci_dev *dev)
460{
461 __pci_restore_msi_state(dev);
462 __pci_restore_msix_state(dev);
463}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600464EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800465
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800466static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr,
Neil Hormanda8d1c82011-10-06 14:08:18 -0400467 char *buf)
468{
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800469 struct msi_desc *entry;
470 unsigned long irq;
471 int retval;
472
473 retval = kstrtoul(attr->attr.name, 10, &irq);
474 if (retval)
475 return retval;
476
Yijing Wange11ece52014-07-08 10:09:19 +0800477 entry = irq_get_msi_desc(irq);
478 if (entry)
479 return sprintf(buf, "%s\n",
480 entry->msi_attrib.is_msix ? "msix" : "msi");
481
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800482 return -ENODEV;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400483}
484
Neil Hormanda8d1c82011-10-06 14:08:18 -0400485static int populate_msi_sysfs(struct pci_dev *pdev)
486{
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800487 struct attribute **msi_attrs;
488 struct attribute *msi_attr;
489 struct device_attribute *msi_dev_attr;
490 struct attribute_group *msi_irq_group;
491 const struct attribute_group **msi_irq_groups;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400492 struct msi_desc *entry;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800493 int ret = -ENOMEM;
494 int num_msi = 0;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400495 int count = 0;
496
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800497 /* Determine how many msi entries we have */
Neil Hormanda8d1c82011-10-06 14:08:18 -0400498 list_for_each_entry(entry, &pdev->msi_list, list) {
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800499 ++num_msi;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400500 }
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800501 if (!num_msi)
502 return 0;
503
504 /* Dynamically create the MSI attributes for the PCI device */
505 msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL);
506 if (!msi_attrs)
507 return -ENOMEM;
508 list_for_each_entry(entry, &pdev->msi_list, list) {
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700509 msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL);
Jan Beulich14062762014-04-14 14:59:50 -0600510 if (!msi_dev_attr)
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700511 goto error_attrs;
Jan Beulich14062762014-04-14 14:59:50 -0600512 msi_attrs[count] = &msi_dev_attr->attr;
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700513
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800514 sysfs_attr_init(&msi_dev_attr->attr);
Jan Beulich14062762014-04-14 14:59:50 -0600515 msi_dev_attr->attr.name = kasprintf(GFP_KERNEL, "%d",
516 entry->irq);
517 if (!msi_dev_attr->attr.name)
518 goto error_attrs;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800519 msi_dev_attr->attr.mode = S_IRUGO;
520 msi_dev_attr->show = msi_mode_show;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800521 ++count;
522 }
523
524 msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL);
525 if (!msi_irq_group)
526 goto error_attrs;
527 msi_irq_group->name = "msi_irqs";
528 msi_irq_group->attrs = msi_attrs;
529
530 msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL);
531 if (!msi_irq_groups)
532 goto error_irq_group;
533 msi_irq_groups[0] = msi_irq_group;
534
535 ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups);
536 if (ret)
537 goto error_irq_groups;
538 pdev->msi_irq_groups = msi_irq_groups;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400539
540 return 0;
541
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800542error_irq_groups:
543 kfree(msi_irq_groups);
544error_irq_group:
545 kfree(msi_irq_group);
546error_attrs:
547 count = 0;
548 msi_attr = msi_attrs[count];
549 while (msi_attr) {
550 msi_dev_attr = container_of(msi_attr, struct device_attribute, attr);
551 kfree(msi_attr->name);
552 kfree(msi_dev_attr);
553 ++count;
554 msi_attr = msi_attrs[count];
Neil Hormanda8d1c82011-10-06 14:08:18 -0400555 }
Greg Kroah-Hartman29237752014-02-13 10:47:35 -0700556 kfree(msi_attrs);
Neil Hormanda8d1c82011-10-06 14:08:18 -0400557 return ret;
558}
559
Yijing Wangd873b4d2014-07-08 10:07:23 +0800560static struct msi_desc *msi_setup_entry(struct pci_dev *dev)
561{
562 u16 control;
563 struct msi_desc *entry;
564
565 /* MSI Entry Initialization */
566 entry = alloc_msi_entry(dev);
567 if (!entry)
568 return NULL;
569
570 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
571
572 entry->msi_attrib.is_msix = 0;
573 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
574 entry->msi_attrib.entry_nr = 0;
575 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
576 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Yijing Wangd873b4d2014-07-08 10:07:23 +0800577 entry->msi_attrib.multi_cap = (control & PCI_MSI_FLAGS_QMASK) >> 1;
578
579 if (control & PCI_MSI_FLAGS_64BIT)
580 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
581 else
582 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;
583
584 /* Save the initial mask status */
585 if (entry->msi_attrib.maskbit)
586 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
587
588 return entry;
589}
590
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591/**
592 * msi_capability_init - configure device's MSI capability structure
593 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400594 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400596 * Setup the MSI capability structure of the device with the requested
597 * number of interrupts. A return value of zero indicates the successful
598 * setup of an entry with the new MSI irq. A negative return value indicates
599 * an error, and a positive return value indicates the number of interrupts
600 * which could have been allocated.
601 */
602static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603{
604 struct msi_desc *entry;
Gavin Shanf4651362013-04-04 16:54:32 +0000605 int ret;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400606 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
Gavin Shane375b562013-04-04 16:54:30 +0000608 msi_set_enable(dev, 0); /* Disable MSI during set up */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600609
Yijing Wangd873b4d2014-07-08 10:07:23 +0800610 entry = msi_setup_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700611 if (!entry)
612 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700613
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400614 /* All MSIs are unmasked by default, Mask them all */
Yijing Wang31ea5d42014-06-19 16:30:30 +0800615 mask = msi_mask(entry->msi_attrib.multi_cap);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400616 msi_mask_irq(entry, mask, mask);
617
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700618 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000619
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400621 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000622 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900623 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900624 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000625 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500626 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700627
Neil Hormanda8d1c82011-10-06 14:08:18 -0400628 ret = populate_msi_sysfs(dev);
629 if (ret) {
630 msi_mask_irq(entry, mask, ~mask);
631 free_msi_irqs(dev);
632 return ret;
633 }
634
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700636 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000637 msi_set_enable(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800638 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
Michael Ellerman7fe37302007-04-18 19:39:21 +1000640 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 return 0;
642}
643
Gavin Shan520fe9d2013-04-04 16:54:33 +0000644static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900645{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900646 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900647 u32 table_offset;
648 u8 bir;
649
Bjorn Helgaas909094c2013-04-17 17:43:40 -0600650 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
651 &table_offset);
Bjorn Helgaas4d187602013-04-17 18:10:07 -0600652 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
653 table_offset &= PCI_MSIX_TABLE_OFFSET;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900654 phys_addr = pci_resource_start(dev, bir) + table_offset;
655
656 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
657}
658
Gavin Shan520fe9d2013-04-04 16:54:33 +0000659static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
660 struct msix_entry *entries, int nvec)
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900661{
662 struct msi_desc *entry;
663 int i;
664
665 for (i = 0; i < nvec; i++) {
666 entry = alloc_msi_entry(dev);
667 if (!entry) {
668 if (!i)
669 iounmap(base);
670 else
671 free_msi_irqs(dev);
672 /* No enough memory. Don't try again */
673 return -ENOMEM;
674 }
675
676 entry->msi_attrib.is_msix = 1;
677 entry->msi_attrib.is_64 = 1;
678 entry->msi_attrib.entry_nr = entries[i].entry;
679 entry->msi_attrib.default_irq = dev->irq;
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900680 entry->mask_base = base;
681
682 list_add_tail(&entry->list, &dev->msi_list);
683 }
684
685 return 0;
686}
687
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900688static void msix_program_entries(struct pci_dev *dev,
Gavin Shan520fe9d2013-04-04 16:54:33 +0000689 struct msix_entry *entries)
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900690{
691 struct msi_desc *entry;
692 int i = 0;
693
694 list_for_each_entry(entry, &dev->msi_list, list) {
695 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
696 PCI_MSIX_ENTRY_VECTOR_CTRL;
697
698 entries[i].vector = entry->irq;
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200699 irq_set_msi_desc(entry->irq, entry);
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900700 entry->masked = readl(entry->mask_base + offset);
701 msix_mask_irq(entry, 1);
702 i++;
703 }
704}
705
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706/**
707 * msix_capability_init - configure device's MSI-X capability
708 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700709 * @entries: pointer to an array of struct msix_entry entries
710 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600712 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700713 * single MSI-X irq. A return of zero indicates the successful setup of
714 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 **/
716static int msix_capability_init(struct pci_dev *dev,
717 struct msix_entry *entries, int nvec)
718{
Gavin Shan520fe9d2013-04-04 16:54:33 +0000719 int ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900720 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 void __iomem *base;
722
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700723 /* Ensure MSI-X is disabled while it is set up */
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800724 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700725
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800726 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 /* Request & Map MSI-X table region */
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600728 base = msix_map_region(dev, msix_table_size(control));
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900729 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 return -ENOMEM;
731
Gavin Shan520fe9d2013-04-04 16:54:33 +0000732 ret = msix_setup_entries(dev, base, entries, nvec);
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900733 if (ret)
734 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000735
736 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900737 if (ret)
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100738 goto out_avail;
Michael Ellerman9c831332007-04-18 19:39:21 +1000739
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700740 /*
741 * Some devices require MSI-X to be enabled before we can touch the
742 * MSI-X registers. We need to mask all the vectors to prevent
743 * interrupts coming in before they're fully set up.
744 */
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800745 msix_clear_and_set_ctrl(dev, 0,
746 PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700747
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900748 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700749
Neil Hormanda8d1c82011-10-06 14:08:18 -0400750 ret = populate_msi_sysfs(dev);
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100751 if (ret)
752 goto out_free;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400753
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700754 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700755 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800756 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800758 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600759
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900761
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100762out_avail:
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900763 if (ret < 0) {
764 /*
765 * If we had some success, report the number of irqs
766 * we succeeded in setting up.
767 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900768 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900769 int avail = 0;
770
771 list_for_each_entry(entry, &dev->msi_list, list) {
772 if (entry->irq != 0)
773 avail++;
774 }
775 if (avail != 0)
776 ret = avail;
777 }
778
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100779out_free:
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900780 free_msi_irqs(dev);
781
782 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783}
784
785/**
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600786 * pci_msi_supported - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400787 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000788 * @nvec: how many MSIs have been requested ?
Brice Goglin24334a12006-08-31 01:55:07 -0400789 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700790 * Look at global flags, the device itself, and its parent buses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000791 * to determine if MSI/-X are supported for the device. If MSI/-X is
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600792 * supported return 1, else return 0.
Brice Goglin24334a12006-08-31 01:55:07 -0400793 **/
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600794static int pci_msi_supported(struct pci_dev *dev, int nvec)
Brice Goglin24334a12006-08-31 01:55:07 -0400795{
796 struct pci_bus *bus;
797
Brice Goglin0306ebf2006-10-05 10:24:31 +0200798 /* MSI must be globally enabled and supported by the device */
Alexander Gordeev27e20602014-09-23 14:25:11 -0600799 if (!pci_msi_enable)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600800 return 0;
Alexander Gordeev27e20602014-09-23 14:25:11 -0600801
802 if (!dev || dev->no_msi || dev->current_state != PCI_D0)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600803 return 0;
Brice Goglin24334a12006-08-31 01:55:07 -0400804
Michael Ellerman314e77b2007-04-05 17:19:12 +1000805 /*
806 * You can't ask to have 0 or less MSIs configured.
807 * a) it's stupid ..
808 * b) the list manipulation code assumes nvec >= 1.
809 */
810 if (nvec < 1)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600811 return 0;
Michael Ellerman314e77b2007-04-05 17:19:12 +1000812
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900813 /*
814 * Any bridge which does NOT route MSI transactions from its
815 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200816 * the secondary pci_bus.
817 * We expect only arch-specific PCI host bus controller driver
818 * or quirks for specific PCI bridges to be setting NO_MSI.
819 */
Brice Goglin24334a12006-08-31 01:55:07 -0400820 for (bus = dev->bus; bus; bus = bus->parent)
821 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600822 return 0;
Brice Goglin24334a12006-08-31 01:55:07 -0400823
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600824 return 1;
Brice Goglin24334a12006-08-31 01:55:07 -0400825}
826
827/**
Alexander Gordeevd1ac1d22013-12-30 08:28:13 +0100828 * pci_msi_vec_count - Return the number of MSI vectors a device can send
829 * @dev: device to report about
830 *
831 * This function returns the number of MSI vectors a device requested via
832 * Multiple Message Capable register. It returns a negative errno if the
833 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
834 * and returns a power of two, up to a maximum of 2^5 (32), according to the
835 * MSI specification.
836 **/
837int pci_msi_vec_count(struct pci_dev *dev)
838{
839 int ret;
840 u16 msgctl;
841
842 if (!dev->msi_cap)
843 return -EINVAL;
844
845 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
846 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
847
848 return ret;
849}
850EXPORT_SYMBOL(pci_msi_vec_count);
851
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400852void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400854 struct msi_desc *desc;
855 u32 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100857 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700858 return;
859
Matthew Wilcox110828c2009-06-16 06:31:45 -0600860 BUG_ON(list_empty(&dev->msi_list));
861 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600862
Gavin Shane375b562013-04-04 16:54:30 +0000863 msi_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700864 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800865 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700866
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900867 /* Return the device with MSI unmasked as initial states */
Yijing Wang31ea5d42014-06-19 16:30:30 +0800868 mask = msi_mask(desc->msi_attrib.multi_cap);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900869 /* Keep cached state to be restored */
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500870 arch_msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100871
872 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400873 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700874}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400875
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900876void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700877{
Yinghai Lud52877c2008-04-23 14:58:09 -0700878 if (!pci_msi_enable || !dev || !dev->msi_enabled)
879 return;
880
881 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900882 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100884EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886/**
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100887 * pci_msix_vec_count - return the number of device's MSI-X table entries
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100888 * @dev: pointer to the pci_dev data structure of MSI-X device function
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100889 * This function returns the number of device's MSI-X table entries and
890 * therefore the number of MSI-X vectors device is capable of sending.
891 * It returns a negative errno if the device is not capable of sending MSI-X
892 * interrupts.
893 **/
894int pci_msix_vec_count(struct pci_dev *dev)
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100895{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100896 u16 control;
897
Gavin Shan520fe9d2013-04-04 16:54:33 +0000898 if (!dev->msix_cap)
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100899 return -EINVAL;
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100900
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600901 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600902 return msix_table_size(control);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100903}
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100904EXPORT_SYMBOL(pci_msix_vec_count);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100905
906/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 * pci_enable_msix - configure device's MSI-X capability structure
908 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700909 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700910 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 *
912 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700913 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 * MSI-X mode enabled on its hardware device function. A return of zero
915 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700916 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300918 * of irqs or MSI-X vectors available. Driver should use the returned value to
919 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900921int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100923 int status, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700924 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600926 if (!pci_msi_supported(dev, nvec))
927 return -EINVAL;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000928
Alexander Gordeev27e20602014-09-23 14:25:11 -0600929 if (!entries)
930 return -EINVAL;
931
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100932 nr_entries = pci_msix_vec_count(dev);
933 if (nr_entries < 0)
934 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300936 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937
938 /* Check for any invalid entries */
939 for (i = 0; i < nvec; i++) {
940 if (entries[i].entry >= nr_entries)
941 return -EINVAL; /* invalid entry */
942 for (j = i + 1; j < nvec; j++) {
943 if (entries[i].entry == entries[j].entry)
944 return -EINVAL; /* duplicate entry */
945 }
946 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700947 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700948
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700949 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900950 if (dev->msi_enabled) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400951 dev_info(&dev->dev, "can't enable MSI-X (MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 return -EINVAL;
953 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 return status;
956}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100957EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900959void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100960{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900961 struct msi_desc *entry;
962
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100963 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700964 return;
965
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900966 /* Return the device with MSI-X masked as initial states */
967 list_for_each_entry(entry, &dev->msi_list, list) {
968 /* Keep cached states to be restored */
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500969 arch_msix_mask_irq(entry, 1);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900970 }
971
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800972 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
David Millerba698ad2007-10-25 01:16:30 -0700973 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800974 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700975}
Hidetoshi Setoc9018512009-08-06 11:31:27 +0900976
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900977void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700978{
979 if (!pci_msi_enable || !dev || !dev->msix_enabled)
980 return;
981
982 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900983 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100985EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700987void pci_no_msi(void)
988{
989 pci_msi_enable = 0;
990}
Michael Ellermanc9953a72007-04-05 17:19:08 +1000991
Andrew Patterson07ae95f2008-11-10 15:31:05 -0700992/**
993 * pci_msi_enabled - is MSI enabled?
994 *
995 * Returns true if MSI has not been disabled by the command-line option
996 * pci=nomsi.
997 **/
998int pci_msi_enabled(void)
999{
1000 return pci_msi_enable;
1001}
1002EXPORT_SYMBOL(pci_msi_enabled);
1003
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001004void pci_msi_init_pci_dev(struct pci_dev *dev)
1005{
1006 INIT_LIST_HEAD(&dev->msi_list);
Eric W. Biedermand5dea7d2011-10-17 11:46:06 -07001007
1008 /* Disable the msi hardware to avoid screaming interrupts
1009 * during boot. This is the power on reset default so
1010 * usually this should be a noop.
1011 */
Gavin Shane375b562013-04-04 16:54:30 +00001012 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1013 if (dev->msi_cap)
1014 msi_set_enable(dev, 0);
1015
1016 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1017 if (dev->msix_cap)
Yijing Wang66f0d0c2014-06-19 16:29:53 +08001018 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001019}
Alexander Gordeev302a2522013-12-30 08:28:16 +01001020
1021/**
1022 * pci_enable_msi_range - configure device's MSI capability structure
1023 * @dev: device to configure
1024 * @minvec: minimal number of interrupts to configure
1025 * @maxvec: maximum number of interrupts to configure
1026 *
1027 * This function tries to allocate a maximum possible number of interrupts in a
1028 * range between @minvec and @maxvec. It returns a negative errno if an error
1029 * occurs. If it succeeds, it returns the actual number of interrupts allocated
1030 * and updates the @dev's irq member to the lowest new interrupt number;
1031 * the other interrupt numbers allocated to this device are consecutive.
1032 **/
1033int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec)
1034{
Alexander Gordeev034cd972014-04-14 15:28:35 +02001035 int nvec;
Alexander Gordeev302a2522013-12-30 08:28:16 +01001036 int rc;
1037
Alexander Gordeeva06cd742014-09-23 12:45:58 -06001038 if (!pci_msi_supported(dev, minvec))
1039 return -EINVAL;
Alexander Gordeev034cd972014-04-14 15:28:35 +02001040
1041 WARN_ON(!!dev->msi_enabled);
1042
1043 /* Check whether driver already requested MSI-X irqs */
1044 if (dev->msix_enabled) {
1045 dev_info(&dev->dev,
1046 "can't enable MSI (MSI-X already enabled)\n");
1047 return -EINVAL;
1048 }
1049
Alexander Gordeev302a2522013-12-30 08:28:16 +01001050 if (maxvec < minvec)
1051 return -ERANGE;
1052
Alexander Gordeev034cd972014-04-14 15:28:35 +02001053 nvec = pci_msi_vec_count(dev);
1054 if (nvec < 0)
1055 return nvec;
1056 else if (nvec < minvec)
1057 return -EINVAL;
1058 else if (nvec > maxvec)
1059 nvec = maxvec;
1060
Alexander Gordeev302a2522013-12-30 08:28:16 +01001061 do {
Alexander Gordeev034cd972014-04-14 15:28:35 +02001062 rc = msi_capability_init(dev, nvec);
Alexander Gordeev302a2522013-12-30 08:28:16 +01001063 if (rc < 0) {
1064 return rc;
1065 } else if (rc > 0) {
1066 if (rc < minvec)
1067 return -ENOSPC;
1068 nvec = rc;
1069 }
1070 } while (rc);
1071
1072 return nvec;
1073}
1074EXPORT_SYMBOL(pci_enable_msi_range);
1075
1076/**
1077 * pci_enable_msix_range - configure device's MSI-X capability structure
1078 * @dev: pointer to the pci_dev data structure of MSI-X device function
1079 * @entries: pointer to an array of MSI-X entries
1080 * @minvec: minimum number of MSI-X irqs requested
1081 * @maxvec: maximum number of MSI-X irqs requested
1082 *
1083 * Setup the MSI-X capability structure of device function with a maximum
1084 * possible number of interrupts in the range between @minvec and @maxvec
1085 * upon its software driver call to request for MSI-X mode enabled on its
1086 * hardware device function. It returns a negative errno if an error occurs.
1087 * If it succeeds, it returns the actual number of interrupts allocated and
1088 * indicates the successful configuration of MSI-X capability structure
1089 * with new allocated MSI-X interrupts.
1090 **/
1091int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1092 int minvec, int maxvec)
1093{
1094 int nvec = maxvec;
1095 int rc;
1096
1097 if (maxvec < minvec)
1098 return -ERANGE;
1099
1100 do {
1101 rc = pci_enable_msix(dev, entries, nvec);
1102 if (rc < 0) {
1103 return rc;
1104 } else if (rc > 0) {
1105 if (rc < minvec)
1106 return -ENOSPC;
1107 nvec = rc;
1108 }
1109 } while (rc);
1110
1111 return nvec;
1112}
1113EXPORT_SYMBOL(pci_enable_msix_range);