blob: f712f8ff403cdde766e8e7ba1503a691f73f1d94 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Intel IO-APIC support for multi-Pentium hosts.
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Many thanks to Stig Venaas for trying out countless experimental
7 * patches and reporting/debugging problems patiently!
8 *
9 * (c) 1999, Multiple IO-APIC support, developed by
10 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12 * further tested and cleaned up by Zach Brown <zab@redhat.com>
13 * and Ingo Molnar <mingo@redhat.com>
14 *
15 * Fixes
16 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
17 * thanks to Eric Gilmore
18 * and Rolf G. Tews
19 * for testing these extensively
20 * Paul Diefenbaugh : Added full ACPI support
21 */
22
23#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/interrupt.h>
25#include <linux/init.h>
26#include <linux/delay.h>
27#include <linux/sched.h>
Yinghai Lud4057bd2008-08-19 20:50:38 -070028#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <linux/mc146818rtc.h>
30#include <linux/compiler.h>
31#include <linux/acpi.h>
Alexey Dobriyan129f6942005-06-23 00:08:33 -070032#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/sysdev.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070034#include <linux/msi.h>
Eric W. Biederman95d77882006-10-04 02:17:01 -070035#include <linux/htirq.h>
Nigel Cunningham7dfb7102006-12-06 20:34:23 -080036#include <linux/freezer.h>
Eric W. Biedermanf26d6a22007-05-02 19:27:19 +020037#include <linux/kthread.h>
Ingo Molnar54168ed2008-08-20 09:07:45 +020038#include <linux/jiffies.h> /* time_after() */
Yinghai Lud4057bd2008-08-19 20:50:38 -070039#ifdef CONFIG_ACPI
40#include <acpi/acpi_bus.h>
41#endif
42#include <linux/bootmem.h>
43#include <linux/dmar.h>
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070044#include <linux/hpet.h>
Ashok Raj54d5d422005-09-06 15:16:15 -070045
Yinghai Lud4057bd2008-08-19 20:50:38 -070046#include <asm/idle.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/io.h>
48#include <asm/smp.h>
Jaswinder Singh Rajput6d652ea2009-01-07 21:38:59 +053049#include <asm/cpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/desc.h>
Yinghai Lud4057bd2008-08-19 20:50:38 -070051#include <asm/proto.h>
52#include <asm/acpi.h>
53#include <asm/dma.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <asm/timer.h>
Ingo Molnar306e4402005-06-30 02:58:55 -070055#include <asm/i8259.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020056#include <asm/nmi.h>
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -070057#include <asm/msidef.h>
Eric W. Biederman8b955b02006-10-04 02:16:55 -070058#include <asm/hypertransport.h>
Yinghai Lua4dbc342008-07-25 02:14:28 -070059#include <asm/setup.h>
Yinghai Lud4057bd2008-08-19 20:50:38 -070060#include <asm/irq_remapping.h>
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070061#include <asm/hpet.h>
Dean Nelson4173a0e2008-10-02 12:18:21 -050062#include <asm/uv/uv_hub.h>
63#include <asm/uv/uv_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Ingo Molnar7b6aa332009-02-17 13:58:15 +010065#include <asm/apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +010067#define __apicdebuginit(type) static type __init
68
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/*
Ingo Molnar54168ed2008-08-20 09:07:45 +020070 * Is the SiS APIC rmw bug present ?
71 * -1 = don't know, 0 = no, 1 = yes
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 */
73int sis_apic_bug = -1;
74
Yinghai Luefa25592008-08-19 20:50:36 -070075static DEFINE_SPINLOCK(ioapic_lock);
76static DEFINE_SPINLOCK(vector_lock);
77
Yinghai Luefa25592008-08-19 20:50:36 -070078/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 * # of IRQ routing registers
80 */
81int nr_ioapic_registers[MAX_IO_APICS];
82
Alexey Starikovskiy9f640cc2008-04-04 23:41:13 +040083/* I/O APIC entries */
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +053084struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
Alexey Starikovskiy9f640cc2008-04-04 23:41:13 +040085int nr_ioapics;
86
Alexey Starikovskiy584f7342008-04-04 23:41:32 +040087/* MP IRQ source entries */
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +053088struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
Alexey Starikovskiy584f7342008-04-04 23:41:32 +040089
90/* # of MP IRQ source entries */
91int mp_irq_entries;
92
Alexey Starikovskiy8732fc42008-05-19 19:47:16 +040093#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
94int mp_bus_id_to_type[MAX_MP_BUSSES];
95#endif
96
97DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
98
Yinghai Luefa25592008-08-19 20:50:36 -070099int skip_ioapic_setup;
100
Ingo Molnar65a4e572009-01-31 03:36:17 +0100101void arch_disable_smp_support(void)
102{
103#ifdef CONFIG_PCI
104 noioapicquirk = 1;
105 noioapicreroute = -1;
106#endif
107 skip_ioapic_setup = 1;
108}
109
Ingo Molnar54168ed2008-08-20 09:07:45 +0200110static int __init parse_noapic(char *str)
Yinghai Luefa25592008-08-19 20:50:36 -0700111{
112 /* disable IO-APIC */
Ingo Molnar65a4e572009-01-31 03:36:17 +0100113 arch_disable_smp_support();
Yinghai Luefa25592008-08-19 20:50:36 -0700114 return 0;
115}
116early_param("noapic", parse_noapic);
Chuck Ebbert66759a02005-09-12 18:49:25 +0200117
Yinghai Lu0f978f42008-08-19 20:50:26 -0700118struct irq_pin_list;
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200119
120/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 * This is performance-critical, we want to do it O(1)
122 *
123 * the indexing order of this array favors 1:1 mappings
124 * between pins and IRQs.
125 */
126
Yinghai Lu0f978f42008-08-19 20:50:26 -0700127struct irq_pin_list {
128 int apic, pin;
129 struct irq_pin_list *next;
130};
Yinghai Lu301e6192008-08-19 20:50:02 -0700131
Yinghai Lu85ac16d2009-04-27 18:00:38 -0700132static struct irq_pin_list *get_one_free_irq_2_pin(int node)
Yinghai Lu0f978f42008-08-19 20:50:26 -0700133{
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800134 struct irq_pin_list *pin;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700135
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800136 pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
Yinghai Lu0f978f42008-08-19 20:50:26 -0700137
Yinghai Lu0f978f42008-08-19 20:50:26 -0700138 return pin;
139}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800141struct irq_cfg {
142 struct irq_pin_list *irq_2_pin;
Mike Travis22f65d32008-12-16 17:33:56 -0800143 cpumask_var_t domain;
144 cpumask_var_t old_domain;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800145 unsigned move_cleanup_count;
146 u8 vector;
147 u8 move_in_progress : 1;
148};
149
150/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
151#ifdef CONFIG_SPARSE_IRQ
152static struct irq_cfg irq_cfgx[] = {
153#else
154static struct irq_cfg irq_cfgx[NR_IRQS] = {
155#endif
Mike Travis22f65d32008-12-16 17:33:56 -0800156 [0] = { .vector = IRQ0_VECTOR, },
157 [1] = { .vector = IRQ1_VECTOR, },
158 [2] = { .vector = IRQ2_VECTOR, },
159 [3] = { .vector = IRQ3_VECTOR, },
160 [4] = { .vector = IRQ4_VECTOR, },
161 [5] = { .vector = IRQ5_VECTOR, },
162 [6] = { .vector = IRQ6_VECTOR, },
163 [7] = { .vector = IRQ7_VECTOR, },
164 [8] = { .vector = IRQ8_VECTOR, },
165 [9] = { .vector = IRQ9_VECTOR, },
166 [10] = { .vector = IRQ10_VECTOR, },
167 [11] = { .vector = IRQ11_VECTOR, },
168 [12] = { .vector = IRQ12_VECTOR, },
169 [13] = { .vector = IRQ13_VECTOR, },
170 [14] = { .vector = IRQ14_VECTOR, },
171 [15] = { .vector = IRQ15_VECTOR, },
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800172};
173
Yinghai Lu13a0c3c2008-12-26 02:05:47 -0800174int __init arch_early_irq_init(void)
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800175{
176 struct irq_cfg *cfg;
177 struct irq_desc *desc;
178 int count;
179 int i;
180
181 cfg = irq_cfgx;
182 count = ARRAY_SIZE(irq_cfgx);
183
184 for (i = 0; i < count; i++) {
185 desc = irq_to_desc(i);
186 desc->chip_data = &cfg[i];
Mike Travis22f65d32008-12-16 17:33:56 -0800187 alloc_bootmem_cpumask_var(&cfg[i].domain);
188 alloc_bootmem_cpumask_var(&cfg[i].old_domain);
189 if (i < NR_IRQS_LEGACY)
190 cpumask_setall(cfg[i].domain);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800191 }
Yinghai Lu13a0c3c2008-12-26 02:05:47 -0800192
193 return 0;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800194}
195
196#ifdef CONFIG_SPARSE_IRQ
197static struct irq_cfg *irq_cfg(unsigned int irq)
198{
199 struct irq_cfg *cfg = NULL;
200 struct irq_desc *desc;
201
202 desc = irq_to_desc(irq);
203 if (desc)
204 cfg = desc->chip_data;
205
206 return cfg;
207}
208
Yinghai Lu85ac16d2009-04-27 18:00:38 -0700209static struct irq_cfg *get_one_free_irq_cfg(int node)
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800210{
211 struct irq_cfg *cfg;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800212
213 cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
Mike Travis22f65d32008-12-16 17:33:56 -0800214 if (cfg) {
Mike Travis80855f72008-12-31 18:08:47 -0800215 if (!alloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
Mike Travis22f65d32008-12-16 17:33:56 -0800216 kfree(cfg);
217 cfg = NULL;
Mike Travis80855f72008-12-31 18:08:47 -0800218 } else if (!alloc_cpumask_var_node(&cfg->old_domain,
219 GFP_ATOMIC, node)) {
Mike Travis22f65d32008-12-16 17:33:56 -0800220 free_cpumask_var(cfg->domain);
221 kfree(cfg);
222 cfg = NULL;
223 } else {
224 cpumask_clear(cfg->domain);
225 cpumask_clear(cfg->old_domain);
226 }
227 }
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800228
229 return cfg;
230}
231
Yinghai Lu85ac16d2009-04-27 18:00:38 -0700232int arch_init_chip_data(struct irq_desc *desc, int node)
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800233{
234 struct irq_cfg *cfg;
235
236 cfg = desc->chip_data;
237 if (!cfg) {
Yinghai Lu85ac16d2009-04-27 18:00:38 -0700238 desc->chip_data = get_one_free_irq_cfg(node);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800239 if (!desc->chip_data) {
240 printk(KERN_ERR "can not alloc irq_cfg\n");
241 BUG_ON(1);
242 }
243 }
Yinghai Lu13a0c3c2008-12-26 02:05:47 -0800244
245 return 0;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800246}
247
Yinghai Lufcef5912009-04-27 17:58:23 -0700248/* for move_irq_desc */
Yinghai Lu48a1b102008-12-11 00:15:01 -0800249static void
Yinghai Lu85ac16d2009-04-27 18:00:38 -0700250init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
Yinghai Lu48a1b102008-12-11 00:15:01 -0800251{
252 struct irq_pin_list *old_entry, *head, *tail, *entry;
253
254 cfg->irq_2_pin = NULL;
255 old_entry = old_cfg->irq_2_pin;
256 if (!old_entry)
257 return;
258
Yinghai Lu85ac16d2009-04-27 18:00:38 -0700259 entry = get_one_free_irq_2_pin(node);
Yinghai Lu48a1b102008-12-11 00:15:01 -0800260 if (!entry)
261 return;
262
263 entry->apic = old_entry->apic;
264 entry->pin = old_entry->pin;
265 head = entry;
266 tail = entry;
267 old_entry = old_entry->next;
268 while (old_entry) {
Yinghai Lu85ac16d2009-04-27 18:00:38 -0700269 entry = get_one_free_irq_2_pin(node);
Yinghai Lu48a1b102008-12-11 00:15:01 -0800270 if (!entry) {
271 entry = head;
272 while (entry) {
273 head = entry->next;
274 kfree(entry);
275 entry = head;
276 }
277 /* still use the old one */
278 return;
279 }
280 entry->apic = old_entry->apic;
281 entry->pin = old_entry->pin;
282 tail->next = entry;
283 tail = entry;
284 old_entry = old_entry->next;
285 }
286
287 tail->next = NULL;
288 cfg->irq_2_pin = head;
289}
290
291static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
292{
293 struct irq_pin_list *entry, *next;
294
295 if (old_cfg->irq_2_pin == cfg->irq_2_pin)
296 return;
297
298 entry = old_cfg->irq_2_pin;
299
300 while (entry) {
301 next = entry->next;
302 kfree(entry);
303 entry = next;
304 }
305 old_cfg->irq_2_pin = NULL;
306}
307
308void arch_init_copy_chip_data(struct irq_desc *old_desc,
Yinghai Lu85ac16d2009-04-27 18:00:38 -0700309 struct irq_desc *desc, int node)
Yinghai Lu48a1b102008-12-11 00:15:01 -0800310{
311 struct irq_cfg *cfg;
312 struct irq_cfg *old_cfg;
313
Yinghai Lu85ac16d2009-04-27 18:00:38 -0700314 cfg = get_one_free_irq_cfg(node);
Yinghai Lu48a1b102008-12-11 00:15:01 -0800315
316 if (!cfg)
317 return;
318
319 desc->chip_data = cfg;
320
321 old_cfg = old_desc->chip_data;
322
323 memcpy(cfg, old_cfg, sizeof(struct irq_cfg));
324
Yinghai Lu85ac16d2009-04-27 18:00:38 -0700325 init_copy_irq_2_pin(old_cfg, cfg, node);
Yinghai Lu48a1b102008-12-11 00:15:01 -0800326}
327
328static void free_irq_cfg(struct irq_cfg *old_cfg)
329{
330 kfree(old_cfg);
331}
332
333void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
334{
335 struct irq_cfg *old_cfg, *cfg;
336
337 old_cfg = old_desc->chip_data;
338 cfg = desc->chip_data;
339
340 if (old_cfg == cfg)
341 return;
342
343 if (old_cfg) {
344 free_irq_2_pin(old_cfg, cfg);
345 free_irq_cfg(old_cfg);
346 old_desc->chip_data = NULL;
347 }
348}
Yinghai Lufcef5912009-04-27 17:58:23 -0700349/* end for move_irq_desc */
Yinghai Lu48a1b102008-12-11 00:15:01 -0800350
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800351#else
352static struct irq_cfg *irq_cfg(unsigned int irq)
353{
354 return irq < nr_irqs ? irq_cfgx + irq : NULL;
355}
356
357#endif
358
Linus Torvalds130fe052006-11-01 09:11:00 -0800359struct io_apic {
360 unsigned int index;
361 unsigned int unused[3];
362 unsigned int data;
Suresh Siddha0280f7c2009-03-16 17:05:01 -0700363 unsigned int unused2[11];
364 unsigned int eoi;
Linus Torvalds130fe052006-11-01 09:11:00 -0800365};
366
367static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
368{
369 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +0530370 + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
Linus Torvalds130fe052006-11-01 09:11:00 -0800371}
372
Suresh Siddha0280f7c2009-03-16 17:05:01 -0700373static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
374{
375 struct io_apic __iomem *io_apic = io_apic_base(apic);
376 writel(vector, &io_apic->eoi);
377}
378
Linus Torvalds130fe052006-11-01 09:11:00 -0800379static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
380{
381 struct io_apic __iomem *io_apic = io_apic_base(apic);
382 writel(reg, &io_apic->index);
383 return readl(&io_apic->data);
384}
385
386static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
387{
388 struct io_apic __iomem *io_apic = io_apic_base(apic);
389 writel(reg, &io_apic->index);
390 writel(value, &io_apic->data);
391}
392
393/*
394 * Re-write a value: to be used for read-modify-write
395 * cycles where the read already set up the index register.
396 *
397 * Older SiS APIC requires we rewrite the index register
398 */
399static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
400{
Ingo Molnar54168ed2008-08-20 09:07:45 +0200401 struct io_apic __iomem *io_apic = io_apic_base(apic);
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200402
403 if (sis_apic_bug)
404 writel(reg, &io_apic->index);
Linus Torvalds130fe052006-11-01 09:11:00 -0800405 writel(value, &io_apic->data);
406}
407
Yinghai Lu3145e942008-12-05 18:58:34 -0800408static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700409{
410 struct irq_pin_list *entry;
411 unsigned long flags;
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700412
413 spin_lock_irqsave(&ioapic_lock, flags);
414 entry = cfg->irq_2_pin;
415 for (;;) {
416 unsigned int reg;
417 int pin;
418
419 if (!entry)
420 break;
421 pin = entry->pin;
422 reg = io_apic_read(entry->apic, 0x10 + pin*2);
423 /* Is the remote IRR bit set? */
424 if (reg & IO_APIC_REDIR_REMOTE_IRR) {
425 spin_unlock_irqrestore(&ioapic_lock, flags);
426 return true;
427 }
428 if (!entry->next)
429 break;
430 entry = entry->next;
431 }
432 spin_unlock_irqrestore(&ioapic_lock, flags);
433
434 return false;
435}
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700436
Andi Kleencf4c6a22006-09-26 10:52:30 +0200437union entry_union {
438 struct { u32 w1, w2; };
439 struct IO_APIC_route_entry entry;
440};
441
442static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
443{
444 union entry_union eu;
445 unsigned long flags;
446 spin_lock_irqsave(&ioapic_lock, flags);
447 eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
448 eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
449 spin_unlock_irqrestore(&ioapic_lock, flags);
450 return eu.entry;
451}
452
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800453/*
454 * When we write a new IO APIC routing entry, we need to write the high
455 * word first! If the mask bit in the low word is clear, we will enable
456 * the interrupt, and we need to make sure the entry is fully populated
457 * before that happens.
458 */
Andi Kleend15512f2006-12-07 02:14:07 +0100459static void
460__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
461{
462 union entry_union eu;
463 eu.entry = e;
464 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
465 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
466}
467
Jeremy Fitzhardingeca97ab92009-02-09 12:05:47 -0800468void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
Andi Kleencf4c6a22006-09-26 10:52:30 +0200469{
470 unsigned long flags;
Andi Kleencf4c6a22006-09-26 10:52:30 +0200471 spin_lock_irqsave(&ioapic_lock, flags);
Andi Kleend15512f2006-12-07 02:14:07 +0100472 __ioapic_write_entry(apic, pin, e);
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800473 spin_unlock_irqrestore(&ioapic_lock, flags);
474}
475
476/*
477 * When we mask an IO APIC routing entry, we need to write the low
478 * word first, in order to set the mask bit before we change the
479 * high bits!
480 */
481static void ioapic_mask_entry(int apic, int pin)
482{
483 unsigned long flags;
484 union entry_union eu = { .entry.mask = 1 };
485
486 spin_lock_irqsave(&ioapic_lock, flags);
Andi Kleencf4c6a22006-09-26 10:52:30 +0200487 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
488 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
489 spin_unlock_irqrestore(&ioapic_lock, flags);
490}
491
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492/*
493 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
494 * shared ISA-space IRQs, so we have to support them. We are super
495 * fast in the common case, and fast for shared ISA-space IRQs.
496 */
Yinghai Lu85ac16d2009-04-27 18:00:38 -0700497static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498{
Yinghai Lu0f978f42008-08-19 20:50:26 -0700499 struct irq_pin_list *entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500
Yinghai Lu0f978f42008-08-19 20:50:26 -0700501 entry = cfg->irq_2_pin;
502 if (!entry) {
Yinghai Lu85ac16d2009-04-27 18:00:38 -0700503 entry = get_one_free_irq_2_pin(node);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800504 if (!entry) {
505 printk(KERN_ERR "can not alloc irq_2_pin to add %d - %d\n",
506 apic, pin);
507 return;
508 }
Yinghai Lu0f978f42008-08-19 20:50:26 -0700509 cfg->irq_2_pin = entry;
510 entry->apic = apic;
511 entry->pin = pin;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700512 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 }
Yinghai Lu0f978f42008-08-19 20:50:26 -0700514
515 while (entry->next) {
516 /* not again, please */
517 if (entry->apic == apic && entry->pin == pin)
518 return;
519
520 entry = entry->next;
521 }
522
Yinghai Lu85ac16d2009-04-27 18:00:38 -0700523 entry->next = get_one_free_irq_2_pin(node);
Yinghai Lu0f978f42008-08-19 20:50:26 -0700524 entry = entry->next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 entry->apic = apic;
526 entry->pin = pin;
527}
528
529/*
530 * Reroute an IRQ to a different pin.
531 */
Yinghai Lu85ac16d2009-04-27 18:00:38 -0700532static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 int oldapic, int oldpin,
534 int newapic, int newpin)
535{
Yinghai Lu0f978f42008-08-19 20:50:26 -0700536 struct irq_pin_list *entry = cfg->irq_2_pin;
537 int replaced = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538
Yinghai Lu0f978f42008-08-19 20:50:26 -0700539 while (entry) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 if (entry->apic == oldapic && entry->pin == oldpin) {
541 entry->apic = newapic;
542 entry->pin = newpin;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700543 replaced = 1;
544 /* every one is different, right? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 break;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700546 }
547 entry = entry->next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 }
Yinghai Lu0f978f42008-08-19 20:50:26 -0700549
550 /* why? call replace before add? */
551 if (!replaced)
Yinghai Lu85ac16d2009-04-27 18:00:38 -0700552 add_pin_to_irq_node(cfg, node, newapic, newpin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553}
554
Yinghai Lu3145e942008-12-05 18:58:34 -0800555static inline void io_apic_modify_irq(struct irq_cfg *cfg,
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400556 int mask_and, int mask_or,
557 void (*final)(struct irq_pin_list *entry))
558{
559 int pin;
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400560 struct irq_pin_list *entry;
561
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400562 for (entry = cfg->irq_2_pin; entry != NULL; entry = entry->next) {
563 unsigned int reg;
564 pin = entry->pin;
565 reg = io_apic_read(entry->apic, 0x10 + pin * 2);
566 reg &= mask_and;
567 reg |= mask_or;
568 io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
569 if (final)
570 final(entry);
571 }
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700572}
573
Yinghai Lu3145e942008-12-05 18:58:34 -0800574static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400575{
Yinghai Lu3145e942008-12-05 18:58:34 -0800576 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400577}
Yinghai Lu4e738e22008-08-19 20:50:47 -0700578
579#ifdef CONFIG_X86_64
Jaswinder Singh Rajput7f3e6322008-12-29 20:34:35 +0530580static void io_apic_sync(struct irq_pin_list *entry)
Yinghai Lu4e738e22008-08-19 20:50:47 -0700581{
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400582 /*
583 * Synchronize the IO-APIC and the CPU by doing
584 * a dummy read from the IO-APIC
585 */
586 struct io_apic __iomem *io_apic;
587 io_apic = io_apic_base(entry->apic);
Yinghai Lu4e738e22008-08-19 20:50:47 -0700588 readl(&io_apic->data);
589}
590
Yinghai Lu3145e942008-12-05 18:58:34 -0800591static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400592{
Yinghai Lu3145e942008-12-05 18:58:34 -0800593 io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400594}
595#else /* CONFIG_X86_32 */
Yinghai Lu3145e942008-12-05 18:58:34 -0800596static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400597{
Yinghai Lu3145e942008-12-05 18:58:34 -0800598 io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, NULL);
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400599}
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700600
Yinghai Lu3145e942008-12-05 18:58:34 -0800601static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400602{
Yinghai Lu3145e942008-12-05 18:58:34 -0800603 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400604 IO_APIC_REDIR_MASKED, NULL);
605}
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700606
Yinghai Lu3145e942008-12-05 18:58:34 -0800607static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400608{
Yinghai Lu3145e942008-12-05 18:58:34 -0800609 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400610 IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
611}
612#endif /* CONFIG_X86_32 */
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700613
Yinghai Lu3145e942008-12-05 18:58:34 -0800614static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615{
Yinghai Lu3145e942008-12-05 18:58:34 -0800616 struct irq_cfg *cfg = desc->chip_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 unsigned long flags;
618
Yinghai Lu3145e942008-12-05 18:58:34 -0800619 BUG_ON(!cfg);
620
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 spin_lock_irqsave(&ioapic_lock, flags);
Yinghai Lu3145e942008-12-05 18:58:34 -0800622 __mask_IO_APIC_irq(cfg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 spin_unlock_irqrestore(&ioapic_lock, flags);
624}
625
Yinghai Lu3145e942008-12-05 18:58:34 -0800626static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627{
Yinghai Lu3145e942008-12-05 18:58:34 -0800628 struct irq_cfg *cfg = desc->chip_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 unsigned long flags;
630
631 spin_lock_irqsave(&ioapic_lock, flags);
Yinghai Lu3145e942008-12-05 18:58:34 -0800632 __unmask_IO_APIC_irq(cfg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 spin_unlock_irqrestore(&ioapic_lock, flags);
634}
635
Yinghai Lu3145e942008-12-05 18:58:34 -0800636static void mask_IO_APIC_irq(unsigned int irq)
637{
638 struct irq_desc *desc = irq_to_desc(irq);
639
640 mask_IO_APIC_irq_desc(desc);
641}
642static void unmask_IO_APIC_irq(unsigned int irq)
643{
644 struct irq_desc *desc = irq_to_desc(irq);
645
646 unmask_IO_APIC_irq_desc(desc);
647}
648
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
650{
651 struct IO_APIC_route_entry entry;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +0200652
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 /* Check delivery_mode to be sure we're not clearing an SMI pin */
Andi Kleencf4c6a22006-09-26 10:52:30 +0200654 entry = ioapic_read_entry(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 if (entry.delivery_mode == dest_SMI)
656 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 /*
658 * Disable it in the IO-APIC irq-routing table:
659 */
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800660 ioapic_mask_entry(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661}
662
Ingo Molnar54168ed2008-08-20 09:07:45 +0200663static void clear_IO_APIC (void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664{
665 int apic, pin;
666
667 for (apic = 0; apic < nr_ioapics; apic++)
668 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
669 clear_IO_APIC_pin(apic, pin);
670}
671
Ingo Molnar54168ed2008-08-20 09:07:45 +0200672#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673/*
674 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
675 * specific CPU-side IRQs.
676 */
677
678#define MAX_PIRQS 8
Yinghai Lu3bd25d02009-02-15 02:54:03 -0800679static int pirq_entries[MAX_PIRQS] = {
680 [0 ... MAX_PIRQS - 1] = -1
681};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683static int __init ioapic_pirq_setup(char *str)
684{
685 int i, max;
686 int ints[MAX_PIRQS+1];
687
688 get_options(str, ARRAY_SIZE(ints), ints);
689
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 apic_printk(APIC_VERBOSE, KERN_INFO
691 "PIRQ redirection, working around broken MP-BIOS.\n");
692 max = MAX_PIRQS;
693 if (ints[0] < MAX_PIRQS)
694 max = ints[0];
695
696 for (i = 0; i < max; i++) {
697 apic_printk(APIC_VERBOSE, KERN_DEBUG
698 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
699 /*
700 * PIRQs are mapped upside down, usually.
701 */
702 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
703 }
704 return 1;
705}
706
707__setup("pirq=", ioapic_pirq_setup);
Ingo Molnar54168ed2008-08-20 09:07:45 +0200708#endif /* CONFIG_X86_32 */
709
Fenghua Yub24696b2009-03-27 14:22:44 -0700710struct IO_APIC_route_entry **alloc_ioapic_entries(void)
711{
712 int apic;
713 struct IO_APIC_route_entry **ioapic_entries;
714
715 ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
716 GFP_ATOMIC);
717 if (!ioapic_entries)
718 return 0;
719
720 for (apic = 0; apic < nr_ioapics; apic++) {
721 ioapic_entries[apic] =
722 kzalloc(sizeof(struct IO_APIC_route_entry) *
723 nr_ioapic_registers[apic], GFP_ATOMIC);
724 if (!ioapic_entries[apic])
725 goto nomem;
726 }
727
728 return ioapic_entries;
729
730nomem:
731 while (--apic >= 0)
732 kfree(ioapic_entries[apic]);
733 kfree(ioapic_entries);
734
735 return 0;
736}
Ingo Molnar54168ed2008-08-20 09:07:45 +0200737
738/*
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700739 * Saves all the IO-APIC RTE's
Ingo Molnar54168ed2008-08-20 09:07:45 +0200740 */
Fenghua Yub24696b2009-03-27 14:22:44 -0700741int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
Ingo Molnar54168ed2008-08-20 09:07:45 +0200742{
Ingo Molnar54168ed2008-08-20 09:07:45 +0200743 int apic, pin;
744
Fenghua Yub24696b2009-03-27 14:22:44 -0700745 if (!ioapic_entries)
746 return -ENOMEM;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200747
748 for (apic = 0; apic < nr_ioapics; apic++) {
Fenghua Yub24696b2009-03-27 14:22:44 -0700749 if (!ioapic_entries[apic])
750 return -ENOMEM;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200751
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700752 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
Fenghua Yub24696b2009-03-27 14:22:44 -0700753 ioapic_entries[apic][pin] =
Ingo Molnar54168ed2008-08-20 09:07:45 +0200754 ioapic_read_entry(apic, pin);
Fenghua Yub24696b2009-03-27 14:22:44 -0700755 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400756
Ingo Molnar54168ed2008-08-20 09:07:45 +0200757 return 0;
758}
759
Fenghua Yub24696b2009-03-27 14:22:44 -0700760/*
761 * Mask all IO APIC entries.
762 */
763void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700764{
765 int apic, pin;
766
Fenghua Yub24696b2009-03-27 14:22:44 -0700767 if (!ioapic_entries)
768 return;
769
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700770 for (apic = 0; apic < nr_ioapics; apic++) {
Fenghua Yub24696b2009-03-27 14:22:44 -0700771 if (!ioapic_entries[apic])
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700772 break;
Fenghua Yub24696b2009-03-27 14:22:44 -0700773
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700774 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
775 struct IO_APIC_route_entry entry;
776
Fenghua Yub24696b2009-03-27 14:22:44 -0700777 entry = ioapic_entries[apic][pin];
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700778 if (!entry.mask) {
779 entry.mask = 1;
780 ioapic_write_entry(apic, pin, entry);
781 }
782 }
783 }
784}
785
Fenghua Yub24696b2009-03-27 14:22:44 -0700786/*
787 * Restore IO APIC entries which was saved in ioapic_entries.
788 */
789int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
Ingo Molnar54168ed2008-08-20 09:07:45 +0200790{
791 int apic, pin;
792
Fenghua Yub24696b2009-03-27 14:22:44 -0700793 if (!ioapic_entries)
794 return -ENOMEM;
795
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400796 for (apic = 0; apic < nr_ioapics; apic++) {
Fenghua Yub24696b2009-03-27 14:22:44 -0700797 if (!ioapic_entries[apic])
798 return -ENOMEM;
799
Ingo Molnar54168ed2008-08-20 09:07:45 +0200800 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
801 ioapic_write_entry(apic, pin,
Fenghua Yub24696b2009-03-27 14:22:44 -0700802 ioapic_entries[apic][pin]);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400803 }
Fenghua Yub24696b2009-03-27 14:22:44 -0700804 return 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200805}
806
Fenghua Yub24696b2009-03-27 14:22:44 -0700807void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
808{
809 int apic;
810
811 for (apic = 0; apic < nr_ioapics; apic++)
812 kfree(ioapic_entries[apic]);
813
814 kfree(ioapic_entries);
Ingo Molnar54168ed2008-08-20 09:07:45 +0200815}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816
817/*
818 * Find the IRQ entry number of a certain pin.
819 */
820static int find_irq_entry(int apic, int pin, int type)
821{
822 int i;
823
824 for (i = 0; i < mp_irq_entries; i++)
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530825 if (mp_irqs[i].irqtype == type &&
826 (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
827 mp_irqs[i].dstapic == MP_APIC_ALL) &&
828 mp_irqs[i].dstirq == pin)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 return i;
830
831 return -1;
832}
833
834/*
835 * Find the pin to which IRQ[irq] (ISA) is connected
836 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800837static int __init find_isa_irq_pin(int irq, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838{
839 int i;
840
841 for (i = 0; i < mp_irq_entries; i++) {
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530842 int lbus = mp_irqs[i].srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843
Alexey Starikovskiyd27e2b82008-03-20 14:54:18 +0300844 if (test_bit(lbus, mp_bus_not_pci) &&
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530845 (mp_irqs[i].irqtype == type) &&
846 (mp_irqs[i].srcbusirq == irq))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530848 return mp_irqs[i].dstirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 }
850 return -1;
851}
852
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800853static int __init find_isa_irq_apic(int irq, int type)
854{
855 int i;
856
857 for (i = 0; i < mp_irq_entries; i++) {
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530858 int lbus = mp_irqs[i].srcbus;
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800859
Alexey Starikovskiy73b29612008-03-20 14:54:24 +0300860 if (test_bit(lbus, mp_bus_not_pci) &&
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530861 (mp_irqs[i].irqtype == type) &&
862 (mp_irqs[i].srcbusirq == irq))
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800863 break;
864 }
865 if (i < mp_irq_entries) {
866 int apic;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200867 for(apic = 0; apic < nr_ioapics; apic++) {
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530868 if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800869 return apic;
870 }
871 }
872
873 return -1;
874}
875
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +0300876#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877/*
878 * EISA Edge/Level control register, ELCR
879 */
880static int EISA_ELCR(unsigned int irq)
881{
Yinghai Lu99d093d2008-12-05 18:58:32 -0800882 if (irq < NR_IRQS_LEGACY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 unsigned int port = 0x4d0 + (irq >> 3);
884 return (inb(port) >> (irq & 7)) & 1;
885 }
886 apic_printk(APIC_VERBOSE, KERN_INFO
887 "Broken MPtable reports ISA irq %d\n", irq);
888 return 0;
889}
Ingo Molnar54168ed2008-08-20 09:07:45 +0200890
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +0300891#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892
Alexey Starikovskiy67288012008-03-20 14:54:36 +0300893/* ISA interrupts are always polarity zero edge triggered,
894 * when listed as conforming in the MP table. */
895
896#define default_ISA_trigger(idx) (0)
897#define default_ISA_polarity(idx) (0)
898
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899/* EISA interrupts are always polarity zero and can be edge or level
900 * trigger depending on the ELCR value. If an interrupt is listed as
901 * EISA conforming in the MP table, that means its trigger type must
902 * be read in from the ELCR */
903
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530904#define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
Alexey Starikovskiy67288012008-03-20 14:54:36 +0300905#define default_EISA_polarity(idx) default_ISA_polarity(idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906
907/* PCI interrupts are always polarity one level triggered,
908 * when listed as conforming in the MP table. */
909
910#define default_PCI_trigger(idx) (1)
911#define default_PCI_polarity(idx) (1)
912
913/* MCA interrupts are always polarity zero level triggered,
914 * when listed as conforming in the MP table. */
915
916#define default_MCA_trigger(idx) (1)
Alexey Starikovskiy67288012008-03-20 14:54:36 +0300917#define default_MCA_polarity(idx) default_ISA_polarity(idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918
Shaohua Li61fd47e2007-11-17 01:05:28 -0500919static int MPBIOS_polarity(int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920{
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530921 int bus = mp_irqs[idx].srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 int polarity;
923
924 /*
925 * Determine IRQ line polarity (high active or low active):
926 */
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530927 switch (mp_irqs[idx].irqflag & 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 {
Ingo Molnar54168ed2008-08-20 09:07:45 +0200929 case 0: /* conforms, ie. bus-type dependent polarity */
930 if (test_bit(bus, mp_bus_not_pci))
931 polarity = default_ISA_polarity(idx);
932 else
933 polarity = default_PCI_polarity(idx);
934 break;
935 case 1: /* high active */
936 {
937 polarity = 0;
938 break;
939 }
940 case 2: /* reserved */
941 {
942 printk(KERN_WARNING "broken BIOS!!\n");
943 polarity = 1;
944 break;
945 }
946 case 3: /* low active */
947 {
948 polarity = 1;
949 break;
950 }
951 default: /* invalid */
952 {
953 printk(KERN_WARNING "broken BIOS!!\n");
954 polarity = 1;
955 break;
956 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 }
958 return polarity;
959}
960
961static int MPBIOS_trigger(int idx)
962{
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530963 int bus = mp_irqs[idx].srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 int trigger;
965
966 /*
967 * Determine IRQ trigger mode (edge or level sensitive):
968 */
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530969 switch ((mp_irqs[idx].irqflag>>2) & 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 {
Ingo Molnar54168ed2008-08-20 09:07:45 +0200971 case 0: /* conforms, ie. bus-type dependent */
972 if (test_bit(bus, mp_bus_not_pci))
973 trigger = default_ISA_trigger(idx);
974 else
975 trigger = default_PCI_trigger(idx);
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +0300976#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
Ingo Molnar54168ed2008-08-20 09:07:45 +0200977 switch (mp_bus_id_to_type[bus]) {
978 case MP_BUS_ISA: /* ISA pin */
979 {
980 /* set before the switch */
981 break;
982 }
983 case MP_BUS_EISA: /* EISA pin */
984 {
985 trigger = default_EISA_trigger(idx);
986 break;
987 }
988 case MP_BUS_PCI: /* PCI pin */
989 {
990 /* set before the switch */
991 break;
992 }
993 case MP_BUS_MCA: /* MCA pin */
994 {
995 trigger = default_MCA_trigger(idx);
996 break;
997 }
998 default:
999 {
1000 printk(KERN_WARNING "broken BIOS!!\n");
1001 trigger = 1;
1002 break;
1003 }
1004 }
1005#endif
1006 break;
1007 case 1: /* edge */
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001008 {
Ingo Molnar54168ed2008-08-20 09:07:45 +02001009 trigger = 0;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001010 break;
1011 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001012 case 2: /* reserved */
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001013 {
1014 printk(KERN_WARNING "broken BIOS!!\n");
1015 trigger = 1;
1016 break;
1017 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001018 case 3: /* level */
1019 {
1020 trigger = 1;
1021 break;
1022 }
1023 default: /* invalid */
1024 {
1025 printk(KERN_WARNING "broken BIOS!!\n");
1026 trigger = 0;
1027 break;
1028 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 }
1030 return trigger;
1031}
1032
1033static inline int irq_polarity(int idx)
1034{
1035 return MPBIOS_polarity(idx);
1036}
1037
1038static inline int irq_trigger(int idx)
1039{
1040 return MPBIOS_trigger(idx);
1041}
1042
Yinghai Luefa25592008-08-19 20:50:36 -07001043int (*ioapic_renumber_irq)(int ioapic, int irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044static int pin_2_irq(int idx, int apic, int pin)
1045{
1046 int irq, i;
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301047 int bus = mp_irqs[idx].srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048
1049 /*
1050 * Debugging check, we are in big trouble if this message pops up!
1051 */
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301052 if (mp_irqs[idx].dstirq != pin)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
1054
Ingo Molnar54168ed2008-08-20 09:07:45 +02001055 if (test_bit(bus, mp_bus_not_pci)) {
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301056 irq = mp_irqs[idx].srcbusirq;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001057 } else {
Alexey Starikovskiy643befe2008-03-20 14:54:49 +03001058 /*
1059 * PCI IRQs are mapped in order
1060 */
1061 i = irq = 0;
1062 while (i < apic)
1063 irq += nr_ioapic_registers[i++];
1064 irq += pin;
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001065 /*
Ingo Molnar54168ed2008-08-20 09:07:45 +02001066 * For MPS mode, so far only needed by ES7000 platform
1067 */
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001068 if (ioapic_renumber_irq)
1069 irq = ioapic_renumber_irq(apic, irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 }
1071
Ingo Molnar54168ed2008-08-20 09:07:45 +02001072#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 /*
1074 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1075 */
1076 if ((pin >= 16) && (pin <= 23)) {
1077 if (pirq_entries[pin-16] != -1) {
1078 if (!pirq_entries[pin-16]) {
1079 apic_printk(APIC_VERBOSE, KERN_DEBUG
1080 "disabling PIRQ%d\n", pin-16);
1081 } else {
1082 irq = pirq_entries[pin-16];
1083 apic_printk(APIC_VERBOSE, KERN_DEBUG
1084 "using PIRQ%d -> IRQ %d\n",
1085 pin-16, irq);
1086 }
1087 }
1088 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001089#endif
1090
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 return irq;
1092}
1093
Yinghai Lue20c06f2009-05-06 10:08:22 -07001094/*
1095 * Find a specific PCI IRQ entry.
1096 * Not an __init, possibly needed by modules
1097 */
1098int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
Yinghai Lue5198072009-05-15 13:05:16 -07001099 struct io_apic_irq_attr *irq_attr)
Yinghai Lue20c06f2009-05-06 10:08:22 -07001100{
1101 int apic, i, best_guess = -1;
1102
1103 apic_printk(APIC_DEBUG,
1104 "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
1105 bus, slot, pin);
1106 if (test_bit(bus, mp_bus_not_pci)) {
1107 apic_printk(APIC_VERBOSE,
1108 "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
1109 return -1;
1110 }
1111 for (i = 0; i < mp_irq_entries; i++) {
1112 int lbus = mp_irqs[i].srcbus;
1113
1114 for (apic = 0; apic < nr_ioapics; apic++)
1115 if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
1116 mp_irqs[i].dstapic == MP_APIC_ALL)
1117 break;
1118
1119 if (!test_bit(lbus, mp_bus_not_pci) &&
1120 !mp_irqs[i].irqtype &&
1121 (bus == lbus) &&
1122 (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
1123 int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
1124
1125 if (!(apic || IO_APIC_IRQ(irq)))
1126 continue;
1127
1128 if (pin == (mp_irqs[i].srcbusirq & 3)) {
Yinghai Lue5198072009-05-15 13:05:16 -07001129 set_io_apic_irq_attr(irq_attr, apic,
1130 mp_irqs[i].dstirq,
1131 irq_trigger(i),
1132 irq_polarity(i));
Yinghai Lue20c06f2009-05-06 10:08:22 -07001133 return irq;
1134 }
1135 /*
1136 * Use the first all-but-pin matching entry as a
1137 * best-guess fuzzy result for broken mptables.
1138 */
1139 if (best_guess < 0) {
Yinghai Lue5198072009-05-15 13:05:16 -07001140 set_io_apic_irq_attr(irq_attr, apic,
1141 mp_irqs[i].dstirq,
1142 irq_trigger(i),
1143 irq_polarity(i));
Yinghai Lue20c06f2009-05-06 10:08:22 -07001144 best_guess = irq;
1145 }
1146 }
1147 }
1148 return best_guess;
1149}
1150EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
1151
Yinghai Lu497c9a12008-08-19 20:50:28 -07001152void lock_vector_lock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153{
Yinghai Lu497c9a12008-08-19 20:50:28 -07001154 /* Used to the online set of cpus does not change
1155 * during assign_irq_vector.
1156 */
1157 spin_lock(&vector_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158}
1159
Yinghai Lu497c9a12008-08-19 20:50:28 -07001160void unlock_vector_lock(void)
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001161{
Yinghai Lu497c9a12008-08-19 20:50:28 -07001162 spin_unlock(&vector_lock);
1163}
1164
Mike Travise7986732008-12-16 17:33:52 -08001165static int
1166__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001167{
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001168 /*
1169 * NOTE! The local APIC isn't very good at handling
1170 * multiple interrupts at the same interrupt level.
1171 * As the interrupt level is determined by taking the
1172 * vector number and shifting that right by 4, we
1173 * want to spread these out a bit so that they don't
1174 * all fall in the same interrupt level.
1175 *
1176 * Also, we've got to be careful not to trash gate
1177 * 0x80, because int 0x80 is hm, kind of importantish. ;)
1178 */
Ingo Molnar54168ed2008-08-20 09:07:45 +02001179 static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
1180 unsigned int old_vector;
Mike Travis22f65d32008-12-16 17:33:56 -08001181 int cpu, err;
1182 cpumask_var_t tmp_mask;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001183
Ingo Molnar54168ed2008-08-20 09:07:45 +02001184 if ((cfg->move_in_progress) || cfg->move_cleanup_count)
1185 return -EBUSY;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001186
Mike Travis22f65d32008-12-16 17:33:56 -08001187 if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
1188 return -ENOMEM;
Yinghai Lu3145e942008-12-05 18:58:34 -08001189
Ingo Molnar54168ed2008-08-20 09:07:45 +02001190 old_vector = cfg->vector;
1191 if (old_vector) {
Mike Travis22f65d32008-12-16 17:33:56 -08001192 cpumask_and(tmp_mask, mask, cpu_online_mask);
1193 cpumask_and(tmp_mask, cfg->domain, tmp_mask);
1194 if (!cpumask_empty(tmp_mask)) {
1195 free_cpumask_var(tmp_mask);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001196 return 0;
Mike Travis22f65d32008-12-16 17:33:56 -08001197 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001198 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07001199
Mike Travise7986732008-12-16 17:33:52 -08001200 /* Only try and allocate irqs on cpus that are present */
Mike Travis22f65d32008-12-16 17:33:56 -08001201 err = -ENOSPC;
1202 for_each_cpu_and(cpu, mask, cpu_online_mask) {
Ingo Molnar54168ed2008-08-20 09:07:45 +02001203 int new_cpu;
1204 int vector, offset;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001205
Ingo Molnare2d40b12009-01-28 06:50:47 +01001206 apic->vector_allocation_domain(cpu, tmp_mask);
Yinghai Lu497c9a12008-08-19 20:50:28 -07001207
Ingo Molnar54168ed2008-08-20 09:07:45 +02001208 vector = current_vector;
1209 offset = current_offset;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001210next:
Ingo Molnar54168ed2008-08-20 09:07:45 +02001211 vector += 8;
1212 if (vector >= first_system_vector) {
Mike Travise7986732008-12-16 17:33:52 -08001213 /* If out of vectors on large boxen, must share them. */
Ingo Molnar54168ed2008-08-20 09:07:45 +02001214 offset = (offset + 1) % 8;
1215 vector = FIRST_DEVICE_VECTOR + offset;
Yinghai Lu7a959cf2008-08-19 20:50:32 -07001216 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001217 if (unlikely(current_vector == vector))
1218 continue;
Yinghai Lub77b8812008-12-19 15:23:44 -08001219
1220 if (test_bit(vector, used_vectors))
Ingo Molnar54168ed2008-08-20 09:07:45 +02001221 goto next;
Yinghai Lub77b8812008-12-19 15:23:44 -08001222
Mike Travis22f65d32008-12-16 17:33:56 -08001223 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02001224 if (per_cpu(vector_irq, new_cpu)[vector] != -1)
1225 goto next;
1226 /* Found one! */
1227 current_vector = vector;
1228 current_offset = offset;
1229 if (old_vector) {
1230 cfg->move_in_progress = 1;
Mike Travis22f65d32008-12-16 17:33:56 -08001231 cpumask_copy(cfg->old_domain, cfg->domain);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001232 }
Mike Travis22f65d32008-12-16 17:33:56 -08001233 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02001234 per_cpu(vector_irq, new_cpu)[vector] = irq;
1235 cfg->vector = vector;
Mike Travis22f65d32008-12-16 17:33:56 -08001236 cpumask_copy(cfg->domain, tmp_mask);
1237 err = 0;
1238 break;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001239 }
Mike Travis22f65d32008-12-16 17:33:56 -08001240 free_cpumask_var(tmp_mask);
1241 return err;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001242}
1243
Mike Travise7986732008-12-16 17:33:52 -08001244static int
1245assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001246{
1247 int err;
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001248 unsigned long flags;
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001249
1250 spin_lock_irqsave(&vector_lock, flags);
Yinghai Lu3145e942008-12-05 18:58:34 -08001251 err = __assign_irq_vector(irq, cfg, mask);
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001252 spin_unlock_irqrestore(&vector_lock, flags);
Yinghai Lu497c9a12008-08-19 20:50:28 -07001253 return err;
1254}
1255
Yinghai Lu3145e942008-12-05 18:58:34 -08001256static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001257{
Yinghai Lu497c9a12008-08-19 20:50:28 -07001258 int cpu, vector;
1259
Yinghai Lu497c9a12008-08-19 20:50:28 -07001260 BUG_ON(!cfg->vector);
1261
1262 vector = cfg->vector;
Mike Travis22f65d32008-12-16 17:33:56 -08001263 for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001264 per_cpu(vector_irq, cpu)[vector] = -1;
1265
1266 cfg->vector = 0;
Mike Travis22f65d32008-12-16 17:33:56 -08001267 cpumask_clear(cfg->domain);
Matthew Wilcox0ca4b6b2008-11-20 14:09:33 -07001268
1269 if (likely(!cfg->move_in_progress))
1270 return;
Mike Travis22f65d32008-12-16 17:33:56 -08001271 for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
Matthew Wilcox0ca4b6b2008-11-20 14:09:33 -07001272 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
1273 vector++) {
1274 if (per_cpu(vector_irq, cpu)[vector] != irq)
1275 continue;
1276 per_cpu(vector_irq, cpu)[vector] = -1;
1277 break;
1278 }
1279 }
1280 cfg->move_in_progress = 0;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001281}
1282
1283void __setup_vector_irq(int cpu)
1284{
1285 /* Initialize vector_irq on a new cpu */
1286 /* This function must be called with vector_lock held */
1287 int irq, vector;
1288 struct irq_cfg *cfg;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001289 struct irq_desc *desc;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001290
1291 /* Mark the inuse vectors */
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001292 for_each_irq_desc(irq, desc) {
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001293 cfg = desc->chip_data;
Mike Travis22f65d32008-12-16 17:33:56 -08001294 if (!cpumask_test_cpu(cpu, cfg->domain))
Yinghai Lu497c9a12008-08-19 20:50:28 -07001295 continue;
1296 vector = cfg->vector;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001297 per_cpu(vector_irq, cpu)[vector] = irq;
1298 }
1299 /* Mark the free vectors */
1300 for (vector = 0; vector < NR_VECTORS; ++vector) {
1301 irq = per_cpu(vector_irq, cpu)[vector];
1302 if (irq < 0)
1303 continue;
1304
1305 cfg = irq_cfg(irq);
Mike Travis22f65d32008-12-16 17:33:56 -08001306 if (!cpumask_test_cpu(cpu, cfg->domain))
Yinghai Lu497c9a12008-08-19 20:50:28 -07001307 per_cpu(vector_irq, cpu)[vector] = -1;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001308 }
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001309}
Glauber Costa3fde6902008-05-28 20:34:19 -07001310
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001311static struct irq_chip ioapic_chip;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001312static struct irq_chip ir_ioapic_chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313
Ingo Molnar54168ed2008-08-20 09:07:45 +02001314#define IOAPIC_AUTO -1
1315#define IOAPIC_EDGE 0
1316#define IOAPIC_LEVEL 1
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001318#ifdef CONFIG_X86_32
Yinghai Lu1d025192008-08-19 20:50:34 -07001319static inline int IO_APIC_irq_trigger(int irq)
1320{
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001321 int apic, idx, pin;
Yinghai Lu1d025192008-08-19 20:50:34 -07001322
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001323 for (apic = 0; apic < nr_ioapics; apic++) {
1324 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1325 idx = find_irq_entry(apic, pin, mp_INT);
1326 if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
1327 return irq_trigger(idx);
1328 }
1329 }
1330 /*
Ingo Molnar54168ed2008-08-20 09:07:45 +02001331 * nonexistent IRQs are edge default
1332 */
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001333 return 0;
Yinghai Lu1d025192008-08-19 20:50:34 -07001334}
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001335#else
1336static inline int IO_APIC_irq_trigger(int irq)
1337{
Ingo Molnar54168ed2008-08-20 09:07:45 +02001338 return 1;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001339}
1340#endif
Yinghai Lu1d025192008-08-19 20:50:34 -07001341
Yinghai Lu3145e942008-12-05 18:58:34 -08001342static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343{
Yinghai Lu199751d2008-08-19 20:50:27 -07001344
Jan Beulich6ebcc002006-06-26 13:56:46 +02001345 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001346 trigger == IOAPIC_LEVEL)
Yinghai Lu08678b02008-08-19 20:50:05 -07001347 desc->status |= IRQ_LEVEL;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001348 else
1349 desc->status &= ~IRQ_LEVEL;
1350
Ingo Molnar54168ed2008-08-20 09:07:45 +02001351 if (irq_remapped(irq)) {
1352 desc->status |= IRQ_MOVE_PCNTXT;
1353 if (trigger)
1354 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1355 handle_fasteoi_irq,
1356 "fasteoi");
1357 else
1358 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1359 handle_edge_irq, "edge");
1360 return;
1361 }
Suresh Siddha29b61be2009-03-16 17:05:02 -07001362
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001363 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1364 trigger == IOAPIC_LEVEL)
Ingo Molnara460e742006-10-17 00:10:03 -07001365 set_irq_chip_and_handler_name(irq, &ioapic_chip,
Ingo Molnar54168ed2008-08-20 09:07:45 +02001366 handle_fasteoi_irq,
1367 "fasteoi");
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001368 else
Ingo Molnara460e742006-10-17 00:10:03 -07001369 set_irq_chip_and_handler_name(irq, &ioapic_chip,
Ingo Molnar54168ed2008-08-20 09:07:45 +02001370 handle_edge_irq, "edge");
Yinghai Lu497c9a12008-08-19 20:50:28 -07001371}
1372
Jeremy Fitzhardingeca97ab92009-02-09 12:05:47 -08001373int setup_ioapic_entry(int apic_id, int irq,
1374 struct IO_APIC_route_entry *entry,
1375 unsigned int destination, int trigger,
Suresh Siddha0280f7c2009-03-16 17:05:01 -07001376 int polarity, int vector, int pin)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001377{
1378 /*
1379 * add it to the IO-APIC irq-routing table:
1380 */
1381 memset(entry,0,sizeof(*entry));
1382
Ingo Molnar54168ed2008-08-20 09:07:45 +02001383 if (intr_remapping_enabled) {
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001384 struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001385 struct irte irte;
1386 struct IR_IO_APIC_route_entry *ir_entry =
1387 (struct IR_IO_APIC_route_entry *) entry;
1388 int index;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001389
Ingo Molnar54168ed2008-08-20 09:07:45 +02001390 if (!iommu)
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001391 panic("No mapping iommu for ioapic %d\n", apic_id);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001392
1393 index = alloc_irte(iommu, irq, 1);
1394 if (index < 0)
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001395 panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001396
1397 memset(&irte, 0, sizeof(irte));
1398
1399 irte.present = 1;
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01001400 irte.dst_mode = apic->irq_dest_mode;
Suresh Siddha0280f7c2009-03-16 17:05:01 -07001401 /*
1402 * Trigger mode in the IRTE will always be edge, and the
1403 * actual level or edge trigger will be setup in the IO-APIC
1404 * RTE. This will help simplify level triggered irq migration.
1405 * For more details, see the comments above explainig IO-APIC
1406 * irq migration in the presence of interrupt-remapping.
1407 */
1408 irte.trigger_mode = 0;
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01001409 irte.dlvry_mode = apic->irq_delivery_mode;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001410 irte.vector = vector;
1411 irte.dest_id = IRTE_DEST(destination);
1412
1413 modify_irte(irq, &irte);
1414
1415 ir_entry->index2 = (index >> 15) & 0x1;
1416 ir_entry->zero = 0;
1417 ir_entry->format = 1;
1418 ir_entry->index = (index & 0x7fff);
Suresh Siddha0280f7c2009-03-16 17:05:01 -07001419 /*
1420 * IO-APIC RTE will be configured with virtual vector.
1421 * irq handler will do the explicit EOI to the io-apic.
1422 */
1423 ir_entry->vector = pin;
Suresh Siddha29b61be2009-03-16 17:05:02 -07001424 } else {
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01001425 entry->delivery_mode = apic->irq_delivery_mode;
1426 entry->dest_mode = apic->irq_dest_mode;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001427 entry->dest = destination;
Suresh Siddha0280f7c2009-03-16 17:05:01 -07001428 entry->vector = vector;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001429 }
1430
1431 entry->mask = 0; /* enable IRQ */
Yinghai Lu497c9a12008-08-19 20:50:28 -07001432 entry->trigger = trigger;
1433 entry->polarity = polarity;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001434
1435 /* Mask level triggered irqs.
1436 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
1437 */
1438 if (trigger)
1439 entry->mask = 1;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001440 return 0;
1441}
1442
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001443static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
Ingo Molnar54168ed2008-08-20 09:07:45 +02001444 int trigger, int polarity)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001445{
1446 struct irq_cfg *cfg;
1447 struct IO_APIC_route_entry entry;
Mike Travis22f65d32008-12-16 17:33:56 -08001448 unsigned int dest;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001449
1450 if (!IO_APIC_IRQ(irq))
1451 return;
1452
Yinghai Lu3145e942008-12-05 18:58:34 -08001453 cfg = desc->chip_data;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001454
Ingo Molnarfe402e12009-01-28 04:32:51 +01001455 if (assign_irq_vector(irq, cfg, apic->target_cpus()))
Yinghai Lu497c9a12008-08-19 20:50:28 -07001456 return;
1457
Ingo Molnardebccb32009-01-28 15:20:18 +01001458 dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
Yinghai Lu497c9a12008-08-19 20:50:28 -07001459
1460 apic_printk(APIC_VERBOSE,KERN_DEBUG
1461 "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1462 "IRQ %d Mode:%i Active:%i)\n",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001463 apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
Yinghai Lu497c9a12008-08-19 20:50:28 -07001464 irq, trigger, polarity);
1465
1466
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001467 if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
Suresh Siddha0280f7c2009-03-16 17:05:01 -07001468 dest, trigger, polarity, cfg->vector, pin)) {
Yinghai Lu497c9a12008-08-19 20:50:28 -07001469 printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001470 mp_ioapics[apic_id].apicid, pin);
Yinghai Lu3145e942008-12-05 18:58:34 -08001471 __clear_irq_vector(irq, cfg);
Yinghai Lu497c9a12008-08-19 20:50:28 -07001472 return;
1473 }
1474
Yinghai Lu3145e942008-12-05 18:58:34 -08001475 ioapic_register_intr(irq, desc, trigger);
Yinghai Lu99d093d2008-12-05 18:58:32 -08001476 if (irq < NR_IRQS_LEGACY)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001477 disable_8259A_irq(irq);
1478
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001479 ioapic_write_entry(apic_id, pin, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480}
1481
Yinghai Lub9c61b702009-05-06 10:10:06 -07001482static struct {
1483 DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
1484} mp_ioapic_routing[MAX_IO_APICS];
1485
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486static void __init setup_IO_APIC_irqs(void)
1487{
Yinghai Lub9c61b702009-05-06 10:10:06 -07001488 int apic_id = 0, pin, idx, irq;
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001489 int notcon = 0;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001490 struct irq_desc *desc;
Yinghai Lu3145e942008-12-05 18:58:34 -08001491 struct irq_cfg *cfg;
Yinghai Lu85ac16d2009-04-27 18:00:38 -07001492 int node = cpu_to_node(boot_cpu_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493
1494 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1495
Yinghai Lub9c61b702009-05-06 10:10:06 -07001496#ifdef CONFIG_ACPI
1497 if (!acpi_disabled && acpi_ioapic) {
1498 apic_id = mp_find_ioapic(0);
1499 if (apic_id < 0)
1500 apic_id = 0;
1501 }
1502#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503
Yinghai Lub9c61b702009-05-06 10:10:06 -07001504 for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
1505 idx = find_irq_entry(apic_id, pin, mp_INT);
1506 if (idx == -1) {
1507 if (!notcon) {
1508 notcon = 1;
Cyrill Gorcunov56ffa1a2008-09-13 13:11:16 +04001509 apic_printk(APIC_VERBOSE,
Yinghai Lub9c61b702009-05-06 10:10:06 -07001510 KERN_DEBUG " %d-%d",
1511 mp_ioapics[apic_id].apicid, pin);
1512 } else
1513 apic_printk(APIC_VERBOSE, " %d-%d",
1514 mp_ioapics[apic_id].apicid, pin);
1515 continue;
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001516 }
Yinghai Lub9c61b702009-05-06 10:10:06 -07001517 if (notcon) {
1518 apic_printk(APIC_VERBOSE,
1519 " (apicid-pin) not connected\n");
1520 notcon = 0;
1521 }
1522
1523 irq = pin_2_irq(idx, apic_id, pin);
1524
1525 /*
1526 * Skip the timer IRQ if there's a quirk handler
1527 * installed and if it returns 1:
1528 */
1529 if (apic->multi_timer_check &&
1530 apic->multi_timer_check(apic_id, irq))
1531 continue;
1532
1533 desc = irq_to_desc_alloc_node(irq, node);
1534 if (!desc) {
1535 printk(KERN_INFO "can not get irq_desc for %d\n", irq);
1536 continue;
1537 }
1538 cfg = desc->chip_data;
1539 add_pin_to_irq_node(cfg, node, apic_id, pin);
Yinghai Lu4c6f18f2009-05-18 10:23:28 -07001540 /*
1541 * don't mark it in pin_programmed, so later acpi could
1542 * set it correctly when irq < 16
1543 */
Yinghai Lub9c61b702009-05-06 10:10:06 -07001544 setup_IO_APIC_irq(apic_id, pin, irq, desc,
1545 irq_trigger(idx), irq_polarity(idx));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546 }
1547
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001548 if (notcon)
1549 apic_printk(APIC_VERBOSE,
Cyrill Gorcunov2a554fb2008-09-08 19:38:06 +04001550 " (apicid-pin) not connected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551}
1552
1553/*
Maciej W. Rozyckif7633ce2008-05-27 21:19:34 +01001554 * Set up the timer pin, possibly with the 8259A-master behind.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555 */
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001556static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
Maciej W. Rozyckif7633ce2008-05-27 21:19:34 +01001557 int vector)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558{
1559 struct IO_APIC_route_entry entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560
Ingo Molnar54168ed2008-08-20 09:07:45 +02001561 if (intr_remapping_enabled)
1562 return;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001563
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001564 memset(&entry, 0, sizeof(entry));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
1566 /*
1567 * We use logical delivery to get the timer IRQ
1568 * to the first CPU.
1569 */
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01001570 entry.dest_mode = apic->irq_dest_mode;
Yinghai Luf72dcca2009-02-08 16:18:03 -08001571 entry.mask = 0; /* don't mask IRQ for edge */
Ingo Molnardebccb32009-01-28 15:20:18 +01001572 entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01001573 entry.delivery_mode = apic->irq_delivery_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574 entry.polarity = 0;
1575 entry.trigger = 0;
1576 entry.vector = vector;
1577
1578 /*
1579 * The timer IRQ doesn't have to know that behind the
Maciej W. Rozyckif7633ce2008-05-27 21:19:34 +01001580 * scene we may have a 8259A-master in AEOI mode ...
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 */
Ingo Molnar54168ed2008-08-20 09:07:45 +02001582 set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583
1584 /*
1585 * Add it to the IO-APIC irq-routing table:
1586 */
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001587 ioapic_write_entry(apic_id, pin, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588}
1589
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001590
1591__apicdebuginit(void) print_IO_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592{
1593 int apic, i;
1594 union IO_APIC_reg_00 reg_00;
1595 union IO_APIC_reg_01 reg_01;
1596 union IO_APIC_reg_02 reg_02;
1597 union IO_APIC_reg_03 reg_03;
1598 unsigned long flags;
Yinghai Lu0f978f42008-08-19 20:50:26 -07001599 struct irq_cfg *cfg;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001600 struct irq_desc *desc;
Yinghai Lu8f09cd22008-08-19 20:50:51 -07001601 unsigned int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602
1603 if (apic_verbosity == APIC_QUIET)
1604 return;
1605
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001606 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607 for (i = 0; i < nr_ioapics; i++)
1608 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +05301609 mp_ioapics[i].apicid, nr_ioapic_registers[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610
1611 /*
1612 * We are a bit conservative about what we expect. We have to
1613 * know about every hardware change ASAP.
1614 */
1615 printk(KERN_INFO "testing the IO APIC.......................\n");
1616
1617 for (apic = 0; apic < nr_ioapics; apic++) {
1618
1619 spin_lock_irqsave(&ioapic_lock, flags);
1620 reg_00.raw = io_apic_read(apic, 0);
1621 reg_01.raw = io_apic_read(apic, 1);
1622 if (reg_01.bits.version >= 0x10)
1623 reg_02.raw = io_apic_read(apic, 2);
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001624 if (reg_01.bits.version >= 0x20)
1625 reg_03.raw = io_apic_read(apic, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626 spin_unlock_irqrestore(&ioapic_lock, flags);
1627
Ingo Molnar54168ed2008-08-20 09:07:45 +02001628 printk("\n");
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +05301629 printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1631 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1632 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1633 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634
Ingo Molnar54168ed2008-08-20 09:07:45 +02001635 printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637
1638 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
1639 printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640
1641 /*
1642 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1643 * but the value of reg_02 is read as the previous read register
1644 * value, so ignore it if reg_02 == reg_01.
1645 */
1646 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1647 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1648 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649 }
1650
1651 /*
1652 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1653 * or reg_03, but the value of reg_0[23] is read as the previous read
1654 * register value, so ignore it if reg_03 == reg_0[12].
1655 */
1656 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1657 reg_03.raw != reg_01.raw) {
1658 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1659 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660 }
1661
1662 printk(KERN_DEBUG ".... IRQ redirection table:\n");
1663
Yinghai Lud83e94a2008-08-19 20:50:33 -07001664 printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1665 " Stat Dmod Deli Vect: \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666
1667 for (i = 0; i <= reg_01.bits.entries; i++) {
1668 struct IO_APIC_route_entry entry;
1669
Andi Kleencf4c6a22006-09-26 10:52:30 +02001670 entry = ioapic_read_entry(apic, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671
Ingo Molnar54168ed2008-08-20 09:07:45 +02001672 printk(KERN_DEBUG " %02x %03X ",
1673 i,
1674 entry.dest
1675 );
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676
1677 printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
1678 entry.mask,
1679 entry.trigger,
1680 entry.irr,
1681 entry.polarity,
1682 entry.delivery_status,
1683 entry.dest_mode,
1684 entry.delivery_mode,
1685 entry.vector
1686 );
1687 }
1688 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 printk(KERN_DEBUG "IRQ to pin mappings:\n");
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001690 for_each_irq_desc(irq, desc) {
1691 struct irq_pin_list *entry;
1692
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001693 cfg = desc->chip_data;
1694 entry = cfg->irq_2_pin;
Yinghai Lu0f978f42008-08-19 20:50:26 -07001695 if (!entry)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696 continue;
Yinghai Lu8f09cd22008-08-19 20:50:51 -07001697 printk(KERN_DEBUG "IRQ%d ", irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698 for (;;) {
1699 printk("-> %d:%d", entry->apic, entry->pin);
1700 if (!entry->next)
1701 break;
Yinghai Lu0f978f42008-08-19 20:50:26 -07001702 entry = entry->next;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 }
1704 printk("\n");
1705 }
1706
1707 printk(KERN_INFO ".................................... done.\n");
1708
1709 return;
1710}
1711
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001712__apicdebuginit(void) print_APIC_bitfield(int base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713{
1714 unsigned int v;
1715 int i, j;
1716
1717 if (apic_verbosity == APIC_QUIET)
1718 return;
1719
1720 printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
1721 for (i = 0; i < 8; i++) {
1722 v = apic_read(base + i*0x10);
1723 for (j = 0; j < 32; j++) {
1724 if (v & (1<<j))
1725 printk("1");
1726 else
1727 printk("0");
1728 }
1729 printk("\n");
1730 }
1731}
1732
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001733__apicdebuginit(void) print_local_APIC(void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734{
Andreas Herrmann97a52712009-05-08 18:23:50 +02001735 unsigned int i, v, ver, maxlvt;
Hiroshi Shimamoto7ab6af72008-07-30 17:36:48 -07001736 u64 icr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737
1738 if (apic_verbosity == APIC_QUIET)
1739 return;
1740
1741 printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
1742 smp_processor_id(), hard_smp_processor_id());
Andreas Herrmann66823112008-06-05 16:35:10 +02001743 v = apic_read(APIC_ID);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001744 printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745 v = apic_read(APIC_LVR);
1746 printk(KERN_INFO "... APIC VERSION: %08x\n", v);
1747 ver = GET_APIC_VERSION(v);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001748 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749
1750 v = apic_read(APIC_TASKPRI);
1751 printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
1752
Ingo Molnar54168ed2008-08-20 09:07:45 +02001753 if (APIC_INTEGRATED(ver)) { /* !82489DX */
Yinghai Lua11b5ab2008-09-03 16:58:31 -07001754 if (!APIC_XAPIC(ver)) {
1755 v = apic_read(APIC_ARBPRI);
1756 printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
1757 v & APIC_ARBPRI_MASK);
1758 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 v = apic_read(APIC_PROCPRI);
1760 printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
1761 }
1762
Yinghai Lua11b5ab2008-09-03 16:58:31 -07001763 /*
1764 * Remote read supported only in the 82489DX and local APIC for
1765 * Pentium processors.
1766 */
1767 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1768 v = apic_read(APIC_RRR);
1769 printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
1770 }
1771
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772 v = apic_read(APIC_LDR);
1773 printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
Yinghai Lua11b5ab2008-09-03 16:58:31 -07001774 if (!x2apic_enabled()) {
1775 v = apic_read(APIC_DFR);
1776 printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
1777 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 v = apic_read(APIC_SPIV);
1779 printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
1780
1781 printk(KERN_DEBUG "... APIC ISR field:\n");
1782 print_APIC_bitfield(APIC_ISR);
1783 printk(KERN_DEBUG "... APIC TMR field:\n");
1784 print_APIC_bitfield(APIC_TMR);
1785 printk(KERN_DEBUG "... APIC IRR field:\n");
1786 print_APIC_bitfield(APIC_IRR);
1787
Ingo Molnar54168ed2008-08-20 09:07:45 +02001788 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1789 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 apic_write(APIC_ESR, 0);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001791
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792 v = apic_read(APIC_ESR);
1793 printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
1794 }
1795
Hiroshi Shimamoto7ab6af72008-07-30 17:36:48 -07001796 icr = apic_icr_read();
Ingo Molnar0c425ce2008-08-18 13:04:26 +02001797 printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
1798 printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799
1800 v = apic_read(APIC_LVTT);
1801 printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
1802
1803 if (maxlvt > 3) { /* PC is LVT#4. */
1804 v = apic_read(APIC_LVTPC);
1805 printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
1806 }
1807 v = apic_read(APIC_LVT0);
1808 printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
1809 v = apic_read(APIC_LVT1);
1810 printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
1811
1812 if (maxlvt > 2) { /* ERR is LVT#3. */
1813 v = apic_read(APIC_LVTERR);
1814 printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
1815 }
1816
1817 v = apic_read(APIC_TMICT);
1818 printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
1819 v = apic_read(APIC_TMCCT);
1820 printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
1821 v = apic_read(APIC_TDCR);
1822 printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
Andreas Herrmann97a52712009-05-08 18:23:50 +02001823
1824 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
1825 v = apic_read(APIC_EFEAT);
1826 maxlvt = (v >> 16) & 0xff;
1827 printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
1828 v = apic_read(APIC_ECTRL);
1829 printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
1830 for (i = 0; i < maxlvt; i++) {
1831 v = apic_read(APIC_EILVTn(i));
1832 printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
1833 }
1834 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 printk("\n");
1836}
1837
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001838__apicdebuginit(void) print_all_local_APICs(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839{
Yinghai Luffd5aae2008-08-19 20:50:50 -07001840 int cpu;
1841
1842 preempt_disable();
1843 for_each_online_cpu(cpu)
1844 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1845 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846}
1847
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001848__apicdebuginit(void) print_PIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 unsigned int v;
1851 unsigned long flags;
1852
1853 if (apic_verbosity == APIC_QUIET)
1854 return;
1855
1856 printk(KERN_DEBUG "\nprinting PIC contents\n");
1857
1858 spin_lock_irqsave(&i8259A_lock, flags);
1859
1860 v = inb(0xa1) << 8 | inb(0x21);
1861 printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
1862
1863 v = inb(0xa0) << 8 | inb(0x20);
1864 printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
1865
Ingo Molnar54168ed2008-08-20 09:07:45 +02001866 outb(0x0b,0xa0);
1867 outb(0x0b,0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868 v = inb(0xa0) << 8 | inb(0x20);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001869 outb(0x0a,0xa0);
1870 outb(0x0a,0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871
1872 spin_unlock_irqrestore(&i8259A_lock, flags);
1873
1874 printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
1875
1876 v = inb(0x4d1) << 8 | inb(0x4d0);
1877 printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
1878}
1879
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001880__apicdebuginit(int) print_all_ICs(void)
1881{
1882 print_PIC();
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001883
1884 /* don't print out if apic is not there */
1885 if (!cpu_has_apic || disable_apic)
1886 return 0;
1887
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001888 print_all_local_APICs();
1889 print_IO_APIC();
1890
1891 return 0;
1892}
1893
1894fs_initcall(print_all_ICs);
1895
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896
Yinghai Luefa25592008-08-19 20:50:36 -07001897/* Where if anywhere is the i8259 connect in external int mode */
1898static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1899
Ingo Molnar54168ed2008-08-20 09:07:45 +02001900void __init enable_IO_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901{
1902 union IO_APIC_reg_01 reg_01;
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001903 int i8259_apic, i8259_pin;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001904 int apic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905 unsigned long flags;
1906
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907 /*
1908 * The number of IO-APIC IRQ registers (== #pins):
1909 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001910 for (apic = 0; apic < nr_ioapics; apic++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911 spin_lock_irqsave(&ioapic_lock, flags);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001912 reg_01.raw = io_apic_read(apic, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 spin_unlock_irqrestore(&ioapic_lock, flags);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001914 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
1915 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001916 for(apic = 0; apic < nr_ioapics; apic++) {
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001917 int pin;
1918 /* See if any of the pins is in ExtINT mode */
Eric W. Biederman1008fdd2006-01-11 22:46:06 +01001919 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001920 struct IO_APIC_route_entry entry;
Andi Kleencf4c6a22006-09-26 10:52:30 +02001921 entry = ioapic_read_entry(apic, pin);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001922
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001923 /* If the interrupt line is enabled and in ExtInt mode
1924 * I have found the pin where the i8259 is connected.
1925 */
1926 if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
1927 ioapic_i8259.apic = apic;
1928 ioapic_i8259.pin = pin;
1929 goto found_i8259;
1930 }
1931 }
1932 }
1933 found_i8259:
1934 /* Look to see what if the MP table has reported the ExtINT */
1935 /* If we could not find the appropriate pin by looking at the ioapic
1936 * the i8259 probably is not connected the ioapic but give the
1937 * mptable a chance anyway.
1938 */
1939 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
1940 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1941 /* Trust the MP table if nothing is setup in the hardware */
1942 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1943 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1944 ioapic_i8259.pin = i8259_pin;
1945 ioapic_i8259.apic = i8259_apic;
1946 }
1947 /* Complain if the MP table and the hardware disagree */
1948 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1949 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1950 {
1951 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 }
1953
1954 /*
1955 * Do not trust the IO-APIC being empty at bootup
1956 */
1957 clear_IO_APIC();
1958}
1959
1960/*
1961 * Not an __init, needed by the reboot code
1962 */
1963void disable_IO_APIC(void)
1964{
1965 /*
1966 * Clear the IO-APIC before rebooting:
1967 */
1968 clear_IO_APIC();
1969
Eric W. Biederman650927e2005-06-25 14:57:44 -07001970 /*
Karsten Wiese0b968d22005-09-09 12:59:04 +02001971 * If the i8259 is routed through an IOAPIC
Eric W. Biederman650927e2005-06-25 14:57:44 -07001972 * Put that IOAPIC in virtual wire mode
Karsten Wiese0b968d22005-09-09 12:59:04 +02001973 * so legacy interrupts can be delivered.
Suresh Siddha7c6d9f92009-03-16 17:04:59 -07001974 *
1975 * With interrupt-remapping, for now we will use virtual wire A mode,
1976 * as virtual wire B is little complex (need to configure both
1977 * IOAPIC RTE aswell as interrupt-remapping table entry).
1978 * As this gets called during crash dump, keep this simple for now.
Eric W. Biederman650927e2005-06-25 14:57:44 -07001979 */
Suresh Siddha7c6d9f92009-03-16 17:04:59 -07001980 if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
Eric W. Biederman650927e2005-06-25 14:57:44 -07001981 struct IO_APIC_route_entry entry;
Eric W. Biederman650927e2005-06-25 14:57:44 -07001982
1983 memset(&entry, 0, sizeof(entry));
1984 entry.mask = 0; /* Enabled */
1985 entry.trigger = 0; /* Edge */
1986 entry.irr = 0;
1987 entry.polarity = 0; /* High */
1988 entry.delivery_status = 0;
1989 entry.dest_mode = 0; /* Physical */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001990 entry.delivery_mode = dest_ExtINT; /* ExtInt */
Eric W. Biederman650927e2005-06-25 14:57:44 -07001991 entry.vector = 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001992 entry.dest = read_apic_id();
Eric W. Biederman650927e2005-06-25 14:57:44 -07001993
1994 /*
1995 * Add it to the IO-APIC irq-routing table:
1996 */
Andi Kleencf4c6a22006-09-26 10:52:30 +02001997 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
Eric W. Biederman650927e2005-06-25 14:57:44 -07001998 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001999
Suresh Siddha7c6d9f92009-03-16 17:04:59 -07002000 /*
2001 * Use virtual wire A mode when interrupt remapping is enabled.
2002 */
2003 disconnect_bsp_APIC(!intr_remapping_enabled && ioapic_i8259.pin != -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004}
2005
Ingo Molnar54168ed2008-08-20 09:07:45 +02002006#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007/*
2008 * function to set the IO-APIC physical IDs based on the
2009 * values stored in the MPC table.
2010 *
2011 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
2012 */
2013
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014static void __init setup_ioapic_ids_from_mpc(void)
2015{
2016 union IO_APIC_reg_00 reg_00;
2017 physid_mask_t phys_id_present_map;
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002018 int apic_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019 int i;
2020 unsigned char old_id;
2021 unsigned long flags;
2022
Yinghai Lua4dbc342008-07-25 02:14:28 -07002023 if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
Yinghai Lud49c4282008-06-08 18:31:54 -07002024 return;
Yinghai Lud49c4282008-06-08 18:31:54 -07002025
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 /*
Natalie Protasevichca05fea2005-06-23 00:08:22 -07002027 * Don't check I/O APIC IDs for xAPIC systems. They have
2028 * no meaning without the serial APIC bus.
2029 */
Shaohua Li7c5c1e42006-03-23 02:59:53 -08002030 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
2031 || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
Natalie Protasevichca05fea2005-06-23 00:08:22 -07002032 return;
2033 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034 * This is broken; anything with a real cpu count has to
2035 * circumvent this idiocy regardless.
2036 */
Ingo Molnard190cb82009-01-28 06:50:47 +01002037 phys_id_present_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038
2039 /*
2040 * Set the IOAPIC ID to the value stored in the MPC table.
2041 */
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002042 for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043
2044 /* Read the register 0 value */
2045 spin_lock_irqsave(&ioapic_lock, flags);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002046 reg_00.raw = io_apic_read(apic_id, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047 spin_unlock_irqrestore(&ioapic_lock, flags);
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002048
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002049 old_id = mp_ioapics[apic_id].apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002051 if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002053 apic_id, mp_ioapics[apic_id].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2055 reg_00.bits.ID);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002056 mp_ioapics[apic_id].apicid = reg_00.bits.ID;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057 }
2058
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 /*
2060 * Sanity check, is the ID really free? Every APIC in a
2061 * system must have a unique ID or we get lots of nice
2062 * 'stuck on smp_invalidate_needed IPI wait' messages.
2063 */
Ingo Molnard1d7cae2009-01-28 05:41:42 +01002064 if (apic->check_apicid_used(phys_id_present_map,
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002065 mp_ioapics[apic_id].apicid)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002067 apic_id, mp_ioapics[apic_id].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 for (i = 0; i < get_physical_broadcast(); i++)
2069 if (!physid_isset(i, phys_id_present_map))
2070 break;
2071 if (i >= get_physical_broadcast())
2072 panic("Max APIC ID exceeded!\n");
2073 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2074 i);
2075 physid_set(i, phys_id_present_map);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002076 mp_ioapics[apic_id].apicid = i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 } else {
2078 physid_mask_t tmp;
Ingo Molnar80587142009-01-28 06:50:47 +01002079 tmp = apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 apic_printk(APIC_VERBOSE, "Setting %d in the "
2081 "phys_id_present_map\n",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002082 mp_ioapics[apic_id].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083 physids_or(phys_id_present_map, phys_id_present_map, tmp);
2084 }
2085
2086
2087 /*
2088 * We need to adjust the IRQ routing table
2089 * if the ID changed.
2090 */
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002091 if (old_id != mp_ioapics[apic_id].apicid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 for (i = 0; i < mp_irq_entries; i++)
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05302093 if (mp_irqs[i].dstapic == old_id)
2094 mp_irqs[i].dstapic
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002095 = mp_ioapics[apic_id].apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096
2097 /*
2098 * Read the right value from the MPC table and
2099 * write it into the ID register.
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002100 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101 apic_printk(APIC_VERBOSE, KERN_INFO
2102 "...changing IO-APIC physical APIC ID to %d ...",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002103 mp_ioapics[apic_id].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002105 reg_00.bits.ID = mp_ioapics[apic_id].apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106 spin_lock_irqsave(&ioapic_lock, flags);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002107 io_apic_write(apic_id, 0, reg_00.raw);
Yinghai Lua2d332f2008-08-21 12:56:32 -07002108 spin_unlock_irqrestore(&ioapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109
2110 /*
2111 * Sanity check
2112 */
2113 spin_lock_irqsave(&ioapic_lock, flags);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002114 reg_00.raw = io_apic_read(apic_id, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115 spin_unlock_irqrestore(&ioapic_lock, flags);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002116 if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117 printk("could not set ID!\n");
2118 else
2119 apic_printk(APIC_VERBOSE, " ok.\n");
2120 }
2121}
Ingo Molnar54168ed2008-08-20 09:07:45 +02002122#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123
Zachary Amsden7ce0bcf2007-02-13 13:26:21 +01002124int no_timer_check __initdata;
Zachary Amsden8542b202006-12-07 02:14:09 +01002125
2126static int __init notimercheck(char *s)
2127{
2128 no_timer_check = 1;
2129 return 1;
2130}
2131__setup("no_timer_check", notimercheck);
2132
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133/*
2134 * There is a nasty bug in some older SMP boards, their mptable lies
2135 * about the timer IRQ. We do the following to work around the situation:
2136 *
2137 * - timer IRQ defaults to IO-APIC IRQ
2138 * - if this function detects that timer IRQs are defunct, then we fall
2139 * back to ISA timer IRQs
2140 */
Adrian Bunkf0a7a5c2007-07-21 17:10:29 +02002141static int __init timer_irq_works(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142{
2143 unsigned long t1 = jiffies;
Ingo Molnar4aae0702007-12-18 18:05:58 +01002144 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145
Zachary Amsden8542b202006-12-07 02:14:09 +01002146 if (no_timer_check)
2147 return 1;
2148
Ingo Molnar4aae0702007-12-18 18:05:58 +01002149 local_save_flags(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150 local_irq_enable();
2151 /* Let ten ticks pass... */
2152 mdelay((10 * 1000) / HZ);
Ingo Molnar4aae0702007-12-18 18:05:58 +01002153 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154
2155 /*
2156 * Expect a few ticks at least, to be sure some possible
2157 * glue logic does not lock up after one or two first
2158 * ticks in a non-ExtINT mode. Also the local APIC
2159 * might have cached one ExtINT interrupt. Finally, at
2160 * least one tick may be lost due to delays.
2161 */
Ingo Molnar54168ed2008-08-20 09:07:45 +02002162
2163 /* jiffies wrap? */
Julia Lawall1d16b532008-01-30 13:32:19 +01002164 if (time_after(jiffies, t1 + 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166 return 0;
2167}
2168
2169/*
2170 * In the SMP+IOAPIC case it might happen that there are an unspecified
2171 * number of pending IRQ events unhandled. These cases are very rare,
2172 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
2173 * better to do it this way as thus we do not have to be aware of
2174 * 'pending' interrupts in the IRQ path, except at this point.
2175 */
2176/*
2177 * Edge triggered needs to resend any interrupt
2178 * that was delayed but this is now handled in the device
2179 * independent code.
2180 */
2181
2182/*
2183 * Starting up a edge-triggered IO-APIC interrupt is
2184 * nasty - we need to make sure that we get the edge.
2185 * If it is already asserted for some reason, we need
2186 * return 1 to indicate that is was pending.
2187 *
2188 * This is not complete - we should be able to fake
2189 * an edge even if it isn't on the 8259A...
2190 */
Ingo Molnar54168ed2008-08-20 09:07:45 +02002191
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002192static unsigned int startup_ioapic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193{
2194 int was_pending = 0;
2195 unsigned long flags;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002196 struct irq_cfg *cfg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197
2198 spin_lock_irqsave(&ioapic_lock, flags);
Yinghai Lu99d093d2008-12-05 18:58:32 -08002199 if (irq < NR_IRQS_LEGACY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200 disable_8259A_irq(irq);
2201 if (i8259A_irq_pending(irq))
2202 was_pending = 1;
2203 }
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002204 cfg = irq_cfg(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -08002205 __unmask_IO_APIC_irq(cfg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206 spin_unlock_irqrestore(&ioapic_lock, flags);
2207
2208 return was_pending;
2209}
2210
Ingo Molnar54168ed2008-08-20 09:07:45 +02002211#ifdef CONFIG_X86_64
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002212static int ioapic_retrigger_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213{
Ingo Molnar54168ed2008-08-20 09:07:45 +02002214
2215 struct irq_cfg *cfg = irq_cfg(irq);
2216 unsigned long flags;
2217
2218 spin_lock_irqsave(&vector_lock, flags);
Ingo Molnardac5f412009-01-28 15:42:24 +01002219 apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002220 spin_unlock_irqrestore(&vector_lock, flags);
Ingo Molnarc0ad90a2006-06-29 02:24:44 -07002221
2222 return 1;
2223}
Ingo Molnar54168ed2008-08-20 09:07:45 +02002224#else
2225static int ioapic_retrigger_irq(unsigned int irq)
2226{
Ingo Molnardac5f412009-01-28 15:42:24 +01002227 apic->send_IPI_self(irq_cfg(irq)->vector);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002228
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002229 return 1;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002230}
2231#endif
2232
2233/*
2234 * Level and edge triggered IO-APIC interrupts need different handling,
2235 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
2236 * handled with the level-triggered descriptor, but that one has slightly
2237 * more overhead. Level-triggered interrupts cannot be handled with the
2238 * edge-triggered handler, without risking IRQ storms and other ugly
2239 * races.
2240 */
Ingo Molnarc0ad90a2006-06-29 02:24:44 -07002241
Yinghai Lu497c9a12008-08-19 20:50:28 -07002242#ifdef CONFIG_SMP
Gary Hadee85abf82009-04-08 14:07:25 -07002243static void send_cleanup_vector(struct irq_cfg *cfg)
2244{
2245 cpumask_var_t cleanup_mask;
2246
2247 if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
2248 unsigned int i;
2249 cfg->move_cleanup_count = 0;
2250 for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
2251 cfg->move_cleanup_count++;
2252 for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
2253 apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
2254 } else {
2255 cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
2256 cfg->move_cleanup_count = cpumask_weight(cleanup_mask);
2257 apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
2258 free_cpumask_var(cleanup_mask);
2259 }
2260 cfg->move_in_progress = 0;
2261}
2262
Ingo Molnar44204712009-05-01 19:02:50 +02002263static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
Gary Hadee85abf82009-04-08 14:07:25 -07002264{
2265 int apic, pin;
2266 struct irq_pin_list *entry;
2267 u8 vector = cfg->vector;
2268
2269 entry = cfg->irq_2_pin;
2270 for (;;) {
2271 unsigned int reg;
2272
2273 if (!entry)
2274 break;
2275
2276 apic = entry->apic;
2277 pin = entry->pin;
2278 /*
2279 * With interrupt-remapping, destination information comes
2280 * from interrupt-remapping table entry.
2281 */
2282 if (!irq_remapped(irq))
2283 io_apic_write(apic, 0x11 + pin*2, dest);
2284 reg = io_apic_read(apic, 0x10 + pin*2);
2285 reg &= ~IO_APIC_REDIR_VECTOR_MASK;
2286 reg |= vector;
2287 io_apic_modify(apic, 0x10 + pin*2, reg);
2288 if (!entry->next)
2289 break;
2290 entry = entry->next;
2291 }
2292}
2293
Ingo Molnar44204712009-05-01 19:02:50 +02002294static int
2295assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask);
2296
Gary Hadee85abf82009-04-08 14:07:25 -07002297/*
2298 * Either sets desc->affinity to a valid value, and returns
2299 * ->cpu_mask_to_apicid of that, or returns BAD_APICID and
2300 * leaves desc->affinity untouched.
2301 */
2302static unsigned int
2303set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
2304{
2305 struct irq_cfg *cfg;
2306 unsigned int irq;
2307
2308 if (!cpumask_intersects(mask, cpu_online_mask))
2309 return BAD_APICID;
2310
2311 irq = desc->irq;
2312 cfg = desc->chip_data;
2313 if (assign_irq_vector(irq, cfg, mask))
2314 return BAD_APICID;
2315
Gary Hadee85abf82009-04-08 14:07:25 -07002316 cpumask_copy(desc->affinity, mask);
2317
2318 return apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
2319}
2320
Ingo Molnar44204712009-05-01 19:02:50 +02002321static int
Gary Hadee85abf82009-04-08 14:07:25 -07002322set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2323{
2324 struct irq_cfg *cfg;
2325 unsigned long flags;
2326 unsigned int dest;
2327 unsigned int irq;
Ingo Molnar44204712009-05-01 19:02:50 +02002328 int ret = -1;
Gary Hadee85abf82009-04-08 14:07:25 -07002329
2330 irq = desc->irq;
2331 cfg = desc->chip_data;
2332
2333 spin_lock_irqsave(&ioapic_lock, flags);
2334 dest = set_desc_affinity(desc, mask);
2335 if (dest != BAD_APICID) {
2336 /* Only the high 8 bits are valid. */
2337 dest = SET_APIC_LOGICAL_ID(dest);
2338 __target_IO_APIC_irq(irq, dest, cfg);
Ingo Molnar44204712009-05-01 19:02:50 +02002339 ret = 0;
Gary Hadee85abf82009-04-08 14:07:25 -07002340 }
2341 spin_unlock_irqrestore(&ioapic_lock, flags);
Ingo Molnar44204712009-05-01 19:02:50 +02002342
2343 return ret;
Gary Hadee85abf82009-04-08 14:07:25 -07002344}
2345
Ingo Molnar44204712009-05-01 19:02:50 +02002346static int
Gary Hadee85abf82009-04-08 14:07:25 -07002347set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
2348{
2349 struct irq_desc *desc;
2350
2351 desc = irq_to_desc(irq);
2352
Ingo Molnar44204712009-05-01 19:02:50 +02002353 return set_ioapic_affinity_irq_desc(desc, mask);
Gary Hadee85abf82009-04-08 14:07:25 -07002354}
Ingo Molnar54168ed2008-08-20 09:07:45 +02002355
2356#ifdef CONFIG_INTR_REMAP
Ingo Molnar54168ed2008-08-20 09:07:45 +02002357
2358/*
2359 * Migrate the IO-APIC irq in the presence of intr-remapping.
2360 *
Suresh Siddha0280f7c2009-03-16 17:05:01 -07002361 * For both level and edge triggered, irq migration is a simple atomic
2362 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
Ingo Molnar54168ed2008-08-20 09:07:45 +02002363 *
Suresh Siddha0280f7c2009-03-16 17:05:01 -07002364 * For level triggered, we eliminate the io-apic RTE modification (with the
2365 * updated vector information), by using a virtual vector (io-apic pin number).
2366 * Real vector that is used for interrupting cpu will be coming from
2367 * the interrupt-remapping table entry.
Ingo Molnar54168ed2008-08-20 09:07:45 +02002368 */
Yinghai Lud5dedd42009-04-27 17:59:21 -07002369static int
Mike Travise7986732008-12-16 17:33:52 -08002370migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02002371{
2372 struct irq_cfg *cfg;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002373 struct irte irte;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002374 unsigned int dest;
Yinghai Lu3145e942008-12-05 18:58:34 -08002375 unsigned int irq;
Yinghai Lud5dedd42009-04-27 17:59:21 -07002376 int ret = -1;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002377
Mike Travis22f65d32008-12-16 17:33:56 -08002378 if (!cpumask_intersects(mask, cpu_online_mask))
Yinghai Lud5dedd42009-04-27 17:59:21 -07002379 return ret;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002380
Yinghai Lu3145e942008-12-05 18:58:34 -08002381 irq = desc->irq;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002382 if (get_irte(irq, &irte))
Yinghai Lud5dedd42009-04-27 17:59:21 -07002383 return ret;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002384
Yinghai Lu3145e942008-12-05 18:58:34 -08002385 cfg = desc->chip_data;
2386 if (assign_irq_vector(irq, cfg, mask))
Yinghai Lud5dedd42009-04-27 17:59:21 -07002387 return ret;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002388
Ingo Molnardebccb32009-01-28 15:20:18 +01002389 dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002390
Ingo Molnar54168ed2008-08-20 09:07:45 +02002391 irte.vector = cfg->vector;
2392 irte.dest_id = IRTE_DEST(dest);
2393
2394 /*
2395 * Modified the IRTE and flushes the Interrupt entry cache.
2396 */
2397 modify_irte(irq, &irte);
2398
Mike Travis22f65d32008-12-16 17:33:56 -08002399 if (cfg->move_in_progress)
2400 send_cleanup_vector(cfg);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002401
Mike Travis7f7ace02009-01-10 21:58:08 -08002402 cpumask_copy(desc->affinity, mask);
Yinghai Lud5dedd42009-04-27 17:59:21 -07002403
2404 return 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002405}
2406
Ingo Molnar54168ed2008-08-20 09:07:45 +02002407/*
2408 * Migrates the IRQ destination in the process context.
2409 */
Yinghai Lud5dedd42009-04-27 17:59:21 -07002410static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
Rusty Russell968ea6d2008-12-13 21:55:51 +10302411 const struct cpumask *mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02002412{
Yinghai Lud5dedd42009-04-27 17:59:21 -07002413 return migrate_ioapic_irq_desc(desc, mask);
Yinghai Lu3145e942008-12-05 18:58:34 -08002414}
Yinghai Lud5dedd42009-04-27 17:59:21 -07002415static int set_ir_ioapic_affinity_irq(unsigned int irq,
Rusty Russell0de26522008-12-13 21:20:26 +10302416 const struct cpumask *mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02002417{
2418 struct irq_desc *desc = irq_to_desc(irq);
2419
Yinghai Lud5dedd42009-04-27 17:59:21 -07002420 return set_ir_ioapic_affinity_irq_desc(desc, mask);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002421}
Suresh Siddha29b61be2009-03-16 17:05:02 -07002422#else
Yinghai Lud5dedd42009-04-27 17:59:21 -07002423static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
Suresh Siddha29b61be2009-03-16 17:05:02 -07002424 const struct cpumask *mask)
2425{
Yinghai Lud5dedd42009-04-27 17:59:21 -07002426 return 0;
Suresh Siddha29b61be2009-03-16 17:05:02 -07002427}
Ingo Molnar54168ed2008-08-20 09:07:45 +02002428#endif
2429
Yinghai Lu497c9a12008-08-19 20:50:28 -07002430asmlinkage void smp_irq_move_cleanup_interrupt(void)
2431{
2432 unsigned vector, me;
Hiroshi Shimamoto8f2466f2008-12-08 19:19:07 -08002433
Yinghai Lu497c9a12008-08-19 20:50:28 -07002434 ack_APIC_irq();
Ingo Molnar54168ed2008-08-20 09:07:45 +02002435 exit_idle();
Yinghai Lu497c9a12008-08-19 20:50:28 -07002436 irq_enter();
2437
2438 me = smp_processor_id();
2439 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2440 unsigned int irq;
Suresh Siddha68a8ca52009-03-16 17:05:04 -07002441 unsigned int irr;
Yinghai Lu497c9a12008-08-19 20:50:28 -07002442 struct irq_desc *desc;
2443 struct irq_cfg *cfg;
2444 irq = __get_cpu_var(vector_irq)[vector];
2445
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002446 if (irq == -1)
2447 continue;
2448
Yinghai Lu497c9a12008-08-19 20:50:28 -07002449 desc = irq_to_desc(irq);
2450 if (!desc)
2451 continue;
2452
2453 cfg = irq_cfg(irq);
2454 spin_lock(&desc->lock);
2455 if (!cfg->move_cleanup_count)
2456 goto unlock;
2457
Mike Travis22f65d32008-12-16 17:33:56 -08002458 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
Yinghai Lu497c9a12008-08-19 20:50:28 -07002459 goto unlock;
2460
Suresh Siddha68a8ca52009-03-16 17:05:04 -07002461 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
2462 /*
2463 * Check if the vector that needs to be cleanedup is
2464 * registered at the cpu's IRR. If so, then this is not
2465 * the best time to clean it up. Lets clean it up in the
2466 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
2467 * to myself.
2468 */
2469 if (irr & (1 << (vector % 32))) {
2470 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
2471 goto unlock;
2472 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07002473 __get_cpu_var(vector_irq)[vector] = -1;
2474 cfg->move_cleanup_count--;
2475unlock:
2476 spin_unlock(&desc->lock);
2477 }
2478
2479 irq_exit();
2480}
2481
Yinghai Lu3145e942008-12-05 18:58:34 -08002482static void irq_complete_move(struct irq_desc **descp)
Yinghai Lu497c9a12008-08-19 20:50:28 -07002483{
Yinghai Lu3145e942008-12-05 18:58:34 -08002484 struct irq_desc *desc = *descp;
2485 struct irq_cfg *cfg = desc->chip_data;
Yinghai Lu497c9a12008-08-19 20:50:28 -07002486 unsigned vector, me;
2487
Yinghai Lufcef5912009-04-27 17:58:23 -07002488 if (likely(!cfg->move_in_progress))
Yinghai Lu497c9a12008-08-19 20:50:28 -07002489 return;
2490
2491 vector = ~get_irq_regs()->orig_ax;
2492 me = smp_processor_id();
Yinghai Lu10b888d2009-01-31 14:50:07 -08002493
Yinghai Lufcef5912009-04-27 17:58:23 -07002494 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
Mike Travis22f65d32008-12-16 17:33:56 -08002495 send_cleanup_vector(cfg);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002496}
2497#else
Yinghai Lu3145e942008-12-05 18:58:34 -08002498static inline void irq_complete_move(struct irq_desc **descp) {}
Yinghai Lu497c9a12008-08-19 20:50:28 -07002499#endif
Yinghai Lu3145e942008-12-05 18:58:34 -08002500
Yinghai Lu1d025192008-08-19 20:50:34 -07002501static void ack_apic_edge(unsigned int irq)
2502{
Yinghai Lu3145e942008-12-05 18:58:34 -08002503 struct irq_desc *desc = irq_to_desc(irq);
2504
2505 irq_complete_move(&desc);
Yinghai Lu1d025192008-08-19 20:50:34 -07002506 move_native_irq(irq);
2507 ack_APIC_irq();
2508}
2509
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002510atomic_t irq_mis_count;
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002511
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002512static void ack_apic_level(unsigned int irq)
2513{
Yinghai Lu3145e942008-12-05 18:58:34 -08002514 struct irq_desc *desc = irq_to_desc(irq);
2515
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002516#ifdef CONFIG_X86_32
2517 unsigned long v;
2518 int i;
2519#endif
Yinghai Lu3145e942008-12-05 18:58:34 -08002520 struct irq_cfg *cfg;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002521 int do_unmask_irq = 0;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002522
Yinghai Lu3145e942008-12-05 18:58:34 -08002523 irq_complete_move(&desc);
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002524#ifdef CONFIG_GENERIC_PENDING_IRQ
Ingo Molnar54168ed2008-08-20 09:07:45 +02002525 /* If we are moving the irq we need to mask it */
Yinghai Lu3145e942008-12-05 18:58:34 -08002526 if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
Ingo Molnar54168ed2008-08-20 09:07:45 +02002527 do_unmask_irq = 1;
Yinghai Lu3145e942008-12-05 18:58:34 -08002528 mask_IO_APIC_irq_desc(desc);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002529 }
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002530#endif
2531
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002532#ifdef CONFIG_X86_32
2533 /*
2534 * It appears there is an erratum which affects at least version 0x11
2535 * of I/O APIC (that's the 82093AA and cores integrated into various
2536 * chipsets). Under certain conditions a level-triggered interrupt is
2537 * erroneously delivered as edge-triggered one but the respective IRR
2538 * bit gets set nevertheless. As a result the I/O unit expects an EOI
2539 * message but it will never arrive and further interrupts are blocked
2540 * from the source. The exact reason is so far unknown, but the
2541 * phenomenon was observed when two consecutive interrupt requests
2542 * from a given source get delivered to the same CPU and the source is
2543 * temporarily disabled in between.
2544 *
2545 * A workaround is to simulate an EOI message manually. We achieve it
2546 * by setting the trigger mode to edge and then to level when the edge
2547 * trigger mode gets detected in the TMR of a local APIC for a
2548 * level-triggered interrupt. We mask the source for the time of the
2549 * operation to prevent an edge-triggered interrupt escaping meanwhile.
2550 * The idea is from Manfred Spraul. --macro
2551 */
Yinghai Lu3145e942008-12-05 18:58:34 -08002552 cfg = desc->chip_data;
2553 i = cfg->vector;
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002554
2555 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
2556#endif
2557
Ingo Molnar54168ed2008-08-20 09:07:45 +02002558 /*
2559 * We must acknowledge the irq before we move it or the acknowledge will
2560 * not propagate properly.
2561 */
2562 ack_APIC_irq();
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002563
Ingo Molnar54168ed2008-08-20 09:07:45 +02002564 /* Now we can move and renable the irq */
2565 if (unlikely(do_unmask_irq)) {
2566 /* Only migrate the irq if the ack has been received.
2567 *
2568 * On rare occasions the broadcast level triggered ack gets
2569 * delayed going to ioapics, and if we reprogram the
2570 * vector while Remote IRR is still set the irq will never
2571 * fire again.
2572 *
2573 * To prevent this scenario we read the Remote IRR bit
2574 * of the ioapic. This has two effects.
2575 * - On any sane system the read of the ioapic will
2576 * flush writes (and acks) going to the ioapic from
2577 * this cpu.
2578 * - We get to see if the ACK has actually been delivered.
2579 *
2580 * Based on failed experiments of reprogramming the
2581 * ioapic entry from outside of irq context starting
2582 * with masking the ioapic entry and then polling until
2583 * Remote IRR was clear before reprogramming the
2584 * ioapic I don't trust the Remote IRR bit to be
2585 * completey accurate.
2586 *
2587 * However there appears to be no other way to plug
2588 * this race, so if the Remote IRR bit is not
2589 * accurate and is causing problems then it is a hardware bug
2590 * and you can go talk to the chipset vendor about it.
2591 */
Yinghai Lu3145e942008-12-05 18:58:34 -08002592 cfg = desc->chip_data;
2593 if (!io_apic_level_ack_pending(cfg))
Ingo Molnar54168ed2008-08-20 09:07:45 +02002594 move_masked_irq(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -08002595 unmask_IO_APIC_irq_desc(desc);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002596 }
Yinghai Lu1d025192008-08-19 20:50:34 -07002597
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002598#ifdef CONFIG_X86_32
Yinghai Lu1d025192008-08-19 20:50:34 -07002599 if (!(v & (1 << (i & 0x1f)))) {
2600 atomic_inc(&irq_mis_count);
2601 spin_lock(&ioapic_lock);
Yinghai Lu3145e942008-12-05 18:58:34 -08002602 __mask_and_edge_IO_APIC_irq(cfg);
2603 __unmask_and_level_IO_APIC_irq(cfg);
Yinghai Lu1d025192008-08-19 20:50:34 -07002604 spin_unlock(&ioapic_lock);
2605 }
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002606#endif
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002607}
Yinghai Lu1d025192008-08-19 20:50:34 -07002608
Han, Weidongd0b03bd2009-04-03 17:15:50 +08002609#ifdef CONFIG_INTR_REMAP
Suresh Siddha25629d82009-04-20 13:02:28 -07002610static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
2611{
2612 int apic, pin;
2613 struct irq_pin_list *entry;
2614
2615 entry = cfg->irq_2_pin;
2616 for (;;) {
2617
2618 if (!entry)
2619 break;
2620
2621 apic = entry->apic;
2622 pin = entry->pin;
2623 io_apic_eoi(apic, pin);
2624 entry = entry->next;
2625 }
2626}
2627
2628static void
2629eoi_ioapic_irq(struct irq_desc *desc)
2630{
2631 struct irq_cfg *cfg;
2632 unsigned long flags;
2633 unsigned int irq;
2634
2635 irq = desc->irq;
2636 cfg = desc->chip_data;
2637
2638 spin_lock_irqsave(&ioapic_lock, flags);
2639 __eoi_ioapic_irq(irq, cfg);
2640 spin_unlock_irqrestore(&ioapic_lock, flags);
2641}
2642
Han, Weidongd0b03bd2009-04-03 17:15:50 +08002643static void ir_ack_apic_edge(unsigned int irq)
2644{
Weidong Han5d0ae2d2009-04-17 16:42:13 +08002645 ack_APIC_irq();
Han, Weidongd0b03bd2009-04-03 17:15:50 +08002646}
2647
2648static void ir_ack_apic_level(unsigned int irq)
2649{
Weidong Han5d0ae2d2009-04-17 16:42:13 +08002650 struct irq_desc *desc = irq_to_desc(irq);
2651
2652 ack_APIC_irq();
2653 eoi_ioapic_irq(desc);
Han, Weidongd0b03bd2009-04-03 17:15:50 +08002654}
2655#endif /* CONFIG_INTR_REMAP */
2656
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002657static struct irq_chip ioapic_chip __read_mostly = {
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002658 .name = "IO-APIC",
2659 .startup = startup_ioapic_irq,
2660 .mask = mask_IO_APIC_irq,
2661 .unmask = unmask_IO_APIC_irq,
2662 .ack = ack_apic_edge,
2663 .eoi = ack_apic_level,
Ashok Raj54d5d422005-09-06 15:16:15 -07002664#ifdef CONFIG_SMP
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002665 .set_affinity = set_ioapic_affinity_irq,
Ashok Raj54d5d422005-09-06 15:16:15 -07002666#endif
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002667 .retrigger = ioapic_retrigger_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668};
2669
Ingo Molnar54168ed2008-08-20 09:07:45 +02002670static struct irq_chip ir_ioapic_chip __read_mostly = {
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002671 .name = "IR-IO-APIC",
2672 .startup = startup_ioapic_irq,
2673 .mask = mask_IO_APIC_irq,
2674 .unmask = unmask_IO_APIC_irq,
Jaswinder Singh Rajputa1e38ca2009-03-23 02:11:25 +05302675#ifdef CONFIG_INTR_REMAP
Han, Weidongd0b03bd2009-04-03 17:15:50 +08002676 .ack = ir_ack_apic_edge,
2677 .eoi = ir_ack_apic_level,
Ingo Molnar54168ed2008-08-20 09:07:45 +02002678#ifdef CONFIG_SMP
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002679 .set_affinity = set_ir_ioapic_affinity_irq,
Ingo Molnar54168ed2008-08-20 09:07:45 +02002680#endif
Jaswinder Singh Rajputa1e38ca2009-03-23 02:11:25 +05302681#endif
Ingo Molnar54168ed2008-08-20 09:07:45 +02002682 .retrigger = ioapic_retrigger_irq,
2683};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002684
2685static inline void init_IO_APIC_traps(void)
2686{
2687 int irq;
Yinghai Lu08678b02008-08-19 20:50:05 -07002688 struct irq_desc *desc;
Yinghai Luda51a822008-08-19 20:50:25 -07002689 struct irq_cfg *cfg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002690
2691 /*
2692 * NOTE! The local APIC isn't very good at handling
2693 * multiple interrupts at the same interrupt level.
2694 * As the interrupt level is determined by taking the
2695 * vector number and shifting that right by 4, we
2696 * want to spread these out a bit so that they don't
2697 * all fall in the same interrupt level.
2698 *
2699 * Also, we've got to be careful not to trash gate
2700 * 0x80, because int 0x80 is hm, kind of importantish. ;)
2701 */
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002702 for_each_irq_desc(irq, desc) {
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002703 cfg = desc->chip_data;
2704 if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705 /*
2706 * Hmm.. We don't have an entry for this,
2707 * so default to an old-fashioned 8259
2708 * interrupt if we can..
2709 */
Yinghai Lu99d093d2008-12-05 18:58:32 -08002710 if (irq < NR_IRQS_LEGACY)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002711 make_8259A_irq(irq);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002712 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713 /* Strange. Oh, well.. */
Yinghai Lu08678b02008-08-19 20:50:05 -07002714 desc->chip = &no_irq_chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715 }
2716 }
2717}
2718
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002719/*
2720 * The local APIC irq-chip implementation:
2721 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002723static void mask_lapic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002724{
2725 unsigned long v;
2726
2727 v = apic_read(APIC_LVT0);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01002728 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002729}
2730
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002731static void unmask_lapic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732{
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002733 unsigned long v;
2734
2735 v = apic_read(APIC_LVT0);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01002736 apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002737}
2738
Yinghai Lu3145e942008-12-05 18:58:34 -08002739static void ack_lapic_irq(unsigned int irq)
Yinghai Lu1d025192008-08-19 20:50:34 -07002740{
2741 ack_APIC_irq();
2742}
2743
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002744static struct irq_chip lapic_chip __read_mostly = {
Maciej W. Rozycki9a1c6192008-05-27 21:19:09 +01002745 .name = "local-APIC",
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002746 .mask = mask_lapic_irq,
2747 .unmask = unmask_lapic_irq,
Maciej W. Rozyckic88ac1d2008-07-11 19:35:17 +01002748 .ack = ack_lapic_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749};
2750
Yinghai Lu3145e942008-12-05 18:58:34 -08002751static void lapic_register_intr(int irq, struct irq_desc *desc)
Maciej W. Rozyckic88ac1d2008-07-11 19:35:17 +01002752{
Yinghai Lu08678b02008-08-19 20:50:05 -07002753 desc->status &= ~IRQ_LEVEL;
Maciej W. Rozyckic88ac1d2008-07-11 19:35:17 +01002754 set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2755 "edge");
Maciej W. Rozyckic88ac1d2008-07-11 19:35:17 +01002756}
2757
Jan Beuliche9427102008-01-30 13:31:24 +01002758static void __init setup_nmi(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002759{
2760 /*
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002761 * Dirty trick to enable the NMI watchdog ...
Linus Torvalds1da177e2005-04-16 15:20:36 -07002762 * We put the 8259A master into AEOI mode and
2763 * unmask on all local APICs LVT0 as NMI.
2764 *
2765 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
2766 * is from Maciej W. Rozycki - so we do not have to EOI from
2767 * the NMI handler or the timer interrupt.
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002768 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002769 apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
2770
Jan Beuliche9427102008-01-30 13:31:24 +01002771 enable_NMI_through_LVT0();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002772
2773 apic_printk(APIC_VERBOSE, " done.\n");
2774}
2775
2776/*
2777 * This looks a bit hackish but it's about the only one way of sending
2778 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2779 * not support the ExtINT mode, unfortunately. We need to send these
2780 * cycles as some i82489DX-based boards have glue logic that keeps the
2781 * 8259A interrupt line asserted until INTA. --macro
2782 */
Jacek Luczak28acf282008-04-12 17:41:12 +02002783static inline void __init unlock_ExtINT_logic(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002784{
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002785 int apic, pin, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002786 struct IO_APIC_route_entry entry0, entry1;
2787 unsigned char save_control, save_freq_select;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002788
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002789 pin = find_isa_irq_pin(8, mp_INT);
Adrian Bunk956fb532006-12-07 02:14:11 +01002790 if (pin == -1) {
2791 WARN_ON_ONCE(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002792 return;
Adrian Bunk956fb532006-12-07 02:14:11 +01002793 }
2794 apic = find_isa_irq_apic(8, mp_INT);
2795 if (apic == -1) {
2796 WARN_ON_ONCE(1);
2797 return;
2798 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002799
Andi Kleencf4c6a22006-09-26 10:52:30 +02002800 entry0 = ioapic_read_entry(apic, pin);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002801 clear_IO_APIC_pin(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002802
2803 memset(&entry1, 0, sizeof(entry1));
2804
2805 entry1.dest_mode = 0; /* physical delivery */
2806 entry1.mask = 0; /* unmask IRQ now */
Yinghai Lud83e94a2008-08-19 20:50:33 -07002807 entry1.dest = hard_smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808 entry1.delivery_mode = dest_ExtINT;
2809 entry1.polarity = entry0.polarity;
2810 entry1.trigger = 0;
2811 entry1.vector = 0;
2812
Andi Kleencf4c6a22006-09-26 10:52:30 +02002813 ioapic_write_entry(apic, pin, entry1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002814
2815 save_control = CMOS_READ(RTC_CONTROL);
2816 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2817 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2818 RTC_FREQ_SELECT);
2819 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2820
2821 i = 100;
2822 while (i-- > 0) {
2823 mdelay(10);
2824 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2825 i -= 10;
2826 }
2827
2828 CMOS_WRITE(save_control, RTC_CONTROL);
2829 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002830 clear_IO_APIC_pin(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002831
Andi Kleencf4c6a22006-09-26 10:52:30 +02002832 ioapic_write_entry(apic, pin, entry0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002833}
2834
Yinghai Luefa25592008-08-19 20:50:36 -07002835static int disable_timer_pin_1 __initdata;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002836/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
Ingo Molnar54168ed2008-08-20 09:07:45 +02002837static int __init disable_timer_pin_setup(char *arg)
Yinghai Luefa25592008-08-19 20:50:36 -07002838{
2839 disable_timer_pin_1 = 1;
2840 return 0;
2841}
Ingo Molnar54168ed2008-08-20 09:07:45 +02002842early_param("disable_timer_pin_1", disable_timer_pin_setup);
Yinghai Luefa25592008-08-19 20:50:36 -07002843
2844int timer_through_8259 __initdata;
2845
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846/*
2847 * This code may look a bit paranoid, but it's supposed to cooperate with
2848 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2849 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2850 * fanatically on his truly buggy board.
Ingo Molnar54168ed2008-08-20 09:07:45 +02002851 *
2852 * FIXME: really need to revamp this for all platforms.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002853 */
Zachary Amsden8542b202006-12-07 02:14:09 +01002854static inline void __init check_timer(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002855{
Yinghai Lu3145e942008-12-05 18:58:34 -08002856 struct irq_desc *desc = irq_to_desc(0);
2857 struct irq_cfg *cfg = desc->chip_data;
Yinghai Lu85ac16d2009-04-27 18:00:38 -07002858 int node = cpu_to_node(boot_cpu_id);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002859 int apic1, pin1, apic2, pin2;
Ingo Molnar4aae0702007-12-18 18:05:58 +01002860 unsigned long flags;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002861 int no_pin1 = 0;
Ingo Molnar4aae0702007-12-18 18:05:58 +01002862
2863 local_irq_save(flags);
Maciej W. Rozyckid4d25de2007-11-26 20:42:19 +01002864
Linus Torvalds1da177e2005-04-16 15:20:36 -07002865 /*
2866 * get/set the timer IRQ vector:
2867 */
2868 disable_8259A_irq(0);
Ingo Molnarfe402e12009-01-28 04:32:51 +01002869 assign_irq_vector(0, cfg, apic->target_cpus());
Linus Torvalds1da177e2005-04-16 15:20:36 -07002870
2871 /*
Maciej W. Rozyckid11d5792008-05-21 22:09:11 +01002872 * As IRQ0 is to be enabled in the 8259A, the virtual
2873 * wire has to be disabled in the local APIC. Also
2874 * timer interrupts need to be acknowledged manually in
2875 * the 8259A for the i82489DX when using the NMI
2876 * watchdog as that APIC treats NMIs as level-triggered.
2877 * The AEOI mode will finish them in the 8259A
2878 * automatically.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002879 */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01002880 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002881 init_8259A(1);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002882#ifdef CONFIG_X86_32
Yinghai Luf72dcca2009-02-08 16:18:03 -08002883 {
2884 unsigned int ver;
2885
2886 ver = apic_read(APIC_LVR);
2887 ver = GET_APIC_VERSION(ver);
2888 timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
2889 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02002890#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002891
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002892 pin1 = find_isa_irq_pin(0, mp_INT);
2893 apic1 = find_isa_irq_apic(0, mp_INT);
2894 pin2 = ioapic_i8259.pin;
2895 apic2 = ioapic_i8259.apic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002896
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01002897 apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2898 "apic1=%d pin1=%d apic2=%d pin2=%d\n",
Yinghai Lu497c9a12008-08-19 20:50:28 -07002899 cfg->vector, apic1, pin1, apic2, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002900
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002901 /*
2902 * Some BIOS writers are clueless and report the ExtINTA
2903 * I/O APIC input from the cascaded 8259A as the timer
2904 * interrupt input. So just in case, if only one pin
2905 * was found above, try it both directly and through the
2906 * 8259A.
2907 */
2908 if (pin1 == -1) {
Ingo Molnar54168ed2008-08-20 09:07:45 +02002909 if (intr_remapping_enabled)
2910 panic("BIOS bug: timer not connected to IO-APIC");
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002911 pin1 = pin2;
2912 apic1 = apic2;
2913 no_pin1 = 1;
2914 } else if (pin2 == -1) {
2915 pin2 = pin1;
2916 apic2 = apic1;
2917 }
2918
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919 if (pin1 != -1) {
2920 /*
2921 * Ok, does IRQ0 through the IOAPIC work?
2922 */
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002923 if (no_pin1) {
Yinghai Lu85ac16d2009-04-27 18:00:38 -07002924 add_pin_to_irq_node(cfg, node, apic1, pin1);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002925 setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Yinghai Luf72dcca2009-02-08 16:18:03 -08002926 } else {
2927 /* for edge trigger, setup_IO_APIC_irq already
2928 * leave it unmasked.
2929 * so only need to unmask if it is level-trigger
2930 * do we really have level trigger timer?
2931 */
2932 int idx;
2933 idx = find_irq_entry(apic1, pin1, mp_INT);
2934 if (idx != -1 && irq_trigger(idx))
2935 unmask_IO_APIC_irq_desc(desc);
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002936 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937 if (timer_irq_works()) {
2938 if (nmi_watchdog == NMI_IO_APIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002939 setup_nmi();
2940 enable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941 }
Chuck Ebbert66759a02005-09-12 18:49:25 +02002942 if (disable_timer_pin_1 > 0)
2943 clear_IO_APIC_pin(0, pin1);
Ingo Molnar4aae0702007-12-18 18:05:58 +01002944 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002945 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02002946 if (intr_remapping_enabled)
2947 panic("timer doesn't work through Interrupt-remapped IO-APIC");
Yinghai Luf72dcca2009-02-08 16:18:03 -08002948 local_irq_disable();
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002949 clear_IO_APIC_pin(apic1, pin1);
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002950 if (!no_pin1)
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01002951 apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
2952 "8254 timer not connected to IO-APIC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002953
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01002954 apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
2955 "(IRQ0) through the 8259A ...\n");
2956 apic_printk(APIC_QUIET, KERN_INFO
2957 "..... (found apic %d pin %d) ...\n", apic2, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002958 /*
2959 * legacy devices should be connected to IO APIC #0
2960 */
Yinghai Lu85ac16d2009-04-27 18:00:38 -07002961 replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002962 setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
Maciej W. Rozyckiecd29472008-05-21 22:09:19 +01002963 enable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964 if (timer_irq_works()) {
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01002965 apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
Maciej W. Rozycki35542c52008-05-21 22:10:22 +01002966 timer_through_8259 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002967 if (nmi_watchdog == NMI_IO_APIC) {
Maciej W. Rozycki60134eb2008-05-21 22:09:34 +01002968 disable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002969 setup_nmi();
Maciej W. Rozycki60134eb2008-05-21 22:09:34 +01002970 enable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002971 }
Ingo Molnar4aae0702007-12-18 18:05:58 +01002972 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002973 }
2974 /*
2975 * Cleanup, just in case ...
2976 */
Yinghai Luf72dcca2009-02-08 16:18:03 -08002977 local_irq_disable();
Maciej W. Rozyckiecd29472008-05-21 22:09:19 +01002978 disable_8259A_irq(0);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002979 clear_IO_APIC_pin(apic2, pin2);
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01002980 apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002981 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002982
2983 if (nmi_watchdog == NMI_IO_APIC) {
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01002984 apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
2985 "through the IO-APIC - disabling NMI Watchdog!\n");
Cyrill Gorcunov067fa0f2008-05-29 22:32:30 +04002986 nmi_watchdog = NMI_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002987 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02002988#ifdef CONFIG_X86_32
Maciej W. Rozyckid11d5792008-05-21 22:09:11 +01002989 timer_ack = 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002990#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002991
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01002992 apic_printk(APIC_QUIET, KERN_INFO
2993 "...trying to set up timer as Virtual Wire IRQ...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002994
Yinghai Lu3145e942008-12-05 18:58:34 -08002995 lapic_register_intr(0, desc);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002996 apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002997 enable_8259A_irq(0);
2998
2999 if (timer_irq_works()) {
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01003000 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
Ingo Molnar4aae0702007-12-18 18:05:58 +01003001 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003002 }
Yinghai Luf72dcca2009-02-08 16:18:03 -08003003 local_irq_disable();
Maciej W. Rozyckie67465f2008-05-21 22:09:26 +01003004 disable_8259A_irq(0);
Yinghai Lu497c9a12008-08-19 20:50:28 -07003005 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01003006 apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003007
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01003008 apic_printk(APIC_QUIET, KERN_INFO
3009 "...trying to set up timer as ExtINT IRQ...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003010
Linus Torvalds1da177e2005-04-16 15:20:36 -07003011 init_8259A(0);
3012 make_8259A_irq(0);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01003013 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003014
3015 unlock_ExtINT_logic();
3016
3017 if (timer_irq_works()) {
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01003018 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
Ingo Molnar4aae0702007-12-18 18:05:58 +01003019 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003020 }
Yinghai Luf72dcca2009-02-08 16:18:03 -08003021 local_irq_disable();
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01003022 apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003023 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01003024 "report. Then try booting with the 'noapic' option.\n");
Ingo Molnar4aae0702007-12-18 18:05:58 +01003025out:
3026 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003027}
3028
3029/*
Maciej W. Rozyckiaf174782008-07-11 19:35:23 +01003030 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
3031 * to devices. However there may be an I/O APIC pin available for
3032 * this interrupt regardless. The pin may be left unconnected, but
3033 * typically it will be reused as an ExtINT cascade interrupt for
3034 * the master 8259A. In the MPS case such a pin will normally be
3035 * reported as an ExtINT interrupt in the MP table. With ACPI
3036 * there is no provision for ExtINT interrupts, and in the absence
3037 * of an override it would be treated as an ordinary ISA I/O APIC
3038 * interrupt, that is edge-triggered and unmasked by default. We
3039 * used to do this, but it caused problems on some systems because
3040 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
3041 * the same ExtINT cascade interrupt to drive the local APIC of the
3042 * bootstrap processor. Therefore we refrain from routing IRQ2 to
3043 * the I/O APIC in all cases now. No actual device should request
3044 * it anyway. --macro
Linus Torvalds1da177e2005-04-16 15:20:36 -07003045 */
3046#define PIC_IRQS (1 << PIC_CASCADE_IR)
3047
3048void __init setup_IO_APIC(void)
3049{
Ingo Molnar54168ed2008-08-20 09:07:45 +02003050
Ingo Molnar54168ed2008-08-20 09:07:45 +02003051 /*
3052 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
3053 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003054
Maciej W. Rozyckiaf174782008-07-11 19:35:23 +01003055 io_apic_irqs = ~PIC_IRQS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003056
Ingo Molnar54168ed2008-08-20 09:07:45 +02003057 apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02003058 /*
Ingo Molnar54168ed2008-08-20 09:07:45 +02003059 * Set up IO-APIC IRQ routing.
3060 */
3061#ifdef CONFIG_X86_32
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02003062 if (!acpi_ioapic)
3063 setup_ioapic_ids_from_mpc();
Ingo Molnar54168ed2008-08-20 09:07:45 +02003064#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003065 sync_Arb_IDs();
3066 setup_IO_APIC_irqs();
3067 init_IO_APIC_traps();
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08003068 check_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003069}
3070
3071/*
Ingo Molnar54168ed2008-08-20 09:07:45 +02003072 * Called after all the initialization is done. If we didnt find any
3073 * APIC bugs then we can allow the modify fast path
Linus Torvalds1da177e2005-04-16 15:20:36 -07003074 */
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003075
Linus Torvalds1da177e2005-04-16 15:20:36 -07003076static int __init io_apic_bug_finalize(void)
3077{
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02003078 if (sis_apic_bug == -1)
3079 sis_apic_bug = 0;
3080 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003081}
3082
3083late_initcall(io_apic_bug_finalize);
3084
3085struct sysfs_ioapic_data {
3086 struct sys_device dev;
3087 struct IO_APIC_route_entry entry[0];
3088};
Ingo Molnar54168ed2008-08-20 09:07:45 +02003089static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003090
Pavel Machek438510f2005-04-16 15:25:24 -07003091static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003092{
3093 struct IO_APIC_route_entry *entry;
3094 struct sysfs_ioapic_data *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003095 int i;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003096
Linus Torvalds1da177e2005-04-16 15:20:36 -07003097 data = container_of(dev, struct sysfs_ioapic_data, dev);
3098 entry = data->entry;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003099 for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
3100 *entry = ioapic_read_entry(dev->id, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003101
3102 return 0;
3103}
3104
3105static int ioapic_resume(struct sys_device *dev)
3106{
3107 struct IO_APIC_route_entry *entry;
3108 struct sysfs_ioapic_data *data;
3109 unsigned long flags;
3110 union IO_APIC_reg_00 reg_00;
3111 int i;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003112
Linus Torvalds1da177e2005-04-16 15:20:36 -07003113 data = container_of(dev, struct sysfs_ioapic_data, dev);
3114 entry = data->entry;
3115
3116 spin_lock_irqsave(&ioapic_lock, flags);
3117 reg_00.raw = io_apic_read(dev->id, 0);
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +05303118 if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
3119 reg_00.bits.ID = mp_ioapics[dev->id].apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003120 io_apic_write(dev->id, 0, reg_00.raw);
3121 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122 spin_unlock_irqrestore(&ioapic_lock, flags);
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003123 for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
Andi Kleencf4c6a22006-09-26 10:52:30 +02003124 ioapic_write_entry(dev->id, i, entry[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003125
3126 return 0;
3127}
3128
3129static struct sysdev_class ioapic_sysdev_class = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01003130 .name = "ioapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131 .suspend = ioapic_suspend,
3132 .resume = ioapic_resume,
3133};
3134
3135static int __init ioapic_init_sysfs(void)
3136{
Ingo Molnar54168ed2008-08-20 09:07:45 +02003137 struct sys_device * dev;
3138 int i, size, error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139
3140 error = sysdev_class_register(&ioapic_sysdev_class);
3141 if (error)
3142 return error;
3143
Ingo Molnar54168ed2008-08-20 09:07:45 +02003144 for (i = 0; i < nr_ioapics; i++ ) {
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003145 size = sizeof(struct sys_device) + nr_ioapic_registers[i]
Linus Torvalds1da177e2005-04-16 15:20:36 -07003146 * sizeof(struct IO_APIC_route_entry);
Christophe Jaillet25556c12008-06-22 22:13:48 +02003147 mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003148 if (!mp_ioapic_data[i]) {
3149 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3150 continue;
3151 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003152 dev = &mp_ioapic_data[i]->dev;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003153 dev->id = i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003154 dev->cls = &ioapic_sysdev_class;
3155 error = sysdev_register(dev);
3156 if (error) {
3157 kfree(mp_ioapic_data[i]);
3158 mp_ioapic_data[i] = NULL;
3159 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3160 continue;
3161 }
3162 }
3163
3164 return 0;
3165}
3166
3167device_initcall(ioapic_init_sysfs);
3168
Yinghai Luabcaa2b2009-02-08 16:18:03 -08003169static int nr_irqs_gsi = NR_IRQS_LEGACY;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003170/*
Eric W. Biederman95d77882006-10-04 02:17:01 -07003171 * Dynamic irq allocate and deallocation
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003172 */
Yinghai Lud047f53a2009-04-27 18:02:23 -07003173unsigned int create_irq_nr(unsigned int irq_want, int node)
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003174{
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07003175 /* Allocate an unused irq */
Ingo Molnar54168ed2008-08-20 09:07:45 +02003176 unsigned int irq;
3177 unsigned int new;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003178 unsigned long flags;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003179 struct irq_cfg *cfg_new = NULL;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003180 struct irq_desc *desc_new = NULL;
Yinghai Lu199751d2008-08-19 20:50:27 -07003181
3182 irq = 0;
Yinghai Luabcaa2b2009-02-08 16:18:03 -08003183 if (irq_want < nr_irqs_gsi)
3184 irq_want = nr_irqs_gsi;
3185
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07003186 spin_lock_irqsave(&vector_lock, flags);
Mike Travis95949492009-01-10 22:24:06 -08003187 for (new = irq_want; new < nr_irqs; new++) {
Yinghai Lu85ac16d2009-04-27 18:00:38 -07003188 desc_new = irq_to_desc_alloc_node(new, node);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003189 if (!desc_new) {
3190 printk(KERN_INFO "can not get irq_desc for %d\n", new);
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07003191 continue;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003192 }
3193 cfg_new = desc_new->chip_data;
3194
3195 if (cfg_new->vector != 0)
3196 continue;
Yinghai Lud047f53a2009-04-27 18:02:23 -07003197
Yinghai Lu15e957d2009-04-30 01:17:50 -07003198 desc_new = move_irq_desc(desc_new, node);
Yinghai Lud047f53a2009-04-27 18:02:23 -07003199
Ingo Molnarfe402e12009-01-28 04:32:51 +01003200 if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07003201 irq = new;
3202 break;
3203 }
3204 spin_unlock_irqrestore(&vector_lock, flags);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003205
Yinghai Lu199751d2008-08-19 20:50:27 -07003206 if (irq > 0) {
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003207 dynamic_irq_init(irq);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003208 /* restore it, in case dynamic_irq_init clear it */
3209 if (desc_new)
3210 desc_new->chip_data = cfg_new;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003211 }
3212 return irq;
3213}
3214
Yinghai Lu199751d2008-08-19 20:50:27 -07003215int create_irq(void)
3216{
Yinghai Lud047f53a2009-04-27 18:02:23 -07003217 int node = cpu_to_node(boot_cpu_id);
Yinghai Lube5d5352008-12-05 18:58:33 -08003218 unsigned int irq_want;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003219 int irq;
3220
Yinghai Lube5d5352008-12-05 18:58:33 -08003221 irq_want = nr_irqs_gsi;
Yinghai Lud047f53a2009-04-27 18:02:23 -07003222 irq = create_irq_nr(irq_want, node);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003223
3224 if (irq == 0)
3225 irq = -1;
3226
3227 return irq;
Yinghai Lu199751d2008-08-19 20:50:27 -07003228}
3229
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003230void destroy_irq(unsigned int irq)
3231{
3232 unsigned long flags;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003233 struct irq_cfg *cfg;
3234 struct irq_desc *desc;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003235
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003236 /* store it, in case dynamic_irq_cleanup clear it */
3237 desc = irq_to_desc(irq);
3238 cfg = desc->chip_data;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003239 dynamic_irq_cleanup(irq);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003240 /* connect back irq_cfg */
3241 if (desc)
3242 desc->chip_data = cfg;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003243
Ingo Molnar54168ed2008-08-20 09:07:45 +02003244 free_irte(irq);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003245 spin_lock_irqsave(&vector_lock, flags);
Yinghai Lu3145e942008-12-05 18:58:34 -08003246 __clear_irq_vector(irq, cfg);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003247 spin_unlock_irqrestore(&vector_lock, flags);
3248}
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003249
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003250/*
Simon Arlott27b46d72007-10-20 01:13:56 +02003251 * MSI message composition
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003252 */
3253#ifdef CONFIG_PCI_MSI
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003254static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003255{
Yinghai Lu497c9a12008-08-19 20:50:28 -07003256 struct irq_cfg *cfg;
3257 int err;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003258 unsigned dest;
3259
Jan Beulichf1182632009-01-14 12:27:35 +00003260 if (disable_apic)
3261 return -ENXIO;
3262
Yinghai Lu3145e942008-12-05 18:58:34 -08003263 cfg = irq_cfg(irq);
Ingo Molnarfe402e12009-01-28 04:32:51 +01003264 err = assign_irq_vector(irq, cfg, apic->target_cpus());
Yinghai Lu497c9a12008-08-19 20:50:28 -07003265 if (err)
3266 return err;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003267
Ingo Molnardebccb32009-01-28 15:20:18 +01003268 dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003269
Ingo Molnar54168ed2008-08-20 09:07:45 +02003270 if (irq_remapped(irq)) {
3271 struct irte irte;
3272 int ir_index;
3273 u16 sub_handle;
Yinghai Lu497c9a12008-08-19 20:50:28 -07003274
Ingo Molnar54168ed2008-08-20 09:07:45 +02003275 ir_index = map_irq_to_irte_handle(irq, &sub_handle);
3276 BUG_ON(ir_index == -1);
Yinghai Lu497c9a12008-08-19 20:50:28 -07003277
Ingo Molnar54168ed2008-08-20 09:07:45 +02003278 memset (&irte, 0, sizeof(irte));
3279
3280 irte.present = 1;
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003281 irte.dst_mode = apic->irq_dest_mode;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003282 irte.trigger_mode = 0; /* edge */
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003283 irte.dlvry_mode = apic->irq_delivery_mode;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003284 irte.vector = cfg->vector;
3285 irte.dest_id = IRTE_DEST(dest);
3286
3287 modify_irte(irq, &irte);
3288
3289 msg->address_hi = MSI_ADDR_BASE_HI;
3290 msg->data = sub_handle;
3291 msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
3292 MSI_ADDR_IR_SHV |
3293 MSI_ADDR_IR_INDEX1(ir_index) |
3294 MSI_ADDR_IR_INDEX2(ir_index);
Suresh Siddha29b61be2009-03-16 17:05:02 -07003295 } else {
Suresh Siddha9d783ba2009-03-16 17:04:55 -07003296 if (x2apic_enabled())
3297 msg->address_hi = MSI_ADDR_BASE_HI |
3298 MSI_ADDR_EXT_DEST_ID(dest);
3299 else
3300 msg->address_hi = MSI_ADDR_BASE_HI;
3301
Ingo Molnar54168ed2008-08-20 09:07:45 +02003302 msg->address_lo =
3303 MSI_ADDR_BASE_LO |
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003304 ((apic->irq_dest_mode == 0) ?
Ingo Molnar54168ed2008-08-20 09:07:45 +02003305 MSI_ADDR_DEST_MODE_PHYSICAL:
3306 MSI_ADDR_DEST_MODE_LOGICAL) |
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003307 ((apic->irq_delivery_mode != dest_LowestPrio) ?
Ingo Molnar54168ed2008-08-20 09:07:45 +02003308 MSI_ADDR_REDIRECTION_CPU:
3309 MSI_ADDR_REDIRECTION_LOWPRI) |
3310 MSI_ADDR_DEST_ID(dest);
3311
3312 msg->data =
3313 MSI_DATA_TRIGGER_EDGE |
3314 MSI_DATA_LEVEL_ASSERT |
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003315 ((apic->irq_delivery_mode != dest_LowestPrio) ?
Ingo Molnar54168ed2008-08-20 09:07:45 +02003316 MSI_DATA_DELIVERY_FIXED:
3317 MSI_DATA_DELIVERY_LOWPRI) |
3318 MSI_DATA_VECTOR(cfg->vector);
3319 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07003320 return err;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003321}
3322
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003323#ifdef CONFIG_SMP
Yinghai Lud5dedd42009-04-27 17:59:21 -07003324static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003325{
Yinghai Lu3145e942008-12-05 18:58:34 -08003326 struct irq_desc *desc = irq_to_desc(irq);
Yinghai Lu497c9a12008-08-19 20:50:28 -07003327 struct irq_cfg *cfg;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003328 struct msi_msg msg;
3329 unsigned int dest;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003330
Mike Travis22f65d32008-12-16 17:33:56 -08003331 dest = set_desc_affinity(desc, mask);
3332 if (dest == BAD_APICID)
Yinghai Lud5dedd42009-04-27 17:59:21 -07003333 return -1;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003334
Yinghai Lu3145e942008-12-05 18:58:34 -08003335 cfg = desc->chip_data;
Yinghai Lu497c9a12008-08-19 20:50:28 -07003336
Yinghai Lu3145e942008-12-05 18:58:34 -08003337 read_msi_msg_desc(desc, &msg);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003338
3339 msg.data &= ~MSI_DATA_VECTOR_MASK;
Yinghai Lu497c9a12008-08-19 20:50:28 -07003340 msg.data |= MSI_DATA_VECTOR(cfg->vector);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003341 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3342 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3343
Yinghai Lu3145e942008-12-05 18:58:34 -08003344 write_msi_msg_desc(desc, &msg);
Yinghai Lud5dedd42009-04-27 17:59:21 -07003345
3346 return 0;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003347}
Ingo Molnar54168ed2008-08-20 09:07:45 +02003348#ifdef CONFIG_INTR_REMAP
3349/*
3350 * Migrate the MSI irq to another cpumask. This migration is
3351 * done in the process context using interrupt-remapping hardware.
3352 */
Yinghai Lud5dedd42009-04-27 17:59:21 -07003353static int
Mike Travise7986732008-12-16 17:33:52 -08003354ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02003355{
Yinghai Lu3145e942008-12-05 18:58:34 -08003356 struct irq_desc *desc = irq_to_desc(irq);
Ingo Molnara7883de2008-12-19 00:59:09 +01003357 struct irq_cfg *cfg = desc->chip_data;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003358 unsigned int dest;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003359 struct irte irte;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003360
3361 if (get_irte(irq, &irte))
Yinghai Lud5dedd42009-04-27 17:59:21 -07003362 return -1;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003363
Mike Travis22f65d32008-12-16 17:33:56 -08003364 dest = set_desc_affinity(desc, mask);
3365 if (dest == BAD_APICID)
Yinghai Lud5dedd42009-04-27 17:59:21 -07003366 return -1;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003367
Ingo Molnar54168ed2008-08-20 09:07:45 +02003368 irte.vector = cfg->vector;
3369 irte.dest_id = IRTE_DEST(dest);
3370
3371 /*
3372 * atomically update the IRTE with the new destination and vector.
3373 */
3374 modify_irte(irq, &irte);
3375
3376 /*
3377 * After this point, all the interrupts will start arriving
3378 * at the new destination. So, time to cleanup the previous
3379 * vector allocation.
3380 */
Mike Travis22f65d32008-12-16 17:33:56 -08003381 if (cfg->move_in_progress)
3382 send_cleanup_vector(cfg);
Yinghai Lud5dedd42009-04-27 17:59:21 -07003383
3384 return 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003385}
Yinghai Lu3145e942008-12-05 18:58:34 -08003386
Ingo Molnar54168ed2008-08-20 09:07:45 +02003387#endif
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003388#endif /* CONFIG_SMP */
3389
3390/*
3391 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
3392 * which implement the MSI or MSI-X Capability Structure.
3393 */
3394static struct irq_chip msi_chip = {
3395 .name = "PCI-MSI",
3396 .unmask = unmask_msi_irq,
3397 .mask = mask_msi_irq,
Yinghai Lu1d025192008-08-19 20:50:34 -07003398 .ack = ack_apic_edge,
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003399#ifdef CONFIG_SMP
3400 .set_affinity = set_msi_irq_affinity,
3401#endif
3402 .retrigger = ioapic_retrigger_irq,
3403};
3404
Ingo Molnar54168ed2008-08-20 09:07:45 +02003405static struct irq_chip msi_ir_chip = {
3406 .name = "IR-PCI-MSI",
3407 .unmask = unmask_msi_irq,
3408 .mask = mask_msi_irq,
Jaswinder Singh Rajputa1e38ca2009-03-23 02:11:25 +05303409#ifdef CONFIG_INTR_REMAP
Han, Weidongd0b03bd2009-04-03 17:15:50 +08003410 .ack = ir_ack_apic_edge,
Ingo Molnar54168ed2008-08-20 09:07:45 +02003411#ifdef CONFIG_SMP
3412 .set_affinity = ir_set_msi_irq_affinity,
3413#endif
Jaswinder Singh Rajputa1e38ca2009-03-23 02:11:25 +05303414#endif
Ingo Molnar54168ed2008-08-20 09:07:45 +02003415 .retrigger = ioapic_retrigger_irq,
3416};
3417
3418/*
3419 * Map the PCI dev to the corresponding remapping hardware unit
3420 * and allocate 'nvec' consecutive interrupt-remapping table entries
3421 * in it.
3422 */
3423static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
3424{
3425 struct intel_iommu *iommu;
3426 int index;
3427
3428 iommu = map_dev_to_ir(dev);
3429 if (!iommu) {
3430 printk(KERN_ERR
3431 "Unable to map PCI %s to iommu\n", pci_name(dev));
3432 return -ENOENT;
3433 }
3434
3435 index = alloc_irte(iommu, irq, nvec);
3436 if (index < 0) {
3437 printk(KERN_ERR
3438 "Unable to allocate %d IRTE for PCI %s\n", nvec,
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02003439 pci_name(dev));
Ingo Molnar54168ed2008-08-20 09:07:45 +02003440 return -ENOSPC;
3441 }
3442 return index;
3443}
Yinghai Lu1d025192008-08-19 20:50:34 -07003444
Yinghai Lu3145e942008-12-05 18:58:34 -08003445static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
Yinghai Lu1d025192008-08-19 20:50:34 -07003446{
3447 int ret;
3448 struct msi_msg msg;
3449
3450 ret = msi_compose_msg(dev, irq, &msg);
3451 if (ret < 0)
3452 return ret;
3453
Yinghai Lu3145e942008-12-05 18:58:34 -08003454 set_irq_msi(irq, msidesc);
Yinghai Lu1d025192008-08-19 20:50:34 -07003455 write_msi_msg(irq, &msg);
3456
Ingo Molnar54168ed2008-08-20 09:07:45 +02003457 if (irq_remapped(irq)) {
3458 struct irq_desc *desc = irq_to_desc(irq);
3459 /*
3460 * irq migration in process context
3461 */
3462 desc->status |= IRQ_MOVE_PCNTXT;
3463 set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
3464 } else
Ingo Molnar54168ed2008-08-20 09:07:45 +02003465 set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
Yinghai Lu1d025192008-08-19 20:50:34 -07003466
Yinghai Luc81bba42008-09-25 11:53:11 -07003467 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
3468
Yinghai Lu1d025192008-08-19 20:50:34 -07003469 return 0;
3470}
3471
Yinghai Lu047c8fd2008-08-19 20:50:41 -07003472int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3473{
Ingo Molnar54168ed2008-08-20 09:07:45 +02003474 unsigned int irq;
3475 int ret, sub_handle;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003476 struct msi_desc *msidesc;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003477 unsigned int irq_want;
Dmitri Vorobiev1cc18522009-03-22 19:11:09 +02003478 struct intel_iommu *iommu = NULL;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003479 int index = 0;
Yinghai Lud047f53a2009-04-27 18:02:23 -07003480 int node;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003481
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -04003482 /* x86 doesn't support multiple MSI yet */
3483 if (type == PCI_CAP_ID_MSI && nvec > 1)
3484 return 1;
3485
Yinghai Lud047f53a2009-04-27 18:02:23 -07003486 node = dev_to_node(&dev->dev);
Yinghai Lube5d5352008-12-05 18:58:33 -08003487 irq_want = nr_irqs_gsi;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003488 sub_handle = 0;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003489 list_for_each_entry(msidesc, &dev->msi_list, list) {
Yinghai Lud047f53a2009-04-27 18:02:23 -07003490 irq = create_irq_nr(irq_want, node);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003491 if (irq == 0)
3492 return -1;
Yinghai Luf1ee5542009-02-08 16:18:03 -08003493 irq_want = irq + 1;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003494 if (!intr_remapping_enabled)
3495 goto no_ir;
3496
3497 if (!sub_handle) {
3498 /*
3499 * allocate the consecutive block of IRTE's
3500 * for 'nvec'
3501 */
3502 index = msi_alloc_irte(dev, irq, nvec);
3503 if (index < 0) {
3504 ret = index;
3505 goto error;
3506 }
3507 } else {
3508 iommu = map_dev_to_ir(dev);
3509 if (!iommu) {
3510 ret = -ENOENT;
3511 goto error;
3512 }
3513 /*
3514 * setup the mapping between the irq and the IRTE
3515 * base index, the sub_handle pointing to the
3516 * appropriate interrupt remap table entry.
3517 */
3518 set_irte_irq(irq, iommu, index, sub_handle);
3519 }
3520no_ir:
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003521 ret = setup_msi_irq(dev, msidesc, irq);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003522 if (ret < 0)
3523 goto error;
3524 sub_handle++;
3525 }
3526 return 0;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07003527
3528error:
Ingo Molnar54168ed2008-08-20 09:07:45 +02003529 destroy_irq(irq);
3530 return ret;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07003531}
3532
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003533void arch_teardown_msi_irq(unsigned int irq)
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003534{
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07003535 destroy_irq(irq);
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003536}
3537
Suresh Siddha9d783ba2009-03-16 17:04:55 -07003538#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
Ingo Molnar54168ed2008-08-20 09:07:45 +02003539#ifdef CONFIG_SMP
Yinghai Lud5dedd42009-04-27 17:59:21 -07003540static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02003541{
Yinghai Lu3145e942008-12-05 18:58:34 -08003542 struct irq_desc *desc = irq_to_desc(irq);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003543 struct irq_cfg *cfg;
3544 struct msi_msg msg;
3545 unsigned int dest;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003546
Mike Travis22f65d32008-12-16 17:33:56 -08003547 dest = set_desc_affinity(desc, mask);
3548 if (dest == BAD_APICID)
Yinghai Lud5dedd42009-04-27 17:59:21 -07003549 return -1;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003550
Yinghai Lu3145e942008-12-05 18:58:34 -08003551 cfg = desc->chip_data;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003552
3553 dmar_msi_read(irq, &msg);
3554
3555 msg.data &= ~MSI_DATA_VECTOR_MASK;
3556 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3557 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3558 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3559
3560 dmar_msi_write(irq, &msg);
Yinghai Lud5dedd42009-04-27 17:59:21 -07003561
3562 return 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003563}
Yinghai Lu3145e942008-12-05 18:58:34 -08003564
Ingo Molnar54168ed2008-08-20 09:07:45 +02003565#endif /* CONFIG_SMP */
3566
3567struct irq_chip dmar_msi_type = {
3568 .name = "DMAR_MSI",
3569 .unmask = dmar_msi_unmask,
3570 .mask = dmar_msi_mask,
3571 .ack = ack_apic_edge,
3572#ifdef CONFIG_SMP
3573 .set_affinity = dmar_msi_set_affinity,
3574#endif
3575 .retrigger = ioapic_retrigger_irq,
3576};
3577
3578int arch_setup_dmar_msi(unsigned int irq)
3579{
3580 int ret;
3581 struct msi_msg msg;
3582
3583 ret = msi_compose_msg(NULL, irq, &msg);
3584 if (ret < 0)
3585 return ret;
3586 dmar_msi_write(irq, &msg);
3587 set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
3588 "edge");
3589 return 0;
3590}
3591#endif
3592
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003593#ifdef CONFIG_HPET_TIMER
3594
3595#ifdef CONFIG_SMP
Yinghai Lud5dedd42009-04-27 17:59:21 -07003596static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003597{
Yinghai Lu3145e942008-12-05 18:58:34 -08003598 struct irq_desc *desc = irq_to_desc(irq);
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003599 struct irq_cfg *cfg;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003600 struct msi_msg msg;
3601 unsigned int dest;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003602
Mike Travis22f65d32008-12-16 17:33:56 -08003603 dest = set_desc_affinity(desc, mask);
3604 if (dest == BAD_APICID)
Yinghai Lud5dedd42009-04-27 17:59:21 -07003605 return -1;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003606
Yinghai Lu3145e942008-12-05 18:58:34 -08003607 cfg = desc->chip_data;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003608
3609 hpet_msi_read(irq, &msg);
3610
3611 msg.data &= ~MSI_DATA_VECTOR_MASK;
3612 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3613 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3614 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3615
3616 hpet_msi_write(irq, &msg);
Yinghai Lud5dedd42009-04-27 17:59:21 -07003617
3618 return 0;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003619}
Yinghai Lu3145e942008-12-05 18:58:34 -08003620
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003621#endif /* CONFIG_SMP */
3622
Dmitri Vorobiev1cc18522009-03-22 19:11:09 +02003623static struct irq_chip hpet_msi_type = {
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003624 .name = "HPET_MSI",
3625 .unmask = hpet_msi_unmask,
3626 .mask = hpet_msi_mask,
3627 .ack = ack_apic_edge,
3628#ifdef CONFIG_SMP
3629 .set_affinity = hpet_msi_set_affinity,
3630#endif
3631 .retrigger = ioapic_retrigger_irq,
3632};
3633
3634int arch_setup_hpet_msi(unsigned int irq)
3635{
3636 int ret;
3637 struct msi_msg msg;
Pallipadi, Venkatesh6ec3cfe2009-04-13 15:20:58 -07003638 struct irq_desc *desc = irq_to_desc(irq);
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003639
3640 ret = msi_compose_msg(NULL, irq, &msg);
3641 if (ret < 0)
3642 return ret;
3643
3644 hpet_msi_write(irq, &msg);
Pallipadi, Venkatesh6ec3cfe2009-04-13 15:20:58 -07003645 desc->status |= IRQ_MOVE_PCNTXT;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003646 set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
3647 "edge");
Yinghai Luc81bba42008-09-25 11:53:11 -07003648
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003649 return 0;
3650}
3651#endif
3652
Ingo Molnar54168ed2008-08-20 09:07:45 +02003653#endif /* CONFIG_PCI_MSI */
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003654/*
3655 * Hypertransport interrupt support
3656 */
3657#ifdef CONFIG_HT_IRQ
3658
3659#ifdef CONFIG_SMP
3660
Yinghai Lu497c9a12008-08-19 20:50:28 -07003661static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003662{
Eric W. Biedermanec683072006-11-08 17:44:57 -08003663 struct ht_irq_msg msg;
3664 fetch_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003665
Yinghai Lu497c9a12008-08-19 20:50:28 -07003666 msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
Eric W. Biedermanec683072006-11-08 17:44:57 -08003667 msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003668
Yinghai Lu497c9a12008-08-19 20:50:28 -07003669 msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
Eric W. Biedermanec683072006-11-08 17:44:57 -08003670 msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003671
Eric W. Biedermanec683072006-11-08 17:44:57 -08003672 write_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003673}
3674
Yinghai Lud5dedd42009-04-27 17:59:21 -07003675static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003676{
Yinghai Lu3145e942008-12-05 18:58:34 -08003677 struct irq_desc *desc = irq_to_desc(irq);
Yinghai Lu497c9a12008-08-19 20:50:28 -07003678 struct irq_cfg *cfg;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003679 unsigned int dest;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003680
Mike Travis22f65d32008-12-16 17:33:56 -08003681 dest = set_desc_affinity(desc, mask);
3682 if (dest == BAD_APICID)
Yinghai Lud5dedd42009-04-27 17:59:21 -07003683 return -1;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003684
Yinghai Lu3145e942008-12-05 18:58:34 -08003685 cfg = desc->chip_data;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003686
Yinghai Lu497c9a12008-08-19 20:50:28 -07003687 target_ht_irq(irq, dest, cfg->vector);
Yinghai Lud5dedd42009-04-27 17:59:21 -07003688
3689 return 0;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003690}
Yinghai Lu3145e942008-12-05 18:58:34 -08003691
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003692#endif
3693
Aneesh Kumar K.Vc37e1082006-10-11 01:20:43 -07003694static struct irq_chip ht_irq_chip = {
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003695 .name = "PCI-HT",
3696 .mask = mask_ht_irq,
3697 .unmask = unmask_ht_irq,
Yinghai Lu1d025192008-08-19 20:50:34 -07003698 .ack = ack_apic_edge,
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003699#ifdef CONFIG_SMP
3700 .set_affinity = set_ht_irq_affinity,
3701#endif
3702 .retrigger = ioapic_retrigger_irq,
3703};
3704
3705int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
3706{
Yinghai Lu497c9a12008-08-19 20:50:28 -07003707 struct irq_cfg *cfg;
3708 int err;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003709
Jan Beulichf1182632009-01-14 12:27:35 +00003710 if (disable_apic)
3711 return -ENXIO;
3712
Yinghai Lu3145e942008-12-05 18:58:34 -08003713 cfg = irq_cfg(irq);
Ingo Molnarfe402e12009-01-28 04:32:51 +01003714 err = assign_irq_vector(irq, cfg, apic->target_cpus());
Ingo Molnar54168ed2008-08-20 09:07:45 +02003715 if (!err) {
Eric W. Biedermanec683072006-11-08 17:44:57 -08003716 struct ht_irq_msg msg;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003717 unsigned dest;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003718
Ingo Molnardebccb32009-01-28 15:20:18 +01003719 dest = apic->cpu_mask_to_apicid_and(cfg->domain,
3720 apic->target_cpus());
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003721
Eric W. Biedermanec683072006-11-08 17:44:57 -08003722 msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003723
Eric W. Biedermanec683072006-11-08 17:44:57 -08003724 msg.address_lo =
3725 HT_IRQ_LOW_BASE |
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003726 HT_IRQ_LOW_DEST_ID(dest) |
Yinghai Lu497c9a12008-08-19 20:50:28 -07003727 HT_IRQ_LOW_VECTOR(cfg->vector) |
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003728 ((apic->irq_dest_mode == 0) ?
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003729 HT_IRQ_LOW_DM_PHYSICAL :
3730 HT_IRQ_LOW_DM_LOGICAL) |
3731 HT_IRQ_LOW_RQEOI_EDGE |
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003732 ((apic->irq_delivery_mode != dest_LowestPrio) ?
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003733 HT_IRQ_LOW_MT_FIXED :
3734 HT_IRQ_LOW_MT_ARBITRATED) |
3735 HT_IRQ_LOW_IRQ_MASKED;
3736
Eric W. Biedermanec683072006-11-08 17:44:57 -08003737 write_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003738
Ingo Molnara460e742006-10-17 00:10:03 -07003739 set_irq_chip_and_handler_name(irq, &ht_irq_chip,
3740 handle_edge_irq, "edge");
Yinghai Luc81bba42008-09-25 11:53:11 -07003741
3742 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003743 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07003744 return err;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003745}
3746#endif /* CONFIG_HT_IRQ */
3747
Nick Piggin03b48632009-01-20 04:36:04 +01003748#ifdef CONFIG_X86_UV
Dean Nelson4173a0e2008-10-02 12:18:21 -05003749/*
3750 * Re-target the irq to the specified CPU and enable the specified MMR located
3751 * on the specified blade to allow the sending of MSIs to the specified CPU.
3752 */
3753int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
3754 unsigned long mmr_offset)
3755{
Mike Travis22f65d32008-12-16 17:33:56 -08003756 const struct cpumask *eligible_cpu = cpumask_of(cpu);
Dean Nelson4173a0e2008-10-02 12:18:21 -05003757 struct irq_cfg *cfg;
3758 int mmr_pnode;
3759 unsigned long mmr_value;
3760 struct uv_IO_APIC_route_entry *entry;
3761 unsigned long flags;
3762 int err;
3763
Cyrill Gorcunov1cbac972009-05-02 13:39:56 +04003764 BUILD_BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
3765
Yinghai Lu3145e942008-12-05 18:58:34 -08003766 cfg = irq_cfg(irq);
3767
Mike Travise7986732008-12-16 17:33:52 -08003768 err = assign_irq_vector(irq, cfg, eligible_cpu);
Dean Nelson4173a0e2008-10-02 12:18:21 -05003769 if (err != 0)
3770 return err;
3771
3772 spin_lock_irqsave(&vector_lock, flags);
3773 set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
3774 irq_name);
3775 spin_unlock_irqrestore(&vector_lock, flags);
3776
Dean Nelson4173a0e2008-10-02 12:18:21 -05003777 mmr_value = 0;
3778 entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
Cyrill Gorcunov1cbac972009-05-02 13:39:56 +04003779 entry->vector = cfg->vector;
3780 entry->delivery_mode = apic->irq_delivery_mode;
3781 entry->dest_mode = apic->irq_dest_mode;
3782 entry->polarity = 0;
3783 entry->trigger = 0;
3784 entry->mask = 0;
3785 entry->dest = apic->cpu_mask_to_apicid(eligible_cpu);
Dean Nelson4173a0e2008-10-02 12:18:21 -05003786
3787 mmr_pnode = uv_blade_to_pnode(mmr_blade);
3788 uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
3789
3790 return irq;
3791}
3792
3793/*
3794 * Disable the specified MMR located on the specified blade so that MSIs are
3795 * longer allowed to be sent.
3796 */
3797void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
3798{
3799 unsigned long mmr_value;
3800 struct uv_IO_APIC_route_entry *entry;
3801 int mmr_pnode;
3802
Cyrill Gorcunov1cbac972009-05-02 13:39:56 +04003803 BUILD_BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
3804
Dean Nelson4173a0e2008-10-02 12:18:21 -05003805 mmr_value = 0;
3806 entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
Dean Nelson4173a0e2008-10-02 12:18:21 -05003807 entry->mask = 1;
3808
3809 mmr_pnode = uv_blade_to_pnode(mmr_blade);
3810 uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
3811}
3812#endif /* CONFIG_X86_64 */
3813
Yinghai Lu9d6a4d02008-08-19 20:50:52 -07003814int __init io_apic_get_redir_entries (int ioapic)
3815{
3816 union IO_APIC_reg_01 reg_01;
3817 unsigned long flags;
3818
3819 spin_lock_irqsave(&ioapic_lock, flags);
3820 reg_01.raw = io_apic_read(ioapic, 1);
3821 spin_unlock_irqrestore(&ioapic_lock, flags);
3822
3823 return reg_01.bits.entries;
3824}
3825
Yinghai Lube5d5352008-12-05 18:58:33 -08003826void __init probe_nr_irqs_gsi(void)
Yinghai Lu9d6a4d02008-08-19 20:50:52 -07003827{
Yinghai Lube5d5352008-12-05 18:58:33 -08003828 int nr = 0;
3829
Yinghai Lucc6c5002009-02-08 16:18:03 -08003830 nr = acpi_probe_gsi();
3831 if (nr > nr_irqs_gsi) {
Yinghai Lube5d5352008-12-05 18:58:33 -08003832 nr_irqs_gsi = nr;
Yinghai Lucc6c5002009-02-08 16:18:03 -08003833 } else {
3834 /* for acpi=off or acpi is not compiled in */
3835 int idx;
3836
3837 nr = 0;
3838 for (idx = 0; idx < nr_ioapics; idx++)
3839 nr += io_apic_get_redir_entries(idx) + 1;
3840
3841 if (nr > nr_irqs_gsi)
3842 nr_irqs_gsi = nr;
3843 }
3844
3845 printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
Yinghai Lu9d6a4d02008-08-19 20:50:52 -07003846}
3847
Yinghai Lu4a046d12009-01-12 17:39:24 -08003848#ifdef CONFIG_SPARSE_IRQ
3849int __init arch_probe_nr_irqs(void)
3850{
3851 int nr;
3852
Yinghai Luf1ee5542009-02-08 16:18:03 -08003853 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
3854 nr_irqs = NR_VECTORS * nr_cpu_ids;
Yinghai Lu4a046d12009-01-12 17:39:24 -08003855
Yinghai Luf1ee5542009-02-08 16:18:03 -08003856 nr = nr_irqs_gsi + 8 * nr_cpu_ids;
3857#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
3858 /*
3859 * for MSI and HT dyn irq
3860 */
3861 nr += nr_irqs_gsi * 16;
3862#endif
3863 if (nr < nr_irqs)
Yinghai Lu4a046d12009-01-12 17:39:24 -08003864 nr_irqs = nr;
3865
3866 return 0;
3867}
3868#endif
3869
Yinghai Lue5198072009-05-15 13:05:16 -07003870static int __io_apic_set_pci_routing(struct device *dev, int irq,
3871 struct io_apic_irq_attr *irq_attr)
Yinghai Lu5ef21832009-05-06 10:08:50 -07003872{
3873 struct irq_desc *desc;
3874 struct irq_cfg *cfg;
3875 int node;
Yinghai Lue5198072009-05-15 13:05:16 -07003876 int ioapic, pin;
3877 int trigger, polarity;
Yinghai Lu5ef21832009-05-06 10:08:50 -07003878
Yinghai Lue5198072009-05-15 13:05:16 -07003879 ioapic = irq_attr->ioapic;
Yinghai Lu5ef21832009-05-06 10:08:50 -07003880 if (!IO_APIC_IRQ(irq)) {
3881 apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3882 ioapic);
3883 return -EINVAL;
3884 }
3885
3886 if (dev)
3887 node = dev_to_node(dev);
3888 else
3889 node = cpu_to_node(boot_cpu_id);
3890
3891 desc = irq_to_desc_alloc_node(irq, node);
3892 if (!desc) {
3893 printk(KERN_INFO "can not get irq_desc %d\n", irq);
3894 return 0;
3895 }
3896
Yinghai Lue5198072009-05-15 13:05:16 -07003897 pin = irq_attr->ioapic_pin;
3898 trigger = irq_attr->trigger;
3899 polarity = irq_attr->polarity;
3900
Yinghai Lu5ef21832009-05-06 10:08:50 -07003901 /*
3902 * IRQs < 16 are already in the irq_2_pin[] map
3903 */
3904 if (irq >= NR_IRQS_LEGACY) {
3905 cfg = desc->chip_data;
3906 add_pin_to_irq_node(cfg, node, ioapic, pin);
3907 }
3908
Yinghai Lue5198072009-05-15 13:05:16 -07003909 setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
Yinghai Lu5ef21832009-05-06 10:08:50 -07003910
3911 return 0;
3912}
3913
Yinghai Lue5198072009-05-15 13:05:16 -07003914int io_apic_set_pci_routing(struct device *dev, int irq,
3915 struct io_apic_irq_attr *irq_attr)
Yinghai Lu5ef21832009-05-06 10:08:50 -07003916{
Yinghai Lue5198072009-05-15 13:05:16 -07003917 int ioapic, pin;
Yinghai Lu5ef21832009-05-06 10:08:50 -07003918 /*
3919 * Avoid pin reprogramming. PRTs typically include entries
3920 * with redundant pin->gsi mappings (but unique PCI devices);
3921 * we only program the IOAPIC on the first.
3922 */
Yinghai Lue5198072009-05-15 13:05:16 -07003923 ioapic = irq_attr->ioapic;
3924 pin = irq_attr->ioapic_pin;
Yinghai Lu5ef21832009-05-06 10:08:50 -07003925 if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
3926 pr_debug("Pin %d-%d already programmed\n",
3927 mp_ioapics[ioapic].apicid, pin);
3928 return 0;
3929 }
3930 set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
3931
Yinghai Lue5198072009-05-15 13:05:16 -07003932 return __io_apic_set_pci_routing(dev, irq, irq_attr);
Yinghai Lu5ef21832009-05-06 10:08:50 -07003933}
3934
Linus Torvalds1da177e2005-04-16 15:20:36 -07003935/* --------------------------------------------------------------------------
Ingo Molnar54168ed2008-08-20 09:07:45 +02003936 ACPI-based IOAPIC Configuration
Linus Torvalds1da177e2005-04-16 15:20:36 -07003937 -------------------------------------------------------------------------- */
3938
Len Brown888ba6c2005-08-24 12:07:20 -04003939#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003940
Ingo Molnar54168ed2008-08-20 09:07:45 +02003941#ifdef CONFIG_X86_32
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003942int __init io_apic_get_unique_id(int ioapic, int apic_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003943{
3944 union IO_APIC_reg_00 reg_00;
3945 static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
3946 physid_mask_t tmp;
3947 unsigned long flags;
3948 int i = 0;
3949
3950 /*
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003951 * The P4 platform supports up to 256 APIC IDs on two separate APIC
3952 * buses (one for LAPICs, one for IOAPICs), where predecessors only
Linus Torvalds1da177e2005-04-16 15:20:36 -07003953 * supports up to 16 on one shared APIC bus.
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003954 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07003955 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
3956 * advantage of new APIC bus architecture.
3957 */
3958
3959 if (physids_empty(apic_id_map))
Ingo Molnard190cb82009-01-28 06:50:47 +01003960 apic_id_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003961
3962 spin_lock_irqsave(&ioapic_lock, flags);
3963 reg_00.raw = io_apic_read(ioapic, 0);
3964 spin_unlock_irqrestore(&ioapic_lock, flags);
3965
3966 if (apic_id >= get_physical_broadcast()) {
3967 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
3968 "%d\n", ioapic, apic_id, reg_00.bits.ID);
3969 apic_id = reg_00.bits.ID;
3970 }
3971
3972 /*
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003973 * Every APIC in a system must have a unique ID or we get lots of nice
Linus Torvalds1da177e2005-04-16 15:20:36 -07003974 * 'stuck on smp_invalidate_needed IPI wait' messages.
3975 */
Ingo Molnard1d7cae2009-01-28 05:41:42 +01003976 if (apic->check_apicid_used(apic_id_map, apic_id)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003977
3978 for (i = 0; i < get_physical_broadcast(); i++) {
Ingo Molnard1d7cae2009-01-28 05:41:42 +01003979 if (!apic->check_apicid_used(apic_id_map, i))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003980 break;
3981 }
3982
3983 if (i == get_physical_broadcast())
3984 panic("Max apic_id exceeded!\n");
3985
3986 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
3987 "trying %d\n", ioapic, apic_id, i);
3988
3989 apic_id = i;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003990 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003991
Ingo Molnar80587142009-01-28 06:50:47 +01003992 tmp = apic->apicid_to_cpu_present(apic_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003993 physids_or(apic_id_map, apic_id_map, tmp);
3994
3995 if (reg_00.bits.ID != apic_id) {
3996 reg_00.bits.ID = apic_id;
3997
3998 spin_lock_irqsave(&ioapic_lock, flags);
3999 io_apic_write(ioapic, 0, reg_00.raw);
4000 reg_00.raw = io_apic_read(ioapic, 0);
4001 spin_unlock_irqrestore(&ioapic_lock, flags);
4002
4003 /* Sanity check */
Andreas Deresch6070f9e2006-02-26 04:18:34 +01004004 if (reg_00.bits.ID != apic_id) {
4005 printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
4006 return -1;
4007 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004008 }
4009
4010 apic_printk(APIC_VERBOSE, KERN_INFO
4011 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
4012
4013 return apic_id;
4014}
Naga Chumbalkar58f892e2009-05-26 21:48:07 +00004015#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004016
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02004017int __init io_apic_get_version(int ioapic)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004018{
4019 union IO_APIC_reg_01 reg_01;
4020 unsigned long flags;
4021
4022 spin_lock_irqsave(&ioapic_lock, flags);
4023 reg_01.raw = io_apic_read(ioapic, 1);
4024 spin_unlock_irqrestore(&ioapic_lock, flags);
4025
4026 return reg_01.bits.version;
4027}
4028
Shaohua Li61fd47e2007-11-17 01:05:28 -05004029int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
4030{
4031 int i;
4032
4033 if (skip_ioapic_setup)
4034 return -1;
4035
4036 for (i = 0; i < mp_irq_entries; i++)
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05304037 if (mp_irqs[i].irqtype == mp_INT &&
4038 mp_irqs[i].srcbusirq == bus_irq)
Shaohua Li61fd47e2007-11-17 01:05:28 -05004039 break;
4040 if (i >= mp_irq_entries)
4041 return -1;
4042
4043 *trigger = irq_trigger(i);
4044 *polarity = irq_polarity(i);
4045 return 0;
4046}
4047
Len Brown888ba6c2005-08-24 12:07:20 -04004048#endif /* CONFIG_ACPI */
Rusty Russell1a3f2392006-09-26 10:52:32 +02004049
Yinghai Lu497c9a12008-08-19 20:50:28 -07004050/*
4051 * This function currently is only a helper for the i386 smp boot process where
4052 * we need to reprogram the ioredtbls to cater for the cpus which have come online
Ingo Molnarfe402e12009-01-28 04:32:51 +01004053 * so mask in all cases should simply be apic->target_cpus()
Yinghai Lu497c9a12008-08-19 20:50:28 -07004054 */
4055#ifdef CONFIG_SMP
4056void __init setup_ioapic_dest(void)
4057{
Yinghai Lub9c61b702009-05-06 10:10:06 -07004058 int pin, ioapic = 0, irq, irq_entry;
Thomas Gleixner6c2e9402008-11-07 12:33:49 +01004059 struct irq_desc *desc;
Mike Travis22f65d32008-12-16 17:33:56 -08004060 const struct cpumask *mask;
Yinghai Lu497c9a12008-08-19 20:50:28 -07004061
4062 if (skip_ioapic_setup == 1)
4063 return;
4064
Yinghai Lub9c61b702009-05-06 10:10:06 -07004065#ifdef CONFIG_ACPI
4066 if (!acpi_disabled && acpi_ioapic) {
4067 ioapic = mp_find_ioapic(0);
4068 if (ioapic < 0)
4069 ioapic = 0;
Yinghai Lu497c9a12008-08-19 20:50:28 -07004070 }
Yinghai Lub9c61b702009-05-06 10:10:06 -07004071#endif
4072
4073 for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
4074 irq_entry = find_irq_entry(ioapic, pin, mp_INT);
4075 if (irq_entry == -1)
4076 continue;
4077 irq = pin_2_irq(irq_entry, ioapic, pin);
4078
4079 desc = irq_to_desc(irq);
4080
4081 /*
4082 * Honour affinities which have been set in early boot
4083 */
4084 if (desc->status &
4085 (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
4086 mask = desc->affinity;
4087 else
4088 mask = apic->target_cpus();
4089
4090 if (intr_remapping_enabled)
4091 set_ir_ioapic_affinity_irq_desc(desc, mask);
4092 else
4093 set_ioapic_affinity_irq_desc(desc, mask);
4094 }
4095
Yinghai Lu497c9a12008-08-19 20:50:28 -07004096}
4097#endif
4098
Ingo Molnar54168ed2008-08-20 09:07:45 +02004099#define IOAPIC_RESOURCE_NAME_SIZE 11
4100
4101static struct resource *ioapic_resources;
4102
4103static struct resource * __init ioapic_setup_resources(void)
4104{
4105 unsigned long n;
4106 struct resource *res;
4107 char *mem;
4108 int i;
4109
4110 if (nr_ioapics <= 0)
4111 return NULL;
4112
4113 n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
4114 n *= nr_ioapics;
4115
4116 mem = alloc_bootmem(n);
4117 res = (void *)mem;
4118
4119 if (mem != NULL) {
4120 mem += sizeof(struct resource) * nr_ioapics;
4121
4122 for (i = 0; i < nr_ioapics; i++) {
4123 res[i].name = mem;
4124 res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4125 sprintf(mem, "IOAPIC %u", i);
4126 mem += IOAPIC_RESOURCE_NAME_SIZE;
4127 }
4128 }
4129
4130 ioapic_resources = res;
4131
4132 return res;
4133}
Ingo Molnar54168ed2008-08-20 09:07:45 +02004134
Yinghai Luf3294a32008-06-27 01:41:56 -07004135void __init ioapic_init_mappings(void)
4136{
4137 unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02004138 struct resource *ioapic_res;
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02004139 int i;
Yinghai Luf3294a32008-06-27 01:41:56 -07004140
Ingo Molnar54168ed2008-08-20 09:07:45 +02004141 ioapic_res = ioapic_setup_resources();
Yinghai Luf3294a32008-06-27 01:41:56 -07004142 for (i = 0; i < nr_ioapics; i++) {
4143 if (smp_found_config) {
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +05304144 ioapic_phys = mp_ioapics[i].apicaddr;
Ingo Molnar54168ed2008-08-20 09:07:45 +02004145#ifdef CONFIG_X86_32
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02004146 if (!ioapic_phys) {
4147 printk(KERN_ERR
4148 "WARNING: bogus zero IO-APIC "
4149 "address found in MPTABLE, "
4150 "disabling IO/APIC support!\n");
4151 smp_found_config = 0;
4152 skip_ioapic_setup = 1;
4153 goto fake_ioapic_page;
4154 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02004155#endif
Yinghai Luf3294a32008-06-27 01:41:56 -07004156 } else {
Ingo Molnar54168ed2008-08-20 09:07:45 +02004157#ifdef CONFIG_X86_32
Yinghai Luf3294a32008-06-27 01:41:56 -07004158fake_ioapic_page:
Ingo Molnar54168ed2008-08-20 09:07:45 +02004159#endif
Yinghai Luf3294a32008-06-27 01:41:56 -07004160 ioapic_phys = (unsigned long)
Ingo Molnar54168ed2008-08-20 09:07:45 +02004161 alloc_bootmem_pages(PAGE_SIZE);
Yinghai Luf3294a32008-06-27 01:41:56 -07004162 ioapic_phys = __pa(ioapic_phys);
4163 }
4164 set_fixmap_nocache(idx, ioapic_phys);
Ingo Molnar54168ed2008-08-20 09:07:45 +02004165 apic_printk(APIC_VERBOSE,
4166 "mapped IOAPIC to %08lx (%08lx)\n",
4167 __fix_to_virt(idx), ioapic_phys);
Yinghai Luf3294a32008-06-27 01:41:56 -07004168 idx++;
Ingo Molnar54168ed2008-08-20 09:07:45 +02004169
Ingo Molnar54168ed2008-08-20 09:07:45 +02004170 if (ioapic_res != NULL) {
4171 ioapic_res->start = ioapic_phys;
4172 ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
4173 ioapic_res++;
4174 }
Yinghai Luf3294a32008-06-27 01:41:56 -07004175 }
4176}
4177
Ingo Molnar54168ed2008-08-20 09:07:45 +02004178static int __init ioapic_insert_resources(void)
4179{
4180 int i;
4181 struct resource *r = ioapic_resources;
4182
4183 if (!r) {
Bartlomiej Zolnierkiewicz04c93ce2009-03-20 21:02:55 +01004184 if (nr_ioapics > 0) {
4185 printk(KERN_ERR
4186 "IO APIC resources couldn't be allocated.\n");
4187 return -1;
4188 }
4189 return 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02004190 }
4191
4192 for (i = 0; i < nr_ioapics; i++) {
4193 insert_resource(&iomem_resource, r);
4194 r++;
4195 }
4196
4197 return 0;
4198}
4199
4200/* Insert the IO APIC resources after PCI initialization has occured to handle
4201 * IO APICS that are mapped in on a BAR in PCI space. */
4202late_initcall(ioapic_insert_resources);