blob: 00a9047539d71d0f9ba84549cee8652a87a2608f [file] [log] [blame]
Joe Perchesc767a542012-05-21 19:50:07 -07001#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
Suresh Siddha61c46282008-03-10 15:28:04 -07003#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08007#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07008#include <linux/slab.h>
9#include <linux/sched.h>
Paul Gortmaker186f4362016-07-13 20:18:56 -040010#include <linux/init.h>
11#include <linux/export.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +020012#include <linux/pm.h>
Thomas Gleixner162a6882015-04-03 02:01:28 +020013#include <linux/tick.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040014#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030015#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080016#include <linux/dmi.h>
17#include <linux/utsname.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020018#include <linux/stackprotector.h>
19#include <linux/tick.h>
20#include <linux/cpuidle.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020021#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020022#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010023#include <asm/cpu.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010024#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053025#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080026#include <asm/idle.h>
27#include <asm/uaccess.h>
Len Brownb2531492014-01-15 00:37:34 -050028#include <asm/mwait.h>
Ingo Molnar78f7f1e2015-04-24 02:54:44 +020029#include <asm/fpu/internal.h>
K.Prasad66cb5912009-06-01 23:44:55 +053030#include <asm/debugreg.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020031#include <asm/nmi.h>
Andy Lutomirski375074c2014-10-24 15:58:07 -070032#include <asm/tlbflush.h>
Ashok Raj8838eb62015-08-12 18:29:40 +020033#include <asm/mce.h>
Brian Gerst9fda6a02015-07-29 01:41:16 -040034#include <asm/vm86.h>
Brian Gerst7b32aea2016-08-13 12:38:18 -040035#include <asm/switch_to.h>
Thomas Gleixner89c6e9b2018-04-29 15:21:42 +020036#include <asm/spec-ctrl.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020037
Thomas Gleixner45046892012-05-03 09:03:01 +000038/*
39 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
40 * no more per-task TSS's. The TSS size is kept cacheline-aligned
41 * so they are allowed to end up in the .data..cacheline_aligned
42 * section. Since TSS's are completely CPU-local, we want them
43 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
44 */
Richard Fellner13be4482017-05-04 14:26:50 +020045__visible DEFINE_PER_CPU_SHARED_ALIGNED_USER_MAPPED(struct tss_struct, cpu_tss) = {
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080046 .x86_tss = {
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -070047 .sp0 = TOP_OF_INIT_STACK,
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080048#ifdef CONFIG_X86_32
49 .ss0 = __KERNEL_DS,
50 .ss1 = __KERNEL_CS,
51 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
52#endif
53 },
54#ifdef CONFIG_X86_32
55 /*
56 * Note that the .io_bitmap member must be extra-big. This is because
57 * the CPU will access an additional byte beyond the end of the IO
58 * permission bitmap. The extra byte must be all 1 bits, and must
59 * be within the limit.
60 */
61 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
62#endif
Andy Lutomirski2a41aa42016-03-09 19:00:33 -080063#ifdef CONFIG_X86_32
64 .SYSENTER_stack_canary = STACK_END_MAGIC,
65#endif
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080066};
Marc Dionnede71ad22015-05-04 15:16:44 -030067EXPORT_PER_CPU_SYMBOL(cpu_tss);
Thomas Gleixner45046892012-05-03 09:03:01 +000068
Richard Weinberger90e24012012-03-25 23:00:04 +020069#ifdef CONFIG_X86_64
70static DEFINE_PER_CPU(unsigned char, is_idle);
71static ATOMIC_NOTIFIER_HEAD(idle_notifier);
72
73void idle_notifier_register(struct notifier_block *n)
74{
75 atomic_notifier_chain_register(&idle_notifier, n);
76}
77EXPORT_SYMBOL_GPL(idle_notifier_register);
78
79void idle_notifier_unregister(struct notifier_block *n)
80{
81 atomic_notifier_chain_unregister(&idle_notifier, n);
82}
83EXPORT_SYMBOL_GPL(idle_notifier_unregister);
84#endif
Zhao Yakuic1e3b372008-06-24 17:58:53 +080085
Suresh Siddha55ccf3f2012-05-16 15:03:51 -070086/*
87 * this gets called so that we can store lazy state into memory and copy the
88 * current task into the new thread.
89 */
Suresh Siddha61c46282008-03-10 15:28:04 -070090int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
91{
Ingo Molnar5aaeb5c2015-07-17 12:28:12 +020092 memcpy(dst, src, arch_task_struct_size);
Andy Lutomirski2459ee82015-10-30 22:42:46 -070093#ifdef CONFIG_VM86
94 dst->thread.vm86 = NULL;
95#endif
Oleg Nesterovf1853502014-09-02 19:57:23 +020096
Ingo Molnarc69e0982015-04-24 02:07:15 +020097 return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
Suresh Siddha61c46282008-03-10 15:28:04 -070098}
Peter Zijlstra7f424a82008-04-25 17:39:01 +020099
Thomas Gleixner00dba562008-06-09 18:35:28 +0200100/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800101 * Free current thread data structures etc..
102 */
Jiri Slabye6464692016-05-20 17:00:20 -0700103void exit_thread(struct task_struct *tsk)
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800104{
Jiri Slabye6464692016-05-20 17:00:20 -0700105 struct thread_struct *t = &tsk->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +0100106 unsigned long *bp = t->io_bitmap_ptr;
Ingo Molnarca6787b2015-04-23 12:33:50 +0200107 struct fpu *fpu = &t->fpu;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800108
Thomas Gleixner250981e2009-03-16 13:07:21 +0100109 if (bp) {
Andy Lutomirski24933b82015-03-05 19:19:05 -0800110 struct tss_struct *tss = &per_cpu(cpu_tss, get_cpu());
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800111
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800112 t->io_bitmap_ptr = NULL;
113 clear_thread_flag(TIF_IO_BITMAP);
114 /*
115 * Careful, clear this in the TSS too:
116 */
117 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
118 t->io_bitmap_max = 0;
119 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +0100120 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800121 }
Suresh Siddha1dcc8d72012-05-16 15:03:54 -0700122
Brian Gerst9fda6a02015-07-29 01:41:16 -0400123 free_vm86(t);
124
Ingo Molnar50338612015-04-29 19:04:31 +0200125 fpu__drop(fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800126}
127
128void flush_thread(void)
129{
130 struct task_struct *tsk = current;
131
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200132 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800133 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
Oleg Nesterov110d7f72015-01-19 19:52:12 +0100134
Ingo Molnar04c8e012015-04-29 20:35:33 +0200135 fpu__clear(&tsk->thread.fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800136}
137
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800138void disable_TSC(void)
139{
140 preempt_disable();
141 if (!test_and_set_thread_flag(TIF_NOTSC))
142 /*
143 * Must flip the CPU state synchronously with
144 * TIF_NOTSC in the current running context.
145 */
Thomas Gleixner5ed77882017-02-14 00:11:04 -0800146 cr4_set_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800147 preempt_enable();
148}
149
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800150static void enable_TSC(void)
151{
152 preempt_disable();
153 if (test_and_clear_thread_flag(TIF_NOTSC))
154 /*
155 * Must flip the CPU state synchronously with
156 * TIF_NOTSC in the current running context.
157 */
Thomas Gleixner5ed77882017-02-14 00:11:04 -0800158 cr4_clear_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800159 preempt_enable();
160}
161
162int get_tsc_mode(unsigned long adr)
163{
164 unsigned int val;
165
166 if (test_thread_flag(TIF_NOTSC))
167 val = PR_TSC_SIGSEGV;
168 else
169 val = PR_TSC_ENABLE;
170
171 return put_user(val, (unsigned int __user *)adr);
172}
173
174int set_tsc_mode(unsigned int val)
175{
176 if (val == PR_TSC_SIGSEGV)
177 disable_TSC();
178 else if (val == PR_TSC_ENABLE)
179 enable_TSC();
180 else
181 return -EINVAL;
182
183 return 0;
184}
185
Kyle Hueyfd01e822017-02-14 00:11:02 -0800186static inline void switch_to_bitmap(struct tss_struct *tss,
187 struct thread_struct *prev,
188 struct thread_struct *next,
189 unsigned long tifp, unsigned long tifn)
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800190{
Kyle Hueyfd01e822017-02-14 00:11:02 -0800191 if (tifn & _TIF_IO_BITMAP) {
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800192 /*
193 * Copy the relevant range of the IO bitmap.
194 * Normally this is 128 bytes or less:
195 */
196 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
197 max(prev->io_bitmap_max, next->io_bitmap_max));
Kyle Hueyfd01e822017-02-14 00:11:02 -0800198 } else if (tifp & _TIF_IO_BITMAP) {
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800199 /*
200 * Clear any possible leftover bits:
201 */
202 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
203 }
Kyle Hueyfd01e822017-02-14 00:11:02 -0800204}
205
Thomas Gleixnerd0cb78f2018-05-09 21:53:09 +0200206#ifdef CONFIG_SMP
207
208struct ssb_state {
209 struct ssb_state *shared_state;
210 raw_spinlock_t lock;
211 unsigned int disable_state;
212 unsigned long local_state;
213};
214
215#define LSTATE_SSB 0
216
217static DEFINE_PER_CPU(struct ssb_state, ssb_state);
218
219void speculative_store_bypass_ht_init(void)
220{
221 struct ssb_state *st = this_cpu_ptr(&ssb_state);
222 unsigned int this_cpu = smp_processor_id();
223 unsigned int cpu;
224
225 st->local_state = 0;
226
227 /*
228 * Shared state setup happens once on the first bringup
229 * of the CPU. It's not destroyed on CPU hotunplug.
230 */
231 if (st->shared_state)
232 return;
233
234 raw_spin_lock_init(&st->lock);
235
236 /*
237 * Go over HT siblings and check whether one of them has set up the
238 * shared state pointer already.
239 */
240 for_each_cpu(cpu, topology_sibling_cpumask(this_cpu)) {
241 if (cpu == this_cpu)
242 continue;
243
244 if (!per_cpu(ssb_state, cpu).shared_state)
245 continue;
246
247 /* Link it to the state of the sibling: */
248 st->shared_state = per_cpu(ssb_state, cpu).shared_state;
249 return;
250 }
251
252 /*
253 * First HT sibling to come up on the core. Link shared state of
254 * the first HT sibling to itself. The siblings on the same core
255 * which come up later will see the shared state pointer and link
256 * themself to the state of this CPU.
257 */
258 st->shared_state = st;
259}
260
261/*
262 * Logic is: First HT sibling enables SSBD for both siblings in the core
263 * and last sibling to disable it, disables it for the whole core. This how
264 * MSR_SPEC_CTRL works in "hardware":
265 *
266 * CORE_SPEC_CTRL = THREAD0_SPEC_CTRL | THREAD1_SPEC_CTRL
267 */
268static __always_inline void amd_set_core_ssb_state(unsigned long tifn)
269{
270 struct ssb_state *st = this_cpu_ptr(&ssb_state);
271 u64 msr = x86_amd_ls_cfg_base;
272
273 if (!static_cpu_has(X86_FEATURE_ZEN)) {
274 msr |= ssbd_tif_to_amd_ls_cfg(tifn);
275 wrmsrl(MSR_AMD64_LS_CFG, msr);
276 return;
277 }
278
279 if (tifn & _TIF_SSBD) {
280 /*
281 * Since this can race with prctl(), block reentry on the
282 * same CPU.
283 */
284 if (__test_and_set_bit(LSTATE_SSB, &st->local_state))
285 return;
286
287 msr |= x86_amd_ls_cfg_ssbd_mask;
288
289 raw_spin_lock(&st->shared_state->lock);
290 /* First sibling enables SSBD: */
291 if (!st->shared_state->disable_state)
292 wrmsrl(MSR_AMD64_LS_CFG, msr);
293 st->shared_state->disable_state++;
294 raw_spin_unlock(&st->shared_state->lock);
295 } else {
296 if (!__test_and_clear_bit(LSTATE_SSB, &st->local_state))
297 return;
298
299 raw_spin_lock(&st->shared_state->lock);
300 st->shared_state->disable_state--;
301 if (!st->shared_state->disable_state)
302 wrmsrl(MSR_AMD64_LS_CFG, msr);
303 raw_spin_unlock(&st->shared_state->lock);
304 }
305}
306#else
307static __always_inline void amd_set_core_ssb_state(unsigned long tifn)
308{
309 u64 msr = x86_amd_ls_cfg_base | ssbd_tif_to_amd_ls_cfg(tifn);
310
311 wrmsrl(MSR_AMD64_LS_CFG, msr);
312}
313#endif
314
Tom Lendacky7c0b2dc2018-05-17 17:09:18 +0200315static __always_inline void amd_set_ssb_virt_state(unsigned long tifn)
316{
317 /*
318 * SSBD has the same definition in SPEC_CTRL and VIRT_SPEC_CTRL,
319 * so ssbd_tif_to_spec_ctrl() just works.
320 */
321 wrmsrl(MSR_AMD64_VIRT_SPEC_CTRL, ssbd_tif_to_spec_ctrl(tifn));
322}
323
Thomas Gleixnerd0cb78f2018-05-09 21:53:09 +0200324static __always_inline void intel_set_ssb_state(unsigned long tifn)
325{
326 u64 msr = x86_spec_ctrl_base | ssbd_tif_to_spec_ctrl(tifn);
327
328 wrmsrl(MSR_IA32_SPEC_CTRL, msr);
329}
330
Thomas Gleixner89c6e9b2018-04-29 15:21:42 +0200331static __always_inline void __speculative_store_bypass_update(unsigned long tifn)
332{
Tom Lendacky7c0b2dc2018-05-17 17:09:18 +0200333 if (static_cpu_has(X86_FEATURE_VIRT_SSBD))
334 amd_set_ssb_virt_state(tifn);
335 else if (static_cpu_has(X86_FEATURE_LS_CFG_SSBD))
Thomas Gleixnerd0cb78f2018-05-09 21:53:09 +0200336 amd_set_core_ssb_state(tifn);
337 else
338 intel_set_ssb_state(tifn);
Thomas Gleixner89c6e9b2018-04-29 15:21:42 +0200339}
340
Thomas Gleixnerb7b84402018-05-10 20:31:44 +0200341void speculative_store_bypass_update(unsigned long tif)
Thomas Gleixner89c6e9b2018-04-29 15:21:42 +0200342{
Thomas Gleixnerd0cb78f2018-05-09 21:53:09 +0200343 preempt_disable();
Thomas Gleixnerb7b84402018-05-10 20:31:44 +0200344 __speculative_store_bypass_update(tif);
Thomas Gleixnerd0cb78f2018-05-09 21:53:09 +0200345 preempt_enable();
Thomas Gleixner89c6e9b2018-04-29 15:21:42 +0200346}
347
Kyle Hueyfd01e822017-02-14 00:11:02 -0800348void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
349 struct tss_struct *tss)
350{
351 struct thread_struct *prev, *next;
352 unsigned long tifp, tifn;
353
354 prev = &prev_p->thread;
355 next = &next_p->thread;
356
357 tifn = READ_ONCE(task_thread_info(next_p)->flags);
358 tifp = READ_ONCE(task_thread_info(prev_p)->flags);
359 switch_to_bitmap(tss, prev, next, tifp, tifn);
360
Avi Kivity7c68af62009-09-19 09:40:22 +0300361 propagate_user_return_notify(prev_p, next_p);
Kyle Hueyfd01e822017-02-14 00:11:02 -0800362
Kyle Huey439f2ef82017-02-14 00:11:03 -0800363 if ((tifp & _TIF_BLOCKSTEP || tifn & _TIF_BLOCKSTEP) &&
364 arch_has_block_step()) {
365 unsigned long debugctl, msk;
Kyle Hueyfd01e822017-02-14 00:11:02 -0800366
Kyle Huey439f2ef82017-02-14 00:11:03 -0800367 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
Kyle Hueyfd01e822017-02-14 00:11:02 -0800368 debugctl &= ~DEBUGCTLMSR_BTF;
Kyle Huey439f2ef82017-02-14 00:11:03 -0800369 msk = tifn & _TIF_BLOCKSTEP;
370 debugctl |= (msk >> TIF_BLOCKSTEP) << DEBUGCTLMSR_BTF_SHIFT;
371 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
Kyle Hueyfd01e822017-02-14 00:11:02 -0800372 }
373
Thomas Gleixner5ed77882017-02-14 00:11:04 -0800374 if ((tifp ^ tifn) & _TIF_NOTSC)
375 cr4_toggle_bits(X86_CR4_TSD);
Thomas Gleixner89c6e9b2018-04-29 15:21:42 +0200376
Konrad Rzeszutek Wilkbf3da842018-05-09 21:41:38 +0200377 if ((tifp ^ tifn) & _TIF_SSBD)
Thomas Gleixner89c6e9b2018-04-29 15:21:42 +0200378 __speculative_store_bypass_update(tifn);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800379}
380
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500381/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200382 * Idle related variables and functions
383 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100384unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Thomas Gleixner00dba562008-06-09 18:35:28 +0200385EXPORT_SYMBOL(boot_option_idle_override);
386
Len Browna476bda2013-02-09 21:45:03 -0500387static void (*x86_idle)(void);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200388
Richard Weinberger90e24012012-03-25 23:00:04 +0200389#ifndef CONFIG_SMP
390static inline void play_dead(void)
391{
392 BUG();
393}
394#endif
395
396#ifdef CONFIG_X86_64
397void enter_idle(void)
398{
Alex Shic6ae41e2012-05-11 15:35:27 +0800399 this_cpu_write(is_idle, 1);
Richard Weinberger90e24012012-03-25 23:00:04 +0200400 atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
401}
402
403static void __exit_idle(void)
404{
405 if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
406 return;
407 atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
408}
409
410/* Called from interrupts to signify idle end */
411void exit_idle(void)
412{
413 /* idle loop has pid 0 */
414 if (current->pid)
415 return;
416 __exit_idle();
417}
418#endif
419
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100420void arch_cpu_idle_enter(void)
421{
422 local_touch_nmi();
423 enter_idle();
424}
Richard Weinberger90e24012012-03-25 23:00:04 +0200425
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100426void arch_cpu_idle_exit(void)
427{
428 __exit_idle();
429}
Richard Weinberger90e24012012-03-25 23:00:04 +0200430
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100431void arch_cpu_idle_dead(void)
432{
433 play_dead();
Richard Weinberger90e24012012-03-25 23:00:04 +0200434}
435
Thomas Gleixner00dba562008-06-09 18:35:28 +0200436/*
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100437 * Called from the generic idle code.
438 */
439void arch_cpu_idle(void)
440{
Nicolas Pitre16f8b052014-01-29 12:45:12 -0500441 x86_idle();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100442}
443
444/*
445 * We use this if we don't have any better idle routine..
Thomas Gleixner00dba562008-06-09 18:35:28 +0200446 */
Chris Metcalf6727ad92016-10-07 17:02:55 -0700447void __cpuidle default_idle(void)
Thomas Gleixner00dba562008-06-09 18:35:28 +0200448{
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200449 trace_cpu_idle_rcuidle(1, smp_processor_id());
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100450 safe_halt();
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200451 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Thomas Gleixner00dba562008-06-09 18:35:28 +0200452}
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700453#ifdef CONFIG_APM_MODULE
Thomas Gleixner00dba562008-06-09 18:35:28 +0200454EXPORT_SYMBOL(default_idle);
455#endif
456
Len Brown6a377dd2013-02-09 23:08:07 -0500457#ifdef CONFIG_XEN
458bool xen_set_default_idle(void)
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500459{
Len Browna476bda2013-02-09 21:45:03 -0500460 bool ret = !!x86_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500461
Len Browna476bda2013-02-09 21:45:03 -0500462 x86_idle = default_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500463
464 return ret;
465}
Len Brown6a377dd2013-02-09 23:08:07 -0500466#endif
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100467void stop_this_cpu(void *dummy)
468{
469 local_irq_disable();
470 /*
471 * Remove this CPU:
472 */
Rusty Russell4f062892009-03-13 14:49:54 +1030473 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100474 disable_local_APIC();
Ashok Raj8838eb62015-08-12 18:29:40 +0200475 mcheck_cpu_clear(this_cpu_ptr(&cpu_info));
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100476
Len Brown27be4572013-02-10 02:28:46 -0500477 for (;;)
478 halt();
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200479}
480
Len Brown02c68a02011-04-01 16:59:53 -0400481bool amd_e400_c1e_detected;
482EXPORT_SYMBOL(amd_e400_c1e_detected);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200483
Len Brown02c68a02011-04-01 16:59:53 -0400484static cpumask_var_t amd_e400_c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200485
Len Brown02c68a02011-04-01 16:59:53 -0400486void amd_e400_remove_cpu(int cpu)
Thomas Gleixner4faac972008-09-22 18:54:29 +0200487{
Len Brown02c68a02011-04-01 16:59:53 -0400488 if (amd_e400_c1e_mask != NULL)
489 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200490}
491
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200492/*
Len Brown02c68a02011-04-01 16:59:53 -0400493 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200494 * pending message MSR. If we detect C1E, then we handle it the same
495 * way as C3 power states (local apic timer and TSC stop)
496 */
Len Brown02c68a02011-04-01 16:59:53 -0400497static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200498{
Len Brown02c68a02011-04-01 16:59:53 -0400499 if (!amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200500 u32 lo, hi;
501
502 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
Michal Schmidte8c534e2010-07-27 18:53:35 +0200503
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200504 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
Len Brown02c68a02011-04-01 16:59:53 -0400505 amd_e400_c1e_detected = true;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800506 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200507 mark_tsc_unstable("TSC halt in AMD C1E");
Joe Perchesc767a542012-05-21 19:50:07 -0700508 pr_info("System has AMD C1E enabled\n");
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200509 }
510 }
511
Len Brown02c68a02011-04-01 16:59:53 -0400512 if (amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200513 int cpu = smp_processor_id();
514
Len Brown02c68a02011-04-01 16:59:53 -0400515 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
516 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner162a6882015-04-03 02:01:28 +0200517 /* Force broadcast so ACPI can not interfere. */
518 tick_broadcast_force();
Joe Perchesc767a542012-05-21 19:50:07 -0700519 pr_info("Switch to broadcast mode on CPU%d\n", cpu);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200520 }
Thomas Gleixner435c3502015-04-03 02:05:53 +0200521 tick_broadcast_enter();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200522
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200523 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200524
525 /*
526 * The switch back from broadcast mode needs to be
527 * called with interrupts disabled.
528 */
Peter Zijlstraea811742013-09-11 12:43:13 +0200529 local_irq_disable();
Thomas Gleixner435c3502015-04-03 02:05:53 +0200530 tick_broadcast_exit();
Peter Zijlstraea811742013-09-11 12:43:13 +0200531 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200532 } else
533 default_idle();
534}
535
Len Brownb2531492014-01-15 00:37:34 -0500536/*
537 * Intel Core2 and older machines prefer MWAIT over HALT for C1.
538 * We can't rely on cpuidle installing MWAIT, because it will not load
539 * on systems that support only C1 -- so the boot default must be MWAIT.
540 *
541 * Some AMD machines are the opposite, they depend on using HALT.
542 *
543 * So for default C1, which is used during boot until cpuidle loads,
544 * use MWAIT-C1 on Intel HW that has it, else use HALT.
545 */
546static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
547{
548 if (c->x86_vendor != X86_VENDOR_INTEL)
549 return 0;
550
Peter Zijlstra08e237f2016-07-18 11:41:10 -0700551 if (!cpu_has(c, X86_FEATURE_MWAIT) || static_cpu_has_bug(X86_BUG_MONITOR))
Len Brownb2531492014-01-15 00:37:34 -0500552 return 0;
553
554 return 1;
555}
556
557/*
Huang Rui0fb03282015-05-26 10:28:09 +0200558 * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
559 * with interrupts enabled and no flags, which is backwards compatible with the
560 * original MWAIT implementation.
Len Brownb2531492014-01-15 00:37:34 -0500561 */
Chris Metcalf6727ad92016-10-07 17:02:55 -0700562static __cpuidle void mwait_idle(void)
Len Brownb2531492014-01-15 00:37:34 -0500563{
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100564 if (!current_set_polling_and_test()) {
Jisheng Zhange43d0182015-08-20 12:54:39 +0800565 trace_cpu_idle_rcuidle(1, smp_processor_id());
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100566 if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
Michael S. Tsirkinca598092016-01-28 19:02:51 +0200567 mb(); /* quirk */
Len Brownb2531492014-01-15 00:37:34 -0500568 clflush((void *)&current_thread_info()->flags);
Michael S. Tsirkinca598092016-01-28 19:02:51 +0200569 mb(); /* quirk */
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100570 }
Len Brownb2531492014-01-15 00:37:34 -0500571
572 __monitor((void *)&current_thread_info()->flags, 0, 0);
Len Brownb2531492014-01-15 00:37:34 -0500573 if (!need_resched())
574 __sti_mwait(0, 0);
575 else
576 local_irq_enable();
Jisheng Zhange43d0182015-08-20 12:54:39 +0800577 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100578 } else {
Len Brownb2531492014-01-15 00:37:34 -0500579 local_irq_enable();
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100580 }
581 __current_clr_polling();
Len Brownb2531492014-01-15 00:37:34 -0500582}
583
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400584void select_idle_routine(const struct cpuinfo_x86 *c)
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200585{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100586#ifdef CONFIG_SMP
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100587 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
Joe Perchesc767a542012-05-21 19:50:07 -0700588 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200589#endif
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100590 if (x86_idle || boot_option_idle_override == IDLE_POLL)
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200591 return;
592
Thomas Gleixnerbd7e7692016-12-09 19:29:09 +0100593 if (boot_cpu_has_bug(X86_BUG_AMD_E400)) {
Joe Perchesc767a542012-05-21 19:50:07 -0700594 pr_info("using AMD E400 aware idle routine\n");
Len Browna476bda2013-02-09 21:45:03 -0500595 x86_idle = amd_e400_idle;
Len Brownb2531492014-01-15 00:37:34 -0500596 } else if (prefer_mwait_c1_over_halt(c)) {
597 pr_info("using mwait in idle threads\n");
598 x86_idle = mwait_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200599 } else
Len Browna476bda2013-02-09 21:45:03 -0500600 x86_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200601}
602
Len Brown02c68a02011-04-01 16:59:53 -0400603void __init init_amd_e400_c1e_mask(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030604{
Len Brown02c68a02011-04-01 16:59:53 -0400605 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
Len Browna476bda2013-02-09 21:45:03 -0500606 if (x86_idle == amd_e400_idle)
Len Brown02c68a02011-04-01 16:59:53 -0400607 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030608}
609
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200610static int __init idle_setup(char *str)
611{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400612 if (!str)
613 return -EINVAL;
614
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200615 if (!strcmp(str, "poll")) {
Joe Perchesc767a542012-05-21 19:50:07 -0700616 pr_info("using polling idle threads\n");
Thomas Renningerd1896042010-11-03 17:06:14 +0100617 boot_option_idle_override = IDLE_POLL;
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100618 cpu_idle_poll_ctrl(true);
Thomas Renningerd1896042010-11-03 17:06:14 +0100619 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800620 /*
621 * When the boot option of idle=halt is added, halt is
622 * forced to be used for CPU idle. In such case CPU C2/C3
623 * won't be used again.
624 * To continue to load the CPU idle driver, don't touch
625 * the boot_option_idle_override.
626 */
Len Browna476bda2013-02-09 21:45:03 -0500627 x86_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100628 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800629 } else if (!strcmp(str, "nomwait")) {
630 /*
631 * If the boot option of "idle=nomwait" is added,
632 * it means that mwait will be disabled for CPU C2/C3
633 * states. In such case it won't touch the variable
634 * of boot_option_idle_override.
635 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100636 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800637 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200638 return -1;
639
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200640 return 0;
641}
642early_param("idle", idle_setup);
643
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400644unsigned long arch_align_stack(unsigned long sp)
645{
646 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
647 sp -= get_random_int() % 8192;
648 return sp & ~0xf;
649}
650
651unsigned long arch_randomize_brk(struct mm_struct *mm)
652{
Jason Cooper9c6f0902016-10-11 13:53:56 -0700653 return randomize_page(mm->brk, 0x02000000);
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400654}
655
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000656/*
Brian Gerstffcb0432016-08-13 12:38:21 -0400657 * Return saved PC of a blocked thread.
658 * What is this good for? it will be always the scheduler or ret_from_fork.
659 */
660unsigned long thread_saved_pc(struct task_struct *tsk)
661{
662 struct inactive_task_frame *frame =
663 (struct inactive_task_frame *) READ_ONCE(tsk->thread.sp);
664 return READ_ONCE_NOCHECK(frame->ret_addr);
665}
666
667/*
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000668 * Called from fs/proc with a reference on @p to find the function
669 * which called into schedule(). This needs to be done carefully
670 * because the task might wake up and we might look at a stack
671 * changing under us.
672 */
673unsigned long get_wchan(struct task_struct *p)
674{
Andy Lutomirski74327a32016-09-15 22:45:46 -0700675 unsigned long start, bottom, top, sp, fp, ip, ret = 0;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000676 int count = 0;
677
678 if (!p || p == current || p->state == TASK_RUNNING)
679 return 0;
680
Andy Lutomirski74327a32016-09-15 22:45:46 -0700681 if (!try_get_task_stack(p))
682 return 0;
683
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000684 start = (unsigned long)task_stack_page(p);
685 if (!start)
Andy Lutomirski74327a32016-09-15 22:45:46 -0700686 goto out;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000687
688 /*
689 * Layout of the stack page:
690 *
691 * ----------- topmax = start + THREAD_SIZE - sizeof(unsigned long)
692 * PADDING
693 * ----------- top = topmax - TOP_OF_KERNEL_STACK_PADDING
694 * stack
Andy Lutomirski15f4eae2016-09-13 14:29:25 -0700695 * ----------- bottom = start
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000696 *
697 * The tasks stack pointer points at the location where the
698 * framepointer is stored. The data on the stack is:
699 * ... IP FP ... IP FP
700 *
701 * We need to read FP and IP, so we need to adjust the upper
702 * bound by another unsigned long.
703 */
704 top = start + THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING;
705 top -= 2 * sizeof(unsigned long);
Andy Lutomirski15f4eae2016-09-13 14:29:25 -0700706 bottom = start;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000707
708 sp = READ_ONCE(p->thread.sp);
709 if (sp < bottom || sp > top)
Andy Lutomirski74327a32016-09-15 22:45:46 -0700710 goto out;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000711
Brian Gerst7b32aea2016-08-13 12:38:18 -0400712 fp = READ_ONCE_NOCHECK(((struct inactive_task_frame *)sp)->bp);
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000713 do {
714 if (fp < bottom || fp > top)
Andy Lutomirski74327a32016-09-15 22:45:46 -0700715 goto out;
Andrey Ryabininf7d27c32015-10-19 11:37:18 +0300716 ip = READ_ONCE_NOCHECK(*(unsigned long *)(fp + sizeof(unsigned long)));
Andy Lutomirski74327a32016-09-15 22:45:46 -0700717 if (!in_sched_functions(ip)) {
718 ret = ip;
719 goto out;
720 }
Andrey Ryabininf7d27c32015-10-19 11:37:18 +0300721 fp = READ_ONCE_NOCHECK(*(unsigned long *)fp);
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000722 } while (count++ < 16 && p->state != TASK_RUNNING);
Andy Lutomirski74327a32016-09-15 22:45:46 -0700723
724out:
725 put_task_stack(p);
726 return ret;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000727}