blob: 3fcd67a16677afc4b73495347b38e2fc418b7a04 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040014#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/pci.h>
17#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070018#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070019#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090020#include <linux/errno.h>
21#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090022#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
24#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Linus Torvalds1da177e2005-04-16 15:20:36 -070026static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Bjorn Helgaas527eee22013-04-17 17:44:48 -060028#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
29
30
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010031/* Arch hooks */
32
Thomas Petazzoni4287d822013-08-09 22:27:06 +020033int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
34{
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020035 struct msi_chip *chip = dev->bus->msi;
36 int err;
37
38 if (!chip || !chip->setup_irq)
39 return -EINVAL;
40
41 err = chip->setup_irq(chip, dev, desc);
42 if (err < 0)
43 return err;
44
45 irq_set_chip_data(desc->irq, chip);
46
47 return 0;
Thomas Petazzoni4287d822013-08-09 22:27:06 +020048}
49
50void __weak arch_teardown_msi_irq(unsigned int irq)
51{
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020052 struct msi_chip *chip = irq_get_chip_data(irq);
53
54 if (!chip || !chip->teardown_irq)
55 return;
56
57 chip->teardown_irq(chip, irq);
Thomas Petazzoni4287d822013-08-09 22:27:06 +020058}
59
60int __weak arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010061{
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020062 struct msi_chip *chip = dev->bus->msi;
63
64 if (!chip || !chip->check_device)
65 return 0;
66
67 return chip->check_device(chip, dev, nvec, type);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010068}
69
Thomas Petazzoni4287d822013-08-09 22:27:06 +020070int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010071{
72 struct msi_desc *entry;
73 int ret;
74
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040075 /*
76 * If an architecture wants to support multiple MSI, it needs to
77 * override arch_setup_msi_irqs()
78 */
79 if (type == PCI_CAP_ID_MSI && nvec > 1)
80 return 1;
81
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010082 list_for_each_entry(entry, &dev->msi_list, list) {
83 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110084 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010085 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110086 if (ret > 0)
87 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010088 }
89
90 return 0;
91}
92
Thomas Petazzoni4287d822013-08-09 22:27:06 +020093/*
94 * We have a default implementation available as a separate non-weak
95 * function, as it is used by the Xen x86 PCI code
96 */
Thomas Gleixner1525bf02010-10-06 16:05:35 -040097void default_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010098{
99 struct msi_desc *entry;
100
101 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400102 int i, nvec;
103 if (entry->irq == 0)
104 continue;
Alexander Gordeev65f6ae62013-05-13 11:05:48 +0200105 if (entry->nvec_used)
106 nvec = entry->nvec_used;
107 else
108 nvec = 1 << entry->msi_attrib.multiple;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400109 for (i = 0; i < nvec; i++)
110 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100111 }
112}
113
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200114void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
115{
116 return default_teardown_msi_irqs(dev);
117}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500118
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500119void default_restore_msi_irqs(struct pci_dev *dev, int irq)
120{
121 struct msi_desc *entry;
122
123 entry = NULL;
124 if (dev->msix_enabled) {
125 list_for_each_entry(entry, &dev->msi_list, list) {
126 if (irq == entry->irq)
127 break;
128 }
129 } else if (dev->msi_enabled) {
130 entry = irq_get_msi_desc(irq);
131 }
132
133 if (entry)
134 write_msi_msg(irq, &entry->msg);
135}
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200136
137void __weak arch_restore_msi_irqs(struct pci_dev *dev, int irq)
138{
139 return default_restore_msi_irqs(dev, irq);
140}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500141
Gavin Shane375b562013-04-04 16:54:30 +0000142static void msi_set_enable(struct pci_dev *dev, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800143{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800144 u16 control;
145
Gavin Shane375b562013-04-04 16:54:30 +0000146 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600147 control &= ~PCI_MSI_FLAGS_ENABLE;
148 if (enable)
149 control |= PCI_MSI_FLAGS_ENABLE;
Gavin Shane375b562013-04-04 16:54:30 +0000150 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +0900151}
152
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800153static void msix_set_enable(struct pci_dev *dev, int enable)
154{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800155 u16 control;
156
Gavin Shane375b562013-04-04 16:54:30 +0000157 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
158 control &= ~PCI_MSIX_FLAGS_ENABLE;
159 if (enable)
160 control |= PCI_MSIX_FLAGS_ENABLE;
161 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800162}
163
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500164static inline __attribute_const__ u32 msi_mask(unsigned x)
165{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700166 /* Don't shift by >= width of type */
167 if (x >= 5)
168 return 0xffffffff;
169 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500170}
171
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400172static inline __attribute_const__ u32 msi_capable_mask(u16 control)
Mitch Williams988cbb12007-03-30 11:54:08 -0700173{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400174 return msi_mask((control >> 1) & 7);
175}
Mitch Williams988cbb12007-03-30 11:54:08 -0700176
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400177static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
178{
179 return msi_mask((control >> 4) & 7);
Mitch Williams988cbb12007-03-30 11:54:08 -0700180}
181
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600182/*
183 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
184 * mask all MSI interrupts by clearing the MSI enable bit does not work
185 * reliably as devices without an INTx disable bit will then generate a
186 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600187 */
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500188u32 default_msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400190 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400192 if (!desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900193 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400194
195 mask_bits &= ~mask;
196 mask_bits |= flag;
197 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900198
199 return mask_bits;
200}
201
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500202__weak u32 arch_msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
203{
204 return default_msi_mask_irq(desc, mask, flag);
205}
206
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900207static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
208{
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500209 desc->masked = arch_msi_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400210}
211
212/*
213 * This internal function does not flush PCI writes to the device.
214 * All users must ensure that they read from the device before either
215 * assuming that the device state is up to date, or returning out of this
216 * file. This saves a few milliseconds when initialising devices with lots
217 * of MSI-X interrupts.
218 */
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500219u32 default_msix_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400220{
221 u32 mask_bits = desc->masked;
222 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900223 PCI_MSIX_ENTRY_VECTOR_CTRL;
Sheng Yang8d805282010-11-11 15:46:55 +0800224 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
225 if (flag)
226 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400227 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900228
229 return mask_bits;
230}
231
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500232__weak u32 arch_msix_mask_irq(struct msi_desc *desc, u32 flag)
233{
234 return default_msix_mask_irq(desc, flag);
235}
236
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900237static void msix_mask_irq(struct msi_desc *desc, u32 flag)
238{
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500239 desc->masked = arch_msix_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400240}
241
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200242static void msi_set_mask_bit(struct irq_data *data, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400243{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200244 struct msi_desc *desc = irq_data_get_msi(data);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400245
246 if (desc->msi_attrib.is_msix) {
247 msix_mask_irq(desc, flag);
248 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400249 } else {
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200250 unsigned offset = data->irq - desc->dev->irq;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400251 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400253}
254
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200255void mask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400256{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200257 msi_set_mask_bit(data, 1);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400258}
259
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200260void unmask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400261{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200262 msi_set_mask_bit(data, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263}
264
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200265void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700266{
Ben Hutchings30da5522010-07-23 14:56:28 +0100267 BUG_ON(entry->dev->current_state != PCI_D0);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700268
Ben Hutchings30da5522010-07-23 14:56:28 +0100269 if (entry->msi_attrib.is_msix) {
270 void __iomem *base = entry->mask_base +
271 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
272
273 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
274 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
275 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
276 } else {
277 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600278 int pos = dev->msi_cap;
Ben Hutchings30da5522010-07-23 14:56:28 +0100279 u16 data;
280
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600281 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
282 &msg->address_lo);
Ben Hutchings30da5522010-07-23 14:56:28 +0100283 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600284 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
285 &msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600286 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100287 } else {
288 msg->address_hi = 0;
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600289 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100290 }
291 msg->data = data;
292 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700293}
294
Yinghai Lu3145e942008-12-05 18:58:34 -0800295void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700296{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200297 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800298
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200299 __read_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800300}
301
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200302void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Ben Hutchings30da5522010-07-23 14:56:28 +0100303{
Ben Hutchings30da5522010-07-23 14:56:28 +0100304 /* Assert that the cache is valid, assuming that
305 * valid messages are not all-zeroes. */
306 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
307 entry->msg.data));
308
309 *msg = entry->msg;
310}
311
312void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
313{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200314 struct msi_desc *entry = irq_get_msi_desc(irq);
Ben Hutchings30da5522010-07-23 14:56:28 +0100315
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200316 __get_cached_msi_msg(entry, msg);
Ben Hutchings30da5522010-07-23 14:56:28 +0100317}
318
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200319void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800320{
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100321 if (entry->dev->current_state != PCI_D0) {
322 /* Don't touch the hardware now */
323 } else if (entry->msi_attrib.is_msix) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400324 void __iomem *base;
325 base = entry->mask_base +
326 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
327
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900328 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
329 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
330 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400331 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700332 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600333 int pos = dev->msi_cap;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400334 u16 msgctl;
335
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600336 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400337 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
338 msgctl |= entry->msi_attrib.multiple << 4;
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600339 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700340
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600341 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
342 msg->address_lo);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700343 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600344 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
345 msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600346 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
347 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700348 } else {
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600349 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
350 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700351 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700352 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700353 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700354}
355
Yinghai Lu3145e942008-12-05 18:58:34 -0800356void write_msi_msg(unsigned int irq, struct msi_msg *msg)
357{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200358 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800359
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200360 __write_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800361}
362
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900363static void free_msi_irqs(struct pci_dev *dev)
364{
365 struct msi_desc *entry, *tmp;
366
367 list_for_each_entry(entry, &dev->msi_list, list) {
368 int i, nvec;
369 if (!entry->irq)
370 continue;
Alexander Gordeev65f6ae62013-05-13 11:05:48 +0200371 if (entry->nvec_used)
372 nvec = entry->nvec_used;
373 else
374 nvec = 1 << entry->msi_attrib.multiple;
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900375 for (i = 0; i < nvec; i++)
376 BUG_ON(irq_has_action(entry->irq + i));
377 }
378
379 arch_teardown_msi_irqs(dev);
380
381 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
382 if (entry->msi_attrib.is_msix) {
383 if (list_is_last(&entry->list, &dev->msi_list))
384 iounmap(entry->mask_base);
385 }
Neil Horman424eb392012-01-03 10:29:54 -0500386
387 /*
388 * Its possible that we get into this path
389 * When populate_msi_sysfs fails, which means the entries
390 * were not registered with sysfs. In that case don't
391 * unregister them.
392 */
393 if (entry->kobj.parent) {
394 kobject_del(&entry->kobj);
395 kobject_put(&entry->kobj);
396 }
397
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900398 list_del(&entry->list);
399 kfree(entry);
400 }
401}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900402
Matthew Wilcox379f5322009-03-17 08:54:07 -0400403static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400405 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
406 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 return NULL;
408
Matthew Wilcox379f5322009-03-17 08:54:07 -0400409 INIT_LIST_HEAD(&desc->list);
410 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
Matthew Wilcox379f5322009-03-17 08:54:07 -0400412 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413}
414
David Millerba698ad2007-10-25 01:16:30 -0700415static void pci_intx_for_msi(struct pci_dev *dev, int enable)
416{
417 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
418 pci_intx(dev, enable);
419}
420
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100421static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800422{
Shaohua Li41017f02006-02-08 17:11:38 +0800423 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700424 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800425
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800426 if (!dev->msi_enabled)
427 return;
428
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200429 entry = irq_get_msi_desc(dev->irq);
Shaohua Li41017f02006-02-08 17:11:38 +0800430
David Millerba698ad2007-10-25 01:16:30 -0700431 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000432 msi_set_enable(dev, 0);
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500433 arch_restore_msi_irqs(dev, dev->irq);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700434
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600435 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400436 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700437 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400438 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600439 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100440}
441
442static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800443{
Shaohua Li41017f02006-02-08 17:11:38 +0800444 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700445 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800446
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700447 if (!dev->msix_enabled)
448 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700449 BUG_ON(list_empty(&dev->msi_list));
Hidetoshi Seto9cc8d542009-08-06 11:32:04 +0900450 entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600451 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700452
Shaohua Li41017f02006-02-08 17:11:38 +0800453 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700454 pci_intx_for_msi(dev, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700455 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600456 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800457
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000458 list_for_each_entry(entry, &dev->msi_list, list) {
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500459 arch_restore_msi_irqs(dev, entry->irq);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400460 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800461 }
Shaohua Li41017f02006-02-08 17:11:38 +0800462
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700463 control &= ~PCI_MSIX_FLAGS_MASKALL;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600464 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800465}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100466
467void pci_restore_msi_state(struct pci_dev *dev)
468{
469 __pci_restore_msi_state(dev);
470 __pci_restore_msix_state(dev);
471}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600472EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800473
Neil Hormanda8d1c82011-10-06 14:08:18 -0400474
475#define to_msi_attr(obj) container_of(obj, struct msi_attribute, attr)
476#define to_msi_desc(obj) container_of(obj, struct msi_desc, kobj)
477
478struct msi_attribute {
479 struct attribute attr;
480 ssize_t (*show)(struct msi_desc *entry, struct msi_attribute *attr,
481 char *buf);
482 ssize_t (*store)(struct msi_desc *entry, struct msi_attribute *attr,
483 const char *buf, size_t count);
484};
485
486static ssize_t show_msi_mode(struct msi_desc *entry, struct msi_attribute *atr,
487 char *buf)
488{
489 return sprintf(buf, "%s\n", entry->msi_attrib.is_msix ? "msix" : "msi");
490}
491
492static ssize_t msi_irq_attr_show(struct kobject *kobj,
493 struct attribute *attr, char *buf)
494{
495 struct msi_attribute *attribute = to_msi_attr(attr);
496 struct msi_desc *entry = to_msi_desc(kobj);
497
498 if (!attribute->show)
499 return -EIO;
500
501 return attribute->show(entry, attribute, buf);
502}
503
504static const struct sysfs_ops msi_irq_sysfs_ops = {
505 .show = msi_irq_attr_show,
506};
507
508static struct msi_attribute mode_attribute =
509 __ATTR(mode, S_IRUGO, show_msi_mode, NULL);
510
511
Bjorn Helgaas9738abe2013-04-12 11:20:03 -0600512static struct attribute *msi_irq_default_attrs[] = {
Neil Hormanda8d1c82011-10-06 14:08:18 -0400513 &mode_attribute.attr,
514 NULL
515};
516
Bjorn Helgaas9738abe2013-04-12 11:20:03 -0600517static void msi_kobj_release(struct kobject *kobj)
Neil Hormanda8d1c82011-10-06 14:08:18 -0400518{
519 struct msi_desc *entry = to_msi_desc(kobj);
520
521 pci_dev_put(entry->dev);
522}
523
524static struct kobj_type msi_irq_ktype = {
525 .release = msi_kobj_release,
526 .sysfs_ops = &msi_irq_sysfs_ops,
527 .default_attrs = msi_irq_default_attrs,
528};
529
530static int populate_msi_sysfs(struct pci_dev *pdev)
531{
532 struct msi_desc *entry;
533 struct kobject *kobj;
534 int ret;
535 int count = 0;
536
537 pdev->msi_kset = kset_create_and_add("msi_irqs", NULL, &pdev->dev.kobj);
538 if (!pdev->msi_kset)
539 return -ENOMEM;
540
541 list_for_each_entry(entry, &pdev->msi_list, list) {
542 kobj = &entry->kobj;
543 kobj->kset = pdev->msi_kset;
544 pci_dev_get(pdev);
545 ret = kobject_init_and_add(kobj, &msi_irq_ktype, NULL,
546 "%u", entry->irq);
547 if (ret)
548 goto out_unroll;
549
550 count++;
551 }
552
553 return 0;
554
555out_unroll:
556 list_for_each_entry(entry, &pdev->msi_list, list) {
557 if (!count)
558 break;
559 kobject_del(&entry->kobj);
560 kobject_put(&entry->kobj);
561 count--;
562 }
563 return ret;
564}
565
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566/**
567 * msi_capability_init - configure device's MSI capability structure
568 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400569 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400571 * Setup the MSI capability structure of the device with the requested
572 * number of interrupts. A return value of zero indicates the successful
573 * setup of an entry with the new MSI irq. A negative return value indicates
574 * an error, and a positive return value indicates the number of interrupts
575 * which could have been allocated.
576 */
577static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578{
579 struct msi_desc *entry;
Gavin Shanf4651362013-04-04 16:54:32 +0000580 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 u16 control;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400582 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Gavin Shane375b562013-04-04 16:54:30 +0000584 msi_set_enable(dev, 0); /* Disable MSI during set up */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600585
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600586 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 /* MSI Entry Initialization */
Matthew Wilcox379f5322009-03-17 08:54:07 -0400588 entry = alloc_msi_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700589 if (!entry)
590 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700591
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900592 entry->msi_attrib.is_msix = 0;
Bjorn Helgaas4987ce82013-04-17 17:42:30 -0600593 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900594 entry->msi_attrib.entry_nr = 0;
Bjorn Helgaas4987ce82013-04-17 17:42:30 -0600595 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900596 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Gavin Shanf4651362013-04-04 16:54:32 +0000597 entry->msi_attrib.pos = dev->msi_cap;
Hidetoshi Seto0db29af2008-12-24 17:27:04 +0900598
Dan Carpentere5f66ea2013-04-30 10:44:54 +0300599 if (control & PCI_MSI_FLAGS_64BIT)
600 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
601 else
602 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400603 /* All MSIs are unmasked by default, Mask them all */
604 if (entry->msi_attrib.maskbit)
605 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
606 mask = msi_capable_mask(control);
607 msi_mask_irq(entry, mask, mask);
608
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700609 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000610
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400612 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000613 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900614 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900615 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000616 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500617 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700618
Neil Hormanda8d1c82011-10-06 14:08:18 -0400619 ret = populate_msi_sysfs(dev);
620 if (ret) {
621 msi_mask_irq(entry, mask, ~mask);
622 free_msi_irqs(dev);
623 return ret;
624 }
625
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700627 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000628 msi_set_enable(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800629 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630
Michael Ellerman7fe37302007-04-18 19:39:21 +1000631 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 return 0;
633}
634
Gavin Shan520fe9d2013-04-04 16:54:33 +0000635static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900636{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900637 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900638 u32 table_offset;
639 u8 bir;
640
Bjorn Helgaas909094c2013-04-17 17:43:40 -0600641 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
642 &table_offset);
Bjorn Helgaas4d187602013-04-17 18:10:07 -0600643 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
644 table_offset &= PCI_MSIX_TABLE_OFFSET;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900645 phys_addr = pci_resource_start(dev, bir) + table_offset;
646
647 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
648}
649
Gavin Shan520fe9d2013-04-04 16:54:33 +0000650static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
651 struct msix_entry *entries, int nvec)
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900652{
653 struct msi_desc *entry;
654 int i;
655
656 for (i = 0; i < nvec; i++) {
657 entry = alloc_msi_entry(dev);
658 if (!entry) {
659 if (!i)
660 iounmap(base);
661 else
662 free_msi_irqs(dev);
663 /* No enough memory. Don't try again */
664 return -ENOMEM;
665 }
666
667 entry->msi_attrib.is_msix = 1;
668 entry->msi_attrib.is_64 = 1;
669 entry->msi_attrib.entry_nr = entries[i].entry;
670 entry->msi_attrib.default_irq = dev->irq;
Gavin Shan520fe9d2013-04-04 16:54:33 +0000671 entry->msi_attrib.pos = dev->msix_cap;
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900672 entry->mask_base = base;
673
674 list_add_tail(&entry->list, &dev->msi_list);
675 }
676
677 return 0;
678}
679
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900680static void msix_program_entries(struct pci_dev *dev,
Gavin Shan520fe9d2013-04-04 16:54:33 +0000681 struct msix_entry *entries)
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900682{
683 struct msi_desc *entry;
684 int i = 0;
685
686 list_for_each_entry(entry, &dev->msi_list, list) {
687 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
688 PCI_MSIX_ENTRY_VECTOR_CTRL;
689
690 entries[i].vector = entry->irq;
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200691 irq_set_msi_desc(entry->irq, entry);
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900692 entry->masked = readl(entry->mask_base + offset);
693 msix_mask_irq(entry, 1);
694 i++;
695 }
696}
697
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698/**
699 * msix_capability_init - configure device's MSI-X capability
700 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700701 * @entries: pointer to an array of struct msix_entry entries
702 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600704 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700705 * single MSI-X irq. A return of zero indicates the successful setup of
706 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 **/
708static int msix_capability_init(struct pci_dev *dev,
709 struct msix_entry *entries, int nvec)
710{
Gavin Shan520fe9d2013-04-04 16:54:33 +0000711 int ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900712 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 void __iomem *base;
714
Gavin Shan520fe9d2013-04-04 16:54:33 +0000715 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700716
717 /* Ensure MSI-X is disabled while it is set up */
718 control &= ~PCI_MSIX_FLAGS_ENABLE;
Gavin Shan520fe9d2013-04-04 16:54:33 +0000719 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700720
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 /* Request & Map MSI-X table region */
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600722 base = msix_map_region(dev, msix_table_size(control));
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900723 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 return -ENOMEM;
725
Gavin Shan520fe9d2013-04-04 16:54:33 +0000726 ret = msix_setup_entries(dev, base, entries, nvec);
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900727 if (ret)
728 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000729
730 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900731 if (ret)
732 goto error;
Michael Ellerman9c831332007-04-18 19:39:21 +1000733
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700734 /*
735 * Some devices require MSI-X to be enabled before we can touch the
736 * MSI-X registers. We need to mask all the vectors to prevent
737 * interrupts coming in before they're fully set up.
738 */
739 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
Gavin Shan520fe9d2013-04-04 16:54:33 +0000740 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700741
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900742 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700743
Neil Hormanda8d1c82011-10-06 14:08:18 -0400744 ret = populate_msi_sysfs(dev);
745 if (ret) {
746 ret = 0;
747 goto error;
748 }
749
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700750 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700751 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800752 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700754 control &= ~PCI_MSIX_FLAGS_MASKALL;
Gavin Shan520fe9d2013-04-04 16:54:33 +0000755 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600756
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900758
759error:
760 if (ret < 0) {
761 /*
762 * If we had some success, report the number of irqs
763 * we succeeded in setting up.
764 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900765 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900766 int avail = 0;
767
768 list_for_each_entry(entry, &dev->msi_list, list) {
769 if (entry->irq != 0)
770 avail++;
771 }
772 if (avail != 0)
773 ret = avail;
774 }
775
776 free_msi_irqs(dev);
777
778 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779}
780
781/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000782 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400783 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000784 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100785 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400786 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700787 * Look at global flags, the device itself, and its parent buses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000788 * to determine if MSI/-X are supported for the device. If MSI/-X is
789 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400790 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900791static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400792{
793 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000794 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400795
Brice Goglin0306ebf2006-10-05 10:24:31 +0200796 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400797 if (!pci_msi_enable || !dev || dev->no_msi)
798 return -EINVAL;
799
Michael Ellerman314e77b2007-04-05 17:19:12 +1000800 /*
801 * You can't ask to have 0 or less MSIs configured.
802 * a) it's stupid ..
803 * b) the list manipulation code assumes nvec >= 1.
804 */
805 if (nvec < 1)
806 return -ERANGE;
807
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900808 /*
809 * Any bridge which does NOT route MSI transactions from its
810 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200811 * the secondary pci_bus.
812 * We expect only arch-specific PCI host bus controller driver
813 * or quirks for specific PCI bridges to be setting NO_MSI.
814 */
Brice Goglin24334a12006-08-31 01:55:07 -0400815 for (bus = dev->bus; bus; bus = bus->parent)
816 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
817 return -EINVAL;
818
Michael Ellermanc9953a72007-04-05 17:19:08 +1000819 ret = arch_msi_check_device(dev, nvec, type);
820 if (ret)
821 return ret;
822
Brice Goglin24334a12006-08-31 01:55:07 -0400823 return 0;
824}
825
826/**
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400827 * pci_enable_msi_block - configure device's MSI capability structure
828 * @dev: device to configure
829 * @nvec: number of interrupts to configure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400831 * Allocate IRQs for a device with the MSI capability.
832 * This function returns a negative errno if an error occurs. If it
833 * is unable to allocate the number of interrupts requested, it returns
834 * the number of interrupts it might be able to allocate. If it successfully
835 * allocates at least the number of interrupts requested, it returns 0 and
836 * updates the @dev's irq member to the lowest new interrupt number; the
837 * other interrupt numbers allocated to this device are consecutive.
838 */
839int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840{
Gavin Shanf4651362013-04-04 16:54:32 +0000841 int status, maxvec;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400842 u16 msgctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843
Yijing Wang869a1612013-10-10 20:58:11 +0800844 if (!dev->msi_cap || dev->current_state != PCI_D0)
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400845 return -EINVAL;
Gavin Shanf4651362013-04-04 16:54:32 +0000846
847 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400848 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
849 if (nvec > maxvec)
850 return maxvec;
851
852 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellermanc9953a72007-04-05 17:19:08 +1000853 if (status)
854 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700856 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400858 /* Check whether driver already requested MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800859 if (dev->msix_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600860 dev_info(&dev->dev, "can't enable MSI "
861 "(MSI-X already enabled)\n");
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800862 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 }
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400864
865 status = msi_capability_init(dev, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 return status;
867}
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400868EXPORT_SYMBOL(pci_enable_msi_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869
Alexander Gordeev08261d82012-11-19 16:02:10 +0100870int pci_enable_msi_block_auto(struct pci_dev *dev, unsigned int *maxvec)
871{
Gavin Shanf4651362013-04-04 16:54:32 +0000872 int ret, nvec;
Alexander Gordeev08261d82012-11-19 16:02:10 +0100873 u16 msgctl;
874
Yijing Wang869a1612013-10-10 20:58:11 +0800875 if (!dev->msi_cap || dev->current_state != PCI_D0)
Alexander Gordeev08261d82012-11-19 16:02:10 +0100876 return -EINVAL;
877
Gavin Shanf4651362013-04-04 16:54:32 +0000878 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
Alexander Gordeev08261d82012-11-19 16:02:10 +0100879 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
880
881 if (maxvec)
882 *maxvec = ret;
883
884 do {
885 nvec = ret;
886 ret = pci_enable_msi_block(dev, nvec);
887 } while (ret > 0);
888
889 if (ret < 0)
890 return ret;
891 return nvec;
892}
893EXPORT_SYMBOL(pci_enable_msi_block_auto);
894
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400895void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400897 struct msi_desc *desc;
898 u32 mask;
899 u16 ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100901 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700902 return;
903
Matthew Wilcox110828c2009-06-16 06:31:45 -0600904 BUG_ON(list_empty(&dev->msi_list));
905 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600906
Gavin Shane375b562013-04-04 16:54:30 +0000907 msi_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700908 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800909 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700910
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900911 /* Return the device with MSI unmasked as initial states */
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600912 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &ctrl);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400913 mask = msi_capable_mask(ctrl);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900914 /* Keep cached state to be restored */
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -0500915 arch_msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100916
917 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400918 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700919}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400920
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900921void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700922{
Yinghai Lud52877c2008-04-23 14:58:09 -0700923 if (!pci_msi_enable || !dev || !dev->msi_enabled)
924 return;
925
926 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900927 free_msi_irqs(dev);
Neil Hormanda8d1c82011-10-06 14:08:18 -0400928 kset_unregister(dev->msi_kset);
929 dev->msi_kset = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100931EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933/**
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100934 * pci_msix_table_size - return the number of device's MSI-X table entries
935 * @dev: pointer to the pci_dev data structure of MSI-X device function
936 */
937int pci_msix_table_size(struct pci_dev *dev)
938{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100939 u16 control;
940
Gavin Shan520fe9d2013-04-04 16:54:33 +0000941 if (!dev->msix_cap)
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100942 return 0;
943
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600944 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600945 return msix_table_size(control);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100946}
947
948/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 * pci_enable_msix - configure device's MSI-X capability structure
950 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700951 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700952 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 *
954 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700955 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 * MSI-X mode enabled on its hardware device function. A return of zero
957 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700958 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300960 * of irqs or MSI-X vectors available. Driver should use the returned value to
961 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900963int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100965 int status, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700966 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967
Yijing Wang869a1612013-10-10 20:58:11 +0800968 if (!entries || !dev->msix_cap || dev->current_state != PCI_D0)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900969 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970
Michael Ellermanc9953a72007-04-05 17:19:08 +1000971 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
972 if (status)
973 return status;
974
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100975 nr_entries = pci_msix_table_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300977 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978
979 /* Check for any invalid entries */
980 for (i = 0; i < nvec; i++) {
981 if (entries[i].entry >= nr_entries)
982 return -EINVAL; /* invalid entry */
983 for (j = i + 1; j < nvec; j++) {
984 if (entries[i].entry == entries[j].entry)
985 return -EINVAL; /* duplicate entry */
986 }
987 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700988 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700989
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700990 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900991 if (dev->msi_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600992 dev_info(&dev->dev, "can't enable MSI-X "
993 "(MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 return -EINVAL;
995 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 return status;
998}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100999EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
Hidetoshi Seto500559a2009-08-10 10:14:15 +09001001void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +11001002{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +09001003 struct msi_desc *entry;
1004
Michael Ellerman128bc5f2007-03-22 21:51:39 +11001005 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -07001006 return;
1007
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +09001008 /* Return the device with MSI-X masked as initial states */
1009 list_for_each_entry(entry, &dev->msi_list, list) {
1010 /* Keep cached states to be restored */
Konrad Rzeszutek Wilk0e4ccb12013-11-06 16:16:56 -05001011 arch_msix_mask_irq(entry, 1);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +09001012 }
1013
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -08001014 msix_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -07001015 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -08001016 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -07001017}
Hidetoshi Setoc9018512009-08-06 11:31:27 +09001018
Hidetoshi Seto500559a2009-08-10 10:14:15 +09001019void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -07001020{
1021 if (!pci_msi_enable || !dev || !dev->msix_enabled)
1022 return;
1023
1024 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +09001025 free_msi_irqs(dev);
Neil Hormanda8d1c82011-10-06 14:08:18 -04001026 kset_unregister(dev->msi_kset);
1027 dev->msi_kset = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028}
Michael Ellerman4cc086f2007-03-22 21:51:34 +11001029EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030
1031/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -07001032 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 * @dev: pointer to the pci_dev data structure of MSI(X) device function
1034 *
Steven Coleeaae4b32005-05-03 18:38:30 -06001035 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -07001036 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 * allocated for this device function, are reclaimed to unused state,
1038 * which may be used later on.
1039 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +09001040void msi_remove_pci_irq_vectors(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 if (!pci_msi_enable || !dev)
Hidetoshi Seto500559a2009-08-10 10:14:15 +09001043 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044
Hidetoshi Setof56e4482009-08-06 11:32:51 +09001045 if (dev->msi_enabled || dev->msix_enabled)
1046 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047}
1048
Matthew Wilcox309e57d2006-03-05 22:33:34 -07001049void pci_no_msi(void)
1050{
1051 pci_msi_enable = 0;
1052}
Michael Ellermanc9953a72007-04-05 17:19:08 +10001053
Andrew Patterson07ae95f2008-11-10 15:31:05 -07001054/**
1055 * pci_msi_enabled - is MSI enabled?
1056 *
1057 * Returns true if MSI has not been disabled by the command-line option
1058 * pci=nomsi.
1059 **/
1060int pci_msi_enabled(void)
1061{
1062 return pci_msi_enable;
1063}
1064EXPORT_SYMBOL(pci_msi_enabled);
1065
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001066void pci_msi_init_pci_dev(struct pci_dev *dev)
1067{
1068 INIT_LIST_HEAD(&dev->msi_list);
Eric W. Biedermand5dea7d2011-10-17 11:46:06 -07001069
1070 /* Disable the msi hardware to avoid screaming interrupts
1071 * during boot. This is the power on reset default so
1072 * usually this should be a noop.
1073 */
Gavin Shane375b562013-04-04 16:54:30 +00001074 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1075 if (dev->msi_cap)
1076 msi_set_enable(dev, 0);
1077
1078 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1079 if (dev->msix_cap)
1080 msix_set_enable(dev, 0);
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001081}